blob: 097e256c4a39697c9f9192e6430fe1e0ecd4b9ac [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000033#include "llvm/ParameterAttributes.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000034#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000036#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Chris Lattner3ee77402007-06-19 05:46:06 +000039static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
40cl::desc("enable preincrement load/store generation on PPC (experimental)"),
41 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000042
Chris Lattner331d1bc2006-11-02 01:44:04 +000043PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng54fc97d2008-04-19 01:30:48 +000044 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()),
45 PPCAtomicLabelIndex(0) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000046
Nate Begeman405e3ec2005-10-21 00:02:42 +000047 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000048
Chris Lattnerd145a612005-09-27 22:18:25 +000049 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000050 setUseUnderscoreSetJmp(true);
51 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000052
Chris Lattner7c5a3d32005-08-16 17:14:42 +000053 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000054 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
55 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
56 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000057
Evan Chengc5484282006-10-04 00:56:09 +000058 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000059 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000060 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000061
Chris Lattnerddf89562008-01-17 19:59:44 +000062 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
63
Chris Lattner94e509c2006-11-10 23:58:45 +000064 // PowerPC has pre-inc load and store's.
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
67 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000068 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
69 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
72 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000073 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
74 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
75
Dale Johannesen638ccd52007-10-06 01:24:11 +000076 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
77 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
78 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000079 // This is used in the ppcf128->int sequence. Note it has different semantics
80 // from FP_ROUND: that rounds to nearest, this rounds to zero.
81 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000082
Chris Lattner7c5a3d32005-08-16 17:14:42 +000083 // PowerPC has no intrinsics for these particular operations
Andrew Lenharthd497d9f2008-02-16 14:46:26 +000084 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
85
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // PowerPC has no SREM/UREM instructions
87 setOperationAction(ISD::SREM, MVT::i32, Expand);
88 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000089 setOperationAction(ISD::SREM, MVT::i64, Expand);
90 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000091
92 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
93 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
94 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
95 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
96 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
97 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
98 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
99 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
100 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000102 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103 setOperationAction(ISD::FSIN , MVT::f64, Expand);
104 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000105 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000106 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 setOperationAction(ISD::FSIN , MVT::f32, Expand);
108 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000109 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000110 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000111
Dan Gohman1a024862008-01-31 00:41:03 +0000112 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000113
114 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000115 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
117 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
118 }
119
Chris Lattner9601a862006-03-05 05:08:37 +0000120 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
121 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
122
Nate Begemand88fc032006-01-14 03:14:10 +0000123 // PowerPC does not have BSWAP, CTPOP or CTTZ
124 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000125 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
126 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000127 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
128 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
129 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130
Nate Begeman35ef9132006-01-11 21:21:00 +0000131 // PowerPC does not have ROTR
132 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
133
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000134 // PowerPC does not have Select
135 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000136 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000137 setOperationAction(ISD::SELECT, MVT::f32, Expand);
138 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000139
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000140 // PowerPC wants to turn select_cc of FP into fsel when possible.
141 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
142 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000143
Nate Begeman750ac1b2006-02-01 07:19:44 +0000144 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000145 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000146
Nate Begeman81e80972006-03-17 01:40:33 +0000147 // PowerPC does not have BRCOND which requires SetCC
148 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000149
150 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000151
Chris Lattnerf7605322005-08-31 21:09:52 +0000152 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
153 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000154
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000155 // PowerPC does not have [U|S]INT_TO_FP
156 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
157 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
158
Chris Lattner53e88452005-12-23 05:13:35 +0000159 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
160 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000161 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
162 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000163
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000164 // We cannot sextinreg(i1). Expand to shifts.
165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000166
Jim Laskeyabf6d172006-01-05 01:25:28 +0000167 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000168 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000169 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000170
171 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
172 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
173 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
174 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
175
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000176
Nate Begeman28a6b022005-12-10 02:36:00 +0000177 // We want to legalize GlobalAddress and ConstantPool nodes into the
178 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000179 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000180 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000181 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000182 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000183 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000184 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000185 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
186 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
187
Nate Begemanee625572006-01-27 21:09:22 +0000188 // RET must be custom lowered, to meet ABI requirements
189 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000190
Nate Begemanacc398c2006-01-25 18:21:52 +0000191 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
192 setOperationAction(ISD::VASTART , MVT::Other, Custom);
193
Nicolas Geoffray01119992007-04-03 13:59:52 +0000194 // VAARG is custom lowered with ELF 32 ABI
195 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
196 setOperationAction(ISD::VAARG, MVT::Other, Custom);
197 else
198 setOperationAction(ISD::VAARG, MVT::Other, Expand);
199
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000200 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000201 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
202 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000203 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000204 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000207
Evan Cheng54fc97d2008-04-19 01:30:48 +0000208 setOperationAction(ISD::ATOMIC_LAS , MVT::i32 , Custom);
209 setOperationAction(ISD::ATOMIC_LCS , MVT::i32 , Custom);
210 setOperationAction(ISD::ATOMIC_SWAP , MVT::i32 , Custom);
Evan Cheng8608f2e2008-04-19 02:30:38 +0000211 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
212 setOperationAction(ISD::ATOMIC_LAS , MVT::i64 , Custom);
213 setOperationAction(ISD::ATOMIC_LCS , MVT::i64 , Custom);
214 setOperationAction(ISD::ATOMIC_SWAP , MVT::i64 , Custom);
215 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000216
Chris Lattner6d92cad2006-03-26 10:06:40 +0000217 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000218 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000219
Chris Lattnera7a58542006-06-16 17:34:12 +0000220 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000221 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000222 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000223 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000224 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000225 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000226 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
227
Chris Lattner7fbcef72006-03-24 07:53:47 +0000228 // FIXME: disable this lowered code. This generates 64-bit register values,
229 // and we don't model the fact that the top part is clobbered by calls. We
230 // need to flag these together so that the value isn't live across a call.
231 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
232
Nate Begemanae749a92005-10-25 23:48:36 +0000233 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
234 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
235 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000236 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000237 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000238 }
239
Chris Lattnera7a58542006-06-16 17:34:12 +0000240 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000241 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000242 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000243 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
244 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000245 // 64-bit PowerPC wants to expand i128 shifts itself.
246 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
247 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
248 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000249 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000250 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000251 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
252 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
253 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000254 }
Evan Chengd30bf012006-03-01 01:11:20 +0000255
Nate Begeman425a9692005-11-29 08:17:20 +0000256 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000257 // First set operation action for all vector types to expand. Then we
258 // will selectively turn on ones that can be effectively codegen'd.
259 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Dan Gohmanf5135be2007-05-18 23:21:46 +0000260 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000261 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000262 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
263 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000264
Chris Lattner7ff7e672006-04-04 17:25:31 +0000265 // We promote all shuffles to v16i8.
266 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000267 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
268
269 // We promote all non-typed operations to v4i32.
270 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
271 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
272 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
273 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
274 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
275 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
276 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
277 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
278 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
279 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
280 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
281 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000282
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000283 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000284 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
285 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
286 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
287 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
288 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000289 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000290 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000291 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
292 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
293 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000294 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
295 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
296 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
297 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000298 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohmana3f269f2007-10-12 14:08:57 +0000299 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
300 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
301 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
302 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000303 }
304
Chris Lattner7ff7e672006-04-04 17:25:31 +0000305 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
306 // with merges, splats, etc.
307 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
308
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000309 setOperationAction(ISD::AND , MVT::v4i32, Legal);
310 setOperationAction(ISD::OR , MVT::v4i32, Legal);
311 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
312 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
313 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
314 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
315
Nate Begeman425a9692005-11-29 08:17:20 +0000316 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000317 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000318 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
319 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000320
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000321 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000322 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000323 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000324 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000325
Chris Lattnerb2177b92006-03-19 06:55:52 +0000326 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
327 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000328
Chris Lattner541f91b2006-04-02 00:43:36 +0000329 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000333 }
334
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000335 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000336 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000337
Jim Laskey2ad9f172007-02-22 14:56:36 +0000338 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000339 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000340 setExceptionPointerRegister(PPC::X3);
341 setExceptionSelectorRegister(PPC::X4);
342 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000343 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000344 setExceptionPointerRegister(PPC::R3);
345 setExceptionSelectorRegister(PPC::R4);
346 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000347
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000348 // We have target-specific dag combine patterns for the following nodes:
349 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000350 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000351 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000352 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000353
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000354 // Darwin long double math library functions have $LDBL128 appended.
355 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000356 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000357 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
358 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000359 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
360 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000361 }
362
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000363 computeRegisterProperties();
364}
365
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000366/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
367/// function arguments in the caller parameter area.
368unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
369 TargetMachine &TM = getTargetMachine();
370 // Darwin passes everything on 4 byte boundary.
371 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
372 return 4;
373 // FIXME Elf TBD
374 return 4;
375}
376
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000377const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
378 switch (Opcode) {
379 default: return 0;
380 case PPCISD::FSEL: return "PPCISD::FSEL";
381 case PPCISD::FCFID: return "PPCISD::FCFID";
382 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
383 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000384 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000385 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
386 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000387 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000388 case PPCISD::Hi: return "PPCISD::Hi";
389 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000390 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000391 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
392 case PPCISD::SRL: return "PPCISD::SRL";
393 case PPCISD::SRA: return "PPCISD::SRA";
394 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000395 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
396 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000397 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
398 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000399 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000400 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
401 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000402 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000403 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000404 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000405 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000406 case PPCISD::LBRX: return "PPCISD::LBRX";
407 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng8608f2e2008-04-19 02:30:38 +0000408 case PPCISD::LARX: return "PPCISD::LARX";
409 case PPCISD::STCX: return "PPCISD::STCX";
Evan Cheng54fc97d2008-04-19 01:30:48 +0000410 case PPCISD::CMP_UNRESERVE: return "PPCISD::CMP_UNRESERVE";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000411 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattneref97c672008-01-18 18:51:16 +0000412 case PPCISD::MFFS: return "PPCISD::MFFS";
413 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
414 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
415 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
416 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000417 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
418 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000419 }
420}
421
Scott Michel5b8f82e2008-03-10 15:42:14 +0000422
423MVT::ValueType
424PPCTargetLowering::getSetCCResultType(const SDOperand &) const {
425 return MVT::i32;
426}
427
428
Chris Lattner1a635d62006-04-14 06:01:58 +0000429//===----------------------------------------------------------------------===//
430// Node matching predicates, for use by the tblgen matching code.
431//===----------------------------------------------------------------------===//
432
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000433/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
434static bool isFloatingPointZero(SDOperand Op) {
435 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000436 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000437 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000438 // Maybe this has already been legalized into the constant pool?
439 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000440 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000441 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000442 }
443 return false;
444}
445
Chris Lattnerddb739e2006-04-06 17:23:16 +0000446/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
447/// true if Op is undef or if it matches the specified value.
448static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
449 return Op.getOpcode() == ISD::UNDEF ||
450 cast<ConstantSDNode>(Op)->getValue() == Val;
451}
452
453/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
454/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000455bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
456 if (!isUnary) {
457 for (unsigned i = 0; i != 16; ++i)
458 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
459 return false;
460 } else {
461 for (unsigned i = 0; i != 8; ++i)
462 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
463 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
464 return false;
465 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000466 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000467}
468
469/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
470/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000471bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
472 if (!isUnary) {
473 for (unsigned i = 0; i != 16; i += 2)
474 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
475 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
476 return false;
477 } else {
478 for (unsigned i = 0; i != 8; i += 2)
479 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
480 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
481 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
482 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
483 return false;
484 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000485 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000486}
487
Chris Lattnercaad1632006-04-06 22:02:42 +0000488/// isVMerge - Common function, used to match vmrg* shuffles.
489///
490static bool isVMerge(SDNode *N, unsigned UnitSize,
491 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000492 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
493 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
494 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
495 "Unsupported merge size!");
496
497 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
498 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
499 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000500 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000501 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000502 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000503 return false;
504 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000505 return true;
506}
507
508/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
509/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
510bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
511 if (!isUnary)
512 return isVMerge(N, UnitSize, 8, 24);
513 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000514}
515
516/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
517/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000518bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
519 if (!isUnary)
520 return isVMerge(N, UnitSize, 0, 16);
521 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000522}
523
524
Chris Lattnerd0608e12006-04-06 18:26:28 +0000525/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
526/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000527int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000528 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
529 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000530 // Find the first non-undef value in the shuffle mask.
531 unsigned i;
532 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
533 /*search*/;
534
535 if (i == 16) return -1; // all undef.
536
537 // Otherwise, check to see if the rest of the elements are consequtively
538 // numbered from this value.
539 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
540 if (ShiftAmt < i) return -1;
541 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000542
Chris Lattnerf24380e2006-04-06 22:28:36 +0000543 if (!isUnary) {
544 // Check the rest of the elements to see if they are consequtive.
545 for (++i; i != 16; ++i)
546 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
547 return -1;
548 } else {
549 // Check the rest of the elements to see if they are consequtive.
550 for (++i; i != 16; ++i)
551 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
552 return -1;
553 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000554
555 return ShiftAmt;
556}
Chris Lattneref819f82006-03-20 06:33:01 +0000557
558/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
559/// specifies a splat of a single element that is suitable for input to
560/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000561bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
562 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
563 N->getNumOperands() == 16 &&
564 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000565
Chris Lattner88a99ef2006-03-20 06:37:44 +0000566 // This is a splat operation if each element of the permute is the same, and
567 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000568 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000569 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000570 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
571 ElementBase = EltV->getValue();
572 else
573 return false; // FIXME: Handle UNDEF elements too!
574
575 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
576 return false;
577
578 // Check that they are consequtive.
579 for (unsigned i = 1; i != EltSize; ++i) {
580 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
581 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
582 return false;
583 }
584
Chris Lattner88a99ef2006-03-20 06:37:44 +0000585 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000586 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000587 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000588 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
589 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000590 for (unsigned j = 0; j != EltSize; ++j)
591 if (N->getOperand(i+j) != N->getOperand(j))
592 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000593 }
594
Chris Lattner7ff7e672006-04-04 17:25:31 +0000595 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000596}
597
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000598/// isAllNegativeZeroVector - Returns true if all elements of build_vector
599/// are -0.0.
600bool PPC::isAllNegativeZeroVector(SDNode *N) {
601 assert(N->getOpcode() == ISD::BUILD_VECTOR);
602 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
603 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000604 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000605 return false;
606}
607
Chris Lattneref819f82006-03-20 06:33:01 +0000608/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
609/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000610unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
611 assert(isSplatShuffleMask(N, EltSize));
612 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000613}
614
Chris Lattnere87192a2006-04-12 17:37:20 +0000615/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000616/// by using a vspltis[bhw] instruction of the specified element size, return
617/// the constant being splatted. The ByteSize field indicates the number of
618/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000619SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000620 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000621
622 // If ByteSize of the splat is bigger than the element size of the
623 // build_vector, then we have a case where we are checking for a splat where
624 // multiple elements of the buildvector are folded together into a single
625 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
626 unsigned EltSize = 16/N->getNumOperands();
627 if (EltSize < ByteSize) {
628 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
629 SDOperand UniquedVals[4];
630 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
631
632 // See if all of the elements in the buildvector agree across.
633 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
634 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
635 // If the element isn't a constant, bail fully out.
636 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
637
638
639 if (UniquedVals[i&(Multiple-1)].Val == 0)
640 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
641 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
642 return SDOperand(); // no match.
643 }
644
645 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
646 // either constant or undef values that are identical for each chunk. See
647 // if these chunks can form into a larger vspltis*.
648
649 // Check to see if all of the leading entries are either 0 or -1. If
650 // neither, then this won't fit into the immediate field.
651 bool LeadingZero = true;
652 bool LeadingOnes = true;
653 for (unsigned i = 0; i != Multiple-1; ++i) {
654 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
655
656 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
657 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
658 }
659 // Finally, check the least significant entry.
660 if (LeadingZero) {
661 if (UniquedVals[Multiple-1].Val == 0)
662 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
663 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
664 if (Val < 16)
665 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
666 }
667 if (LeadingOnes) {
668 if (UniquedVals[Multiple-1].Val == 0)
669 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
670 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
671 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
672 return DAG.getTargetConstant(Val, MVT::i32);
673 }
674
675 return SDOperand();
676 }
677
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000678 // Check to see if this buildvec has a single non-undef value in its elements.
679 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
680 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
681 if (OpVal.Val == 0)
682 OpVal = N->getOperand(i);
683 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000684 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000685 }
686
Chris Lattner140a58f2006-04-08 06:46:53 +0000687 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000688
Nate Begeman98e70cc2006-03-28 04:15:58 +0000689 unsigned ValSizeInBytes = 0;
690 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000691 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
692 Value = CN->getValue();
693 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
694 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
695 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000696 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000697 ValSizeInBytes = 4;
698 }
699
700 // If the splat value is larger than the element value, then we can never do
701 // this splat. The only case that we could fit the replicated bits into our
702 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000703 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000704
705 // If the element value is larger than the splat value, cut it in half and
706 // check to see if the two halves are equal. Continue doing this until we
707 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
708 while (ValSizeInBytes > ByteSize) {
709 ValSizeInBytes >>= 1;
710
711 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000712 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
713 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000714 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000715 }
716
717 // Properly sign extend the value.
718 int ShAmt = (4-ByteSize)*8;
719 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
720
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000721 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000722 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000723
Chris Lattner140a58f2006-04-08 06:46:53 +0000724 // Finally, if this value fits in a 5 bit sext field, return it
725 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
726 return DAG.getTargetConstant(MaskVal, MVT::i32);
727 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000728}
729
Chris Lattner1a635d62006-04-14 06:01:58 +0000730//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000731// Addressing Mode Selection
732//===----------------------------------------------------------------------===//
733
734/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
735/// or 64-bit immediate, and if the value can be accurately represented as a
736/// sign extension from a 16-bit value. If so, this returns true and the
737/// immediate.
738static bool isIntS16Immediate(SDNode *N, short &Imm) {
739 if (N->getOpcode() != ISD::Constant)
740 return false;
741
742 Imm = (short)cast<ConstantSDNode>(N)->getValue();
743 if (N->getValueType(0) == MVT::i32)
744 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
745 else
746 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
747}
748static bool isIntS16Immediate(SDOperand Op, short &Imm) {
749 return isIntS16Immediate(Op.Val, Imm);
750}
751
752
753/// SelectAddressRegReg - Given the specified addressed, check to see if it
754/// can be represented as an indexed [r+r] operation. Returns false if it
755/// can be more efficiently represented with [r+imm].
756bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
757 SDOperand &Index,
758 SelectionDAG &DAG) {
759 short imm = 0;
760 if (N.getOpcode() == ISD::ADD) {
761 if (isIntS16Immediate(N.getOperand(1), imm))
762 return false; // r+i
763 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
764 return false; // r+i
765
766 Base = N.getOperand(0);
767 Index = N.getOperand(1);
768 return true;
769 } else if (N.getOpcode() == ISD::OR) {
770 if (isIntS16Immediate(N.getOperand(1), imm))
771 return false; // r+i can fold it if we can.
772
773 // If this is an or of disjoint bitfields, we can codegen this as an add
774 // (for better address arithmetic) if the LHS and RHS of the OR are provably
775 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000776 APInt LHSKnownZero, LHSKnownOne;
777 APInt RHSKnownZero, RHSKnownOne;
778 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000779 APInt::getAllOnesValue(N.getOperand(0)
780 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000781 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000782
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000783 if (LHSKnownZero.getBoolValue()) {
784 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000785 APInt::getAllOnesValue(N.getOperand(1)
786 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000787 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000788 // If all of the bits are known zero on the LHS or RHS, the add won't
789 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000790 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000791 Base = N.getOperand(0);
792 Index = N.getOperand(1);
793 return true;
794 }
795 }
796 }
797
798 return false;
799}
800
801/// Returns true if the address N can be represented by a base register plus
802/// a signed 16-bit displacement [r+imm], and if it is not better
803/// represented as reg+reg.
804bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
805 SDOperand &Base, SelectionDAG &DAG){
806 // If this can be more profitably realized as r+r, fail.
807 if (SelectAddressRegReg(N, Disp, Base, DAG))
808 return false;
809
810 if (N.getOpcode() == ISD::ADD) {
811 short imm = 0;
812 if (isIntS16Immediate(N.getOperand(1), imm)) {
813 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
814 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
815 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
816 } else {
817 Base = N.getOperand(0);
818 }
819 return true; // [r+i]
820 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
821 // Match LOAD (ADD (X, Lo(G))).
822 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
823 && "Cannot handle constant offsets yet!");
824 Disp = N.getOperand(1).getOperand(0); // The global address.
825 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
826 Disp.getOpcode() == ISD::TargetConstantPool ||
827 Disp.getOpcode() == ISD::TargetJumpTable);
828 Base = N.getOperand(0);
829 return true; // [&g+r]
830 }
831 } else if (N.getOpcode() == ISD::OR) {
832 short imm = 0;
833 if (isIntS16Immediate(N.getOperand(1), imm)) {
834 // If this is an or of disjoint bitfields, we can codegen this as an add
835 // (for better address arithmetic) if the LHS and RHS of the OR are
836 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000837 APInt LHSKnownZero, LHSKnownOne;
838 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000839 APInt::getAllOnesValue(N.getOperand(0)
840 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000841 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000842
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000843 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000844 // If all of the bits are known zero on the LHS or RHS, the add won't
845 // carry.
846 Base = N.getOperand(0);
847 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
848 return true;
849 }
850 }
851 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
852 // Loading from a constant address.
853
854 // If this address fits entirely in a 16-bit sext immediate field, codegen
855 // this as "d, 0"
856 short Imm;
857 if (isIntS16Immediate(CN, Imm)) {
858 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
859 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
860 return true;
861 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000862
863 // Handle 32-bit sext immediates with LIS + addr mode.
864 if (CN->getValueType(0) == MVT::i32 ||
865 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000866 int Addr = (int)CN->getValue();
867
868 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000869 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
870
871 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
872 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
873 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000874 return true;
875 }
876 }
877
878 Disp = DAG.getTargetConstant(0, getPointerTy());
879 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
880 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
881 else
882 Base = N;
883 return true; // [r+0]
884}
885
886/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
887/// represented as an indexed [r+r] operation.
888bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
889 SDOperand &Index,
890 SelectionDAG &DAG) {
891 // Check to see if we can easily represent this as an [r+r] address. This
892 // will fail if it thinks that the address is more profitably represented as
893 // reg+imm, e.g. where imm = 0.
894 if (SelectAddressRegReg(N, Base, Index, DAG))
895 return true;
896
897 // If the operand is an addition, always emit this as [r+r], since this is
898 // better (for code size, and execution, as the memop does the add for free)
899 // than emitting an explicit add.
900 if (N.getOpcode() == ISD::ADD) {
901 Base = N.getOperand(0);
902 Index = N.getOperand(1);
903 return true;
904 }
905
906 // Otherwise, do it the hard way, using R0 as the base register.
907 Base = DAG.getRegister(PPC::R0, N.getValueType());
908 Index = N;
909 return true;
910}
911
912/// SelectAddressRegImmShift - Returns true if the address N can be
913/// represented by a base register plus a signed 14-bit displacement
914/// [r+imm*4]. Suitable for use by STD and friends.
915bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
916 SDOperand &Base,
917 SelectionDAG &DAG) {
918 // If this can be more profitably realized as r+r, fail.
919 if (SelectAddressRegReg(N, Disp, Base, DAG))
920 return false;
921
922 if (N.getOpcode() == ISD::ADD) {
923 short imm = 0;
924 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
925 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
926 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
927 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
928 } else {
929 Base = N.getOperand(0);
930 }
931 return true; // [r+i]
932 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
933 // Match LOAD (ADD (X, Lo(G))).
934 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
935 && "Cannot handle constant offsets yet!");
936 Disp = N.getOperand(1).getOperand(0); // The global address.
937 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
938 Disp.getOpcode() == ISD::TargetConstantPool ||
939 Disp.getOpcode() == ISD::TargetJumpTable);
940 Base = N.getOperand(0);
941 return true; // [&g+r]
942 }
943 } else if (N.getOpcode() == ISD::OR) {
944 short imm = 0;
945 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
946 // If this is an or of disjoint bitfields, we can codegen this as an add
947 // (for better address arithmetic) if the LHS and RHS of the OR are
948 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000949 APInt LHSKnownZero, LHSKnownOne;
950 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000951 APInt::getAllOnesValue(N.getOperand(0)
952 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000953 LHSKnownZero, LHSKnownOne);
954 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955 // If all of the bits are known zero on the LHS or RHS, the add won't
956 // carry.
957 Base = N.getOperand(0);
958 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
959 return true;
960 }
961 }
962 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000963 // Loading from a constant address. Verify low two bits are clear.
964 if ((CN->getValue() & 3) == 0) {
965 // If this address fits entirely in a 14-bit sext immediate field, codegen
966 // this as "d, 0"
967 short Imm;
968 if (isIntS16Immediate(CN, Imm)) {
969 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
970 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
971 return true;
972 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000974 // Fold the low-part of 32-bit absolute addresses into addr mode.
975 if (CN->getValueType(0) == MVT::i32 ||
976 (int64_t)CN->getValue() == (int)CN->getValue()) {
977 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000979 // Otherwise, break this down into an LIS + disp.
980 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
981
982 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
983 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
984 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
985 return true;
986 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000987 }
988 }
989
990 Disp = DAG.getTargetConstant(0, getPointerTy());
991 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
992 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
993 else
994 Base = N;
995 return true; // [r+0]
996}
997
998
999/// getPreIndexedAddressParts - returns true by value, base pointer and
1000/// offset pointer and addressing mode by reference if the node's address
1001/// can be legally represented as pre-indexed load / store address.
1002bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
1003 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001004 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001006 // Disabled by default for now.
1007 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001008
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001010 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001011 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1012 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001013 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001014
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001015 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001016 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001017 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001018 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 } else
1020 return false;
1021
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001022 // PowerPC doesn't have preinc load/store instructions for vectors.
1023 if (MVT::isVector(VT))
1024 return false;
1025
Chris Lattner0851b4f2006-11-15 19:55:13 +00001026 // TODO: Check reg+reg first.
1027
1028 // LDU/STU use reg+imm*4, others use reg+imm.
1029 if (VT != MVT::i64) {
1030 // reg + imm
1031 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1032 return false;
1033 } else {
1034 // reg + imm * 4.
1035 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1036 return false;
1037 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001038
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001039 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001040 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1041 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001042 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001043 LD->getExtensionType() == ISD::SEXTLOAD &&
1044 isa<ConstantSDNode>(Offset))
1045 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001046 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001047
Chris Lattner4eab7142006-11-10 02:08:47 +00001048 AM = ISD::PRE_INC;
1049 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001050}
1051
1052//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001053// LowerOperation implementation
1054//===----------------------------------------------------------------------===//
1055
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001056SDOperand PPCTargetLowering::LowerConstantPool(SDOperand Op,
1057 SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001058 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001059 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001060 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001061 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1062 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001063
1064 const TargetMachine &TM = DAG.getTarget();
1065
Chris Lattner059ca0f2006-06-16 21:01:35 +00001066 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1067 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1068
Chris Lattner1a635d62006-04-14 06:01:58 +00001069 // If this is a non-darwin platform, we don't support non-static relo models
1070 // yet.
1071 if (TM.getRelocationModel() == Reloc::Static ||
1072 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1073 // Generate non-pic code that has direct accesses to the constant pool.
1074 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001075 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001076 }
1077
Chris Lattner35d86fe2006-07-26 21:12:04 +00001078 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001079 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001080 Hi = DAG.getNode(ISD::ADD, PtrVT,
1081 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001082 }
1083
Chris Lattner059ca0f2006-06-16 21:01:35 +00001084 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001085 return Lo;
1086}
1087
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001088SDOperand PPCTargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001089 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001090 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001091 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1092 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001093
1094 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001095
1096 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1097 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1098
Nate Begeman37efe672006-04-22 18:53:45 +00001099 // If this is a non-darwin platform, we don't support non-static relo models
1100 // yet.
1101 if (TM.getRelocationModel() == Reloc::Static ||
1102 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1103 // Generate non-pic code that has direct accesses to the constant pool.
1104 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001105 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001106 }
1107
Chris Lattner35d86fe2006-07-26 21:12:04 +00001108 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001109 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001110 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001111 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001112 }
1113
Chris Lattner059ca0f2006-06-16 21:01:35 +00001114 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001115 return Lo;
1116}
1117
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001118SDOperand PPCTargetLowering::LowerGlobalTLSAddress(SDOperand Op,
1119 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001120 assert(0 && "TLS not implemented for PPC.");
Chris Lattnerd27c9912008-03-30 18:22:13 +00001121 return SDOperand(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001122}
1123
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001124SDOperand PPCTargetLowering::LowerGlobalAddress(SDOperand Op,
1125 SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001126 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001127 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1128 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001129 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001130 // If it's a debug information descriptor, don't mess with it.
1131 if (DAG.isVerifiedDebugInfoDesc(Op))
1132 return GA;
Chris Lattner059ca0f2006-06-16 21:01:35 +00001133 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001134
1135 const TargetMachine &TM = DAG.getTarget();
1136
Chris Lattner059ca0f2006-06-16 21:01:35 +00001137 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1138 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1139
Chris Lattner1a635d62006-04-14 06:01:58 +00001140 // If this is a non-darwin platform, we don't support non-static relo models
1141 // yet.
1142 if (TM.getRelocationModel() == Reloc::Static ||
1143 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1144 // Generate non-pic code that has direct accesses to globals.
1145 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001146 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001147 }
1148
Chris Lattner35d86fe2006-07-26 21:12:04 +00001149 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001150 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001151 Hi = DAG.getNode(ISD::ADD, PtrVT,
1152 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001153 }
1154
Chris Lattner059ca0f2006-06-16 21:01:35 +00001155 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001156
Chris Lattner57fc62c2006-12-11 23:22:45 +00001157 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001158 return Lo;
1159
1160 // If the global is weak or external, we have to go through the lazy
1161 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001162 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001163}
1164
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001165SDOperand PPCTargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001166 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1167
1168 // If we're comparing for equality to zero, expose the fact that this is
1169 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1170 // fold the new nodes.
1171 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1172 if (C->isNullValue() && CC == ISD::SETEQ) {
1173 MVT::ValueType VT = Op.getOperand(0).getValueType();
1174 SDOperand Zext = Op.getOperand(0);
1175 if (VT < MVT::i32) {
1176 VT = MVT::i32;
1177 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1178 }
1179 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1180 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1181 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1182 DAG.getConstant(Log2b, MVT::i32));
1183 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1184 }
1185 // Leave comparisons against 0 and -1 alone for now, since they're usually
1186 // optimized. FIXME: revisit this when we can custom lower all setcc
1187 // optimizations.
1188 if (C->isAllOnesValue() || C->isNullValue())
1189 return SDOperand();
1190 }
1191
1192 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001193 // by xor'ing the rhs with the lhs, which is faster than setting a
1194 // condition register, reading it back out, and masking the correct bit. The
1195 // normal approach here uses sub to do this instead of xor. Using xor exposes
1196 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001197 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1198 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1199 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001200 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001201 Op.getOperand(1));
1202 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1203 }
1204 return SDOperand();
1205}
1206
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001207SDOperand PPCTargetLowering::LowerVAARG(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001208 int VarArgsFrameIndex,
1209 int VarArgsStackOffset,
1210 unsigned VarArgsNumGPR,
1211 unsigned VarArgsNumFPR,
1212 const PPCSubtarget &Subtarget) {
1213
1214 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Chris Lattnerd27c9912008-03-30 18:22:13 +00001215 return SDOperand(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001216}
1217
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001218SDOperand PPCTargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001219 int VarArgsFrameIndex,
1220 int VarArgsStackOffset,
1221 unsigned VarArgsNumGPR,
1222 unsigned VarArgsNumFPR,
1223 const PPCSubtarget &Subtarget) {
1224
1225 if (Subtarget.isMachoABI()) {
1226 // vastart just stores the address of the VarArgsFrameIndex slot into the
1227 // memory location argument.
1228 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1229 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001230 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1231 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001232 }
1233
1234 // For ELF 32 ABI we follow the layout of the va_list struct.
1235 // We suppose the given va_list is already allocated.
1236 //
1237 // typedef struct {
1238 // char gpr; /* index into the array of 8 GPRs
1239 // * stored in the register save area
1240 // * gpr=0 corresponds to r3,
1241 // * gpr=1 to r4, etc.
1242 // */
1243 // char fpr; /* index into the array of 8 FPRs
1244 // * stored in the register save area
1245 // * fpr=0 corresponds to f1,
1246 // * fpr=1 to f2, etc.
1247 // */
1248 // char *overflow_arg_area;
1249 // /* location on stack that holds
1250 // * the next overflow argument
1251 // */
1252 // char *reg_save_area;
1253 // /* where r3:r10 and f1:f8 (if saved)
1254 // * are stored
1255 // */
1256 // } va_list[1];
1257
1258
1259 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1260 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1261
1262
Chris Lattner0d72a202006-07-28 16:45:47 +00001263 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001264
Dan Gohman69de1932008-02-06 22:27:42 +00001265 SDOperand StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001266 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001267
Dan Gohman69de1932008-02-06 22:27:42 +00001268 uint64_t FrameOffset = MVT::getSizeInBits(PtrVT)/8;
1269 SDOperand ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
1270
1271 uint64_t StackOffset = MVT::getSizeInBits(PtrVT)/8 - 1;
1272 SDOperand ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
1273
1274 uint64_t FPROffset = 1;
1275 SDOperand ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001276
Dan Gohman69de1932008-02-06 22:27:42 +00001277 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001278
1279 // Store first byte : number of int regs
1280 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001281 Op.getOperand(1), SV, 0);
1282 uint64_t nextOffset = FPROffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001283 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1284 ConstFPROffset);
1285
1286 // Store second byte : number of float regs
Dan Gohman69de1932008-02-06 22:27:42 +00001287 SDOperand secondStore =
1288 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1289 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001290 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1291
1292 // Store second word : arguments given on stack
Dan Gohman69de1932008-02-06 22:27:42 +00001293 SDOperand thirdStore =
1294 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1295 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001296 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1297
1298 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001299 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001300
Chris Lattner1a635d62006-04-14 06:01:58 +00001301}
1302
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001303#include "PPCGenCallingConv.inc"
1304
Chris Lattner9f0bc652007-02-25 05:34:32 +00001305/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1306/// depending on which subtarget is selected.
1307static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1308 if (Subtarget.isMachoABI()) {
1309 static const unsigned FPR[] = {
1310 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1311 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1312 };
1313 return FPR;
1314 }
1315
1316
1317 static const unsigned FPR[] = {
1318 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001319 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001320 };
1321 return FPR;
1322}
1323
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001324/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1325/// the stack.
1326static unsigned CalculateStackSlotSize(SDOperand Arg, SDOperand Flag,
1327 bool isVarArg, unsigned PtrByteSize) {
1328 MVT::ValueType ArgVT = Arg.getValueType();
1329 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Flag)->getArgFlags();
1330 unsigned ArgSize =MVT::getSizeInBits(ArgVT)/8;
1331 if (Flags.isByVal())
1332 ArgSize = Flags.getByValSize();
1333 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1334
1335 return ArgSize;
1336}
1337
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001338SDOperand
1339PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op,
1340 SelectionDAG &DAG,
1341 int &VarArgsFrameIndex,
1342 int &VarArgsStackOffset,
1343 unsigned &VarArgsNumGPR,
1344 unsigned &VarArgsNumFPR,
1345 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001346 // TODO: add description of PPC stack frame format, or at least some docs.
1347 //
1348 MachineFunction &MF = DAG.getMachineFunction();
1349 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001350 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattner79e490a2006-08-11 17:18:05 +00001351 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001352 SDOperand Root = Op.getOperand(0);
Dale Johannesen75092de2008-03-12 00:22:17 +00001353 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001354
Jim Laskey2f616bf2006-11-16 22:43:37 +00001355 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1356 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001357 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001358 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001359 // Potential tail calls could cause overwriting of argument stack slots.
1360 unsigned CC = MF.getFunction()->getCallingConv();
1361 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001362 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001363
Chris Lattner9f0bc652007-02-25 05:34:32 +00001364 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001365 // Area that is at least reserved in caller of this function.
1366 unsigned MinReservedArea = ArgOffset;
1367
Chris Lattnerc91a4752006-06-26 22:48:35 +00001368 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001369 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1370 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1371 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001372 static const unsigned GPR_64[] = { // 64-bit registers.
1373 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1374 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1375 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001376
1377 static const unsigned *FPR = GetFPR(Subtarget);
1378
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001379 static const unsigned VR[] = {
1380 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1381 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1382 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001383
Owen Anderson718cb662007-09-07 04:06:50 +00001384 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001385 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001386 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001387
1388 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1389
Chris Lattnerc91a4752006-06-26 22:48:35 +00001390 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001391
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001392 // In 32-bit non-varargs functions, the stack space for vectors is after the
1393 // stack space for non-vectors. We do not use this space unless we have
1394 // too many vectors to fit in registers, something that only occurs in
1395 // constructed examples:), but we have to walk the arglist to figure
1396 // that out...for the pathological case, compute VecArgOffset as the
1397 // start of the vector parameter area. Computing VecArgOffset is the
1398 // entire point of the following loop.
1399 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1400 // to handle Elf here.
1401 unsigned VecArgOffset = ArgOffset;
1402 if (!isVarArg && !isPPC64) {
1403 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e;
1404 ++ArgNo) {
1405 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1406 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001407 ISD::ArgFlagsTy Flags =
1408 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001409
Duncan Sands276dcbd2008-03-21 09:14:45 +00001410 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001411 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001412 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001413 unsigned ArgSize =
1414 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1415 VecArgOffset += ArgSize;
1416 continue;
1417 }
1418
1419 switch(ObjectVT) {
1420 default: assert(0 && "Unhandled argument type!");
1421 case MVT::i32:
1422 case MVT::f32:
1423 VecArgOffset += isPPC64 ? 8 : 4;
1424 break;
1425 case MVT::i64: // PPC64
1426 case MVT::f64:
1427 VecArgOffset += 8;
1428 break;
1429 case MVT::v4f32:
1430 case MVT::v4i32:
1431 case MVT::v8i16:
1432 case MVT::v16i8:
1433 // Nothing to do, we're only looking at Nonvector args here.
1434 break;
1435 }
1436 }
1437 }
1438 // We've found where the vector parameter area in memory is. Skip the
1439 // first 12 parameters; these don't use that memory.
1440 VecArgOffset = ((VecArgOffset+15)/16)*16;
1441 VecArgOffset += 12*16;
1442
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001443 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001444 // entry to a function on PPC, the arguments start after the linkage area,
1445 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001446 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001447 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001448 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001449 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001450
Dale Johannesen8419dd62008-03-07 20:27:40 +00001451 SmallVector<SDOperand, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001452 unsigned nAltivecParamsAtEnd = 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001453 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1454 SDOperand ArgVal;
1455 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001456 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1457 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001458 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001459 ISD::ArgFlagsTy Flags =
1460 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001461 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00001462 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001463
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001464 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001465
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001466 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1467 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1468 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1469 if (isVarArg || isPPC64) {
1470 MinReservedArea = ((MinReservedArea+15)/16)*16;
1471 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1472 Op.getOperand(ArgNo+3),
1473 isVarArg,
1474 PtrByteSize);
1475 } else nAltivecParamsAtEnd++;
1476 } else
1477 // Calculate min reserved area.
1478 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1479 Op.getOperand(ArgNo+3),
1480 isVarArg,
1481 PtrByteSize);
1482
Dale Johannesen8419dd62008-03-07 20:27:40 +00001483 // FIXME alignment for ELF may not be right
1484 // FIXME the codegen can be much improved in some cases.
1485 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001486 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001487 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001488 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001489 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001490 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001491 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001492 // Objects of size 1 and 2 are right justified, everything else is
1493 // left justified. This means the memory address is adjusted forwards.
1494 if (ObjSize==1 || ObjSize==2) {
1495 CurArgOffset = CurArgOffset + (4 - ObjSize);
1496 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001497 // The value of the object is its address.
1498 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
1499 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1500 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001501 if (ObjSize==1 || ObjSize==2) {
1502 if (GPR_idx != Num_GPR_Regs) {
1503 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1504 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1505 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1506 SDOperand Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
1507 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1508 MemOps.push_back(Store);
1509 ++GPR_idx;
1510 if (isMachoABI) ArgOffset += PtrByteSize;
1511 } else {
1512 ArgOffset += PtrByteSize;
1513 }
1514 continue;
1515 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001516 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1517 // Store whatever pieces of the object are in registers
1518 // to memory. ArgVal will be address of the beginning of
1519 // the object.
1520 if (GPR_idx != Num_GPR_Regs) {
1521 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1522 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1523 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
1524 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1525 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1526 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1527 MemOps.push_back(Store);
1528 ++GPR_idx;
1529 if (isMachoABI) ArgOffset += PtrByteSize;
1530 } else {
1531 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1532 break;
1533 }
1534 }
1535 continue;
1536 }
1537
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001538 switch (ObjectVT) {
1539 default: assert(0 && "Unhandled argument type!");
1540 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001541 if (!isPPC64) {
1542 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001543 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001544
1545 if (GPR_idx != Num_GPR_Regs) {
1546 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1547 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1548 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1549 ++GPR_idx;
1550 } else {
1551 needsLoad = true;
1552 ArgSize = PtrByteSize;
1553 }
1554 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001555 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001556 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1557 // All int arguments reserve stack space in Macho ABI.
1558 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1559 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001560 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001561 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001562 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001563 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001564 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1565 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001566 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001567
1568 if (ObjectVT == MVT::i32) {
1569 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1570 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001571 if (Flags.isSExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001572 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1573 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001574 else if (Flags.isZExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001575 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1576 DAG.getValueType(ObjectVT));
1577
1578 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1579 }
1580
Chris Lattnerc91a4752006-06-26 22:48:35 +00001581 ++GPR_idx;
1582 } else {
1583 needsLoad = true;
1584 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001585 // All int arguments reserve stack space in Macho ABI.
1586 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001587 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001588
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001589 case MVT::f32:
1590 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001591 // Every 4 bytes of argument space consumes one of the GPRs available for
1592 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001593 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001594 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001595 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001596 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001597 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001598 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001599 unsigned VReg;
1600 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001601 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001602 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001603 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1604 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001605 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001606 ++FPR_idx;
1607 } else {
1608 needsLoad = true;
1609 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001610
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001611 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001612 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001613 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001614 // All FP arguments reserve stack space in Macho ABI.
1615 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001616 break;
1617 case MVT::v4f32:
1618 case MVT::v4i32:
1619 case MVT::v8i16:
1620 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001621 // Note that vector arguments in registers don't reserve stack space,
1622 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001623 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001624 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1625 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001626 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001627 if (isVarArg) {
1628 while ((ArgOffset % 16) != 0) {
1629 ArgOffset += PtrByteSize;
1630 if (GPR_idx != Num_GPR_Regs)
1631 GPR_idx++;
1632 }
1633 ArgOffset += 16;
1634 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1635 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001636 ++VR_idx;
1637 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001638 if (!isVarArg && !isPPC64) {
1639 // Vectors go after all the nonvectors.
1640 CurArgOffset = VecArgOffset;
1641 VecArgOffset += 16;
1642 } else {
1643 // Vectors are aligned.
1644 ArgOffset = ((ArgOffset+15)/16)*16;
1645 CurArgOffset = ArgOffset;
1646 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001647 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001648 needsLoad = true;
1649 }
1650 break;
1651 }
1652
1653 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001654 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001655 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001656 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001657 CurArgOffset + (ArgSize - ObjSize),
1658 isImmutable);
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001659 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1660 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001661 }
1662
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001663 ArgValues.push_back(ArgVal);
1664 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001665
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001666 // Set the size that is at least reserved in caller of this function. Tail
1667 // call optimized function's reserved stack space needs to be aligned so that
1668 // taking the difference between two stack areas will result in an aligned
1669 // stack.
1670 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1671 // Add the Altivec parameters at the end, if needed.
1672 if (nAltivecParamsAtEnd) {
1673 MinReservedArea = ((MinReservedArea+15)/16)*16;
1674 MinReservedArea += 16*nAltivecParamsAtEnd;
1675 }
1676 MinReservedArea =
1677 std::max(MinReservedArea,
1678 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1679 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1680 getStackAlignment();
1681 unsigned AlignMask = TargetAlign-1;
1682 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1683 FI->setMinReservedArea(MinReservedArea);
1684
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001685 // If the function takes variable number of arguments, make a frame index for
1686 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001687 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001688
1689 int depth;
1690 if (isELF32_ABI) {
1691 VarArgsNumGPR = GPR_idx;
1692 VarArgsNumFPR = FPR_idx;
1693
1694 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1695 // pointer.
1696 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1697 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1698 MVT::getSizeInBits(PtrVT)/8);
1699
1700 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1701 ArgOffset);
1702
1703 }
1704 else
1705 depth = ArgOffset;
1706
Chris Lattnerc91a4752006-06-26 22:48:35 +00001707 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001708 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001709 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001710
Nicolas Geoffray01119992007-04-03 13:59:52 +00001711 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1712 // stored to the VarArgsFrameIndex on the stack.
1713 if (isELF32_ABI) {
1714 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1715 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1716 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1717 MemOps.push_back(Store);
1718 // Increment the address by four for the next argument to store
1719 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1720 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1721 }
1722 }
1723
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001724 // If this function is vararg, store any remaining integer argument regs
1725 // to their spots on the stack so that they may be loaded by deferencing the
1726 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001727 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001728 unsigned VReg;
1729 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001730 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001731 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001732 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001733
Chris Lattner84bc5422007-12-31 04:13:23 +00001734 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001735 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001736 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001737 MemOps.push_back(Store);
1738 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001739 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1740 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001741 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001742
1743 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1744 // on the stack.
1745 if (isELF32_ABI) {
1746 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1747 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1748 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1749 MemOps.push_back(Store);
1750 // Increment the address by eight for the next argument to store
1751 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1752 PtrVT);
1753 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1754 }
1755
1756 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1757 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001758 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001759
Chris Lattner84bc5422007-12-31 04:13:23 +00001760 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001761 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1762 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1763 MemOps.push_back(Store);
1764 // Increment the address by eight for the next argument to store
1765 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1766 PtrVT);
1767 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1768 }
1769 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001770 }
1771
Dale Johannesen8419dd62008-03-07 20:27:40 +00001772 if (!MemOps.empty())
1773 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1774
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001775 ArgValues.push_back(Root);
1776
1777 // Return the new list of results.
1778 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1779 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001780 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001781}
1782
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001783/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1784/// linkage area.
1785static unsigned
1786CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1787 bool isPPC64,
1788 bool isMachoABI,
1789 bool isVarArg,
1790 unsigned CC,
1791 SDOperand Call,
1792 unsigned &nAltivecParamsAtEnd) {
1793 // Count how many bytes are to be pushed on the stack, including the linkage
1794 // area, and parameter passing area. We start with 24/48 bytes, which is
1795 // prereserved space for [SP][CR][LR][3 x unused].
1796 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
1797 unsigned NumOps = (Call.getNumOperands() - 5) / 2;
1798 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1799
1800 // Add up all the space actually used.
1801 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1802 // they all go in registers, but we must reserve stack space for them for
1803 // possible use by the caller. In varargs or 64-bit calls, parameters are
1804 // assigned stack space in order, with padding so Altivec parameters are
1805 // 16-byte aligned.
1806 nAltivecParamsAtEnd = 0;
1807 for (unsigned i = 0; i != NumOps; ++i) {
1808 SDOperand Arg = Call.getOperand(5+2*i);
1809 SDOperand Flag = Call.getOperand(5+2*i+1);
1810 MVT::ValueType ArgVT = Arg.getValueType();
1811 // Varargs Altivec parameters are padded to a 16 byte boundary.
1812 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1813 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1814 if (!isVarArg && !isPPC64) {
1815 // Non-varargs Altivec parameters go after all the non-Altivec
1816 // parameters; handle those later so we know how much padding we need.
1817 nAltivecParamsAtEnd++;
1818 continue;
1819 }
1820 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1821 NumBytes = ((NumBytes+15)/16)*16;
1822 }
1823 NumBytes += CalculateStackSlotSize(Arg, Flag, isVarArg, PtrByteSize);
1824 }
1825
1826 // Allow for Altivec parameters at the end, if needed.
1827 if (nAltivecParamsAtEnd) {
1828 NumBytes = ((NumBytes+15)/16)*16;
1829 NumBytes += 16*nAltivecParamsAtEnd;
1830 }
1831
1832 // The prolog code of the callee may store up to 8 GPR argument registers to
1833 // the stack, allowing va_start to index over them in memory if its varargs.
1834 // Because we cannot tell if this is needed on the caller side, we have to
1835 // conservatively assume that it is needed. As such, make sure we have at
1836 // least enough stack space for the caller to store the 8 GPRs.
1837 NumBytes = std::max(NumBytes,
1838 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1839
1840 // Tail call needs the stack to be aligned.
1841 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1842 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1843 getStackAlignment();
1844 unsigned AlignMask = TargetAlign-1;
1845 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1846 }
1847
1848 return NumBytes;
1849}
1850
1851/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1852/// adjusted to accomodate the arguments for the tailcall.
1853static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1854 unsigned ParamSize) {
1855
1856 if (!IsTailCall) return 0;
1857
1858 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1859 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1860 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1861 // Remember only if the new adjustement is bigger.
1862 if (SPDiff < FI->getTailCallSPDelta())
1863 FI->setTailCallSPDelta(SPDiff);
1864
1865 return SPDiff;
1866}
1867
1868/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1869/// following the call is a return. A function is eligible if caller/callee
1870/// calling conventions match, currently only fastcc supports tail calls, and
1871/// the function CALL is immediatly followed by a RET.
1872bool
1873PPCTargetLowering::IsEligibleForTailCallOptimization(SDOperand Call,
1874 SDOperand Ret,
1875 SelectionDAG& DAG) const {
1876 // Variable argument functions are not supported.
1877 if (!PerformTailCallOpt ||
1878 cast<ConstantSDNode>(Call.getOperand(2))->getValue() != 0) return false;
1879
1880 if (CheckTailCallReturnConstraints(Call, Ret)) {
1881 MachineFunction &MF = DAG.getMachineFunction();
1882 unsigned CallerCC = MF.getFunction()->getCallingConv();
1883 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1884 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1885 // Functions containing by val parameters are not supported.
1886 for (unsigned i = 0; i != ((Call.getNumOperands()-5)/2); i++) {
1887 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Call.getOperand(5+2*i+1))
1888 ->getArgFlags();
1889 if (Flags.isByVal()) return false;
1890 }
1891
1892 SDOperand Callee = Call.getOperand(4);
1893 // Non PIC/GOT tail calls are supported.
1894 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1895 return true;
1896
1897 // At the moment we can only do local tail calls (in same module, hidden
1898 // or protected) if we are generating PIC.
1899 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1900 return G->getGlobal()->hasHiddenVisibility()
1901 || G->getGlobal()->hasProtectedVisibility();
1902 }
1903 }
1904
1905 return false;
1906}
1907
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001908/// isCallCompatibleAddress - Return the immediate to use if the specified
1909/// 32-bit value is representable in the immediate field of a BxA instruction.
1910static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1911 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1912 if (!C) return 0;
1913
1914 int Addr = C->getValue();
1915 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1916 (Addr << 6 >> 6) != Addr)
1917 return 0; // Top 6 bits have to be sext of immediate.
1918
Evan Cheng33118762007-10-22 19:46:19 +00001919 return DAG.getConstant((int)C->getValue() >> 2,
1920 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001921}
1922
Dan Gohman844731a2008-05-13 00:00:25 +00001923namespace {
1924
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001925struct TailCallArgumentInfo {
1926 SDOperand Arg;
1927 SDOperand FrameIdxOp;
1928 int FrameIdx;
1929
1930 TailCallArgumentInfo() : FrameIdx(0) {}
1931};
1932
Dan Gohman844731a2008-05-13 00:00:25 +00001933}
1934
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001935/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1936static void
1937StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
1938 SDOperand Chain,
1939 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
1940 SmallVector<SDOperand, 8> &MemOpChains) {
1941 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
1942 SDOperand Arg = TailCallArgs[i].Arg;
1943 SDOperand FIN = TailCallArgs[i].FrameIdxOp;
1944 int FI = TailCallArgs[i].FrameIdx;
1945 // Store relative to framepointer.
1946 MemOpChains.push_back(DAG.getStore(Chain, Arg, FIN,
1947 PseudoSourceValue::getFixedStack(),
1948 FI));
1949 }
1950}
1951
1952/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
1953/// the appropriate stack slot for the tail call optimized function call.
1954static SDOperand EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
1955 MachineFunction &MF,
1956 SDOperand Chain,
1957 SDOperand OldRetAddr,
1958 SDOperand OldFP,
1959 int SPDiff,
1960 bool isPPC64,
1961 bool isMachoABI) {
1962 if (SPDiff) {
1963 // Calculate the new stack slot for the return address.
1964 int SlotSize = isPPC64 ? 8 : 4;
1965 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
1966 isMachoABI);
1967 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
1968 NewRetAddrLoc);
1969 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
1970 isMachoABI);
1971 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
1972
1973 MVT::ValueType VT = isPPC64 ? MVT::i64 : MVT::i32;
1974 SDOperand NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
1975 Chain = DAG.getStore(Chain, OldRetAddr, NewRetAddrFrIdx,
1976 PseudoSourceValue::getFixedStack(), NewRetAddr);
1977 SDOperand NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
1978 Chain = DAG.getStore(Chain, OldFP, NewFramePtrIdx,
1979 PseudoSourceValue::getFixedStack(), NewFPIdx);
1980 }
1981 return Chain;
1982}
1983
1984/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
1985/// the position of the argument.
1986static void
1987CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
1988 SDOperand Arg, int SPDiff, unsigned ArgOffset,
1989 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
1990 int Offset = ArgOffset + SPDiff;
1991 uint32_t OpSize = (MVT::getSizeInBits(Arg.getValueType())+7)/8;
1992 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
1993 MVT::ValueType VT = isPPC64 ? MVT::i64 : MVT::i32;
1994 SDOperand FIN = DAG.getFrameIndex(FI, VT);
1995 TailCallArgumentInfo Info;
1996 Info.Arg = Arg;
1997 Info.FrameIdxOp = FIN;
1998 Info.FrameIdx = FI;
1999 TailCallArguments.push_back(Info);
2000}
2001
2002/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2003/// stack slot. Returns the chain as result and the loaded frame pointers in
2004/// LROpOut/FPOpout. Used when tail calling.
2005SDOperand PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
2006 int SPDiff,
2007 SDOperand Chain,
2008 SDOperand &LROpOut,
2009 SDOperand &FPOpOut) {
2010 if (SPDiff) {
2011 // Load the LR and FP stack slot for later adjusting.
2012 MVT::ValueType VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
2013 LROpOut = getReturnAddrFrameIndex(DAG);
2014 LROpOut = DAG.getLoad(VT, Chain, LROpOut, NULL, 0);
2015 Chain = SDOperand(LROpOut.Val, 1);
2016 FPOpOut = getFramePointerFrameIndex(DAG);
2017 FPOpOut = DAG.getLoad(VT, Chain, FPOpOut, NULL, 0);
2018 Chain = SDOperand(FPOpOut.Val, 1);
2019 }
2020 return Chain;
2021}
2022
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002023/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2024/// by "Src" to address "Dst" of size "Size". Alignment information is
2025/// specified by the specific parameter attribute. The copy will be passed as
2026/// a byval function parameter.
2027/// Sometimes what we are copying is the end of a larger object, the part that
2028/// does not fit in registers.
2029static SDOperand
2030CreateCopyOfByValArgument(SDOperand Src, SDOperand Dst, SDOperand Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002031 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
2032 unsigned Size) {
Dan Gohman707e0182008-04-12 04:36:06 +00002033 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
2034 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(), false,
2035 NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002036}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002037
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002038/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2039/// tail calls.
2040static void
2041LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDOperand Chain,
2042 SDOperand Arg, SDOperand PtrOff, int SPDiff,
2043 unsigned ArgOffset, bool isPPC64, bool isTailCall,
2044 bool isVector, SmallVector<SDOperand, 8> &MemOpChains,
2045 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2046 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2047 if (!isTailCall) {
2048 if (isVector) {
2049 SDOperand StackPtr;
2050 if (isPPC64)
2051 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2052 else
2053 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2054 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2055 DAG.getConstant(ArgOffset, PtrVT));
2056 }
2057 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
2058 // Calculate and remember argument location.
2059 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2060 TailCallArguments);
2061}
2062
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002063SDOperand PPCTargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002064 const PPCSubtarget &Subtarget,
2065 TargetMachine &TM) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002066 SDOperand Chain = Op.getOperand(0);
2067 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002068 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2069 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0 &&
2070 CC == CallingConv::Fast && PerformTailCallOpt;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002071 SDOperand Callee = Op.getOperand(4);
2072 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
2073
2074 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002075 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002076
Chris Lattnerc91a4752006-06-26 22:48:35 +00002077 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2078 bool isPPC64 = PtrVT == MVT::i64;
2079 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002080
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002081 MachineFunction &MF = DAG.getMachineFunction();
2082
Chris Lattnerabde4602006-05-16 22:56:08 +00002083 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2084 // SelectExpr to use to put the arguments in the appropriate registers.
2085 std::vector<SDOperand> args_to_use;
2086
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002087 // Mark this function as potentially containing a function that contains a
2088 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2089 // and restoring the callers stack pointer in this functions epilog. This is
2090 // done because by tail calling the called function might overwrite the value
2091 // in this function's (MF) stack pointer stack slot 0(SP).
2092 if (PerformTailCallOpt && CC==CallingConv::Fast)
2093 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2094
2095 unsigned nAltivecParamsAtEnd = 0;
2096
Chris Lattnerabde4602006-05-16 22:56:08 +00002097 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002098 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002099 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002100 unsigned NumBytes =
2101 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
2102 Op, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002103
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002104 // Calculate by how many bytes the stack has to be adjusted in case of tail
2105 // call optimization.
2106 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002107
2108 // Adjust the stack pointer for the new arguments...
2109 // These operations are automatically eliminated by the prolog/epilog pass
2110 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00002111 DAG.getConstant(NumBytes, PtrVT));
Dale Johannesen1f797a32008-03-05 23:31:27 +00002112 SDOperand CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002113
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002114 // Load the return address and frame pointer so it can be move somewhere else
2115 // later.
2116 SDOperand LROp, FPOp;
2117 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp);
2118
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002119 // Set up a copy of the stack pointer for use loading and storing any
2120 // arguments that may not fit in the registers available for argument
2121 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002122 SDOperand StackPtr;
2123 if (isPPC64)
2124 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2125 else
2126 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002127
2128 // Figure out which arguments are going to go in registers, and which in
2129 // memory. Also, if this is a vararg function, floating point operations
2130 // must be stored to our stack, and loaded into integer regs as well, if
2131 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002132 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002133 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002134
Chris Lattnerc91a4752006-06-26 22:48:35 +00002135 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002136 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2137 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2138 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002139 static const unsigned GPR_64[] = { // 64-bit registers.
2140 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2141 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2142 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002143 static const unsigned *FPR = GetFPR(Subtarget);
2144
Chris Lattner9a2a4972006-05-17 06:01:33 +00002145 static const unsigned VR[] = {
2146 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2147 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2148 };
Owen Anderson718cb662007-09-07 04:06:50 +00002149 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002150 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002151 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002152
Chris Lattnerc91a4752006-06-26 22:48:35 +00002153 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2154
Chris Lattner9a2a4972006-05-17 06:01:33 +00002155 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002156 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2157
Chris Lattnere2199452006-08-11 17:38:39 +00002158 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002159 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002160 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002161 SDOperand Arg = Op.getOperand(5+2*i);
Duncan Sands276dcbd2008-03-21 09:14:45 +00002162 ISD::ArgFlagsTy Flags =
2163 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002164 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002165 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002166
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002167 // PtrOff will be used to store the current argument to the stack if a
2168 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002169 SDOperand PtrOff;
2170
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002171 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002172 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002173 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2174 StackPtr.getValueType());
2175 else
2176 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2177
Chris Lattnerc91a4752006-06-26 22:48:35 +00002178 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
2179
2180 // On PPC64, promote integers to 64-bit values.
2181 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002182 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2183 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002184 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
2185 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002186
2187 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002188 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002189 if (Flags.isByVal()) {
2190 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002191 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002192 if (Size==1 || Size==2) {
2193 // Very small objects are passed right-justified.
2194 // Everything else is passed left-justified.
2195 MVT::ValueType VT = (Size==1) ? MVT::i8 : MVT::i16;
2196 if (GPR_idx != NumGPRs) {
2197 SDOperand Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
2198 NULL, 0, VT);
2199 MemOpChains.push_back(Load.getValue(1));
2200 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2201 if (isMachoABI)
2202 ArgOffset += PtrByteSize;
2203 } else {
2204 SDOperand Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
2205 SDOperand AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
2206 SDOperand MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
2207 CallSeqStart.Val->getOperand(0),
2208 Flags, DAG, Size);
2209 // This must go outside the CALLSEQ_START..END.
2210 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2211 CallSeqStart.Val->getOperand(1));
2212 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
2213 Chain = CallSeqStart = NewCallSeqStart;
2214 ArgOffset += PtrByteSize;
2215 }
2216 continue;
2217 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002218 // Copy entire object into memory. There are cases where gcc-generated
2219 // code assumes it is there, even if it could be put entirely into
2220 // registers. (This is not what the doc says.)
2221 SDOperand MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
2222 CallSeqStart.Val->getOperand(0),
2223 Flags, DAG, Size);
2224 // This must go outside the CALLSEQ_START..END.
2225 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2226 CallSeqStart.Val->getOperand(1));
2227 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
2228 Chain = CallSeqStart = NewCallSeqStart;
2229 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002230 for (unsigned j=0; j<Size; j+=PtrByteSize) {
2231 SDOperand Const = DAG.getConstant(j, PtrOff.getValueType());
2232 SDOperand AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
2233 if (GPR_idx != NumGPRs) {
2234 SDOperand Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002235 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002236 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2237 if (isMachoABI)
2238 ArgOffset += PtrByteSize;
2239 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002240 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002241 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002242 }
2243 }
2244 continue;
2245 }
2246
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002247 switch (Arg.getValueType()) {
2248 default: assert(0 && "Unexpected ValueType for argument!");
2249 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002250 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002251 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002252 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002253 if (GPR_idx != NumGPRs) {
2254 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002255 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002256 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2257 isPPC64, isTailCall, false, MemOpChains,
2258 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002259 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002260 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002261 if (inMem || isMachoABI) {
2262 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002263 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002264 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2265
2266 ArgOffset += PtrByteSize;
2267 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002268 break;
2269 case MVT::f32:
2270 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002271 if (FPR_idx != NumFPRs) {
2272 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2273
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002274 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00002275 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002276 MemOpChains.push_back(Store);
2277
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002278 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002279 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00002280 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002281 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002282 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2283 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002284 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002285 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002286 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00002287 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00002288 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002289 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002290 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2291 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002292 }
2293 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002294 // If we have any FPRs remaining, we may also have GPRs remaining.
2295 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2296 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002297 if (isMachoABI) {
2298 if (GPR_idx != NumGPRs)
2299 ++GPR_idx;
2300 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2301 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2302 ++GPR_idx;
2303 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002304 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002305 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002306 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2307 isPPC64, isTailCall, false, MemOpChains,
2308 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002309 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002310 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002311 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002312 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002313 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002314 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002315 if (isPPC64)
2316 ArgOffset += 8;
2317 else
2318 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2319 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002320 break;
2321 case MVT::v4f32:
2322 case MVT::v4i32:
2323 case MVT::v8i16:
2324 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002325 if (isVarArg) {
2326 // These go aligned on the stack, or in the corresponding R registers
2327 // when within range. The Darwin PPC ABI doc claims they also go in
2328 // V registers; in fact gcc does this only for arguments that are
2329 // prototyped, not for those that match the ... We do it for all
2330 // arguments, seems to work.
2331 while (ArgOffset % 16 !=0) {
2332 ArgOffset += PtrByteSize;
2333 if (GPR_idx != NumGPRs)
2334 GPR_idx++;
2335 }
2336 // We could elide this store in the case where the object fits
2337 // entirely in R registers. Maybe later.
2338 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2339 DAG.getConstant(ArgOffset, PtrVT));
2340 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
2341 MemOpChains.push_back(Store);
2342 if (VR_idx != NumVRs) {
2343 SDOperand Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
2344 MemOpChains.push_back(Load.getValue(1));
2345 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2346 }
2347 ArgOffset += 16;
2348 for (unsigned i=0; i<16; i+=PtrByteSize) {
2349 if (GPR_idx == NumGPRs)
2350 break;
2351 SDOperand Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
2352 DAG.getConstant(i, PtrVT));
2353 SDOperand Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
2354 MemOpChains.push_back(Load.getValue(1));
2355 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2356 }
2357 break;
2358 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002359
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002360 // Non-varargs Altivec params generally go in registers, but have
2361 // stack space allocated at the end.
2362 if (VR_idx != NumVRs) {
2363 // Doesn't have GPR space allocated.
2364 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2365 } else if (nAltivecParamsAtEnd==0) {
2366 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2368 isPPC64, isTailCall, true, MemOpChains,
2369 TailCallArguments);
Dale Johannesen75092de2008-03-12 00:22:17 +00002370 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002371 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002372 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002373 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002374 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002375 // If all Altivec parameters fit in registers, as they usually do,
2376 // they get stack space following the non-Altivec parameters. We
2377 // don't track this here because nobody below needs it.
2378 // If there are more Altivec parameters than fit in registers emit
2379 // the stores here.
2380 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2381 unsigned j = 0;
2382 // Offset is aligned; skip 1st 12 params which go in V registers.
2383 ArgOffset = ((ArgOffset+15)/16)*16;
2384 ArgOffset += 12*16;
2385 for (unsigned i = 0; i != NumOps; ++i) {
2386 SDOperand Arg = Op.getOperand(5+2*i);
2387 MVT::ValueType ArgType = Arg.getValueType();
2388 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2389 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2390 if (++j > NumVRs) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 SDOperand PtrOff;
2392 // We are emitting Altivec params in order.
2393 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2394 isPPC64, isTailCall, true, MemOpChains,
2395 TailCallArguments);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002396 ArgOffset += 16;
2397 }
2398 }
2399 }
2400 }
2401
Chris Lattner9a2a4972006-05-17 06:01:33 +00002402 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00002403 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2404 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002405
Chris Lattner9a2a4972006-05-17 06:01:33 +00002406 // Build a sequence of copy-to-reg nodes chained together with token chain
2407 // and flag operands which copy the outgoing args into the appropriate regs.
2408 SDOperand InFlag;
2409 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2410 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2411 InFlag);
2412 InFlag = Chain.getValue(1);
2413 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002414
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002415 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2416 if (isVarArg && isELF32_ABI) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00002417 SDOperand SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
2418 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002419 InFlag = Chain.getValue(1);
2420 }
2421
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002422 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2423 // might overwrite each other in case of tail call optimization.
2424 if (isTailCall) {
2425 SmallVector<SDOperand, 8> MemOpChains2;
2426 // Do not flag preceeding copytoreg stuff together with the following stuff.
2427 InFlag = SDOperand();
2428 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2429 MemOpChains2);
2430 if (!MemOpChains2.empty())
2431 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2432 &MemOpChains2[0], MemOpChains2.size());
2433
2434 // Store the return address to the appropriate stack slot.
2435 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2436 isPPC64, isMachoABI);
2437 }
2438
2439 // Emit callseq_end just before tailcall node.
2440 if (isTailCall) {
2441 SmallVector<SDOperand, 8> CallSeqOps;
2442 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2443 CallSeqOps.push_back(Chain);
2444 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes));
2445 CallSeqOps.push_back(DAG.getIntPtrConstant(0));
2446 if (InFlag.Val)
2447 CallSeqOps.push_back(InFlag);
2448 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2449 CallSeqOps.size());
2450 InFlag = Chain.getValue(1);
2451 }
2452
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002453 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002454 NodeTys.push_back(MVT::Other); // Returns a chain
2455 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2456
Chris Lattner79e490a2006-08-11 17:18:05 +00002457 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002458 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002459
2460 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2461 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2462 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002463 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2464 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2465 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002466 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2467 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2468 // If this is an absolute destination address, use the munged value.
2469 Callee = SDOperand(Dest, 0);
2470 else {
2471 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2472 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00002473 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
2474 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002475 InFlag = Chain.getValue(1);
2476
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002477 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002478 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002479 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2480 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002481 InFlag = Chain.getValue(1);
2482 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002483
2484 NodeTys.clear();
2485 NodeTys.push_back(MVT::Other);
2486 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002487 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002488 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002489 Callee.Val = 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002490 // Add CTR register as callee so a bctr can be emitted later.
2491 if (isTailCall)
2492 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002493 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002494
Chris Lattner4a45abf2006-06-10 01:14:28 +00002495 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002496 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002497 Ops.push_back(Chain);
2498 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002499 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002500 // If this is a tail call add stack pointer delta.
2501 if (isTailCall)
2502 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2503
Chris Lattner4a45abf2006-06-10 01:14:28 +00002504 // Add argument registers to the end of the list so that they are known live
2505 // into the call.
2506 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2507 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2508 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002509
2510 // When performing tail call optimization the callee pops its arguments off
2511 // the stack. Account for this here so these bytes can be pushed back on in
2512 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2513 int BytesCalleePops =
2514 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2515
Chris Lattner4a45abf2006-06-10 01:14:28 +00002516 if (InFlag.Val)
2517 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002518
2519 // Emit tail call.
2520 if (isTailCall) {
2521 assert(InFlag.Val &&
2522 "Flag must be set. Depend on flag being set in LowerRET");
2523 Chain = DAG.getNode(PPCISD::TAILCALL,
2524 Op.Val->getVTList(), &Ops[0], Ops.size());
2525 return SDOperand(Chain.Val, Op.ResNo);
2526 }
2527
Chris Lattner79e490a2006-08-11 17:18:05 +00002528 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002529 InFlag = Chain.getValue(1);
2530
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002531 Chain = DAG.getCALLSEQ_END(Chain,
2532 DAG.getConstant(NumBytes, PtrVT),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002533 DAG.getConstant(BytesCalleePops, PtrVT),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002534 InFlag);
2535 if (Op.Val->getValueType(0) != MVT::Other)
2536 InFlag = Chain.getValue(1);
2537
Dan Gohman7925ed02008-03-19 21:39:28 +00002538 SmallVector<SDOperand, 16> ResultVals;
2539 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002540 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2541 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman7925ed02008-03-19 21:39:28 +00002542 CCInfo.AnalyzeCallResult(Op.Val, RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002543
Dan Gohman7925ed02008-03-19 21:39:28 +00002544 // Copy all of the result registers out of their specified physreg.
2545 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2546 CCValAssign &VA = RVLocs[i];
2547 MVT::ValueType VT = VA.getValVT();
2548 assert(VA.isRegLoc() && "Can only return in registers!");
2549 Chain = DAG.getCopyFromReg(Chain, VA.getLocReg(), VT, InFlag).getValue(1);
2550 ResultVals.push_back(Chain.getValue(0));
2551 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002552 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002553
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002554 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002555 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002556 return Chain;
2557
2558 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002559 ResultVals.push_back(Chain);
2560 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
2561 &ResultVals[0], ResultVals.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002562 return Res.getValue(Op.ResNo);
2563}
2564
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002565SDOperand PPCTargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG,
2566 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002567 SmallVector<CCValAssign, 16> RVLocs;
2568 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002569 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2570 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002571 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
2572
2573 // If this is the first return lowered for this function, add the regs to the
2574 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002575 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002576 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002577 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002578 }
2579
Chris Lattnercaddd442007-02-26 19:44:02 +00002580 SDOperand Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002581
2582 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2583 if (Chain.getOpcode() == PPCISD::TAILCALL) {
2584 SDOperand TailCall = Chain;
2585 SDOperand TargetAddress = TailCall.getOperand(1);
2586 SDOperand StackAdjustment = TailCall.getOperand(2);
2587
2588 assert(((TargetAddress.getOpcode() == ISD::Register &&
2589 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
2590 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
2591 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2592 isa<ConstantSDNode>(TargetAddress)) &&
2593 "Expecting an global address, external symbol, absolute value or register");
2594
2595 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2596 "Expecting a const value");
2597
2598 SmallVector<SDOperand,8> Operands;
2599 Operands.push_back(Chain.getOperand(0));
2600 Operands.push_back(TargetAddress);
2601 Operands.push_back(StackAdjustment);
2602 // Copy registers used by the call. Last operand is a flag so it is not
2603 // copied.
2604 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2605 Operands.push_back(Chain.getOperand(i));
2606 }
2607 return DAG.getNode(PPCISD::TC_RETURN, MVT::Other, &Operands[0],
2608 Operands.size());
2609 }
2610
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002611 SDOperand Flag;
2612
2613 // Copy the result values into the output registers.
2614 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2615 CCValAssign &VA = RVLocs[i];
2616 assert(VA.isRegLoc() && "Can only return in registers!");
2617 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2618 Flag = Chain.getValue(1);
2619 }
2620
2621 if (Flag.Val)
2622 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2623 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002624 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002625}
2626
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002627SDOperand PPCTargetLowering::LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002628 const PPCSubtarget &Subtarget) {
2629 // When we pop the dynamic allocation we need to restore the SP link.
2630
2631 // Get the corect type for pointers.
2632 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2633
2634 // Construct the stack pointer operand.
2635 bool IsPPC64 = Subtarget.isPPC64();
2636 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
2637 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
2638
2639 // Get the operands for the STACKRESTORE.
2640 SDOperand Chain = Op.getOperand(0);
2641 SDOperand SaveSP = Op.getOperand(1);
2642
2643 // Load the old link SP.
2644 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
2645
2646 // Restore the stack pointer.
2647 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2648
2649 // Store the old link SP.
2650 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2651}
2652
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002653
2654
2655SDOperand
2656PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002657 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002658 bool IsPPC64 = PPCSubTarget.isPPC64();
2659 bool isMachoABI = PPCSubTarget.isMachoABI();
2660 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2661
2662 // Get current frame pointer save index. The users of this index will be
2663 // primarily DYNALLOC instructions.
2664 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2665 int RASI = FI->getReturnAddrSaveIndex();
2666
2667 // If the frame pointer save index hasn't been defined yet.
2668 if (!RASI) {
2669 // Find out what the fix offset of the frame pointer save area.
2670 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2671 // Allocate the frame index for frame pointer save area.
2672 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2673 // Save the result.
2674 FI->setReturnAddrSaveIndex(RASI);
2675 }
2676 return DAG.getFrameIndex(RASI, PtrVT);
2677}
2678
2679SDOperand
2680PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2681 MachineFunction &MF = DAG.getMachineFunction();
2682 bool IsPPC64 = PPCSubTarget.isPPC64();
2683 bool isMachoABI = PPCSubTarget.isMachoABI();
2684 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002685
2686 // Get current frame pointer save index. The users of this index will be
2687 // primarily DYNALLOC instructions.
2688 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2689 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002690
Jim Laskey2f616bf2006-11-16 22:43:37 +00002691 // If the frame pointer save index hasn't been defined yet.
2692 if (!FPSI) {
2693 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002694 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2695
Jim Laskey2f616bf2006-11-16 22:43:37 +00002696 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002697 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002698 // Save the result.
2699 FI->setFramePointerSaveIndex(FPSI);
2700 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002701 return DAG.getFrameIndex(FPSI, PtrVT);
2702}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002703
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002704SDOperand PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
2705 SelectionDAG &DAG,
2706 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002707 // Get the inputs.
2708 SDOperand Chain = Op.getOperand(0);
2709 SDOperand Size = Op.getOperand(1);
2710
2711 // Get the corect type for pointers.
2712 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2713 // Negate the size.
2714 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
2715 DAG.getConstant(0, PtrVT), Size);
2716 // Construct a node for the frame pointer save index.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002717 SDOperand FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002718 // Build a DYNALLOC node.
2719 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
2720 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2721 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2722}
2723
Evan Cheng54fc97d2008-04-19 01:30:48 +00002724SDOperand PPCTargetLowering::LowerAtomicLAS(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002725 MVT::ValueType VT = Op.Val->getValueType(0);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002726 SDOperand Chain = Op.getOperand(0);
2727 SDOperand Ptr = Op.getOperand(1);
2728 SDOperand Incr = Op.getOperand(2);
2729
2730 // Issue a "load and reserve".
2731 std::vector<MVT::ValueType> VTs;
2732 VTs.push_back(VT);
2733 VTs.push_back(MVT::Other);
2734
2735 SDOperand Label = DAG.getConstant(PPCAtomicLabelIndex++, MVT::i32);
2736 SDOperand Ops[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002737 Chain, // Chain
2738 Ptr, // Ptr
2739 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002740 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002741 SDOperand Load = DAG.getNode(PPCISD::LARX, VTs, Ops, 3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002742 Chain = Load.getValue(1);
2743
2744 // Compute new value.
2745 SDOperand NewVal = DAG.getNode(ISD::ADD, VT, Load, Incr);
2746
2747 // Issue a "store and check".
2748 SDOperand Ops2[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002749 Chain, // Chain
2750 NewVal, // Value
2751 Ptr, // Ptr
2752 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002753 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002754 SDOperand Store = DAG.getNode(PPCISD::STCX, MVT::Other, Ops2, 4);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002755 SDOperand OutOps[] = { Load, Store };
2756 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other),
2757 OutOps, 2);
2758}
2759
2760SDOperand PPCTargetLowering::LowerAtomicLCS(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002761 MVT::ValueType VT = Op.Val->getValueType(0);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002762 SDOperand Chain = Op.getOperand(0);
2763 SDOperand Ptr = Op.getOperand(1);
2764 SDOperand NewVal = Op.getOperand(2);
2765 SDOperand OldVal = Op.getOperand(3);
2766
2767 // Issue a "load and reserve".
2768 std::vector<MVT::ValueType> VTs;
2769 VTs.push_back(VT);
2770 VTs.push_back(MVT::Other);
2771
2772 SDOperand Label = DAG.getConstant(PPCAtomicLabelIndex++, MVT::i32);
2773 SDOperand Ops[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002774 Chain, // Chain
2775 Ptr, // Ptr
2776 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002777 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002778 SDOperand Load = DAG.getNode(PPCISD::LARX, VTs, Ops, 3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002779 Chain = Load.getValue(1);
2780
2781 // Compare and unreserve if not equal.
2782 SDOperand Ops2[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002783 Chain, // Chain
2784 OldVal, // Old value
2785 Load, // Value in memory
2786 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002787 };
2788 Chain = DAG.getNode(PPCISD::CMP_UNRESERVE, MVT::Other, Ops2, 4);
2789
2790 // Issue a "store and check".
2791 SDOperand Ops3[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002792 Chain, // Chain
2793 NewVal, // Value
2794 Ptr, // Ptr
2795 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002796 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002797 SDOperand Store = DAG.getNode(PPCISD::STCX, MVT::Other, Ops3, 4);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002798 SDOperand OutOps[] = { Load, Store };
2799 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other),
2800 OutOps, 2);
2801}
2802
2803SDOperand PPCTargetLowering::LowerAtomicSWAP(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002804 MVT::ValueType VT = Op.Val->getValueType(0);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002805 SDOperand Chain = Op.getOperand(0);
2806 SDOperand Ptr = Op.getOperand(1);
2807 SDOperand NewVal = Op.getOperand(2);
2808
2809 // Issue a "load and reserve".
2810 std::vector<MVT::ValueType> VTs;
2811 VTs.push_back(VT);
2812 VTs.push_back(MVT::Other);
2813
2814 SDOperand Label = DAG.getConstant(PPCAtomicLabelIndex++, MVT::i32);
2815 SDOperand Ops[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002816 Chain, // Chain
2817 Ptr, // Ptr
2818 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002819 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002820 SDOperand Load = DAG.getNode(PPCISD::LARX, VTs, Ops, 3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002821 Chain = Load.getValue(1);
2822
2823 // Issue a "store and check".
2824 SDOperand Ops2[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002825 Chain, // Chain
2826 NewVal, // Value
2827 Ptr, // Ptr
2828 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002829 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002830 SDOperand Store = DAG.getNode(PPCISD::STCX, MVT::Other, Ops2, 4);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002831 SDOperand OutOps[] = { Load, Store };
2832 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other),
2833 OutOps, 2);
2834}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002835
Chris Lattner1a635d62006-04-14 06:01:58 +00002836/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2837/// possible.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002838SDOperand PPCTargetLowering::LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002839 // Not FP? Not a fsel.
2840 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
2841 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
2842 return SDOperand();
2843
2844 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2845
2846 // Cannot handle SETEQ/SETNE.
2847 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
2848
2849 MVT::ValueType ResVT = Op.getValueType();
2850 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
2851 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2852 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2853
2854 // If the RHS of the comparison is a 0.0, we don't need to do the
2855 // subtraction at all.
2856 if (isFloatingPointZero(RHS))
2857 switch (CC) {
2858 default: break; // SETUO etc aren't handled by fsel.
2859 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002860 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002861 case ISD::SETLT:
2862 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2863 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002864 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002865 case ISD::SETGE:
2866 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2867 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2868 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2869 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002870 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002871 case ISD::SETGT:
2872 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2873 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002874 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002875 case ISD::SETLE:
2876 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2877 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2878 return DAG.getNode(PPCISD::FSEL, ResVT,
2879 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2880 }
2881
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002882 SDOperand Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002883 switch (CC) {
2884 default: break; // SETUO etc aren't handled by fsel.
2885 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002886 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002887 case ISD::SETLT:
2888 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2889 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2890 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2891 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2892 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002893 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002894 case ISD::SETGE:
2895 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2896 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2897 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2898 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2899 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002900 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002901 case ISD::SETGT:
2902 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2903 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2904 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2905 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2906 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002907 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002908 case ISD::SETLE:
2909 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2910 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2911 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2912 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2913 }
2914 return SDOperand();
2915}
2916
Chris Lattner1f873002007-11-28 18:44:47 +00002917// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002918SDOperand PPCTargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002919 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2920 SDOperand Src = Op.getOperand(0);
2921 if (Src.getValueType() == MVT::f32)
2922 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2923
2924 SDOperand Tmp;
2925 switch (Op.getValueType()) {
2926 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2927 case MVT::i32:
2928 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2929 break;
2930 case MVT::i64:
2931 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2932 break;
2933 }
2934
2935 // Convert the FP value to an int value through memory.
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002936 SDOperand FIPtr = DAG.CreateStackTemporary(MVT::f64);
2937
2938 // Emit a store to the stack slot.
2939 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
2940
2941 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2942 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002943 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002944 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2945 DAG.getConstant(4, FIPtr.getValueType()));
2946 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002947}
2948
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002949SDOperand PPCTargetLowering::LowerFP_ROUND_INREG(SDOperand Op,
2950 SelectionDAG &DAG) {
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002951 assert(Op.getValueType() == MVT::ppcf128);
2952 SDNode *Node = Op.Val;
2953 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002954 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002955 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2956 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2957
2958 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2959 // of the long double, and puts FPSCR back the way it was. We do not
2960 // actually model FPSCR.
2961 std::vector<MVT::ValueType> NodeTys;
2962 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2963
2964 NodeTys.push_back(MVT::f64); // Return register
2965 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2966 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2967 MFFSreg = Result.getValue(0);
2968 InFlag = Result.getValue(1);
2969
2970 NodeTys.clear();
2971 NodeTys.push_back(MVT::Flag); // Returns a flag
2972 Ops[0] = DAG.getConstant(31, MVT::i32);
2973 Ops[1] = InFlag;
2974 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2975 InFlag = Result.getValue(0);
2976
2977 NodeTys.clear();
2978 NodeTys.push_back(MVT::Flag); // Returns a flag
2979 Ops[0] = DAG.getConstant(30, MVT::i32);
2980 Ops[1] = InFlag;
2981 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2982 InFlag = Result.getValue(0);
2983
2984 NodeTys.clear();
2985 NodeTys.push_back(MVT::f64); // result of add
2986 NodeTys.push_back(MVT::Flag); // Returns a flag
2987 Ops[0] = Lo;
2988 Ops[1] = Hi;
2989 Ops[2] = InFlag;
2990 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2991 FPreg = Result.getValue(0);
2992 InFlag = Result.getValue(1);
2993
2994 NodeTys.clear();
2995 NodeTys.push_back(MVT::f64);
2996 Ops[0] = DAG.getConstant(1, MVT::i32);
2997 Ops[1] = MFFSreg;
2998 Ops[2] = FPreg;
2999 Ops[3] = InFlag;
3000 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
3001 FPreg = Result.getValue(0);
3002
3003 // We know the low half is about to be thrown away, so just use something
3004 // convenient.
3005 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
3006}
3007
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003008SDOperand PPCTargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman034f60e2008-03-11 01:59:03 +00003009 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
3010 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
3011 return SDOperand();
3012
Chris Lattner1a635d62006-04-14 06:01:58 +00003013 if (Op.getOperand(0).getValueType() == MVT::i64) {
3014 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
3015 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
3016 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00003017 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003018 return FP;
3019 }
3020
3021 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
3022 "Unhandled SINT_TO_FP type in custom expander!");
3023 // Since we only generate this in 64-bit mode, we can take advantage of
3024 // 64-bit registers. In particular, sign extend the input value into the
3025 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3026 // then lfd it and fcfid it.
3027 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3028 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00003029 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3030 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003031
3032 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
3033 Op.getOperand(0));
3034
3035 // STD the extended value into the stack slot.
Dan Gohman36b5c132008-04-07 19:35:22 +00003036 MachineMemOperand MO(PseudoSourceValue::getFixedStack(),
3037 MachineMemOperand::MOStore, FrameIdx, 8, 8);
Chris Lattner1a635d62006-04-14 06:01:58 +00003038 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
3039 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00003040 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00003041 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00003042 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003043
3044 // FCFID it and return it.
3045 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
3046 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00003047 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003048 return FP;
3049}
3050
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003051SDOperand PPCTargetLowering::LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003052 /*
3053 The rounding mode is in bits 30:31 of FPSR, and has the following
3054 settings:
3055 00 Round to nearest
3056 01 Round to 0
3057 10 Round to +inf
3058 11 Round to -inf
3059
3060 FLT_ROUNDS, on the other hand, expects the following:
3061 -1 Undefined
3062 0 Round to 0
3063 1 Round to nearest
3064 2 Round to +inf
3065 3 Round to -inf
3066
3067 To perform the conversion, we do:
3068 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3069 */
3070
3071 MachineFunction &MF = DAG.getMachineFunction();
3072 MVT::ValueType VT = Op.getValueType();
3073 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3074 std::vector<MVT::ValueType> NodeTys;
3075 SDOperand MFFSreg, InFlag;
3076
3077 // Save FP Control Word to register
3078 NodeTys.push_back(MVT::f64); // return register
3079 NodeTys.push_back(MVT::Flag); // unused in this context
3080 SDOperand Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
3081
3082 // Save FP register to stack slot
3083 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
3084 SDOperand StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
3085 SDOperand Store = DAG.getStore(DAG.getEntryNode(), Chain,
3086 StackSlot, NULL, 0);
3087
3088 // Load FP Control Word from low 32 bits of stack slot.
3089 SDOperand Four = DAG.getConstant(4, PtrVT);
3090 SDOperand Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
3091 SDOperand CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
3092
3093 // Transform as necessary
3094 SDOperand CWD1 =
3095 DAG.getNode(ISD::AND, MVT::i32,
3096 CWD, DAG.getConstant(3, MVT::i32));
3097 SDOperand CWD2 =
3098 DAG.getNode(ISD::SRL, MVT::i32,
3099 DAG.getNode(ISD::AND, MVT::i32,
3100 DAG.getNode(ISD::XOR, MVT::i32,
3101 CWD, DAG.getConstant(3, MVT::i32)),
3102 DAG.getConstant(3, MVT::i32)),
3103 DAG.getConstant(1, MVT::i8));
3104
3105 SDOperand RetVal =
3106 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
3107
3108 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
3109 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
3110}
3111
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003112SDOperand PPCTargetLowering::LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman9ed06db2008-03-07 20:36:53 +00003113 MVT::ValueType VT = Op.getValueType();
3114 unsigned BitWidth = MVT::getSizeInBits(VT);
3115 assert(Op.getNumOperands() == 3 &&
3116 VT == Op.getOperand(1).getValueType() &&
3117 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003118
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003119 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003120 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003121 SDOperand Lo = Op.getOperand(0);
3122 SDOperand Hi = Op.getOperand(1);
3123 SDOperand Amt = Op.getOperand(2);
Dan Gohman9ed06db2008-03-07 20:36:53 +00003124 MVT::ValueType AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003125
Dan Gohman9ed06db2008-03-07 20:36:53 +00003126 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
3127 DAG.getConstant(BitWidth, AmtVT), Amt);
3128 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
3129 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
3130 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3131 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
3132 DAG.getConstant(-BitWidth, AmtVT));
3133 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
3134 SDOperand OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3135 SDOperand OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003136 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman9ed06db2008-03-07 20:36:53 +00003137 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003138 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003139}
3140
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003141SDOperand PPCTargetLowering::LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman9ed06db2008-03-07 20:36:53 +00003142 MVT::ValueType VT = Op.getValueType();
3143 unsigned BitWidth = MVT::getSizeInBits(VT);
3144 assert(Op.getNumOperands() == 3 &&
3145 VT == Op.getOperand(1).getValueType() &&
3146 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003147
Dan Gohman9ed06db2008-03-07 20:36:53 +00003148 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003149 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003150 SDOperand Lo = Op.getOperand(0);
3151 SDOperand Hi = Op.getOperand(1);
3152 SDOperand Amt = Op.getOperand(2);
Dan Gohman9ed06db2008-03-07 20:36:53 +00003153 MVT::ValueType AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003154
Dan Gohman9ed06db2008-03-07 20:36:53 +00003155 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
3156 DAG.getConstant(BitWidth, AmtVT), Amt);
3157 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3158 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3159 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3160 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
3161 DAG.getConstant(-BitWidth, AmtVT));
3162 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
3163 SDOperand OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3164 SDOperand OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003165 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman9ed06db2008-03-07 20:36:53 +00003166 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003167 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003168}
3169
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003170SDOperand PPCTargetLowering::LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman9ed06db2008-03-07 20:36:53 +00003171 MVT::ValueType VT = Op.getValueType();
3172 unsigned BitWidth = MVT::getSizeInBits(VT);
3173 assert(Op.getNumOperands() == 3 &&
3174 VT == Op.getOperand(1).getValueType() &&
3175 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003176
Dan Gohman9ed06db2008-03-07 20:36:53 +00003177 // Expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003178 SDOperand Lo = Op.getOperand(0);
3179 SDOperand Hi = Op.getOperand(1);
3180 SDOperand Amt = Op.getOperand(2);
Dan Gohman9ed06db2008-03-07 20:36:53 +00003181 MVT::ValueType AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003182
Dan Gohman9ed06db2008-03-07 20:36:53 +00003183 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
3184 DAG.getConstant(BitWidth, AmtVT), Amt);
3185 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3186 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3187 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3188 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
3189 DAG.getConstant(-BitWidth, AmtVT));
3190 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
3191 SDOperand OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
3192 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Chris Lattner1a635d62006-04-14 06:01:58 +00003193 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003194 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman9ed06db2008-03-07 20:36:53 +00003195 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003196 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003197}
3198
3199//===----------------------------------------------------------------------===//
3200// Vector related lowering.
3201//
3202
Chris Lattnerac225ca2006-04-12 19:07:14 +00003203// If this is a vector of constants or undefs, get the bits. A bit in
3204// UndefBits is set if the corresponding element of the vector is an
3205// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3206// zero. Return true if this is not an array of constants, false if it is.
3207//
Chris Lattnerac225ca2006-04-12 19:07:14 +00003208static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3209 uint64_t UndefBits[2]) {
3210 // Start with zero'd results.
3211 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3212
3213 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
3214 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
3215 SDOperand OpVal = BV->getOperand(i);
3216
3217 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00003218 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00003219
3220 uint64_t EltBits = 0;
3221 if (OpVal.getOpcode() == ISD::UNDEF) {
3222 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3223 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3224 continue;
3225 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
3226 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
3227 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3228 assert(CN->getValueType(0) == MVT::f32 &&
3229 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00003230 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00003231 } else {
3232 // Nonconstant element.
3233 return true;
3234 }
3235
3236 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3237 }
3238
3239 //printf("%llx %llx %llx %llx\n",
3240 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3241 return false;
3242}
Chris Lattneref819f82006-03-20 06:33:01 +00003243
Chris Lattnerb17f1672006-04-16 01:01:29 +00003244// If this is a splat (repetition) of a value across the whole vector, return
3245// the smallest size that splats it. For example, "0x01010101010101..." is a
3246// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3247// SplatSize = 1 byte.
3248static bool isConstantSplat(const uint64_t Bits128[2],
3249 const uint64_t Undef128[2],
3250 unsigned &SplatBits, unsigned &SplatUndef,
3251 unsigned &SplatSize) {
3252
3253 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3254 // the same as the lower 64-bits, ignoring undefs.
3255 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3256 return false; // Can't be a splat if two pieces don't match.
3257
3258 uint64_t Bits64 = Bits128[0] | Bits128[1];
3259 uint64_t Undef64 = Undef128[0] & Undef128[1];
3260
3261 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3262 // undefs.
3263 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3264 return false; // Can't be a splat if two pieces don't match.
3265
3266 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3267 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3268
3269 // If the top 16-bits are different than the lower 16-bits, ignoring
3270 // undefs, we have an i32 splat.
3271 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3272 SplatBits = Bits32;
3273 SplatUndef = Undef32;
3274 SplatSize = 4;
3275 return true;
3276 }
3277
3278 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3279 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3280
3281 // If the top 8-bits are different than the lower 8-bits, ignoring
3282 // undefs, we have an i16 splat.
3283 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3284 SplatBits = Bits16;
3285 SplatUndef = Undef16;
3286 SplatSize = 2;
3287 return true;
3288 }
3289
3290 // Otherwise, we have an 8-bit splat.
3291 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3292 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3293 SplatSize = 1;
3294 return true;
3295}
3296
Chris Lattner4a998b92006-04-17 06:00:21 +00003297/// BuildSplatI - Build a canonical splati of Val with an element size of
3298/// SplatSize. Cast the result to VT.
3299static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
3300 SelectionDAG &DAG) {
3301 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003302
Chris Lattner4a998b92006-04-17 06:00:21 +00003303 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
3304 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3305 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003306
3307 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
3308
3309 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3310 if (Val == -1)
3311 SplatSize = 1;
3312
Chris Lattner4a998b92006-04-17 06:00:21 +00003313 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
3314
3315 // Build a canonical splat for this value.
Dan Gohman51eaa862007-06-14 22:58:02 +00003316 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00003317 SmallVector<SDOperand, 8> Ops;
3318 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
3319 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
3320 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00003321 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003322}
3323
Chris Lattnere7c768e2006-04-18 03:24:30 +00003324/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003325/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00003326static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
3327 SelectionDAG &DAG,
3328 MVT::ValueType DestVT = MVT::Other) {
3329 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
3330 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003331 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3332}
3333
Chris Lattnere7c768e2006-04-18 03:24:30 +00003334/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3335/// specified intrinsic ID.
3336static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
3337 SDOperand Op2, SelectionDAG &DAG,
3338 MVT::ValueType DestVT = MVT::Other) {
3339 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
3340 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3341 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3342}
3343
3344
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003345/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3346/// amount. The result has the specified value type.
3347static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
3348 MVT::ValueType VT, SelectionDAG &DAG) {
3349 // Force LHS/RHS to be the right type.
3350 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
3351 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
3352
Chris Lattnere2199452006-08-11 17:38:39 +00003353 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003354 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00003355 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003356 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003357 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003358 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
3359}
3360
Chris Lattnerf1b47082006-04-14 05:19:18 +00003361// If this is a case we can't handle, return null and let the default
3362// expansion code take care of it. If we CAN select this case, and if it
3363// selects to a single instruction, return Op. Otherwise, if we can codegen
3364// this case more efficiently than a constant pool load, lower it to the
3365// sequence of ops that should be used.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003366SDOperand PPCTargetLowering::LowerBUILD_VECTOR(SDOperand Op,
3367 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003368 // If this is a vector of constants or undefs, get the bits. A bit in
3369 // UndefBits is set if the corresponding element of the vector is an
3370 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3371 // zero.
3372 uint64_t VectorBits[2];
3373 uint64_t UndefBits[2];
3374 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
3375 return SDOperand(); // Not a constant vector.
3376
Chris Lattnerb17f1672006-04-16 01:01:29 +00003377 // If this is a splat (repetition) of a value across the whole vector, return
3378 // the smallest size that splats it. For example, "0x01010101010101..." is a
3379 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3380 // SplatSize = 1 byte.
3381 unsigned SplatBits, SplatUndef, SplatSize;
3382 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3383 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3384
3385 // First, handle single instruction cases.
3386
3387 // All zeros?
3388 if (SplatBits == 0) {
3389 // Canonicalize all zero vectors to be v4i32.
3390 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3391 SDOperand Z = DAG.getConstant(0, MVT::i32);
3392 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
3393 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
3394 }
3395 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003396 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003397
3398 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3399 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00003400 if (SextVal >= -16 && SextVal <= 15)
3401 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003402
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003403
3404 // Two instruction sequences.
3405
Chris Lattner4a998b92006-04-17 06:00:21 +00003406 // If this value is in the range [-32,30] and is even, use:
3407 // tmp = VSPLTI[bhw], result = add tmp, tmp
3408 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
3409 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
3410 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
3411 }
Chris Lattner6876e662006-04-17 06:58:41 +00003412
3413 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3414 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3415 // for fneg/fabs.
3416 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3417 // Make -1 and vspltisw -1:
3418 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
3419
3420 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00003421 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3422 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003423
3424 // xor by OnesV to invert it.
3425 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
3426 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3427 }
3428
3429 // Check to see if this is a wide variety of vsplti*, binop self cases.
3430 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00003431 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00003432 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003433 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00003434 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003435
Owen Anderson718cb662007-09-07 04:06:50 +00003436 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00003437 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3438 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3439 int i = SplatCsts[idx];
3440
3441 // Figure out what shift amount will be used by altivec if shifted by i in
3442 // this splat size.
3443 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3444
3445 // vsplti + shl self.
3446 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003447 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003448 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3449 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3450 Intrinsic::ppc_altivec_vslw
3451 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003452 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3453 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003454 }
3455
3456 // vsplti + srl self.
3457 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003458 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003459 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3460 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3461 Intrinsic::ppc_altivec_vsrw
3462 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003463 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3464 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003465 }
3466
3467 // vsplti + sra self.
3468 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003469 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003470 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3471 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3472 Intrinsic::ppc_altivec_vsraw
3473 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003474 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3475 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003476 }
3477
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003478 // vsplti + rol self.
3479 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3480 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003481 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003482 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3483 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3484 Intrinsic::ppc_altivec_vrlw
3485 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003486 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3487 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003488 }
3489
3490 // t = vsplti c, result = vsldoi t, t, 1
3491 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
3492 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3493 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3494 }
3495 // t = vsplti c, result = vsldoi t, t, 2
3496 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
3497 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3498 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3499 }
3500 // t = vsplti c, result = vsldoi t, t, 3
3501 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
3502 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3503 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3504 }
Chris Lattner6876e662006-04-17 06:58:41 +00003505 }
3506
Chris Lattner6876e662006-04-17 06:58:41 +00003507 // Three instruction sequences.
3508
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003509 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3510 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003511 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3512 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003513 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003514 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003515 }
3516 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3517 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003518 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3519 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003520 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003521 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003522 }
3523 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003524
Chris Lattnerf1b47082006-04-14 05:19:18 +00003525 return SDOperand();
3526}
3527
Chris Lattner59138102006-04-17 05:28:54 +00003528/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3529/// the specified operations to build the shuffle.
3530static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
3531 SDOperand RHS, SelectionDAG &DAG) {
3532 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3533 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3534 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3535
3536 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003537 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003538 OP_VMRGHW,
3539 OP_VMRGLW,
3540 OP_VSPLTISW0,
3541 OP_VSPLTISW1,
3542 OP_VSPLTISW2,
3543 OP_VSPLTISW3,
3544 OP_VSLDOI4,
3545 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003546 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003547 };
3548
3549 if (OpNum == OP_COPY) {
3550 if (LHSID == (1*9+2)*9+3) return LHS;
3551 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3552 return RHS;
3553 }
3554
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003555 SDOperand OpLHS, OpRHS;
3556 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3557 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3558
Chris Lattner59138102006-04-17 05:28:54 +00003559 unsigned ShufIdxs[16];
3560 switch (OpNum) {
3561 default: assert(0 && "Unknown i32 permute!");
3562 case OP_VMRGHW:
3563 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3564 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3565 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3566 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3567 break;
3568 case OP_VMRGLW:
3569 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3570 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3571 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3572 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3573 break;
3574 case OP_VSPLTISW0:
3575 for (unsigned i = 0; i != 16; ++i)
3576 ShufIdxs[i] = (i&3)+0;
3577 break;
3578 case OP_VSPLTISW1:
3579 for (unsigned i = 0; i != 16; ++i)
3580 ShufIdxs[i] = (i&3)+4;
3581 break;
3582 case OP_VSPLTISW2:
3583 for (unsigned i = 0; i != 16; ++i)
3584 ShufIdxs[i] = (i&3)+8;
3585 break;
3586 case OP_VSPLTISW3:
3587 for (unsigned i = 0; i != 16; ++i)
3588 ShufIdxs[i] = (i&3)+12;
3589 break;
3590 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003591 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003592 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003593 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003594 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003595 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003596 }
Chris Lattnere2199452006-08-11 17:38:39 +00003597 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003598 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00003599 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00003600
3601 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003602 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003603}
3604
Chris Lattnerf1b47082006-04-14 05:19:18 +00003605/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3606/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3607/// return the code it can be lowered into. Worst case, it can always be
3608/// lowered into a vperm.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003609SDOperand PPCTargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op,
3610 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003611 SDOperand V1 = Op.getOperand(0);
3612 SDOperand V2 = Op.getOperand(1);
3613 SDOperand PermMask = Op.getOperand(2);
3614
3615 // Cases that are handled by instructions that take permute immediates
3616 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3617 // selected by the instruction selector.
3618 if (V2.getOpcode() == ISD::UNDEF) {
3619 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
3620 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
3621 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
3622 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
3623 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
3624 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
3625 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
3626 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
3627 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
3628 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
3629 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
3630 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
3631 return Op;
3632 }
3633 }
3634
3635 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3636 // and produce a fixed permutation. If any of these match, do not lower to
3637 // VPERM.
3638 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
3639 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
3640 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
3641 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
3642 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
3643 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
3644 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
3645 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
3646 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
3647 return Op;
3648
Chris Lattner59138102006-04-17 05:28:54 +00003649 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3650 // perfect shuffle table to emit an optimal matching sequence.
3651 unsigned PFIndexes[4];
3652 bool isFourElementShuffle = true;
3653 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3654 unsigned EltNo = 8; // Start out undef.
3655 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3656 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3657 continue; // Undef, ignore it.
3658
3659 unsigned ByteSource =
3660 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
3661 if ((ByteSource & 3) != j) {
3662 isFourElementShuffle = false;
3663 break;
3664 }
3665
3666 if (EltNo == 8) {
3667 EltNo = ByteSource/4;
3668 } else if (EltNo != ByteSource/4) {
3669 isFourElementShuffle = false;
3670 break;
3671 }
3672 }
3673 PFIndexes[i] = EltNo;
3674 }
3675
3676 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3677 // perfect shuffle vector to determine if it is cost effective to do this as
3678 // discrete instructions, or whether we should use a vperm.
3679 if (isFourElementShuffle) {
3680 // Compute the index in the perfect shuffle table.
3681 unsigned PFTableIndex =
3682 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3683
3684 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3685 unsigned Cost = (PFEntry >> 30);
3686
3687 // Determining when to avoid vperm is tricky. Many things affect the cost
3688 // of vperm, particularly how many times the perm mask needs to be computed.
3689 // For example, if the perm mask can be hoisted out of a loop or is already
3690 // used (perhaps because there are multiple permutes with the same shuffle
3691 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3692 // the loop requires an extra register.
3693 //
3694 // As a compromise, we only emit discrete instructions if the shuffle can be
3695 // generated in 3 or fewer operations. When we have loop information
3696 // available, if this block is within a loop, we should avoid using vperm
3697 // for 3-operation perms and use a constant pool load instead.
3698 if (Cost < 3)
3699 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3700 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003701
3702 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3703 // vector that will get spilled to the constant pool.
3704 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3705
3706 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3707 // that it is in input element units, not in bytes. Convert now.
Dan Gohman51eaa862007-06-14 22:58:02 +00003708 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003709 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
3710
Chris Lattnere2199452006-08-11 17:38:39 +00003711 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003712 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003713 unsigned SrcElt;
3714 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3715 SrcElt = 0;
3716 else
3717 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003718
3719 for (unsigned j = 0; j != BytesPerElement; ++j)
3720 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3721 MVT::i8));
3722 }
3723
Chris Lattnere2199452006-08-11 17:38:39 +00003724 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
3725 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003726 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3727}
3728
Chris Lattner90564f22006-04-18 17:59:36 +00003729/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3730/// altivec comparison. If it is, return true and fill in Opc/isDot with
3731/// information about the intrinsic.
3732static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
3733 bool &isDot) {
3734 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
3735 CompareOpc = -1;
3736 isDot = false;
3737 switch (IntrinsicID) {
3738 default: return false;
3739 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003740 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3741 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3742 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3743 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3744 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3745 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3746 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3747 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3748 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3749 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3750 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3751 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3752 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3753
3754 // Normal Comparisons.
3755 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3756 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3757 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3758 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3759 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3760 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3761 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3762 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3763 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3764 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3765 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3766 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3767 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3768 }
Chris Lattner90564f22006-04-18 17:59:36 +00003769 return true;
3770}
3771
3772/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3773/// lower, do it, otherwise return null.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003774SDOperand PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op,
3775 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003776 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3777 // opcode number of the comparison.
3778 int CompareOpc;
3779 bool isDot;
3780 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
3781 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003782
Chris Lattner90564f22006-04-18 17:59:36 +00003783 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003784 if (!isDot) {
3785 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
3786 Op.getOperand(1), Op.getOperand(2),
3787 DAG.getConstant(CompareOpc, MVT::i32));
3788 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3789 }
3790
3791 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00003792 SDOperand Ops[] = {
3793 Op.getOperand(2), // LHS
3794 Op.getOperand(3), // RHS
3795 DAG.getConstant(CompareOpc, MVT::i32)
3796 };
Chris Lattner1a635d62006-04-14 06:01:58 +00003797 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003798 VTs.push_back(Op.getOperand(2).getValueType());
3799 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003800 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003801
3802 // Now that we have the comparison, emit a copy from the CR to a GPR.
3803 // This is flagged to the above dot comparison.
3804 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
3805 DAG.getRegister(PPC::CR6, MVT::i32),
3806 CompNode.getValue(1));
3807
3808 // Unpack the result based on how the target uses it.
3809 unsigned BitNo; // Bit # of CR6.
3810 bool InvertBit; // Invert result?
3811 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
3812 default: // Can't happen, don't crash on invalid number though.
3813 case 0: // Return the value of the EQ bit of CR6.
3814 BitNo = 0; InvertBit = false;
3815 break;
3816 case 1: // Return the inverted value of the EQ bit of CR6.
3817 BitNo = 0; InvertBit = true;
3818 break;
3819 case 2: // Return the value of the LT bit of CR6.
3820 BitNo = 2; InvertBit = false;
3821 break;
3822 case 3: // Return the inverted value of the LT bit of CR6.
3823 BitNo = 2; InvertBit = true;
3824 break;
3825 }
3826
3827 // Shift the bit into the low position.
3828 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3829 DAG.getConstant(8-(3-BitNo), MVT::i32));
3830 // Isolate the bit.
3831 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3832 DAG.getConstant(1, MVT::i32));
3833
3834 // If we are supposed to, toggle the bit.
3835 if (InvertBit)
3836 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3837 DAG.getConstant(1, MVT::i32));
3838 return Flags;
3839}
3840
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003841SDOperand PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op,
3842 SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003843 // Create a stack slot that is 16-byte aligned.
3844 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3845 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00003846 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3847 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003848
3849 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00003850 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003851 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003852 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003853 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003854}
3855
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003856SDOperand PPCTargetLowering::LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003857 if (Op.getValueType() == MVT::v4i32) {
3858 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3859
3860 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3861 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
3862
3863 SDOperand RHSSwap = // = vrlw RHS, 16
3864 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3865
3866 // Shrinkify inputs to v8i16.
3867 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3868 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3869 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3870
3871 // Low parts multiplied together, generating 32-bit results (we ignore the
3872 // top parts).
3873 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
3874 LHS, RHS, DAG, MVT::v4i32);
3875
3876 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
3877 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3878 // Shift the high parts up 16 bits.
3879 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3880 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3881 } else if (Op.getValueType() == MVT::v8i16) {
3882 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3883
Chris Lattnercea2aa72006-04-18 04:28:57 +00003884 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003885
Chris Lattnercea2aa72006-04-18 04:28:57 +00003886 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3887 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003888 } else if (Op.getValueType() == MVT::v16i8) {
3889 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3890
3891 // Multiply the even 8-bit parts, producing 16-bit sums.
3892 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
3893 LHS, RHS, DAG, MVT::v8i16);
3894 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3895
3896 // Multiply the odd 8-bit parts, producing 16-bit sums.
3897 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
3898 LHS, RHS, DAG, MVT::v8i16);
3899 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3900
3901 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00003902 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003903 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003904 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3905 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003906 }
Chris Lattner19a81522006-04-18 03:57:35 +00003907 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003908 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003909 } else {
3910 assert(0 && "Unknown mul to lower!");
3911 abort();
3912 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003913}
3914
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003915/// LowerOperation - Provide custom lowering hooks for some operations.
3916///
Nate Begeman21e463b2005-10-16 05:39:50 +00003917SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003918 switch (Op.getOpcode()) {
3919 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003920 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3921 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003922 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003923 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003924 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003925 case ISD::VASTART:
3926 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3927 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3928
3929 case ISD::VAARG:
3930 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3931 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3932
Chris Lattneref957102006-06-21 00:34:03 +00003933 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003934 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3935 VarArgsStackOffset, VarArgsNumGPR,
3936 VarArgsNumFPR, PPCSubTarget);
3937
Dan Gohman7925ed02008-03-19 21:39:28 +00003938 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3939 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003940 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003941 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003942 case ISD::DYNAMIC_STACKALLOC:
3943 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003944
3945 case ISD::ATOMIC_LAS: return LowerAtomicLAS(Op, DAG);
3946 case ISD::ATOMIC_LCS: return LowerAtomicLCS(Op, DAG);
3947 case ISD::ATOMIC_SWAP: return LowerAtomicSWAP(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003948
Chris Lattner1a635d62006-04-14 06:01:58 +00003949 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3950 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3951 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003952 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003953 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003954
Chris Lattner1a635d62006-04-14 06:01:58 +00003955 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003956 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3957 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3958 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003959
Chris Lattner1a635d62006-04-14 06:01:58 +00003960 // Vector-related lowering.
3961 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3962 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3963 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3964 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003965 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003966
Chris Lattner3fc027d2007-12-08 06:59:59 +00003967 // Frame & Return address.
3968 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003969 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003970 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003971 return SDOperand();
3972}
3973
Chris Lattner1f873002007-11-28 18:44:47 +00003974SDNode *PPCTargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
3975 switch (N->getOpcode()) {
3976 default: assert(0 && "Wasn't expecting to be able to lower this!");
3977 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(SDOperand(N, 0), DAG).Val;
3978 }
3979}
3980
3981
Chris Lattner1a635d62006-04-14 06:01:58 +00003982//===----------------------------------------------------------------------===//
3983// Other Lowering Code
3984//===----------------------------------------------------------------------===//
3985
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003986MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003987PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
3988 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003989 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00003990 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
3991 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00003992 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00003993 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3994 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003995 "Unexpected instr type to insert");
3996
3997 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3998 // control-flow pattern. The incoming instruction knows the destination vreg
3999 // to set, the condition code register to branch on, the true/false values to
4000 // select between, and a branch opcode to use.
4001 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4002 ilist<MachineBasicBlock>::iterator It = BB;
4003 ++It;
4004
4005 // thisMBB:
4006 // ...
4007 // TrueVal = ...
4008 // cmpTY ccX, r1, r2
4009 // bCC copy1MBB
4010 // fallthrough --> copy0MBB
4011 MachineBasicBlock *thisMBB = BB;
4012 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4013 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004014 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00004015 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00004016 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004017 MachineFunction *F = BB->getParent();
4018 F->getBasicBlockList().insert(It, copy0MBB);
4019 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00004020 // Update machine-CFG edges by first adding all successors of the current
4021 // block to the new block which will contain the Phi node for the select.
4022 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
4023 e = BB->succ_end(); i != e; ++i)
4024 sinkMBB->addSuccessor(*i);
4025 // Next, remove all successors of the current block, and add the true
4026 // and fallthrough blocks as its successors.
4027 while(!BB->succ_empty())
4028 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004029 BB->addSuccessor(copy0MBB);
4030 BB->addSuccessor(sinkMBB);
4031
4032 // copy0MBB:
4033 // %FalseValue = ...
4034 // # fallthrough to sinkMBB
4035 BB = copy0MBB;
4036
4037 // Update machine-CFG edges
4038 BB->addSuccessor(sinkMBB);
4039
4040 // sinkMBB:
4041 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4042 // ...
4043 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00004044 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004045 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4046 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4047
4048 delete MI; // The pseudo instruction is gone now.
4049 return BB;
4050}
4051
Chris Lattner1a635d62006-04-14 06:01:58 +00004052//===----------------------------------------------------------------------===//
4053// Target Optimization Hooks
4054//===----------------------------------------------------------------------===//
4055
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004056SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
4057 DAGCombinerInfo &DCI) const {
4058 TargetMachine &TM = getTargetMachine();
4059 SelectionDAG &DAG = DCI.DAG;
4060 switch (N->getOpcode()) {
4061 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004062 case PPCISD::SHL:
4063 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4064 if (C->getValue() == 0) // 0 << V -> 0.
4065 return N->getOperand(0);
4066 }
4067 break;
4068 case PPCISD::SRL:
4069 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4070 if (C->getValue() == 0) // 0 >>u V -> 0.
4071 return N->getOperand(0);
4072 }
4073 break;
4074 case PPCISD::SRA:
4075 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4076 if (C->getValue() == 0 || // 0 >>s V -> 0.
4077 C->isAllOnesValue()) // -1 >>s V -> -1.
4078 return N->getOperand(0);
4079 }
4080 break;
4081
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004082 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004083 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004084 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4085 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4086 // We allow the src/dst to be either f32/f64, but the intermediate
4087 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004088 if (N->getOperand(0).getValueType() == MVT::i64 &&
4089 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004090 SDOperand Val = N->getOperand(0).getOperand(0);
4091 if (Val.getValueType() == MVT::f32) {
4092 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
4093 DCI.AddToWorklist(Val.Val);
4094 }
4095
4096 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004097 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004098 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004099 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004100 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004101 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
4102 DAG.getIntPtrConstant(0));
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004103 DCI.AddToWorklist(Val.Val);
4104 }
4105 return Val;
4106 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4107 // If the intermediate type is i32, we can avoid the load/store here
4108 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004109 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004110 }
4111 }
4112 break;
Chris Lattner51269842006-03-01 05:50:56 +00004113 case ISD::STORE:
4114 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4115 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004116 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004117 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004118 N->getOperand(1).getValueType() == MVT::i32 &&
4119 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattner51269842006-03-01 05:50:56 +00004120 SDOperand Val = N->getOperand(1).getOperand(0);
4121 if (Val.getValueType() == MVT::f32) {
4122 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
4123 DCI.AddToWorklist(Val.Val);
4124 }
4125 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
4126 DCI.AddToWorklist(Val.Val);
4127
4128 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
4129 N->getOperand(2), N->getOperand(3));
4130 DCI.AddToWorklist(Val.Val);
4131 return Val;
4132 }
Chris Lattnerd9989382006-07-10 20:56:58 +00004133
4134 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4135 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
4136 N->getOperand(1).Val->hasOneUse() &&
4137 (N->getOperand(1).getValueType() == MVT::i32 ||
4138 N->getOperand(1).getValueType() == MVT::i16)) {
4139 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
4140 // Do an any-extend to 32-bits if this is a half-word input.
4141 if (BSwapOp.getValueType() == MVT::i16)
4142 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
4143
4144 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
4145 N->getOperand(2), N->getOperand(3),
4146 DAG.getValueType(N->getOperand(1).getValueType()));
4147 }
4148 break;
4149 case ISD::BSWAP:
4150 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00004151 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004152 N->getOperand(0).hasOneUse() &&
4153 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
4154 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004155 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004156 // Create the byte-swapping load.
4157 std::vector<MVT::ValueType> VTs;
4158 VTs.push_back(MVT::i32);
4159 VTs.push_back(MVT::Other);
Dan Gohman69de1932008-02-06 22:27:42 +00004160 SDOperand MO = DAG.getMemOperand(LD->getMemOperand());
Chris Lattner79e490a2006-08-11 17:18:05 +00004161 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004162 LD->getChain(), // Chain
4163 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004164 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004165 DAG.getValueType(N->getValueType(0)) // VT
4166 };
4167 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004168
4169 // If this is an i16 load, insert the truncate.
4170 SDOperand ResVal = BSLoad;
4171 if (N->getValueType(0) == MVT::i16)
4172 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
4173
4174 // First, combine the bswap away. This makes the value produced by the
4175 // load dead.
4176 DCI.CombineTo(N, ResVal);
4177
4178 // Next, combine the load away, we give it a bogus result value but a real
4179 // chain result. The result value is dead because the bswap is dead.
4180 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
4181
4182 // Return N so it doesn't get rechecked!
4183 return SDOperand(N, 0);
4184 }
4185
Chris Lattner51269842006-03-01 05:50:56 +00004186 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004187 case PPCISD::VCMP: {
4188 // If a VCMPo node already exists with exactly the same operands as this
4189 // node, use its result instead of this node (VCMPo computes both a CR6 and
4190 // a normal output).
4191 //
4192 if (!N->getOperand(0).hasOneUse() &&
4193 !N->getOperand(1).hasOneUse() &&
4194 !N->getOperand(2).hasOneUse()) {
4195
4196 // Scan all of the users of the LHS, looking for VCMPo's that match.
4197 SDNode *VCMPoNode = 0;
4198
4199 SDNode *LHSN = N->getOperand(0).Val;
4200 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4201 UI != E; ++UI)
Roman Levensteindc1adac2008-04-07 10:06:32 +00004202 if ((*UI).getUser()->getOpcode() == PPCISD::VCMPo &&
4203 (*UI).getUser()->getOperand(1) == N->getOperand(1) &&
4204 (*UI).getUser()->getOperand(2) == N->getOperand(2) &&
4205 (*UI).getUser()->getOperand(0) == N->getOperand(0)) {
4206 VCMPoNode = UI->getUser();
Chris Lattner4468c222006-03-31 06:02:07 +00004207 break;
4208 }
4209
Chris Lattner00901202006-04-18 18:28:22 +00004210 // If there is no VCMPo node, or if the flag value has a single use, don't
4211 // transform this.
4212 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4213 break;
4214
4215 // Look at the (necessarily single) use of the flag value. If it has a
4216 // chain, this transformation is more complex. Note that multiple things
4217 // could use the value result, which we should ignore.
4218 SDNode *FlagUser = 0;
4219 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4220 FlagUser == 0; ++UI) {
4221 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Roman Levensteindc1adac2008-04-07 10:06:32 +00004222 SDNode *User = UI->getUser();
Chris Lattner00901202006-04-18 18:28:22 +00004223 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
4224 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
4225 FlagUser = User;
4226 break;
4227 }
4228 }
4229 }
4230
4231 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4232 // give up for right now.
4233 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00004234 return SDOperand(VCMPoNode, 0);
4235 }
4236 break;
4237 }
Chris Lattner90564f22006-04-18 17:59:36 +00004238 case ISD::BR_CC: {
4239 // If this is a branch on an altivec predicate comparison, lower this so
4240 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4241 // lowering is done pre-legalize, because the legalizer lowers the predicate
4242 // compare down to code that is difficult to reassemble.
4243 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
4244 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
4245 int CompareOpc;
4246 bool isDot;
4247
4248 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4249 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4250 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4251 assert(isDot && "Can't compare against a vector result!");
4252
4253 // If this is a comparison against something other than 0/1, then we know
4254 // that the condition is never/always true.
4255 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
4256 if (Val != 0 && Val != 1) {
4257 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4258 return N->getOperand(0);
4259 // Always !=, turn it into an unconditional branch.
4260 return DAG.getNode(ISD::BR, MVT::Other,
4261 N->getOperand(0), N->getOperand(4));
4262 }
4263
4264 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4265
4266 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00004267 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00004268 SDOperand Ops[] = {
4269 LHS.getOperand(2), // LHS of compare
4270 LHS.getOperand(3), // RHS of compare
4271 DAG.getConstant(CompareOpc, MVT::i32)
4272 };
Chris Lattner90564f22006-04-18 17:59:36 +00004273 VTs.push_back(LHS.getOperand(2).getValueType());
4274 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00004275 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00004276
4277 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004278 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00004279 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
4280 default: // Can't happen, don't crash on invalid number though.
4281 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004282 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004283 break;
4284 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004285 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004286 break;
4287 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004288 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004289 break;
4290 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004291 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004292 break;
4293 }
4294
4295 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004296 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004297 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004298 N->getOperand(4), CompNode.getValue(1));
4299 }
4300 break;
4301 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004302 }
4303
4304 return SDOperand();
4305}
4306
Chris Lattner1a635d62006-04-14 06:01:58 +00004307//===----------------------------------------------------------------------===//
4308// Inline Assembly Support
4309//===----------------------------------------------------------------------===//
4310
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004311void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004312 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004313 APInt &KnownZero,
4314 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004315 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004316 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004317 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004318 switch (Op.getOpcode()) {
4319 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004320 case PPCISD::LBRX: {
4321 // lhbrx is known to have the top bits cleared out.
4322 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4323 KnownZero = 0xFFFF0000;
4324 break;
4325 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004326 case ISD::INTRINSIC_WO_CHAIN: {
4327 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
4328 default: break;
4329 case Intrinsic::ppc_altivec_vcmpbfp_p:
4330 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4331 case Intrinsic::ppc_altivec_vcmpequb_p:
4332 case Intrinsic::ppc_altivec_vcmpequh_p:
4333 case Intrinsic::ppc_altivec_vcmpequw_p:
4334 case Intrinsic::ppc_altivec_vcmpgefp_p:
4335 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4336 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4337 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4338 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4339 case Intrinsic::ppc_altivec_vcmpgtub_p:
4340 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4341 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4342 KnownZero = ~1U; // All bits but the low one are known to be zero.
4343 break;
4344 }
4345 }
4346 }
4347}
4348
4349
Chris Lattner4234f572007-03-25 02:14:49 +00004350/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004351/// constraint it is for this target.
4352PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004353PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4354 if (Constraint.size() == 1) {
4355 switch (Constraint[0]) {
4356 default: break;
4357 case 'b':
4358 case 'r':
4359 case 'f':
4360 case 'v':
4361 case 'y':
4362 return C_RegisterClass;
4363 }
4364 }
4365 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004366}
4367
Chris Lattner331d1bc2006-11-02 01:44:04 +00004368std::pair<unsigned, const TargetRegisterClass*>
4369PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
4370 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004371 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004372 // GCC RS6000 Constraint Letters
4373 switch (Constraint[0]) {
4374 case 'b': // R1-R31
4375 case 'r': // R0-R31
4376 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4377 return std::make_pair(0U, PPC::G8RCRegisterClass);
4378 return std::make_pair(0U, PPC::GPRCRegisterClass);
4379 case 'f':
4380 if (VT == MVT::f32)
4381 return std::make_pair(0U, PPC::F4RCRegisterClass);
4382 else if (VT == MVT::f64)
4383 return std::make_pair(0U, PPC::F8RCRegisterClass);
4384 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00004385 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004386 return std::make_pair(0U, PPC::VRRCRegisterClass);
4387 case 'y': // crrc
4388 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004389 }
4390 }
4391
Chris Lattner331d1bc2006-11-02 01:44:04 +00004392 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004393}
Chris Lattner763317d2006-02-07 00:47:13 +00004394
Chris Lattner331d1bc2006-11-02 01:44:04 +00004395
Chris Lattner48884cd2007-08-25 00:47:38 +00004396/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4397/// vector. If it is invalid, don't add anything to Ops.
4398void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
4399 std::vector<SDOperand>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004400 SelectionDAG &DAG) const {
Chris Lattner48884cd2007-08-25 00:47:38 +00004401 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004402 switch (Letter) {
4403 default: break;
4404 case 'I':
4405 case 'J':
4406 case 'K':
4407 case 'L':
4408 case 'M':
4409 case 'N':
4410 case 'O':
4411 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004412 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004413 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004414 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004415 switch (Letter) {
4416 default: assert(0 && "Unknown constraint letter!");
4417 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004418 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004419 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004420 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004421 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4422 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004423 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004424 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004425 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004426 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004427 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004428 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004429 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004430 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004431 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004432 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004433 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004434 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004435 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004436 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004437 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004438 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004439 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004440 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004441 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004442 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004443 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004444 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004445 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004446 }
4447 break;
4448 }
4449 }
4450
Chris Lattner48884cd2007-08-25 00:47:38 +00004451 if (Result.Val) {
4452 Ops.push_back(Result);
4453 return;
4454 }
4455
Chris Lattner763317d2006-02-07 00:47:13 +00004456 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00004457 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004458}
Evan Chengc4c62572006-03-13 23:20:37 +00004459
Chris Lattnerc9addb72007-03-30 23:15:24 +00004460// isLegalAddressingMode - Return true if the addressing mode represented
4461// by AM is legal for this target, for a load/store of the specified type.
4462bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4463 const Type *Ty) const {
4464 // FIXME: PPC does not allow r+i addressing modes for vectors!
4465
4466 // PPC allows a sign-extended 16-bit immediate field.
4467 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4468 return false;
4469
4470 // No global is ever allowed as a base.
4471 if (AM.BaseGV)
4472 return false;
4473
4474 // PPC only support r+r,
4475 switch (AM.Scale) {
4476 case 0: // "r+i" or just "i", depending on HasBaseReg.
4477 break;
4478 case 1:
4479 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4480 return false;
4481 // Otherwise we have r+r or r+i.
4482 break;
4483 case 2:
4484 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4485 return false;
4486 // Allow 2*r as r+r.
4487 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004488 default:
4489 // No other scales are supported.
4490 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004491 }
4492
4493 return true;
4494}
4495
Evan Chengc4c62572006-03-13 23:20:37 +00004496/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004497/// as the offset of the target addressing mode for load / store of the
4498/// given type.
4499bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004500 // PPC allows a sign-extended 16-bit immediate field.
4501 return (V > -(1 << 16) && V < (1 << 16)-1);
4502}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004503
4504bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004505 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004506}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004507
Chris Lattner3fc027d2007-12-08 06:59:59 +00004508SDOperand PPCTargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4509 // Depths > 0 not supported yet!
4510 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4511 return SDOperand();
4512
4513 MachineFunction &MF = DAG.getMachineFunction();
4514 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004515
Chris Lattner3fc027d2007-12-08 06:59:59 +00004516 // Just load the return address off the stack.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004517 SDOperand RetAddrFI = getReturnAddrFrameIndex(DAG);
4518
4519 // Make sure the function really does not optimize away the store of the RA
4520 // to the stack.
4521 FuncInfo->setLRStoreRequired();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004522 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4523}
4524
4525SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004526 // Depths > 0 not supported yet!
4527 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4528 return SDOperand();
4529
4530 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4531 bool isPPC64 = PtrVT == MVT::i64;
4532
4533 MachineFunction &MF = DAG.getMachineFunction();
4534 MachineFrameInfo *MFI = MF.getFrameInfo();
4535 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4536 && MFI->getStackSize();
4537
4538 if (isPPC64)
4539 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004540 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004541 else
4542 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4543 MVT::i32);
4544}