blob: 86aeeb21a79ddaabaeaffce095682bdc2ab722fd [file] [log] [blame]
Chris Lattner23e70eb2010-08-17 16:20:04 +00001//===- ARM.td - Describe the ARM Target Machine ------------*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13//===----------------------------------------------------------------------===//
14// Target-independent interfaces which we are implementing
15//===----------------------------------------------------------------------===//
16
Evan Cheng027fdbe2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018
Evan Chengdb068732011-07-07 08:26:46 +000019//===----------------------------------------------------------------------===//
20// ARM Subtarget state.
21//
22
Evan Cheng963b03c2011-07-07 19:05:12 +000023def ModeThumb : SubtargetFeature<"thumb-mode", "InThumbMode", "true",
Evan Chengdb068732011-07-07 08:26:46 +000024 "Thumb mode">;
Jim Grosbach2317e402010-09-30 01:57:53 +000025
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000027// ARM Subtarget features.
28//
29
Evan Cheng39dfb0f2011-07-07 03:55:05 +000030def FeatureVFP2 : SubtargetFeature<"vfp2", "HasVFPv2", "true",
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000031 "Enable VFP2 instructions">;
Evan Cheng39dfb0f2011-07-07 03:55:05 +000032def FeatureVFP3 : SubtargetFeature<"vfp3", "HasVFPv3", "true",
33 "Enable VFP3 instructions",
34 [FeatureVFP2]>;
35def FeatureNEON : SubtargetFeature<"neon", "HasNEON", "true",
36 "Enable NEON instructions",
37 [FeatureVFP3]>;
Evan Cheng94ca42f2011-07-07 00:08:19 +000038def FeatureThumb2 : SubtargetFeature<"thumb2", "HasThumb2", "true",
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000039 "Enable Thumb2 instructions">;
Evan Cheng7b4d3112010-08-11 07:17:46 +000040def FeatureNoARM : SubtargetFeature<"noarm", "NoARM", "true",
41 "Does not support ARM mode execution">;
Anton Korobeynikov631379e2010-03-14 18:42:38 +000042def FeatureFP16 : SubtargetFeature<"fp16", "HasFP16", "true",
43 "Enable half-precision floating point">;
Bob Wilson77f42b52010-10-12 16:22:47 +000044def FeatureD16 : SubtargetFeature<"d16", "HasD16", "true",
45 "Restrict VFP3 to 16 double registers">;
Jim Grosbach29402132010-05-05 23:44:43 +000046def FeatureHWDiv : SubtargetFeature<"hwdiv", "HasHardwareDivide", "true",
47 "Enable divide instructions">;
Evan Chengd6b46322010-08-11 06:51:54 +000048def FeatureT2XtPk : SubtargetFeature<"t2xtpk", "HasT2ExtractPack", "true",
Jim Grosbach29402132010-05-05 23:44:43 +000049 "Enable Thumb2 extract and pack instructions">;
Evan Chengd6b46322010-08-11 06:51:54 +000050def FeatureDB : SubtargetFeature<"db", "HasDataBarrier", "true",
51 "Has data barrier (dmb / dsb) instructions">;
Evan Cheng7a415992010-07-13 19:21:50 +000052def FeatureSlowFPBrcc : SubtargetFeature<"slow-fp-brcc", "SlowFPBrcc", "true",
53 "FP compare + branch is slow">;
Jim Grosbachfcba5e62010-08-11 15:44:15 +000054def FeatureVFPOnlySP : SubtargetFeature<"fp-only-sp", "FPOnlySP", "true",
55 "Floating point unit supports single precision only">;
Evan Chenga8e29892007-01-19 07:51:42 +000056
Evan Cheng48575f62010-12-05 22:04:16 +000057// Some processors have FP multiply-accumulate instructions that don't
58// play nicely with other VFP / NEON instructions, and it's generally better
Jim Grosbach6b2e8dc2010-03-25 23:11:16 +000059// to just not use them.
Evan Cheng48575f62010-12-05 22:04:16 +000060def FeatureHasSlowFPVMLx : SubtargetFeature<"slowfpvmlx", "SlowFPVMLx", "true",
61 "Disable VFP / NEON MAC instructions">;
Evan Cheng463d3582011-03-31 19:38:48 +000062
63// Cortex-A8 / A9 Advanced SIMD has multiplier accumulator forwarding.
64def FeatureVMLxForwarding : SubtargetFeature<"vmlx-forwarding",
65 "HasVMLxForwarding", "true",
66 "Has multiplier accumulator forwarding">;
67
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000068// Some processors benefit from using NEON instructions for scalar
69// single-precision FP operations.
Jim Grosbachc5ed0132010-08-17 18:39:16 +000070def FeatureNEONForFP : SubtargetFeature<"neonfp", "UseNEONForSinglePrecisionFP",
71 "true",
72 "Use NEON for single precision FP">;
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000073
Evan Chenge44be632010-08-09 18:35:19 +000074// Disable 32-bit to 16-bit narrowing for experimentation.
75def FeaturePref32BitThumb : SubtargetFeature<"32bit", "Pref32BitThumb", "true",
76 "Prefer 32-bit Thumb instrs">;
Jim Grosbach6b2e8dc2010-03-25 23:11:16 +000077
Bob Wilson5dde8932011-04-19 18:11:49 +000078/// Some instructions update CPSR partially, which can add false dependency for
79/// out-of-order implementation, e.g. Cortex-A9, unless each individual bit is
80/// mapped to a separate physical register. Avoid partial CPSR update for these
81/// processors.
82def FeatureAvoidPartialCPSR : SubtargetFeature<"avoid-partial-cpsr",
83 "AvoidCPSRPartialUpdate", "true",
84 "Avoid CPSR partial update for OOO execution">;
85
Jim Grosbacha7603982011-07-01 21:12:19 +000086/// Some M architectures don't have the DSP extension (v7E-M vs. v7M)
87def FeatureDSPThumb2 : SubtargetFeature<"t2dsp", "Thumb2DSP", "true",
Nick Lewyckyb210cbf2011-08-25 21:46:20 +000088 "Supports v7 DSP instructions in Thumb2">;
Jim Grosbacha7603982011-07-01 21:12:19 +000089
Evan Chengdfed19f2010-11-03 06:34:55 +000090// Multiprocessing extension.
91def FeatureMP : SubtargetFeature<"mp", "HasMPExtension", "true",
92 "Supports Multiprocessing extension">;
Evan Chengd6b46322010-08-11 06:51:54 +000093
James Molloyacad68d2011-09-28 14:21:38 +000094// M-series ISA?
95def FeatureMClass : SubtargetFeature<"mclass", "IsMClass", "true",
96 "Is microcontroller profile ('M' series)">;
97
Evan Chengdb068732011-07-07 08:26:46 +000098// ARM ISAs.
Evan Cheng39dfb0f2011-07-07 03:55:05 +000099def HasV4TOps : SubtargetFeature<"v4t", "HasV4TOps", "true",
Evan Chengdb068732011-07-07 08:26:46 +0000100 "Support ARM v4T instructions">;
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000101def HasV5TOps : SubtargetFeature<"v5t", "HasV5TOps", "true",
Evan Chengdb068732011-07-07 08:26:46 +0000102 "Support ARM v5T instructions",
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000103 [HasV4TOps]>;
104def HasV5TEOps : SubtargetFeature<"v5te", "HasV5TEOps", "true",
Evan Chengdb068732011-07-07 08:26:46 +0000105 "Support ARM v5TE, v5TEj, and v5TExp instructions",
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000106 [HasV5TOps]>;
107def HasV6Ops : SubtargetFeature<"v6", "HasV6Ops", "true",
Evan Chengdb068732011-07-07 08:26:46 +0000108 "Support ARM v6 instructions",
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000109 [HasV5TEOps]>;
110def HasV6T2Ops : SubtargetFeature<"v6t2", "HasV6T2Ops", "true",
Evan Chengdb068732011-07-07 08:26:46 +0000111 "Support ARM v6t2 instructions",
Evan Cheng0d181742011-09-20 21:38:18 +0000112 [HasV6Ops, FeatureThumb2]>;
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000113def HasV7Ops : SubtargetFeature<"v7", "HasV7Ops", "true",
Evan Chengdb068732011-07-07 08:26:46 +0000114 "Support ARM v7 instructions",
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000115 [HasV6T2Ops]>;
Evan Chengd6b46322010-08-11 06:51:54 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117//===----------------------------------------------------------------------===//
118// ARM Processors supported.
119//
120
Evan Cheng8557c2b2009-06-19 01:51:50 +0000121include "ARMSchedule.td"
122
Evan Cheng3ef1c872010-09-10 01:29:16 +0000123// ARM processor families.
Evan Cheng3ef1c872010-09-10 01:29:16 +0000124def ProcA8 : SubtargetFeature<"a8", "ARMProcFamily", "CortexA8",
125 "Cortex-A8 ARM processors",
Evan Cheng167be802010-12-05 23:03:45 +0000126 [FeatureSlowFPBrcc, FeatureNEONForFP,
Evan Cheng463d3582011-03-31 19:38:48 +0000127 FeatureHasSlowFPVMLx, FeatureVMLxForwarding,
128 FeatureT2XtPk]>;
Evan Cheng3ef1c872010-09-10 01:29:16 +0000129def ProcA9 : SubtargetFeature<"a9", "ARMProcFamily", "CortexA9",
Evan Cheng167be802010-12-05 23:03:45 +0000130 "Cortex-A9 ARM processors",
Bob Wilson84c5eed2011-04-19 18:11:57 +0000131 [FeatureVMLxForwarding,
Bob Wilson5dde8932011-04-19 18:11:49 +0000132 FeatureT2XtPk, FeatureFP16,
133 FeatureAvoidPartialCPSR]>;
Evan Cheng3ef1c872010-09-10 01:29:16 +0000134
Evan Cheng8557c2b2009-06-19 01:51:50 +0000135class ProcNoItin<string Name, list<SubtargetFeature> Features>
136 : Processor<Name, GenericItineraries, Features>;
Evan Chenga8e29892007-01-19 07:51:42 +0000137
138// V4 Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000139def : ProcNoItin<"generic", []>;
140def : ProcNoItin<"arm8", []>;
141def : ProcNoItin<"arm810", []>;
142def : ProcNoItin<"strongarm", []>;
143def : ProcNoItin<"strongarm110", []>;
144def : ProcNoItin<"strongarm1100", []>;
145def : ProcNoItin<"strongarm1110", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000146
147// V4T Processors.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000148def : ProcNoItin<"arm7tdmi", [HasV4TOps]>;
149def : ProcNoItin<"arm7tdmi-s", [HasV4TOps]>;
150def : ProcNoItin<"arm710t", [HasV4TOps]>;
151def : ProcNoItin<"arm720t", [HasV4TOps]>;
152def : ProcNoItin<"arm9", [HasV4TOps]>;
153def : ProcNoItin<"arm9tdmi", [HasV4TOps]>;
154def : ProcNoItin<"arm920", [HasV4TOps]>;
155def : ProcNoItin<"arm920t", [HasV4TOps]>;
156def : ProcNoItin<"arm922t", [HasV4TOps]>;
157def : ProcNoItin<"arm940t", [HasV4TOps]>;
158def : ProcNoItin<"ep9312", [HasV4TOps]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000159
160// V5T Processors.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000161def : ProcNoItin<"arm10tdmi", [HasV5TOps]>;
162def : ProcNoItin<"arm1020t", [HasV5TOps]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000163
164// V5TE Processors.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000165def : ProcNoItin<"arm9e", [HasV5TEOps]>;
166def : ProcNoItin<"arm926ej-s", [HasV5TEOps]>;
167def : ProcNoItin<"arm946e-s", [HasV5TEOps]>;
168def : ProcNoItin<"arm966e-s", [HasV5TEOps]>;
169def : ProcNoItin<"arm968e-s", [HasV5TEOps]>;
170def : ProcNoItin<"arm10e", [HasV5TEOps]>;
171def : ProcNoItin<"arm1020e", [HasV5TEOps]>;
172def : ProcNoItin<"arm1022e", [HasV5TEOps]>;
173def : ProcNoItin<"xscale", [HasV5TEOps]>;
174def : ProcNoItin<"iwmmxt", [HasV5TEOps]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
176// V6 Processors.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000177def : Processor<"arm1136j-s", ARMV6Itineraries, [HasV6Ops]>;
178def : Processor<"arm1136jf-s", ARMV6Itineraries, [HasV6Ops, FeatureVFP2,
Evan Cheng48575f62010-12-05 22:04:16 +0000179 FeatureHasSlowFPVMLx]>;
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000180def : Processor<"arm1176jz-s", ARMV6Itineraries, [HasV6Ops]>;
181def : Processor<"arm1176jzf-s", ARMV6Itineraries, [HasV6Ops, FeatureVFP2,
Evan Cheng48575f62010-12-05 22:04:16 +0000182 FeatureHasSlowFPVMLx]>;
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000183def : Processor<"mpcorenovfp", ARMV6Itineraries, [HasV6Ops]>;
184def : Processor<"mpcore", ARMV6Itineraries, [HasV6Ops, FeatureVFP2,
Evan Cheng48575f62010-12-05 22:04:16 +0000185 FeatureHasSlowFPVMLx]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000186
Evan Chengc7569ed2010-08-11 06:30:38 +0000187// V6M Processors.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000188def : Processor<"cortex-m0", ARMV6Itineraries, [HasV6Ops, FeatureNoARM,
James Molloyacad68d2011-09-28 14:21:38 +0000189 FeatureDB, FeatureMClass]>;
Evan Chengc7569ed2010-08-11 06:30:38 +0000190
Anton Korobeynikovfbbf1ee2009-06-08 21:20:36 +0000191// V6T2 Processors.
Evan Cheng0d181742011-09-20 21:38:18 +0000192def : Processor<"arm1156t2-s", ARMV6Itineraries, [HasV6T2Ops,
193 FeatureDSPThumb2]>;
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000194def : Processor<"arm1156t2f-s", ARMV6Itineraries, [HasV6T2Ops, FeatureVFP2,
Evan Cheng0d181742011-09-20 21:38:18 +0000195 FeatureHasSlowFPVMLx,
196 FeatureDSPThumb2]>;
Anton Korobeynikovd4022c32009-05-29 23:41:08 +0000197
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000198// V7a Processors.
Evan Cheng6762d912009-07-21 18:54:14 +0000199def : Processor<"cortex-a8", CortexA8Itineraries,
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000200 [ProcA8, HasV7Ops, FeatureNEON, FeatureDB,
201 FeatureDSPThumb2]>;
Anton Korobeynikov2eeeff82010-04-07 18:19:18 +0000202def : Processor<"cortex-a9", CortexA9Itineraries,
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000203 [ProcA9, HasV7Ops, FeatureNEON, FeatureDB,
204 FeatureDSPThumb2]>;
Bob Wilsoncd704962011-04-19 18:11:52 +0000205def : Processor<"cortex-a9-mp", CortexA9Itineraries,
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000206 [ProcA9, HasV7Ops, FeatureNEON, FeatureDB,
207 FeatureDSPThumb2, FeatureMP]>;
Evan Chengc7569ed2010-08-11 06:30:38 +0000208
209// V7M Processors.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000210def : ProcNoItin<"cortex-m3", [HasV7Ops,
211 FeatureThumb2, FeatureNoARM, FeatureDB,
James Molloyacad68d2011-09-28 14:21:38 +0000212 FeatureHWDiv, FeatureMClass]>;
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000213
214// V7EM Processors.
215def : ProcNoItin<"cortex-m4", [HasV7Ops,
216 FeatureThumb2, FeatureNoARM, FeatureDB,
217 FeatureHWDiv, FeatureDSPThumb2,
218 FeatureT2XtPk, FeatureVFP2,
James Molloyacad68d2011-09-28 14:21:38 +0000219 FeatureVFPOnlySP, FeatureMClass]>;
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +0000220
Evan Chenga8e29892007-01-19 07:51:42 +0000221//===----------------------------------------------------------------------===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000222// Register File Description
223//===----------------------------------------------------------------------===//
224
225include "ARMRegisterInfo.td"
226
Bob Wilson1f595bb2009-04-17 19:07:39 +0000227include "ARMCallingConv.td"
228
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000229//===----------------------------------------------------------------------===//
230// Instruction Descriptions
231//===----------------------------------------------------------------------===//
232
233include "ARMInstrInfo.td"
234
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000235def ARMInstrInfo : InstrInfo;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000236
Jim Grosbach2317e402010-09-30 01:57:53 +0000237
238//===----------------------------------------------------------------------===//
239// Assembly printer
240//===----------------------------------------------------------------------===//
241// ARM Uses the MC printer for asm output, so make sure the TableGen
242// AsmWriter bits get associated with the correct class.
243def ARMAsmWriter : AsmWriter {
244 string AsmWriterClassName = "InstPrinter";
245 bit isMCAsmWriter = 1;
246}
247
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000248//===----------------------------------------------------------------------===//
249// Declare the target which we are implementing
250//===----------------------------------------------------------------------===//
251
252def ARM : Target {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000253 // Pull in Instruction Info:
254 let InstructionSet = ARMInstrInfo;
Jim Grosbach2317e402010-09-30 01:57:53 +0000255
256 let AssemblyWriters = [ARMAsmWriter];
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000257}