blob: b0c27c882710ff9bf1b34adc51e04137125dcee3 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- X86InstrControl.td - Control Flow Instructions -----*- tablegen -*-===//
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00002//
Chris Lattner87be16a2010-10-05 06:04:14 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007//
Chris Lattner87be16a2010-10-05 06:04:14 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 jump, return, call, and related instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Control Flow Instructions.
16//
17
18// Return instructions.
19let isTerminator = 1, isReturn = 1, isBarrier = 1,
20 hasCtrlDep = 1, FPForm = SpecialFP in {
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000021 def RET : I <0xC3, RawFrm, (outs), (ins),
Chris Lattner87be16a2010-10-05 06:04:14 +000022 "ret",
Andrew Trick922d3142012-02-01 23:20:51 +000023 [(X86retflag 0)], IIC_RET>;
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000024 def RETW : I <0xC3, RawFrm, (outs), (ins),
Charles Davis0d82fe72012-04-11 01:10:53 +000025 "ret{w}",
26 [], IIC_RET>, OpSize;
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000027 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt),
Chris Lattner87be16a2010-10-05 06:04:14 +000028 "ret\t$amt",
Andrew Trick922d3142012-02-01 23:20:51 +000029 [(X86retflag timm:$amt)], IIC_RET_IMM>;
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000030 def RETIW : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt),
Charles Davis0d82fe72012-04-11 01:10:53 +000031 "ret{w}\t$amt",
Andrew Trick922d3142012-02-01 23:20:51 +000032 [], IIC_RET_IMM>, OpSize;
Chris Lattner269f10b2010-11-12 18:54:56 +000033 def LRETL : I <0xCB, RawFrm, (outs), (ins),
Charles Davis0d82fe72012-04-11 01:10:53 +000034 "{l}ret{l|f}", [], IIC_RET>;
35 def LRETW : I <0xCB, RawFrm, (outs), (ins),
36 "{l}ret{w|f}", [], IIC_RET>, OpSize;
Chris Lattner6b5e3972010-11-12 17:41:20 +000037 def LRETQ : RI <0xCB, RawFrm, (outs), (ins),
Charles Davis0d82fe72012-04-11 01:10:53 +000038 "{l}ret{q|f}", [], IIC_RET>;
Chris Lattner87be16a2010-10-05 06:04:14 +000039 def LRETI : Ii16<0xCA, RawFrm, (outs), (ins i16imm:$amt),
Charles Davis0d82fe72012-04-11 01:10:53 +000040 "{l}ret{l|f}\t$amt", [], IIC_RET>;
Kevin Enderby7aef62f2010-10-18 17:04:36 +000041 def LRETIW : Ii16<0xCA, RawFrm, (outs), (ins i16imm:$amt),
Charles Davis0d82fe72012-04-11 01:10:53 +000042 "{l}ret{w|f}\t$amt", [], IIC_RET>, OpSize;
Chris Lattner87be16a2010-10-05 06:04:14 +000043}
44
45// Unconditional branches.
46let isBarrier = 1, isBranch = 1, isTerminator = 1 in {
47 def JMP_4 : Ii32PCRel<0xE9, RawFrm, (outs), (ins brtarget:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +000048 "jmp\t$dst", [(br bb:$dst)], IIC_JMP_REL>;
Chris Lattner87be16a2010-10-05 06:04:14 +000049 def JMP_1 : Ii8PCRel<0xEB, RawFrm, (outs), (ins brtarget8:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +000050 "jmp\t$dst", [], IIC_JMP_REL>;
Devang Patelcf0e2692012-01-20 21:14:06 +000051 // FIXME : Intel syntax for JMP64pcrel32 such that it is not ambiguious
52 // with JMP_1.
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000053 def JMP64pcrel32 : I<0xE9, RawFrm, (outs), (ins brtarget:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +000054 "jmpq\t$dst", [], IIC_JMP_REL>;
Chris Lattner87be16a2010-10-05 06:04:14 +000055}
56
57// Conditional Branches.
58let isBranch = 1, isTerminator = 1, Uses = [EFLAGS] in {
59 multiclass ICBr<bits<8> opc1, bits<8> opc4, string asm, PatFrag Cond> {
Andrew Trick922d3142012-02-01 23:20:51 +000060 def _1 : Ii8PCRel <opc1, RawFrm, (outs), (ins brtarget8:$dst), asm, [],
61 IIC_Jcc>;
Chris Lattner87be16a2010-10-05 06:04:14 +000062 def _4 : Ii32PCRel<opc4, RawFrm, (outs), (ins brtarget:$dst), asm,
Andrew Trick922d3142012-02-01 23:20:51 +000063 [(X86brcond bb:$dst, Cond, EFLAGS)], IIC_Jcc>, TB;
Chris Lattner87be16a2010-10-05 06:04:14 +000064 }
65}
66
67defm JO : ICBr<0x70, 0x80, "jo\t$dst" , X86_COND_O>;
68defm JNO : ICBr<0x71, 0x81, "jno\t$dst" , X86_COND_NO>;
69defm JB : ICBr<0x72, 0x82, "jb\t$dst" , X86_COND_B>;
70defm JAE : ICBr<0x73, 0x83, "jae\t$dst", X86_COND_AE>;
71defm JE : ICBr<0x74, 0x84, "je\t$dst" , X86_COND_E>;
72defm JNE : ICBr<0x75, 0x85, "jne\t$dst", X86_COND_NE>;
73defm JBE : ICBr<0x76, 0x86, "jbe\t$dst", X86_COND_BE>;
74defm JA : ICBr<0x77, 0x87, "ja\t$dst" , X86_COND_A>;
75defm JS : ICBr<0x78, 0x88, "js\t$dst" , X86_COND_S>;
76defm JNS : ICBr<0x79, 0x89, "jns\t$dst", X86_COND_NS>;
77defm JP : ICBr<0x7A, 0x8A, "jp\t$dst" , X86_COND_P>;
78defm JNP : ICBr<0x7B, 0x8B, "jnp\t$dst", X86_COND_NP>;
79defm JL : ICBr<0x7C, 0x8C, "jl\t$dst" , X86_COND_L>;
80defm JGE : ICBr<0x7D, 0x8D, "jge\t$dst", X86_COND_GE>;
81defm JLE : ICBr<0x7E, 0x8E, "jle\t$dst", X86_COND_LE>;
82defm JG : ICBr<0x7F, 0x8F, "jg\t$dst" , X86_COND_G>;
83
84// jcx/jecx/jrcx instructions.
Craig Topper930a1eb2012-02-27 01:54:29 +000085let isBranch = 1, isTerminator = 1 in {
Chris Lattner87be16a2010-10-05 06:04:14 +000086 // These are the 32-bit versions of this instruction for the asmparser. In
87 // 32-bit mode, the address size prefix is jcxz and the unprefixed version is
88 // jecxz.
89 let Uses = [CX] in
90 def JCXZ : Ii8PCRel<0xE3, RawFrm, (outs), (ins brtarget8:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +000091 "jcxz\t$dst", [], IIC_JCXZ>, AdSize, Requires<[In32BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +000092 let Uses = [ECX] in
93 def JECXZ_32 : Ii8PCRel<0xE3, RawFrm, (outs), (ins brtarget8:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +000094 "jecxz\t$dst", [], IIC_JCXZ>, Requires<[In32BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +000095
96 // J*CXZ instruction: 64-bit versions of this instruction for the asmparser.
97 // In 64-bit mode, the address size prefix is jecxz and the unprefixed version
98 // is jrcxz.
99 let Uses = [ECX] in
100 def JECXZ_64 : Ii8PCRel<0xE3, RawFrm, (outs), (ins brtarget8:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000101 "jecxz\t$dst", [], IIC_JCXZ>, AdSize, Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000102 let Uses = [RCX] in
103 def JRCXZ : Ii8PCRel<0xE3, RawFrm, (outs), (ins brtarget8:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000104 "jrcxz\t$dst", [], IIC_JCXZ>, Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000105}
106
107// Indirect branches
108let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
109 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000110 [(brind GR32:$dst)], IIC_JMP_REG>, Requires<[In32BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000111 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000112 [(brind (loadi32 addr:$dst))], IIC_JMP_MEM>, Requires<[In32BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000113
114 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000115 [(brind GR64:$dst)], IIC_JMP_REG>, Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000116 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000117 [(brind (loadi64 addr:$dst))], IIC_JMP_MEM>, Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000118
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000119 def FARJMP16i : Iseg16<0xEA, RawFrmImm16, (outs),
Chris Lattner87be16a2010-10-05 06:04:14 +0000120 (ins i16imm:$off, i16imm:$seg),
Andrew Trick922d3142012-02-01 23:20:51 +0000121 "ljmp{w}\t{$seg, $off|$off, $seg}", [], IIC_JMP_FAR_PTR>, OpSize;
Chris Lattner87be16a2010-10-05 06:04:14 +0000122 def FARJMP32i : Iseg32<0xEA, RawFrmImm16, (outs),
123 (ins i32imm:$off, i16imm:$seg),
Andrew Trick922d3142012-02-01 23:20:51 +0000124 "ljmp{l}\t{$seg, $off|$off, $seg}", [], IIC_JMP_FAR_PTR>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000125 def FARJMP64 : RI<0xFF, MRM5m, (outs), (ins opaque80mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000126 "ljmp{q}\t{*}$dst", [], IIC_JMP_FAR_MEM>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000127
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000128 def FARJMP16m : I<0xFF, MRM5m, (outs), (ins opaque32mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000129 "ljmp{w}\t{*}$dst", [], IIC_JMP_FAR_MEM>, OpSize;
Chris Lattner87be16a2010-10-05 06:04:14 +0000130 def FARJMP32m : I<0xFF, MRM5m, (outs), (ins opaque48mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000131 "ljmp{l}\t{*}$dst", [], IIC_JMP_FAR_MEM>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000132}
133
134
135// Loop instructions
136
Andrew Trick922d3142012-02-01 23:20:51 +0000137def LOOP : Ii8PCRel<0xE2, RawFrm, (outs), (ins brtarget8:$dst), "loop\t$dst", [], IIC_LOOP>;
138def LOOPE : Ii8PCRel<0xE1, RawFrm, (outs), (ins brtarget8:$dst), "loope\t$dst", [], IIC_LOOPE>;
139def LOOPNE : Ii8PCRel<0xE0, RawFrm, (outs), (ins brtarget8:$dst), "loopne\t$dst", [], IIC_LOOPNE>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000140
141//===----------------------------------------------------------------------===//
142// Call Instructions...
143//
144let isCall = 1 in
145 // All calls clobber the non-callee saved registers. ESP is marked as
146 // a use to prevent stack-pointer assignments that appear immediately
147 // before calls from potentially appearing dead. Uses for argument
148 // registers are added manually.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +0000149 let Uses = [ESP] in {
Chris Lattner87be16a2010-10-05 06:04:14 +0000150 def CALLpcrel32 : Ii32PCRel<0xE8, RawFrm,
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000151 (outs), (ins i32imm_pcrel:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000152 "call{l}\t$dst", [], IIC_CALL_RI>, Requires<[In32BitMode]>;
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000153 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000154 "call{l}\t{*}$dst", [(X86call GR32:$dst)], IIC_CALL_RI>,
Chris Lattner87be16a2010-10-05 06:04:14 +0000155 Requires<[In32BitMode]>;
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000156 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000157 "call{l}\t{*}$dst", [(X86call (loadi32 addr:$dst))], IIC_CALL_MEM>,
Chris Lattner87be16a2010-10-05 06:04:14 +0000158 Requires<[In32BitMode]>;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000159
160 def FARCALL16i : Iseg16<0x9A, RawFrmImm16, (outs),
Chris Lattner87be16a2010-10-05 06:04:14 +0000161 (ins i16imm:$off, i16imm:$seg),
Andrew Trick922d3142012-02-01 23:20:51 +0000162 "lcall{w}\t{$seg, $off|$off, $seg}", [],
163 IIC_CALL_FAR_PTR>, OpSize;
Chris Lattner87be16a2010-10-05 06:04:14 +0000164 def FARCALL32i : Iseg32<0x9A, RawFrmImm16, (outs),
165 (ins i32imm:$off, i16imm:$seg),
Andrew Trick922d3142012-02-01 23:20:51 +0000166 "lcall{l}\t{$seg, $off|$off, $seg}", [],
167 IIC_CALL_FAR_PTR>;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000168
Chris Lattner87be16a2010-10-05 06:04:14 +0000169 def FARCALL16m : I<0xFF, MRM3m, (outs), (ins opaque32mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000170 "lcall{w}\t{*}$dst", [], IIC_CALL_FAR_MEM>, OpSize;
Chris Lattner87be16a2010-10-05 06:04:14 +0000171 def FARCALL32m : I<0xFF, MRM3m, (outs), (ins opaque48mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000172 "lcall{l}\t{*}$dst", [], IIC_CALL_FAR_MEM>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000173
174 // callw for 16 bit code for the assembler.
175 let isAsmParserOnly = 1 in
176 def CALLpcrel16 : Ii16PCRel<0xE8, RawFrm,
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000177 (outs), (ins i16imm_pcrel:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +0000178 "callw\t$dst", []>, OpSize;
179 }
180
181
182// Tail call stuff.
183
184let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1,
185 isCodeGenOnly = 1 in
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +0000186 let Uses = [ESP] in {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000187 def TCRETURNdi : PseudoI<(outs),
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000188 (ins i32imm_pcrel:$dst, i32imm:$offset), []>;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000189 def TCRETURNri : PseudoI<(outs),
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000190 (ins ptr_rc_tailcall:$dst, i32imm:$offset), []>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000191 let mayLoad = 1 in
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000192 def TCRETURNmi : PseudoI<(outs),
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000193 (ins i32mem_TC:$dst, i32imm:$offset), []>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000194
195 // FIXME: The should be pseudo instructions that are lowered when going to
196 // mcinst.
197 def TAILJMPd : Ii32PCRel<0xE9, RawFrm, (outs),
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000198 (ins i32imm_pcrel:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000199 "jmp\t$dst # TAILCALL",
200 [], IIC_JMP_REL>;
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000201 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins ptr_rc_tailcall:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000202 "", [], IIC_JMP_REG>; // FIXME: Remove encoding when JIT is dead.
Chris Lattner87be16a2010-10-05 06:04:14 +0000203 let mayLoad = 1 in
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000204 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem_TC:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000205 "jmp{l}\t{*}$dst # TAILCALL", [], IIC_JMP_MEM>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000206}
207
208
209//===----------------------------------------------------------------------===//
210// Call Instructions...
211//
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000212
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000213// RSP is marked as a use to prevent stack-pointer assignments that appear
214// immediately before calls from potentially appearing dead. Uses for argument
215// registers are added manually.
216let isCall = 1, Uses = [RSP] in {
217 // NOTE: this pattern doesn't match "X86call imm", because we do not know
218 // that the offset between an arbitrary immediate and the call will fit in
219 // the 32-bit pcrel field that we have.
220 def CALL64pcrel32 : Ii32PCRel<0xE8, RawFrm,
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000221 (outs), (ins i64i32imm_pcrel:$dst),
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000222 "call{q}\t$dst", [], IIC_CALL_RI>,
223 Requires<[In64BitMode]>;
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000224 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst),
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000225 "call{q}\t{*}$dst", [(X86call GR64:$dst)],
226 IIC_CALL_RI>,
227 Requires<[In64BitMode]>;
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000228 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst),
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000229 "call{q}\t{*}$dst", [(X86call (loadi64 addr:$dst))],
230 IIC_CALL_MEM>,
231 Requires<[In64BitMode]>;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000232
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000233 def FARCALL64 : RI<0xFF, MRM3m, (outs), (ins opaque80mem:$dst),
234 "lcall{q}\t{*}$dst", [], IIC_CALL_FAR_MEM>;
235}
Chris Lattner87be16a2010-10-05 06:04:14 +0000236
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000237let isCall = 1, isCodeGenOnly = 1 in
238 // __chkstk(MSVC): clobber R10, R11 and EFLAGS.
239 // ___chkstk(Mingw64): clobber R10, R11, RAX and EFLAGS, and update RSP.
240 let Defs = [RAX, R10, R11, RSP, EFLAGS],
241 Uses = [RSP] in {
242 def W64ALLOCA : Ii32PCRel<0xE8, RawFrm,
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000243 (outs), (ins i64i32imm_pcrel:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000244 "call{q}\t$dst", [], IIC_CALL_RI>,
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000245 Requires<[IsWin64]>;
246 }
Chris Lattner87be16a2010-10-05 06:04:14 +0000247
248let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1,
249 isCodeGenOnly = 1 in
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +0000250 let Uses = [RSP],
NAKAMURA Takumi7754f852011-01-26 02:04:09 +0000251 usesCustomInserter = 1 in {
Eric Christopher6bac79d2010-11-30 21:37:36 +0000252 def TCRETURNdi64 : PseudoI<(outs),
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000253 (ins i64i32imm_pcrel:$dst, i32imm:$offset),
Eric Christopher6bac79d2010-11-30 21:37:36 +0000254 []>;
255 def TCRETURNri64 : PseudoI<(outs),
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000256 (ins ptr_rc_tailcall:$dst, i32imm:$offset), []>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000257 let mayLoad = 1 in
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000258 def TCRETURNmi64 : PseudoI<(outs),
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000259 (ins i64mem_TC:$dst, i32imm:$offset), []>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000260
261 def TAILJMPd64 : Ii32PCRel<0xE9, RawFrm, (outs),
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000262 (ins i64i32imm_pcrel:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000263 "jmp\t$dst # TAILCALL", [], IIC_JMP_REL>;
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000264 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins ptr_rc_tailcall:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000265 "jmp{q}\t{*}$dst # TAILCALL", [], IIC_JMP_MEM>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000266
267 let mayLoad = 1 in
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +0000268 def TAILJMPm64 : I<0xFF, MRM4m, (outs), (ins i64mem_TC:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000269 "jmp{q}\t{*}$dst # TAILCALL", [], IIC_JMP_MEM>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000270}