blob: 4225ada887f6897657ce0094326a94768071f301 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000032#include "llvm/ParameterAttributes.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036using namespace llvm;
37
Chris Lattner3ee77402007-06-19 05:46:06 +000038static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
39cl::desc("enable preincrement load/store generation on PPC (experimental)"),
40 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000041
Chris Lattner331d1bc2006-11-02 01:44:04 +000042PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng54fc97d2008-04-19 01:30:48 +000043 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()),
44 PPCAtomicLabelIndex(0) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Nate Begeman405e3ec2005-10-21 00:02:42 +000046 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000047
Chris Lattnerd145a612005-09-27 22:18:25 +000048 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000049 setUseUnderscoreSetJmp(true);
50 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000051
Chris Lattner7c5a3d32005-08-16 17:14:42 +000052 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000053 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
54 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
55 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000056
Evan Chengc5484282006-10-04 00:56:09 +000057 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000059 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000060
Chris Lattnerddf89562008-01-17 19:59:44 +000061 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
62
Chris Lattner94e509c2006-11-10 23:58:45 +000063 // PowerPC has pre-inc load and store's.
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000067 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
68 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000069 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000072 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
73 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
74
Dale Johannesen638ccd52007-10-06 01:24:11 +000075 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
76 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
77 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000078 // This is used in the ppcf128->int sequence. Note it has different semantics
79 // from FP_ROUND: that rounds to nearest, this rounds to zero.
80 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // PowerPC has no intrinsics for these particular operations
Andrew Lenharthd497d9f2008-02-16 14:46:26 +000083 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
84
Chris Lattner7c5a3d32005-08-16 17:14:42 +000085 // PowerPC has no SREM/UREM instructions
86 setOperationAction(ISD::SREM, MVT::i32, Expand);
87 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000088 setOperationAction(ISD::SREM, MVT::i64, Expand);
89 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000090
91 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
92 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
93 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
94 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
95 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
96 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
97 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
98 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
99 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000100
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000101 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000102 setOperationAction(ISD::FSIN , MVT::f64, Expand);
103 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000104 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000105 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000106 setOperationAction(ISD::FSIN , MVT::f32, Expand);
107 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000108 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000109 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000110
Dan Gohman1a024862008-01-31 00:41:03 +0000111 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000112
113 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000114 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000115 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
116 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
117 }
118
Chris Lattner9601a862006-03-05 05:08:37 +0000119 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
120 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
121
Nate Begemand88fc032006-01-14 03:14:10 +0000122 // PowerPC does not have BSWAP, CTPOP or CTTZ
123 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000124 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
125 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000126 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
127 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
128 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000129
Nate Begeman35ef9132006-01-11 21:21:00 +0000130 // PowerPC does not have ROTR
131 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
132
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000133 // PowerPC does not have Select
134 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000135 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000136 setOperationAction(ISD::SELECT, MVT::f32, Expand);
137 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000138
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000139 // PowerPC wants to turn select_cc of FP into fsel when possible.
140 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
141 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000142
Nate Begeman750ac1b2006-02-01 07:19:44 +0000143 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000144 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000145
Nate Begeman81e80972006-03-17 01:40:33 +0000146 // PowerPC does not have BRCOND which requires SetCC
147 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000148
149 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150
Chris Lattnerf7605322005-08-31 21:09:52 +0000151 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
152 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000153
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000154 // PowerPC does not have [U|S]INT_TO_FP
155 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
156 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
157
Chris Lattner53e88452005-12-23 05:13:35 +0000158 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
159 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000160 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
161 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000162
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000163 // We cannot sextinreg(i1). Expand to shifts.
164 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000165
Jim Laskeyabf6d172006-01-05 01:25:28 +0000166 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000167 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000168 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000169
170 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
171 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
172 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
173 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
174
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000175
Nate Begeman28a6b022005-12-10 02:36:00 +0000176 // We want to legalize GlobalAddress and ConstantPool nodes into the
177 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000178 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000179 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000180 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000181 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000182 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000183 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000184 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
185 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
186
Nate Begemanee625572006-01-27 21:09:22 +0000187 // RET must be custom lowered, to meet ABI requirements
188 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000189
Nate Begemanacc398c2006-01-25 18:21:52 +0000190 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
191 setOperationAction(ISD::VASTART , MVT::Other, Custom);
192
Nicolas Geoffray01119992007-04-03 13:59:52 +0000193 // VAARG is custom lowered with ELF 32 ABI
194 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
195 setOperationAction(ISD::VAARG, MVT::Other, Custom);
196 else
197 setOperationAction(ISD::VAARG, MVT::Other, Expand);
198
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000199 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000200 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
201 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000202 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000203 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000204 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000206
Mon P Wang28873102008-06-25 08:15:39 +0000207 setOperationAction(ISD::ATOMIC_LOAD_ADD , MVT::i32 , Custom);
208 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i32 , Custom);
Evan Cheng54fc97d2008-04-19 01:30:48 +0000209 setOperationAction(ISD::ATOMIC_SWAP , MVT::i32 , Custom);
Evan Cheng8608f2e2008-04-19 02:30:38 +0000210 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Mon P Wang28873102008-06-25 08:15:39 +0000211 setOperationAction(ISD::ATOMIC_LOAD_ADD , MVT::i64 , Custom);
212 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i64 , Custom);
Evan Cheng8608f2e2008-04-19 02:30:38 +0000213 setOperationAction(ISD::ATOMIC_SWAP , MVT::i64 , Custom);
214 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000215
Chris Lattner6d92cad2006-03-26 10:06:40 +0000216 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000217 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000218
Chris Lattnera7a58542006-06-16 17:34:12 +0000219 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000220 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000221 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000222 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000223 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000224 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000225 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
226
Chris Lattner7fbcef72006-03-24 07:53:47 +0000227 // FIXME: disable this lowered code. This generates 64-bit register values,
228 // and we don't model the fact that the top part is clobbered by calls. We
229 // need to flag these together so that the value isn't live across a call.
230 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
231
Nate Begemanae749a92005-10-25 23:48:36 +0000232 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
233 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
234 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000235 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000236 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000237 }
238
Chris Lattnera7a58542006-06-16 17:34:12 +0000239 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000240 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000241 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000242 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
243 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000244 // 64-bit PowerPC wants to expand i128 shifts itself.
245 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
246 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
247 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000248 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000249 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000250 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
251 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
252 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000253 }
Evan Chengd30bf012006-03-01 01:11:20 +0000254
Nate Begeman425a9692005-11-29 08:17:20 +0000255 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000256 // First set operation action for all vector types to expand. Then we
257 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000258 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
259 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
260 MVT VT = (MVT::SimpleValueType)i;
261
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000262 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000263 setOperationAction(ISD::ADD , VT, Legal);
264 setOperationAction(ISD::SUB , VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000265
Chris Lattner7ff7e672006-04-04 17:25:31 +0000266 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000267 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
268 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000269
270 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000271 setOperationAction(ISD::AND , VT, Promote);
272 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
273 setOperationAction(ISD::OR , VT, Promote);
274 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
275 setOperationAction(ISD::XOR , VT, Promote);
276 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
277 setOperationAction(ISD::LOAD , VT, Promote);
278 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
279 setOperationAction(ISD::SELECT, VT, Promote);
280 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
281 setOperationAction(ISD::STORE, VT, Promote);
282 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000283
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000284 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000285 setOperationAction(ISD::MUL , VT, Expand);
286 setOperationAction(ISD::SDIV, VT, Expand);
287 setOperationAction(ISD::SREM, VT, Expand);
288 setOperationAction(ISD::UDIV, VT, Expand);
289 setOperationAction(ISD::UREM, VT, Expand);
290 setOperationAction(ISD::FDIV, VT, Expand);
291 setOperationAction(ISD::FNEG, VT, Expand);
292 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
293 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
294 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
295 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
296 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
297 setOperationAction(ISD::UDIVREM, VT, Expand);
298 setOperationAction(ISD::SDIVREM, VT, Expand);
299 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
300 setOperationAction(ISD::FPOW, VT, Expand);
301 setOperationAction(ISD::CTPOP, VT, Expand);
302 setOperationAction(ISD::CTLZ, VT, Expand);
303 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000304 }
305
Chris Lattner7ff7e672006-04-04 17:25:31 +0000306 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
307 // with merges, splats, etc.
308 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
309
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000310 setOperationAction(ISD::AND , MVT::v4i32, Legal);
311 setOperationAction(ISD::OR , MVT::v4i32, Legal);
312 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
313 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
314 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
315 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
316
Nate Begeman425a9692005-11-29 08:17:20 +0000317 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000318 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000319 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
320 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000321
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000322 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000323 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000324 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000325 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000326
Chris Lattnerb2177b92006-03-19 06:55:52 +0000327 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
328 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000329
Chris Lattner541f91b2006-04-02 00:43:36 +0000330 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
331 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000332 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
333 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000334 }
335
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000336 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000337 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000338
Jim Laskey2ad9f172007-02-22 14:56:36 +0000339 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000340 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000341 setExceptionPointerRegister(PPC::X3);
342 setExceptionSelectorRegister(PPC::X4);
343 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000344 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000345 setExceptionPointerRegister(PPC::R3);
346 setExceptionSelectorRegister(PPC::R4);
347 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000348
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000349 // We have target-specific dag combine patterns for the following nodes:
350 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000351 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000352 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000353 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000354
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000355 // Darwin long double math library functions have $LDBL128 appended.
356 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000357 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000358 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
359 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000360 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
361 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000362 }
363
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000364 computeRegisterProperties();
365}
366
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000367/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
368/// function arguments in the caller parameter area.
369unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
370 TargetMachine &TM = getTargetMachine();
371 // Darwin passes everything on 4 byte boundary.
372 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
373 return 4;
374 // FIXME Elf TBD
375 return 4;
376}
377
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000378const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
379 switch (Opcode) {
380 default: return 0;
381 case PPCISD::FSEL: return "PPCISD::FSEL";
382 case PPCISD::FCFID: return "PPCISD::FCFID";
383 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
384 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000385 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000386 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
387 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000388 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000389 case PPCISD::Hi: return "PPCISD::Hi";
390 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000391 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000392 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
393 case PPCISD::SRL: return "PPCISD::SRL";
394 case PPCISD::SRA: return "PPCISD::SRA";
395 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000396 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
397 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000398 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
399 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000400 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000401 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
402 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000403 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000404 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000405 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000406 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000407 case PPCISD::LBRX: return "PPCISD::LBRX";
408 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng8608f2e2008-04-19 02:30:38 +0000409 case PPCISD::LARX: return "PPCISD::LARX";
410 case PPCISD::STCX: return "PPCISD::STCX";
Evan Cheng54fc97d2008-04-19 01:30:48 +0000411 case PPCISD::CMP_UNRESERVE: return "PPCISD::CMP_UNRESERVE";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000412 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattneref97c672008-01-18 18:51:16 +0000413 case PPCISD::MFFS: return "PPCISD::MFFS";
414 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
415 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
416 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
417 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000418 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
419 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000420 }
421}
422
Scott Michel5b8f82e2008-03-10 15:42:14 +0000423
Duncan Sands83ec4b62008-06-06 12:08:01 +0000424MVT PPCTargetLowering::getSetCCResultType(const SDOperand &) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000425 return MVT::i32;
426}
427
428
Chris Lattner1a635d62006-04-14 06:01:58 +0000429//===----------------------------------------------------------------------===//
430// Node matching predicates, for use by the tblgen matching code.
431//===----------------------------------------------------------------------===//
432
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000433/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
434static bool isFloatingPointZero(SDOperand Op) {
435 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000436 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000437 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000438 // Maybe this has already been legalized into the constant pool?
439 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000440 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000441 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000442 }
443 return false;
444}
445
Chris Lattnerddb739e2006-04-06 17:23:16 +0000446/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
447/// true if Op is undef or if it matches the specified value.
448static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
449 return Op.getOpcode() == ISD::UNDEF ||
450 cast<ConstantSDNode>(Op)->getValue() == Val;
451}
452
453/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
454/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000455bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
456 if (!isUnary) {
457 for (unsigned i = 0; i != 16; ++i)
458 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
459 return false;
460 } else {
461 for (unsigned i = 0; i != 8; ++i)
462 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
463 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
464 return false;
465 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000466 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000467}
468
469/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
470/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000471bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
472 if (!isUnary) {
473 for (unsigned i = 0; i != 16; i += 2)
474 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
475 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
476 return false;
477 } else {
478 for (unsigned i = 0; i != 8; i += 2)
479 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
480 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
481 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
482 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
483 return false;
484 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000485 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000486}
487
Chris Lattnercaad1632006-04-06 22:02:42 +0000488/// isVMerge - Common function, used to match vmrg* shuffles.
489///
490static bool isVMerge(SDNode *N, unsigned UnitSize,
491 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000492 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
493 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
494 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
495 "Unsupported merge size!");
496
497 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
498 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
499 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000500 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000501 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000502 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000503 return false;
504 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000505 return true;
506}
507
508/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
509/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
510bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
511 if (!isUnary)
512 return isVMerge(N, UnitSize, 8, 24);
513 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000514}
515
516/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
517/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000518bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
519 if (!isUnary)
520 return isVMerge(N, UnitSize, 0, 16);
521 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000522}
523
524
Chris Lattnerd0608e12006-04-06 18:26:28 +0000525/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
526/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000527int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000528 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
529 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000530 // Find the first non-undef value in the shuffle mask.
531 unsigned i;
532 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
533 /*search*/;
534
535 if (i == 16) return -1; // all undef.
536
537 // Otherwise, check to see if the rest of the elements are consequtively
538 // numbered from this value.
539 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
540 if (ShiftAmt < i) return -1;
541 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000542
Chris Lattnerf24380e2006-04-06 22:28:36 +0000543 if (!isUnary) {
544 // Check the rest of the elements to see if they are consequtive.
545 for (++i; i != 16; ++i)
546 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
547 return -1;
548 } else {
549 // Check the rest of the elements to see if they are consequtive.
550 for (++i; i != 16; ++i)
551 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
552 return -1;
553 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000554
555 return ShiftAmt;
556}
Chris Lattneref819f82006-03-20 06:33:01 +0000557
558/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
559/// specifies a splat of a single element that is suitable for input to
560/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000561bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
562 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
563 N->getNumOperands() == 16 &&
564 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000565
Chris Lattner88a99ef2006-03-20 06:37:44 +0000566 // This is a splat operation if each element of the permute is the same, and
567 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000568 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000569 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000570 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
571 ElementBase = EltV->getValue();
572 else
573 return false; // FIXME: Handle UNDEF elements too!
574
575 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
576 return false;
577
578 // Check that they are consequtive.
579 for (unsigned i = 1; i != EltSize; ++i) {
580 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
581 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
582 return false;
583 }
584
Chris Lattner88a99ef2006-03-20 06:37:44 +0000585 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000586 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000587 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000588 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
589 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000590 for (unsigned j = 0; j != EltSize; ++j)
591 if (N->getOperand(i+j) != N->getOperand(j))
592 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000593 }
594
Chris Lattner7ff7e672006-04-04 17:25:31 +0000595 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000596}
597
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000598/// isAllNegativeZeroVector - Returns true if all elements of build_vector
599/// are -0.0.
600bool PPC::isAllNegativeZeroVector(SDNode *N) {
601 assert(N->getOpcode() == ISD::BUILD_VECTOR);
602 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
603 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000604 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000605 return false;
606}
607
Chris Lattneref819f82006-03-20 06:33:01 +0000608/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
609/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000610unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
611 assert(isSplatShuffleMask(N, EltSize));
612 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000613}
614
Chris Lattnere87192a2006-04-12 17:37:20 +0000615/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000616/// by using a vspltis[bhw] instruction of the specified element size, return
617/// the constant being splatted. The ByteSize field indicates the number of
618/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000619SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000620 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000621
622 // If ByteSize of the splat is bigger than the element size of the
623 // build_vector, then we have a case where we are checking for a splat where
624 // multiple elements of the buildvector are folded together into a single
625 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
626 unsigned EltSize = 16/N->getNumOperands();
627 if (EltSize < ByteSize) {
628 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
629 SDOperand UniquedVals[4];
630 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
631
632 // See if all of the elements in the buildvector agree across.
633 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
634 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
635 // If the element isn't a constant, bail fully out.
636 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
637
638
639 if (UniquedVals[i&(Multiple-1)].Val == 0)
640 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
641 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
642 return SDOperand(); // no match.
643 }
644
645 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
646 // either constant or undef values that are identical for each chunk. See
647 // if these chunks can form into a larger vspltis*.
648
649 // Check to see if all of the leading entries are either 0 or -1. If
650 // neither, then this won't fit into the immediate field.
651 bool LeadingZero = true;
652 bool LeadingOnes = true;
653 for (unsigned i = 0; i != Multiple-1; ++i) {
654 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
655
656 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
657 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
658 }
659 // Finally, check the least significant entry.
660 if (LeadingZero) {
661 if (UniquedVals[Multiple-1].Val == 0)
662 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
663 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
664 if (Val < 16)
665 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
666 }
667 if (LeadingOnes) {
668 if (UniquedVals[Multiple-1].Val == 0)
669 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
670 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
671 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
672 return DAG.getTargetConstant(Val, MVT::i32);
673 }
674
675 return SDOperand();
676 }
677
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000678 // Check to see if this buildvec has a single non-undef value in its elements.
679 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
680 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
681 if (OpVal.Val == 0)
682 OpVal = N->getOperand(i);
683 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000684 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000685 }
686
Chris Lattner140a58f2006-04-08 06:46:53 +0000687 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000688
Nate Begeman98e70cc2006-03-28 04:15:58 +0000689 unsigned ValSizeInBytes = 0;
690 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000691 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
692 Value = CN->getValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000693 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000694 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
695 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000696 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000697 ValSizeInBytes = 4;
698 }
699
700 // If the splat value is larger than the element value, then we can never do
701 // this splat. The only case that we could fit the replicated bits into our
702 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000703 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000704
705 // If the element value is larger than the splat value, cut it in half and
706 // check to see if the two halves are equal. Continue doing this until we
707 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
708 while (ValSizeInBytes > ByteSize) {
709 ValSizeInBytes >>= 1;
710
711 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000712 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
713 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000714 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000715 }
716
717 // Properly sign extend the value.
718 int ShAmt = (4-ByteSize)*8;
719 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
720
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000721 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000722 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000723
Chris Lattner140a58f2006-04-08 06:46:53 +0000724 // Finally, if this value fits in a 5 bit sext field, return it
725 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
726 return DAG.getTargetConstant(MaskVal, MVT::i32);
727 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000728}
729
Chris Lattner1a635d62006-04-14 06:01:58 +0000730//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000731// Addressing Mode Selection
732//===----------------------------------------------------------------------===//
733
734/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
735/// or 64-bit immediate, and if the value can be accurately represented as a
736/// sign extension from a 16-bit value. If so, this returns true and the
737/// immediate.
738static bool isIntS16Immediate(SDNode *N, short &Imm) {
739 if (N->getOpcode() != ISD::Constant)
740 return false;
741
742 Imm = (short)cast<ConstantSDNode>(N)->getValue();
743 if (N->getValueType(0) == MVT::i32)
744 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
745 else
746 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
747}
748static bool isIntS16Immediate(SDOperand Op, short &Imm) {
749 return isIntS16Immediate(Op.Val, Imm);
750}
751
752
753/// SelectAddressRegReg - Given the specified addressed, check to see if it
754/// can be represented as an indexed [r+r] operation. Returns false if it
755/// can be more efficiently represented with [r+imm].
756bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
757 SDOperand &Index,
758 SelectionDAG &DAG) {
759 short imm = 0;
760 if (N.getOpcode() == ISD::ADD) {
761 if (isIntS16Immediate(N.getOperand(1), imm))
762 return false; // r+i
763 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
764 return false; // r+i
765
766 Base = N.getOperand(0);
767 Index = N.getOperand(1);
768 return true;
769 } else if (N.getOpcode() == ISD::OR) {
770 if (isIntS16Immediate(N.getOperand(1), imm))
771 return false; // r+i can fold it if we can.
772
773 // If this is an or of disjoint bitfields, we can codegen this as an add
774 // (for better address arithmetic) if the LHS and RHS of the OR are provably
775 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000776 APInt LHSKnownZero, LHSKnownOne;
777 APInt RHSKnownZero, RHSKnownOne;
778 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000779 APInt::getAllOnesValue(N.getOperand(0)
780 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000781 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000782
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000783 if (LHSKnownZero.getBoolValue()) {
784 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000785 APInt::getAllOnesValue(N.getOperand(1)
786 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000787 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000788 // If all of the bits are known zero on the LHS or RHS, the add won't
789 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000790 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000791 Base = N.getOperand(0);
792 Index = N.getOperand(1);
793 return true;
794 }
795 }
796 }
797
798 return false;
799}
800
801/// Returns true if the address N can be represented by a base register plus
802/// a signed 16-bit displacement [r+imm], and if it is not better
803/// represented as reg+reg.
804bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
805 SDOperand &Base, SelectionDAG &DAG){
806 // If this can be more profitably realized as r+r, fail.
807 if (SelectAddressRegReg(N, Disp, Base, DAG))
808 return false;
809
810 if (N.getOpcode() == ISD::ADD) {
811 short imm = 0;
812 if (isIntS16Immediate(N.getOperand(1), imm)) {
813 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
814 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
815 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
816 } else {
817 Base = N.getOperand(0);
818 }
819 return true; // [r+i]
820 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
821 // Match LOAD (ADD (X, Lo(G))).
822 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
823 && "Cannot handle constant offsets yet!");
824 Disp = N.getOperand(1).getOperand(0); // The global address.
825 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
826 Disp.getOpcode() == ISD::TargetConstantPool ||
827 Disp.getOpcode() == ISD::TargetJumpTable);
828 Base = N.getOperand(0);
829 return true; // [&g+r]
830 }
831 } else if (N.getOpcode() == ISD::OR) {
832 short imm = 0;
833 if (isIntS16Immediate(N.getOperand(1), imm)) {
834 // If this is an or of disjoint bitfields, we can codegen this as an add
835 // (for better address arithmetic) if the LHS and RHS of the OR are
836 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000837 APInt LHSKnownZero, LHSKnownOne;
838 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000839 APInt::getAllOnesValue(N.getOperand(0)
840 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000841 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000842
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000843 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000844 // If all of the bits are known zero on the LHS or RHS, the add won't
845 // carry.
846 Base = N.getOperand(0);
847 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
848 return true;
849 }
850 }
851 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
852 // Loading from a constant address.
853
854 // If this address fits entirely in a 16-bit sext immediate field, codegen
855 // this as "d, 0"
856 short Imm;
857 if (isIntS16Immediate(CN, Imm)) {
858 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
859 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
860 return true;
861 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000862
863 // Handle 32-bit sext immediates with LIS + addr mode.
864 if (CN->getValueType(0) == MVT::i32 ||
865 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000866 int Addr = (int)CN->getValue();
867
868 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000869 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
870
871 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
872 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
873 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000874 return true;
875 }
876 }
877
878 Disp = DAG.getTargetConstant(0, getPointerTy());
879 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
880 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
881 else
882 Base = N;
883 return true; // [r+0]
884}
885
886/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
887/// represented as an indexed [r+r] operation.
888bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
889 SDOperand &Index,
890 SelectionDAG &DAG) {
891 // Check to see if we can easily represent this as an [r+r] address. This
892 // will fail if it thinks that the address is more profitably represented as
893 // reg+imm, e.g. where imm = 0.
894 if (SelectAddressRegReg(N, Base, Index, DAG))
895 return true;
896
897 // If the operand is an addition, always emit this as [r+r], since this is
898 // better (for code size, and execution, as the memop does the add for free)
899 // than emitting an explicit add.
900 if (N.getOpcode() == ISD::ADD) {
901 Base = N.getOperand(0);
902 Index = N.getOperand(1);
903 return true;
904 }
905
906 // Otherwise, do it the hard way, using R0 as the base register.
907 Base = DAG.getRegister(PPC::R0, N.getValueType());
908 Index = N;
909 return true;
910}
911
912/// SelectAddressRegImmShift - Returns true if the address N can be
913/// represented by a base register plus a signed 14-bit displacement
914/// [r+imm*4]. Suitable for use by STD and friends.
915bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
916 SDOperand &Base,
917 SelectionDAG &DAG) {
918 // If this can be more profitably realized as r+r, fail.
919 if (SelectAddressRegReg(N, Disp, Base, DAG))
920 return false;
921
922 if (N.getOpcode() == ISD::ADD) {
923 short imm = 0;
924 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
925 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
926 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
927 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
928 } else {
929 Base = N.getOperand(0);
930 }
931 return true; // [r+i]
932 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
933 // Match LOAD (ADD (X, Lo(G))).
934 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
935 && "Cannot handle constant offsets yet!");
936 Disp = N.getOperand(1).getOperand(0); // The global address.
937 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
938 Disp.getOpcode() == ISD::TargetConstantPool ||
939 Disp.getOpcode() == ISD::TargetJumpTable);
940 Base = N.getOperand(0);
941 return true; // [&g+r]
942 }
943 } else if (N.getOpcode() == ISD::OR) {
944 short imm = 0;
945 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
946 // If this is an or of disjoint bitfields, we can codegen this as an add
947 // (for better address arithmetic) if the LHS and RHS of the OR are
948 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000949 APInt LHSKnownZero, LHSKnownOne;
950 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000951 APInt::getAllOnesValue(N.getOperand(0)
952 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000953 LHSKnownZero, LHSKnownOne);
954 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955 // If all of the bits are known zero on the LHS or RHS, the add won't
956 // carry.
957 Base = N.getOperand(0);
958 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
959 return true;
960 }
961 }
962 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000963 // Loading from a constant address. Verify low two bits are clear.
964 if ((CN->getValue() & 3) == 0) {
965 // If this address fits entirely in a 14-bit sext immediate field, codegen
966 // this as "d, 0"
967 short Imm;
968 if (isIntS16Immediate(CN, Imm)) {
969 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
970 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
971 return true;
972 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000974 // Fold the low-part of 32-bit absolute addresses into addr mode.
975 if (CN->getValueType(0) == MVT::i32 ||
976 (int64_t)CN->getValue() == (int)CN->getValue()) {
977 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000979 // Otherwise, break this down into an LIS + disp.
980 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
981
982 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
983 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
984 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
985 return true;
986 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000987 }
988 }
989
990 Disp = DAG.getTargetConstant(0, getPointerTy());
991 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
992 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
993 else
994 Base = N;
995 return true; // [r+0]
996}
997
998
999/// getPreIndexedAddressParts - returns true by value, base pointer and
1000/// offset pointer and addressing mode by reference if the node's address
1001/// can be legally represented as pre-indexed load / store address.
1002bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
1003 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001004 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001006 // Disabled by default for now.
1007 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001008
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 SDOperand Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001010 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001011 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1012 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001013 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001014
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001015 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001016 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001017 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001018 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 } else
1020 return false;
1021
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001022 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001023 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001024 return false;
1025
Chris Lattner0851b4f2006-11-15 19:55:13 +00001026 // TODO: Check reg+reg first.
1027
1028 // LDU/STU use reg+imm*4, others use reg+imm.
1029 if (VT != MVT::i64) {
1030 // reg + imm
1031 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1032 return false;
1033 } else {
1034 // reg + imm * 4.
1035 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1036 return false;
1037 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001038
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001039 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001040 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1041 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001042 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001043 LD->getExtensionType() == ISD::SEXTLOAD &&
1044 isa<ConstantSDNode>(Offset))
1045 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001046 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001047
Chris Lattner4eab7142006-11-10 02:08:47 +00001048 AM = ISD::PRE_INC;
1049 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001050}
1051
1052//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001053// LowerOperation implementation
1054//===----------------------------------------------------------------------===//
1055
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001056SDOperand PPCTargetLowering::LowerConstantPool(SDOperand Op,
1057 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001058 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001059 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001060 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001061 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1062 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001063
1064 const TargetMachine &TM = DAG.getTarget();
1065
Chris Lattner059ca0f2006-06-16 21:01:35 +00001066 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1067 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1068
Chris Lattner1a635d62006-04-14 06:01:58 +00001069 // If this is a non-darwin platform, we don't support non-static relo models
1070 // yet.
1071 if (TM.getRelocationModel() == Reloc::Static ||
1072 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1073 // Generate non-pic code that has direct accesses to the constant pool.
1074 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001075 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001076 }
1077
Chris Lattner35d86fe2006-07-26 21:12:04 +00001078 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001079 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001080 Hi = DAG.getNode(ISD::ADD, PtrVT,
1081 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001082 }
1083
Chris Lattner059ca0f2006-06-16 21:01:35 +00001084 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001085 return Lo;
1086}
1087
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001088SDOperand PPCTargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001089 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001090 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001091 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1092 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001093
1094 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001095
1096 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1097 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1098
Nate Begeman37efe672006-04-22 18:53:45 +00001099 // If this is a non-darwin platform, we don't support non-static relo models
1100 // yet.
1101 if (TM.getRelocationModel() == Reloc::Static ||
1102 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1103 // Generate non-pic code that has direct accesses to the constant pool.
1104 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001105 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001106 }
1107
Chris Lattner35d86fe2006-07-26 21:12:04 +00001108 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001109 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001110 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001111 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001112 }
1113
Chris Lattner059ca0f2006-06-16 21:01:35 +00001114 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001115 return Lo;
1116}
1117
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001118SDOperand PPCTargetLowering::LowerGlobalTLSAddress(SDOperand Op,
1119 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001120 assert(0 && "TLS not implemented for PPC.");
Chris Lattnerd27c9912008-03-30 18:22:13 +00001121 return SDOperand(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001122}
1123
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001124SDOperand PPCTargetLowering::LowerGlobalAddress(SDOperand Op,
1125 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001126 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001127 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1128 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001129 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001130 // If it's a debug information descriptor, don't mess with it.
1131 if (DAG.isVerifiedDebugInfoDesc(Op))
1132 return GA;
Chris Lattner059ca0f2006-06-16 21:01:35 +00001133 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001134
1135 const TargetMachine &TM = DAG.getTarget();
1136
Chris Lattner059ca0f2006-06-16 21:01:35 +00001137 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1138 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1139
Chris Lattner1a635d62006-04-14 06:01:58 +00001140 // If this is a non-darwin platform, we don't support non-static relo models
1141 // yet.
1142 if (TM.getRelocationModel() == Reloc::Static ||
1143 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1144 // Generate non-pic code that has direct accesses to globals.
1145 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001146 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001147 }
1148
Chris Lattner35d86fe2006-07-26 21:12:04 +00001149 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001150 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001151 Hi = DAG.getNode(ISD::ADD, PtrVT,
1152 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001153 }
1154
Chris Lattner059ca0f2006-06-16 21:01:35 +00001155 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001156
Chris Lattner57fc62c2006-12-11 23:22:45 +00001157 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001158 return Lo;
1159
1160 // If the global is weak or external, we have to go through the lazy
1161 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001162 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001163}
1164
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001165SDOperand PPCTargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001166 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1167
1168 // If we're comparing for equality to zero, expose the fact that this is
1169 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1170 // fold the new nodes.
1171 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1172 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001173 MVT VT = Op.getOperand(0).getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001174 SDOperand Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001175 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001176 VT = MVT::i32;
1177 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1178 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001179 unsigned Log2b = Log2_32(VT.getSizeInBits());
Chris Lattner1a635d62006-04-14 06:01:58 +00001180 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1181 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1182 DAG.getConstant(Log2b, MVT::i32));
1183 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1184 }
1185 // Leave comparisons against 0 and -1 alone for now, since they're usually
1186 // optimized. FIXME: revisit this when we can custom lower all setcc
1187 // optimizations.
1188 if (C->isAllOnesValue() || C->isNullValue())
1189 return SDOperand();
1190 }
1191
1192 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001193 // by xor'ing the rhs with the lhs, which is faster than setting a
1194 // condition register, reading it back out, and masking the correct bit. The
1195 // normal approach here uses sub to do this instead of xor. Using xor exposes
1196 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001197 MVT LHSVT = Op.getOperand(0).getValueType();
1198 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1199 MVT VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001200 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001201 Op.getOperand(1));
1202 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1203 }
1204 return SDOperand();
1205}
1206
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001207SDOperand PPCTargetLowering::LowerVAARG(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001208 int VarArgsFrameIndex,
1209 int VarArgsStackOffset,
1210 unsigned VarArgsNumGPR,
1211 unsigned VarArgsNumFPR,
1212 const PPCSubtarget &Subtarget) {
1213
1214 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Chris Lattnerd27c9912008-03-30 18:22:13 +00001215 return SDOperand(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001216}
1217
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001218SDOperand PPCTargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001219 int VarArgsFrameIndex,
1220 int VarArgsStackOffset,
1221 unsigned VarArgsNumGPR,
1222 unsigned VarArgsNumFPR,
1223 const PPCSubtarget &Subtarget) {
1224
1225 if (Subtarget.isMachoABI()) {
1226 // vastart just stores the address of the VarArgsFrameIndex slot into the
1227 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001228 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001229 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001230 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1231 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001232 }
1233
1234 // For ELF 32 ABI we follow the layout of the va_list struct.
1235 // We suppose the given va_list is already allocated.
1236 //
1237 // typedef struct {
1238 // char gpr; /* index into the array of 8 GPRs
1239 // * stored in the register save area
1240 // * gpr=0 corresponds to r3,
1241 // * gpr=1 to r4, etc.
1242 // */
1243 // char fpr; /* index into the array of 8 FPRs
1244 // * stored in the register save area
1245 // * fpr=0 corresponds to f1,
1246 // * fpr=1 to f2, etc.
1247 // */
1248 // char *overflow_arg_area;
1249 // /* location on stack that holds
1250 // * the next overflow argument
1251 // */
1252 // char *reg_save_area;
1253 // /* where r3:r10 and f1:f8 (if saved)
1254 // * are stored
1255 // */
1256 // } va_list[1];
1257
1258
1259 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1260 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1261
1262
Duncan Sands83ec4b62008-06-06 12:08:01 +00001263 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001264
Dan Gohman69de1932008-02-06 22:27:42 +00001265 SDOperand StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001266 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001267
Duncan Sands83ec4b62008-06-06 12:08:01 +00001268 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman69de1932008-02-06 22:27:42 +00001269 SDOperand ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
1270
Duncan Sands83ec4b62008-06-06 12:08:01 +00001271 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman69de1932008-02-06 22:27:42 +00001272 SDOperand ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
1273
1274 uint64_t FPROffset = 1;
1275 SDOperand ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001276
Dan Gohman69de1932008-02-06 22:27:42 +00001277 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001278
1279 // Store first byte : number of int regs
1280 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001281 Op.getOperand(1), SV, 0);
1282 uint64_t nextOffset = FPROffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001283 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1284 ConstFPROffset);
1285
1286 // Store second byte : number of float regs
Dan Gohman69de1932008-02-06 22:27:42 +00001287 SDOperand secondStore =
1288 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1289 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001290 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1291
1292 // Store second word : arguments given on stack
Dan Gohman69de1932008-02-06 22:27:42 +00001293 SDOperand thirdStore =
1294 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1295 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001296 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1297
1298 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001299 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001300
Chris Lattner1a635d62006-04-14 06:01:58 +00001301}
1302
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001303#include "PPCGenCallingConv.inc"
1304
Chris Lattner9f0bc652007-02-25 05:34:32 +00001305/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1306/// depending on which subtarget is selected.
1307static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1308 if (Subtarget.isMachoABI()) {
1309 static const unsigned FPR[] = {
1310 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1311 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1312 };
1313 return FPR;
1314 }
1315
1316
1317 static const unsigned FPR[] = {
1318 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001319 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001320 };
1321 return FPR;
1322}
1323
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001324/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1325/// the stack.
1326static unsigned CalculateStackSlotSize(SDOperand Arg, SDOperand Flag,
1327 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001328 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001329 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Flag)->getArgFlags();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001330 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001331 if (Flags.isByVal())
1332 ArgSize = Flags.getByValSize();
1333 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1334
1335 return ArgSize;
1336}
1337
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001338SDOperand
1339PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op,
1340 SelectionDAG &DAG,
1341 int &VarArgsFrameIndex,
1342 int &VarArgsStackOffset,
1343 unsigned &VarArgsNumGPR,
1344 unsigned &VarArgsNumFPR,
1345 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001346 // TODO: add description of PPC stack frame format, or at least some docs.
1347 //
1348 MachineFunction &MF = DAG.getMachineFunction();
1349 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001350 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattner79e490a2006-08-11 17:18:05 +00001351 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001352 SDOperand Root = Op.getOperand(0);
Dale Johannesen75092de2008-03-12 00:22:17 +00001353 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001354
Duncan Sands83ec4b62008-06-06 12:08:01 +00001355 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001356 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001357 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001358 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001359 // Potential tail calls could cause overwriting of argument stack slots.
1360 unsigned CC = MF.getFunction()->getCallingConv();
1361 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001362 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001363
Chris Lattner9f0bc652007-02-25 05:34:32 +00001364 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001365 // Area that is at least reserved in caller of this function.
1366 unsigned MinReservedArea = ArgOffset;
1367
Chris Lattnerc91a4752006-06-26 22:48:35 +00001368 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001369 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1370 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1371 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001372 static const unsigned GPR_64[] = { // 64-bit registers.
1373 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1374 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1375 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001376
1377 static const unsigned *FPR = GetFPR(Subtarget);
1378
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001379 static const unsigned VR[] = {
1380 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1381 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1382 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001383
Owen Anderson718cb662007-09-07 04:06:50 +00001384 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001385 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001386 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001387
1388 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1389
Chris Lattnerc91a4752006-06-26 22:48:35 +00001390 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001391
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001392 // In 32-bit non-varargs functions, the stack space for vectors is after the
1393 // stack space for non-vectors. We do not use this space unless we have
1394 // too many vectors to fit in registers, something that only occurs in
1395 // constructed examples:), but we have to walk the arglist to figure
1396 // that out...for the pathological case, compute VecArgOffset as the
1397 // start of the vector parameter area. Computing VecArgOffset is the
1398 // entire point of the following loop.
1399 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1400 // to handle Elf here.
1401 unsigned VecArgOffset = ArgOffset;
1402 if (!isVarArg && !isPPC64) {
1403 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e;
1404 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001405 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1406 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001407 ISD::ArgFlagsTy Flags =
1408 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001409
Duncan Sands276dcbd2008-03-21 09:14:45 +00001410 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001411 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001412 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001413 unsigned ArgSize =
1414 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1415 VecArgOffset += ArgSize;
1416 continue;
1417 }
1418
Duncan Sands83ec4b62008-06-06 12:08:01 +00001419 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001420 default: assert(0 && "Unhandled argument type!");
1421 case MVT::i32:
1422 case MVT::f32:
1423 VecArgOffset += isPPC64 ? 8 : 4;
1424 break;
1425 case MVT::i64: // PPC64
1426 case MVT::f64:
1427 VecArgOffset += 8;
1428 break;
1429 case MVT::v4f32:
1430 case MVT::v4i32:
1431 case MVT::v8i16:
1432 case MVT::v16i8:
1433 // Nothing to do, we're only looking at Nonvector args here.
1434 break;
1435 }
1436 }
1437 }
1438 // We've found where the vector parameter area in memory is. Skip the
1439 // first 12 parameters; these don't use that memory.
1440 VecArgOffset = ((VecArgOffset+15)/16)*16;
1441 VecArgOffset += 12*16;
1442
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001443 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001444 // entry to a function on PPC, the arguments start after the linkage area,
1445 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001446 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001447 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001448 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001449 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001450
Dale Johannesen8419dd62008-03-07 20:27:40 +00001451 SmallVector<SDOperand, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001452 unsigned nAltivecParamsAtEnd = 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001453 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1454 SDOperand ArgVal;
1455 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001456 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1457 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001458 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001459 ISD::ArgFlagsTy Flags =
1460 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001461 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00001462 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001463
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001464 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001465
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001466 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1467 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1468 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1469 if (isVarArg || isPPC64) {
1470 MinReservedArea = ((MinReservedArea+15)/16)*16;
1471 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1472 Op.getOperand(ArgNo+3),
1473 isVarArg,
1474 PtrByteSize);
1475 } else nAltivecParamsAtEnd++;
1476 } else
1477 // Calculate min reserved area.
1478 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1479 Op.getOperand(ArgNo+3),
1480 isVarArg,
1481 PtrByteSize);
1482
Dale Johannesen8419dd62008-03-07 20:27:40 +00001483 // FIXME alignment for ELF may not be right
1484 // FIXME the codegen can be much improved in some cases.
1485 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001486 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001487 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001488 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001489 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001490 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001491 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001492 // Objects of size 1 and 2 are right justified, everything else is
1493 // left justified. This means the memory address is adjusted forwards.
1494 if (ObjSize==1 || ObjSize==2) {
1495 CurArgOffset = CurArgOffset + (4 - ObjSize);
1496 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001497 // The value of the object is its address.
1498 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
1499 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1500 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001501 if (ObjSize==1 || ObjSize==2) {
1502 if (GPR_idx != Num_GPR_Regs) {
1503 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1504 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1505 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1506 SDOperand Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
1507 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1508 MemOps.push_back(Store);
1509 ++GPR_idx;
1510 if (isMachoABI) ArgOffset += PtrByteSize;
1511 } else {
1512 ArgOffset += PtrByteSize;
1513 }
1514 continue;
1515 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001516 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1517 // Store whatever pieces of the object are in registers
1518 // to memory. ArgVal will be address of the beginning of
1519 // the object.
1520 if (GPR_idx != Num_GPR_Regs) {
1521 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1522 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1523 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
1524 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1525 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1526 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1527 MemOps.push_back(Store);
1528 ++GPR_idx;
1529 if (isMachoABI) ArgOffset += PtrByteSize;
1530 } else {
1531 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1532 break;
1533 }
1534 }
1535 continue;
1536 }
1537
Duncan Sands83ec4b62008-06-06 12:08:01 +00001538 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001539 default: assert(0 && "Unhandled argument type!");
1540 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001541 if (!isPPC64) {
1542 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001543 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001544
1545 if (GPR_idx != Num_GPR_Regs) {
1546 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1547 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1548 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1549 ++GPR_idx;
1550 } else {
1551 needsLoad = true;
1552 ArgSize = PtrByteSize;
1553 }
1554 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001555 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001556 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1557 // All int arguments reserve stack space in Macho ABI.
1558 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1559 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001560 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001561 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001562 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001563 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001564 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1565 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001566 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001567
1568 if (ObjectVT == MVT::i32) {
1569 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1570 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001571 if (Flags.isSExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001572 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1573 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001574 else if (Flags.isZExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001575 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1576 DAG.getValueType(ObjectVT));
1577
1578 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1579 }
1580
Chris Lattnerc91a4752006-06-26 22:48:35 +00001581 ++GPR_idx;
1582 } else {
1583 needsLoad = true;
1584 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001585 // All int arguments reserve stack space in Macho ABI.
1586 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001587 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001588
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001589 case MVT::f32:
1590 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001591 // Every 4 bytes of argument space consumes one of the GPRs available for
1592 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001593 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001594 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001595 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001596 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001597 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001598 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001599 unsigned VReg;
1600 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001601 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001602 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001603 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1604 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001605 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001606 ++FPR_idx;
1607 } else {
1608 needsLoad = true;
1609 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001610
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001611 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001612 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001613 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001614 // All FP arguments reserve stack space in Macho ABI.
1615 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001616 break;
1617 case MVT::v4f32:
1618 case MVT::v4i32:
1619 case MVT::v8i16:
1620 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001621 // Note that vector arguments in registers don't reserve stack space,
1622 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001623 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001624 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1625 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001626 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001627 if (isVarArg) {
1628 while ((ArgOffset % 16) != 0) {
1629 ArgOffset += PtrByteSize;
1630 if (GPR_idx != Num_GPR_Regs)
1631 GPR_idx++;
1632 }
1633 ArgOffset += 16;
1634 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1635 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001636 ++VR_idx;
1637 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001638 if (!isVarArg && !isPPC64) {
1639 // Vectors go after all the nonvectors.
1640 CurArgOffset = VecArgOffset;
1641 VecArgOffset += 16;
1642 } else {
1643 // Vectors are aligned.
1644 ArgOffset = ((ArgOffset+15)/16)*16;
1645 CurArgOffset = ArgOffset;
1646 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001647 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001648 needsLoad = true;
1649 }
1650 break;
1651 }
1652
1653 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001654 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001655 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001656 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001657 CurArgOffset + (ArgSize - ObjSize),
1658 isImmutable);
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001659 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1660 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001661 }
1662
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001663 ArgValues.push_back(ArgVal);
1664 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001665
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001666 // Set the size that is at least reserved in caller of this function. Tail
1667 // call optimized function's reserved stack space needs to be aligned so that
1668 // taking the difference between two stack areas will result in an aligned
1669 // stack.
1670 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1671 // Add the Altivec parameters at the end, if needed.
1672 if (nAltivecParamsAtEnd) {
1673 MinReservedArea = ((MinReservedArea+15)/16)*16;
1674 MinReservedArea += 16*nAltivecParamsAtEnd;
1675 }
1676 MinReservedArea =
1677 std::max(MinReservedArea,
1678 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1679 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1680 getStackAlignment();
1681 unsigned AlignMask = TargetAlign-1;
1682 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1683 FI->setMinReservedArea(MinReservedArea);
1684
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001685 // If the function takes variable number of arguments, make a frame index for
1686 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001687 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001688
1689 int depth;
1690 if (isELF32_ABI) {
1691 VarArgsNumGPR = GPR_idx;
1692 VarArgsNumFPR = FPR_idx;
1693
1694 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1695 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001696 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1697 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1698 PtrVT.getSizeInBits()/8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001699
Duncan Sands83ec4b62008-06-06 12:08:01 +00001700 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001701 ArgOffset);
1702
1703 }
1704 else
1705 depth = ArgOffset;
1706
Duncan Sands83ec4b62008-06-06 12:08:01 +00001707 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001708 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001709 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001710
Nicolas Geoffray01119992007-04-03 13:59:52 +00001711 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1712 // stored to the VarArgsFrameIndex on the stack.
1713 if (isELF32_ABI) {
1714 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1715 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1716 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1717 MemOps.push_back(Store);
1718 // Increment the address by four for the next argument to store
Duncan Sands83ec4b62008-06-06 12:08:01 +00001719 SDOperand PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001720 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1721 }
1722 }
1723
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001724 // If this function is vararg, store any remaining integer argument regs
1725 // to their spots on the stack so that they may be loaded by deferencing the
1726 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001727 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001728 unsigned VReg;
1729 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001730 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001731 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001732 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001733
Chris Lattner84bc5422007-12-31 04:13:23 +00001734 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001735 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001736 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001737 MemOps.push_back(Store);
1738 // Increment the address by four for the next argument to store
Duncan Sands83ec4b62008-06-06 12:08:01 +00001739 SDOperand PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001740 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001741 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001742
1743 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1744 // on the stack.
1745 if (isELF32_ABI) {
1746 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1747 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1748 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1749 MemOps.push_back(Store);
1750 // Increment the address by eight for the next argument to store
Duncan Sands83ec4b62008-06-06 12:08:01 +00001751 SDOperand PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001752 PtrVT);
1753 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1754 }
1755
1756 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1757 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001758 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001759
Chris Lattner84bc5422007-12-31 04:13:23 +00001760 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001761 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1762 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1763 MemOps.push_back(Store);
1764 // Increment the address by eight for the next argument to store
Duncan Sands83ec4b62008-06-06 12:08:01 +00001765 SDOperand PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001766 PtrVT);
1767 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1768 }
1769 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001770 }
1771
Dale Johannesen8419dd62008-03-07 20:27:40 +00001772 if (!MemOps.empty())
1773 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1774
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001775 ArgValues.push_back(Root);
1776
1777 // Return the new list of results.
Duncan Sandsf9516202008-06-30 10:19:09 +00001778 return DAG.getMergeValues(Op.Val->getVTList(), &ArgValues[0],
1779 ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001780}
1781
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001782/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1783/// linkage area.
1784static unsigned
1785CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1786 bool isPPC64,
1787 bool isMachoABI,
1788 bool isVarArg,
1789 unsigned CC,
1790 SDOperand Call,
1791 unsigned &nAltivecParamsAtEnd) {
1792 // Count how many bytes are to be pushed on the stack, including the linkage
1793 // area, and parameter passing area. We start with 24/48 bytes, which is
1794 // prereserved space for [SP][CR][LR][3 x unused].
1795 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
1796 unsigned NumOps = (Call.getNumOperands() - 5) / 2;
1797 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1798
1799 // Add up all the space actually used.
1800 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1801 // they all go in registers, but we must reserve stack space for them for
1802 // possible use by the caller. In varargs or 64-bit calls, parameters are
1803 // assigned stack space in order, with padding so Altivec parameters are
1804 // 16-byte aligned.
1805 nAltivecParamsAtEnd = 0;
1806 for (unsigned i = 0; i != NumOps; ++i) {
1807 SDOperand Arg = Call.getOperand(5+2*i);
1808 SDOperand Flag = Call.getOperand(5+2*i+1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001809 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001810 // Varargs Altivec parameters are padded to a 16 byte boundary.
1811 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1812 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1813 if (!isVarArg && !isPPC64) {
1814 // Non-varargs Altivec parameters go after all the non-Altivec
1815 // parameters; handle those later so we know how much padding we need.
1816 nAltivecParamsAtEnd++;
1817 continue;
1818 }
1819 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1820 NumBytes = ((NumBytes+15)/16)*16;
1821 }
1822 NumBytes += CalculateStackSlotSize(Arg, Flag, isVarArg, PtrByteSize);
1823 }
1824
1825 // Allow for Altivec parameters at the end, if needed.
1826 if (nAltivecParamsAtEnd) {
1827 NumBytes = ((NumBytes+15)/16)*16;
1828 NumBytes += 16*nAltivecParamsAtEnd;
1829 }
1830
1831 // The prolog code of the callee may store up to 8 GPR argument registers to
1832 // the stack, allowing va_start to index over them in memory if its varargs.
1833 // Because we cannot tell if this is needed on the caller side, we have to
1834 // conservatively assume that it is needed. As such, make sure we have at
1835 // least enough stack space for the caller to store the 8 GPRs.
1836 NumBytes = std::max(NumBytes,
1837 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1838
1839 // Tail call needs the stack to be aligned.
1840 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1841 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1842 getStackAlignment();
1843 unsigned AlignMask = TargetAlign-1;
1844 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1845 }
1846
1847 return NumBytes;
1848}
1849
1850/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1851/// adjusted to accomodate the arguments for the tailcall.
1852static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1853 unsigned ParamSize) {
1854
1855 if (!IsTailCall) return 0;
1856
1857 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1858 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1859 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1860 // Remember only if the new adjustement is bigger.
1861 if (SPDiff < FI->getTailCallSPDelta())
1862 FI->setTailCallSPDelta(SPDiff);
1863
1864 return SPDiff;
1865}
1866
1867/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1868/// following the call is a return. A function is eligible if caller/callee
1869/// calling conventions match, currently only fastcc supports tail calls, and
1870/// the function CALL is immediatly followed by a RET.
1871bool
1872PPCTargetLowering::IsEligibleForTailCallOptimization(SDOperand Call,
1873 SDOperand Ret,
1874 SelectionDAG& DAG) const {
1875 // Variable argument functions are not supported.
1876 if (!PerformTailCallOpt ||
1877 cast<ConstantSDNode>(Call.getOperand(2))->getValue() != 0) return false;
1878
1879 if (CheckTailCallReturnConstraints(Call, Ret)) {
1880 MachineFunction &MF = DAG.getMachineFunction();
1881 unsigned CallerCC = MF.getFunction()->getCallingConv();
1882 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1883 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1884 // Functions containing by val parameters are not supported.
1885 for (unsigned i = 0; i != ((Call.getNumOperands()-5)/2); i++) {
1886 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Call.getOperand(5+2*i+1))
1887 ->getArgFlags();
1888 if (Flags.isByVal()) return false;
1889 }
1890
1891 SDOperand Callee = Call.getOperand(4);
1892 // Non PIC/GOT tail calls are supported.
1893 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1894 return true;
1895
1896 // At the moment we can only do local tail calls (in same module, hidden
1897 // or protected) if we are generating PIC.
1898 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1899 return G->getGlobal()->hasHiddenVisibility()
1900 || G->getGlobal()->hasProtectedVisibility();
1901 }
1902 }
1903
1904 return false;
1905}
1906
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001907/// isCallCompatibleAddress - Return the immediate to use if the specified
1908/// 32-bit value is representable in the immediate field of a BxA instruction.
1909static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1910 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1911 if (!C) return 0;
1912
1913 int Addr = C->getValue();
1914 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1915 (Addr << 6 >> 6) != Addr)
1916 return 0; // Top 6 bits have to be sext of immediate.
1917
Evan Cheng33118762007-10-22 19:46:19 +00001918 return DAG.getConstant((int)C->getValue() >> 2,
1919 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001920}
1921
Dan Gohman844731a2008-05-13 00:00:25 +00001922namespace {
1923
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001924struct TailCallArgumentInfo {
1925 SDOperand Arg;
1926 SDOperand FrameIdxOp;
1927 int FrameIdx;
1928
1929 TailCallArgumentInfo() : FrameIdx(0) {}
1930};
1931
Dan Gohman844731a2008-05-13 00:00:25 +00001932}
1933
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001934/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1935static void
1936StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
1937 SDOperand Chain,
1938 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
1939 SmallVector<SDOperand, 8> &MemOpChains) {
1940 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
1941 SDOperand Arg = TailCallArgs[i].Arg;
1942 SDOperand FIN = TailCallArgs[i].FrameIdxOp;
1943 int FI = TailCallArgs[i].FrameIdx;
1944 // Store relative to framepointer.
1945 MemOpChains.push_back(DAG.getStore(Chain, Arg, FIN,
1946 PseudoSourceValue::getFixedStack(),
1947 FI));
1948 }
1949}
1950
1951/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
1952/// the appropriate stack slot for the tail call optimized function call.
1953static SDOperand EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
1954 MachineFunction &MF,
1955 SDOperand Chain,
1956 SDOperand OldRetAddr,
1957 SDOperand OldFP,
1958 int SPDiff,
1959 bool isPPC64,
1960 bool isMachoABI) {
1961 if (SPDiff) {
1962 // Calculate the new stack slot for the return address.
1963 int SlotSize = isPPC64 ? 8 : 4;
1964 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
1965 isMachoABI);
1966 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
1967 NewRetAddrLoc);
1968 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
1969 isMachoABI);
1970 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
1971
Duncan Sands83ec4b62008-06-06 12:08:01 +00001972 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001973 SDOperand NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
1974 Chain = DAG.getStore(Chain, OldRetAddr, NewRetAddrFrIdx,
1975 PseudoSourceValue::getFixedStack(), NewRetAddr);
1976 SDOperand NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
1977 Chain = DAG.getStore(Chain, OldFP, NewFramePtrIdx,
1978 PseudoSourceValue::getFixedStack(), NewFPIdx);
1979 }
1980 return Chain;
1981}
1982
1983/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
1984/// the position of the argument.
1985static void
1986CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
1987 SDOperand Arg, int SPDiff, unsigned ArgOffset,
1988 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
1989 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001990 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001991 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001992 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001993 SDOperand FIN = DAG.getFrameIndex(FI, VT);
1994 TailCallArgumentInfo Info;
1995 Info.Arg = Arg;
1996 Info.FrameIdxOp = FIN;
1997 Info.FrameIdx = FI;
1998 TailCallArguments.push_back(Info);
1999}
2000
2001/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2002/// stack slot. Returns the chain as result and the loaded frame pointers in
2003/// LROpOut/FPOpout. Used when tail calling.
2004SDOperand PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
2005 int SPDiff,
2006 SDOperand Chain,
2007 SDOperand &LROpOut,
2008 SDOperand &FPOpOut) {
2009 if (SPDiff) {
2010 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002011 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002012 LROpOut = getReturnAddrFrameIndex(DAG);
2013 LROpOut = DAG.getLoad(VT, Chain, LROpOut, NULL, 0);
2014 Chain = SDOperand(LROpOut.Val, 1);
2015 FPOpOut = getFramePointerFrameIndex(DAG);
2016 FPOpOut = DAG.getLoad(VT, Chain, FPOpOut, NULL, 0);
2017 Chain = SDOperand(FPOpOut.Val, 1);
2018 }
2019 return Chain;
2020}
2021
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002022/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2023/// by "Src" to address "Dst" of size "Size". Alignment information is
2024/// specified by the specific parameter attribute. The copy will be passed as
2025/// a byval function parameter.
2026/// Sometimes what we are copying is the end of a larger object, the part that
2027/// does not fit in registers.
2028static SDOperand
2029CreateCopyOfByValArgument(SDOperand Src, SDOperand Dst, SDOperand Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002030 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
2031 unsigned Size) {
Dan Gohman707e0182008-04-12 04:36:06 +00002032 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
2033 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(), false,
2034 NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002035}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002036
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002037/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2038/// tail calls.
2039static void
2040LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDOperand Chain,
2041 SDOperand Arg, SDOperand PtrOff, int SPDiff,
2042 unsigned ArgOffset, bool isPPC64, bool isTailCall,
2043 bool isVector, SmallVector<SDOperand, 8> &MemOpChains,
2044 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002045 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 if (!isTailCall) {
2047 if (isVector) {
2048 SDOperand StackPtr;
2049 if (isPPC64)
2050 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2051 else
2052 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2053 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2054 DAG.getConstant(ArgOffset, PtrVT));
2055 }
2056 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
2057 // Calculate and remember argument location.
2058 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2059 TailCallArguments);
2060}
2061
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002062SDOperand PPCTargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002063 const PPCSubtarget &Subtarget,
2064 TargetMachine &TM) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002065 SDOperand Chain = Op.getOperand(0);
2066 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002067 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2068 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0 &&
2069 CC == CallingConv::Fast && PerformTailCallOpt;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002070 SDOperand Callee = Op.getOperand(4);
2071 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
2072
2073 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002074 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002075
Duncan Sands83ec4b62008-06-06 12:08:01 +00002076 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002077 bool isPPC64 = PtrVT == MVT::i64;
2078 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002079
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002080 MachineFunction &MF = DAG.getMachineFunction();
2081
Chris Lattnerabde4602006-05-16 22:56:08 +00002082 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2083 // SelectExpr to use to put the arguments in the appropriate registers.
2084 std::vector<SDOperand> args_to_use;
2085
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002086 // Mark this function as potentially containing a function that contains a
2087 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2088 // and restoring the callers stack pointer in this functions epilog. This is
2089 // done because by tail calling the called function might overwrite the value
2090 // in this function's (MF) stack pointer stack slot 0(SP).
2091 if (PerformTailCallOpt && CC==CallingConv::Fast)
2092 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2093
2094 unsigned nAltivecParamsAtEnd = 0;
2095
Chris Lattnerabde4602006-05-16 22:56:08 +00002096 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002097 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002098 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002099 unsigned NumBytes =
2100 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
2101 Op, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002102
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002103 // Calculate by how many bytes the stack has to be adjusted in case of tail
2104 // call optimization.
2105 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002106
2107 // Adjust the stack pointer for the new arguments...
2108 // These operations are automatically eliminated by the prolog/epilog pass
2109 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00002110 DAG.getConstant(NumBytes, PtrVT));
Dale Johannesen1f797a32008-03-05 23:31:27 +00002111 SDOperand CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002112
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002113 // Load the return address and frame pointer so it can be move somewhere else
2114 // later.
2115 SDOperand LROp, FPOp;
2116 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp);
2117
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002118 // Set up a copy of the stack pointer for use loading and storing any
2119 // arguments that may not fit in the registers available for argument
2120 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002121 SDOperand StackPtr;
2122 if (isPPC64)
2123 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2124 else
2125 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002126
2127 // Figure out which arguments are going to go in registers, and which in
2128 // memory. Also, if this is a vararg function, floating point operations
2129 // must be stored to our stack, and loaded into integer regs as well, if
2130 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002131 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002132 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002133
Chris Lattnerc91a4752006-06-26 22:48:35 +00002134 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002135 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2136 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2137 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002138 static const unsigned GPR_64[] = { // 64-bit registers.
2139 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2140 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2141 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002142 static const unsigned *FPR = GetFPR(Subtarget);
2143
Chris Lattner9a2a4972006-05-17 06:01:33 +00002144 static const unsigned VR[] = {
2145 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2146 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2147 };
Owen Anderson718cb662007-09-07 04:06:50 +00002148 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002149 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002150 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002151
Chris Lattnerc91a4752006-06-26 22:48:35 +00002152 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2153
Chris Lattner9a2a4972006-05-17 06:01:33 +00002154 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002155 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2156
Chris Lattnere2199452006-08-11 17:38:39 +00002157 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002158 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002159 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002160 SDOperand Arg = Op.getOperand(5+2*i);
Duncan Sands276dcbd2008-03-21 09:14:45 +00002161 ISD::ArgFlagsTy Flags =
2162 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002163 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002164 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002165
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002166 // PtrOff will be used to store the current argument to the stack if a
2167 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002168 SDOperand PtrOff;
2169
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002170 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002171 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002172 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2173 StackPtr.getValueType());
2174 else
2175 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2176
Chris Lattnerc91a4752006-06-26 22:48:35 +00002177 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
2178
2179 // On PPC64, promote integers to 64-bit values.
2180 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002181 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2182 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002183 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
2184 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002185
2186 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002187 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002188 if (Flags.isByVal()) {
2189 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002190 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002191 if (Size==1 || Size==2) {
2192 // Very small objects are passed right-justified.
2193 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002194 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002195 if (GPR_idx != NumGPRs) {
2196 SDOperand Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
2197 NULL, 0, VT);
2198 MemOpChains.push_back(Load.getValue(1));
2199 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2200 if (isMachoABI)
2201 ArgOffset += PtrByteSize;
2202 } else {
2203 SDOperand Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
2204 SDOperand AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
2205 SDOperand MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
2206 CallSeqStart.Val->getOperand(0),
2207 Flags, DAG, Size);
2208 // This must go outside the CALLSEQ_START..END.
2209 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2210 CallSeqStart.Val->getOperand(1));
2211 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
2212 Chain = CallSeqStart = NewCallSeqStart;
2213 ArgOffset += PtrByteSize;
2214 }
2215 continue;
2216 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002217 // Copy entire object into memory. There are cases where gcc-generated
2218 // code assumes it is there, even if it could be put entirely into
2219 // registers. (This is not what the doc says.)
2220 SDOperand MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
2221 CallSeqStart.Val->getOperand(0),
2222 Flags, DAG, Size);
2223 // This must go outside the CALLSEQ_START..END.
2224 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2225 CallSeqStart.Val->getOperand(1));
2226 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
2227 Chain = CallSeqStart = NewCallSeqStart;
2228 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002229 for (unsigned j=0; j<Size; j+=PtrByteSize) {
2230 SDOperand Const = DAG.getConstant(j, PtrOff.getValueType());
2231 SDOperand AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
2232 if (GPR_idx != NumGPRs) {
2233 SDOperand Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002234 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002235 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2236 if (isMachoABI)
2237 ArgOffset += PtrByteSize;
2238 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002239 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002240 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002241 }
2242 }
2243 continue;
2244 }
2245
Duncan Sands83ec4b62008-06-06 12:08:01 +00002246 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002247 default: assert(0 && "Unexpected ValueType for argument!");
2248 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002249 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002250 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002251 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002252 if (GPR_idx != NumGPRs) {
2253 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002254 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002255 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2256 isPPC64, isTailCall, false, MemOpChains,
2257 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002258 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002259 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002260 if (inMem || isMachoABI) {
2261 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002262 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002263 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2264
2265 ArgOffset += PtrByteSize;
2266 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002267 break;
2268 case MVT::f32:
2269 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002270 if (FPR_idx != NumFPRs) {
2271 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2272
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002273 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00002274 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002275 MemOpChains.push_back(Store);
2276
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002277 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002278 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00002279 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002280 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002281 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2282 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002283 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002284 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002285 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00002286 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00002287 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002288 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002289 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2290 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002291 }
2292 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002293 // If we have any FPRs remaining, we may also have GPRs remaining.
2294 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2295 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002296 if (isMachoABI) {
2297 if (GPR_idx != NumGPRs)
2298 ++GPR_idx;
2299 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2300 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2301 ++GPR_idx;
2302 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002303 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002304 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002305 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2306 isPPC64, isTailCall, false, MemOpChains,
2307 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002308 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002309 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002310 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002311 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002312 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002313 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002314 if (isPPC64)
2315 ArgOffset += 8;
2316 else
2317 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2318 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002319 break;
2320 case MVT::v4f32:
2321 case MVT::v4i32:
2322 case MVT::v8i16:
2323 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002324 if (isVarArg) {
2325 // These go aligned on the stack, or in the corresponding R registers
2326 // when within range. The Darwin PPC ABI doc claims they also go in
2327 // V registers; in fact gcc does this only for arguments that are
2328 // prototyped, not for those that match the ... We do it for all
2329 // arguments, seems to work.
2330 while (ArgOffset % 16 !=0) {
2331 ArgOffset += PtrByteSize;
2332 if (GPR_idx != NumGPRs)
2333 GPR_idx++;
2334 }
2335 // We could elide this store in the case where the object fits
2336 // entirely in R registers. Maybe later.
2337 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2338 DAG.getConstant(ArgOffset, PtrVT));
2339 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
2340 MemOpChains.push_back(Store);
2341 if (VR_idx != NumVRs) {
2342 SDOperand Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
2343 MemOpChains.push_back(Load.getValue(1));
2344 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2345 }
2346 ArgOffset += 16;
2347 for (unsigned i=0; i<16; i+=PtrByteSize) {
2348 if (GPR_idx == NumGPRs)
2349 break;
2350 SDOperand Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
2351 DAG.getConstant(i, PtrVT));
2352 SDOperand Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
2353 MemOpChains.push_back(Load.getValue(1));
2354 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2355 }
2356 break;
2357 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002358
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002359 // Non-varargs Altivec params generally go in registers, but have
2360 // stack space allocated at the end.
2361 if (VR_idx != NumVRs) {
2362 // Doesn't have GPR space allocated.
2363 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2364 } else if (nAltivecParamsAtEnd==0) {
2365 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002366 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2367 isPPC64, isTailCall, true, MemOpChains,
2368 TailCallArguments);
Dale Johannesen75092de2008-03-12 00:22:17 +00002369 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002370 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002371 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002372 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002373 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002374 // If all Altivec parameters fit in registers, as they usually do,
2375 // they get stack space following the non-Altivec parameters. We
2376 // don't track this here because nobody below needs it.
2377 // If there are more Altivec parameters than fit in registers emit
2378 // the stores here.
2379 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2380 unsigned j = 0;
2381 // Offset is aligned; skip 1st 12 params which go in V registers.
2382 ArgOffset = ((ArgOffset+15)/16)*16;
2383 ArgOffset += 12*16;
2384 for (unsigned i = 0; i != NumOps; ++i) {
2385 SDOperand Arg = Op.getOperand(5+2*i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002386 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002387 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2388 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2389 if (++j > NumVRs) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002390 SDOperand PtrOff;
2391 // We are emitting Altivec params in order.
2392 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2393 isPPC64, isTailCall, true, MemOpChains,
2394 TailCallArguments);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002395 ArgOffset += 16;
2396 }
2397 }
2398 }
2399 }
2400
Chris Lattner9a2a4972006-05-17 06:01:33 +00002401 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00002402 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2403 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002404
Chris Lattner9a2a4972006-05-17 06:01:33 +00002405 // Build a sequence of copy-to-reg nodes chained together with token chain
2406 // and flag operands which copy the outgoing args into the appropriate regs.
2407 SDOperand InFlag;
2408 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2409 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2410 InFlag);
2411 InFlag = Chain.getValue(1);
2412 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002413
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002414 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2415 if (isVarArg && isELF32_ABI) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00002416 SDOperand SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
2417 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002418 InFlag = Chain.getValue(1);
2419 }
2420
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002421 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2422 // might overwrite each other in case of tail call optimization.
2423 if (isTailCall) {
2424 SmallVector<SDOperand, 8> MemOpChains2;
2425 // Do not flag preceeding copytoreg stuff together with the following stuff.
2426 InFlag = SDOperand();
2427 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2428 MemOpChains2);
2429 if (!MemOpChains2.empty())
2430 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2431 &MemOpChains2[0], MemOpChains2.size());
2432
2433 // Store the return address to the appropriate stack slot.
2434 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2435 isPPC64, isMachoABI);
2436 }
2437
2438 // Emit callseq_end just before tailcall node.
2439 if (isTailCall) {
2440 SmallVector<SDOperand, 8> CallSeqOps;
2441 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2442 CallSeqOps.push_back(Chain);
2443 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes));
2444 CallSeqOps.push_back(DAG.getIntPtrConstant(0));
2445 if (InFlag.Val)
2446 CallSeqOps.push_back(InFlag);
2447 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2448 CallSeqOps.size());
2449 InFlag = Chain.getValue(1);
2450 }
2451
Duncan Sands83ec4b62008-06-06 12:08:01 +00002452 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002453 NodeTys.push_back(MVT::Other); // Returns a chain
2454 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2455
Chris Lattner79e490a2006-08-11 17:18:05 +00002456 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002457 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002458
2459 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2460 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2461 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002462 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2463 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2464 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002465 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2466 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2467 // If this is an absolute destination address, use the munged value.
2468 Callee = SDOperand(Dest, 0);
2469 else {
2470 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2471 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00002472 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
2473 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002474 InFlag = Chain.getValue(1);
2475
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002476 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002477 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002478 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2479 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002480 InFlag = Chain.getValue(1);
2481 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002482
2483 NodeTys.clear();
2484 NodeTys.push_back(MVT::Other);
2485 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002486 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002487 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002488 Callee.Val = 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002489 // Add CTR register as callee so a bctr can be emitted later.
2490 if (isTailCall)
2491 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002492 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002493
Chris Lattner4a45abf2006-06-10 01:14:28 +00002494 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002495 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002496 Ops.push_back(Chain);
2497 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002498 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002499 // If this is a tail call add stack pointer delta.
2500 if (isTailCall)
2501 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2502
Chris Lattner4a45abf2006-06-10 01:14:28 +00002503 // Add argument registers to the end of the list so that they are known live
2504 // into the call.
2505 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2506 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2507 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002508
2509 // When performing tail call optimization the callee pops its arguments off
2510 // the stack. Account for this here so these bytes can be pushed back on in
2511 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2512 int BytesCalleePops =
2513 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2514
Chris Lattner4a45abf2006-06-10 01:14:28 +00002515 if (InFlag.Val)
2516 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002517
2518 // Emit tail call.
2519 if (isTailCall) {
2520 assert(InFlag.Val &&
2521 "Flag must be set. Depend on flag being set in LowerRET");
2522 Chain = DAG.getNode(PPCISD::TAILCALL,
2523 Op.Val->getVTList(), &Ops[0], Ops.size());
2524 return SDOperand(Chain.Val, Op.ResNo);
2525 }
2526
Chris Lattner79e490a2006-08-11 17:18:05 +00002527 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002528 InFlag = Chain.getValue(1);
2529
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002530 Chain = DAG.getCALLSEQ_END(Chain,
2531 DAG.getConstant(NumBytes, PtrVT),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002532 DAG.getConstant(BytesCalleePops, PtrVT),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002533 InFlag);
2534 if (Op.Val->getValueType(0) != MVT::Other)
2535 InFlag = Chain.getValue(1);
2536
Dan Gohman7925ed02008-03-19 21:39:28 +00002537 SmallVector<SDOperand, 16> ResultVals;
2538 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002539 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2540 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman7925ed02008-03-19 21:39:28 +00002541 CCInfo.AnalyzeCallResult(Op.Val, RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002542
Dan Gohman7925ed02008-03-19 21:39:28 +00002543 // Copy all of the result registers out of their specified physreg.
2544 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2545 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002546 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002547 assert(VA.isRegLoc() && "Can only return in registers!");
2548 Chain = DAG.getCopyFromReg(Chain, VA.getLocReg(), VT, InFlag).getValue(1);
2549 ResultVals.push_back(Chain.getValue(0));
2550 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002551 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002552
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002553 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002554 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002555 return Chain;
2556
2557 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002558 ResultVals.push_back(Chain);
Duncan Sandsf9516202008-06-30 10:19:09 +00002559 SDOperand Res = DAG.getMergeValues(Op.Val->getVTList(), &ResultVals[0],
2560 ResultVals.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002561 return Res.getValue(Op.ResNo);
2562}
2563
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002564SDOperand PPCTargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG,
2565 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002566 SmallVector<CCValAssign, 16> RVLocs;
2567 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002568 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2569 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002570 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
2571
2572 // If this is the first return lowered for this function, add the regs to the
2573 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002574 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002575 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002576 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002577 }
2578
Chris Lattnercaddd442007-02-26 19:44:02 +00002579 SDOperand Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002580
2581 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2582 if (Chain.getOpcode() == PPCISD::TAILCALL) {
2583 SDOperand TailCall = Chain;
2584 SDOperand TargetAddress = TailCall.getOperand(1);
2585 SDOperand StackAdjustment = TailCall.getOperand(2);
2586
2587 assert(((TargetAddress.getOpcode() == ISD::Register &&
2588 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
2589 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
2590 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2591 isa<ConstantSDNode>(TargetAddress)) &&
2592 "Expecting an global address, external symbol, absolute value or register");
2593
2594 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2595 "Expecting a const value");
2596
2597 SmallVector<SDOperand,8> Operands;
2598 Operands.push_back(Chain.getOperand(0));
2599 Operands.push_back(TargetAddress);
2600 Operands.push_back(StackAdjustment);
2601 // Copy registers used by the call. Last operand is a flag so it is not
2602 // copied.
2603 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2604 Operands.push_back(Chain.getOperand(i));
2605 }
2606 return DAG.getNode(PPCISD::TC_RETURN, MVT::Other, &Operands[0],
2607 Operands.size());
2608 }
2609
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002610 SDOperand Flag;
2611
2612 // Copy the result values into the output registers.
2613 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2614 CCValAssign &VA = RVLocs[i];
2615 assert(VA.isRegLoc() && "Can only return in registers!");
2616 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2617 Flag = Chain.getValue(1);
2618 }
2619
2620 if (Flag.Val)
2621 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2622 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002623 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002624}
2625
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002626SDOperand PPCTargetLowering::LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002627 const PPCSubtarget &Subtarget) {
2628 // When we pop the dynamic allocation we need to restore the SP link.
2629
2630 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002631 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002632
2633 // Construct the stack pointer operand.
2634 bool IsPPC64 = Subtarget.isPPC64();
2635 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
2636 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
2637
2638 // Get the operands for the STACKRESTORE.
2639 SDOperand Chain = Op.getOperand(0);
2640 SDOperand SaveSP = Op.getOperand(1);
2641
2642 // Load the old link SP.
2643 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
2644
2645 // Restore the stack pointer.
2646 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2647
2648 // Store the old link SP.
2649 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2650}
2651
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002652
2653
2654SDOperand
2655PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002656 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002657 bool IsPPC64 = PPCSubTarget.isPPC64();
2658 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002659 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002660
2661 // Get current frame pointer save index. The users of this index will be
2662 // primarily DYNALLOC instructions.
2663 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2664 int RASI = FI->getReturnAddrSaveIndex();
2665
2666 // If the frame pointer save index hasn't been defined yet.
2667 if (!RASI) {
2668 // Find out what the fix offset of the frame pointer save area.
2669 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2670 // Allocate the frame index for frame pointer save area.
2671 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2672 // Save the result.
2673 FI->setReturnAddrSaveIndex(RASI);
2674 }
2675 return DAG.getFrameIndex(RASI, PtrVT);
2676}
2677
2678SDOperand
2679PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2680 MachineFunction &MF = DAG.getMachineFunction();
2681 bool IsPPC64 = PPCSubTarget.isPPC64();
2682 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002683 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002684
2685 // Get current frame pointer save index. The users of this index will be
2686 // primarily DYNALLOC instructions.
2687 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2688 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002689
Jim Laskey2f616bf2006-11-16 22:43:37 +00002690 // If the frame pointer save index hasn't been defined yet.
2691 if (!FPSI) {
2692 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002693 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2694
Jim Laskey2f616bf2006-11-16 22:43:37 +00002695 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002696 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002697 // Save the result.
2698 FI->setFramePointerSaveIndex(FPSI);
2699 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002700 return DAG.getFrameIndex(FPSI, PtrVT);
2701}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002702
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002703SDOperand PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
2704 SelectionDAG &DAG,
2705 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002706 // Get the inputs.
2707 SDOperand Chain = Op.getOperand(0);
2708 SDOperand Size = Op.getOperand(1);
2709
2710 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002711 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002712 // Negate the size.
2713 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
2714 DAG.getConstant(0, PtrVT), Size);
2715 // Construct a node for the frame pointer save index.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002716 SDOperand FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002717 // Build a DYNALLOC node.
2718 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
2719 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2720 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2721}
2722
Mon P Wang28873102008-06-25 08:15:39 +00002723SDOperand PPCTargetLowering::LowerAtomicLOAD_ADD(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002724 MVT VT = Op.Val->getValueType(0);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002725 SDOperand Chain = Op.getOperand(0);
2726 SDOperand Ptr = Op.getOperand(1);
2727 SDOperand Incr = Op.getOperand(2);
2728
2729 // Issue a "load and reserve".
Duncan Sands83ec4b62008-06-06 12:08:01 +00002730 std::vector<MVT> VTs;
Evan Cheng54fc97d2008-04-19 01:30:48 +00002731 VTs.push_back(VT);
2732 VTs.push_back(MVT::Other);
2733
2734 SDOperand Label = DAG.getConstant(PPCAtomicLabelIndex++, MVT::i32);
2735 SDOperand Ops[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002736 Chain, // Chain
2737 Ptr, // Ptr
2738 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002739 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002740 SDOperand Load = DAG.getNode(PPCISD::LARX, VTs, Ops, 3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002741 Chain = Load.getValue(1);
2742
2743 // Compute new value.
2744 SDOperand NewVal = DAG.getNode(ISD::ADD, VT, Load, Incr);
2745
2746 // Issue a "store and check".
2747 SDOperand Ops2[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002748 Chain, // Chain
2749 NewVal, // Value
2750 Ptr, // Ptr
2751 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002752 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002753 SDOperand Store = DAG.getNode(PPCISD::STCX, MVT::Other, Ops2, 4);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002754 SDOperand OutOps[] = { Load, Store };
Duncan Sands4bdcb612008-07-02 17:40:58 +00002755 return DAG.getMergeValues(OutOps, 2);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002756}
2757
Mon P Wang28873102008-06-25 08:15:39 +00002758SDOperand PPCTargetLowering::LowerAtomicCMP_SWAP(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002759 MVT VT = Op.Val->getValueType(0);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002760 SDOperand Chain = Op.getOperand(0);
2761 SDOperand Ptr = Op.getOperand(1);
2762 SDOperand NewVal = Op.getOperand(2);
2763 SDOperand OldVal = Op.getOperand(3);
2764
2765 // Issue a "load and reserve".
Duncan Sands83ec4b62008-06-06 12:08:01 +00002766 std::vector<MVT> VTs;
Evan Cheng54fc97d2008-04-19 01:30:48 +00002767 VTs.push_back(VT);
2768 VTs.push_back(MVT::Other);
2769
2770 SDOperand Label = DAG.getConstant(PPCAtomicLabelIndex++, MVT::i32);
2771 SDOperand Ops[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002772 Chain, // Chain
2773 Ptr, // Ptr
2774 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002775 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002776 SDOperand Load = DAG.getNode(PPCISD::LARX, VTs, Ops, 3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002777 Chain = Load.getValue(1);
2778
2779 // Compare and unreserve if not equal.
2780 SDOperand Ops2[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002781 Chain, // Chain
2782 OldVal, // Old value
2783 Load, // Value in memory
2784 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002785 };
2786 Chain = DAG.getNode(PPCISD::CMP_UNRESERVE, MVT::Other, Ops2, 4);
2787
2788 // Issue a "store and check".
2789 SDOperand Ops3[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002790 Chain, // Chain
2791 NewVal, // Value
2792 Ptr, // Ptr
2793 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002794 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002795 SDOperand Store = DAG.getNode(PPCISD::STCX, MVT::Other, Ops3, 4);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002796 SDOperand OutOps[] = { Load, Store };
Duncan Sands4bdcb612008-07-02 17:40:58 +00002797 return DAG.getMergeValues(OutOps, 2);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002798}
2799
2800SDOperand PPCTargetLowering::LowerAtomicSWAP(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002801 MVT VT = Op.Val->getValueType(0);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002802 SDOperand Chain = Op.getOperand(0);
2803 SDOperand Ptr = Op.getOperand(1);
2804 SDOperand NewVal = Op.getOperand(2);
2805
2806 // Issue a "load and reserve".
Duncan Sands83ec4b62008-06-06 12:08:01 +00002807 std::vector<MVT> VTs;
Evan Cheng54fc97d2008-04-19 01:30:48 +00002808 VTs.push_back(VT);
2809 VTs.push_back(MVT::Other);
2810
2811 SDOperand Label = DAG.getConstant(PPCAtomicLabelIndex++, MVT::i32);
2812 SDOperand Ops[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002813 Chain, // Chain
2814 Ptr, // Ptr
2815 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002816 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002817 SDOperand Load = DAG.getNode(PPCISD::LARX, VTs, Ops, 3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002818 Chain = Load.getValue(1);
2819
2820 // Issue a "store and check".
2821 SDOperand Ops2[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002822 Chain, // Chain
2823 NewVal, // Value
2824 Ptr, // Ptr
2825 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002826 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002827 SDOperand Store = DAG.getNode(PPCISD::STCX, MVT::Other, Ops2, 4);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002828 SDOperand OutOps[] = { Load, Store };
Duncan Sands4bdcb612008-07-02 17:40:58 +00002829 return DAG.getMergeValues(OutOps, 2);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002830}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002831
Chris Lattner1a635d62006-04-14 06:01:58 +00002832/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2833/// possible.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002834SDOperand PPCTargetLowering::LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002835 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002836 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2837 !Op.getOperand(2).getValueType().isFloatingPoint())
Chris Lattner1a635d62006-04-14 06:01:58 +00002838 return SDOperand();
2839
2840 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2841
2842 // Cannot handle SETEQ/SETNE.
2843 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
2844
Duncan Sands83ec4b62008-06-06 12:08:01 +00002845 MVT ResVT = Op.getValueType();
2846 MVT CmpVT = Op.getOperand(0).getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00002847 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2848 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2849
2850 // If the RHS of the comparison is a 0.0, we don't need to do the
2851 // subtraction at all.
2852 if (isFloatingPointZero(RHS))
2853 switch (CC) {
2854 default: break; // SETUO etc aren't handled by fsel.
2855 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002856 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002857 case ISD::SETLT:
2858 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2859 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002860 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002861 case ISD::SETGE:
2862 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2863 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2864 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2865 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002866 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002867 case ISD::SETGT:
2868 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2869 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002870 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002871 case ISD::SETLE:
2872 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2873 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2874 return DAG.getNode(PPCISD::FSEL, ResVT,
2875 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2876 }
2877
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002878 SDOperand Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002879 switch (CC) {
2880 default: break; // SETUO etc aren't handled by fsel.
2881 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002882 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002883 case ISD::SETLT:
2884 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2885 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2886 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2887 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2888 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002889 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002890 case ISD::SETGE:
2891 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2892 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2893 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2894 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2895 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002896 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002897 case ISD::SETGT:
2898 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2899 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2900 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2901 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2902 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002903 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002904 case ISD::SETLE:
2905 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2906 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2907 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2908 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2909 }
2910 return SDOperand();
2911}
2912
Chris Lattner1f873002007-11-28 18:44:47 +00002913// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002914SDOperand PPCTargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002915 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Chris Lattner1a635d62006-04-14 06:01:58 +00002916 SDOperand Src = Op.getOperand(0);
2917 if (Src.getValueType() == MVT::f32)
2918 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2919
2920 SDOperand Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002921 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002922 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2923 case MVT::i32:
2924 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2925 break;
2926 case MVT::i64:
2927 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2928 break;
2929 }
2930
2931 // Convert the FP value to an int value through memory.
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002932 SDOperand FIPtr = DAG.CreateStackTemporary(MVT::f64);
2933
2934 // Emit a store to the stack slot.
2935 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
2936
2937 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2938 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002939 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002940 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2941 DAG.getConstant(4, FIPtr.getValueType()));
2942 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002943}
2944
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002945SDOperand PPCTargetLowering::LowerFP_ROUND_INREG(SDOperand Op,
2946 SelectionDAG &DAG) {
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002947 assert(Op.getValueType() == MVT::ppcf128);
2948 SDNode *Node = Op.Val;
2949 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002950 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002951 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2952 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2953
2954 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2955 // of the long double, and puts FPSCR back the way it was. We do not
2956 // actually model FPSCR.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002957 std::vector<MVT> NodeTys;
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002958 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2959
2960 NodeTys.push_back(MVT::f64); // Return register
2961 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2962 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2963 MFFSreg = Result.getValue(0);
2964 InFlag = Result.getValue(1);
2965
2966 NodeTys.clear();
2967 NodeTys.push_back(MVT::Flag); // Returns a flag
2968 Ops[0] = DAG.getConstant(31, MVT::i32);
2969 Ops[1] = InFlag;
2970 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2971 InFlag = Result.getValue(0);
2972
2973 NodeTys.clear();
2974 NodeTys.push_back(MVT::Flag); // Returns a flag
2975 Ops[0] = DAG.getConstant(30, MVT::i32);
2976 Ops[1] = InFlag;
2977 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2978 InFlag = Result.getValue(0);
2979
2980 NodeTys.clear();
2981 NodeTys.push_back(MVT::f64); // result of add
2982 NodeTys.push_back(MVT::Flag); // Returns a flag
2983 Ops[0] = Lo;
2984 Ops[1] = Hi;
2985 Ops[2] = InFlag;
2986 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2987 FPreg = Result.getValue(0);
2988 InFlag = Result.getValue(1);
2989
2990 NodeTys.clear();
2991 NodeTys.push_back(MVT::f64);
2992 Ops[0] = DAG.getConstant(1, MVT::i32);
2993 Ops[1] = MFFSreg;
2994 Ops[2] = FPreg;
2995 Ops[3] = InFlag;
2996 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2997 FPreg = Result.getValue(0);
2998
2999 // We know the low half is about to be thrown away, so just use something
3000 // convenient.
3001 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
3002}
3003
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003004SDOperand PPCTargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman034f60e2008-03-11 01:59:03 +00003005 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
3006 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
3007 return SDOperand();
3008
Chris Lattner1a635d62006-04-14 06:01:58 +00003009 if (Op.getOperand(0).getValueType() == MVT::i64) {
3010 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
3011 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
3012 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00003013 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003014 return FP;
3015 }
3016
3017 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
3018 "Unhandled SINT_TO_FP type in custom expander!");
3019 // Since we only generate this in 64-bit mode, we can take advantage of
3020 // 64-bit registers. In particular, sign extend the input value into the
3021 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3022 // then lfd it and fcfid it.
3023 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3024 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003025 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner0d72a202006-07-28 16:45:47 +00003026 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003027
3028 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
3029 Op.getOperand(0));
3030
3031 // STD the extended value into the stack slot.
Dan Gohman36b5c132008-04-07 19:35:22 +00003032 MachineMemOperand MO(PseudoSourceValue::getFixedStack(),
3033 MachineMemOperand::MOStore, FrameIdx, 8, 8);
Chris Lattner1a635d62006-04-14 06:01:58 +00003034 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
3035 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00003036 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00003037 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00003038 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003039
3040 // FCFID it and return it.
3041 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
3042 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00003043 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003044 return FP;
3045}
3046
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003047SDOperand PPCTargetLowering::LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003048 /*
3049 The rounding mode is in bits 30:31 of FPSR, and has the following
3050 settings:
3051 00 Round to nearest
3052 01 Round to 0
3053 10 Round to +inf
3054 11 Round to -inf
3055
3056 FLT_ROUNDS, on the other hand, expects the following:
3057 -1 Undefined
3058 0 Round to 0
3059 1 Round to nearest
3060 2 Round to +inf
3061 3 Round to -inf
3062
3063 To perform the conversion, we do:
3064 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3065 */
3066
3067 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003068 MVT VT = Op.getValueType();
3069 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3070 std::vector<MVT> NodeTys;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003071 SDOperand MFFSreg, InFlag;
3072
3073 // Save FP Control Word to register
3074 NodeTys.push_back(MVT::f64); // return register
3075 NodeTys.push_back(MVT::Flag); // unused in this context
3076 SDOperand Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
3077
3078 // Save FP register to stack slot
3079 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
3080 SDOperand StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
3081 SDOperand Store = DAG.getStore(DAG.getEntryNode(), Chain,
3082 StackSlot, NULL, 0);
3083
3084 // Load FP Control Word from low 32 bits of stack slot.
3085 SDOperand Four = DAG.getConstant(4, PtrVT);
3086 SDOperand Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
3087 SDOperand CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
3088
3089 // Transform as necessary
3090 SDOperand CWD1 =
3091 DAG.getNode(ISD::AND, MVT::i32,
3092 CWD, DAG.getConstant(3, MVT::i32));
3093 SDOperand CWD2 =
3094 DAG.getNode(ISD::SRL, MVT::i32,
3095 DAG.getNode(ISD::AND, MVT::i32,
3096 DAG.getNode(ISD::XOR, MVT::i32,
3097 CWD, DAG.getConstant(3, MVT::i32)),
3098 DAG.getConstant(3, MVT::i32)),
3099 DAG.getConstant(1, MVT::i8));
3100
3101 SDOperand RetVal =
3102 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
3103
Duncan Sands83ec4b62008-06-06 12:08:01 +00003104 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003105 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
3106}
3107
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003108SDOperand PPCTargetLowering::LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003109 MVT VT = Op.getValueType();
3110 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003111 assert(Op.getNumOperands() == 3 &&
3112 VT == Op.getOperand(1).getValueType() &&
3113 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003114
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003115 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003116 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003117 SDOperand Lo = Op.getOperand(0);
3118 SDOperand Hi = Op.getOperand(1);
3119 SDOperand Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003120 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003121
Dan Gohman9ed06db2008-03-07 20:36:53 +00003122 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
3123 DAG.getConstant(BitWidth, AmtVT), Amt);
3124 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
3125 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
3126 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3127 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
3128 DAG.getConstant(-BitWidth, AmtVT));
3129 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
3130 SDOperand OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3131 SDOperand OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003132 SDOperand OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003133 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003134}
3135
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003136SDOperand PPCTargetLowering::LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003137 MVT VT = Op.getValueType();
3138 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003139 assert(Op.getNumOperands() == 3 &&
3140 VT == Op.getOperand(1).getValueType() &&
3141 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003142
Dan Gohman9ed06db2008-03-07 20:36:53 +00003143 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003144 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003145 SDOperand Lo = Op.getOperand(0);
3146 SDOperand Hi = Op.getOperand(1);
3147 SDOperand Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003148 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003149
Dan Gohman9ed06db2008-03-07 20:36:53 +00003150 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
3151 DAG.getConstant(BitWidth, AmtVT), Amt);
3152 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3153 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3154 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3155 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
3156 DAG.getConstant(-BitWidth, AmtVT));
3157 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
3158 SDOperand OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3159 SDOperand OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003160 SDOperand OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003161 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003162}
3163
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003164SDOperand PPCTargetLowering::LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003165 MVT VT = Op.getValueType();
3166 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003167 assert(Op.getNumOperands() == 3 &&
3168 VT == Op.getOperand(1).getValueType() &&
3169 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003170
Dan Gohman9ed06db2008-03-07 20:36:53 +00003171 // Expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003172 SDOperand Lo = Op.getOperand(0);
3173 SDOperand Hi = Op.getOperand(1);
3174 SDOperand Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003175 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003176
Dan Gohman9ed06db2008-03-07 20:36:53 +00003177 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
3178 DAG.getConstant(BitWidth, AmtVT), Amt);
3179 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3180 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3181 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3182 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
3183 DAG.getConstant(-BitWidth, AmtVT));
3184 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
3185 SDOperand OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
3186 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Chris Lattner1a635d62006-04-14 06:01:58 +00003187 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003188 SDOperand OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003189 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003190}
3191
3192//===----------------------------------------------------------------------===//
3193// Vector related lowering.
3194//
3195
Chris Lattnerac225ca2006-04-12 19:07:14 +00003196// If this is a vector of constants or undefs, get the bits. A bit in
3197// UndefBits is set if the corresponding element of the vector is an
3198// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3199// zero. Return true if this is not an array of constants, false if it is.
3200//
Chris Lattnerac225ca2006-04-12 19:07:14 +00003201static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3202 uint64_t UndefBits[2]) {
3203 // Start with zero'd results.
3204 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3205
Duncan Sands83ec4b62008-06-06 12:08:01 +00003206 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Chris Lattnerac225ca2006-04-12 19:07:14 +00003207 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
3208 SDOperand OpVal = BV->getOperand(i);
3209
3210 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00003211 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00003212
3213 uint64_t EltBits = 0;
3214 if (OpVal.getOpcode() == ISD::UNDEF) {
3215 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3216 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3217 continue;
3218 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
3219 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
3220 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3221 assert(CN->getValueType(0) == MVT::f32 &&
3222 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00003223 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00003224 } else {
3225 // Nonconstant element.
3226 return true;
3227 }
3228
3229 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3230 }
3231
3232 //printf("%llx %llx %llx %llx\n",
3233 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3234 return false;
3235}
Chris Lattneref819f82006-03-20 06:33:01 +00003236
Chris Lattnerb17f1672006-04-16 01:01:29 +00003237// If this is a splat (repetition) of a value across the whole vector, return
3238// the smallest size that splats it. For example, "0x01010101010101..." is a
3239// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3240// SplatSize = 1 byte.
3241static bool isConstantSplat(const uint64_t Bits128[2],
3242 const uint64_t Undef128[2],
3243 unsigned &SplatBits, unsigned &SplatUndef,
3244 unsigned &SplatSize) {
3245
3246 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3247 // the same as the lower 64-bits, ignoring undefs.
3248 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3249 return false; // Can't be a splat if two pieces don't match.
3250
3251 uint64_t Bits64 = Bits128[0] | Bits128[1];
3252 uint64_t Undef64 = Undef128[0] & Undef128[1];
3253
3254 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3255 // undefs.
3256 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3257 return false; // Can't be a splat if two pieces don't match.
3258
3259 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3260 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3261
3262 // If the top 16-bits are different than the lower 16-bits, ignoring
3263 // undefs, we have an i32 splat.
3264 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3265 SplatBits = Bits32;
3266 SplatUndef = Undef32;
3267 SplatSize = 4;
3268 return true;
3269 }
3270
3271 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3272 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3273
3274 // If the top 8-bits are different than the lower 8-bits, ignoring
3275 // undefs, we have an i16 splat.
3276 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3277 SplatBits = Bits16;
3278 SplatUndef = Undef16;
3279 SplatSize = 2;
3280 return true;
3281 }
3282
3283 // Otherwise, we have an 8-bit splat.
3284 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3285 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3286 SplatSize = 1;
3287 return true;
3288}
3289
Chris Lattner4a998b92006-04-17 06:00:21 +00003290/// BuildSplatI - Build a canonical splati of Val with an element size of
3291/// SplatSize. Cast the result to VT.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003292static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Chris Lattner4a998b92006-04-17 06:00:21 +00003293 SelectionDAG &DAG) {
3294 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003295
Duncan Sands83ec4b62008-06-06 12:08:01 +00003296 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003297 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3298 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003299
Duncan Sands83ec4b62008-06-06 12:08:01 +00003300 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Chris Lattner70fa4932006-12-01 01:45:39 +00003301
3302 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3303 if (Val == -1)
3304 SplatSize = 1;
3305
Duncan Sands83ec4b62008-06-06 12:08:01 +00003306 MVT CanonicalVT = VTys[SplatSize-1];
Chris Lattner4a998b92006-04-17 06:00:21 +00003307
3308 // Build a canonical splat for this value.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003309 SDOperand Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
Chris Lattnere2199452006-08-11 17:38:39 +00003310 SmallVector<SDOperand, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003311 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Chris Lattnere2199452006-08-11 17:38:39 +00003312 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
3313 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00003314 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003315}
3316
Chris Lattnere7c768e2006-04-18 03:24:30 +00003317/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003318/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00003319static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
3320 SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003321 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003322 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
3323 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003324 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3325}
3326
Chris Lattnere7c768e2006-04-18 03:24:30 +00003327/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3328/// specified intrinsic ID.
3329static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
3330 SDOperand Op2, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003331 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003332 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
3333 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3334 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3335}
3336
3337
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003338/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3339/// amount. The result has the specified value type.
3340static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003341 MVT VT, SelectionDAG &DAG) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003342 // Force LHS/RHS to be the right type.
3343 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
3344 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
3345
Chris Lattnere2199452006-08-11 17:38:39 +00003346 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003347 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00003348 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003349 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003350 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003351 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
3352}
3353
Chris Lattnerf1b47082006-04-14 05:19:18 +00003354// If this is a case we can't handle, return null and let the default
3355// expansion code take care of it. If we CAN select this case, and if it
3356// selects to a single instruction, return Op. Otherwise, if we can codegen
3357// this case more efficiently than a constant pool load, lower it to the
3358// sequence of ops that should be used.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003359SDOperand PPCTargetLowering::LowerBUILD_VECTOR(SDOperand Op,
3360 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003361 // If this is a vector of constants or undefs, get the bits. A bit in
3362 // UndefBits is set if the corresponding element of the vector is an
3363 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3364 // zero.
3365 uint64_t VectorBits[2];
3366 uint64_t UndefBits[2];
3367 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
3368 return SDOperand(); // Not a constant vector.
3369
Chris Lattnerb17f1672006-04-16 01:01:29 +00003370 // If this is a splat (repetition) of a value across the whole vector, return
3371 // the smallest size that splats it. For example, "0x01010101010101..." is a
3372 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3373 // SplatSize = 1 byte.
3374 unsigned SplatBits, SplatUndef, SplatSize;
3375 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3376 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3377
3378 // First, handle single instruction cases.
3379
3380 // All zeros?
3381 if (SplatBits == 0) {
3382 // Canonicalize all zero vectors to be v4i32.
3383 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3384 SDOperand Z = DAG.getConstant(0, MVT::i32);
3385 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
3386 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
3387 }
3388 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003389 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003390
3391 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3392 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00003393 if (SextVal >= -16 && SextVal <= 15)
3394 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003395
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003396
3397 // Two instruction sequences.
3398
Chris Lattner4a998b92006-04-17 06:00:21 +00003399 // If this value is in the range [-32,30] and is even, use:
3400 // tmp = VSPLTI[bhw], result = add tmp, tmp
3401 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Chris Lattner85e7ac02008-07-10 16:33:38 +00003402 SDOperand Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG);
3403 Res = DAG.getNode(ISD::ADD, Res.getValueType(), Res, Res);
3404 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3405
Chris Lattner4a998b92006-04-17 06:00:21 +00003406 }
Chris Lattner6876e662006-04-17 06:58:41 +00003407
3408 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3409 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3410 // for fneg/fabs.
3411 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3412 // Make -1 and vspltisw -1:
3413 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
3414
3415 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00003416 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3417 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003418
3419 // xor by OnesV to invert it.
3420 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
3421 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3422 }
3423
3424 // Check to see if this is a wide variety of vsplti*, binop self cases.
3425 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00003426 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00003427 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003428 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00003429 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003430
Owen Anderson718cb662007-09-07 04:06:50 +00003431 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00003432 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3433 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3434 int i = SplatCsts[idx];
3435
3436 // Figure out what shift amount will be used by altivec if shifted by i in
3437 // this splat size.
3438 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3439
3440 // vsplti + shl self.
3441 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003442 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003443 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3444 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3445 Intrinsic::ppc_altivec_vslw
3446 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003447 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3448 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003449 }
3450
3451 // vsplti + srl self.
3452 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003453 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003454 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3455 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3456 Intrinsic::ppc_altivec_vsrw
3457 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003458 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3459 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003460 }
3461
3462 // vsplti + sra self.
3463 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003464 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003465 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3466 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3467 Intrinsic::ppc_altivec_vsraw
3468 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003469 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3470 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003471 }
3472
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003473 // vsplti + rol self.
3474 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3475 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003476 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003477 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3478 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3479 Intrinsic::ppc_altivec_vrlw
3480 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003481 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3482 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003483 }
3484
3485 // t = vsplti c, result = vsldoi t, t, 1
3486 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
3487 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3488 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3489 }
3490 // t = vsplti c, result = vsldoi t, t, 2
3491 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
3492 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3493 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3494 }
3495 // t = vsplti c, result = vsldoi t, t, 3
3496 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
3497 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3498 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3499 }
Chris Lattner6876e662006-04-17 06:58:41 +00003500 }
3501
Chris Lattner6876e662006-04-17 06:58:41 +00003502 // Three instruction sequences.
3503
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003504 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3505 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003506 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3507 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003508 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003509 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003510 }
3511 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3512 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003513 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3514 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003515 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003516 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003517 }
3518 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003519
Chris Lattnerf1b47082006-04-14 05:19:18 +00003520 return SDOperand();
3521}
3522
Chris Lattner59138102006-04-17 05:28:54 +00003523/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3524/// the specified operations to build the shuffle.
3525static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
3526 SDOperand RHS, SelectionDAG &DAG) {
3527 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3528 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3529 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3530
3531 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003532 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003533 OP_VMRGHW,
3534 OP_VMRGLW,
3535 OP_VSPLTISW0,
3536 OP_VSPLTISW1,
3537 OP_VSPLTISW2,
3538 OP_VSPLTISW3,
3539 OP_VSLDOI4,
3540 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003541 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003542 };
3543
3544 if (OpNum == OP_COPY) {
3545 if (LHSID == (1*9+2)*9+3) return LHS;
3546 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3547 return RHS;
3548 }
3549
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003550 SDOperand OpLHS, OpRHS;
3551 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3552 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3553
Chris Lattner59138102006-04-17 05:28:54 +00003554 unsigned ShufIdxs[16];
3555 switch (OpNum) {
3556 default: assert(0 && "Unknown i32 permute!");
3557 case OP_VMRGHW:
3558 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3559 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3560 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3561 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3562 break;
3563 case OP_VMRGLW:
3564 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3565 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3566 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3567 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3568 break;
3569 case OP_VSPLTISW0:
3570 for (unsigned i = 0; i != 16; ++i)
3571 ShufIdxs[i] = (i&3)+0;
3572 break;
3573 case OP_VSPLTISW1:
3574 for (unsigned i = 0; i != 16; ++i)
3575 ShufIdxs[i] = (i&3)+4;
3576 break;
3577 case OP_VSPLTISW2:
3578 for (unsigned i = 0; i != 16; ++i)
3579 ShufIdxs[i] = (i&3)+8;
3580 break;
3581 case OP_VSPLTISW3:
3582 for (unsigned i = 0; i != 16; ++i)
3583 ShufIdxs[i] = (i&3)+12;
3584 break;
3585 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003586 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003587 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003588 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003589 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003590 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003591 }
Chris Lattnere2199452006-08-11 17:38:39 +00003592 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003593 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00003594 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00003595
3596 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003597 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003598}
3599
Chris Lattnerf1b47082006-04-14 05:19:18 +00003600/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3601/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3602/// return the code it can be lowered into. Worst case, it can always be
3603/// lowered into a vperm.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003604SDOperand PPCTargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op,
3605 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003606 SDOperand V1 = Op.getOperand(0);
3607 SDOperand V2 = Op.getOperand(1);
3608 SDOperand PermMask = Op.getOperand(2);
3609
3610 // Cases that are handled by instructions that take permute immediates
3611 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3612 // selected by the instruction selector.
3613 if (V2.getOpcode() == ISD::UNDEF) {
3614 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
3615 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
3616 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
3617 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
3618 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
3619 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
3620 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
3621 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
3622 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
3623 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
3624 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
3625 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
3626 return Op;
3627 }
3628 }
3629
3630 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3631 // and produce a fixed permutation. If any of these match, do not lower to
3632 // VPERM.
3633 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
3634 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
3635 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
3636 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
3637 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
3638 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
3639 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
3640 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
3641 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
3642 return Op;
3643
Chris Lattner59138102006-04-17 05:28:54 +00003644 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3645 // perfect shuffle table to emit an optimal matching sequence.
3646 unsigned PFIndexes[4];
3647 bool isFourElementShuffle = true;
3648 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3649 unsigned EltNo = 8; // Start out undef.
3650 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3651 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3652 continue; // Undef, ignore it.
3653
3654 unsigned ByteSource =
3655 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
3656 if ((ByteSource & 3) != j) {
3657 isFourElementShuffle = false;
3658 break;
3659 }
3660
3661 if (EltNo == 8) {
3662 EltNo = ByteSource/4;
3663 } else if (EltNo != ByteSource/4) {
3664 isFourElementShuffle = false;
3665 break;
3666 }
3667 }
3668 PFIndexes[i] = EltNo;
3669 }
3670
3671 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3672 // perfect shuffle vector to determine if it is cost effective to do this as
3673 // discrete instructions, or whether we should use a vperm.
3674 if (isFourElementShuffle) {
3675 // Compute the index in the perfect shuffle table.
3676 unsigned PFTableIndex =
3677 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3678
3679 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3680 unsigned Cost = (PFEntry >> 30);
3681
3682 // Determining when to avoid vperm is tricky. Many things affect the cost
3683 // of vperm, particularly how many times the perm mask needs to be computed.
3684 // For example, if the perm mask can be hoisted out of a loop or is already
3685 // used (perhaps because there are multiple permutes with the same shuffle
3686 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3687 // the loop requires an extra register.
3688 //
3689 // As a compromise, we only emit discrete instructions if the shuffle can be
3690 // generated in 3 or fewer operations. When we have loop information
3691 // available, if this block is within a loop, we should avoid using vperm
3692 // for 3-operation perms and use a constant pool load instead.
3693 if (Cost < 3)
3694 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3695 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003696
3697 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3698 // vector that will get spilled to the constant pool.
3699 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3700
3701 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3702 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003703 MVT EltVT = V1.getValueType().getVectorElementType();
3704 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003705
Chris Lattnere2199452006-08-11 17:38:39 +00003706 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003707 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003708 unsigned SrcElt;
3709 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3710 SrcElt = 0;
3711 else
3712 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003713
3714 for (unsigned j = 0; j != BytesPerElement; ++j)
3715 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3716 MVT::i8));
3717 }
3718
Chris Lattnere2199452006-08-11 17:38:39 +00003719 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
3720 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003721 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3722}
3723
Chris Lattner90564f22006-04-18 17:59:36 +00003724/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3725/// altivec comparison. If it is, return true and fill in Opc/isDot with
3726/// information about the intrinsic.
3727static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
3728 bool &isDot) {
3729 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
3730 CompareOpc = -1;
3731 isDot = false;
3732 switch (IntrinsicID) {
3733 default: return false;
3734 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003735 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3736 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3737 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3738 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3739 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3740 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3741 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3742 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3743 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3744 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3745 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3746 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3747 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3748
3749 // Normal Comparisons.
3750 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3751 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3752 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3753 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3754 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3755 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3756 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3757 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3758 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3759 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3760 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3761 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3762 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3763 }
Chris Lattner90564f22006-04-18 17:59:36 +00003764 return true;
3765}
3766
3767/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3768/// lower, do it, otherwise return null.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003769SDOperand PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op,
3770 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003771 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3772 // opcode number of the comparison.
3773 int CompareOpc;
3774 bool isDot;
3775 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
3776 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003777
Chris Lattner90564f22006-04-18 17:59:36 +00003778 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003779 if (!isDot) {
3780 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
3781 Op.getOperand(1), Op.getOperand(2),
3782 DAG.getConstant(CompareOpc, MVT::i32));
3783 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3784 }
3785
3786 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00003787 SDOperand Ops[] = {
3788 Op.getOperand(2), // LHS
3789 Op.getOperand(3), // RHS
3790 DAG.getConstant(CompareOpc, MVT::i32)
3791 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003792 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003793 VTs.push_back(Op.getOperand(2).getValueType());
3794 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003795 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003796
3797 // Now that we have the comparison, emit a copy from the CR to a GPR.
3798 // This is flagged to the above dot comparison.
3799 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
3800 DAG.getRegister(PPC::CR6, MVT::i32),
3801 CompNode.getValue(1));
3802
3803 // Unpack the result based on how the target uses it.
3804 unsigned BitNo; // Bit # of CR6.
3805 bool InvertBit; // Invert result?
3806 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
3807 default: // Can't happen, don't crash on invalid number though.
3808 case 0: // Return the value of the EQ bit of CR6.
3809 BitNo = 0; InvertBit = false;
3810 break;
3811 case 1: // Return the inverted value of the EQ bit of CR6.
3812 BitNo = 0; InvertBit = true;
3813 break;
3814 case 2: // Return the value of the LT bit of CR6.
3815 BitNo = 2; InvertBit = false;
3816 break;
3817 case 3: // Return the inverted value of the LT bit of CR6.
3818 BitNo = 2; InvertBit = true;
3819 break;
3820 }
3821
3822 // Shift the bit into the low position.
3823 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3824 DAG.getConstant(8-(3-BitNo), MVT::i32));
3825 // Isolate the bit.
3826 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3827 DAG.getConstant(1, MVT::i32));
3828
3829 // If we are supposed to, toggle the bit.
3830 if (InvertBit)
3831 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3832 DAG.getConstant(1, MVT::i32));
3833 return Flags;
3834}
3835
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003836SDOperand PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op,
3837 SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003838 // Create a stack slot that is 16-byte aligned.
3839 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3840 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003841 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner0d72a202006-07-28 16:45:47 +00003842 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003843
3844 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00003845 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003846 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003847 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003848 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003849}
3850
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003851SDOperand PPCTargetLowering::LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003852 if (Op.getValueType() == MVT::v4i32) {
3853 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3854
3855 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3856 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
3857
3858 SDOperand RHSSwap = // = vrlw RHS, 16
3859 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3860
3861 // Shrinkify inputs to v8i16.
3862 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3863 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3864 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3865
3866 // Low parts multiplied together, generating 32-bit results (we ignore the
3867 // top parts).
3868 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
3869 LHS, RHS, DAG, MVT::v4i32);
3870
3871 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
3872 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3873 // Shift the high parts up 16 bits.
3874 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3875 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3876 } else if (Op.getValueType() == MVT::v8i16) {
3877 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3878
Chris Lattnercea2aa72006-04-18 04:28:57 +00003879 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003880
Chris Lattnercea2aa72006-04-18 04:28:57 +00003881 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3882 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003883 } else if (Op.getValueType() == MVT::v16i8) {
3884 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3885
3886 // Multiply the even 8-bit parts, producing 16-bit sums.
3887 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
3888 LHS, RHS, DAG, MVT::v8i16);
3889 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3890
3891 // Multiply the odd 8-bit parts, producing 16-bit sums.
3892 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
3893 LHS, RHS, DAG, MVT::v8i16);
3894 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3895
3896 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00003897 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003898 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003899 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3900 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003901 }
Chris Lattner19a81522006-04-18 03:57:35 +00003902 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003903 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003904 } else {
3905 assert(0 && "Unknown mul to lower!");
3906 abort();
3907 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003908}
3909
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003910/// LowerOperation - Provide custom lowering hooks for some operations.
3911///
Nate Begeman21e463b2005-10-16 05:39:50 +00003912SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003913 switch (Op.getOpcode()) {
3914 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003915 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3916 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003917 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003918 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003919 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003920 case ISD::VASTART:
3921 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3922 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3923
3924 case ISD::VAARG:
3925 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3926 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3927
Chris Lattneref957102006-06-21 00:34:03 +00003928 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003929 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3930 VarArgsStackOffset, VarArgsNumGPR,
3931 VarArgsNumFPR, PPCSubTarget);
3932
Dan Gohman7925ed02008-03-19 21:39:28 +00003933 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3934 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003935 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003936 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003937 case ISD::DYNAMIC_STACKALLOC:
3938 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003939
Mon P Wang28873102008-06-25 08:15:39 +00003940 case ISD::ATOMIC_LOAD_ADD: return LowerAtomicLOAD_ADD(Op, DAG);
3941 case ISD::ATOMIC_CMP_SWAP: return LowerAtomicCMP_SWAP(Op, DAG);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003942 case ISD::ATOMIC_SWAP: return LowerAtomicSWAP(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003943
Chris Lattner1a635d62006-04-14 06:01:58 +00003944 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3945 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3946 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003947 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003948 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003949
Chris Lattner1a635d62006-04-14 06:01:58 +00003950 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003951 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3952 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3953 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003954
Chris Lattner1a635d62006-04-14 06:01:58 +00003955 // Vector-related lowering.
3956 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3957 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3958 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3959 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003960 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003961
Chris Lattner3fc027d2007-12-08 06:59:59 +00003962 // Frame & Return address.
3963 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003964 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003965 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003966 return SDOperand();
3967}
3968
Duncan Sands126d9072008-07-04 11:47:58 +00003969SDNode *PPCTargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattner1f873002007-11-28 18:44:47 +00003970 switch (N->getOpcode()) {
3971 default: assert(0 && "Wasn't expecting to be able to lower this!");
3972 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(SDOperand(N, 0), DAG).Val;
3973 }
3974}
3975
3976
Chris Lattner1a635d62006-04-14 06:01:58 +00003977//===----------------------------------------------------------------------===//
3978// Other Lowering Code
3979//===----------------------------------------------------------------------===//
3980
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003981MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003982PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
3983 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003984 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00003985 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
3986 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00003987 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00003988 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3989 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003990 "Unexpected instr type to insert");
3991
3992 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3993 // control-flow pattern. The incoming instruction knows the destination vreg
3994 // to set, the condition code register to branch on, the true/false values to
3995 // select between, and a branch opcode to use.
3996 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003997 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003998 ++It;
3999
4000 // thisMBB:
4001 // ...
4002 // TrueVal = ...
4003 // cmpTY ccX, r1, r2
4004 // bCC copy1MBB
4005 // fallthrough --> copy0MBB
4006 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004007 MachineFunction *F = BB->getParent();
4008 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4009 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004010 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00004011 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00004012 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004013 F->insert(It, copy0MBB);
4014 F->insert(It, sinkMBB);
Dan Gohman0011dc42008-06-21 20:21:19 +00004015 // Update machine-CFG edges by transferring all successors of the current
Nate Begemanf15485a2006-03-27 01:32:24 +00004016 // block to the new block which will contain the Phi node for the select.
Dan Gohman0011dc42008-06-21 20:21:19 +00004017 sinkMBB->transferSuccessors(BB);
4018 // Next, add the true and fallthrough blocks as its successors.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004019 BB->addSuccessor(copy0MBB);
4020 BB->addSuccessor(sinkMBB);
4021
4022 // copy0MBB:
4023 // %FalseValue = ...
4024 // # fallthrough to sinkMBB
4025 BB = copy0MBB;
4026
4027 // Update machine-CFG edges
4028 BB->addSuccessor(sinkMBB);
4029
4030 // sinkMBB:
4031 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4032 // ...
4033 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00004034 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004035 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4036 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4037
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004038 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004039 return BB;
4040}
4041
Chris Lattner1a635d62006-04-14 06:01:58 +00004042//===----------------------------------------------------------------------===//
4043// Target Optimization Hooks
4044//===----------------------------------------------------------------------===//
4045
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004046SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
4047 DAGCombinerInfo &DCI) const {
4048 TargetMachine &TM = getTargetMachine();
4049 SelectionDAG &DAG = DCI.DAG;
4050 switch (N->getOpcode()) {
4051 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004052 case PPCISD::SHL:
4053 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4054 if (C->getValue() == 0) // 0 << V -> 0.
4055 return N->getOperand(0);
4056 }
4057 break;
4058 case PPCISD::SRL:
4059 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4060 if (C->getValue() == 0) // 0 >>u V -> 0.
4061 return N->getOperand(0);
4062 }
4063 break;
4064 case PPCISD::SRA:
4065 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4066 if (C->getValue() == 0 || // 0 >>s V -> 0.
4067 C->isAllOnesValue()) // -1 >>s V -> -1.
4068 return N->getOperand(0);
4069 }
4070 break;
4071
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004072 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004073 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004074 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4075 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4076 // We allow the src/dst to be either f32/f64, but the intermediate
4077 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004078 if (N->getOperand(0).getValueType() == MVT::i64 &&
4079 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004080 SDOperand Val = N->getOperand(0).getOperand(0);
4081 if (Val.getValueType() == MVT::f32) {
4082 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
4083 DCI.AddToWorklist(Val.Val);
4084 }
4085
4086 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004087 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004088 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004089 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004090 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004091 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
4092 DAG.getIntPtrConstant(0));
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004093 DCI.AddToWorklist(Val.Val);
4094 }
4095 return Val;
4096 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4097 // If the intermediate type is i32, we can avoid the load/store here
4098 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004099 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004100 }
4101 }
4102 break;
Chris Lattner51269842006-03-01 05:50:56 +00004103 case ISD::STORE:
4104 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4105 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004106 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004107 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004108 N->getOperand(1).getValueType() == MVT::i32 &&
4109 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattner51269842006-03-01 05:50:56 +00004110 SDOperand Val = N->getOperand(1).getOperand(0);
4111 if (Val.getValueType() == MVT::f32) {
4112 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
4113 DCI.AddToWorklist(Val.Val);
4114 }
4115 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
4116 DCI.AddToWorklist(Val.Val);
4117
4118 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
4119 N->getOperand(2), N->getOperand(3));
4120 DCI.AddToWorklist(Val.Val);
4121 return Val;
4122 }
Chris Lattnerd9989382006-07-10 20:56:58 +00004123
4124 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4125 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
4126 N->getOperand(1).Val->hasOneUse() &&
4127 (N->getOperand(1).getValueType() == MVT::i32 ||
4128 N->getOperand(1).getValueType() == MVT::i16)) {
4129 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
4130 // Do an any-extend to 32-bits if this is a half-word input.
4131 if (BSwapOp.getValueType() == MVT::i16)
4132 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
4133
4134 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
4135 N->getOperand(2), N->getOperand(3),
4136 DAG.getValueType(N->getOperand(1).getValueType()));
4137 }
4138 break;
4139 case ISD::BSWAP:
4140 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00004141 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004142 N->getOperand(0).hasOneUse() &&
4143 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
4144 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004145 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004146 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004147 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004148 VTs.push_back(MVT::i32);
4149 VTs.push_back(MVT::Other);
Dan Gohman69de1932008-02-06 22:27:42 +00004150 SDOperand MO = DAG.getMemOperand(LD->getMemOperand());
Chris Lattner79e490a2006-08-11 17:18:05 +00004151 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004152 LD->getChain(), // Chain
4153 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004154 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004155 DAG.getValueType(N->getValueType(0)) // VT
4156 };
4157 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004158
4159 // If this is an i16 load, insert the truncate.
4160 SDOperand ResVal = BSLoad;
4161 if (N->getValueType(0) == MVT::i16)
4162 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
4163
4164 // First, combine the bswap away. This makes the value produced by the
4165 // load dead.
4166 DCI.CombineTo(N, ResVal);
4167
4168 // Next, combine the load away, we give it a bogus result value but a real
4169 // chain result. The result value is dead because the bswap is dead.
4170 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
4171
4172 // Return N so it doesn't get rechecked!
4173 return SDOperand(N, 0);
4174 }
4175
Chris Lattner51269842006-03-01 05:50:56 +00004176 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004177 case PPCISD::VCMP: {
4178 // If a VCMPo node already exists with exactly the same operands as this
4179 // node, use its result instead of this node (VCMPo computes both a CR6 and
4180 // a normal output).
4181 //
4182 if (!N->getOperand(0).hasOneUse() &&
4183 !N->getOperand(1).hasOneUse() &&
4184 !N->getOperand(2).hasOneUse()) {
4185
4186 // Scan all of the users of the LHS, looking for VCMPo's that match.
4187 SDNode *VCMPoNode = 0;
4188
4189 SDNode *LHSN = N->getOperand(0).Val;
4190 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4191 UI != E; ++UI)
Roman Levensteindc1adac2008-04-07 10:06:32 +00004192 if ((*UI).getUser()->getOpcode() == PPCISD::VCMPo &&
4193 (*UI).getUser()->getOperand(1) == N->getOperand(1) &&
4194 (*UI).getUser()->getOperand(2) == N->getOperand(2) &&
4195 (*UI).getUser()->getOperand(0) == N->getOperand(0)) {
4196 VCMPoNode = UI->getUser();
Chris Lattner4468c222006-03-31 06:02:07 +00004197 break;
4198 }
4199
Chris Lattner00901202006-04-18 18:28:22 +00004200 // If there is no VCMPo node, or if the flag value has a single use, don't
4201 // transform this.
4202 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4203 break;
4204
4205 // Look at the (necessarily single) use of the flag value. If it has a
4206 // chain, this transformation is more complex. Note that multiple things
4207 // could use the value result, which we should ignore.
4208 SDNode *FlagUser = 0;
4209 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4210 FlagUser == 0; ++UI) {
4211 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Roman Levensteindc1adac2008-04-07 10:06:32 +00004212 SDNode *User = UI->getUser();
Chris Lattner00901202006-04-18 18:28:22 +00004213 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
4214 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
4215 FlagUser = User;
4216 break;
4217 }
4218 }
4219 }
4220
4221 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4222 // give up for right now.
4223 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00004224 return SDOperand(VCMPoNode, 0);
4225 }
4226 break;
4227 }
Chris Lattner90564f22006-04-18 17:59:36 +00004228 case ISD::BR_CC: {
4229 // If this is a branch on an altivec predicate comparison, lower this so
4230 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4231 // lowering is done pre-legalize, because the legalizer lowers the predicate
4232 // compare down to code that is difficult to reassemble.
4233 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
4234 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
4235 int CompareOpc;
4236 bool isDot;
4237
4238 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4239 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4240 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4241 assert(isDot && "Can't compare against a vector result!");
4242
4243 // If this is a comparison against something other than 0/1, then we know
4244 // that the condition is never/always true.
4245 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
4246 if (Val != 0 && Val != 1) {
4247 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4248 return N->getOperand(0);
4249 // Always !=, turn it into an unconditional branch.
4250 return DAG.getNode(ISD::BR, MVT::Other,
4251 N->getOperand(0), N->getOperand(4));
4252 }
4253
4254 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4255
4256 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004257 std::vector<MVT> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00004258 SDOperand Ops[] = {
4259 LHS.getOperand(2), // LHS of compare
4260 LHS.getOperand(3), // RHS of compare
4261 DAG.getConstant(CompareOpc, MVT::i32)
4262 };
Chris Lattner90564f22006-04-18 17:59:36 +00004263 VTs.push_back(LHS.getOperand(2).getValueType());
4264 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00004265 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00004266
4267 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004268 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00004269 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
4270 default: // Can't happen, don't crash on invalid number though.
4271 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004272 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004273 break;
4274 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004275 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004276 break;
4277 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004278 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004279 break;
4280 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004281 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004282 break;
4283 }
4284
4285 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004286 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004287 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004288 N->getOperand(4), CompNode.getValue(1));
4289 }
4290 break;
4291 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004292 }
4293
4294 return SDOperand();
4295}
4296
Chris Lattner1a635d62006-04-14 06:01:58 +00004297//===----------------------------------------------------------------------===//
4298// Inline Assembly Support
4299//===----------------------------------------------------------------------===//
4300
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004301void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004302 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004303 APInt &KnownZero,
4304 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004305 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004306 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004307 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004308 switch (Op.getOpcode()) {
4309 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004310 case PPCISD::LBRX: {
4311 // lhbrx is known to have the top bits cleared out.
4312 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4313 KnownZero = 0xFFFF0000;
4314 break;
4315 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004316 case ISD::INTRINSIC_WO_CHAIN: {
4317 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
4318 default: break;
4319 case Intrinsic::ppc_altivec_vcmpbfp_p:
4320 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4321 case Intrinsic::ppc_altivec_vcmpequb_p:
4322 case Intrinsic::ppc_altivec_vcmpequh_p:
4323 case Intrinsic::ppc_altivec_vcmpequw_p:
4324 case Intrinsic::ppc_altivec_vcmpgefp_p:
4325 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4326 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4327 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4328 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4329 case Intrinsic::ppc_altivec_vcmpgtub_p:
4330 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4331 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4332 KnownZero = ~1U; // All bits but the low one are known to be zero.
4333 break;
4334 }
4335 }
4336 }
4337}
4338
4339
Chris Lattner4234f572007-03-25 02:14:49 +00004340/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004341/// constraint it is for this target.
4342PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004343PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4344 if (Constraint.size() == 1) {
4345 switch (Constraint[0]) {
4346 default: break;
4347 case 'b':
4348 case 'r':
4349 case 'f':
4350 case 'v':
4351 case 'y':
4352 return C_RegisterClass;
4353 }
4354 }
4355 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004356}
4357
Chris Lattner331d1bc2006-11-02 01:44:04 +00004358std::pair<unsigned, const TargetRegisterClass*>
4359PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004360 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004361 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004362 // GCC RS6000 Constraint Letters
4363 switch (Constraint[0]) {
4364 case 'b': // R1-R31
4365 case 'r': // R0-R31
4366 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4367 return std::make_pair(0U, PPC::G8RCRegisterClass);
4368 return std::make_pair(0U, PPC::GPRCRegisterClass);
4369 case 'f':
4370 if (VT == MVT::f32)
4371 return std::make_pair(0U, PPC::F4RCRegisterClass);
4372 else if (VT == MVT::f64)
4373 return std::make_pair(0U, PPC::F8RCRegisterClass);
4374 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00004375 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004376 return std::make_pair(0U, PPC::VRRCRegisterClass);
4377 case 'y': // crrc
4378 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004379 }
4380 }
4381
Chris Lattner331d1bc2006-11-02 01:44:04 +00004382 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004383}
Chris Lattner763317d2006-02-07 00:47:13 +00004384
Chris Lattner331d1bc2006-11-02 01:44:04 +00004385
Chris Lattner48884cd2007-08-25 00:47:38 +00004386/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4387/// vector. If it is invalid, don't add anything to Ops.
4388void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
4389 std::vector<SDOperand>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004390 SelectionDAG &DAG) const {
Chris Lattner48884cd2007-08-25 00:47:38 +00004391 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004392 switch (Letter) {
4393 default: break;
4394 case 'I':
4395 case 'J':
4396 case 'K':
4397 case 'L':
4398 case 'M':
4399 case 'N':
4400 case 'O':
4401 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004402 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004403 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004404 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004405 switch (Letter) {
4406 default: assert(0 && "Unknown constraint letter!");
4407 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004408 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004409 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004410 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004411 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4412 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004413 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004414 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004415 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004416 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004417 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004418 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004419 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004420 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004421 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004422 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004423 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004424 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004425 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004426 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004427 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004428 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004429 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004430 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004431 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004432 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004433 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004434 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004435 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004436 }
4437 break;
4438 }
4439 }
4440
Chris Lattner48884cd2007-08-25 00:47:38 +00004441 if (Result.Val) {
4442 Ops.push_back(Result);
4443 return;
4444 }
4445
Chris Lattner763317d2006-02-07 00:47:13 +00004446 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00004447 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004448}
Evan Chengc4c62572006-03-13 23:20:37 +00004449
Chris Lattnerc9addb72007-03-30 23:15:24 +00004450// isLegalAddressingMode - Return true if the addressing mode represented
4451// by AM is legal for this target, for a load/store of the specified type.
4452bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4453 const Type *Ty) const {
4454 // FIXME: PPC does not allow r+i addressing modes for vectors!
4455
4456 // PPC allows a sign-extended 16-bit immediate field.
4457 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4458 return false;
4459
4460 // No global is ever allowed as a base.
4461 if (AM.BaseGV)
4462 return false;
4463
4464 // PPC only support r+r,
4465 switch (AM.Scale) {
4466 case 0: // "r+i" or just "i", depending on HasBaseReg.
4467 break;
4468 case 1:
4469 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4470 return false;
4471 // Otherwise we have r+r or r+i.
4472 break;
4473 case 2:
4474 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4475 return false;
4476 // Allow 2*r as r+r.
4477 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004478 default:
4479 // No other scales are supported.
4480 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004481 }
4482
4483 return true;
4484}
4485
Evan Chengc4c62572006-03-13 23:20:37 +00004486/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004487/// as the offset of the target addressing mode for load / store of the
4488/// given type.
4489bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004490 // PPC allows a sign-extended 16-bit immediate field.
4491 return (V > -(1 << 16) && V < (1 << 16)-1);
4492}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004493
4494bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004495 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004496}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004497
Chris Lattner3fc027d2007-12-08 06:59:59 +00004498SDOperand PPCTargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4499 // Depths > 0 not supported yet!
4500 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4501 return SDOperand();
4502
4503 MachineFunction &MF = DAG.getMachineFunction();
4504 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004505
Chris Lattner3fc027d2007-12-08 06:59:59 +00004506 // Just load the return address off the stack.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004507 SDOperand RetAddrFI = getReturnAddrFrameIndex(DAG);
4508
4509 // Make sure the function really does not optimize away the store of the RA
4510 // to the stack.
4511 FuncInfo->setLRStoreRequired();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004512 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4513}
4514
4515SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004516 // Depths > 0 not supported yet!
4517 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4518 return SDOperand();
4519
Duncan Sands83ec4b62008-06-06 12:08:01 +00004520 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004521 bool isPPC64 = PtrVT == MVT::i64;
4522
4523 MachineFunction &MF = DAG.getMachineFunction();
4524 MachineFrameInfo *MFI = MF.getFrameInfo();
4525 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4526 && MFI->getStackSize();
4527
4528 if (isPPC64)
4529 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004530 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004531 else
4532 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4533 MVT::i32);
4534}