blob: 12da38fa21a0c860e80dc300a0f340f2436c7697 [file] [log] [blame]
Evan Chengb1290a62008-10-02 18:29:27 +00001//===------ RegAllocPBQP.cpp ---- PBQP Register Allocator -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Misha Brukman2a835f92009-01-08 15:50:22 +00009//
Evan Chengb1290a62008-10-02 18:29:27 +000010// This file contains a Partitioned Boolean Quadratic Programming (PBQP) based
11// register allocator for LLVM. This allocator works by constructing a PBQP
12// problem representing the register allocation problem under consideration,
13// solving this using a PBQP solver, and mapping the solution back to a
14// register assignment. If any variables are selected for spilling then spill
Misha Brukman2a835f92009-01-08 15:50:22 +000015// code is inserted and the process repeated.
Evan Chengb1290a62008-10-02 18:29:27 +000016//
17// The PBQP solver (pbqp.c) provided for this allocator uses a heuristic tuned
18// for register allocation. For more information on PBQP for register
Misha Brukmance07e992009-01-08 16:40:25 +000019// allocation, see the following papers:
Evan Chengb1290a62008-10-02 18:29:27 +000020//
21// (1) Hames, L. and Scholz, B. 2006. Nearly optimal register allocation with
22// PBQP. In Proceedings of the 7th Joint Modular Languages Conference
23// (JMLC'06). LNCS, vol. 4228. Springer, New York, NY, USA. 346-361.
24//
25// (2) Scholz, B., Eckstein, E. 2002. Register allocation for irregular
26// architectures. In Proceedings of the Joint Conference on Languages,
27// Compilers and Tools for Embedded Systems (LCTES'02), ACM Press, New York,
28// NY, USA, 139-148.
Misha Brukman2a835f92009-01-08 15:50:22 +000029//
Evan Chengb1290a62008-10-02 18:29:27 +000030//===----------------------------------------------------------------------===//
31
Evan Chengb1290a62008-10-02 18:29:27 +000032#define DEBUG_TYPE "regalloc"
33
Lang Hames6699fb22009-08-06 23:32:48 +000034#include "PBQP/HeuristicSolver.h"
35#include "PBQP/SimpleGraph.h"
36#include "PBQP/Heuristics/Briggs.h"
Evan Chengb1290a62008-10-02 18:29:27 +000037#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000038#include "VirtRegRewriter.h"
Evan Chengb1290a62008-10-02 18:29:27 +000039#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Lang Hames27601ef2008-11-16 12:12:54 +000040#include "llvm/CodeGen/LiveStackAnalysis.h"
Misha Brukman2a835f92009-01-08 15:50:22 +000041#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chengb1290a62008-10-02 18:29:27 +000042#include "llvm/CodeGen/MachineLoopInfo.h"
Misha Brukman2a835f92009-01-08 15:50:22 +000043#include "llvm/CodeGen/MachineRegisterInfo.h"
44#include "llvm/CodeGen/RegAllocRegistry.h"
45#include "llvm/CodeGen/RegisterCoalescer.h"
Evan Chengb1290a62008-10-02 18:29:27 +000046#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000047#include "llvm/Support/raw_ostream.h"
Misha Brukman2a835f92009-01-08 15:50:22 +000048#include "llvm/Target/TargetInstrInfo.h"
49#include "llvm/Target/TargetMachine.h"
50#include <limits>
Evan Chengb1290a62008-10-02 18:29:27 +000051#include <map>
Misha Brukman2a835f92009-01-08 15:50:22 +000052#include <memory>
Evan Chengb1290a62008-10-02 18:29:27 +000053#include <set>
54#include <vector>
Evan Chengb1290a62008-10-02 18:29:27 +000055
56using namespace llvm;
57
58static RegisterRegAlloc
Lang Hames6699fb22009-08-06 23:32:48 +000059registerPBQPRepAlloc("pbqp", "PBQP register allocator.",
60 llvm::createPBQPRegisterAllocator);
Evan Chengb1290a62008-10-02 18:29:27 +000061
Lang Hames8481e3b2009-08-19 01:36:14 +000062static cl::opt<bool>
63pbqpCoalescing("pbqp-coalescing",
64 cl::desc("Attempt coalescing during PBQP register allocation."),
65 cl::init(false), cl::Hidden);
66
Evan Chengb1290a62008-10-02 18:29:27 +000067namespace {
68
Lang Hames6699fb22009-08-06 23:32:48 +000069 ///
70 /// PBQP based allocators solve the register allocation problem by mapping
71 /// register allocation problems to Partitioned Boolean Quadratic
72 /// Programming problems.
Evan Chengb1290a62008-10-02 18:29:27 +000073 class VISIBILITY_HIDDEN PBQPRegAlloc : public MachineFunctionPass {
74 public:
75
76 static char ID;
Lang Hames6699fb22009-08-06 23:32:48 +000077
78 /// Construct a PBQP register allocator.
Dan Gohman1b2d0b82009-08-11 15:15:10 +000079 PBQPRegAlloc() : MachineFunctionPass(&ID) {}
Evan Chengb1290a62008-10-02 18:29:27 +000080
Lang Hames6699fb22009-08-06 23:32:48 +000081 /// Return the pass name.
Dan Gohman00b0a242009-08-11 15:35:57 +000082 virtual const char* getPassName() const {
Evan Chengb1290a62008-10-02 18:29:27 +000083 return "PBQP Register Allocator";
84 }
85
Lang Hames6699fb22009-08-06 23:32:48 +000086 /// PBQP analysis usage.
87 virtual void getAnalysisUsage(AnalysisUsage &au) const {
88 au.addRequired<LiveIntervals>();
89 //au.addRequiredID(SplitCriticalEdgesID);
Lang Hamesf7c553e2009-08-12 21:04:53 +000090 au.addRequired<RegisterCoalescer>();
Lang Hames6699fb22009-08-06 23:32:48 +000091 au.addRequired<LiveStacks>();
92 au.addPreserved<LiveStacks>();
93 au.addRequired<MachineLoopInfo>();
94 au.addPreserved<MachineLoopInfo>();
95 au.addRequired<VirtRegMap>();
96 MachineFunctionPass::getAnalysisUsage(au);
Evan Chengb1290a62008-10-02 18:29:27 +000097 }
98
Lang Hames6699fb22009-08-06 23:32:48 +000099 /// Perform register allocation
Evan Chengb1290a62008-10-02 18:29:27 +0000100 virtual bool runOnMachineFunction(MachineFunction &MF);
101
102 private:
103 typedef std::map<const LiveInterval*, unsigned> LI2NodeMap;
104 typedef std::vector<const LiveInterval*> Node2LIMap;
105 typedef std::vector<unsigned> AllowedSet;
106 typedef std::vector<AllowedSet> AllowedSetMap;
Lang Hames27601ef2008-11-16 12:12:54 +0000107 typedef std::set<unsigned> RegSet;
108 typedef std::pair<unsigned, unsigned> RegPair;
Lang Hames6699fb22009-08-06 23:32:48 +0000109 typedef std::map<RegPair, PBQP::PBQPNum> CoalesceMap;
Lang Hames27601ef2008-11-16 12:12:54 +0000110
111 typedef std::set<LiveInterval*> LiveIntervalSet;
Evan Chengb1290a62008-10-02 18:29:27 +0000112
113 MachineFunction *mf;
114 const TargetMachine *tm;
115 const TargetRegisterInfo *tri;
116 const TargetInstrInfo *tii;
117 const MachineLoopInfo *loopInfo;
118 MachineRegisterInfo *mri;
119
Lang Hames27601ef2008-11-16 12:12:54 +0000120 LiveIntervals *lis;
121 LiveStacks *lss;
Evan Chengb1290a62008-10-02 18:29:27 +0000122 VirtRegMap *vrm;
123
124 LI2NodeMap li2Node;
125 Node2LIMap node2LI;
126 AllowedSetMap allowedSets;
Lang Hames27601ef2008-11-16 12:12:54 +0000127 LiveIntervalSet vregIntervalsToAlloc,
128 emptyVRegIntervals;
Evan Chengb1290a62008-10-02 18:29:27 +0000129
Misha Brukman2a835f92009-01-08 15:50:22 +0000130
Lang Hames6699fb22009-08-06 23:32:48 +0000131 /// Builds a PBQP cost vector.
Lang Hames27601ef2008-11-16 12:12:54 +0000132 template <typename RegContainer>
Lang Hames6699fb22009-08-06 23:32:48 +0000133 PBQP::Vector buildCostVector(unsigned vReg,
134 const RegContainer &allowed,
135 const CoalesceMap &cealesces,
136 PBQP::PBQPNum spillCost) const;
Evan Chengb1290a62008-10-02 18:29:27 +0000137
Lang Hames6699fb22009-08-06 23:32:48 +0000138 /// \brief Builds a PBQP interference matrix.
139 ///
140 /// @return Either a pointer to a non-zero PBQP matrix representing the
141 /// allocation option costs, or a null pointer for a zero matrix.
142 ///
143 /// Expects allowed sets for two interfering LiveIntervals. These allowed
144 /// sets should contain only allocable registers from the LiveInterval's
145 /// register class, with any interfering pre-colored registers removed.
Lang Hames27601ef2008-11-16 12:12:54 +0000146 template <typename RegContainer>
Lang Hames6699fb22009-08-06 23:32:48 +0000147 PBQP::Matrix* buildInterferenceMatrix(const RegContainer &allowed1,
148 const RegContainer &allowed2) const;
Evan Chengb1290a62008-10-02 18:29:27 +0000149
Lang Hames6699fb22009-08-06 23:32:48 +0000150 ///
151 /// Expects allowed sets for two potentially coalescable LiveIntervals,
152 /// and an estimated benefit due to coalescing. The allowed sets should
153 /// contain only allocable registers from the LiveInterval's register
154 /// classes, with any interfering pre-colored registers removed.
Lang Hames27601ef2008-11-16 12:12:54 +0000155 template <typename RegContainer>
Lang Hames6699fb22009-08-06 23:32:48 +0000156 PBQP::Matrix* buildCoalescingMatrix(const RegContainer &allowed1,
157 const RegContainer &allowed2,
158 PBQP::PBQPNum cBenefit) const;
Evan Chengb1290a62008-10-02 18:29:27 +0000159
Lang Hames6699fb22009-08-06 23:32:48 +0000160 /// \brief Finds coalescing opportunities and returns them as a map.
161 ///
162 /// Any entries in the map are guaranteed coalescable, even if their
163 /// corresponding live intervals overlap.
Lang Hames27601ef2008-11-16 12:12:54 +0000164 CoalesceMap findCoalesces();
Evan Chengb1290a62008-10-02 18:29:27 +0000165
Lang Hames6699fb22009-08-06 23:32:48 +0000166 /// \brief Finds the initial set of vreg intervals to allocate.
Lang Hames27601ef2008-11-16 12:12:54 +0000167 void findVRegIntervalsToAlloc();
Evan Chengb1290a62008-10-02 18:29:27 +0000168
Lang Hames6699fb22009-08-06 23:32:48 +0000169 /// \brief Constructs a PBQP problem representation of the register
170 /// allocation problem for this function.
171 ///
172 /// @return a PBQP solver object for the register allocation problem.
173 PBQP::SimpleGraph constructPBQPProblem();
Evan Chengb1290a62008-10-02 18:29:27 +0000174
Lang Hames6699fb22009-08-06 23:32:48 +0000175 /// \brief Adds a stack interval if the given live interval has been
176 /// spilled. Used to support stack slot coloring.
Evan Chengc781a242009-05-03 18:32:42 +0000177 void addStackInterval(const LiveInterval *spilled,MachineRegisterInfo* mri);
Lang Hames27601ef2008-11-16 12:12:54 +0000178
Lang Hames6699fb22009-08-06 23:32:48 +0000179 /// \brief Given a solved PBQP problem maps this solution back to a register
180 /// assignment.
181 bool mapPBQPToRegAlloc(const PBQP::Solution &solution);
Evan Chengb1290a62008-10-02 18:29:27 +0000182
Lang Hames6699fb22009-08-06 23:32:48 +0000183 /// \brief Postprocessing before final spilling. Sets basic block "live in"
184 /// variables.
Lang Hames27601ef2008-11-16 12:12:54 +0000185 void finalizeAlloc() const;
186
Evan Chengb1290a62008-10-02 18:29:27 +0000187 };
188
189 char PBQPRegAlloc::ID = 0;
190}
191
192
Lang Hames27601ef2008-11-16 12:12:54 +0000193template <typename RegContainer>
Lang Hames6699fb22009-08-06 23:32:48 +0000194PBQP::Vector PBQPRegAlloc::buildCostVector(unsigned vReg,
195 const RegContainer &allowed,
196 const CoalesceMap &coalesces,
197 PBQP::PBQPNum spillCost) const {
Evan Chengb1290a62008-10-02 18:29:27 +0000198
Lang Hames27601ef2008-11-16 12:12:54 +0000199 typedef typename RegContainer::const_iterator AllowedItr;
200
Evan Chengb1290a62008-10-02 18:29:27 +0000201 // Allocate vector. Additional element (0th) used for spill option
Lang Hames6699fb22009-08-06 23:32:48 +0000202 PBQP::Vector v(allowed.size() + 1, 0);
Evan Chengb1290a62008-10-02 18:29:27 +0000203
Lang Hames6699fb22009-08-06 23:32:48 +0000204 v[0] = spillCost;
Evan Chengb1290a62008-10-02 18:29:27 +0000205
Lang Hames27601ef2008-11-16 12:12:54 +0000206 // Iterate over the allowed registers inserting coalesce benefits if there
207 // are any.
208 unsigned ai = 0;
209 for (AllowedItr itr = allowed.begin(), end = allowed.end();
210 itr != end; ++itr, ++ai) {
211
212 unsigned pReg = *itr;
213
214 CoalesceMap::const_iterator cmItr =
215 coalesces.find(RegPair(vReg, pReg));
216
217 // No coalesce - on to the next preg.
218 if (cmItr == coalesces.end())
219 continue;
Misha Brukman2a835f92009-01-08 15:50:22 +0000220
221 // We have a coalesce - insert the benefit.
Lang Hames6699fb22009-08-06 23:32:48 +0000222 v[ai + 1] = -cmItr->second;
Lang Hames27601ef2008-11-16 12:12:54 +0000223 }
224
Evan Chengb1290a62008-10-02 18:29:27 +0000225 return v;
226}
227
Lang Hames27601ef2008-11-16 12:12:54 +0000228template <typename RegContainer>
Lang Hames6699fb22009-08-06 23:32:48 +0000229PBQP::Matrix* PBQPRegAlloc::buildInterferenceMatrix(
Lang Hames27601ef2008-11-16 12:12:54 +0000230 const RegContainer &allowed1, const RegContainer &allowed2) const {
Evan Chengb1290a62008-10-02 18:29:27 +0000231
Lang Hames27601ef2008-11-16 12:12:54 +0000232 typedef typename RegContainer::const_iterator RegContainerIterator;
Evan Chengb1290a62008-10-02 18:29:27 +0000233
234 // Construct a PBQP matrix representing the cost of allocation options. The
235 // rows and columns correspond to the allocation options for the two live
236 // intervals. Elements will be infinite where corresponding registers alias,
237 // since we cannot allocate aliasing registers to interfering live intervals.
238 // All other elements (non-aliasing combinations) will have zero cost. Note
239 // that the spill option (element 0,0) has zero cost, since we can allocate
240 // both intervals to memory safely (the cost for each individual allocation
241 // to memory is accounted for by the cost vectors for each live interval).
Lang Hames6699fb22009-08-06 23:32:48 +0000242 PBQP::Matrix *m =
243 new PBQP::Matrix(allowed1.size() + 1, allowed2.size() + 1, 0);
Misha Brukman2a835f92009-01-08 15:50:22 +0000244
Evan Chengb1290a62008-10-02 18:29:27 +0000245 // Assume this is a zero matrix until proven otherwise. Zero matrices occur
246 // between interfering live ranges with non-overlapping register sets (e.g.
247 // non-overlapping reg classes, or disjoint sets of allowed regs within the
248 // same class). The term "overlapping" is used advisedly: sets which do not
249 // intersect, but contain registers which alias, will have non-zero matrices.
250 // We optimize zero matrices away to improve solver speed.
251 bool isZeroMatrix = true;
252
253
254 // Row index. Starts at 1, since the 0th row is for the spill option, which
255 // is always zero.
Misha Brukman2a835f92009-01-08 15:50:22 +0000256 unsigned ri = 1;
Evan Chengb1290a62008-10-02 18:29:27 +0000257
Misha Brukman2a835f92009-01-08 15:50:22 +0000258 // Iterate over allowed sets, insert infinities where required.
Lang Hames27601ef2008-11-16 12:12:54 +0000259 for (RegContainerIterator a1Itr = allowed1.begin(), a1End = allowed1.end();
Evan Chengb1290a62008-10-02 18:29:27 +0000260 a1Itr != a1End; ++a1Itr) {
261
262 // Column index, starts at 1 as for row index.
263 unsigned ci = 1;
264 unsigned reg1 = *a1Itr;
265
Lang Hames27601ef2008-11-16 12:12:54 +0000266 for (RegContainerIterator a2Itr = allowed2.begin(), a2End = allowed2.end();
Evan Chengb1290a62008-10-02 18:29:27 +0000267 a2Itr != a2End; ++a2Itr) {
268
269 unsigned reg2 = *a2Itr;
270
271 // If the row/column regs are identical or alias insert an infinity.
Lang Hames3f2f3f52009-09-03 02:52:02 +0000272 if (tri->regsOverlap(reg1, reg2)) {
Lang Hames6699fb22009-08-06 23:32:48 +0000273 (*m)[ri][ci] = std::numeric_limits<PBQP::PBQPNum>::infinity();
Evan Chengb1290a62008-10-02 18:29:27 +0000274 isZeroMatrix = false;
275 }
276
277 ++ci;
278 }
279
280 ++ri;
281 }
282
283 // If this turns out to be a zero matrix...
284 if (isZeroMatrix) {
285 // free it and return null.
286 delete m;
287 return 0;
288 }
289
290 // ...otherwise return the cost matrix.
291 return m;
292}
293
Lang Hames27601ef2008-11-16 12:12:54 +0000294template <typename RegContainer>
Lang Hames6699fb22009-08-06 23:32:48 +0000295PBQP::Matrix* PBQPRegAlloc::buildCoalescingMatrix(
Lang Hames27601ef2008-11-16 12:12:54 +0000296 const RegContainer &allowed1, const RegContainer &allowed2,
Lang Hames6699fb22009-08-06 23:32:48 +0000297 PBQP::PBQPNum cBenefit) const {
Evan Chengb1290a62008-10-02 18:29:27 +0000298
Lang Hames27601ef2008-11-16 12:12:54 +0000299 typedef typename RegContainer::const_iterator RegContainerIterator;
300
301 // Construct a PBQP Matrix representing the benefits of coalescing. As with
302 // interference matrices the rows and columns represent allowed registers
303 // for the LiveIntervals which are (potentially) to be coalesced. The amount
304 // -cBenefit will be placed in any element representing the same register
305 // for both intervals.
Lang Hames6699fb22009-08-06 23:32:48 +0000306 PBQP::Matrix *m =
307 new PBQP::Matrix(allowed1.size() + 1, allowed2.size() + 1, 0);
Lang Hames27601ef2008-11-16 12:12:54 +0000308
309 // Reset costs to zero.
310 m->reset(0);
311
312 // Assume the matrix is zero till proven otherwise. Zero matrices will be
313 // optimized away as in the interference case.
314 bool isZeroMatrix = true;
315
316 // Row index. Starts at 1, since the 0th row is for the spill option, which
317 // is always zero.
318 unsigned ri = 1;
319
320 // Iterate over the allowed sets, insert coalescing benefits where
321 // appropriate.
322 for (RegContainerIterator a1Itr = allowed1.begin(), a1End = allowed1.end();
323 a1Itr != a1End; ++a1Itr) {
324
325 // Column index, starts at 1 as for row index.
326 unsigned ci = 1;
327 unsigned reg1 = *a1Itr;
328
329 for (RegContainerIterator a2Itr = allowed2.begin(), a2End = allowed2.end();
330 a2Itr != a2End; ++a2Itr) {
331
332 // If the row and column represent the same register insert a beneficial
333 // cost to preference this allocation - it would allow us to eliminate a
Misha Brukman2a835f92009-01-08 15:50:22 +0000334 // move instruction.
Lang Hames27601ef2008-11-16 12:12:54 +0000335 if (reg1 == *a2Itr) {
336 (*m)[ri][ci] = -cBenefit;
337 isZeroMatrix = false;
338 }
339
340 ++ci;
341 }
342
343 ++ri;
344 }
345
346 // If this turns out to be a zero matrix...
347 if (isZeroMatrix) {
348 // ...free it and return null.
349 delete m;
350 return 0;
351 }
352
353 return m;
354}
355
356PBQPRegAlloc::CoalesceMap PBQPRegAlloc::findCoalesces() {
357
358 typedef MachineFunction::const_iterator MFIterator;
359 typedef MachineBasicBlock::const_iterator MBBIterator;
360 typedef LiveInterval::const_vni_iterator VNIIterator;
Misha Brukman2a835f92009-01-08 15:50:22 +0000361
Lang Hames27601ef2008-11-16 12:12:54 +0000362 CoalesceMap coalescesFound;
363
364 // To find coalesces we need to iterate over the function looking for
365 // copy instructions.
366 for (MFIterator bbItr = mf->begin(), bbEnd = mf->end();
Evan Chengb1290a62008-10-02 18:29:27 +0000367 bbItr != bbEnd; ++bbItr) {
368
369 const MachineBasicBlock *mbb = &*bbItr;
Evan Chengb1290a62008-10-02 18:29:27 +0000370
Lang Hames27601ef2008-11-16 12:12:54 +0000371 for (MBBIterator iItr = mbb->begin(), iEnd = mbb->end();
372 iItr != iEnd; ++iItr) {
Evan Chengb1290a62008-10-02 18:29:27 +0000373
374 const MachineInstr *instr = &*iItr;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000375 unsigned srcReg, dstReg, srcSubReg, dstSubReg;
Evan Chengb1290a62008-10-02 18:29:27 +0000376
Lang Hames27601ef2008-11-16 12:12:54 +0000377 // If this isn't a copy then continue to the next instruction.
Evan Cheng04ee5a12009-01-20 19:12:24 +0000378 if (!tii->isMoveInstr(*instr, srcReg, dstReg, srcSubReg, dstSubReg))
Lang Hames27601ef2008-11-16 12:12:54 +0000379 continue;
Evan Chengb1290a62008-10-02 18:29:27 +0000380
Lang Hames27601ef2008-11-16 12:12:54 +0000381 // If the registers are already the same our job is nice and easy.
382 if (dstReg == srcReg)
383 continue;
Evan Chengb1290a62008-10-02 18:29:27 +0000384
Lang Hames27601ef2008-11-16 12:12:54 +0000385 bool srcRegIsPhysical = TargetRegisterInfo::isPhysicalRegister(srcReg),
386 dstRegIsPhysical = TargetRegisterInfo::isPhysicalRegister(dstReg);
387
388 // If both registers are physical then we can't coalesce.
389 if (srcRegIsPhysical && dstRegIsPhysical)
390 continue;
Misha Brukman2a835f92009-01-08 15:50:22 +0000391
Lang Hames27601ef2008-11-16 12:12:54 +0000392 // If it's a copy that includes a virtual register but the source and
393 // destination classes differ then we can't coalesce, so continue with
394 // the next instruction.
395 const TargetRegisterClass *srcRegClass = srcRegIsPhysical ?
396 tri->getPhysicalRegisterRegClass(srcReg) : mri->getRegClass(srcReg);
397
398 const TargetRegisterClass *dstRegClass = dstRegIsPhysical ?
399 tri->getPhysicalRegisterRegClass(dstReg) : mri->getRegClass(dstReg);
400
401 if (srcRegClass != dstRegClass)
402 continue;
403
404 // We also need any physical regs to be allocable, coalescing with
405 // a non-allocable register is invalid.
406 if (srcRegIsPhysical) {
407 if (std::find(srcRegClass->allocation_order_begin(*mf),
408 srcRegClass->allocation_order_end(*mf), srcReg) ==
409 srcRegClass->allocation_order_end(*mf))
Evan Chengb1290a62008-10-02 18:29:27 +0000410 continue;
Evan Chengb1290a62008-10-02 18:29:27 +0000411 }
412
Lang Hames27601ef2008-11-16 12:12:54 +0000413 if (dstRegIsPhysical) {
414 if (std::find(dstRegClass->allocation_order_begin(*mf),
415 dstRegClass->allocation_order_end(*mf), dstReg) ==
416 dstRegClass->allocation_order_end(*mf))
417 continue;
418 }
419
420 // If we've made it here we have a copy with compatible register classes.
Misha Brukman2a835f92009-01-08 15:50:22 +0000421 // We can probably coalesce, but we need to consider overlap.
Lang Hames27601ef2008-11-16 12:12:54 +0000422 const LiveInterval *srcLI = &lis->getInterval(srcReg),
423 *dstLI = &lis->getInterval(dstReg);
424
425 if (srcLI->overlaps(*dstLI)) {
426 // Even in the case of an overlap we might still be able to coalesce,
427 // but we need to make sure that no definition of either range occurs
428 // while the other range is live.
429
430 // Otherwise start by assuming we're ok.
431 bool badDef = false;
432
433 // Test all defs of the source range.
Misha Brukman2a835f92009-01-08 15:50:22 +0000434 for (VNIIterator
Lang Hames27601ef2008-11-16 12:12:54 +0000435 vniItr = srcLI->vni_begin(), vniEnd = srcLI->vni_end();
436 vniItr != vniEnd; ++vniItr) {
437
438 // If we find a def that kills the coalescing opportunity then
439 // record it and break from the loop.
440 if (dstLI->liveAt((*vniItr)->def)) {
441 badDef = true;
442 break;
443 }
444 }
445
446 // If we have a bad def give up, continue to the next instruction.
447 if (badDef)
448 continue;
Misha Brukman2a835f92009-01-08 15:50:22 +0000449
Lang Hames27601ef2008-11-16 12:12:54 +0000450 // Otherwise test definitions of the destination range.
451 for (VNIIterator
452 vniItr = dstLI->vni_begin(), vniEnd = dstLI->vni_end();
453 vniItr != vniEnd; ++vniItr) {
Misha Brukman2a835f92009-01-08 15:50:22 +0000454
Lang Hames27601ef2008-11-16 12:12:54 +0000455 // We want to make sure we skip the copy instruction itself.
Lang Hames52c1afc2009-08-10 23:43:28 +0000456 if ((*vniItr)->getCopy() == instr)
Lang Hames27601ef2008-11-16 12:12:54 +0000457 continue;
458
459 if (srcLI->liveAt((*vniItr)->def)) {
460 badDef = true;
461 break;
462 }
463 }
Misha Brukman2a835f92009-01-08 15:50:22 +0000464
Lang Hames27601ef2008-11-16 12:12:54 +0000465 // As before a bad def we give up and continue to the next instr.
466 if (badDef)
467 continue;
468 }
469
470 // If we make it to here then either the ranges didn't overlap, or they
471 // did, but none of their definitions would prevent us from coalescing.
472 // We're good to go with the coalesce.
473
474 float cBenefit = powf(10.0f, loopInfo->getLoopDepth(mbb)) / 5.0;
Misha Brukman2a835f92009-01-08 15:50:22 +0000475
Lang Hames27601ef2008-11-16 12:12:54 +0000476 coalescesFound[RegPair(srcReg, dstReg)] = cBenefit;
477 coalescesFound[RegPair(dstReg, srcReg)] = cBenefit;
Evan Chengb1290a62008-10-02 18:29:27 +0000478 }
479
480 }
481
Lang Hames27601ef2008-11-16 12:12:54 +0000482 return coalescesFound;
483}
484
485void PBQPRegAlloc::findVRegIntervalsToAlloc() {
486
487 // Iterate over all live ranges.
488 for (LiveIntervals::iterator itr = lis->begin(), end = lis->end();
489 itr != end; ++itr) {
490
491 // Ignore physical ones.
492 if (TargetRegisterInfo::isPhysicalRegister(itr->first))
493 continue;
494
495 LiveInterval *li = itr->second;
496
497 // If this live interval is non-empty we will use pbqp to allocate it.
498 // Empty intervals we allocate in a simple post-processing stage in
499 // finalizeAlloc.
500 if (!li->empty()) {
501 vregIntervalsToAlloc.insert(li);
502 }
503 else {
504 emptyVRegIntervals.insert(li);
505 }
506 }
Evan Chengb1290a62008-10-02 18:29:27 +0000507}
508
Lang Hames6699fb22009-08-06 23:32:48 +0000509PBQP::SimpleGraph PBQPRegAlloc::constructPBQPProblem() {
Evan Chengb1290a62008-10-02 18:29:27 +0000510
511 typedef std::vector<const LiveInterval*> LIVector;
Lang Hames27601ef2008-11-16 12:12:54 +0000512 typedef std::vector<unsigned> RegVector;
Lang Hames6699fb22009-08-06 23:32:48 +0000513 typedef std::vector<PBQP::SimpleGraph::NodeIterator> NodeVector;
Evan Chengb1290a62008-10-02 18:29:27 +0000514
Lang Hames27601ef2008-11-16 12:12:54 +0000515 // This will store the physical intervals for easy reference.
516 LIVector physIntervals;
Evan Chengb1290a62008-10-02 18:29:27 +0000517
518 // Start by clearing the old node <-> live interval mappings & allowed sets
519 li2Node.clear();
520 node2LI.clear();
521 allowedSets.clear();
522
Lang Hames27601ef2008-11-16 12:12:54 +0000523 // Populate physIntervals, update preg use:
524 for (LiveIntervals::iterator itr = lis->begin(), end = lis->end();
Evan Chengb1290a62008-10-02 18:29:27 +0000525 itr != end; ++itr) {
526
Evan Chengb1290a62008-10-02 18:29:27 +0000527 if (TargetRegisterInfo::isPhysicalRegister(itr->first)) {
528 physIntervals.push_back(itr->second);
529 mri->setPhysRegUsed(itr->second->reg);
530 }
Evan Chengb1290a62008-10-02 18:29:27 +0000531 }
532
Lang Hames27601ef2008-11-16 12:12:54 +0000533 // Iterate over vreg intervals, construct live interval <-> node number
534 // mappings.
Misha Brukman2a835f92009-01-08 15:50:22 +0000535 for (LiveIntervalSet::const_iterator
Lang Hames27601ef2008-11-16 12:12:54 +0000536 itr = vregIntervalsToAlloc.begin(), end = vregIntervalsToAlloc.end();
537 itr != end; ++itr) {
538 const LiveInterval *li = *itr;
539
540 li2Node[li] = node2LI.size();
541 node2LI.push_back(li);
542 }
543
544 // Get the set of potential coalesces.
Lang Hames8481e3b2009-08-19 01:36:14 +0000545 CoalesceMap coalesces;
546
547 if (pbqpCoalescing) {
548 coalesces = findCoalesces();
549 }
Evan Chengb1290a62008-10-02 18:29:27 +0000550
551 // Construct a PBQP solver for this problem
Lang Hames6699fb22009-08-06 23:32:48 +0000552 PBQP::SimpleGraph problem;
553 NodeVector problemNodes(vregIntervalsToAlloc.size());
Evan Chengb1290a62008-10-02 18:29:27 +0000554
555 // Resize allowedSets container appropriately.
Lang Hames27601ef2008-11-16 12:12:54 +0000556 allowedSets.resize(vregIntervalsToAlloc.size());
Evan Chengb1290a62008-10-02 18:29:27 +0000557
558 // Iterate over virtual register intervals to compute allowed sets...
559 for (unsigned node = 0; node < node2LI.size(); ++node) {
560
561 // Grab pointers to the interval and its register class.
562 const LiveInterval *li = node2LI[node];
563 const TargetRegisterClass *liRC = mri->getRegClass(li->reg);
Misha Brukman2a835f92009-01-08 15:50:22 +0000564
Evan Chengb1290a62008-10-02 18:29:27 +0000565 // Start by assuming all allocable registers in the class are allowed...
Lang Hames27601ef2008-11-16 12:12:54 +0000566 RegVector liAllowed(liRC->allocation_order_begin(*mf),
567 liRC->allocation_order_end(*mf));
Evan Chengb1290a62008-10-02 18:29:27 +0000568
Lang Hames27601ef2008-11-16 12:12:54 +0000569 // Eliminate the physical registers which overlap with this range, along
570 // with all their aliases.
571 for (LIVector::iterator pItr = physIntervals.begin(),
572 pEnd = physIntervals.end(); pItr != pEnd; ++pItr) {
Evan Chengb1290a62008-10-02 18:29:27 +0000573
Lang Hames27601ef2008-11-16 12:12:54 +0000574 if (!li->overlaps(**pItr))
575 continue;
Evan Chengb1290a62008-10-02 18:29:27 +0000576
Lang Hames27601ef2008-11-16 12:12:54 +0000577 unsigned pReg = (*pItr)->reg;
Evan Chengb1290a62008-10-02 18:29:27 +0000578
Lang Hames27601ef2008-11-16 12:12:54 +0000579 // If we get here then the live intervals overlap, but we're still ok
580 // if they're coalescable.
581 if (coalesces.find(RegPair(li->reg, pReg)) != coalesces.end())
582 continue;
Evan Chengb1290a62008-10-02 18:29:27 +0000583
Lang Hames27601ef2008-11-16 12:12:54 +0000584 // If we get here then we have a genuine exclusion.
Evan Chengb1290a62008-10-02 18:29:27 +0000585
Lang Hames27601ef2008-11-16 12:12:54 +0000586 // Remove the overlapping reg...
587 RegVector::iterator eraseItr =
588 std::find(liAllowed.begin(), liAllowed.end(), pReg);
Misha Brukman2a835f92009-01-08 15:50:22 +0000589
Lang Hames27601ef2008-11-16 12:12:54 +0000590 if (eraseItr != liAllowed.end())
591 liAllowed.erase(eraseItr);
Evan Chengb1290a62008-10-02 18:29:27 +0000592
Lang Hames27601ef2008-11-16 12:12:54 +0000593 const unsigned *aliasItr = tri->getAliasSet(pReg);
594
595 if (aliasItr != 0) {
596 // ...and its aliases.
597 for (; *aliasItr != 0; ++aliasItr) {
598 RegVector::iterator eraseItr =
599 std::find(liAllowed.begin(), liAllowed.end(), *aliasItr);
Misha Brukman2a835f92009-01-08 15:50:22 +0000600
Lang Hames27601ef2008-11-16 12:12:54 +0000601 if (eraseItr != liAllowed.end()) {
602 liAllowed.erase(eraseItr);
Evan Chengb1290a62008-10-02 18:29:27 +0000603 }
Evan Chengb1290a62008-10-02 18:29:27 +0000604 }
Evan Chengb1290a62008-10-02 18:29:27 +0000605 }
Evan Chengb1290a62008-10-02 18:29:27 +0000606 }
607
608 // Copy the allowed set into a member vector for use when constructing cost
609 // vectors & matrices, and mapping PBQP solutions back to assignments.
610 allowedSets[node] = AllowedSet(liAllowed.begin(), liAllowed.end());
611
612 // Set the spill cost to the interval weight, or epsilon if the
613 // interval weight is zero
Lang Hames6699fb22009-08-06 23:32:48 +0000614 PBQP::PBQPNum spillCost = (li->weight != 0.0) ?
615 li->weight : std::numeric_limits<PBQP::PBQPNum>::min();
Evan Chengb1290a62008-10-02 18:29:27 +0000616
617 // Build a cost vector for this interval.
Lang Hames6699fb22009-08-06 23:32:48 +0000618 problemNodes[node] =
619 problem.addNode(
620 buildCostVector(li->reg, allowedSets[node], coalesces, spillCost));
Evan Chengb1290a62008-10-02 18:29:27 +0000621
622 }
623
Lang Hames27601ef2008-11-16 12:12:54 +0000624
Evan Chengb1290a62008-10-02 18:29:27 +0000625 // Now add the cost matrices...
626 for (unsigned node1 = 0; node1 < node2LI.size(); ++node1) {
Evan Chengb1290a62008-10-02 18:29:27 +0000627 const LiveInterval *li = node2LI[node1];
628
Evan Chengb1290a62008-10-02 18:29:27 +0000629 // Test for live range overlaps and insert interference matrices.
630 for (unsigned node2 = node1 + 1; node2 < node2LI.size(); ++node2) {
631 const LiveInterval *li2 = node2LI[node2];
632
Lang Hames27601ef2008-11-16 12:12:54 +0000633 CoalesceMap::const_iterator cmItr =
634 coalesces.find(RegPair(li->reg, li2->reg));
Evan Chengb1290a62008-10-02 18:29:27 +0000635
Lang Hames6699fb22009-08-06 23:32:48 +0000636 PBQP::Matrix *m = 0;
Evan Chengb1290a62008-10-02 18:29:27 +0000637
Lang Hames27601ef2008-11-16 12:12:54 +0000638 if (cmItr != coalesces.end()) {
639 m = buildCoalescingMatrix(allowedSets[node1], allowedSets[node2],
640 cmItr->second);
641 }
642 else if (li->overlaps(*li2)) {
643 m = buildInterferenceMatrix(allowedSets[node1], allowedSets[node2]);
644 }
Misha Brukman2a835f92009-01-08 15:50:22 +0000645
Lang Hames27601ef2008-11-16 12:12:54 +0000646 if (m != 0) {
Lang Hames6699fb22009-08-06 23:32:48 +0000647 problem.addEdge(problemNodes[node1],
648 problemNodes[node2],
649 *m);
650
Lang Hames27601ef2008-11-16 12:12:54 +0000651 delete m;
Evan Chengb1290a62008-10-02 18:29:27 +0000652 }
653 }
654 }
655
Lang Hames6699fb22009-08-06 23:32:48 +0000656 problem.assignNodeIDs();
657
658 assert(problem.getNumNodes() == allowedSets.size());
659 for (unsigned i = 0; i < allowedSets.size(); ++i) {
660 assert(problem.getNodeItr(i) == problemNodes[i]);
661 }
662/*
663 std::cerr << "Allocating for " << problem.getNumNodes() << " nodes, "
664 << problem.getNumEdges() << " edges.\n";
665
666 problem.printDot(std::cerr);
667*/
Evan Chengb1290a62008-10-02 18:29:27 +0000668 // We're done, PBQP problem constructed - return it.
Lang Hames6699fb22009-08-06 23:32:48 +0000669 return problem;
Evan Chengb1290a62008-10-02 18:29:27 +0000670}
671
Evan Chengc781a242009-05-03 18:32:42 +0000672void PBQPRegAlloc::addStackInterval(const LiveInterval *spilled,
673 MachineRegisterInfo* mri) {
Lang Hames27601ef2008-11-16 12:12:54 +0000674 int stackSlot = vrm->getStackSlot(spilled->reg);
Misha Brukman2a835f92009-01-08 15:50:22 +0000675
676 if (stackSlot == VirtRegMap::NO_STACK_SLOT)
Lang Hames27601ef2008-11-16 12:12:54 +0000677 return;
678
Evan Chengc781a242009-05-03 18:32:42 +0000679 const TargetRegisterClass *RC = mri->getRegClass(spilled->reg);
680 LiveInterval &stackInterval = lss->getOrCreateInterval(stackSlot, RC);
Lang Hames27601ef2008-11-16 12:12:54 +0000681
682 VNInfo *vni;
683 if (stackInterval.getNumValNums() != 0)
684 vni = stackInterval.getValNumInfo(0);
685 else
Lang Hames86511252009-09-04 20:41:11 +0000686 vni = stackInterval.getNextValue(
687 MachineInstrIndex(), 0, false, lss->getVNInfoAllocator());
Lang Hames27601ef2008-11-16 12:12:54 +0000688
689 LiveInterval &rhsInterval = lis->getInterval(spilled->reg);
690 stackInterval.MergeRangesInAsValue(rhsInterval, vni);
691}
692
Lang Hames6699fb22009-08-06 23:32:48 +0000693bool PBQPRegAlloc::mapPBQPToRegAlloc(const PBQP::Solution &solution) {
694
695 static unsigned round = 0;
Daniel Dunbar8a1871d2009-08-08 00:40:46 +0000696 (void) round;
Misha Brukman2a835f92009-01-08 15:50:22 +0000697
Evan Chengb1290a62008-10-02 18:29:27 +0000698 // Set to true if we have any spills
699 bool anotherRoundNeeded = false;
700
701 // Clear the existing allocation.
702 vrm->clearAllVirt();
Lang Hames52c1afc2009-08-10 23:43:28 +0000703
Evan Chengb1290a62008-10-02 18:29:27 +0000704 // Iterate over the nodes mapping the PBQP solution to a register assignment.
705 for (unsigned node = 0; node < node2LI.size(); ++node) {
Lang Hames27601ef2008-11-16 12:12:54 +0000706 unsigned virtReg = node2LI[node]->reg,
Lang Hames6699fb22009-08-06 23:32:48 +0000707 allocSelection = solution.getSelection(node);
708
Evan Chengb1290a62008-10-02 18:29:27 +0000709
710 // If the PBQP solution is non-zero it's a physical register...
711 if (allocSelection != 0) {
712 // Get the physical reg, subtracting 1 to account for the spill option.
713 unsigned physReg = allowedSets[node][allocSelection - 1];
714
Lang Hames233fd9c2009-08-18 23:34:50 +0000715 DEBUG(errs() << "VREG " << virtReg << " -> "
716 << tri->getName(physReg) << "\n");
Lang Hames27601ef2008-11-16 12:12:54 +0000717
718 assert(physReg != 0);
719
Evan Chengb1290a62008-10-02 18:29:27 +0000720 // Add to the virt reg map and update the used phys regs.
Lang Hames27601ef2008-11-16 12:12:54 +0000721 vrm->assignVirt2Phys(virtReg, physReg);
Evan Chengb1290a62008-10-02 18:29:27 +0000722 }
723 // ...Otherwise it's a spill.
724 else {
725
726 // Make sure we ignore this virtual reg on the next round
727 // of allocation
Lang Hames27601ef2008-11-16 12:12:54 +0000728 vregIntervalsToAlloc.erase(&lis->getInterval(virtReg));
Evan Chengb1290a62008-10-02 18:29:27 +0000729
Evan Chengb1290a62008-10-02 18:29:27 +0000730 // Insert spill ranges for this live range
Lang Hames27601ef2008-11-16 12:12:54 +0000731 const LiveInterval *spillInterval = node2LI[node];
732 double oldSpillWeight = spillInterval->weight;
Evan Chengb1290a62008-10-02 18:29:27 +0000733 SmallVector<LiveInterval*, 8> spillIs;
734 std::vector<LiveInterval*> newSpills =
Evan Chengc781a242009-05-03 18:32:42 +0000735 lis->addIntervalsForSpills(*spillInterval, spillIs, loopInfo, *vrm);
736 addStackInterval(spillInterval, mri);
Lang Hames27601ef2008-11-16 12:12:54 +0000737
Daniel Dunbarbc84ad92009-08-20 20:01:34 +0000738 (void) oldSpillWeight;
Lang Hames233fd9c2009-08-18 23:34:50 +0000739 DEBUG(errs() << "VREG " << virtReg << " -> SPILLED (Cost: "
740 << oldSpillWeight << ", New vregs: ");
Lang Hames27601ef2008-11-16 12:12:54 +0000741
742 // Copy any newly inserted live intervals into the list of regs to
743 // allocate.
744 for (std::vector<LiveInterval*>::const_iterator
745 itr = newSpills.begin(), end = newSpills.end();
746 itr != end; ++itr) {
747
748 assert(!(*itr)->empty() && "Empty spill range.");
749
Lang Hames233fd9c2009-08-18 23:34:50 +0000750 DEBUG(errs() << (*itr)->reg << " ");
Lang Hames27601ef2008-11-16 12:12:54 +0000751
752 vregIntervalsToAlloc.insert(*itr);
753 }
754
Lang Hames233fd9c2009-08-18 23:34:50 +0000755 DEBUG(errs() << ")\n");
Evan Chengb1290a62008-10-02 18:29:27 +0000756
757 // We need another round if spill intervals were added.
758 anotherRoundNeeded |= !newSpills.empty();
759 }
760 }
761
762 return !anotherRoundNeeded;
763}
764
Lang Hames27601ef2008-11-16 12:12:54 +0000765void PBQPRegAlloc::finalizeAlloc() const {
766 typedef LiveIntervals::iterator LIIterator;
767 typedef LiveInterval::Ranges::const_iterator LRIterator;
768
769 // First allocate registers for the empty intervals.
Argyrios Kyrtzidis3713c0b2008-11-19 12:56:21 +0000770 for (LiveIntervalSet::const_iterator
Lang Hames6699fb22009-08-06 23:32:48 +0000771 itr = emptyVRegIntervals.begin(), end = emptyVRegIntervals.end();
Lang Hames27601ef2008-11-16 12:12:54 +0000772 itr != end; ++itr) {
Misha Brukman2a835f92009-01-08 15:50:22 +0000773 LiveInterval *li = *itr;
Lang Hames27601ef2008-11-16 12:12:54 +0000774
Evan Cheng90f95f82009-06-14 20:22:55 +0000775 unsigned physReg = vrm->getRegAllocPref(li->reg);
Lang Hames6699fb22009-08-06 23:32:48 +0000776
Lang Hames27601ef2008-11-16 12:12:54 +0000777 if (physReg == 0) {
778 const TargetRegisterClass *liRC = mri->getRegClass(li->reg);
Misha Brukman2a835f92009-01-08 15:50:22 +0000779 physReg = *liRC->allocation_order_begin(*mf);
Lang Hames27601ef2008-11-16 12:12:54 +0000780 }
Misha Brukman2a835f92009-01-08 15:50:22 +0000781
782 vrm->assignVirt2Phys(li->reg, physReg);
Lang Hames27601ef2008-11-16 12:12:54 +0000783 }
Misha Brukman2a835f92009-01-08 15:50:22 +0000784
Lang Hames27601ef2008-11-16 12:12:54 +0000785 // Finally iterate over the basic blocks to compute and set the live-in sets.
786 SmallVector<MachineBasicBlock*, 8> liveInMBBs;
787 MachineBasicBlock *entryMBB = &*mf->begin();
788
789 for (LIIterator liItr = lis->begin(), liEnd = lis->end();
790 liItr != liEnd; ++liItr) {
791
792 const LiveInterval *li = liItr->second;
793 unsigned reg = 0;
Misha Brukman2a835f92009-01-08 15:50:22 +0000794
Lang Hames27601ef2008-11-16 12:12:54 +0000795 // Get the physical register for this interval
796 if (TargetRegisterInfo::isPhysicalRegister(li->reg)) {
797 reg = li->reg;
798 }
799 else if (vrm->isAssignedReg(li->reg)) {
800 reg = vrm->getPhys(li->reg);
801 }
802 else {
803 // Ranges which are assigned a stack slot only are ignored.
804 continue;
805 }
806
Lang Hamesb0e519f2009-05-17 23:50:36 +0000807 if (reg == 0) {
Lang Hames6699fb22009-08-06 23:32:48 +0000808 // Filter out zero regs - they're for intervals that were spilled.
Lang Hamesb0e519f2009-05-17 23:50:36 +0000809 continue;
810 }
811
Lang Hames27601ef2008-11-16 12:12:54 +0000812 // Iterate over the ranges of the current interval...
813 for (LRIterator lrItr = li->begin(), lrEnd = li->end();
814 lrItr != lrEnd; ++lrItr) {
Misha Brukman2a835f92009-01-08 15:50:22 +0000815
Lang Hames27601ef2008-11-16 12:12:54 +0000816 // Find the set of basic blocks which this range is live into...
817 if (lis->findLiveInMBBs(lrItr->start, lrItr->end, liveInMBBs)) {
818 // And add the physreg for this interval to their live-in sets.
819 for (unsigned i = 0; i < liveInMBBs.size(); ++i) {
820 if (liveInMBBs[i] != entryMBB) {
821 if (!liveInMBBs[i]->isLiveIn(reg)) {
822 liveInMBBs[i]->addLiveIn(reg);
823 }
824 }
825 }
826 liveInMBBs.clear();
827 }
828 }
829 }
Misha Brukman2a835f92009-01-08 15:50:22 +0000830
Lang Hames27601ef2008-11-16 12:12:54 +0000831}
832
Evan Chengb1290a62008-10-02 18:29:27 +0000833bool PBQPRegAlloc::runOnMachineFunction(MachineFunction &MF) {
Lang Hames27601ef2008-11-16 12:12:54 +0000834
Evan Chengb1290a62008-10-02 18:29:27 +0000835 mf = &MF;
836 tm = &mf->getTarget();
837 tri = tm->getRegisterInfo();
Lang Hames27601ef2008-11-16 12:12:54 +0000838 tii = tm->getInstrInfo();
Evan Chengb1290a62008-10-02 18:29:27 +0000839 mri = &mf->getRegInfo();
840
Lang Hames27601ef2008-11-16 12:12:54 +0000841 lis = &getAnalysis<LiveIntervals>();
842 lss = &getAnalysis<LiveStacks>();
Evan Chengb1290a62008-10-02 18:29:27 +0000843 loopInfo = &getAnalysis<MachineLoopInfo>();
844
Owen Anderson49c8aa02009-03-13 05:55:11 +0000845 vrm = &getAnalysis<VirtRegMap>();
Evan Chengb1290a62008-10-02 18:29:27 +0000846
Lang Hames6699fb22009-08-06 23:32:48 +0000847 DEBUG(errs() << "PBQP2 Register Allocating for " << mf->getFunction()->getName() << "\n");
Lang Hames27601ef2008-11-16 12:12:54 +0000848
Evan Chengb1290a62008-10-02 18:29:27 +0000849 // Allocator main loop:
Misha Brukman2a835f92009-01-08 15:50:22 +0000850 //
Evan Chengb1290a62008-10-02 18:29:27 +0000851 // * Map current regalloc problem to a PBQP problem
852 // * Solve the PBQP problem
853 // * Map the solution back to a register allocation
854 // * Spill if necessary
Misha Brukman2a835f92009-01-08 15:50:22 +0000855 //
Evan Chengb1290a62008-10-02 18:29:27 +0000856 // This process is continued till no more spills are generated.
857
Lang Hames27601ef2008-11-16 12:12:54 +0000858 // Find the vreg intervals in need of allocation.
859 findVRegIntervalsToAlloc();
Misha Brukman2a835f92009-01-08 15:50:22 +0000860
Lang Hames27601ef2008-11-16 12:12:54 +0000861 // If there aren't any then we're done here.
862 if (vregIntervalsToAlloc.empty() && emptyVRegIntervals.empty())
863 return true;
Evan Chengb1290a62008-10-02 18:29:27 +0000864
Lang Hames27601ef2008-11-16 12:12:54 +0000865 // If there are non-empty intervals allocate them using pbqp.
866 if (!vregIntervalsToAlloc.empty()) {
Evan Chengb1290a62008-10-02 18:29:27 +0000867
Lang Hames27601ef2008-11-16 12:12:54 +0000868 bool pbqpAllocComplete = false;
869 unsigned round = 0;
870
871 while (!pbqpAllocComplete) {
Lang Hames6699fb22009-08-06 23:32:48 +0000872 DEBUG(errs() << " PBQP Regalloc round " << round << ":\n");
Lang Hames27601ef2008-11-16 12:12:54 +0000873
Lang Hames6699fb22009-08-06 23:32:48 +0000874 PBQP::SimpleGraph problem = constructPBQPProblem();
875 PBQP::HeuristicSolver<PBQP::Heuristics::Briggs> solver;
876 problem.assignNodeIDs();
877 PBQP::Solution solution = solver.solve(problem);
Lang Hames233fd9c2009-08-18 23:34:50 +0000878
Lang Hames6699fb22009-08-06 23:32:48 +0000879 pbqpAllocComplete = mapPBQPToRegAlloc(solution);
Lang Hames27601ef2008-11-16 12:12:54 +0000880
881 ++round;
882 }
Evan Chengb1290a62008-10-02 18:29:27 +0000883 }
884
Lang Hames27601ef2008-11-16 12:12:54 +0000885 // Finalise allocation, allocate empty ranges.
886 finalizeAlloc();
Evan Chengb1290a62008-10-02 18:29:27 +0000887
Lang Hames27601ef2008-11-16 12:12:54 +0000888 vregIntervalsToAlloc.clear();
889 emptyVRegIntervals.clear();
890 li2Node.clear();
891 node2LI.clear();
892 allowedSets.clear();
893
Lang Hames6699fb22009-08-06 23:32:48 +0000894 DEBUG(errs() << "Post alloc VirtRegMap:\n" << *vrm << "\n");
Lang Hames27601ef2008-11-16 12:12:54 +0000895
Lang Hames87e3bca2009-05-06 02:36:21 +0000896 // Run rewriter
897 std::auto_ptr<VirtRegRewriter> rewriter(createVirtRegRewriter());
898
899 rewriter->runOnMachineFunction(*mf, *vrm, lis);
Lang Hames27601ef2008-11-16 12:12:54 +0000900
Misha Brukman2a835f92009-01-08 15:50:22 +0000901 return true;
Evan Chengb1290a62008-10-02 18:29:27 +0000902}
903
904FunctionPass* llvm::createPBQPRegisterAllocator() {
905 return new PBQPRegAlloc();
906}
907
908
909#undef DEBUG_TYPE