Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 1 | //===-- SparcV8ISelDAGToDAG.cpp - A dag to dag inst selector for SparcV8 --===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by Chris Lattner and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines an instruction selector for the V8 target |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "SparcV8.h" |
| 15 | #include "SparcV8TargetMachine.h" |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 16 | #include "llvm/DerivedTypes.h" |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 17 | #include "llvm/Function.h" |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFunction.h" |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/SelectionDAG.h" |
| 22 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/SSARegMap.h" |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetLowering.h" |
| 25 | #include "llvm/Support/Debug.h" |
| 26 | #include <iostream> |
| 27 | using namespace llvm; |
| 28 | |
| 29 | //===----------------------------------------------------------------------===// |
| 30 | // TargetLowering Implementation |
| 31 | //===----------------------------------------------------------------------===// |
| 32 | |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 33 | namespace V8ISD { |
| 34 | enum { |
| 35 | FIRST_NUMBER = ISD::BUILTIN_OP_END+V8::INSTRUCTION_LIST_END, |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 36 | CMPICC, // Compare two GPR operands, set icc. |
| 37 | CMPFCC, // Compare two FP operands, set fcc. |
| 38 | BRICC, // Branch to dest on icc condition |
| 39 | BRFCC, // Branch to dest on fcc condition |
| 40 | SELECT_ICC, // Select between two values using the current ICC flags. |
| 41 | SELECT_FCC, // Select between two values using the current FCC flags. |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 42 | |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 43 | Hi, Lo, // Hi/Lo operations, typically on a global address. |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 44 | |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 45 | FTOI, // FP to Int within a FP register. |
| 46 | ITOF, // Int to FP within a FP register. |
| 47 | |
| 48 | CALL, // A V8 call instruction. |
| 49 | RET_FLAG, // Return with a flag operand. |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 50 | }; |
| 51 | } |
| 52 | |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 53 | // Enums corresponding to SparcV8 condition codes, both icc's and fcc's. These |
| 54 | // values must be kept in sync with the ones in the .td file. |
| 55 | namespace V8CC { |
| 56 | enum CondCodes { |
| 57 | //ICC_A = 8 , // Always |
| 58 | //ICC_N = 0 , // Never |
| 59 | ICC_NE = 9 , // Not Equal |
| 60 | ICC_E = 1 , // Equal |
| 61 | ICC_G = 10 , // Greater |
| 62 | ICC_LE = 2 , // Less or Equal |
| 63 | ICC_GE = 11 , // Greater or Equal |
| 64 | ICC_L = 3 , // Less |
| 65 | ICC_GU = 12 , // Greater Unsigned |
| 66 | ICC_LEU = 4 , // Less or Equal Unsigned |
| 67 | ICC_CC = 13 , // Carry Clear/Great or Equal Unsigned |
| 68 | ICC_CS = 5 , // Carry Set/Less Unsigned |
| 69 | ICC_POS = 14 , // Positive |
| 70 | ICC_NEG = 6 , // Negative |
| 71 | ICC_VC = 15 , // Overflow Clear |
| 72 | ICC_VS = 7 , // Overflow Set |
| 73 | |
| 74 | //FCC_A = 8+16, // Always |
| 75 | //FCC_N = 0+16, // Never |
| 76 | FCC_U = 7+16, // Unordered |
| 77 | FCC_G = 6+16, // Greater |
| 78 | FCC_UG = 5+16, // Unordered or Greater |
| 79 | FCC_L = 4+16, // Less |
| 80 | FCC_UL = 3+16, // Unordered or Less |
| 81 | FCC_LG = 2+16, // Less or Greater |
| 82 | FCC_NE = 1+16, // Not Equal |
| 83 | FCC_E = 9+16, // Equal |
| 84 | FCC_UE = 10+16, // Unordered or Equal |
| 85 | FCC_GE = 11+16, // Greater or Equal |
| 86 | FCC_UGE = 12+16, // Unordered or Greater or Equal |
| 87 | FCC_LE = 13+16, // Less or Equal |
| 88 | FCC_ULE = 14+16, // Unordered or Less or Equal |
| 89 | FCC_O = 15+16, // Ordered |
| 90 | }; |
| 91 | } |
| 92 | |
| 93 | |
| 94 | /// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC |
| 95 | /// condition. |
| 96 | static V8CC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) { |
| 97 | switch (CC) { |
| 98 | default: assert(0 && "Unknown integer condition code!"); |
| 99 | case ISD::SETEQ: return V8CC::ICC_E; |
| 100 | case ISD::SETNE: return V8CC::ICC_NE; |
| 101 | case ISD::SETLT: return V8CC::ICC_L; |
| 102 | case ISD::SETGT: return V8CC::ICC_G; |
| 103 | case ISD::SETLE: return V8CC::ICC_LE; |
| 104 | case ISD::SETGE: return V8CC::ICC_GE; |
| 105 | case ISD::SETULT: return V8CC::ICC_CS; |
| 106 | case ISD::SETULE: return V8CC::ICC_LEU; |
| 107 | case ISD::SETUGT: return V8CC::ICC_GU; |
| 108 | case ISD::SETUGE: return V8CC::ICC_CC; |
| 109 | } |
| 110 | } |
| 111 | |
| 112 | /// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC |
| 113 | /// FCC condition. |
| 114 | static V8CC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) { |
| 115 | switch (CC) { |
| 116 | default: assert(0 && "Unknown fp condition code!"); |
| 117 | case ISD::SETEQ: return V8CC::FCC_E; |
| 118 | case ISD::SETNE: return V8CC::FCC_NE; |
| 119 | case ISD::SETLT: return V8CC::FCC_L; |
| 120 | case ISD::SETGT: return V8CC::FCC_G; |
| 121 | case ISD::SETLE: return V8CC::FCC_LE; |
| 122 | case ISD::SETGE: return V8CC::FCC_GE; |
| 123 | case ISD::SETULT: return V8CC::FCC_UL; |
| 124 | case ISD::SETULE: return V8CC::FCC_ULE; |
| 125 | case ISD::SETUGT: return V8CC::FCC_UG; |
| 126 | case ISD::SETUGE: return V8CC::FCC_UGE; |
| 127 | case ISD::SETUO: return V8CC::FCC_U; |
| 128 | case ISD::SETO: return V8CC::FCC_O; |
| 129 | case ISD::SETONE: return V8CC::FCC_LG; |
| 130 | case ISD::SETUEQ: return V8CC::FCC_UE; |
| 131 | } |
| 132 | } |
| 133 | |
| 134 | |
| 135 | static unsigned SPARCCondCodeToBranchInstr(V8CC::CondCodes CC) { |
| 136 | switch (CC) { |
| 137 | default: assert(0 && "Unknown condition code"); |
| 138 | case V8CC::ICC_NE: return V8::BNE; |
| 139 | case V8CC::ICC_E: return V8::BE; |
| 140 | case V8CC::ICC_G: return V8::BG; |
| 141 | case V8CC::ICC_LE: return V8::BLE; |
| 142 | case V8CC::ICC_GE: return V8::BGE; |
| 143 | case V8CC::ICC_L: return V8::BL; |
| 144 | case V8CC::ICC_GU: return V8::BGU; |
| 145 | case V8CC::ICC_LEU: return V8::BLEU; |
| 146 | case V8CC::ICC_CC: return V8::BCC; |
| 147 | case V8CC::ICC_CS: return V8::BCS; |
| 148 | case V8CC::ICC_POS: return V8::BPOS; |
| 149 | case V8CC::ICC_NEG: return V8::BNEG; |
| 150 | case V8CC::ICC_VC: return V8::BVC; |
| 151 | case V8CC::ICC_VS: return V8::BVS; |
| 152 | case V8CC::FCC_U: return V8::FBU; |
| 153 | case V8CC::FCC_G: return V8::FBG; |
| 154 | case V8CC::FCC_UG: return V8::FBUG; |
| 155 | case V8CC::FCC_L: return V8::FBL; |
| 156 | case V8CC::FCC_UL: return V8::FBUL; |
| 157 | case V8CC::FCC_LG: return V8::FBLG; |
| 158 | case V8CC::FCC_NE: return V8::FBNE; |
| 159 | case V8CC::FCC_E: return V8::FBE; |
| 160 | case V8CC::FCC_UE: return V8::FBUE; |
| 161 | case V8CC::FCC_GE: return V8::FBGE; |
| 162 | case V8CC::FCC_UGE: return V8::FBUGE; |
| 163 | case V8CC::FCC_LE: return V8::FBLE; |
| 164 | case V8CC::FCC_ULE: return V8::FBULE; |
| 165 | case V8CC::FCC_O: return V8::FBO; |
| 166 | } |
| 167 | } |
| 168 | |
| 169 | |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 170 | namespace { |
| 171 | class SparcV8TargetLowering : public TargetLowering { |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 172 | int VarArgsFrameOffset; // Frame offset to start of varargs area. |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 173 | public: |
| 174 | SparcV8TargetLowering(TargetMachine &TM); |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 175 | virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG); |
Chris Lattner | 4a397e0 | 2006-01-30 03:51:45 +0000 | [diff] [blame] | 176 | |
| 177 | /// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to |
| 178 | /// be zero. Op is expected to be a target specific node. Used by DAG |
| 179 | /// combiner. |
| 180 | virtual bool isMaskedValueZeroForTargetNode(const SDOperand &Op, |
Chris Lattner | c6fd6cd | 2006-01-30 04:09:27 +0000 | [diff] [blame] | 181 | uint64_t Mask) const; |
Chris Lattner | 4a397e0 | 2006-01-30 03:51:45 +0000 | [diff] [blame] | 182 | |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 183 | virtual std::vector<SDOperand> |
| 184 | LowerArguments(Function &F, SelectionDAG &DAG); |
| 185 | virtual std::pair<SDOperand, SDOperand> |
| 186 | LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, |
| 187 | unsigned CC, |
| 188 | bool isTailCall, SDOperand Callee, ArgListTy &Args, |
| 189 | SelectionDAG &DAG); |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 190 | virtual std::pair<SDOperand, SDOperand> |
| 191 | LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth, |
| 192 | SelectionDAG &DAG); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 193 | virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI, |
| 194 | MachineBasicBlock *MBB); |
Chris Lattner | 72878a4 | 2006-01-12 07:31:15 +0000 | [diff] [blame] | 195 | |
| 196 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 197 | }; |
| 198 | } |
| 199 | |
| 200 | SparcV8TargetLowering::SparcV8TargetLowering(TargetMachine &TM) |
| 201 | : TargetLowering(TM) { |
| 202 | |
| 203 | // Set up the register classes. |
| 204 | addRegisterClass(MVT::i32, V8::IntRegsRegisterClass); |
| 205 | addRegisterClass(MVT::f32, V8::FPRegsRegisterClass); |
| 206 | addRegisterClass(MVT::f64, V8::DFPRegsRegisterClass); |
Chris Lattner | 9a60ff6 | 2005-12-17 20:50:42 +0000 | [diff] [blame] | 207 | |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 208 | // Custom legalize GlobalAddress nodes into LO/HI parts. |
| 209 | setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); |
Chris Lattner | 76acc87 | 2005-12-18 02:37:35 +0000 | [diff] [blame] | 210 | setOperationAction(ISD::ConstantPool , MVT::i32, Custom); |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 211 | |
Chris Lattner | 9a60ff6 | 2005-12-17 20:50:42 +0000 | [diff] [blame] | 212 | // Sparc doesn't have sext_inreg, replace them with shl/sra |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 213 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand); |
| 214 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand); |
| 215 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand); |
Chris Lattner | 7087e57 | 2005-12-17 22:39:19 +0000 | [diff] [blame] | 216 | |
| 217 | // Sparc has no REM operation. |
| 218 | setOperationAction(ISD::UREM, MVT::i32, Expand); |
| 219 | setOperationAction(ISD::SREM, MVT::i32, Expand); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 220 | |
| 221 | // Custom expand fp<->sint |
| 222 | setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); |
| 223 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); |
| 224 | |
| 225 | // Expand fp<->uint |
| 226 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand); |
| 227 | setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand); |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 228 | |
Chris Lattner | 53e8845 | 2005-12-23 05:13:35 +0000 | [diff] [blame] | 229 | setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand); |
| 230 | setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand); |
| 231 | |
Chris Lattner | e90ac3a | 2005-12-18 23:00:27 +0000 | [diff] [blame] | 232 | // Turn FP extload into load/fextend |
Chris Lattner | 065c896 | 2005-12-18 07:13:32 +0000 | [diff] [blame] | 233 | setOperationAction(ISD::EXTLOAD, MVT::f32, Expand); |
| 234 | |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 235 | // Sparc has no select or setcc: expand to SELECT_CC. |
| 236 | setOperationAction(ISD::SELECT, MVT::i32, Expand); |
| 237 | setOperationAction(ISD::SELECT, MVT::f32, Expand); |
| 238 | setOperationAction(ISD::SELECT, MVT::f64, Expand); |
| 239 | setOperationAction(ISD::SETCC, MVT::i32, Expand); |
| 240 | setOperationAction(ISD::SETCC, MVT::f32, Expand); |
| 241 | setOperationAction(ISD::SETCC, MVT::f64, Expand); |
| 242 | |
| 243 | // Sparc doesn't have BRCOND either, it has BR_CC. |
| 244 | setOperationAction(ISD::BRCOND, MVT::Other, Expand); |
| 245 | setOperationAction(ISD::BRCONDTWOWAY, MVT::Other, Expand); |
| 246 | setOperationAction(ISD::BRTWOWAY_CC, MVT::Other, Expand); |
| 247 | setOperationAction(ISD::BR_CC, MVT::i32, Custom); |
| 248 | setOperationAction(ISD::BR_CC, MVT::f32, Custom); |
| 249 | setOperationAction(ISD::BR_CC, MVT::f64, Custom); |
| 250 | |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 251 | setOperationAction(ISD::SELECT_CC, MVT::i32, Custom); |
| 252 | setOperationAction(ISD::SELECT_CC, MVT::f32, Custom); |
| 253 | setOperationAction(ISD::SELECT_CC, MVT::f64, Custom); |
| 254 | |
Chris Lattner | e90ac3a | 2005-12-18 23:00:27 +0000 | [diff] [blame] | 255 | // V8 has no intrinsics for these particular operations. |
| 256 | setOperationAction(ISD::MEMMOVE, MVT::Other, Expand); |
| 257 | setOperationAction(ISD::MEMSET, MVT::Other, Expand); |
| 258 | setOperationAction(ISD::MEMCPY, MVT::Other, Expand); |
| 259 | |
Chris Lattner | 61772c2 | 2005-12-19 01:39:40 +0000 | [diff] [blame] | 260 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
| 261 | setOperationAction(ISD::FCOS , MVT::f64, Expand); |
| 262 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 263 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
| 264 | setOperationAction(ISD::CTPOP, MVT::i32, Expand); |
| 265 | setOperationAction(ISD::CTTZ , MVT::i32, Expand); |
| 266 | setOperationAction(ISD::CTLZ , MVT::i32, Expand); |
Nate Begeman | 35ef913 | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 267 | setOperationAction(ISD::ROTL , MVT::i32, Expand); |
| 268 | setOperationAction(ISD::ROTR , MVT::i32, Expand); |
Nate Begeman | d88fc03 | 2006-01-14 03:14:10 +0000 | [diff] [blame] | 269 | setOperationAction(ISD::BSWAP, MVT::i32, Expand); |
Chris Lattner | 61772c2 | 2005-12-19 01:39:40 +0000 | [diff] [blame] | 270 | |
| 271 | setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand); |
| 272 | setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand); |
| 273 | setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand); |
Jim Laskey | e81aecb | 2005-12-21 20:51:37 +0000 | [diff] [blame] | 274 | |
| 275 | // We don't have line number support yet. |
| 276 | setOperationAction(ISD::LOCATION, MVT::Other, Expand); |
Jim Laskey | e0bce71 | 2006-01-05 01:47:43 +0000 | [diff] [blame] | 277 | setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand); |
| 278 | setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand); |
Jim Laskey | e81aecb | 2005-12-21 20:51:37 +0000 | [diff] [blame] | 279 | |
Nate Begeman | ee62557 | 2006-01-27 21:09:22 +0000 | [diff] [blame] | 280 | // RET must be custom lowered, to meet ABI requirements |
| 281 | setOperationAction(ISD::RET , MVT::Other, Custom); |
| 282 | |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 283 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex |
| 284 | setOperationAction(ISD::VASTART , MVT::Other, Custom); |
| 285 | |
| 286 | // Use the default implementation. |
| 287 | setOperationAction(ISD::VAARG , MVT::Other, Expand); |
| 288 | setOperationAction(ISD::VACOPY , MVT::Other, Expand); |
| 289 | setOperationAction(ISD::VAEND , MVT::Other, Expand); |
| 290 | setOperationAction(ISD::STACKSAVE , MVT::Other, Expand); |
| 291 | setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand); |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 292 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand); |
Chris Lattner | 934ea49 | 2006-01-15 08:55:25 +0000 | [diff] [blame] | 293 | |
Chris Lattner | 2adc05c | 2006-01-30 22:20:49 +0000 | [diff] [blame] | 294 | setOperationAction(ISD::ConstantFP, MVT::f64, Expand); |
| 295 | setOperationAction(ISD::ConstantFP, MVT::f32, Expand); |
| 296 | |
Chris Lattner | 934ea49 | 2006-01-15 08:55:25 +0000 | [diff] [blame] | 297 | setStackPointerRegisterToSaveRestore(V8::O6); |
Chris Lattner | b99329e | 2006-01-13 02:42:53 +0000 | [diff] [blame] | 298 | |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 299 | if (TM.getSubtarget<SparcV8Subtarget>().isV9()) { |
| 300 | setOperationAction(ISD::CTPOP, MVT::i32, Legal); |
| 301 | } |
| 302 | |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 303 | computeRegisterProperties(); |
| 304 | } |
| 305 | |
Chris Lattner | 72878a4 | 2006-01-12 07:31:15 +0000 | [diff] [blame] | 306 | const char *SparcV8TargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 307 | switch (Opcode) { |
Chris Lattner | 138d322 | 2006-01-12 07:38:04 +0000 | [diff] [blame] | 308 | default: return 0; |
Chris Lattner | 72878a4 | 2006-01-12 07:31:15 +0000 | [diff] [blame] | 309 | case V8ISD::CMPICC: return "V8ISD::CMPICC"; |
| 310 | case V8ISD::CMPFCC: return "V8ISD::CMPFCC"; |
| 311 | case V8ISD::BRICC: return "V8ISD::BRICC"; |
| 312 | case V8ISD::BRFCC: return "V8ISD::BRFCC"; |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 313 | case V8ISD::SELECT_ICC: return "V8ISD::SELECT_ICC"; |
| 314 | case V8ISD::SELECT_FCC: return "V8ISD::SELECT_FCC"; |
Chris Lattner | 72878a4 | 2006-01-12 07:31:15 +0000 | [diff] [blame] | 315 | case V8ISD::Hi: return "V8ISD::Hi"; |
| 316 | case V8ISD::Lo: return "V8ISD::Lo"; |
| 317 | case V8ISD::FTOI: return "V8ISD::FTOI"; |
| 318 | case V8ISD::ITOF: return "V8ISD::ITOF"; |
Chris Lattner | 44ea7b1 | 2006-01-27 23:30:03 +0000 | [diff] [blame] | 319 | case V8ISD::CALL: return "V8ISD::CALL"; |
Chris Lattner | 72878a4 | 2006-01-12 07:31:15 +0000 | [diff] [blame] | 320 | case V8ISD::RET_FLAG: return "V8ISD::RET_FLAG"; |
| 321 | } |
| 322 | } |
| 323 | |
Chris Lattner | 4a397e0 | 2006-01-30 03:51:45 +0000 | [diff] [blame] | 324 | /// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to |
| 325 | /// be zero. Op is expected to be a target specific node. Used by DAG |
| 326 | /// combiner. |
| 327 | bool SparcV8TargetLowering:: |
Chris Lattner | c6fd6cd | 2006-01-30 04:09:27 +0000 | [diff] [blame] | 328 | isMaskedValueZeroForTargetNode(const SDOperand &Op, uint64_t Mask) const { |
Chris Lattner | 4a397e0 | 2006-01-30 03:51:45 +0000 | [diff] [blame] | 329 | switch (Op.getOpcode()) { |
| 330 | default: return false; |
| 331 | case V8ISD::SELECT_ICC: |
| 332 | case V8ISD::SELECT_FCC: |
| 333 | assert(MVT::isInteger(Op.getValueType()) && "Not an integer select!"); |
| 334 | // These operations are masked zero if both the left and the right are zero. |
Chris Lattner | c6fd6cd | 2006-01-30 04:09:27 +0000 | [diff] [blame] | 335 | return MaskedValueIsZero(Op.getOperand(0), Mask) && |
| 336 | MaskedValueIsZero(Op.getOperand(1), Mask); |
Chris Lattner | 4a397e0 | 2006-01-30 03:51:45 +0000 | [diff] [blame] | 337 | } |
| 338 | } |
| 339 | |
| 340 | |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 341 | /// LowerArguments - V8 uses a very simple ABI, where all values are passed in |
| 342 | /// either one or two GPRs, including FP values. TODO: we should pass FP values |
| 343 | /// in FP registers for fastcc functions. |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 344 | std::vector<SDOperand> |
| 345 | SparcV8TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) { |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 346 | MachineFunction &MF = DAG.getMachineFunction(); |
| 347 | SSARegMap *RegMap = MF.getSSARegMap(); |
| 348 | std::vector<SDOperand> ArgValues; |
| 349 | |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 350 | static const unsigned ArgRegs[] = { |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 351 | V8::I0, V8::I1, V8::I2, V8::I3, V8::I4, V8::I5 |
| 352 | }; |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 353 | |
| 354 | const unsigned *CurArgReg = ArgRegs, *ArgRegEnd = ArgRegs+6; |
| 355 | unsigned ArgOffset = 68; |
| 356 | |
| 357 | SDOperand Root = DAG.getRoot(); |
| 358 | std::vector<SDOperand> OutChains; |
| 359 | |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 360 | for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) { |
| 361 | MVT::ValueType ObjectVT = getValueType(I->getType()); |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 362 | |
| 363 | switch (ObjectVT) { |
| 364 | default: assert(0 && "Unhandled argument type!"); |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 365 | case MVT::i1: |
| 366 | case MVT::i8: |
| 367 | case MVT::i16: |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 368 | case MVT::i32: |
| 369 | if (I->use_empty()) { // Argument is dead. |
| 370 | if (CurArgReg < ArgRegEnd) ++CurArgReg; |
| 371 | ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT)); |
| 372 | } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR |
| 373 | unsigned VReg = RegMap->createVirtualRegister(&V8::IntRegsRegClass); |
| 374 | MF.addLiveIn(*CurArgReg++, VReg); |
| 375 | SDOperand Arg = DAG.getCopyFromReg(Root, VReg, MVT::i32); |
| 376 | if (ObjectVT != MVT::i32) { |
| 377 | unsigned AssertOp = I->getType()->isSigned() ? ISD::AssertSext |
| 378 | : ISD::AssertZext; |
| 379 | Arg = DAG.getNode(AssertOp, MVT::i32, Arg, |
| 380 | DAG.getValueType(ObjectVT)); |
| 381 | Arg = DAG.getNode(ISD::TRUNCATE, ObjectVT, Arg); |
| 382 | } |
| 383 | ArgValues.push_back(Arg); |
| 384 | } else { |
| 385 | int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset); |
| 386 | SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32); |
| 387 | SDOperand Load; |
| 388 | if (ObjectVT == MVT::i32) { |
| 389 | Load = DAG.getLoad(MVT::i32, Root, FIPtr, DAG.getSrcValue(0)); |
| 390 | } else { |
| 391 | unsigned LoadOp = |
| 392 | I->getType()->isSigned() ? ISD::SEXTLOAD : ISD::ZEXTLOAD; |
| 393 | |
Chris Lattner | 99cf509 | 2006-01-16 01:40:00 +0000 | [diff] [blame] | 394 | // Sparc is big endian, so add an offset based on the ObjectVT. |
| 395 | unsigned Offset = 4-std::max(1U, MVT::getSizeInBits(ObjectVT)/8); |
| 396 | FIPtr = DAG.getNode(ISD::ADD, MVT::i32, FIPtr, |
| 397 | DAG.getConstant(Offset, MVT::i32)); |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 398 | Load = DAG.getExtLoad(LoadOp, MVT::i32, Root, FIPtr, |
| 399 | DAG.getSrcValue(0), ObjectVT); |
Chris Lattner | f7511b4 | 2006-01-15 22:22:01 +0000 | [diff] [blame] | 400 | Load = DAG.getNode(ISD::TRUNCATE, ObjectVT, Load); |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 401 | } |
| 402 | ArgValues.push_back(Load); |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 403 | } |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 404 | |
| 405 | ArgOffset += 4; |
Chris Lattner | 217aabf | 2005-12-17 20:59:06 +0000 | [diff] [blame] | 406 | break; |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 407 | case MVT::f32: |
| 408 | if (I->use_empty()) { // Argument is dead. |
| 409 | if (CurArgReg < ArgRegEnd) ++CurArgReg; |
| 410 | ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT)); |
| 411 | } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR |
| 412 | // FP value is passed in an integer register. |
| 413 | unsigned VReg = RegMap->createVirtualRegister(&V8::IntRegsRegClass); |
| 414 | MF.addLiveIn(*CurArgReg++, VReg); |
| 415 | SDOperand Arg = DAG.getCopyFromReg(Root, VReg, MVT::i32); |
| 416 | |
Chris Lattner | a01874f | 2005-12-23 02:31:39 +0000 | [diff] [blame] | 417 | Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Arg); |
| 418 | ArgValues.push_back(Arg); |
Chris Lattner | 46030a6 | 2006-01-19 07:22:29 +0000 | [diff] [blame] | 419 | } else { |
| 420 | int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset); |
| 421 | SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32); |
| 422 | SDOperand Load = DAG.getLoad(MVT::f32, Root, FIPtr, DAG.getSrcValue(0)); |
| 423 | ArgValues.push_back(Load); |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 424 | } |
| 425 | ArgOffset += 4; |
Chris Lattner | 217aabf | 2005-12-17 20:59:06 +0000 | [diff] [blame] | 426 | break; |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 427 | |
| 428 | case MVT::i64: |
| 429 | case MVT::f64: |
| 430 | if (I->use_empty()) { // Argument is dead. |
| 431 | if (CurArgReg < ArgRegEnd) ++CurArgReg; |
| 432 | if (CurArgReg < ArgRegEnd) ++CurArgReg; |
| 433 | ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT)); |
Chris Lattner | b716343 | 2006-01-31 02:45:52 +0000 | [diff] [blame] | 434 | } else if (/* FIXME: Apparently this isn't safe?? */ |
| 435 | 0 && CurArgReg == ArgRegEnd && ObjectVT == MVT::f64 && |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 436 | ((CurArgReg-ArgRegs) & 1) == 0) { |
| 437 | // If this is a double argument and the whole thing lives on the stack, |
| 438 | // and the argument is aligned, load the double straight from the stack. |
| 439 | // We can't do a load in cases like void foo([6ints], int,double), |
| 440 | // because the double wouldn't be aligned! |
| 441 | int FrameIdx = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset); |
| 442 | SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32); |
| 443 | ArgValues.push_back(DAG.getLoad(MVT::f64, Root, FIPtr, |
| 444 | DAG.getSrcValue(0))); |
| 445 | } else { |
| 446 | SDOperand HiVal; |
| 447 | if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR |
| 448 | unsigned VRegHi = RegMap->createVirtualRegister(&V8::IntRegsRegClass); |
| 449 | MF.addLiveIn(*CurArgReg++, VRegHi); |
| 450 | HiVal = DAG.getCopyFromReg(Root, VRegHi, MVT::i32); |
| 451 | } else { |
| 452 | int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset); |
| 453 | SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32); |
| 454 | HiVal = DAG.getLoad(MVT::i32, Root, FIPtr, DAG.getSrcValue(0)); |
| 455 | } |
| 456 | |
| 457 | SDOperand LoVal; |
| 458 | if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR |
| 459 | unsigned VRegLo = RegMap->createVirtualRegister(&V8::IntRegsRegClass); |
| 460 | MF.addLiveIn(*CurArgReg++, VRegLo); |
| 461 | LoVal = DAG.getCopyFromReg(Root, VRegLo, MVT::i32); |
| 462 | } else { |
| 463 | int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset+4); |
| 464 | SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32); |
| 465 | LoVal = DAG.getLoad(MVT::i32, Root, FIPtr, DAG.getSrcValue(0)); |
| 466 | } |
| 467 | |
| 468 | // Compose the two halves together into an i64 unit. |
| 469 | SDOperand WholeValue = |
| 470 | DAG.getNode(ISD::BUILD_PAIR, MVT::i64, LoVal, HiVal); |
Chris Lattner | a01874f | 2005-12-23 02:31:39 +0000 | [diff] [blame] | 471 | |
| 472 | // If we want a double, do a bit convert. |
| 473 | if (ObjectVT == MVT::f64) |
| 474 | WholeValue = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, WholeValue); |
| 475 | |
| 476 | ArgValues.push_back(WholeValue); |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 477 | } |
| 478 | ArgOffset += 8; |
| 479 | break; |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 480 | } |
| 481 | } |
| 482 | |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 483 | // Store remaining ArgRegs to the stack if this is a varargs function. |
| 484 | if (F.getFunctionType()->isVarArg()) { |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 485 | // Remember the vararg offset for the va_start implementation. |
| 486 | VarArgsFrameOffset = ArgOffset; |
| 487 | |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 488 | for (; CurArgReg != ArgRegEnd; ++CurArgReg) { |
| 489 | unsigned VReg = RegMap->createVirtualRegister(&V8::IntRegsRegClass); |
| 490 | MF.addLiveIn(*CurArgReg, VReg); |
| 491 | SDOperand Arg = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32); |
| 492 | |
| 493 | int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset); |
| 494 | SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32); |
| 495 | |
| 496 | OutChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), |
| 497 | Arg, FIPtr, DAG.getSrcValue(0))); |
| 498 | ArgOffset += 4; |
| 499 | } |
| 500 | } |
| 501 | |
| 502 | if (!OutChains.empty()) |
| 503 | DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains)); |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 504 | |
| 505 | // Finally, inform the code generator which regs we return values in. |
| 506 | switch (getValueType(F.getReturnType())) { |
| 507 | default: assert(0 && "Unknown type!"); |
| 508 | case MVT::isVoid: break; |
| 509 | case MVT::i1: |
| 510 | case MVT::i8: |
| 511 | case MVT::i16: |
| 512 | case MVT::i32: |
| 513 | MF.addLiveOut(V8::I0); |
| 514 | break; |
| 515 | case MVT::i64: |
| 516 | MF.addLiveOut(V8::I0); |
| 517 | MF.addLiveOut(V8::I1); |
| 518 | break; |
| 519 | case MVT::f32: |
| 520 | MF.addLiveOut(V8::F0); |
| 521 | break; |
| 522 | case MVT::f64: |
| 523 | MF.addLiveOut(V8::D0); |
| 524 | break; |
| 525 | } |
| 526 | |
| 527 | return ArgValues; |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 528 | } |
| 529 | |
| 530 | std::pair<SDOperand, SDOperand> |
| 531 | SparcV8TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy, |
| 532 | bool isVarArg, unsigned CC, |
| 533 | bool isTailCall, SDOperand Callee, |
| 534 | ArgListTy &Args, SelectionDAG &DAG) { |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 535 | MachineFunction &MF = DAG.getMachineFunction(); |
| 536 | // Count the size of the outgoing arguments. |
| 537 | unsigned ArgsSize = 0; |
| 538 | for (unsigned i = 0, e = Args.size(); i != e; ++i) { |
| 539 | switch (getValueType(Args[i].second)) { |
| 540 | default: assert(0 && "Unknown value type!"); |
| 541 | case MVT::i1: |
| 542 | case MVT::i8: |
| 543 | case MVT::i16: |
| 544 | case MVT::i32: |
| 545 | case MVT::f32: |
| 546 | ArgsSize += 4; |
| 547 | break; |
| 548 | case MVT::i64: |
| 549 | case MVT::f64: |
| 550 | ArgsSize += 8; |
| 551 | break; |
| 552 | } |
| 553 | } |
| 554 | if (ArgsSize > 4*6) |
| 555 | ArgsSize -= 4*6; // Space for first 6 arguments is prereserved. |
| 556 | else |
| 557 | ArgsSize = 0; |
| 558 | |
Chris Lattner | 6554bef | 2005-12-19 01:15:13 +0000 | [diff] [blame] | 559 | // Keep stack frames 8-byte aligned. |
| 560 | ArgsSize = (ArgsSize+7) & ~7; |
| 561 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 562 | Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain, |
| 563 | DAG.getConstant(ArgsSize, getPointerTy())); |
| 564 | |
| 565 | SDOperand StackPtr, NullSV; |
| 566 | std::vector<SDOperand> Stores; |
| 567 | std::vector<SDOperand> RegValuesToPass; |
| 568 | unsigned ArgOffset = 68; |
| 569 | for (unsigned i = 0, e = Args.size(); i != e; ++i) { |
| 570 | SDOperand Val = Args[i].first; |
| 571 | MVT::ValueType ObjectVT = Val.getValueType(); |
Chris Lattner | cb83374 | 2006-01-06 17:56:38 +0000 | [diff] [blame] | 572 | SDOperand ValToStore(0, 0); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 573 | unsigned ObjSize; |
| 574 | switch (ObjectVT) { |
| 575 | default: assert(0 && "Unhandled argument type!"); |
| 576 | case MVT::i1: |
| 577 | case MVT::i8: |
| 578 | case MVT::i16: |
| 579 | // Promote the integer to 32-bits. If the input type is signed, use a |
| 580 | // sign extend, otherwise use a zero extend. |
| 581 | if (Args[i].second->isSigned()) |
| 582 | Val = DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Val); |
| 583 | else |
| 584 | Val = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Val); |
| 585 | // FALL THROUGH |
| 586 | case MVT::i32: |
| 587 | ObjSize = 4; |
| 588 | |
| 589 | if (RegValuesToPass.size() >= 6) { |
| 590 | ValToStore = Val; |
| 591 | } else { |
| 592 | RegValuesToPass.push_back(Val); |
| 593 | } |
| 594 | break; |
| 595 | case MVT::f32: |
| 596 | ObjSize = 4; |
| 597 | if (RegValuesToPass.size() >= 6) { |
| 598 | ValToStore = Val; |
| 599 | } else { |
| 600 | // Convert this to a FP value in an int reg. |
Chris Lattner | a01874f | 2005-12-23 02:31:39 +0000 | [diff] [blame] | 601 | Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 602 | RegValuesToPass.push_back(Val); |
| 603 | } |
| 604 | break; |
Chris Lattner | a01874f | 2005-12-23 02:31:39 +0000 | [diff] [blame] | 605 | case MVT::f64: |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 606 | ObjSize = 8; |
| 607 | // If we can store this directly into the outgoing slot, do so. We can |
| 608 | // do this when all ArgRegs are used and if the outgoing slot is aligned. |
Chris Lattner | 7f9975a | 2006-01-15 19:15:46 +0000 | [diff] [blame] | 609 | // FIXME: McGill/misr fails with this. |
| 610 | if (0 && RegValuesToPass.size() >= 6 && ((ArgOffset-68) & 7) == 0) { |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 611 | ValToStore = Val; |
| 612 | break; |
| 613 | } |
| 614 | |
| 615 | // Otherwise, convert this to a FP value in int regs. |
Chris Lattner | a01874f | 2005-12-23 02:31:39 +0000 | [diff] [blame] | 616 | Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Val); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 617 | // FALL THROUGH |
| 618 | case MVT::i64: |
| 619 | ObjSize = 8; |
| 620 | if (RegValuesToPass.size() >= 6) { |
| 621 | ValToStore = Val; // Whole thing is passed in memory. |
| 622 | break; |
| 623 | } |
| 624 | |
| 625 | // Split the value into top and bottom part. Top part goes in a reg. |
| 626 | SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Val, |
| 627 | DAG.getConstant(1, MVT::i32)); |
| 628 | SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Val, |
| 629 | DAG.getConstant(0, MVT::i32)); |
| 630 | RegValuesToPass.push_back(Hi); |
| 631 | |
| 632 | if (RegValuesToPass.size() >= 6) { |
| 633 | ValToStore = Lo; |
Chris Lattner | 7c423b4 | 2005-12-19 07:57:53 +0000 | [diff] [blame] | 634 | ArgOffset += 4; |
| 635 | ObjSize = 4; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 636 | } else { |
| 637 | RegValuesToPass.push_back(Lo); |
| 638 | } |
| 639 | break; |
| 640 | } |
| 641 | |
| 642 | if (ValToStore.Val) { |
| 643 | if (!StackPtr.Val) { |
Chris Lattner | 7c423b4 | 2005-12-19 07:57:53 +0000 | [diff] [blame] | 644 | StackPtr = DAG.getRegister(V8::O6, MVT::i32); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 645 | NullSV = DAG.getSrcValue(NULL); |
| 646 | } |
| 647 | SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy()); |
| 648 | PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff); |
| 649 | Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain, |
| 650 | ValToStore, PtrOff, NullSV)); |
| 651 | } |
| 652 | ArgOffset += ObjSize; |
| 653 | } |
| 654 | |
| 655 | // Emit all stores, make sure the occur before any copies into physregs. |
| 656 | if (!Stores.empty()) |
| 657 | Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores); |
| 658 | |
| 659 | static const unsigned ArgRegs[] = { |
| 660 | V8::O0, V8::O1, V8::O2, V8::O3, V8::O4, V8::O5 |
| 661 | }; |
| 662 | |
| 663 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 664 | // and flag operands which copy the outgoing args into O[0-5]. |
| 665 | SDOperand InFlag; |
| 666 | for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) { |
| 667 | Chain = DAG.getCopyToReg(Chain, ArgRegs[i], RegValuesToPass[i], InFlag); |
| 668 | InFlag = Chain.getValue(1); |
| 669 | } |
| 670 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 671 | // If the callee is a GlobalAddress node (quite common, every direct call is) |
| 672 | // turn it into a TargetGlobalAddress node so that legalize doesn't hack it. |
| 673 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) |
| 674 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32); |
| 675 | |
| 676 | std::vector<MVT::ValueType> NodeTys; |
| 677 | NodeTys.push_back(MVT::Other); // Returns a chain |
| 678 | NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use. |
Chris Lattner | 44ea7b1 | 2006-01-27 23:30:03 +0000 | [diff] [blame] | 679 | std::vector<SDOperand> Ops; |
| 680 | Ops.push_back(Chain); |
| 681 | Ops.push_back(Callee); |
Chris Lattner | b4d899e | 2005-12-18 22:57:47 +0000 | [diff] [blame] | 682 | if (InFlag.Val) |
Chris Lattner | 44ea7b1 | 2006-01-27 23:30:03 +0000 | [diff] [blame] | 683 | Ops.push_back(InFlag); |
| 684 | Chain = DAG.getNode(V8ISD::CALL, NodeTys, Ops); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 685 | InFlag = Chain.getValue(1); |
| 686 | |
| 687 | MVT::ValueType RetTyVT = getValueType(RetTy); |
| 688 | SDOperand RetVal; |
| 689 | if (RetTyVT != MVT::isVoid) { |
| 690 | switch (RetTyVT) { |
| 691 | default: assert(0 && "Unknown value type to return!"); |
| 692 | case MVT::i1: |
| 693 | case MVT::i8: |
| 694 | case MVT::i16: |
| 695 | RetVal = DAG.getCopyFromReg(Chain, V8::O0, MVT::i32, InFlag); |
| 696 | Chain = RetVal.getValue(1); |
| 697 | |
| 698 | // Add a note to keep track of whether it is sign or zero extended. |
| 699 | RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext :ISD::AssertZext, |
| 700 | MVT::i32, RetVal, DAG.getValueType(RetTyVT)); |
| 701 | RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal); |
| 702 | break; |
| 703 | case MVT::i32: |
| 704 | RetVal = DAG.getCopyFromReg(Chain, V8::O0, MVT::i32, InFlag); |
| 705 | Chain = RetVal.getValue(1); |
| 706 | break; |
| 707 | case MVT::f32: |
| 708 | RetVal = DAG.getCopyFromReg(Chain, V8::F0, MVT::f32, InFlag); |
| 709 | Chain = RetVal.getValue(1); |
| 710 | break; |
| 711 | case MVT::f64: |
| 712 | RetVal = DAG.getCopyFromReg(Chain, V8::D0, MVT::f64, InFlag); |
| 713 | Chain = RetVal.getValue(1); |
| 714 | break; |
| 715 | case MVT::i64: |
Chris Lattner | eb09666 | 2005-12-19 02:15:51 +0000 | [diff] [blame] | 716 | SDOperand Lo = DAG.getCopyFromReg(Chain, V8::O1, MVT::i32, InFlag); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 717 | SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), V8::O0, MVT::i32, |
| 718 | Lo.getValue(2)); |
| 719 | RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi); |
| 720 | Chain = Hi.getValue(1); |
| 721 | break; |
| 722 | } |
| 723 | } |
| 724 | |
| 725 | Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain, |
| 726 | DAG.getConstant(ArgsSize, getPointerTy())); |
| 727 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 728 | return std::make_pair(RetVal, Chain); |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 729 | } |
| 730 | |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 731 | std::pair<SDOperand, SDOperand> SparcV8TargetLowering:: |
| 732 | LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth, |
| 733 | SelectionDAG &DAG) { |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 734 | assert(0 && "Unimp"); |
| 735 | abort(); |
| 736 | } |
| 737 | |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame^] | 738 | // Look at LHS/RHS/CC and see if they are a lowered V8 setcc instruction. If so |
| 739 | // set LHS/RHS and V8CC to the LHS/RHS of the setcc and V8CC to the condition. |
| 740 | static void LookThroughSetCC(SDOperand &LHS, SDOperand &RHS, |
| 741 | ISD::CondCode CC, unsigned &V8CC) { |
| 742 | if (isa<ConstantSDNode>(RHS) && cast<ConstantSDNode>(RHS)->getValue() == 0 && |
| 743 | CC == ISD::SETNE && |
| 744 | ((LHS.getOpcode() == V8ISD::SELECT_ICC && |
| 745 | LHS.getOperand(3).getOpcode() == V8ISD::CMPICC) || |
| 746 | (LHS.getOpcode() == V8ISD::SELECT_FCC && |
| 747 | LHS.getOperand(3).getOpcode() == V8ISD::CMPFCC)) && |
| 748 | isa<ConstantSDNode>(LHS.getOperand(0)) && |
| 749 | isa<ConstantSDNode>(LHS.getOperand(1)) && |
| 750 | cast<ConstantSDNode>(LHS.getOperand(0))->getValue() == 1 && |
| 751 | cast<ConstantSDNode>(LHS.getOperand(1))->getValue() == 0) { |
| 752 | SDOperand CMPCC = LHS.getOperand(3); |
| 753 | V8CC = cast<ConstantSDNode>(LHS.getOperand(2))->getValue(); |
| 754 | LHS = CMPCC.getOperand(0); |
| 755 | RHS = CMPCC.getOperand(1); |
| 756 | } |
| 757 | } |
| 758 | |
| 759 | |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 760 | SDOperand SparcV8TargetLowering:: |
| 761 | LowerOperation(SDOperand Op, SelectionDAG &DAG) { |
| 762 | switch (Op.getOpcode()) { |
| 763 | default: assert(0 && "Should not custom lower this!"); |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 764 | case ISD::GlobalAddress: { |
| 765 | GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
| 766 | SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i32); |
| 767 | SDOperand Hi = DAG.getNode(V8ISD::Hi, MVT::i32, GA); |
| 768 | SDOperand Lo = DAG.getNode(V8ISD::Lo, MVT::i32, GA); |
| 769 | return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi); |
| 770 | } |
Chris Lattner | 76acc87 | 2005-12-18 02:37:35 +0000 | [diff] [blame] | 771 | case ISD::ConstantPool: { |
| 772 | Constant *C = cast<ConstantPoolSDNode>(Op)->get(); |
| 773 | SDOperand CP = DAG.getTargetConstantPool(C, MVT::i32); |
| 774 | SDOperand Hi = DAG.getNode(V8ISD::Hi, MVT::i32, CP); |
| 775 | SDOperand Lo = DAG.getNode(V8ISD::Lo, MVT::i32, CP); |
| 776 | return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi); |
| 777 | } |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 778 | case ISD::FP_TO_SINT: |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 779 | // Convert the fp value to integer in an FP register. |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 780 | assert(Op.getValueType() == MVT::i32); |
| 781 | Op = DAG.getNode(V8ISD::FTOI, MVT::f32, Op.getOperand(0)); |
| 782 | return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 783 | case ISD::SINT_TO_FP: { |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 784 | assert(Op.getOperand(0).getValueType() == MVT::i32); |
Chris Lattner | 3fbb726 | 2006-01-11 07:27:40 +0000 | [diff] [blame] | 785 | SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0)); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 786 | // Convert the int value to FP in an FP register. |
Chris Lattner | 3fbb726 | 2006-01-11 07:27:40 +0000 | [diff] [blame] | 787 | return DAG.getNode(V8ISD::ITOF, Op.getValueType(), Tmp); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 788 | } |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 789 | case ISD::BR_CC: { |
| 790 | SDOperand Chain = Op.getOperand(0); |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 791 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get(); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 792 | SDOperand LHS = Op.getOperand(2); |
| 793 | SDOperand RHS = Op.getOperand(3); |
| 794 | SDOperand Dest = Op.getOperand(4); |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame^] | 795 | unsigned Opc, V8CC = ~0U; |
| 796 | |
| 797 | // If this is a br_cc of a "setcc", and if the setcc got lowered into |
| 798 | // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values. |
| 799 | LookThroughSetCC(LHS, RHS, CC, V8CC); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 800 | |
| 801 | // Get the condition flag. |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame^] | 802 | SDOperand CompareFlag; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 803 | if (LHS.getValueType() == MVT::i32) { |
Chris Lattner | b9169ce | 2006-01-11 07:49:38 +0000 | [diff] [blame] | 804 | std::vector<MVT::ValueType> VTs; |
| 805 | VTs.push_back(MVT::i32); |
| 806 | VTs.push_back(MVT::Flag); |
| 807 | std::vector<SDOperand> Ops; |
| 808 | Ops.push_back(LHS); |
| 809 | Ops.push_back(RHS); |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame^] | 810 | CompareFlag = DAG.getNode(V8ISD::CMPICC, VTs, Ops).getValue(1); |
| 811 | if (V8CC == ~0U) V8CC = IntCondCCodeToICC(CC); |
| 812 | Opc = V8ISD::BRICC; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 813 | } else { |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame^] | 814 | CompareFlag = DAG.getNode(V8ISD::CMPFCC, MVT::Flag, LHS, RHS); |
| 815 | if (V8CC == ~0U) V8CC = FPCondCCodeToFCC(CC); |
| 816 | Opc = V8ISD::BRFCC; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 817 | } |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame^] | 818 | return DAG.getNode(Opc, MVT::Other, Chain, Dest, |
| 819 | DAG.getConstant(V8CC, MVT::i32), CompareFlag); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 820 | } |
| 821 | case ISD::SELECT_CC: { |
| 822 | SDOperand LHS = Op.getOperand(0); |
| 823 | SDOperand RHS = Op.getOperand(1); |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 824 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 825 | SDOperand TrueVal = Op.getOperand(2); |
| 826 | SDOperand FalseVal = Op.getOperand(3); |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 827 | unsigned Opc, V8CC = ~0U; |
| 828 | |
Chris Lattner | dea9528 | 2006-01-30 04:34:44 +0000 | [diff] [blame] | 829 | // If this is a select_cc of a "setcc", and if the setcc got lowered into |
| 830 | // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values. |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame^] | 831 | LookThroughSetCC(LHS, RHS, CC, V8CC); |
Chris Lattner | dea9528 | 2006-01-30 04:34:44 +0000 | [diff] [blame] | 832 | |
Chris Lattner | 4bb9102 | 2006-01-12 17:05:32 +0000 | [diff] [blame] | 833 | SDOperand CompareFlag; |
Chris Lattner | 4bb9102 | 2006-01-12 17:05:32 +0000 | [diff] [blame] | 834 | if (LHS.getValueType() == MVT::i32) { |
| 835 | std::vector<MVT::ValueType> VTs; |
| 836 | VTs.push_back(LHS.getValueType()); // subcc returns a value |
| 837 | VTs.push_back(MVT::Flag); |
| 838 | std::vector<SDOperand> Ops; |
| 839 | Ops.push_back(LHS); |
| 840 | Ops.push_back(RHS); |
| 841 | CompareFlag = DAG.getNode(V8ISD::CMPICC, VTs, Ops).getValue(1); |
| 842 | Opc = V8ISD::SELECT_ICC; |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 843 | if (V8CC == ~0U) V8CC = IntCondCCodeToICC(CC); |
Chris Lattner | 4bb9102 | 2006-01-12 17:05:32 +0000 | [diff] [blame] | 844 | } else { |
| 845 | CompareFlag = DAG.getNode(V8ISD::CMPFCC, MVT::Flag, LHS, RHS); |
| 846 | Opc = V8ISD::SELECT_FCC; |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 847 | if (V8CC == ~0U) V8CC = FPCondCCodeToFCC(CC); |
Chris Lattner | 4bb9102 | 2006-01-12 17:05:32 +0000 | [diff] [blame] | 848 | } |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 849 | return DAG.getNode(Opc, TrueVal.getValueType(), TrueVal, FalseVal, |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 850 | DAG.getConstant(V8CC, MVT::i32), CompareFlag); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 851 | } |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 852 | case ISD::VASTART: { |
| 853 | // vastart just stores the address of the VarArgsFrameIndex slot into the |
| 854 | // memory location argument. |
| 855 | SDOperand Offset = DAG.getNode(ISD::ADD, MVT::i32, |
| 856 | DAG.getRegister(V8::I6, MVT::i32), |
| 857 | DAG.getConstant(VarArgsFrameOffset, MVT::i32)); |
| 858 | return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), Offset, |
| 859 | Op.getOperand(1), Op.getOperand(2)); |
| 860 | } |
Nate Begeman | ee62557 | 2006-01-27 21:09:22 +0000 | [diff] [blame] | 861 | case ISD::RET: { |
| 862 | SDOperand Copy; |
| 863 | |
| 864 | switch(Op.getNumOperands()) { |
| 865 | default: |
| 866 | assert(0 && "Do not know how to return this many arguments!"); |
| 867 | abort(); |
| 868 | case 1: |
| 869 | return SDOperand(); // ret void is legal |
| 870 | case 2: { |
| 871 | unsigned ArgReg; |
| 872 | switch(Op.getOperand(1).getValueType()) { |
| 873 | default: assert(0 && "Unknown type to return!"); |
| 874 | case MVT::i32: ArgReg = V8::I0; break; |
| 875 | case MVT::f32: ArgReg = V8::F0; break; |
| 876 | case MVT::f64: ArgReg = V8::D0; break; |
| 877 | } |
| 878 | Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1), |
| 879 | SDOperand()); |
| 880 | break; |
| 881 | } |
| 882 | case 3: |
| 883 | Copy = DAG.getCopyToReg(Op.getOperand(0), V8::I0, Op.getOperand(2), |
| 884 | SDOperand()); |
| 885 | Copy = DAG.getCopyToReg(Copy, V8::I1, Op.getOperand(1), Copy.getValue(1)); |
| 886 | break; |
| 887 | } |
| 888 | return DAG.getNode(V8ISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1)); |
| 889 | } |
Chris Lattner | bce8887 | 2006-01-15 08:43:57 +0000 | [diff] [blame] | 890 | } |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 891 | } |
| 892 | |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 893 | MachineBasicBlock * |
| 894 | SparcV8TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI, |
| 895 | MachineBasicBlock *BB) { |
| 896 | unsigned BROpcode; |
| 897 | // Figure out the conditional branch opcode to use for this select_cc. |
| 898 | switch (MI->getOpcode()) { |
| 899 | default: assert(0 && "Unknown SELECT_CC!"); |
| 900 | case V8::SELECT_CC_Int_ICC: |
| 901 | case V8::SELECT_CC_FP_ICC: |
| 902 | case V8::SELECT_CC_DFP_ICC: |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 903 | case V8::SELECT_CC_Int_FCC: |
| 904 | case V8::SELECT_CC_FP_FCC: |
| 905 | case V8::SELECT_CC_DFP_FCC: |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 906 | V8CC::CondCodes CC = (V8CC::CondCodes)MI->getOperand(3).getImmedValue(); |
| 907 | BROpcode = SPARCCondCodeToBranchInstr(CC); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 908 | break; |
| 909 | } |
| 910 | |
| 911 | // To "insert" a SELECT_CC instruction, we actually have to insert the diamond |
| 912 | // control-flow pattern. The incoming instruction knows the destination vreg |
| 913 | // to set, the condition code register to branch on, the true/false values to |
| 914 | // select between, and a branch opcode to use. |
| 915 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 916 | ilist<MachineBasicBlock>::iterator It = BB; |
| 917 | ++It; |
| 918 | |
| 919 | // thisMBB: |
| 920 | // ... |
| 921 | // TrueVal = ... |
| 922 | // [f]bCC copy1MBB |
| 923 | // fallthrough --> copy0MBB |
| 924 | MachineBasicBlock *thisMBB = BB; |
| 925 | MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB); |
| 926 | MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB); |
| 927 | BuildMI(BB, BROpcode, 1).addMBB(sinkMBB); |
| 928 | MachineFunction *F = BB->getParent(); |
| 929 | F->getBasicBlockList().insert(It, copy0MBB); |
| 930 | F->getBasicBlockList().insert(It, sinkMBB); |
| 931 | // Update machine-CFG edges |
| 932 | BB->addSuccessor(copy0MBB); |
| 933 | BB->addSuccessor(sinkMBB); |
| 934 | |
| 935 | // copy0MBB: |
| 936 | // %FalseValue = ... |
| 937 | // # fallthrough to sinkMBB |
| 938 | BB = copy0MBB; |
| 939 | |
| 940 | // Update machine-CFG edges |
| 941 | BB->addSuccessor(sinkMBB); |
| 942 | |
| 943 | // sinkMBB: |
| 944 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] |
| 945 | // ... |
| 946 | BB = sinkMBB; |
| 947 | BuildMI(BB, V8::PHI, 4, MI->getOperand(0).getReg()) |
| 948 | .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB) |
| 949 | .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB); |
| 950 | |
| 951 | delete MI; // The pseudo instruction is gone now. |
| 952 | return BB; |
| 953 | } |
| 954 | |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 955 | //===----------------------------------------------------------------------===// |
| 956 | // Instruction Selector Implementation |
| 957 | //===----------------------------------------------------------------------===// |
| 958 | |
| 959 | //===--------------------------------------------------------------------===// |
Chris Lattner | 4dcfaac | 2006-01-26 07:22:22 +0000 | [diff] [blame] | 960 | /// SparcV8DAGToDAGISel - SPARC specific code to select Sparc V8 machine |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 961 | /// instructions for SelectionDAG operations. |
| 962 | /// |
| 963 | namespace { |
| 964 | class SparcV8DAGToDAGISel : public SelectionDAGISel { |
| 965 | SparcV8TargetLowering V8Lowering; |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 966 | |
| 967 | /// Subtarget - Keep a pointer to the Sparc Subtarget around so that we can |
| 968 | /// make the right decision when generating code for different targets. |
| 969 | const SparcV8Subtarget &Subtarget; |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 970 | public: |
| 971 | SparcV8DAGToDAGISel(TargetMachine &TM) |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 972 | : SelectionDAGISel(V8Lowering), V8Lowering(TM), |
| 973 | Subtarget(TM.getSubtarget<SparcV8Subtarget>()) { |
| 974 | } |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 975 | |
| 976 | SDOperand Select(SDOperand Op); |
| 977 | |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 978 | // Complex Pattern Selectors. |
| 979 | bool SelectADDRrr(SDOperand N, SDOperand &R1, SDOperand &R2); |
| 980 | bool SelectADDRri(SDOperand N, SDOperand &Base, SDOperand &Offset); |
| 981 | |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 982 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 983 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
| 984 | virtual void InstructionSelectBasicBlock(SelectionDAG &DAG); |
| 985 | |
| 986 | virtual const char *getPassName() const { |
Chris Lattner | 4dcfaac | 2006-01-26 07:22:22 +0000 | [diff] [blame] | 987 | return "SparcV8 DAG->DAG Pattern Instruction Selection"; |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 988 | } |
| 989 | |
| 990 | // Include the pieces autogenerated from the target description. |
| 991 | #include "SparcV8GenDAGISel.inc" |
| 992 | }; |
| 993 | } // end anonymous namespace |
| 994 | |
| 995 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 996 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
| 997 | void SparcV8DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) { |
| 998 | DEBUG(BB->dump()); |
| 999 | |
| 1000 | // Select target instructions for the DAG. |
| 1001 | DAG.setRoot(Select(DAG.getRoot())); |
| 1002 | CodeGenMap.clear(); |
| 1003 | DAG.RemoveDeadNodes(); |
| 1004 | |
| 1005 | // Emit machine code to BB. |
| 1006 | ScheduleAndEmitDAG(DAG); |
| 1007 | } |
| 1008 | |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 1009 | bool SparcV8DAGToDAGISel::SelectADDRri(SDOperand Addr, SDOperand &Base, |
| 1010 | SDOperand &Offset) { |
Chris Lattner | d5aae05 | 2005-12-18 07:09:06 +0000 | [diff] [blame] | 1011 | if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) { |
| 1012 | Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 1013 | Offset = CurDAG->getTargetConstant(0, MVT::i32); |
| 1014 | return true; |
| 1015 | } |
| 1016 | |
| 1017 | if (Addr.getOpcode() == ISD::ADD) { |
| 1018 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Addr.getOperand(1))) { |
| 1019 | if (Predicate_simm13(CN)) { |
Chris Lattner | d5aae05 | 2005-12-18 07:09:06 +0000 | [diff] [blame] | 1020 | if (FrameIndexSDNode *FIN = |
| 1021 | dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) { |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 1022 | // Constant offset from frame ref. |
Chris Lattner | d5aae05 | 2005-12-18 07:09:06 +0000 | [diff] [blame] | 1023 | Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 1024 | } else { |
| 1025 | Base = Select(Addr.getOperand(0)); |
| 1026 | } |
| 1027 | Offset = CurDAG->getTargetConstant(CN->getValue(), MVT::i32); |
| 1028 | return true; |
| 1029 | } |
| 1030 | } |
| 1031 | if (Addr.getOperand(0).getOpcode() == V8ISD::Lo) { |
| 1032 | Base = Select(Addr.getOperand(1)); |
| 1033 | Offset = Addr.getOperand(0).getOperand(0); |
| 1034 | return true; |
| 1035 | } |
| 1036 | if (Addr.getOperand(1).getOpcode() == V8ISD::Lo) { |
| 1037 | Base = Select(Addr.getOperand(0)); |
| 1038 | Offset = Addr.getOperand(1).getOperand(0); |
| 1039 | return true; |
| 1040 | } |
| 1041 | } |
| 1042 | Base = Select(Addr); |
| 1043 | Offset = CurDAG->getTargetConstant(0, MVT::i32); |
| 1044 | return true; |
| 1045 | } |
| 1046 | |
Chris Lattner | 9034b88 | 2005-12-17 21:25:27 +0000 | [diff] [blame] | 1047 | bool SparcV8DAGToDAGISel::SelectADDRrr(SDOperand Addr, SDOperand &R1, |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 1048 | SDOperand &R2) { |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 1049 | if (Addr.getOpcode() == ISD::FrameIndex) return false; |
Chris Lattner | 9034b88 | 2005-12-17 21:25:27 +0000 | [diff] [blame] | 1050 | if (Addr.getOpcode() == ISD::ADD) { |
| 1051 | if (isa<ConstantSDNode>(Addr.getOperand(1)) && |
| 1052 | Predicate_simm13(Addr.getOperand(1).Val)) |
| 1053 | return false; // Let the reg+imm pattern catch this! |
Chris Lattner | e1389ad | 2005-12-18 02:27:00 +0000 | [diff] [blame] | 1054 | if (Addr.getOperand(0).getOpcode() == V8ISD::Lo || |
| 1055 | Addr.getOperand(1).getOpcode() == V8ISD::Lo) |
| 1056 | return false; // Let the reg+imm pattern catch this! |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 1057 | R1 = Select(Addr.getOperand(0)); |
| 1058 | R2 = Select(Addr.getOperand(1)); |
Chris Lattner | 9034b88 | 2005-12-17 21:25:27 +0000 | [diff] [blame] | 1059 | return true; |
| 1060 | } |
| 1061 | |
| 1062 | R1 = Select(Addr); |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 1063 | R2 = CurDAG->getRegister(V8::G0, MVT::i32); |
| 1064 | return true; |
| 1065 | } |
| 1066 | |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 1067 | SDOperand SparcV8DAGToDAGISel::Select(SDOperand Op) { |
| 1068 | SDNode *N = Op.Val; |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 1069 | if (N->getOpcode() >= ISD::BUILTIN_OP_END && |
| 1070 | N->getOpcode() < V8ISD::FIRST_NUMBER) |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 1071 | return Op; // Already selected. |
| 1072 | // If this has already been converted, use it. |
| 1073 | std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(Op); |
| 1074 | if (CGMI != CodeGenMap.end()) return CGMI->second; |
| 1075 | |
| 1076 | switch (N->getOpcode()) { |
| 1077 | default: break; |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 1078 | case ISD::FrameIndex: { |
| 1079 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 1080 | if (N->hasOneUse()) |
| 1081 | return CurDAG->SelectNodeTo(N, V8::ADDri, MVT::i32, |
| 1082 | CurDAG->getTargetFrameIndex(FI, MVT::i32), |
| 1083 | CurDAG->getTargetConstant(0, MVT::i32)); |
| 1084 | return CodeGenMap[Op] = |
| 1085 | CurDAG->getTargetNode(V8::ADDri, MVT::i32, |
| 1086 | CurDAG->getTargetFrameIndex(FI, MVT::i32), |
| 1087 | CurDAG->getTargetConstant(0, MVT::i32)); |
| 1088 | } |
Chris Lattner | d19fc65 | 2005-12-17 22:55:57 +0000 | [diff] [blame] | 1089 | case ISD::ADD_PARTS: { |
| 1090 | SDOperand LHSL = Select(N->getOperand(0)); |
| 1091 | SDOperand LHSH = Select(N->getOperand(1)); |
| 1092 | SDOperand RHSL = Select(N->getOperand(2)); |
| 1093 | SDOperand RHSH = Select(N->getOperand(3)); |
| 1094 | // FIXME, handle immediate RHS. |
| 1095 | SDOperand Low = CurDAG->getTargetNode(V8::ADDCCrr, MVT::i32, MVT::Flag, |
| 1096 | LHSL, RHSL); |
| 1097 | SDOperand Hi = CurDAG->getTargetNode(V8::ADDXrr, MVT::i32, LHSH, RHSH, |
| 1098 | Low.getValue(1)); |
| 1099 | CodeGenMap[SDOperand(N, 0)] = Low; |
| 1100 | CodeGenMap[SDOperand(N, 1)] = Hi; |
| 1101 | return Op.ResNo ? Hi : Low; |
| 1102 | } |
| 1103 | case ISD::SUB_PARTS: { |
| 1104 | SDOperand LHSL = Select(N->getOperand(0)); |
| 1105 | SDOperand LHSH = Select(N->getOperand(1)); |
| 1106 | SDOperand RHSL = Select(N->getOperand(2)); |
| 1107 | SDOperand RHSH = Select(N->getOperand(3)); |
| 1108 | // FIXME, handle immediate RHS. |
| 1109 | SDOperand Low = CurDAG->getTargetNode(V8::SUBCCrr, MVT::i32, MVT::Flag, |
| 1110 | LHSL, RHSL); |
| 1111 | SDOperand Hi = CurDAG->getTargetNode(V8::SUBXrr, MVT::i32, LHSH, RHSH, |
| 1112 | Low.getValue(1)); |
| 1113 | CodeGenMap[SDOperand(N, 0)] = Low; |
| 1114 | CodeGenMap[SDOperand(N, 1)] = Hi; |
| 1115 | return Op.ResNo ? Hi : Low; |
| 1116 | } |
Chris Lattner | 7087e57 | 2005-12-17 22:39:19 +0000 | [diff] [blame] | 1117 | case ISD::SDIV: |
| 1118 | case ISD::UDIV: { |
| 1119 | // FIXME: should use a custom expander to expose the SRA to the dag. |
| 1120 | SDOperand DivLHS = Select(N->getOperand(0)); |
| 1121 | SDOperand DivRHS = Select(N->getOperand(1)); |
| 1122 | |
| 1123 | // Set the Y register to the high-part. |
| 1124 | SDOperand TopPart; |
| 1125 | if (N->getOpcode() == ISD::SDIV) { |
| 1126 | TopPart = CurDAG->getTargetNode(V8::SRAri, MVT::i32, DivLHS, |
| 1127 | CurDAG->getTargetConstant(31, MVT::i32)); |
| 1128 | } else { |
| 1129 | TopPart = CurDAG->getRegister(V8::G0, MVT::i32); |
| 1130 | } |
| 1131 | TopPart = CurDAG->getTargetNode(V8::WRYrr, MVT::Flag, TopPart, |
| 1132 | CurDAG->getRegister(V8::G0, MVT::i32)); |
| 1133 | |
| 1134 | // FIXME: Handle div by immediate. |
| 1135 | unsigned Opcode = N->getOpcode() == ISD::SDIV ? V8::SDIVrr : V8::UDIVrr; |
| 1136 | return CurDAG->SelectNodeTo(N, Opcode, MVT::i32, DivLHS, DivRHS, TopPart); |
| 1137 | } |
Chris Lattner | ee3d5fb | 2005-12-17 22:30:00 +0000 | [diff] [blame] | 1138 | case ISD::MULHU: |
| 1139 | case ISD::MULHS: { |
Chris Lattner | 7087e57 | 2005-12-17 22:39:19 +0000 | [diff] [blame] | 1140 | // FIXME: Handle mul by immediate. |
Chris Lattner | ee3d5fb | 2005-12-17 22:30:00 +0000 | [diff] [blame] | 1141 | SDOperand MulLHS = Select(N->getOperand(0)); |
| 1142 | SDOperand MulRHS = Select(N->getOperand(1)); |
| 1143 | unsigned Opcode = N->getOpcode() == ISD::MULHU ? V8::UMULrr : V8::SMULrr; |
| 1144 | SDOperand Mul = CurDAG->getTargetNode(Opcode, MVT::i32, MVT::Flag, |
| 1145 | MulLHS, MulRHS); |
| 1146 | // The high part is in the Y register. |
| 1147 | return CurDAG->SelectNodeTo(N, V8::RDY, MVT::i32, Mul.getValue(1)); |
| 1148 | } |
Chris Lattner | 44ea7b1 | 2006-01-27 23:30:03 +0000 | [diff] [blame] | 1149 | case V8ISD::CALL: |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 1150 | // FIXME: This is a workaround for a bug in tblgen. |
| 1151 | { // Pattern #47: (call:Flag (tglobaladdr:i32):$dst, ICC:Flag) |
| 1152 | // Emits: (CALL:void (tglobaladdr:i32):$dst) |
| 1153 | // Pattern complexity = 2 cost = 1 |
| 1154 | SDOperand N1 = N->getOperand(1); |
Chris Lattner | 311f8c2 | 2005-12-18 23:07:11 +0000 | [diff] [blame] | 1155 | if (N1.getOpcode() != ISD::TargetGlobalAddress && |
| 1156 | N1.getOpcode() != ISD::ExternalSymbol) goto P47Fail; |
Chris Lattner | b4d899e | 2005-12-18 22:57:47 +0000 | [diff] [blame] | 1157 | SDOperand InFlag = SDOperand(0, 0); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 1158 | SDOperand Chain = N->getOperand(0); |
| 1159 | SDOperand Tmp0 = N1; |
| 1160 | Chain = Select(Chain); |
Chris Lattner | b4d899e | 2005-12-18 22:57:47 +0000 | [diff] [blame] | 1161 | SDOperand Result; |
| 1162 | if (N->getNumOperands() == 3) { |
| 1163 | InFlag = Select(N->getOperand(2)); |
| 1164 | Result = CurDAG->getTargetNode(V8::CALL, MVT::Other, MVT::Flag, Tmp0, |
| 1165 | Chain, InFlag); |
| 1166 | } else { |
| 1167 | Result = CurDAG->getTargetNode(V8::CALL, MVT::Other, MVT::Flag, Tmp0, |
| 1168 | Chain); |
| 1169 | } |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 1170 | Chain = CodeGenMap[SDOperand(N, 0)] = Result.getValue(0); |
| 1171 | CodeGenMap[SDOperand(N, 1)] = Result.getValue(1); |
| 1172 | return Result.getValue(Op.ResNo); |
| 1173 | } |
| 1174 | P47Fail:; |
| 1175 | |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 1176 | } |
| 1177 | |
| 1178 | return SelectCode(Op); |
| 1179 | } |
| 1180 | |
| 1181 | |
Chris Lattner | 4dcfaac | 2006-01-26 07:22:22 +0000 | [diff] [blame] | 1182 | /// createSparcV8ISelDag - This pass converts a legalized DAG into a |
| 1183 | /// SPARC-specific DAG, ready for instruction scheduling. |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 1184 | /// |
| 1185 | FunctionPass *llvm::createSparcV8ISelDag(TargetMachine &TM) { |
| 1186 | return new SparcV8DAGToDAGISel(TM); |
| 1187 | } |