blob: 24457b4a63d28cce20a6cb630fc0474985907cc2 [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/SSARegMap.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000025#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000026#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000029#include "llvm/ADT/Statistic.h"
30#include "llvm/ADT/STLExtras.h"
Chris Lattner27f29162004-10-26 15:35:58 +000031#include <algorithm>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000032#include <iostream>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000033using namespace llvm;
34
35namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000036 Statistic<> NumSpills("spiller", "Number of register spills");
37 Statistic<> NumStores("spiller", "Number of stores added");
38 Statistic<> NumLoads ("spiller", "Number of loads added");
Chris Lattner7fb64342004-10-01 19:04:51 +000039 Statistic<> NumReused("spiller", "Number of values reused");
Chris Lattner52b25db2004-10-01 19:47:12 +000040 Statistic<> NumDSE ("spiller", "Number of dead stores elided");
Chris Lattner1118d252006-02-03 02:02:59 +000041 Statistic<> NumDCE ("spiller", "Number of copies elided");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000042
Chris Lattner8c4d88d2004-09-30 01:54:45 +000043 enum SpillerName { simple, local };
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000044
Chris Lattner8c4d88d2004-09-30 01:54:45 +000045 cl::opt<SpillerName>
46 SpillerOpt("spiller",
Chris Lattner7fb64342004-10-01 19:04:51 +000047 cl::desc("Spiller to use: (default: local)"),
Chris Lattner8c4d88d2004-09-30 01:54:45 +000048 cl::Prefix,
49 cl::values(clEnumVal(simple, " simple spiller"),
50 clEnumVal(local, " local spiller"),
51 clEnumValEnd),
Chris Lattner7fb64342004-10-01 19:04:51 +000052 cl::init(local));
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000053}
54
Chris Lattner8c4d88d2004-09-30 01:54:45 +000055//===----------------------------------------------------------------------===//
56// VirtRegMap implementation
57//===----------------------------------------------------------------------===//
58
59void VirtRegMap::grow() {
Chris Lattner7f690e62004-09-30 02:15:18 +000060 Virt2PhysMap.grow(MF.getSSARegMap()->getLastVirtReg());
61 Virt2StackSlotMap.grow(MF.getSSARegMap()->getLastVirtReg());
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000062}
63
Chris Lattner8c4d88d2004-09-30 01:54:45 +000064int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
65 assert(MRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000066 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000067 "attempt to assign stack slot to already spilled register");
Chris Lattner7f690e62004-09-30 02:15:18 +000068 const TargetRegisterClass* RC = MF.getSSARegMap()->getRegClass(virtReg);
69 int frameIndex = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
70 RC->getAlignment());
71 Virt2StackSlotMap[virtReg] = frameIndex;
Chris Lattner8c4d88d2004-09-30 01:54:45 +000072 ++NumSpills;
73 return frameIndex;
74}
75
76void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int frameIndex) {
77 assert(MRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000078 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000079 "attempt to assign stack slot to already spilled register");
Chris Lattner7f690e62004-09-30 02:15:18 +000080 Virt2StackSlotMap[virtReg] = frameIndex;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +000081}
82
Chris Lattnerbec6a9e2004-10-01 23:15:36 +000083void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
84 unsigned OpNo, MachineInstr *NewMI) {
85 // Move previous memory references folded to new instruction.
86 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +000087 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +000088 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
89 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +000090 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +000091 }
Chris Lattnerdbea9732004-09-30 16:35:08 +000092
Chris Lattnerbec6a9e2004-10-01 23:15:36 +000093 ModRef MRInfo;
94 if (!OldMI->getOperand(OpNo).isDef()) {
95 assert(OldMI->getOperand(OpNo).isUse() && "Operand is not use or def?");
96 MRInfo = isRef;
97 } else {
98 MRInfo = OldMI->getOperand(OpNo).isUse() ? isModRef : isMod;
99 }
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000100
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000101 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000102 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000103}
104
Chris Lattner7f690e62004-09-30 02:15:18 +0000105void VirtRegMap::print(std::ostream &OS) const {
106 const MRegisterInfo* MRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000107
Chris Lattner7f690e62004-09-30 02:15:18 +0000108 OS << "********** REGISTER MAP **********\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000109 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
Chris Lattner7f690e62004-09-30 02:15:18 +0000110 e = MF.getSSARegMap()->getLastVirtReg(); i <= e; ++i) {
111 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
112 OS << "[reg" << i << " -> " << MRI->getName(Virt2PhysMap[i]) << "]\n";
Misha Brukmanedf128a2005-04-21 22:36:52 +0000113
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000114 }
115
116 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
Chris Lattner7f690e62004-09-30 02:15:18 +0000117 e = MF.getSSARegMap()->getLastVirtReg(); i <= e; ++i)
118 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
119 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
120 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000121}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000122
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000123void VirtRegMap::dump() const { print(std::cerr); }
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000124
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000125
126//===----------------------------------------------------------------------===//
127// Simple Spiller Implementation
128//===----------------------------------------------------------------------===//
129
130Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000131
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000132namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000133 struct SimpleSpiller : public Spiller {
134 bool runOnMachineFunction(MachineFunction& mf, const VirtRegMap &VRM);
135 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000136}
137
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000138bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF,
139 const VirtRegMap &VRM) {
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000140 DEBUG(std::cerr << "********** REWRITE MACHINE CODE **********\n");
141 DEBUG(std::cerr << "********** Function: "
142 << MF.getFunction()->getName() << '\n');
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000143 const TargetMachine &TM = MF.getTarget();
144 const MRegisterInfo &MRI = *TM.getRegisterInfo();
145 bool *PhysRegsUsed = MF.getUsedPhysregs();
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000146
Chris Lattner4ea1b822004-09-30 02:33:48 +0000147 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
148 // each vreg once (in the case where a spilled vreg is used by multiple
149 // operands). This is always smaller than the number of operands to the
150 // current machine instr, so it should be small.
151 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000152
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000153 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
154 MBBI != E; ++MBBI) {
155 DEBUG(std::cerr << MBBI->getBasicBlock()->getName() << ":\n");
156 MachineBasicBlock &MBB = *MBBI;
157 for (MachineBasicBlock::iterator MII = MBB.begin(),
158 E = MBB.end(); MII != E; ++MII) {
159 MachineInstr &MI = *MII;
160 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000161 MachineOperand &MO = MI.getOperand(i);
Chris Lattner886dd912005-04-04 21:35:34 +0000162 if (MO.isRegister() && MO.getReg())
163 if (MRegisterInfo::isVirtualRegister(MO.getReg())) {
164 unsigned VirtReg = MO.getReg();
165 unsigned PhysReg = VRM.getPhys(VirtReg);
166 if (VRM.hasStackSlot(VirtReg)) {
167 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000168 const TargetRegisterClass* RC =
169 MF.getSSARegMap()->getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000170
Chris Lattner886dd912005-04-04 21:35:34 +0000171 if (MO.isUse() &&
172 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
173 == LoadedRegs.end()) {
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000174 MRI.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Chris Lattner886dd912005-04-04 21:35:34 +0000175 LoadedRegs.push_back(VirtReg);
176 ++NumLoads;
177 DEBUG(std::cerr << '\t' << *prior(MII));
178 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000179
Chris Lattner886dd912005-04-04 21:35:34 +0000180 if (MO.isDef()) {
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000181 MRI.storeRegToStackSlot(MBB, next(MII), PhysReg, StackSlot, RC);
Chris Lattner886dd912005-04-04 21:35:34 +0000182 ++NumStores;
183 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000184 }
Chris Lattner886dd912005-04-04 21:35:34 +0000185 PhysRegsUsed[PhysReg] = true;
186 MI.SetMachineOperandReg(i, PhysReg);
187 } else {
188 PhysRegsUsed[MO.getReg()] = true;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000189 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000190 }
Chris Lattner886dd912005-04-04 21:35:34 +0000191
Chris Lattner477e4552004-09-30 16:10:45 +0000192 DEBUG(std::cerr << '\t' << MI);
Chris Lattner4ea1b822004-09-30 02:33:48 +0000193 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000194 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000195 }
196 return true;
197}
198
199//===----------------------------------------------------------------------===//
200// Local Spiller Implementation
201//===----------------------------------------------------------------------===//
202
203namespace {
Chris Lattner7fb64342004-10-01 19:04:51 +0000204 /// LocalSpiller - This spiller does a simple pass over the machine basic
205 /// block to attempt to keep spills in registers as much as possible for
206 /// blocks that have low register pressure (the vreg may be spilled due to
207 /// register pressure in other blocks).
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000208 class LocalSpiller : public Spiller {
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000209 const MRegisterInfo *MRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000210 const TargetInstrInfo *TII;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000211 public:
Chris Lattner7fb64342004-10-01 19:04:51 +0000212 bool runOnMachineFunction(MachineFunction &MF, const VirtRegMap &VRM) {
213 MRI = MF.getTarget().getRegisterInfo();
214 TII = MF.getTarget().getInstrInfo();
215 DEBUG(std::cerr << "\n**** Local spiller rewriting function '"
216 << MF.getFunction()->getName() << "':\n");
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000217
Chris Lattner7fb64342004-10-01 19:04:51 +0000218 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
219 MBB != E; ++MBB)
220 RewriteMBB(*MBB, VRM);
221 return true;
222 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000223 private:
Chris Lattner7fb64342004-10-01 19:04:51 +0000224 void RewriteMBB(MachineBasicBlock &MBB, const VirtRegMap &VRM);
225 void ClobberPhysReg(unsigned PR, std::map<int, unsigned> &SpillSlots,
Chris Lattner07cf1412006-02-03 00:36:31 +0000226 std::multimap<unsigned, int> &PhysRegs);
Chris Lattner7fb64342004-10-01 19:04:51 +0000227 void ClobberPhysRegOnly(unsigned PR, std::map<int, unsigned> &SpillSlots,
Chris Lattner07cf1412006-02-03 00:36:31 +0000228 std::multimap<unsigned, int> &PhysRegs);
229 void ModifyStackSlot(int Slot, std::map<int, unsigned> &SpillSlots,
230 std::multimap<unsigned, int> &PhysRegs);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000231 };
232}
233
Chris Lattner66cf80f2006-02-03 23:13:58 +0000234/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
235/// top down, keep track of which spills slots are available in each register.
Chris Lattner593c9582006-02-03 23:28:46 +0000236///
237/// Note that not all physregs are created equal here. In particular, some
238/// physregs are reloads that we are allowed to clobber or ignore at any time.
239/// Other physregs are values that the register allocated program is using that
240/// we cannot CHANGE, but we can read if we like. We keep track of this on a
241/// per-stack-slot basis as the low bit in the value of the SpillSlotsAvailable
242/// entries. The predicate 'canClobberPhysReg()' checks this bit and
243/// addAvailable sets it if.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000244class AvailableSpills {
245 const MRegisterInfo *MRI;
246 const TargetInstrInfo *TII;
247
248 // SpillSlotsAvailable - This map keeps track of all of the spilled virtual
249 // register values that are still available, due to being loaded or stored to,
250 // but not invalidated yet.
251 std::map<int, unsigned> SpillSlotsAvailable;
252
253 // PhysRegsAvailable - This is the inverse of SpillSlotsAvailable, indicating
254 // which stack slot values are currently held by a physreg. This is used to
255 // invalidate entries in SpillSlotsAvailable when a physreg is modified.
256 std::multimap<unsigned, int> PhysRegsAvailable;
257
258 void ClobberPhysRegOnly(unsigned PhysReg);
259public:
260 AvailableSpills(const MRegisterInfo *mri, const TargetInstrInfo *tii)
261 : MRI(mri), TII(tii) {
262 }
263
264 /// getSpillSlotPhysReg - If the specified stack slot is available in a
265 /// physical register, return that PhysReg, otherwise return 0.
266 unsigned getSpillSlotPhysReg(int Slot) const {
267 std::map<int, unsigned>::const_iterator I = SpillSlotsAvailable.find(Slot);
268 if (I != SpillSlotsAvailable.end())
Chris Lattner593c9582006-02-03 23:28:46 +0000269 return I->second >> 1; // Remove the CanClobber bit.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000270 return 0;
271 }
272
273 /// addAvailable - Mark that the specified stack slot is available in the
Chris Lattner593c9582006-02-03 23:28:46 +0000274 /// specified physreg. If CanClobber is true, the physreg can be modified at
275 /// any time without changing the semantics of the program.
276 void addAvailable(int Slot, unsigned Reg, bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000277 // If this stack slot is thought to be available in some other physreg,
278 // remove its record.
279 ModifyStackSlot(Slot);
280
Chris Lattner66cf80f2006-02-03 23:13:58 +0000281 PhysRegsAvailable.insert(std::make_pair(Reg, Slot));
Chris Lattner593c9582006-02-03 23:28:46 +0000282 SpillSlotsAvailable[Slot] = (Reg << 1) | CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000283
284 DEBUG(std::cerr << "Remembering SS#" << Slot << " in physreg "
285 << MRI->getName(Reg) << "\n");
286 }
287
Chris Lattner593c9582006-02-03 23:28:46 +0000288 /// canClobberPhysReg - Return true if the spiller is allowed to change the
289 /// value of the specified stackslot register if it desires. The specified
290 /// stack slot must be available in a physreg for this query to make sense.
291 bool canClobberPhysReg(int Slot) const {
292 assert(SpillSlotsAvailable.count(Slot) && "Slot not available!");
293 return SpillSlotsAvailable.find(Slot)->second & 1;
294 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000295
296 /// ClobberPhysReg - This is called when the specified physreg changes
297 /// value. We use this to invalidate any info about stuff we thing lives in
298 /// it and any of its aliases.
299 void ClobberPhysReg(unsigned PhysReg);
300
301 /// ModifyStackSlot - This method is called when the value in a stack slot
302 /// changes. This removes information about which register the previous value
303 /// for this slot lives in (as the previous value is dead now).
304 void ModifyStackSlot(int Slot);
305};
306
307/// ClobberPhysRegOnly - This is called when the specified physreg changes
308/// value. We use this to invalidate any info about stuff we thing lives in it.
309void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
310 std::multimap<unsigned, int>::iterator I =
311 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000312 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000313 int Slot = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000314 PhysRegsAvailable.erase(I++);
Chris Lattner593c9582006-02-03 23:28:46 +0000315 assert((SpillSlotsAvailable[Slot] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000316 "Bidirectional map mismatch!");
317 SpillSlotsAvailable.erase(Slot);
Chris Lattner7fb64342004-10-01 19:04:51 +0000318 DEBUG(std::cerr << "PhysReg " << MRI->getName(PhysReg)
Chris Lattner07cf1412006-02-03 00:36:31 +0000319 << " clobbered, invalidating SS#" << Slot << "\n");
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000320 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000321}
322
Chris Lattner66cf80f2006-02-03 23:13:58 +0000323/// ClobberPhysReg - This is called when the specified physreg changes
324/// value. We use this to invalidate any info about stuff we thing lives in
325/// it and any of its aliases.
326void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000327 for (const unsigned *AS = MRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000328 ClobberPhysRegOnly(*AS);
329 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000330}
331
Chris Lattner07cf1412006-02-03 00:36:31 +0000332/// ModifyStackSlot - This method is called when the value in a stack slot
333/// changes. This removes information about which register the previous value
334/// for this slot lives in (as the previous value is dead now).
Chris Lattner66cf80f2006-02-03 23:13:58 +0000335void AvailableSpills::ModifyStackSlot(int Slot) {
336 std::map<int, unsigned>::iterator It = SpillSlotsAvailable.find(Slot);
337 if (It == SpillSlotsAvailable.end()) return;
Chris Lattner593c9582006-02-03 23:28:46 +0000338 unsigned Reg = It->second >> 1;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000339 SpillSlotsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000340
341 // This register may hold the value of multiple stack slots, only remove this
342 // stack slot from the set of values the register contains.
343 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
344 for (; ; ++I) {
345 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
346 "Map inverse broken!");
347 if (I->second == Slot) break;
348 }
349 PhysRegsAvailable.erase(I);
350}
351
352
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000353
Chris Lattner7fb64342004-10-01 19:04:51 +0000354// ReusedOp - For each reused operand, we keep track of a bit of information, in
355// case we need to rollback upon processing a new operand. See comments below.
356namespace {
357 struct ReusedOp {
358 // The MachineInstr operand that reused an available value.
359 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000360
Chris Lattner7fb64342004-10-01 19:04:51 +0000361 // StackSlot - The spill slot of the value being reused.
362 unsigned StackSlot;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000363
Chris Lattner7fb64342004-10-01 19:04:51 +0000364 // PhysRegReused - The physical register the value was available in.
365 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000366
Chris Lattner7fb64342004-10-01 19:04:51 +0000367 // AssignedPhysReg - The physreg that was assigned for use by the reload.
368 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000369
370 // VirtReg - The virtual register itself.
371 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000372
Chris Lattner8a61a752005-10-06 17:19:06 +0000373 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
374 unsigned vreg)
375 : Operand(o), StackSlot(ss), PhysRegReused(prr), AssignedPhysReg(apr),
376 VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000377 };
378}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000379
Chris Lattner7fb64342004-10-01 19:04:51 +0000380
381/// rewriteMBB - Keep track of which spills are available even after the
382/// register allocator is done with them. If possible, avoid reloading vregs.
383void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, const VirtRegMap &VRM) {
384
Chris Lattner7fb64342004-10-01 19:04:51 +0000385 DEBUG(std::cerr << MBB.getBasicBlock()->getName() << ":\n");
386
Chris Lattner66cf80f2006-02-03 23:13:58 +0000387 // Spills - Keep track of which spilled values are available in physregs so
388 // that we can choose to reuse the physregs instead of emitting reloads.
389 AvailableSpills Spills(MRI, TII);
390
Chris Lattner7fb64342004-10-01 19:04:51 +0000391 std::vector<ReusedOp> ReusedOperands;
392
393 // DefAndUseVReg - When we see a def&use operand that is spilled, keep track
394 // of it. ".first" is the machine operand index (should always be 0 for now),
395 // and ".second" is the virtual register that is spilled.
396 std::vector<std::pair<unsigned, unsigned> > DefAndUseVReg;
397
Chris Lattner52b25db2004-10-01 19:47:12 +0000398 // MaybeDeadStores - When we need to write a value back into a stack slot,
399 // keep track of the inserted store. If the stack slot value is never read
400 // (because the value was used from some available register, for example), and
401 // subsequently stored to, the original store is dead. This map keeps track
402 // of inserted stores that are not used. If we see a subsequent store to the
403 // same stack slot, the original store is deleted.
404 std::map<int, MachineInstr*> MaybeDeadStores;
405
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000406 bool *PhysRegsUsed = MBB.getParent()->getUsedPhysregs();
407
Chris Lattner7fb64342004-10-01 19:04:51 +0000408 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
409 MII != E; ) {
410 MachineInstr &MI = *MII;
411 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
412
413 ReusedOperands.clear();
414 DefAndUseVReg.clear();
415
416 // Process all of the spilled uses and all non spilled reg references.
417 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
418 MachineOperand &MO = MI.getOperand(i);
Chris Lattner50ea01e2005-09-09 20:29:51 +0000419 if (!MO.isRegister() || MO.getReg() == 0)
420 continue; // Ignore non-register operands.
421
422 if (MRegisterInfo::isPhysicalRegister(MO.getReg())) {
423 // Ignore physregs for spilling, but remember that it is used by this
424 // function.
Chris Lattner886dd912005-04-04 21:35:34 +0000425 PhysRegsUsed[MO.getReg()] = true;
Chris Lattner50ea01e2005-09-09 20:29:51 +0000426 continue;
427 }
428
429 assert(MRegisterInfo::isVirtualRegister(MO.getReg()) &&
430 "Not a virtual or a physical register?");
431
432 unsigned VirtReg = MO.getReg();
433 if (!VRM.hasStackSlot(VirtReg)) {
434 // This virtual register was assigned a physreg!
435 unsigned Phys = VRM.getPhys(VirtReg);
436 PhysRegsUsed[Phys] = true;
437 MI.SetMachineOperandReg(i, Phys);
438 continue;
439 }
440
441 // This virtual register is now known to be a spilled value.
442 if (!MO.isUse())
443 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +0000444
Chris Lattner50ea01e2005-09-09 20:29:51 +0000445 // If this is both a def and a use, we need to emit a store to the
446 // stack slot after the instruction. Keep track of D&U operands
447 // because we are about to change it to a physreg here.
448 if (MO.isDef()) {
449 // Remember that this was a def-and-use operand, and that the
450 // stack slot is live after this instruction executes.
451 DefAndUseVReg.push_back(std::make_pair(i, VirtReg));
452 }
453
454 int StackSlot = VRM.getStackSlot(VirtReg);
455 unsigned PhysReg;
Chris Lattner7fb64342004-10-01 19:04:51 +0000456
Chris Lattner50ea01e2005-09-09 20:29:51 +0000457 // Check to see if this stack slot is available.
Chris Lattner593c9582006-02-03 23:28:46 +0000458 if ((PhysReg = Spills.getSpillSlotPhysReg(StackSlot)) &&
459 // Don't reuse it for a def&use operand if we aren't allowed to change
460 // the physreg!
461 (!MO.isDef() || Spills.canClobberPhysReg(StackSlot))) {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000462 // If this stack slot value is already available, reuse it!
Chris Lattner50ea01e2005-09-09 20:29:51 +0000463 DEBUG(std::cerr << "Reusing SS#" << StackSlot << " from physreg "
Chris Lattner66cf80f2006-02-03 23:13:58 +0000464 << MRI->getName(PhysReg) << " for vreg"
Chris Lattner50ea01e2005-09-09 20:29:51 +0000465 << VirtReg <<" instead of reloading into physreg "
466 << MRI->getName(VRM.getPhys(VirtReg)) << "\n");
Chris Lattner50ea01e2005-09-09 20:29:51 +0000467 MI.SetMachineOperandReg(i, PhysReg);
Chris Lattner7fb64342004-10-01 19:04:51 +0000468
Chris Lattner50ea01e2005-09-09 20:29:51 +0000469 // The only technical detail we have is that we don't know that
470 // PhysReg won't be clobbered by a reloaded stack slot that occurs
471 // later in the instruction. In particular, consider 'op V1, V2'.
472 // If V1 is available in physreg R0, we would choose to reuse it
473 // here, instead of reloading it into the register the allocator
474 // indicated (say R1). However, V2 might have to be reloaded
475 // later, and it might indicate that it needs to live in R0. When
476 // this occurs, we need to have information available that
477 // indicates it is safe to use R1 for the reload instead of R0.
478 //
479 // To further complicate matters, we might conflict with an alias,
480 // or R0 and R1 might not be compatible with each other. In this
481 // case, we actually insert a reload for V1 in R1, ensuring that
482 // we can get at R0 or its alias.
483 ReusedOperands.push_back(ReusedOp(i, StackSlot, PhysReg,
Chris Lattner8a61a752005-10-06 17:19:06 +0000484 VRM.getPhys(VirtReg), VirtReg));
Chris Lattner50ea01e2005-09-09 20:29:51 +0000485 ++NumReused;
486 continue;
487 }
488
489 // Otherwise, reload it and remember that we have it.
490 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +0000491 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000492 const TargetRegisterClass* RC =
493 MBB.getParent()->getSSARegMap()->getRegClass(VirtReg);
Chris Lattner7fb64342004-10-01 19:04:51 +0000494
Chris Lattner50ea01e2005-09-09 20:29:51 +0000495 RecheckRegister:
496 // Note that, if we reused a register for a previous operand, the
497 // register we want to reload into might not actually be
498 // available. If this occurs, use the register indicated by the
499 // reuser.
500 if (!ReusedOperands.empty()) // This is most often empty.
501 for (unsigned ro = 0, e = ReusedOperands.size(); ro != e; ++ro)
502 if (ReusedOperands[ro].PhysRegReused == PhysReg) {
503 // Yup, use the reload register that we didn't use before.
504 PhysReg = ReusedOperands[ro].AssignedPhysReg;
505 goto RecheckRegister;
506 } else {
507 ReusedOp &Op = ReusedOperands[ro];
508 unsigned PRRU = Op.PhysRegReused;
509 if (MRI->areAliases(PRRU, PhysReg)) {
510 // Okay, we found out that an alias of a reused register
511 // was used. This isn't good because it means we have
512 // to undo a previous reuse.
Chris Lattner8a61a752005-10-06 17:19:06 +0000513 const TargetRegisterClass *AliasRC =
514 MBB.getParent()->getSSARegMap()->getRegClass(Op.VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +0000515 MRI->loadRegFromStackSlot(MBB, &MI, Op.AssignedPhysReg,
Chris Lattner8a61a752005-10-06 17:19:06 +0000516 Op.StackSlot, AliasRC);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000517 Spills.ClobberPhysReg(Op.AssignedPhysReg);
518 Spills.ClobberPhysReg(Op.PhysRegReused);
519
Chris Lattner52b25db2004-10-01 19:47:12 +0000520 // Any stores to this stack slot are not dead anymore.
Chris Lattner50ea01e2005-09-09 20:29:51 +0000521 MaybeDeadStores.erase(Op.StackSlot);
Chris Lattner52b25db2004-10-01 19:47:12 +0000522
Chris Lattner50ea01e2005-09-09 20:29:51 +0000523 MI.SetMachineOperandReg(Op.Operand, Op.AssignedPhysReg);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000524
525 Spills.addAvailable(Op.StackSlot, Op.AssignedPhysReg);
Chris Lattner7fb64342004-10-01 19:04:51 +0000526 ++NumLoads;
527 DEBUG(std::cerr << '\t' << *prior(MII));
Chris Lattner7fb64342004-10-01 19:04:51 +0000528
Chris Lattner50ea01e2005-09-09 20:29:51 +0000529 DEBUG(std::cerr << "Reuse undone!\n");
530 ReusedOperands.erase(ReusedOperands.begin()+ro);
531 --NumReused;
532 goto ContinueReload;
Chris Lattner7fb64342004-10-01 19:04:51 +0000533 }
534 }
Chris Lattner50ea01e2005-09-09 20:29:51 +0000535 ContinueReload:
536 PhysRegsUsed[PhysReg] = true;
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000537 MRI->loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Chris Lattner50ea01e2005-09-09 20:29:51 +0000538 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000539 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +0000540
541 // Any stores to this stack slot are not dead anymore.
542 MaybeDeadStores.erase(StackSlot);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000543 Spills.addAvailable(StackSlot, PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +0000544 ++NumLoads;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000545 MI.SetMachineOperandReg(i, PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +0000546 DEBUG(std::cerr << '\t' << *prior(MII));
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000547 }
548
Chris Lattner7fb64342004-10-01 19:04:51 +0000549 // Loop over all of the implicit defs, clearing them from our available
550 // sets.
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000551 for (const unsigned *ImpDef = TII->getImplicitDefs(MI.getOpcode());
552 *ImpDef; ++ImpDef) {
553 PhysRegsUsed[*ImpDef] = true;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000554 Spills.ClobberPhysReg(*ImpDef);
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000555 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000556
Chris Lattner7fb64342004-10-01 19:04:51 +0000557 DEBUG(std::cerr << '\t' << MI);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000558
Chris Lattner7fb64342004-10-01 19:04:51 +0000559 // If we have folded references to memory operands, make sure we clear all
560 // physical registers that may contain the value of the spilled virtual
561 // register
Chris Lattner8f1d6402005-01-14 15:54:24 +0000562 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
563 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000564 DEBUG(std::cerr << "Folded vreg: " << I->second.first << " MR: "
565 << I->second.second);
566 unsigned VirtReg = I->second.first;
567 VirtRegMap::ModRef MR = I->second.second;
Chris Lattnercea86882005-09-19 06:56:21 +0000568 if (!VRM.hasStackSlot(VirtReg)) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000569 DEBUG(std::cerr << ": No stack slot!\n");
Chris Lattnercea86882005-09-19 06:56:21 +0000570 continue;
571 }
572 int SS = VRM.getStackSlot(VirtReg);
573 DEBUG(std::cerr << " - StackSlot: " << SS << "\n");
574
575 // If this folded instruction is just a use, check to see if it's a
576 // straight load from the virt reg slot.
577 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
578 int FrameIdx;
Chris Lattner40839602006-02-02 20:12:32 +0000579 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
580 // If this spill slot is available, turn it into a copy (or nothing)
581 // instead of leaving it as a load!
Chris Lattner66cf80f2006-02-03 23:13:58 +0000582 unsigned InReg;
583 if (FrameIdx == SS && (InReg = Spills.getSpillSlotPhysReg(SS))) {
Chris Lattnercea86882005-09-19 06:56:21 +0000584 DEBUG(std::cerr << "Promoted Load To Copy: " << MI);
585 MachineFunction &MF = *MBB.getParent();
Chris Lattner66cf80f2006-02-03 23:13:58 +0000586 if (DestReg != InReg) {
587 MRI->copyRegToReg(MBB, &MI, DestReg, InReg,
Chris Lattnercea86882005-09-19 06:56:21 +0000588 MF.getSSARegMap()->getRegClass(VirtReg));
Chris Lattner22480c42005-10-05 18:30:19 +0000589 // Revisit the copy so we make sure to notice the effects of the
590 // operation on the destreg (either needing to RA it if it's
591 // virtual or needing to clobber any values if it's physical).
592 NextMII = &MI;
593 --NextMII; // backtrack to the copy.
Chris Lattnercea86882005-09-19 06:56:21 +0000594 }
595 MBB.erase(&MI);
596 goto ProcessNextInst;
597 }
598 }
599 }
600
601 // If this reference is not a use, any previous store is now dead.
602 // Otherwise, the store to this stack slot is not dead anymore.
603 std::map<int, MachineInstr*>::iterator MDSI = MaybeDeadStores.find(SS);
604 if (MDSI != MaybeDeadStores.end()) {
605 if (MR & VirtRegMap::isRef) // Previous store is not dead.
606 MaybeDeadStores.erase(MDSI);
607 else {
608 // If we get here, the store is dead, nuke it now.
609 assert(MR == VirtRegMap::isMod && "Can't be modref!");
610 MBB.erase(MDSI->second);
611 MaybeDeadStores.erase(MDSI);
612 ++NumDSE;
613 }
614 }
615
616 // If the spill slot value is available, and this is a new definition of
617 // the value, the value is not available anymore.
618 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +0000619 // Notice that the value in this stack slot has been modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000620 Spills.ModifyStackSlot(SS);
Chris Lattnercd816392006-02-02 23:29:36 +0000621
622 // If this is *just* a mod of the value, check to see if this is just a
623 // store to the spill slot (i.e. the spill got merged into the copy). If
624 // so, realize that the vreg is available now, and add the store to the
625 // MaybeDeadStore info.
626 int StackSlot;
627 if (!(MR & VirtRegMap::isRef)) {
628 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
629 assert(MRegisterInfo::isPhysicalRegister(SrcReg) &&
630 "Src hasn't been allocated yet?");
Chris Lattner07cf1412006-02-03 00:36:31 +0000631 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +0000632 // this as a potentially dead store in case there is a subsequent
633 // store into the stack slot without a read from it.
634 MaybeDeadStores[StackSlot] = &MI;
635
Chris Lattnercd816392006-02-02 23:29:36 +0000636 // If the stack slot value was previously available in some other
637 // register, change it now. Otherwise, make the register available,
638 // in PhysReg.
Chris Lattner593c9582006-02-03 23:28:46 +0000639 Spills.addAvailable(StackSlot, SrcReg, false /*don't clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +0000640 }
641 }
Chris Lattner7fb64342004-10-01 19:04:51 +0000642 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000643 }
644
Chris Lattner7fb64342004-10-01 19:04:51 +0000645 // Process all of the spilled defs.
646 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
647 MachineOperand &MO = MI.getOperand(i);
648 if (MO.isRegister() && MO.getReg() && MO.isDef()) {
649 unsigned VirtReg = MO.getReg();
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000650
Chris Lattner7fb64342004-10-01 19:04:51 +0000651 if (!MRegisterInfo::isVirtualRegister(VirtReg)) {
652 // Check to see if this is a def-and-use vreg operand that we do need
653 // to insert a store for.
654 bool OpTakenCareOf = false;
655 if (MO.isUse() && !DefAndUseVReg.empty()) {
656 for (unsigned dau = 0, e = DefAndUseVReg.size(); dau != e; ++dau)
657 if (DefAndUseVReg[dau].first == i) {
658 VirtReg = DefAndUseVReg[dau].second;
659 OpTakenCareOf = true;
660 break;
661 }
662 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000663
Chris Lattner7fb64342004-10-01 19:04:51 +0000664 if (!OpTakenCareOf) {
Chris Lattner109afed2006-02-03 03:16:14 +0000665 // Check to see if this is a noop copy. If so, eliminate the
666 // instruction before considering the dest reg to be changed.
667 unsigned Src, Dst;
668 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
669 ++NumDCE;
670 DEBUG(std::cerr << "Removing now-noop copy: " << MI);
671 MBB.erase(&MI);
672 goto ProcessNextInst;
673 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000674 Spills.ClobberPhysReg(VirtReg);
Chris Lattner84e752a2006-02-03 03:06:49 +0000675 continue;
Chris Lattner7fb64342004-10-01 19:04:51 +0000676 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000677 }
Chris Lattner7fb64342004-10-01 19:04:51 +0000678
Chris Lattner84e752a2006-02-03 03:06:49 +0000679 // The only vregs left are stack slot definitions.
680 int StackSlot = VRM.getStackSlot(VirtReg);
681 const TargetRegisterClass *RC =
682 MBB.getParent()->getSSARegMap()->getRegClass(VirtReg);
683 unsigned PhysReg;
Chris Lattner7fb64342004-10-01 19:04:51 +0000684
Chris Lattner84e752a2006-02-03 03:06:49 +0000685 // If this is a def&use operand, and we used a different physreg for
686 // it than the one assigned, make sure to execute the store from the
687 // correct physical register.
688 if (MO.getReg() == VirtReg)
689 PhysReg = VRM.getPhys(VirtReg);
690 else
691 PhysReg = MO.getReg();
Chris Lattner7fb64342004-10-01 19:04:51 +0000692
Chris Lattner84e752a2006-02-03 03:06:49 +0000693 PhysRegsUsed[PhysReg] = true;
694 MRI->storeRegToStackSlot(MBB, next(MII), PhysReg, StackSlot, RC);
695 DEBUG(std::cerr << "Store:\t" << *next(MII));
696 MI.SetMachineOperandReg(i, PhysReg);
Chris Lattner7fb64342004-10-01 19:04:51 +0000697
Chris Lattner109afed2006-02-03 03:16:14 +0000698 // Check to see if this is a noop copy. If so, eliminate the
699 // instruction before considering the dest reg to be changed.
700 {
701 unsigned Src, Dst;
702 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
703 ++NumDCE;
704 DEBUG(std::cerr << "Removing now-noop copy: " << MI);
705 MBB.erase(&MI);
706 goto ProcessNextInst;
707 }
708 }
709
Chris Lattner84e752a2006-02-03 03:06:49 +0000710 // If there is a dead store to this stack slot, nuke it now.
711 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
712 if (LastStore) {
713 DEBUG(std::cerr << " Killed store:\t" << *LastStore);
714 ++NumDSE;
715 MBB.erase(LastStore);
Chris Lattner7fb64342004-10-01 19:04:51 +0000716 }
Chris Lattner84e752a2006-02-03 03:06:49 +0000717 LastStore = next(MII);
718
719 // If the stack slot value was previously available in some other
720 // register, change it now. Otherwise, make the register available,
721 // in PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000722 Spills.ModifyStackSlot(StackSlot);
723 Spills.ClobberPhysReg(PhysReg);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000724 Spills.addAvailable(StackSlot, PhysReg);
Chris Lattner84e752a2006-02-03 03:06:49 +0000725 ++NumStores;
Chris Lattner7fb64342004-10-01 19:04:51 +0000726 }
727 }
Chris Lattnercea86882005-09-19 06:56:21 +0000728 ProcessNextInst:
Chris Lattner7fb64342004-10-01 19:04:51 +0000729 MII = NextMII;
730 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000731}
732
733
Chris Lattner7fb64342004-10-01 19:04:51 +0000734
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000735llvm::Spiller* llvm::createSpiller() {
736 switch (SpillerOpt) {
737 default: assert(0 && "Unreachable!");
738 case local:
739 return new LocalSpiller();
740 case simple:
741 return new SimpleSpiller();
742 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000743}