Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac3b935 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 61 | def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 62 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 63 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 64 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 65 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 66 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 67 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 68 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 69 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 70 | // Node definitions. |
| 71 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 72 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
| 73 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 74 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 75 | [SDNPHasChain, SDNPOutFlag]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 76 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 77 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 78 | |
| 79 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 80 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 81 | SDNPVariadic]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 82 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 83 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 84 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 85 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 86 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 87 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 88 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 89 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 90 | [SDNPHasChain, SDNPOptInFlag]>; |
| 91 | |
| 92 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
| 93 | [SDNPInFlag]>; |
| 94 | def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov, |
| 95 | [SDNPInFlag]>; |
| 96 | |
| 97 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
| 98 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 99 | |
| 100 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 101 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 102 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 103 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 104 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 105 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 106 | [SDNPHasChain]>; |
| 107 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 108 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
| 109 | [SDNPOutFlag]>; |
| 110 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 111 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 112 | [SDNPOutFlag, SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 113 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 114 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 115 | |
| 116 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 117 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 118 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 119 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 120 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 121 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 122 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 123 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 124 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
| 125 | def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP", |
| 126 | SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>; |
| 127 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 128 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 129 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 130 | [SDNPHasChain]>; |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 131 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER, |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 132 | [SDNPHasChain]>; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 133 | def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch, |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 134 | [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 135 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 136 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 137 | |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 138 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 139 | [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>; |
| 140 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 141 | |
| 142 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 143 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 144 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 145 | // ARM Instruction Predicate Definitions. |
| 146 | // |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 147 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 148 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
| 149 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 150 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate; |
| 151 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate; |
| 152 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 153 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 154 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 155 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 156 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate; |
| 157 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate; |
| 158 | def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate; |
| 159 | def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate; |
| 160 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">, |
| 161 | AssemblerPredicate; |
| 162 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">, |
| 163 | AssemblerPredicate; |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 164 | def HasMP : Predicate<"Subtarget->hasMPExtension()">, |
| 165 | AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 166 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 167 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 168 | def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 169 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 170 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate; |
| 171 | def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 172 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 173 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 174 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 175 | // FIXME: Eventually this will be just "hasV6T2Ops". |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 176 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 177 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
| 178 | def UseVMLx : Predicate<"Subtarget->useVMLx()">; |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 179 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 180 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 181 | // ARM Flag Definitions. |
| 182 | |
| 183 | class RegConstraint<string C> { |
| 184 | string Constraints = C; |
| 185 | } |
| 186 | |
| 187 | //===----------------------------------------------------------------------===// |
| 188 | // ARM specific transformation functions and pattern fragments. |
| 189 | // |
| 190 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 191 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 192 | // so_imm_neg def below. |
| 193 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 194 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 195 | }]>; |
| 196 | |
| 197 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 198 | // so_imm_not def below. |
| 199 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 200 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 201 | }]>; |
| 202 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 203 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
| 204 | def imm1_15 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 205 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 206 | }]>; |
| 207 | |
| 208 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
| 209 | def imm16_31 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 210 | return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 211 | }]>; |
| 212 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 213 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 214 | PatLeaf<(imm), [{ |
| 215 | return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1; |
| 216 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 217 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 218 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 219 | PatLeaf<(imm), [{ |
| 220 | return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1; |
| 221 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 222 | |
| 223 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 224 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 225 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 226 | }]>; |
| 227 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 228 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 229 | /// e.g., 0xf000ffff |
| 230 | def bf_inv_mask_imm : Operand<i32>, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 231 | PatLeaf<(imm), [{ |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 232 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 233 | }] > { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 234 | string EncoderMethod = "getBitfieldInvertedMaskOpValue"; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 235 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 236 | } |
| 237 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 238 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 239 | def hi16 : SDNodeXForm<imm, [{ |
| 240 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 241 | }]>; |
| 242 | |
| 243 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 244 | // Returns true if all low 16-bits are 0. |
| 245 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 246 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 247 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 248 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 249 | /// [0.65535]. |
| 250 | def imm0_65535 : PatLeaf<(i32 imm), [{ |
| 251 | return (uint32_t)N->getZExtValue() < 65536; |
| 252 | }]>; |
| 253 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 254 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 255 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 256 | |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 257 | /// adde and sube predicates - True based on whether the carry flag output |
| 258 | /// will be needed or not. |
| 259 | def adde_dead_carry : |
| 260 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 261 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 262 | def sube_dead_carry : |
| 263 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 264 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 265 | def adde_live_carry : |
| 266 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 267 | [{return N->hasAnyUseOfValue(1);}]>; |
| 268 | def sube_live_carry : |
| 269 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 270 | [{return N->hasAnyUseOfValue(1);}]>; |
| 271 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 272 | //===----------------------------------------------------------------------===// |
| 273 | // Operand Definitions. |
| 274 | // |
| 275 | |
| 276 | // Branch target. |
| 277 | def brtarget : Operand<OtherVT>; |
| 278 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 279 | // A list of registers separated by comma. Used by load/store multiple. |
| 280 | def reglist : Operand<i32> { |
Jim Grosbach | 6b5252d | 2010-10-30 00:37:59 +0000 | [diff] [blame] | 281 | string EncoderMethod = "getRegisterListOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 282 | let PrintMethod = "printRegisterList"; |
| 283 | } |
| 284 | |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 285 | def RegListAsmOperand : AsmOperandClass { |
| 286 | let Name = "RegList"; |
| 287 | let SuperClasses = []; |
| 288 | } |
| 289 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 290 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 291 | def cpinst_operand : Operand<i32> { |
| 292 | let PrintMethod = "printCPInstOperand"; |
| 293 | } |
| 294 | |
| 295 | def jtblock_operand : Operand<i32> { |
| 296 | let PrintMethod = "printJTBlockOperand"; |
| 297 | } |
Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 298 | def jt2block_operand : Operand<i32> { |
| 299 | let PrintMethod = "printJT2BlockOperand"; |
| 300 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 301 | |
| 302 | // Local PC labels. |
| 303 | def pclabel : Operand<i32> { |
| 304 | let PrintMethod = "printPCLabel"; |
| 305 | } |
| 306 | |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 307 | def neon_vcvt_imm32 : Operand<i32> { |
Jim Grosbach | 0d2d2e9 | 2010-10-29 23:19:55 +0000 | [diff] [blame] | 308 | string EncoderMethod = "getNEONVcvtImm32OpValue"; |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 309 | } |
| 310 | |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 311 | // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24. |
| 312 | def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{ |
| 313 | int32_t v = (int32_t)N->getZExtValue(); |
| 314 | return v == 8 || v == 16 || v == 24; }]> { |
| 315 | string EncoderMethod = "getRotImmOpValue"; |
| 316 | } |
| 317 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 318 | // shift_imm: An integer that encodes a shift amount and the type of shift |
| 319 | // (currently either asr or lsl) using the same encoding used for the |
| 320 | // immediates in so_reg operands. |
| 321 | def shift_imm : Operand<i32> { |
| 322 | let PrintMethod = "printShiftImmOperand"; |
| 323 | } |
| 324 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 325 | // shifter_operand operands: so_reg and so_imm. |
| 326 | def so_reg : Operand<i32>, // reg reg imm |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 327 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 328 | [shl,srl,sra,rotr]> { |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 329 | string EncoderMethod = "getSORegOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 330 | let PrintMethod = "printSORegOperand"; |
| 331 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 332 | } |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 333 | def shift_so_reg : Operand<i32>, // reg reg imm |
| 334 | ComplexPattern<i32, 3, "SelectShiftShifterOperandReg", |
| 335 | [shl,srl,sra,rotr]> { |
| 336 | string EncoderMethod = "getSORegOpValue"; |
| 337 | let PrintMethod = "printSORegOperand"; |
| 338 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 339 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 340 | |
| 341 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
| 342 | // 8-bit immediate rotated by an arbitrary number of bits. so_imm values are |
| 343 | // represented in the imm field in the same 12-bit form that they are encoded |
| 344 | // into so_imm instructions: the 8-bit immediate is the least significant bits |
| 345 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. |
Jakob Stoklund Olesen | 00d3dda | 2010-08-17 20:39:04 +0000 | [diff] [blame] | 346 | def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> { |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 347 | string EncoderMethod = "getSOImmOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 348 | let PrintMethod = "printSOImmOperand"; |
| 349 | } |
| 350 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 351 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 352 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 353 | // get the first/second pieces. |
| 354 | def so_imm2part : Operand<i32>, |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 355 | PatLeaf<(imm), [{ |
| 356 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 357 | }]> { |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 358 | let PrintMethod = "printSOImm2PartOperand"; |
| 359 | } |
| 360 | |
| 361 | def so_imm2part_1 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 362 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 363 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 364 | }]>; |
| 365 | |
| 366 | def so_imm2part_2 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 367 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 368 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 369 | }]>; |
| 370 | |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 371 | def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{ |
| 372 | return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue()); |
| 373 | }]> { |
| 374 | let PrintMethod = "printSOImm2PartOperand"; |
| 375 | } |
| 376 | |
| 377 | def so_neg_imm2part_1 : SDNodeXForm<imm, [{ |
| 378 | unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue()); |
| 379 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 380 | }]>; |
| 381 | |
| 382 | def so_neg_imm2part_2 : SDNodeXForm<imm, [{ |
| 383 | unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue()); |
| 384 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 385 | }]>; |
| 386 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 387 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
| 388 | def imm0_31 : Operand<i32>, PatLeaf<(imm), [{ |
| 389 | return (int32_t)N->getZExtValue() < 32; |
| 390 | }]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 391 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 392 | /// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'. |
| 393 | def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{ |
| 394 | return (int32_t)N->getZExtValue() < 32; |
| 395 | }]> { |
| 396 | string EncoderMethod = "getImmMinusOneOpValue"; |
| 397 | } |
| 398 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 399 | // Define ARM specific addressing modes. |
| 400 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 401 | |
| 402 | // addrmode_imm12 := reg +/- imm12 |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 403 | // |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 404 | def addrmode_imm12 : Operand<i32>, |
| 405 | ComplexPattern<i32, 2, "SelectAddrModeImm12", []> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 406 | // 12-bit immediate operand. Note that instructions using this encode |
| 407 | // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other |
| 408 | // immediate values are as normal. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 409 | |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 410 | string EncoderMethod = "getAddrModeImm12OpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 411 | let PrintMethod = "printAddrModeImm12Operand"; |
| 412 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 413 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 414 | // ldst_so_reg := reg +/- reg shop imm |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 415 | // |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 416 | def ldst_so_reg : Operand<i32>, |
| 417 | ComplexPattern<i32, 3, "SelectLdStSOReg", []> { |
Jim Grosbach | 54fea63 | 2010-11-09 17:20:53 +0000 | [diff] [blame] | 418 | string EncoderMethod = "getLdStSORegOpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 419 | // FIXME: Simplify the printer |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 420 | let PrintMethod = "printAddrMode2Operand"; |
| 421 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 422 | } |
| 423 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 424 | // addrmode2 := reg +/- imm12 |
| 425 | // := reg +/- reg shop imm |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 426 | // |
| 427 | def addrmode2 : Operand<i32>, |
| 428 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
| 429 | let PrintMethod = "printAddrMode2Operand"; |
| 430 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 431 | } |
| 432 | |
| 433 | def am2offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 434 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", |
| 435 | [], [SDNPWantRoot]> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 436 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 437 | let MIOperandInfo = (ops GPR, i32imm); |
| 438 | } |
| 439 | |
| 440 | // addrmode3 := reg +/- reg |
| 441 | // addrmode3 := reg +/- imm8 |
| 442 | // |
| 443 | def addrmode3 : Operand<i32>, |
| 444 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
| 445 | let PrintMethod = "printAddrMode3Operand"; |
| 446 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 447 | } |
| 448 | |
| 449 | def am3offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 450 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", |
| 451 | [], [SDNPWantRoot]> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 452 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 453 | let MIOperandInfo = (ops GPR, i32imm); |
| 454 | } |
| 455 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 456 | // ldstm_mode := {ia, ib, da, db} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 457 | // |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 458 | def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> { |
| 459 | let PrintMethod = "printLdStmModeOperand"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 460 | } |
| 461 | |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 462 | def MemMode5AsmOperand : AsmOperandClass { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 463 | let Name = "MemMode5"; |
| 464 | let SuperClasses = []; |
| 465 | } |
| 466 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 467 | // addrmode5 := reg +/- imm8*4 |
| 468 | // |
| 469 | def addrmode5 : Operand<i32>, |
| 470 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 471 | let PrintMethod = "printAddrMode5Operand"; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 472 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 473 | let ParserMatchClass = MemMode5AsmOperand; |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 474 | string EncoderMethod = "getAddrMode5OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 475 | } |
| 476 | |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 477 | // addrmode6 := reg with optional writeback |
| 478 | // |
| 479 | def addrmode6 : Operand<i32>, |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 480 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 481 | let PrintMethod = "printAddrMode6Operand"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 482 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
Owen Anderson | a2b50b3 | 2010-11-02 22:28:01 +0000 | [diff] [blame] | 483 | string EncoderMethod = "getAddrMode6AddressOpValue"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 484 | } |
| 485 | |
| 486 | def am6offset : Operand<i32> { |
| 487 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 488 | let MIOperandInfo = (ops GPR); |
Owen Anderson | a2b50b3 | 2010-11-02 22:28:01 +0000 | [diff] [blame] | 489 | string EncoderMethod = "getAddrMode6OffsetOpValue"; |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 490 | } |
| 491 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 492 | // addrmodepc := pc + reg |
| 493 | // |
| 494 | def addrmodepc : Operand<i32>, |
| 495 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 496 | let PrintMethod = "printAddrModePCOperand"; |
| 497 | let MIOperandInfo = (ops GPR, i32imm); |
| 498 | } |
| 499 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 500 | def nohash_imm : Operand<i32> { |
| 501 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 502 | } |
| 503 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 504 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 505 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 506 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 507 | |
| 508 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 509 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 510 | // |
| 511 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 512 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 513 | /// binop that produces a value. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 514 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, |
| 515 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 516 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 517 | // The register-immediate version is re-materializable. This is useful |
| 518 | // in particular for taking the address of a local. |
| 519 | let isReMaterializable = 1 in { |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 520 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 521 | iii, opc, "\t$Rd, $Rn, $imm", |
| 522 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 523 | bits<4> Rd; |
| 524 | bits<4> Rn; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 525 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 526 | let Inst{25} = 1; |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 527 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 528 | let Inst{15-12} = Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 529 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 530 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 531 | } |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 532 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 533 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 534 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 535 | bits<4> Rd; |
| 536 | bits<4> Rn; |
| 537 | bits<4> Rm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 538 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 539 | let isCommutable = Commutable; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 540 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 541 | let Inst{15-12} = Rd; |
| 542 | let Inst{11-4} = 0b00000000; |
| 543 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 544 | } |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 545 | def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, |
| 546 | iis, opc, "\t$Rd, $Rn, $shift", |
| 547 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> { |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 548 | bits<4> Rd; |
| 549 | bits<4> Rn; |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 550 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 551 | let Inst{25} = 0; |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 552 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 553 | let Inst{15-12} = Rd; |
| 554 | let Inst{11-0} = shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 555 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 556 | } |
| 557 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 558 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | a3e8bf8 | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 559 | /// instruction modifies the CPSR register. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 560 | let Defs = [CPSR] in { |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 561 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, |
| 562 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 563 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 564 | def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 565 | iii, opc, "\t$Rd, $Rn, $imm", |
| 566 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 567 | bits<4> Rd; |
| 568 | bits<4> Rn; |
| 569 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 570 | let Inst{25} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 571 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 572 | let Inst{19-16} = Rn; |
| 573 | let Inst{15-12} = Rd; |
| 574 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 575 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 576 | def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 577 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 578 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 579 | bits<4> Rd; |
| 580 | bits<4> Rn; |
| 581 | bits<4> Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 582 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 583 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 584 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 585 | let Inst{19-16} = Rn; |
| 586 | let Inst{15-12} = Rd; |
| 587 | let Inst{11-4} = 0b00000000; |
| 588 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 589 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 590 | def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, |
| 591 | iis, opc, "\t$Rd, $Rn, $shift", |
| 592 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> { |
| 593 | bits<4> Rd; |
| 594 | bits<4> Rn; |
| 595 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 596 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 597 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 598 | let Inst{19-16} = Rn; |
| 599 | let Inst{15-12} = Rd; |
| 600 | let Inst{11-0} = shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 601 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 602 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 603 | } |
| 604 | |
| 605 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 606 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 607 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 0cce3dd | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 608 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 609 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, |
| 610 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 611 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 612 | def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii, |
| 613 | opc, "\t$Rn, $imm", |
| 614 | [(opnode GPR:$Rn, so_imm:$imm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 615 | bits<4> Rn; |
| 616 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 617 | let Inst{25} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 618 | let Inst{20} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 619 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 620 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 621 | let Inst{11-0} = imm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 622 | } |
| 623 | def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir, |
| 624 | opc, "\t$Rn, $Rm", |
| 625 | [(opnode GPR:$Rn, GPR:$Rm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 626 | bits<4> Rn; |
| 627 | bits<4> Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 628 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 629 | let Inst{25} = 0; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 630 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 631 | let Inst{19-16} = Rn; |
| 632 | let Inst{15-12} = 0b0000; |
| 633 | let Inst{11-4} = 0b00000000; |
| 634 | let Inst{3-0} = Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 635 | } |
| 636 | def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis, |
| 637 | opc, "\t$Rn, $shift", |
| 638 | [(opnode GPR:$Rn, so_reg:$shift)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 639 | bits<4> Rn; |
| 640 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 641 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 642 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 643 | let Inst{19-16} = Rn; |
| 644 | let Inst{15-12} = 0b0000; |
| 645 | let Inst{11-0} = shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 646 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 647 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 648 | } |
| 649 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 650 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 651 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 652 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 653 | multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 654 | def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm), |
| 655 | IIC_iEXTr, opc, "\t$Rd, $Rm", |
| 656 | [(set GPR:$Rd, (opnode GPR:$Rm))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 657 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 658 | bits<4> Rd; |
| 659 | bits<4> Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 660 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 661 | let Inst{15-12} = Rd; |
| 662 | let Inst{11-10} = 0b00; |
| 663 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 664 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 665 | def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 666 | IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot", |
| 667 | [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 668 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 669 | bits<4> Rd; |
| 670 | bits<4> Rm; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 671 | bits<2> rot; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 672 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 673 | let Inst{15-12} = Rd; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 674 | let Inst{11-10} = rot; |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 675 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 676 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 677 | } |
| 678 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 679 | multiclass AI_ext_rrot_np<bits<8> opcod, string opc> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 680 | def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm), |
| 681 | IIC_iEXTr, opc, "\t$Rd, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 682 | [/* For disassembly only; pattern left blank */]>, |
| 683 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 684 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 685 | let Inst{11-10} = 0b00; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 686 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 687 | def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 688 | IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 689 | [/* For disassembly only; pattern left blank */]>, |
| 690 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 691 | bits<2> rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 692 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 693 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 694 | } |
| 695 | } |
| 696 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 697 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 698 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 699 | multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 700 | def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 701 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm", |
| 702 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 703 | Requires<[IsARM, HasV6]> { |
| 704 | let Inst{11-10} = 0b00; |
| 705 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 706 | def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 707 | rot_imm:$rot), |
| 708 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot", |
| 709 | [(set GPR:$Rd, (opnode GPR:$Rn, |
| 710 | (rotr GPR:$Rm, rot_imm:$rot)))]>, |
| 711 | Requires<[IsARM, HasV6]> { |
| 712 | bits<4> Rn; |
| 713 | bits<2> rot; |
| 714 | let Inst{19-16} = Rn; |
| 715 | let Inst{11-10} = rot; |
| 716 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 717 | } |
| 718 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 719 | // For disassembly only. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 720 | multiclass AI_exta_rrot_np<bits<8> opcod, string opc> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 721 | def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 722 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 723 | [/* For disassembly only; pattern left blank */]>, |
| 724 | Requires<[IsARM, HasV6]> { |
| 725 | let Inst{11-10} = 0b00; |
| 726 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 727 | def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 728 | rot_imm:$rot), |
| 729 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 730 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 731 | Requires<[IsARM, HasV6]> { |
| 732 | bits<4> Rn; |
| 733 | bits<2> rot; |
| 734 | let Inst{19-16} = Rn; |
| 735 | let Inst{11-10} = rot; |
| 736 | } |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 737 | } |
| 738 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 739 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
| 740 | let Uses = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 741 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 742 | bit Commutable = 0> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 743 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 744 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
| 745 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 746 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 747 | bits<4> Rd; |
| 748 | bits<4> Rn; |
| 749 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 750 | let Inst{25} = 1; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 751 | let Inst{15-12} = Rd; |
| 752 | let Inst{19-16} = Rn; |
| 753 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 754 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 755 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 756 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
| 757 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 758 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 759 | bits<4> Rd; |
| 760 | bits<4> Rn; |
| 761 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 762 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 763 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 764 | let isCommutable = Commutable; |
| 765 | let Inst{3-0} = Rm; |
| 766 | let Inst{15-12} = Rd; |
| 767 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 768 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 769 | def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 770 | DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
| 771 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 772 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 773 | bits<4> Rd; |
| 774 | bits<4> Rn; |
| 775 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 776 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 777 | let Inst{11-0} = shift; |
| 778 | let Inst{15-12} = Rd; |
| 779 | let Inst{19-16} = Rn; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 780 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 781 | } |
| 782 | // Carry setting variants |
| 783 | let Defs = [CPSR] in { |
| 784 | multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 785 | bit Commutable = 0> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 786 | def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 787 | DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"), |
| 788 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 789 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 790 | bits<4> Rd; |
| 791 | bits<4> Rn; |
| 792 | bits<12> imm; |
| 793 | let Inst{15-12} = Rd; |
| 794 | let Inst{19-16} = Rn; |
| 795 | let Inst{11-0} = imm; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 796 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 797 | let Inst{25} = 1; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 798 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 799 | def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 800 | DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"), |
| 801 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 802 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 803 | bits<4> Rd; |
| 804 | bits<4> Rn; |
| 805 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 806 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 807 | let isCommutable = Commutable; |
| 808 | let Inst{3-0} = Rm; |
| 809 | let Inst{15-12} = Rd; |
| 810 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 811 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 812 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 813 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 814 | def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 815 | DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"), |
| 816 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 817 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 818 | bits<4> Rd; |
| 819 | bits<4> Rn; |
| 820 | bits<12> shift; |
| 821 | let Inst{11-0} = shift; |
| 822 | let Inst{15-12} = Rd; |
| 823 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 824 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 825 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 826 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 827 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 828 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 829 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 830 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 831 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
| 832 | multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii, |
| 833 | InstrItinClass iir, PatFrag opnode> { |
| 834 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 835 | // GPR and a constrained immediate so that we can use this to match |
| 836 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 837 | def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 838 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", |
| 839 | [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 840 | bits<4> Rt; |
| 841 | bits<17> addr; |
| 842 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 843 | let Inst{19-16} = addr{16-13}; // Rn |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 844 | let Inst{15-12} = Rt; |
| 845 | let Inst{11-0} = addr{11-0}; // imm12 |
| 846 | } |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 847 | def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 848 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", |
| 849 | [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 850 | bits<4> Rt; |
| 851 | bits<17> shift; |
| 852 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 853 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 854 | let Inst{15-12} = Rt; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 855 | let Inst{11-0} = shift{11-0}; |
| 856 | } |
| 857 | } |
| 858 | } |
| 859 | |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 860 | multiclass AI_str1<bit opc22, string opc, InstrItinClass iii, |
| 861 | InstrItinClass iir, PatFrag opnode> { |
| 862 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 863 | // GPR and a constrained immediate so that we can use this to match |
| 864 | // frame index references and avoid matching constant pool references. |
| 865 | def i12 : AIldst1<0b010, opc22, 0, (outs), |
| 866 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 867 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", |
| 868 | [(opnode GPR:$Rt, addrmode_imm12:$addr)]> { |
| 869 | bits<4> Rt; |
| 870 | bits<17> addr; |
| 871 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 872 | let Inst{19-16} = addr{16-13}; // Rn |
| 873 | let Inst{15-12} = Rt; |
| 874 | let Inst{11-0} = addr{11-0}; // imm12 |
| 875 | } |
| 876 | def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift), |
| 877 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", |
| 878 | [(opnode GPR:$Rt, ldst_so_reg:$shift)]> { |
| 879 | bits<4> Rt; |
| 880 | bits<17> shift; |
| 881 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 882 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 883 | let Inst{15-12} = Rt; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 884 | let Inst{11-0} = shift{11-0}; |
| 885 | } |
| 886 | } |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 887 | //===----------------------------------------------------------------------===// |
| 888 | // Instructions |
| 889 | //===----------------------------------------------------------------------===// |
| 890 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 891 | //===----------------------------------------------------------------------===// |
| 892 | // Miscellaneous Instructions. |
| 893 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 894 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 895 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 896 | /// the function. The first operand is the ID# for this instruction, the second |
| 897 | /// is the index into the MachineConstantPool that this is, the third is the |
| 898 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 899 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 900 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 901 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 902 | i32imm:$size), NoItinerary, "", []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 903 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 904 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 905 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 906 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 907 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 908 | def ADJCALLSTACKUP : |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 909 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 910 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 911 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 912 | def ADJCALLSTACKDOWN : |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 913 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 914 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 915 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 916 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 917 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 918 | [/* For disassembly only; pattern left blank */]>, |
| 919 | Requires<[IsARM, HasV6T2]> { |
| 920 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 921 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 922 | let Inst{7-0} = 0b00000000; |
| 923 | } |
| 924 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 925 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", |
| 926 | [/* For disassembly only; pattern left blank */]>, |
| 927 | Requires<[IsARM, HasV6T2]> { |
| 928 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 929 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 930 | let Inst{7-0} = 0b00000001; |
| 931 | } |
| 932 | |
| 933 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", |
| 934 | [/* For disassembly only; pattern left blank */]>, |
| 935 | Requires<[IsARM, HasV6T2]> { |
| 936 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 937 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 938 | let Inst{7-0} = 0b00000010; |
| 939 | } |
| 940 | |
| 941 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", |
| 942 | [/* For disassembly only; pattern left blank */]>, |
| 943 | Requires<[IsARM, HasV6T2]> { |
| 944 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 945 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 946 | let Inst{7-0} = 0b00000011; |
| 947 | } |
| 948 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 949 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", |
| 950 | "\t$dst, $a, $b", |
| 951 | [/* For disassembly only; pattern left blank */]>, |
| 952 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 953 | bits<4> Rd; |
| 954 | bits<4> Rn; |
| 955 | bits<4> Rm; |
| 956 | let Inst{3-0} = Rm; |
| 957 | let Inst{15-12} = Rd; |
| 958 | let Inst{19-16} = Rn; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 959 | let Inst{27-20} = 0b01101000; |
| 960 | let Inst{7-4} = 0b1011; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 961 | let Inst{11-8} = 0b1111; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 962 | } |
| 963 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 964 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
| 965 | [/* For disassembly only; pattern left blank */]>, |
| 966 | Requires<[IsARM, HasV6T2]> { |
| 967 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 968 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 969 | let Inst{7-0} = 0b00000100; |
| 970 | } |
| 971 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 972 | // The i32imm operand $val can be used by a debugger to store more information |
| 973 | // about the breakpoint. |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 974 | def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val", |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 975 | [/* For disassembly only; pattern left blank */]>, |
| 976 | Requires<[IsARM]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 977 | bits<16> val; |
| 978 | let Inst{3-0} = val{3-0}; |
| 979 | let Inst{19-8} = val{15-4}; |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 980 | let Inst{27-20} = 0b00010010; |
| 981 | let Inst{7-4} = 0b0111; |
| 982 | } |
| 983 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 984 | // Change Processor State is a system instruction -- for disassembly only. |
| 985 | // The singleton $opt operand contains the following information: |
| 986 | // opt{4-0} = mode from Inst{4-0} |
| 987 | // opt{5} = changemode from Inst{17} |
| 988 | // opt{8-6} = AIF from Inst{8-6} |
| 989 | // opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable |
Jim Grosbach | 596307e | 2010-10-13 20:38:04 +0000 | [diff] [blame] | 990 | // FIXME: Integrated assembler will need these split out. |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 991 | def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 992 | [/* For disassembly only; pattern left blank */]>, |
| 993 | Requires<[IsARM]> { |
| 994 | let Inst{31-28} = 0b1111; |
| 995 | let Inst{27-20} = 0b00010000; |
| 996 | let Inst{16} = 0; |
| 997 | let Inst{5} = 0; |
| 998 | } |
| 999 | |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1000 | // Preload signals the memory system of possible future data/instruction access. |
| 1001 | // These are for disassembly only. |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1002 | multiclass APreLoad<bits<1> read, bits<1> data, string opc> { |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1003 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1004 | def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1005 | !strconcat(opc, "\t$addr"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1006 | [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1007 | bits<4> Rt; |
| 1008 | bits<17> addr; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1009 | let Inst{31-26} = 0b111101; |
| 1010 | let Inst{25} = 0; // 0 for immediate form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1011 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1012 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1013 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1014 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1015 | let Inst{19-16} = addr{16-13}; // Rn |
| 1016 | let Inst{15-12} = Rt; |
| 1017 | let Inst{11-0} = addr{11-0}; // imm12 |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1018 | } |
| 1019 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1020 | def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1021 | !strconcat(opc, "\t$shift"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1022 | [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1023 | bits<4> Rt; |
| 1024 | bits<17> shift; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1025 | let Inst{31-26} = 0b111101; |
| 1026 | let Inst{25} = 1; // 1 for register form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1027 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1028 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1029 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1030 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1031 | let Inst{19-16} = shift{16-13}; // Rn |
| 1032 | let Inst{11-0} = shift{11-0}; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1033 | } |
| 1034 | } |
| 1035 | |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1036 | defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>; |
| 1037 | defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>; |
| 1038 | defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1039 | |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1040 | def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary, |
| 1041 | "setend\t$end", |
| 1042 | [/* For disassembly only; pattern left blank */]>, |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1043 | Requires<[IsARM]> { |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1044 | bits<1> end; |
| 1045 | let Inst{31-10} = 0b1111000100000001000000; |
| 1046 | let Inst{9} = end; |
| 1047 | let Inst{8-0} = 0; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1048 | } |
| 1049 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1050 | def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1051 | [/* For disassembly only; pattern left blank */]>, |
| 1052 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1053 | bits<4> opt; |
| 1054 | let Inst{27-4} = 0b001100100000111100001111; |
| 1055 | let Inst{3-0} = opt; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1056 | } |
| 1057 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1058 | // A5.4 Permanently UNDEFINED instructions. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 1059 | let isBarrier = 1, isTerminator = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1060 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1061 | "trap", [(trap)]>, |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1062 | Requires<[IsARM]> { |
| 1063 | let Inst{27-25} = 0b011; |
| 1064 | let Inst{24-20} = 0b11111; |
| 1065 | let Inst{7-5} = 0b111; |
| 1066 | let Inst{4} = 0b1; |
| 1067 | } |
| 1068 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1069 | // Address computation and loads and stores in PIC mode. |
Jim Grosbach | b4b07b9 | 2010-10-13 22:55:33 +0000 | [diff] [blame] | 1070 | // FIXME: These PIC insn patterns are pseudos, but derive from the normal insn |
| 1071 | // classes (AXI1, et.al.) and so have encoding information and such, |
| 1072 | // which is suboptimal. Once the rest of the code emitter (including |
| 1073 | // JIT) is MC-ized we should look at refactoring these into true |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 1074 | // pseudos. As is, the encoding information ends up being ignored, |
| 1075 | // as these instructions are lowered to individual MC-insts. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1076 | let isNotDuplicable = 1 in { |
Evan Cheng | c072966 | 2008-10-31 19:11:09 +0000 | [diff] [blame] | 1077 | def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1078 | Pseudo, IIC_iALUr, "", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1079 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1080 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 1081 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1082 | def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1083 | Pseudo, IIC_iLoad_r, "", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1084 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1085 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1086 | def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1087 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1088 | [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>; |
| 1089 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1090 | def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1091 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1092 | [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>; |
| 1093 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1094 | def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1095 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1096 | [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>; |
| 1097 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1098 | def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1099 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1100 | [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>; |
| 1101 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 1102 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1103 | def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1104 | Pseudo, IIC_iStore_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1105 | [(store GPR:$src, addrmodepc:$addr)]>; |
| 1106 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1107 | def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1108 | Pseudo, IIC_iStore_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1109 | [(truncstorei16 GPR:$src, addrmodepc:$addr)]>; |
| 1110 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1111 | def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1112 | Pseudo, IIC_iStore_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1113 | [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
| 1114 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1115 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1116 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1117 | |
| 1118 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1119 | // assembler. |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1120 | // FIXME: These are marked as pseudos, but they're really not(?). They're just |
| 1121 | // the ADR instruction. Is this the right way to handle that? They need |
| 1122 | // encoding information regardless. |
Evan Cheng | ea420b2 | 2010-05-19 01:52:25 +0000 | [diff] [blame] | 1123 | let neverHasSideEffects = 1 in { |
Evan Cheng | 27fa722 | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 1124 | let isReMaterializable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1125 | def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1126 | Pseudo, IIC_iALUi, |
Evan Cheng | 27fa722 | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 1127 | "adr$p\t$dst, #$label", []>; |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1128 | |
Jim Grosbach | a967d11 | 2010-06-21 21:27:27 +0000 | [diff] [blame] | 1129 | } // neverHasSideEffects |
Evan Cheng | 023dd3f | 2009-06-24 23:14:45 +0000 | [diff] [blame] | 1130 | def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 1131 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Evan Cheng | 27fa722 | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 1132 | Pseudo, IIC_iALUi, |
| 1133 | "adr$p\t$dst, #${label}_${id}", []> { |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1134 | let Inst{25} = 1; |
| 1135 | } |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1136 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1137 | //===----------------------------------------------------------------------===// |
| 1138 | // Control Flow Instructions. |
| 1139 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1140 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1141 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 1142 | // ARMV4T and above |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1143 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1144 | "bx", "\tlr", [(ARMretflag)]>, |
| 1145 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1146 | let Inst{27-0} = 0b0001001011111111111100011110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1147 | } |
| 1148 | |
| 1149 | // ARMV4 only |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1150 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1151 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 1152 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1153 | let Inst{27-0} = 0b0001101000001111000000001110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1154 | } |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1155 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1156 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1157 | // Indirect branches |
| 1158 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1159 | // ARMV4T and above |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 1160 | def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1161 | [(brind GPR:$dst)]>, |
| 1162 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1163 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1164 | let Inst{31-4} = 0b1110000100101111111111110001; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 1165 | let Inst{3-0} = dst; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1166 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1167 | |
| 1168 | // ARMV4 only |
| 1169 | def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst", |
| 1170 | [(brind GPR:$dst)]>, |
| 1171 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1172 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1173 | let Inst{31-4} = 0b1110000110100000111100000000; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1174 | let Inst{3-0} = dst; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1175 | } |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1176 | } |
| 1177 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1178 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1179 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1180 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 1181 | hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1182 | def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1183 | reglist:$dsts, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1184 | IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr, |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1185 | "ldm${mode}${p}\t$Rn!, $dsts", |
Jim Grosbach | 866aa39 | 2010-11-10 23:12:48 +0000 | [diff] [blame^] | 1186 | "$Rn = $wb", []> { |
| 1187 | bits<4> p; |
| 1188 | let Inst{31-28} = p; |
| 1189 | let Inst{24-23} = 0b01; |
| 1190 | let Inst{21} = 1; |
| 1191 | } |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 1192 | |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1193 | // On non-Darwin platforms R9 is callee-saved. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1194 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 1195 | Defs = [R0, R1, R2, R3, R12, LR, |
| 1196 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1197 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 1198 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1199 | def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1200 | IIC_Br, "bl\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1201 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1202 | Requires<[IsARM, IsNotDarwin]> { |
| 1203 | let Inst{31-28} = 0b1110; |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1204 | // FIXME: Encoding info for $func. Needs fixups bits. |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1205 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1206 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1207 | def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1208 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1209 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 1210 | Requires<[IsARM, IsNotDarwin]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1211 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1212 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1213 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1214 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1215 | [(ARMcall GPR:$func)]>, |
| 1216 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1217 | bits<4> func; |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1218 | let Inst{27-4} = 0b000100101111111111110011; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1219 | let Inst{3-0} = func; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1220 | } |
| 1221 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1222 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1223 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 1224 | def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1225 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1226 | [(ARMcall_nolink tGPR:$func)]>, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1227 | Requires<[IsARM, HasV4T, IsNotDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1228 | bits<4> func; |
| 1229 | let Inst{27-4} = 0b000100101111111111110001; |
| 1230 | let Inst{3-0} = func; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1231 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1232 | |
| 1233 | // ARMv4 |
| 1234 | def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
| 1235 | IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func", |
| 1236 | [(ARMcall_nolink tGPR:$func)]>, |
| 1237 | Requires<[IsARM, NoV4T, IsNotDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1238 | bits<4> func; |
| 1239 | let Inst{27-4} = 0b000110100000111100000000; |
| 1240 | let Inst{3-0} = func; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1241 | } |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1242 | } |
| 1243 | |
| 1244 | // On Darwin R9 is call-clobbered. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1245 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 1246 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 1247 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1248 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 1249 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1250 | def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1251 | IIC_Br, "bl\t$func", |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1252 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> { |
| 1253 | let Inst{31-28} = 0b1110; |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1254 | // FIXME: Encoding info for $func. Needs fixups bits. |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1255 | } |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1256 | |
| 1257 | def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1258 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1259 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 1260 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1261 | |
| 1262 | // ARMv5T and above |
| 1263 | def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1264 | IIC_Br, "blx\t$func", |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1265 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1266 | bits<4> func; |
| 1267 | let Inst{27-4} = 0b000100101111111111110011; |
| 1268 | let Inst{3-0} = func; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1269 | } |
| 1270 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1271 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1272 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 1273 | def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1274 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1275 | [(ARMcall_nolink tGPR:$func)]>, |
| 1276 | Requires<[IsARM, HasV4T, IsDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1277 | bits<4> func; |
| 1278 | let Inst{27-4} = 0b000100101111111111110001; |
| 1279 | let Inst{3-0} = func; |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 1280 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1281 | |
| 1282 | // ARMv4 |
| 1283 | def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
| 1284 | IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func", |
| 1285 | [(ARMcall_nolink tGPR:$func)]>, |
| 1286 | Requires<[IsARM, NoV4T, IsDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1287 | bits<4> func; |
| 1288 | let Inst{27-4} = 0b000110100000111100000000; |
| 1289 | let Inst{3-0} = func; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1290 | } |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1291 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1292 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1293 | // Tail calls. |
| 1294 | |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1295 | // FIXME: These should probably be xformed into the non-TC versions of the |
| 1296 | // instructions as part of MC lowering. |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1297 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 1298 | // Darwin versions. |
| 1299 | let Defs = [R0, R1, R2, R3, R9, R12, |
| 1300 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1301 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1302 | D27, D28, D29, D30, D31, PC], |
| 1303 | Uses = [SP] in { |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1304 | def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops), |
| 1305 | Pseudo, IIC_Br, |
| 1306 | "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1307 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1308 | def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops), |
| 1309 | Pseudo, IIC_Br, |
| 1310 | "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1311 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1312 | def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
Dale Johannesen | 7835f1f | 2010-07-08 01:18:23 +0000 | [diff] [blame] | 1313 | IIC_Br, "b\t$dst @ TAILCALL", |
| 1314 | []>, Requires<[IsDarwin]>; |
| 1315 | |
| 1316 | def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1317 | IIC_Br, "b.w\t$dst @ TAILCALL", |
| 1318 | []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1319 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1320 | def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops), |
| 1321 | BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL", |
| 1322 | []>, Requires<[IsDarwin]> { |
Jim Grosbach | 2d294f5 | 2010-10-14 17:24:28 +0000 | [diff] [blame] | 1323 | bits<4> dst; |
| 1324 | let Inst{31-4} = 0b1110000100101111111111110001; |
| 1325 | let Inst{3-0} = dst; |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1326 | } |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1327 | } |
| 1328 | |
| 1329 | // Non-Darwin versions (the difference is R9). |
| 1330 | let Defs = [R0, R1, R2, R3, R12, |
| 1331 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1332 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1333 | D27, D28, D29, D30, D31, PC], |
| 1334 | Uses = [SP] in { |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1335 | def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops), |
| 1336 | Pseudo, IIC_Br, |
| 1337 | "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1338 | |
Dale Johannesen | b0ccb75 | 2010-06-21 18:21:49 +0000 | [diff] [blame] | 1339 | def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1340 | Pseudo, IIC_Br, |
| 1341 | "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1342 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1343 | def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
| 1344 | IIC_Br, "b\t$dst @ TAILCALL", |
| 1345 | []>, Requires<[IsARM, IsNotDarwin]>; |
Dale Johannesen | 1041680 | 2010-06-18 20:44:28 +0000 | [diff] [blame] | 1346 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1347 | def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
| 1348 | IIC_Br, "b.w\t$dst @ TAILCALL", |
| 1349 | []>, Requires<[IsThumb, IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1350 | |
Dale Johannesen | b0ccb75 | 2010-06-21 18:21:49 +0000 | [diff] [blame] | 1351 | def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1352 | BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL", |
| 1353 | []>, Requires<[IsNotDarwin]> { |
Jim Grosbach | 2d294f5 | 2010-10-14 17:24:28 +0000 | [diff] [blame] | 1354 | bits<4> dst; |
| 1355 | let Inst{31-4} = 0b1110000100101111111111110001; |
| 1356 | let Inst{3-0} = dst; |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1357 | } |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1358 | } |
| 1359 | } |
| 1360 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1361 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1362 | // B is "predicable" since it can be xformed into a Bcc. |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1363 | let isBarrier = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1364 | let isPredicable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1365 | def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1366 | "b\t$target", [(br bb:$target)]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1367 | |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1368 | let isNotDuplicable = 1, isIndirectBranch = 1, |
| 1369 | // FIXME: $imm field is not specified by asm string. Mark as cgonly. |
| 1370 | isCodeGenOnly = 1 in { |
| 1371 | def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id), |
| 1372 | IIC_Br, "mov\tpc, $target$jt", |
| 1373 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> { |
| 1374 | let Inst{11-4} = 0b00000000; |
| 1375 | let Inst{15-12} = 0b1111; |
| 1376 | let Inst{20} = 0; // S Bit |
| 1377 | let Inst{24-21} = 0b1101; |
| 1378 | let Inst{27-25} = 0b000; |
| 1379 | } |
| 1380 | def BR_JTm : JTI<(outs), |
| 1381 | (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id), |
| 1382 | IIC_Br, "ldr\tpc, $target$jt", |
| 1383 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
| 1384 | imm:$id)]> { |
| 1385 | let Inst{15-12} = 0b1111; |
| 1386 | let Inst{20} = 1; // L bit |
| 1387 | let Inst{21} = 0; // W bit |
| 1388 | let Inst{22} = 0; // B bit |
| 1389 | let Inst{24} = 1; // P bit |
| 1390 | let Inst{27-25} = 0b011; |
| 1391 | } |
| 1392 | def BR_JTadd : JTI<(outs), |
| 1393 | (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id), |
| 1394 | IIC_Br, "add\tpc, $target, $idx$jt", |
| 1395 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
| 1396 | imm:$id)]> { |
| 1397 | let Inst{15-12} = 0b1111; |
| 1398 | let Inst{20} = 0; // S bit |
| 1399 | let Inst{24-21} = 0b0100; |
| 1400 | let Inst{27-25} = 0b000; |
| 1401 | } |
| 1402 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1403 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1404 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1405 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1406 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1407 | def Bcc : ABI<0b1010, (outs), (ins brtarget:$target), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1408 | IIC_Br, "b", "\t$target", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1409 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>; |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1410 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1411 | |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1412 | // Branch and Exchange Jazelle -- for disassembly only |
| 1413 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
| 1414 | [/* For disassembly only; pattern left blank */]> { |
| 1415 | let Inst{23-20} = 0b0010; |
| 1416 | //let Inst{19-8} = 0xfff; |
| 1417 | let Inst{7-4} = 0b0010; |
| 1418 | } |
| 1419 | |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1420 | // Secure Monitor Call is a system instruction -- for disassembly only |
| 1421 | def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt", |
| 1422 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1423 | bits<4> opt; |
| 1424 | let Inst{23-4} = 0b01100000000000000111; |
| 1425 | let Inst{3-0} = opt; |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1426 | } |
| 1427 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1428 | // Supervisor Call (Software Interrupt) -- for disassembly only |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1429 | let isCall = 1 in { |
| 1430 | def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1431 | [/* For disassembly only; pattern left blank */]> { |
| 1432 | bits<24> svc; |
| 1433 | let Inst{23-0} = svc; |
| 1434 | } |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1435 | } |
| 1436 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1437 | // Store Return State is a system instruction -- for disassembly only |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 1438 | let isCodeGenOnly = 1 in { // FIXME: This should not use submode! |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1439 | def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode), |
| 1440 | NoItinerary, "srs${amode}\tsp!, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1441 | [/* For disassembly only; pattern left blank */]> { |
| 1442 | let Inst{31-28} = 0b1111; |
| 1443 | let Inst{22-20} = 0b110; // W = 1 |
| 1444 | } |
| 1445 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1446 | def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode), |
| 1447 | NoItinerary, "srs${amode}\tsp, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1448 | [/* For disassembly only; pattern left blank */]> { |
| 1449 | let Inst{31-28} = 0b1111; |
| 1450 | let Inst{22-20} = 0b100; // W = 0 |
| 1451 | } |
| 1452 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1453 | // Return From Exception is a system instruction -- for disassembly only |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1454 | def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base), |
| 1455 | NoItinerary, "rfe${amode}\t$base!", |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1456 | [/* For disassembly only; pattern left blank */]> { |
| 1457 | let Inst{31-28} = 0b1111; |
| 1458 | let Inst{22-20} = 0b011; // W = 1 |
| 1459 | } |
| 1460 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1461 | def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base), |
| 1462 | NoItinerary, "rfe${amode}\t$base", |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1463 | [/* For disassembly only; pattern left blank */]> { |
| 1464 | let Inst{31-28} = 0b1111; |
| 1465 | let Inst{22-20} = 0b001; // W = 0 |
| 1466 | } |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 1467 | } // isCodeGenOnly = 1 |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1468 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1469 | //===----------------------------------------------------------------------===// |
| 1470 | // Load / store Instructions. |
| 1471 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1472 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1473 | // Load |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1474 | |
| 1475 | |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1476 | defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1477 | UnOpFrag<(load node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1478 | defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1479 | UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1480 | defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1481 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1482 | defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1483 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1484 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1485 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1486 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
| 1487 | isReMaterializable = 1 in |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1488 | def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1489 | AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> { |
| 1490 | bits<4> Rt; |
| 1491 | bits<17> addr; |
| 1492 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1493 | let Inst{19-16} = 0b1111; |
| 1494 | let Inst{15-12} = Rt; |
| 1495 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1496 | } |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1497 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1498 | // Loads with zero extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1499 | def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1500 | IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1501 | [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1502 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1503 | // Loads with sign extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1504 | def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1505 | IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1506 | [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1507 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1508 | def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1509 | IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1510 | [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1511 | |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1512 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1, |
| 1513 | isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring? |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1514 | // Load doubleword |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1515 | def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1516 | IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1517 | []>, Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1518 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1519 | // Indexed loads |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1520 | def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1521 | (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1522 | "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1523 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1524 | def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1525 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1526 | "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1527 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1528 | def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1529 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1530 | "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1531 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1532 | def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1533 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1534 | "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1535 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1536 | def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1537 | (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1538 | "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1539 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1540 | def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1541 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1542 | "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1543 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1544 | def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1545 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1546 | "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1547 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1548 | def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1549 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1550 | "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1551 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1552 | def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1553 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1554 | "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1555 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1556 | def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1557 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1558 | "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1559 | |
| 1560 | // For disassembly only |
| 1561 | def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1562 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1563 | "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>, |
| 1564 | Requires<[IsARM, HasV5TE]>; |
| 1565 | |
| 1566 | // For disassembly only |
| 1567 | def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1568 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1569 | "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>, |
| 1570 | Requires<[IsARM, HasV5TE]>; |
| 1571 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1572 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1573 | |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1574 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1575 | |
| 1576 | def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1577 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1578 | "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1579 | let Inst{21} = 1; // overwrite |
| 1580 | } |
| 1581 | |
| 1582 | def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1583 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1584 | "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1585 | let Inst{21} = 1; // overwrite |
| 1586 | } |
| 1587 | |
| 1588 | def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1589 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1590 | "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1591 | let Inst{21} = 1; // overwrite |
| 1592 | } |
| 1593 | |
| 1594 | def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1595 | (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1596 | "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1597 | let Inst{21} = 1; // overwrite |
| 1598 | } |
| 1599 | |
| 1600 | def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1601 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1602 | "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1603 | let Inst{21} = 1; // overwrite |
| 1604 | } |
| 1605 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1606 | // Store |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1607 | |
| 1608 | // Stores with truncate |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1609 | def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1610 | IIC_iStore_bh_r, "strh", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1611 | [(truncstorei16 GPR:$src, addrmode3:$addr)]>; |
| 1612 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1613 | // Store doubleword |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1614 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1, |
| 1615 | isCodeGenOnly = 1 in // $src2 doesn't exist in asm string |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1616 | def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1617 | StMiscFrm, IIC_iStore_d_r, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1618 | "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1619 | |
| 1620 | // Indexed stores |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1621 | def STR_PRE : AI2stwpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1622 | (ins GPR:$src, GPR:$base, am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1623 | StFrm, IIC_iStore_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1624 | "str", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1625 | [(set GPR:$base_wb, |
| 1626 | (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1627 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1628 | def STR_POST : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1629 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1630 | StFrm, IIC_iStore_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1631 | "str", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1632 | [(set GPR:$base_wb, |
| 1633 | (post_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1634 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1635 | def STRH_PRE : AI3sthpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1636 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1637 | StMiscFrm, IIC_iStore_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1638 | "strh", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1639 | [(set GPR:$base_wb, |
| 1640 | (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>; |
| 1641 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1642 | def STRH_POST: AI3sthpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1643 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1644 | StMiscFrm, IIC_iStore_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1645 | "strh", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1646 | [(set GPR:$base_wb, (post_truncsti16 GPR:$src, |
| 1647 | GPR:$base, am3offset:$offset))]>; |
| 1648 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1649 | def STRB_PRE : AI2stbpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1650 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1651 | StFrm, IIC_iStore_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1652 | "strb", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1653 | [(set GPR:$base_wb, (pre_truncsti8 GPR:$src, |
| 1654 | GPR:$base, am2offset:$offset))]>; |
| 1655 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1656 | def STRB_POST: AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1657 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1658 | StFrm, IIC_iStore_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1659 | "strb", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1660 | [(set GPR:$base_wb, (post_truncsti8 GPR:$src, |
| 1661 | GPR:$base, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1662 | |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1663 | // For disassembly only |
| 1664 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), |
| 1665 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1666 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1667 | "strd", "\t$src1, $src2, [$base, $offset]!", |
| 1668 | "$base = $base_wb", []>; |
| 1669 | |
| 1670 | // For disassembly only |
| 1671 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), |
| 1672 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1673 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1674 | "strd", "\t$src1, $src2, [$base], $offset", |
| 1675 | "$base = $base_wb", []>; |
| 1676 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1677 | // STRT, STRBT, and STRHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1678 | |
| 1679 | def STRT : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1680 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1681 | StFrm, IIC_iStore_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1682 | "strt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1683 | [/* For disassembly only; pattern left blank */]> { |
| 1684 | let Inst{21} = 1; // overwrite |
| 1685 | } |
| 1686 | |
| 1687 | def STRBT : AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1688 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1689 | StFrm, IIC_iStore_bh_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1690 | "strbt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1691 | [/* For disassembly only; pattern left blank */]> { |
| 1692 | let Inst{21} = 1; // overwrite |
| 1693 | } |
| 1694 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1695 | def STRHT: AI3sthpo<(outs GPR:$base_wb), |
| 1696 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1697 | StMiscFrm, IIC_iStore_bh_ru, |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1698 | "strht", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1699 | [/* For disassembly only; pattern left blank */]> { |
| 1700 | let Inst{21} = 1; // overwrite |
| 1701 | } |
| 1702 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1703 | //===----------------------------------------------------------------------===// |
| 1704 | // Load / store multiple Instructions. |
| 1705 | // |
| 1706 | |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 1707 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1, |
| 1708 | isCodeGenOnly = 1 in { |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1709 | def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p, |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1710 | reglist:$dsts, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1711 | IndexModeNone, LdStMulFrm, IIC_iLoad_m, |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1712 | "ldm${amode}${p}\t$Rn, $dsts", "", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1713 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1714 | def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1715 | reglist:$dsts, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1716 | IndexModeUpd, LdStMulFrm, IIC_iLoad_mu, |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1717 | "ldm${amode}${p}\t$Rn!, $dsts", |
| 1718 | "$Rn = $wb", []>; |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1719 | } // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1720 | |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 1721 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1, |
| 1722 | isCodeGenOnly = 1 in { |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1723 | def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p, |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1724 | reglist:$srcs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1725 | IndexModeNone, LdStMulFrm, IIC_iStore_m, |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1726 | "stm${amode}${p}\t$Rn, $srcs", "", []>; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1727 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1728 | def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1729 | reglist:$srcs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1730 | IndexModeUpd, LdStMulFrm, IIC_iStore_mu, |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1731 | "stm${amode}${p}\t$Rn!, $srcs", |
| 1732 | "$Rn = $wb", []>; |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1733 | } // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1734 | |
| 1735 | //===----------------------------------------------------------------------===// |
| 1736 | // Move Instructions. |
| 1737 | // |
| 1738 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1739 | let neverHasSideEffects = 1 in |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1740 | def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr, |
| 1741 | "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 1742 | bits<4> Rd; |
| 1743 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 1744 | |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1745 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1746 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1747 | let Inst{3-0} = Rm; |
| 1748 | let Inst{15-12} = Rd; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1749 | } |
| 1750 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1751 | // A version for the smaller set of tail call registers. |
| 1752 | let neverHasSideEffects = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1753 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm, |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1754 | IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 1755 | bits<4> Rd; |
| 1756 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 1757 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1758 | let Inst{11-4} = 0b00000000; |
| 1759 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1760 | let Inst{3-0} = Rm; |
| 1761 | let Inst{15-12} = Rd; |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1762 | } |
| 1763 | |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 1764 | def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1765 | DPSoRegFrm, IIC_iMOVsr, |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 1766 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>, |
| 1767 | UnaryDP { |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 1768 | bits<4> Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1769 | bits<12> src; |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 1770 | let Inst{15-12} = Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1771 | let Inst{11-0} = src; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1772 | let Inst{25} = 0; |
| 1773 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 1774 | |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1775 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1776 | def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi, |
| 1777 | "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP { |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1778 | bits<4> Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1779 | bits<12> imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1780 | let Inst{25} = 1; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1781 | let Inst{15-12} = Rd; |
| 1782 | let Inst{19-16} = 0b0000; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1783 | let Inst{11-0} = imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1784 | } |
| 1785 | |
| 1786 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1787 | def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1788 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1789 | "movw", "\t$Rd, $imm", |
| 1790 | [(set GPR:$Rd, imm0_65535:$imm)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 1791 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1792 | bits<4> Rd; |
| 1793 | bits<16> imm; |
| 1794 | let Inst{15-12} = Rd; |
| 1795 | let Inst{11-0} = imm{11-0}; |
| 1796 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1797 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1798 | let Inst{25} = 1; |
| 1799 | } |
| 1800 | |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1801 | let Constraints = "$src = $Rd" in |
| 1802 | def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1803 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1804 | "movt", "\t$Rd, $imm", |
| 1805 | [(set GPR:$Rd, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1806 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1807 | lo16AllZero:$imm))]>, UnaryDP, |
| 1808 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1809 | bits<4> Rd; |
| 1810 | bits<16> imm; |
| 1811 | let Inst{15-12} = Rd; |
| 1812 | let Inst{11-0} = imm{11-0}; |
| 1813 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1814 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1815 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1816 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1817 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 1818 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 1819 | Requires<[IsARM, HasV6T2]>; |
| 1820 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 1821 | let Uses = [CPSR] in |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1822 | def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "", |
| 1823 | [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP, |
| 1824 | Requires<[IsARM]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1825 | |
| 1826 | // These aren't really mov instructions, but we have to define them this way |
| 1827 | // due to flag operands. |
| 1828 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1829 | let Defs = [CPSR] in { |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1830 | def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "", |
| 1831 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP, |
| 1832 | Requires<[IsARM]>; |
| 1833 | def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "", |
| 1834 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP, |
| 1835 | Requires<[IsARM]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1836 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1837 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1838 | //===----------------------------------------------------------------------===// |
| 1839 | // Extend Instructions. |
| 1840 | // |
| 1841 | |
| 1842 | // Sign extenders |
| 1843 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1844 | defm SXTB : AI_ext_rrot<0b01101010, |
| 1845 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 1846 | defm SXTH : AI_ext_rrot<0b01101011, |
| 1847 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1848 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1849 | defm SXTAB : AI_exta_rrot<0b01101010, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1850 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1851 | defm SXTAH : AI_exta_rrot<0b01101011, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1852 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1853 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1854 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1855 | defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1856 | |
| 1857 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1858 | defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1859 | |
| 1860 | // Zero extenders |
| 1861 | |
| 1862 | let AddedComplexity = 16 in { |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1863 | defm UXTB : AI_ext_rrot<0b01101110, |
| 1864 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 1865 | defm UXTH : AI_ext_rrot<0b01101111, |
| 1866 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 1867 | defm UXTB16 : AI_ext_rrot<0b01101100, |
| 1868 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1869 | |
Jim Grosbach | 542f642 | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 1870 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 1871 | // The transformation should probably be done as a combiner action |
| 1872 | // instead so we can include a check for masking back in the upper |
| 1873 | // eight bits of the source into the lower eight bits of the result. |
| 1874 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
| 1875 | // (UXTB16r_rot GPR:$Src, 24)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1876 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1877 | (UXTB16r_rot GPR:$Src, 8)>; |
| 1878 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1879 | defm UXTAB : AI_exta_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1880 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1881 | defm UXTAH : AI_exta_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1882 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1883 | } |
| 1884 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1885 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1886 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1887 | defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 1888 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1889 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1890 | def SBFX : I<(outs GPR:$Rd), |
| 1891 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1892 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1893 | "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1894 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1895 | bits<4> Rd; |
| 1896 | bits<4> Rn; |
| 1897 | bits<5> lsb; |
| 1898 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1899 | let Inst{27-21} = 0b0111101; |
| 1900 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1901 | let Inst{20-16} = width; |
| 1902 | let Inst{15-12} = Rd; |
| 1903 | let Inst{11-7} = lsb; |
| 1904 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1905 | } |
| 1906 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1907 | def UBFX : I<(outs GPR:$Rd), |
| 1908 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1909 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1910 | "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1911 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1912 | bits<4> Rd; |
| 1913 | bits<4> Rn; |
| 1914 | bits<5> lsb; |
| 1915 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1916 | let Inst{27-21} = 0b0111111; |
| 1917 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1918 | let Inst{20-16} = width; |
| 1919 | let Inst{15-12} = Rd; |
| 1920 | let Inst{11-7} = lsb; |
| 1921 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1922 | } |
| 1923 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1924 | //===----------------------------------------------------------------------===// |
| 1925 | // Arithmetic Instructions. |
| 1926 | // |
| 1927 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1928 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1929 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1930 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1931 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1932 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1933 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1934 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1935 | // ADD and SUB with 's' bit set. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1936 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1937 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1938 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 1939 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1940 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1941 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1942 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1943 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1944 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1945 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1946 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1947 | defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1948 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1949 | defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1950 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1951 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1952 | def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 1953 | IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm", |
| 1954 | [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> { |
| 1955 | bits<4> Rd; |
| 1956 | bits<4> Rn; |
| 1957 | bits<12> imm; |
| 1958 | let Inst{25} = 1; |
| 1959 | let Inst{15-12} = Rd; |
| 1960 | let Inst{19-16} = Rn; |
| 1961 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1962 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1963 | |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 1964 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 1965 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1966 | def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 1967 | IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", |
Bob Wilson | 751aaf8 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 1968 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1969 | bits<4> Rd; |
| 1970 | bits<4> Rn; |
| 1971 | bits<4> Rm; |
| 1972 | let Inst{11-4} = 0b00000000; |
| 1973 | let Inst{25} = 0; |
| 1974 | let Inst{3-0} = Rm; |
| 1975 | let Inst{15-12} = Rd; |
| 1976 | let Inst{19-16} = Rn; |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 1977 | } |
| 1978 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1979 | def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 1980 | DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", |
| 1981 | [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> { |
| 1982 | bits<4> Rd; |
| 1983 | bits<4> Rn; |
| 1984 | bits<12> shift; |
| 1985 | let Inst{25} = 0; |
| 1986 | let Inst{11-0} = shift; |
| 1987 | let Inst{15-12} = Rd; |
| 1988 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1989 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1990 | |
| 1991 | // RSB with 's' bit set. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1992 | let Defs = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1993 | def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 1994 | IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm", |
| 1995 | [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> { |
| 1996 | bits<4> Rd; |
| 1997 | bits<4> Rn; |
| 1998 | bits<12> imm; |
| 1999 | let Inst{25} = 1; |
| 2000 | let Inst{20} = 1; |
| 2001 | let Inst{15-12} = Rd; |
| 2002 | let Inst{19-16} = Rn; |
| 2003 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2004 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2005 | def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2006 | DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift", |
| 2007 | [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> { |
| 2008 | bits<4> Rd; |
| 2009 | bits<4> Rn; |
| 2010 | bits<12> shift; |
| 2011 | let Inst{25} = 0; |
| 2012 | let Inst{20} = 1; |
| 2013 | let Inst{11-0} = shift; |
| 2014 | let Inst{15-12} = Rd; |
| 2015 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 2016 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2017 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2018 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2019 | let Uses = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2020 | def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 2021 | DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm", |
| 2022 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2023 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2024 | bits<4> Rd; |
| 2025 | bits<4> Rn; |
| 2026 | bits<12> imm; |
| 2027 | let Inst{25} = 1; |
| 2028 | let Inst{15-12} = Rd; |
| 2029 | let Inst{19-16} = Rn; |
| 2030 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2031 | } |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2032 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 2033 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2034 | def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2035 | DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2036 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2037 | bits<4> Rd; |
| 2038 | bits<4> Rn; |
| 2039 | bits<4> Rm; |
| 2040 | let Inst{11-4} = 0b00000000; |
| 2041 | let Inst{25} = 0; |
| 2042 | let Inst{3-0} = Rm; |
| 2043 | let Inst{15-12} = Rd; |
| 2044 | let Inst{19-16} = Rn; |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2045 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2046 | def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2047 | DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", |
| 2048 | [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2049 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2050 | bits<4> Rd; |
| 2051 | bits<4> Rn; |
| 2052 | bits<12> shift; |
| 2053 | let Inst{25} = 0; |
| 2054 | let Inst{11-0} = shift; |
| 2055 | let Inst{15-12} = Rd; |
| 2056 | let Inst{19-16} = Rn; |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 2057 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2058 | } |
| 2059 | |
| 2060 | // FIXME: Allow these to be predicated. |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 2061 | let Defs = [CPSR], Uses = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2062 | def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 2063 | DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm", |
| 2064 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2065 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2066 | bits<4> Rd; |
| 2067 | bits<4> Rn; |
| 2068 | bits<12> imm; |
| 2069 | let Inst{25} = 1; |
| 2070 | let Inst{20} = 1; |
| 2071 | let Inst{15-12} = Rd; |
| 2072 | let Inst{19-16} = Rn; |
| 2073 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2074 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2075 | def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2076 | DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift", |
| 2077 | [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2078 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2079 | bits<4> Rd; |
| 2080 | bits<4> Rn; |
| 2081 | bits<12> shift; |
| 2082 | let Inst{25} = 0; |
| 2083 | let Inst{20} = 1; |
| 2084 | let Inst{11-0} = shift; |
| 2085 | let Inst{15-12} = Rd; |
| 2086 | let Inst{19-16} = Rn; |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 2087 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2088 | } |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2089 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2090 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2091 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 2092 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 2093 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 2094 | // details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2095 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 2096 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2097 | def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 2098 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 2099 | // The with-carry-in form matches bitwise not instead of the negation. |
| 2100 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 2101 | // for part of the negation. |
| 2102 | def : ARMPat<(adde GPR:$src, so_imm_not:$imm), |
| 2103 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2104 | |
| 2105 | // Note: These are implemented in C++ code, because they have to generate |
| 2106 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 2107 | // cannot produce. |
| 2108 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 2109 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 2110 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2111 | // ARM Arithmetic Instruction -- for disassembly only |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 2112 | // GPR:$dst = GPR:$a op GPR:$b |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2113 | class AAI<bits<8> op27_20, bits<8> op11_4, string opc, |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 2114 | list<dag> pattern = [/* For disassembly only; pattern left blank */]> |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2115 | : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr, |
| 2116 | opc, "\t$Rd, $Rn, $Rm", pattern> { |
| 2117 | bits<4> Rd; |
| 2118 | bits<4> Rn; |
| 2119 | bits<4> Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2120 | let Inst{27-20} = op27_20; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2121 | let Inst{11-4} = op11_4; |
| 2122 | let Inst{19-16} = Rn; |
| 2123 | let Inst{15-12} = Rd; |
| 2124 | let Inst{3-0} = Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2125 | } |
| 2126 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2127 | // Saturating add/subtract -- for disassembly only |
| 2128 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2129 | def QADD : AAI<0b00010000, 0b00000101, "qadd", |
| 2130 | [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>; |
| 2131 | def QSUB : AAI<0b00010010, 0b00000101, "qsub", |
| 2132 | [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>; |
| 2133 | def QDADD : AAI<0b00010100, 0b00000101, "qdadd">; |
| 2134 | def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">; |
| 2135 | |
| 2136 | def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">; |
| 2137 | def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">; |
| 2138 | def QASX : AAI<0b01100010, 0b11110011, "qasx">; |
| 2139 | def QSAX : AAI<0b01100010, 0b11110101, "qsax">; |
| 2140 | def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">; |
| 2141 | def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">; |
| 2142 | def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">; |
| 2143 | def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">; |
| 2144 | def UQASX : AAI<0b01100110, 0b11110011, "uqasx">; |
| 2145 | def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">; |
| 2146 | def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">; |
| 2147 | def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2148 | |
| 2149 | // Signed/Unsigned add/subtract -- for disassembly only |
| 2150 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2151 | def SASX : AAI<0b01100001, 0b11110011, "sasx">; |
| 2152 | def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">; |
| 2153 | def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">; |
| 2154 | def SSAX : AAI<0b01100001, 0b11110101, "ssax">; |
| 2155 | def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">; |
| 2156 | def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">; |
| 2157 | def UASX : AAI<0b01100101, 0b11110011, "uasx">; |
| 2158 | def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">; |
| 2159 | def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">; |
| 2160 | def USAX : AAI<0b01100101, 0b11110101, "usax">; |
| 2161 | def USUB16 : AAI<0b01100101, 0b11110111, "usub16">; |
| 2162 | def USUB8 : AAI<0b01100101, 0b11111111, "usub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2163 | |
| 2164 | // Signed/Unsigned halving add/subtract -- for disassembly only |
| 2165 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2166 | def SHASX : AAI<0b01100011, 0b11110011, "shasx">; |
| 2167 | def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">; |
| 2168 | def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">; |
| 2169 | def SHSAX : AAI<0b01100011, 0b11110101, "shsax">; |
| 2170 | def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">; |
| 2171 | def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">; |
| 2172 | def UHASX : AAI<0b01100111, 0b11110011, "uhasx">; |
| 2173 | def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">; |
| 2174 | def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">; |
| 2175 | def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">; |
| 2176 | def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">; |
| 2177 | def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2178 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2179 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2180 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2181 | def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2182 | MulFrm /* for convenience */, NoItinerary, "usad8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2183 | "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2184 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2185 | bits<4> Rd; |
| 2186 | bits<4> Rn; |
| 2187 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2188 | let Inst{27-20} = 0b01111000; |
| 2189 | let Inst{15-12} = 0b1111; |
| 2190 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2191 | let Inst{19-16} = Rd; |
| 2192 | let Inst{11-8} = Rm; |
| 2193 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2194 | } |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2195 | def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2196 | MulFrm /* for convenience */, NoItinerary, "usada8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2197 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2198 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2199 | bits<4> Rd; |
| 2200 | bits<4> Rn; |
| 2201 | bits<4> Rm; |
| 2202 | bits<4> Ra; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2203 | let Inst{27-20} = 0b01111000; |
| 2204 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2205 | let Inst{19-16} = Rd; |
| 2206 | let Inst{15-12} = Ra; |
| 2207 | let Inst{11-8} = Rm; |
| 2208 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2209 | } |
| 2210 | |
| 2211 | // Signed/Unsigned saturate -- for disassembly only |
| 2212 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2213 | def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh), |
| 2214 | SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh", |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2215 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2216 | bits<4> Rd; |
| 2217 | bits<5> sat_imm; |
| 2218 | bits<4> Rn; |
| 2219 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2220 | let Inst{27-21} = 0b0110101; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2221 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2222 | let Inst{20-16} = sat_imm; |
| 2223 | let Inst{15-12} = Rd; |
| 2224 | let Inst{11-7} = sh{7-3}; |
| 2225 | let Inst{6} = sh{0}; |
| 2226 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2227 | } |
| 2228 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2229 | def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm, |
| 2230 | NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2231 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2232 | bits<4> Rd; |
| 2233 | bits<4> sat_imm; |
| 2234 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2235 | let Inst{27-20} = 0b01101010; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2236 | let Inst{11-4} = 0b11110011; |
| 2237 | let Inst{15-12} = Rd; |
| 2238 | let Inst{19-16} = sat_imm; |
| 2239 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2240 | } |
| 2241 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2242 | def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh), |
| 2243 | SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh", |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2244 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2245 | bits<4> Rd; |
| 2246 | bits<5> sat_imm; |
| 2247 | bits<4> Rn; |
| 2248 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2249 | let Inst{27-21} = 0b0110111; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2250 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2251 | let Inst{15-12} = Rd; |
| 2252 | let Inst{11-7} = sh{7-3}; |
| 2253 | let Inst{6} = sh{0}; |
| 2254 | let Inst{20-16} = sat_imm; |
| 2255 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2256 | } |
| 2257 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2258 | def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm, |
| 2259 | NoItinerary, "usat16", "\t$Rd, $sat_imm, $a", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2260 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2261 | bits<4> Rd; |
| 2262 | bits<4> sat_imm; |
| 2263 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2264 | let Inst{27-20} = 0b01101110; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2265 | let Inst{11-4} = 0b11110011; |
| 2266 | let Inst{15-12} = Rd; |
| 2267 | let Inst{19-16} = sat_imm; |
| 2268 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2269 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2270 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2271 | def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>; |
| 2272 | def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 2273 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2274 | //===----------------------------------------------------------------------===// |
| 2275 | // Bitwise Instructions. |
| 2276 | // |
| 2277 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2278 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2279 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2280 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2281 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2282 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2283 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2284 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2285 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2286 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2287 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2288 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 2289 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2290 | |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2291 | def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm), |
David Goodwin | 2f54a2f | 2009-11-02 17:28:36 +0000 | [diff] [blame] | 2292 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2293 | "bfc", "\t$Rd, $imm", "$src = $Rd", |
| 2294 | [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2295 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2296 | bits<4> Rd; |
| 2297 | bits<10> imm; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2298 | let Inst{27-21} = 0b0111110; |
| 2299 | let Inst{6-0} = 0b0011111; |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2300 | let Inst{15-12} = Rd; |
| 2301 | let Inst{11-7} = imm{4-0}; // lsb |
| 2302 | let Inst{20-16} = imm{9-5}; // width |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2303 | } |
| 2304 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2305 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2306 | def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm), |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2307 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2308 | "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd", |
| 2309 | [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn, |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 2310 | bf_inv_mask_imm:$imm))]>, |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2311 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2312 | bits<4> Rd; |
| 2313 | bits<4> Rn; |
| 2314 | bits<10> imm; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2315 | let Inst{27-21} = 0b0111110; |
| 2316 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2317 | let Inst{15-12} = Rd; |
| 2318 | let Inst{11-7} = imm{4-0}; // lsb |
| 2319 | let Inst{20-16} = imm{9-5}; // width |
| 2320 | let Inst{3-0} = Rn; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2321 | } |
| 2322 | |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2323 | def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr, |
| 2324 | "mvn", "\t$Rd, $Rm", |
| 2325 | [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP { |
| 2326 | bits<4> Rd; |
| 2327 | bits<4> Rm; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2328 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2329 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2330 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2331 | let Inst{15-12} = Rd; |
| 2332 | let Inst{3-0} = Rm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2333 | } |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2334 | def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm, |
| 2335 | IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
| 2336 | [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP { |
| 2337 | bits<4> Rd; |
| 2338 | bits<4> Rm; |
| 2339 | bits<12> shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2340 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2341 | let Inst{19-16} = 0b0000; |
| 2342 | let Inst{15-12} = Rd; |
| 2343 | let Inst{11-0} = shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2344 | } |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 2345 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2346 | def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, |
| 2347 | IIC_iMVNi, "mvn", "\t$Rd, $imm", |
| 2348 | [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP { |
| 2349 | bits<4> Rd; |
| 2350 | bits<4> Rm; |
| 2351 | bits<12> imm; |
| 2352 | let Inst{25} = 1; |
| 2353 | let Inst{19-16} = 0b0000; |
| 2354 | let Inst{15-12} = Rd; |
| 2355 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2356 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2357 | |
| 2358 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 2359 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 2360 | |
| 2361 | //===----------------------------------------------------------------------===// |
| 2362 | // Multiply Instructions. |
| 2363 | // |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2364 | class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2365 | string opc, string asm, list<dag> pattern> |
| 2366 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 2367 | bits<4> Rd; |
| 2368 | bits<4> Rm; |
| 2369 | bits<4> Rn; |
| 2370 | let Inst{19-16} = Rd; |
| 2371 | let Inst{11-8} = Rm; |
| 2372 | let Inst{3-0} = Rn; |
| 2373 | } |
| 2374 | class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2375 | string opc, string asm, list<dag> pattern> |
| 2376 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 2377 | bits<4> RdLo; |
| 2378 | bits<4> RdHi; |
| 2379 | bits<4> Rm; |
| 2380 | bits<4> Rn; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2381 | let Inst{19-16} = RdHi; |
| 2382 | let Inst{15-12} = RdLo; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2383 | let Inst{11-8} = Rm; |
| 2384 | let Inst{3-0} = Rn; |
| 2385 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2386 | |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2387 | let isCommutable = 1 in |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2388 | def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2389 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", |
| 2390 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2391 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2392 | def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2393 | IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra", |
| 2394 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> { |
| 2395 | bits<4> Ra; |
| 2396 | let Inst{15-12} = Ra; |
| 2397 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2398 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2399 | def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2400 | IIC_iMAC32, "mls", "\t$dst, $a, $b, $c", |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 2401 | [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>, |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2402 | Requires<[IsARM, HasV6T2]> { |
| 2403 | bits<4> Rd; |
| 2404 | bits<4> Rm; |
| 2405 | bits<4> Rn; |
| 2406 | let Inst{19-16} = Rd; |
| 2407 | let Inst{11-8} = Rm; |
| 2408 | let Inst{3-0} = Rn; |
| 2409 | } |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 2410 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2411 | // Extra precision multiplies with low / high results |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2412 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2413 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2414 | let isCommutable = 1 in { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2415 | def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi), |
| 2416 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
| 2417 | "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2418 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2419 | def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi), |
| 2420 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
| 2421 | "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2422 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2423 | |
| 2424 | // Multiply + accumulate |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2425 | def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi), |
| 2426 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 2427 | "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2428 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2429 | def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi), |
| 2430 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 2431 | "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2432 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2433 | def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi), |
| 2434 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 2435 | "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2436 | Requires<[IsARM, HasV6]> { |
| 2437 | bits<4> RdLo; |
| 2438 | bits<4> RdHi; |
| 2439 | bits<4> Rm; |
| 2440 | bits<4> Rn; |
| 2441 | let Inst{19-16} = RdLo; |
| 2442 | let Inst{15-12} = RdHi; |
| 2443 | let Inst{11-8} = Rm; |
| 2444 | let Inst{3-0} = Rn; |
| 2445 | } |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2446 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2447 | |
| 2448 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2449 | def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2450 | IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm", |
| 2451 | [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2452 | Requires<[IsARM, HasV6]> { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2453 | let Inst{15-12} = 0b1111; |
| 2454 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2455 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2456 | def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2457 | IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2458 | [/* For disassembly only; pattern left blank */]>, |
| 2459 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2460 | let Inst{15-12} = 0b1111; |
| 2461 | } |
| 2462 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2463 | def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd), |
| 2464 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2465 | IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra", |
| 2466 | [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 2467 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2468 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2469 | def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd), |
| 2470 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2471 | IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2472 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2473 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2474 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2475 | def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd), |
| 2476 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2477 | IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", |
| 2478 | [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>, |
| 2479 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2480 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2481 | def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd), |
| 2482 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2483 | IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2484 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2485 | Requires<[IsARM, HasV6]>; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2486 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2487 | multiclass AI_smul<string opc, PatFrag opnode> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2488 | def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2489 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", |
| 2490 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 2491 | (sext_inreg GPR:$Rm, i16)))]>, |
| 2492 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2493 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2494 | def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2495 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", |
| 2496 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 2497 | (sra GPR:$Rm, (i32 16))))]>, |
| 2498 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2499 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2500 | def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2501 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", |
| 2502 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 2503 | (sext_inreg GPR:$Rm, i16)))]>, |
| 2504 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2505 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2506 | def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2507 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", |
| 2508 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 2509 | (sra GPR:$Rm, (i32 16))))]>, |
| 2510 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2511 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2512 | def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2513 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", |
| 2514 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 2515 | (sext_inreg GPR:$Rm, i16)), (i32 16)))]>, |
| 2516 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2517 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2518 | def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2519 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", |
| 2520 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 2521 | (sra GPR:$Rm, (i32 16))), (i32 16)))]>, |
| 2522 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 2523 | } |
| 2524 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2525 | |
| 2526 | multiclass AI_smla<string opc, PatFrag opnode> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2527 | def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd), |
| 2528 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2529 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2530 | [(set GPR:$Rd, (add GPR:$Ra, |
| 2531 | (opnode (sext_inreg GPR:$Rn, i16), |
| 2532 | (sext_inreg GPR:$Rm, i16))))]>, |
| 2533 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2534 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2535 | def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd), |
| 2536 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2537 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2538 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16), |
| 2539 | (sra GPR:$Rm, (i32 16)))))]>, |
| 2540 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2541 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2542 | def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd), |
| 2543 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2544 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2545 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 2546 | (sext_inreg GPR:$Rm, i16))))]>, |
| 2547 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2548 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2549 | def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd), |
| 2550 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2551 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2552 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 2553 | (sra GPR:$Rm, (i32 16)))))]>, |
| 2554 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2555 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2556 | def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd), |
| 2557 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2558 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2559 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 2560 | (sext_inreg GPR:$Rm, i16)), (i32 16))))]>, |
| 2561 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2562 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2563 | def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd), |
| 2564 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2565 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2566 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 2567 | (sra GPR:$Rm, (i32 16))), (i32 16))))]>, |
| 2568 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 2569 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 2570 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2571 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 2572 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2573 | |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2574 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2575 | def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi), |
| 2576 | (ins GPR:$Rn, GPR:$Rm), |
| 2577 | IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2578 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2579 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2580 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2581 | def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi), |
| 2582 | (ins GPR:$Rn, GPR:$Rm), |
| 2583 | IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2584 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2585 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2586 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2587 | def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi), |
| 2588 | (ins GPR:$Rn, GPR:$Rm), |
| 2589 | IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2590 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2591 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2592 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2593 | def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi), |
| 2594 | (ins GPR:$Rn, GPR:$Rm), |
| 2595 | IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2596 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2597 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2598 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2599 | // Helper class for AI_smld -- for disassembly only |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2600 | class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2601 | InstrItinClass itin, string opc, string asm> |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2602 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2603 | bits<4> Rn; |
| 2604 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2605 | let Inst{4} = 1; |
| 2606 | let Inst{5} = swap; |
| 2607 | let Inst{6} = sub; |
| 2608 | let Inst{7} = 0; |
| 2609 | let Inst{21-20} = 0b00; |
| 2610 | let Inst{22} = long; |
| 2611 | let Inst{27-23} = 0b01110; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2612 | let Inst{11-8} = Rm; |
| 2613 | let Inst{3-0} = Rn; |
| 2614 | } |
| 2615 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2616 | InstrItinClass itin, string opc, string asm> |
| 2617 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2618 | bits<4> Rd; |
| 2619 | let Inst{15-12} = 0b1111; |
| 2620 | let Inst{19-16} = Rd; |
| 2621 | } |
| 2622 | class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2623 | InstrItinClass itin, string opc, string asm> |
| 2624 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2625 | bits<4> Ra; |
| 2626 | let Inst{15-12} = Ra; |
| 2627 | } |
| 2628 | class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2629 | InstrItinClass itin, string opc, string asm> |
| 2630 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2631 | bits<4> RdLo; |
| 2632 | bits<4> RdHi; |
| 2633 | let Inst{19-16} = RdHi; |
| 2634 | let Inst{15-12} = RdLo; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2635 | } |
| 2636 | |
| 2637 | multiclass AI_smld<bit sub, string opc> { |
| 2638 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2639 | def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2640 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2641 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2642 | def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2643 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2644 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2645 | def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi), |
| 2646 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 2647 | !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2648 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2649 | def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi), |
| 2650 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 2651 | !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2652 | |
| 2653 | } |
| 2654 | |
| 2655 | defm SMLA : AI_smld<0, "smla">; |
| 2656 | defm SMLS : AI_smld<1, "smls">; |
| 2657 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2658 | multiclass AI_sdml<bit sub, string opc> { |
| 2659 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2660 | def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2661 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">; |
| 2662 | def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2663 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2664 | } |
| 2665 | |
| 2666 | defm SMUA : AI_sdml<0, "smua">; |
| 2667 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 2668 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2669 | //===----------------------------------------------------------------------===// |
| 2670 | // Misc. Arithmetic Instructions. |
| 2671 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 2672 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2673 | def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2674 | IIC_iUNAr, "clz", "\t$Rd, $Rm", |
| 2675 | [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2676 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2677 | def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2678 | IIC_iUNAr, "rbit", "\t$Rd, $Rm", |
| 2679 | [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>, |
| 2680 | Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2681 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2682 | def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2683 | IIC_iUNAr, "rev", "\t$Rd, $Rm", |
| 2684 | [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2685 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2686 | def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2687 | IIC_iUNAr, "rev16", "\t$Rd, $Rm", |
| 2688 | [(set GPR:$Rd, |
| 2689 | (or (and (srl GPR:$Rm, (i32 8)), 0xFF), |
| 2690 | (or (and (shl GPR:$Rm, (i32 8)), 0xFF00), |
| 2691 | (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000), |
| 2692 | (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>, |
| 2693 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2694 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2695 | def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2696 | IIC_iUNAr, "revsh", "\t$Rd, $Rm", |
| 2697 | [(set GPR:$Rd, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2698 | (sext_inreg |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2699 | (or (srl (and GPR:$Rm, 0xFF00), (i32 8)), |
| 2700 | (shl GPR:$Rm, (i32 8))), i16))]>, |
| 2701 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2702 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2703 | def lsl_shift_imm : SDNodeXForm<imm, [{ |
| 2704 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue()); |
| 2705 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 2706 | }]>; |
| 2707 | |
| 2708 | def lsl_amt : PatLeaf<(i32 imm), [{ |
| 2709 | return (N->getZExtValue() < 32); |
| 2710 | }], lsl_shift_imm>; |
| 2711 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2712 | def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd), |
| 2713 | (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh), |
| 2714 | IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", |
| 2715 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF), |
| 2716 | (and (shl GPR:$Rm, lsl_amt:$sh), |
| 2717 | 0xFFFF0000)))]>, |
| 2718 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2719 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2720 | // Alternate cases for PKHBT where identities eliminate some nodes. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2721 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)), |
| 2722 | (PKHBT GPR:$Rn, GPR:$Rm, 0)>; |
| 2723 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)), |
| 2724 | (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2725 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2726 | def asr_shift_imm : SDNodeXForm<imm, [{ |
| 2727 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue()); |
| 2728 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 2729 | }]>; |
| 2730 | |
| 2731 | def asr_amt : PatLeaf<(i32 imm), [{ |
| 2732 | return (N->getZExtValue() <= 32); |
| 2733 | }], asr_shift_imm>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 2734 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2735 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 2736 | // will match the pattern below. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2737 | def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd), |
| 2738 | (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh), |
| 2739 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", |
| 2740 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000), |
| 2741 | (and (sra GPR:$Rm, asr_amt:$sh), |
| 2742 | 0xFFFF)))]>, |
| 2743 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2744 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2745 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 2746 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2747 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2748 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2749 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2750 | (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)), |
| 2751 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2752 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2753 | //===----------------------------------------------------------------------===// |
| 2754 | // Comparison Instructions... |
| 2755 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2756 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2757 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2758 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 2759 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2760 | |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2761 | // FIXME: We have to be careful when using the CMN instruction and comparison |
| 2762 | // with 0. One would expect these two pieces of code should give identical |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2763 | // results: |
| 2764 | // |
| 2765 | // rsbs r1, r1, 0 |
| 2766 | // cmp r0, r1 |
| 2767 | // mov r0, #0 |
| 2768 | // it ls |
| 2769 | // mov r0, #1 |
| 2770 | // |
| 2771 | // and: |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 2772 | // |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2773 | // cmn r0, r1 |
| 2774 | // mov r0, #0 |
| 2775 | // it ls |
| 2776 | // mov r0, #1 |
| 2777 | // |
| 2778 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 2779 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 2780 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 2781 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 2782 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 2783 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 2784 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 2785 | // parameter to AddWithCarry is defined as 0). |
| 2786 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2787 | // When x is 0 and unsigned: |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2788 | // |
| 2789 | // x = 0 |
| 2790 | // ~x = 0xFFFF FFFF |
| 2791 | // ~x + 1 = 0x1 0000 0000 |
| 2792 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 2793 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2794 | // Therefore, we should disable CMN when comparing against zero, until we can |
| 2795 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or |
| 2796 | // when it's a comparison which doesn't look at the 'carry' flag). |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2797 | // |
| 2798 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 2799 | // |
| 2800 | // This is related to <rdar://problem/7569620>. |
| 2801 | // |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2802 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 2803 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2804 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2805 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2806 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2807 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2808 | BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2809 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2810 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2811 | BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2812 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2813 | defm CMPz : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2814 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2815 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; |
| 2816 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2817 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2818 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2819 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2820 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 2821 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2822 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2823 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2824 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2825 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2826 | // Pseudo i64 compares for some floating point compares. |
| 2827 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 2828 | Defs = [CPSR] in { |
| 2829 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | c5ed013 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 2830 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2831 | IIC_Br, "", |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2832 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 2833 | |
| 2834 | def BCCZi64 : PseudoInst<(outs), |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2835 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "", |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2836 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 2837 | } // usesCustomInserter |
| 2838 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2839 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2840 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2841 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2842 | // a two-value operand where a dag node expects two operands. :( |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2843 | // FIXME: These should all be pseudo-instructions that get expanded to |
| 2844 | // the normal MOV instructions. That would fix the dependency on |
| 2845 | // special casing them in tblgen. |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 2846 | let neverHasSideEffects = 1 in { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 2847 | def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm, |
| 2848 | IIC_iCMOVr, "mov", "\t$Rd, $Rm", |
| 2849 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
| 2850 | RegConstraint<"$false = $Rd">, UnaryDP { |
| 2851 | bits<4> Rd; |
| 2852 | bits<4> Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 2853 | let Inst{25} = 0; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 2854 | let Inst{20} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 2855 | let Inst{15-12} = Rd; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2856 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 2857 | let Inst{3-0} = Rm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2858 | } |
Rafael Espindola | 493a7fc | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 2859 | |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 2860 | def MOVCCs : AI1<0b1101, (outs GPR:$Rd), |
| 2861 | (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr, |
| 2862 | "mov", "\t$Rd, $shift", |
| 2863 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>, |
| 2864 | RegConstraint<"$false = $Rd">, UnaryDP { |
| 2865 | bits<4> Rd; |
| 2866 | bits<4> Rn; |
| 2867 | bits<12> shift; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2868 | let Inst{25} = 0; |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2869 | let Inst{20} = 0; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 2870 | let Inst{19-16} = Rn; |
| 2871 | let Inst{15-12} = Rd; |
| 2872 | let Inst{11-0} = shift; |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2873 | } |
| 2874 | |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 2875 | def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm), |
| 2876 | DPFrm, IIC_iMOVi, |
| 2877 | "movw", "\t$Rd, $imm", |
| 2878 | []>, |
| 2879 | RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>, |
| 2880 | UnaryDP { |
| 2881 | bits<4> Rd; |
| 2882 | bits<16> imm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2883 | let Inst{25} = 1; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 2884 | let Inst{20} = 0; |
| 2885 | let Inst{19-16} = imm{15-12}; |
| 2886 | let Inst{15-12} = Rd; |
| 2887 | let Inst{11-0} = imm{11-0}; |
| 2888 | } |
| 2889 | |
| 2890 | def MOVCCi : AI1<0b1101, (outs GPR:$Rd), |
| 2891 | (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi, |
| 2892 | "mov", "\t$Rd, $imm", |
| 2893 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>, |
| 2894 | RegConstraint<"$false = $Rd">, UnaryDP { |
| 2895 | bits<4> Rd; |
| 2896 | bits<12> imm; |
| 2897 | let Inst{25} = 1; |
| 2898 | let Inst{20} = 0; |
| 2899 | let Inst{19-16} = 0b0000; |
| 2900 | let Inst{15-12} = Rd; |
| 2901 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2902 | } |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 2903 | } // neverHasSideEffects |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 2904 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2905 | //===----------------------------------------------------------------------===// |
| 2906 | // Atomic operations intrinsics |
| 2907 | // |
| 2908 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2909 | def memb_opt : Operand<i32> { |
| 2910 | let PrintMethod = "printMemBOption"; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2911 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2912 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2913 | // memory barriers protect the atomic sequences |
| 2914 | let hasSideEffects = 1 in { |
| 2915 | def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 2916 | "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>, |
| 2917 | Requires<[IsARM, HasDB]> { |
| 2918 | bits<4> opt; |
| 2919 | let Inst{31-4} = 0xf57ff05; |
| 2920 | let Inst{3-0} = opt; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2921 | } |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2922 | |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2923 | def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary, |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2924 | "mcr", "\tp15, 0, $zero, c7, c10, 5", |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 2925 | [(ARMMemBarrierMCR GPR:$zero)]>, |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2926 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2927 | // FIXME: add encoding |
| 2928 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2929 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 2930 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2931 | def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 2932 | "dsb", "\t$opt", |
| 2933 | [/* For disassembly only; pattern left blank */]>, |
| 2934 | Requires<[IsARM, HasDB]> { |
| 2935 | bits<4> opt; |
| 2936 | let Inst{31-4} = 0xf57ff04; |
| 2937 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2938 | } |
| 2939 | |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2940 | // ISB has only full system option -- for disassembly only |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2941 | def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>, |
| 2942 | Requires<[IsARM, HasDB]> { |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2943 | let Inst{31-4} = 0xf57ff06; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2944 | let Inst{3-0} = 0b1111; |
| 2945 | } |
| 2946 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 2947 | let usesCustomInserter = 1 in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2948 | let Uses = [CPSR] in { |
| 2949 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2950 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2951 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 2952 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2953 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2954 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 2955 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2956 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2957 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 2958 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2959 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2960 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 2961 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2962 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2963 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 2964 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2965 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2966 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
| 2967 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2968 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2969 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 2970 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2971 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2972 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 2973 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2974 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2975 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 2976 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2977 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2978 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 2979 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2980 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2981 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 2982 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2983 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2984 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
| 2985 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2986 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2987 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 2988 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2989 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2990 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 2991 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2992 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2993 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 2994 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2995 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2996 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 2997 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2998 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2999 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 3000 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 3001 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3002 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
| 3003 | |
| 3004 | def ATOMIC_SWAP_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 3005 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3006 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 3007 | def ATOMIC_SWAP_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 3008 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3009 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 3010 | def ATOMIC_SWAP_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 3011 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3012 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 3013 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3014 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 3015 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3016 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3017 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 3018 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3019 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3020 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 3021 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3022 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3023 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3024 | } |
| 3025 | |
| 3026 | let mayLoad = 1 in { |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3027 | def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary, |
| 3028 | "ldrexb", "\t$Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3029 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3030 | def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary, |
| 3031 | "ldrexh", "\t$Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3032 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3033 | def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary, |
| 3034 | "ldrex", "\t$Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3035 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3036 | def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3037 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3038 | "ldrexd", "\t$Rt, $Rt2, [$Rn]", |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3039 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3040 | } |
| 3041 | |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3042 | let mayStore = 1, Constraints = "@earlyclobber $Rd" in { |
| 3043 | def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3044 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3045 | "strexb", "\t$Rd, $src, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3046 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3047 | def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn), |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3048 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3049 | "strexh", "\t$Rd, $Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3050 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3051 | def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3052 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3053 | "strex", "\t$Rd, $Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3054 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3055 | def STREXD : AIstrex<0b01, (outs GPR:$Rd), |
| 3056 | (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3057 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3058 | "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3059 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3060 | } |
| 3061 | |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3062 | // Clear-Exclusive is for disassembly only. |
| 3063 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", |
| 3064 | [/* For disassembly only; pattern left blank */]>, |
| 3065 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3066 | let Inst{31-0} = 0b11110101011111111111000000011111; |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3067 | } |
| 3068 | |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 3069 | // SWP/SWPB are deprecated in V6/V7 and for disassembly only. |
| 3070 | let mayLoad = 1 in { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3071 | def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp", |
| 3072 | [/* For disassembly only; pattern left blank */]>; |
| 3073 | def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb", |
| 3074 | [/* For disassembly only; pattern left blank */]>; |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 3075 | } |
| 3076 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 3077 | //===----------------------------------------------------------------------===// |
| 3078 | // TLS Instructions |
| 3079 | // |
| 3080 | |
| 3081 | // __aeabi_read_tp preserves the registers r1-r3. |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3082 | // FIXME: This needs to be a pseudo of some sort so that we can get the |
| 3083 | // encoding right, complete with fixup for the aeabi_read_tp function. |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 3084 | let isCall = 1, |
| 3085 | Defs = [R0, R12, LR, CPSR] in { |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 3086 | def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 3087 | "bl\t__aeabi_read_tp", |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 3088 | [(set R0, ARMthread_pointer)]>; |
| 3089 | } |
Rafael Espindola | c01c87c | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 3090 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3091 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3092 | // SJLJ Exception handling intrinsics |
Jim Grosbach | 1add659 | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 3093 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 3094 | // address and save #0 in R0 for the non-longjmp case. |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3095 | // Since by its nature we may be coming from some other function to get |
| 3096 | // here, and we're using the stack frame for the containing function to |
| 3097 | // save/restore registers, we can't keep anything live in regs across |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 3098 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3099 | // when we get here from a longjmp(). We force everthing out of registers |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 3100 | // except for our own input by listing the relevant registers in Defs. By |
| 3101 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 3102 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 3103 | // A constant value is passed in $val, and we use the location as a scratch. |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3104 | // |
| 3105 | // These are pseudo-instructions and are lowered to individual MC-insts, so |
| 3106 | // no encoding information is necessary. |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 3107 | let Defs = |
Jim Grosbach | f35d216 | 2009-08-13 16:59:44 +0000 | [diff] [blame] | 3108 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0, |
| 3109 | D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
Evan Cheng | 0531d04 | 2009-07-29 20:10:36 +0000 | [diff] [blame] | 3110 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, |
Jim Grosbach | 5caeff5 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 3111 | D31 ], hasSideEffects = 1, isBarrier = 1 in { |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 3112 | def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val), |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 3113 | AddrModeNone, SizeSpecial, IndexModeNone, |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 3114 | Pseudo, NoItinerary, "", "", |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 3115 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 3116 | Requires<[IsARM, HasVFP2]>; |
| 3117 | } |
| 3118 | |
| 3119 | let Defs = |
Jim Grosbach | 5caeff5 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 3120 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ], |
| 3121 | hasSideEffects = 1, isBarrier = 1 in { |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 3122 | def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val), |
| 3123 | AddrModeNone, SizeSpecial, IndexModeNone, |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 3124 | Pseudo, NoItinerary, "", "", |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 3125 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 3126 | Requires<[IsARM, NoVFP]>; |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3127 | } |
| 3128 | |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 3129 | // FIXME: Non-Darwin version(s) |
| 3130 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 3131 | Defs = [ R7, LR, SP ] in { |
| 3132 | def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), |
| 3133 | AddrModeNone, SizeSpecial, IndexModeNone, |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 3134 | Pseudo, NoItinerary, "", "", |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 3135 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 3136 | Requires<[IsARM, IsDarwin]>; |
| 3137 | } |
| 3138 | |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 3139 | // eh.sjlj.dispatchsetup pseudo-instruction. |
Jim Grosbach | e317b13 | 2010-10-29 20:21:49 +0000 | [diff] [blame] | 3140 | // This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 3141 | // handled when the pseudo is expanded (which happens before any passes |
| 3142 | // that need the instruction size). |
| 3143 | let isBarrier = 1, hasSideEffects = 1 in |
| 3144 | def Int_eh_sjlj_dispatchsetup : |
| 3145 | PseudoInst<(outs), (ins GPR:$src), NoItinerary, "", |
| 3146 | [(ARMeh_sjlj_dispatchsetup GPR:$src)]>, |
| 3147 | Requires<[IsDarwin]>; |
| 3148 | |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3149 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3150 | // Non-Instruction Patterns |
| 3151 | // |
Rafael Espindola | 5aca927 | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 3152 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3153 | // Large immediate handling. |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 3154 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3155 | // Two piece so_imms. |
Evan Cheng | 5be3922 | 2010-09-24 22:03:46 +0000 | [diff] [blame] | 3156 | // FIXME: Remove this when we can do generalized remat. |
Dan Gohman | d45eddd | 2007-06-26 00:48:07 +0000 | [diff] [blame] | 3157 | let isReMaterializable = 1 in |
Jim Grosbach | 8e0a3eb | 2010-10-29 21:35:25 +0000 | [diff] [blame] | 3158 | def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src), |
| 3159 | IIC_iMOVix2, "", |
| 3160 | [(set GPR:$dst, (so_imm2part:$src))]>, |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 3161 | Requires<[IsARM, NoV6T2]>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 3162 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3163 | def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 3164 | (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 3165 | (so_imm2part_2 imm:$RHS))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3166 | def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 3167 | (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 3168 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 65b7f3a | 2009-10-21 20:44:34 +0000 | [diff] [blame] | 3169 | def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS), |
| 3170 | (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 3171 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 3172 | def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS), |
| 3173 | (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)), |
| 3174 | (so_neg_imm2part_2 imm:$RHS))>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 3175 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 3176 | // 32-bit immediate using movw + movt. |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 3177 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 3178 | // as a single unit instead of having to handle reg inputs. |
| 3179 | // FIXME: Remove this when we can do generalized remat. |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 3180 | let isReMaterializable = 1 in |
Jim Grosbach | 3c38f96 | 2010-10-06 22:01:26 +0000 | [diff] [blame] | 3181 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "", |
| 3182 | [(set GPR:$dst, (i32 imm:$src))]>, |
| 3183 | Requires<[IsARM, HasV6T2]>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 3184 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 3185 | // ConstantPool, GlobalAddress, and JumpTable |
| 3186 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 3187 | Requires<[IsARM, DontUseMovt]>; |
| 3188 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 3189 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 3190 | Requires<[IsARM, UseMovt]>; |
| 3191 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 3192 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 3193 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3194 | // TODO: add,sub,and, 3-instr forms? |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 3195 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 3196 | // Tail calls |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 3197 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 3198 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 3199 | |
| 3200 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 3201 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 3202 | |
| 3203 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 3204 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 3205 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 3206 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 3207 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 3208 | |
| 3209 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 3210 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 3211 | |
| 3212 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 3213 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
Rafael Espindola | 2435786 | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 3214 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3215 | // Direct calls |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 3216 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 3217 | Requires<[IsARM, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 3218 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 3219 | Requires<[IsARM, IsDarwin]>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 3220 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3221 | // zextload i1 -> zextload i8 |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 3222 | def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 3223 | def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
Lauro Ramos Venancio | a8f9f4a | 2006-12-26 19:30:42 +0000 | [diff] [blame] | 3224 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3225 | // extload -> zextload |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 3226 | def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 3227 | def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 3228 | def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 3229 | def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 3230 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3231 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 3232 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 3233 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 3234 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 3235 | |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3236 | // smul* and smla* |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3237 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3238 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3239 | (SMULBB GPR:$a, GPR:$b)>; |
| 3240 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 3241 | (SMULBB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3242 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3243 | (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3244 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3245 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3246 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3247 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 3248 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3249 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3250 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3251 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3252 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3253 | (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3254 | (SMULWB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3255 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3256 | (SMULWB GPR:$a, GPR:$b)>; |
| 3257 | |
| 3258 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3259 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3260 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3261 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3262 | def : ARMV5TEPat<(add GPR:$acc, |
| 3263 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 3264 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3265 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3266 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3267 | (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3268 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 3269 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3270 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3271 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 3272 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3273 | (mul (sra GPR:$a, (i32 16)), |
| 3274 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3275 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3276 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3277 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3278 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3279 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3280 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3281 | (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3282 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3283 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3284 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3285 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3286 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3287 | //===----------------------------------------------------------------------===// |
| 3288 | // Thumb Support |
| 3289 | // |
| 3290 | |
| 3291 | include "ARMInstrThumb.td" |
| 3292 | |
| 3293 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 3294 | // Thumb2 Support |
| 3295 | // |
| 3296 | |
| 3297 | include "ARMInstrThumb2.td" |
| 3298 | |
| 3299 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3300 | // Floating Point Support |
| 3301 | // |
| 3302 | |
| 3303 | include "ARMInstrVFP.td" |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3304 | |
| 3305 | //===----------------------------------------------------------------------===// |
| 3306 | // Advanced SIMD (NEON) Support |
| 3307 | // |
| 3308 | |
| 3309 | include "ARMInstrNEON.td" |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3310 | |
| 3311 | //===----------------------------------------------------------------------===// |
| 3312 | // Coprocessor Instructions. For disassembly only. |
| 3313 | // |
| 3314 | |
| 3315 | def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3316 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3317 | NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 3318 | [/* For disassembly only; pattern left blank */]> { |
| 3319 | let Inst{4} = 0; |
| 3320 | } |
| 3321 | |
| 3322 | def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3323 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3324 | NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 3325 | [/* For disassembly only; pattern left blank */]> { |
| 3326 | let Inst{31-28} = 0b1111; |
| 3327 | let Inst{4} = 0; |
| 3328 | } |
| 3329 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3330 | class ACI<dag oops, dag iops, string opc, string asm> |
| 3331 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary, |
| 3332 | opc, asm, "", [/* For disassembly only; pattern left blank */]> { |
| 3333 | let Inst{27-25} = 0b110; |
| 3334 | } |
| 3335 | |
| 3336 | multiclass LdStCop<bits<4> op31_28, bit load, string opc> { |
| 3337 | |
| 3338 | def _OFFSET : ACI<(outs), |
| 3339 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 3340 | opc, "\tp$cop, cr$CRd, $addr"> { |
| 3341 | let Inst{31-28} = op31_28; |
| 3342 | let Inst{24} = 1; // P = 1 |
| 3343 | let Inst{21} = 0; // W = 0 |
| 3344 | let Inst{22} = 0; // D = 0 |
| 3345 | let Inst{20} = load; |
| 3346 | } |
| 3347 | |
| 3348 | def _PRE : ACI<(outs), |
| 3349 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 3350 | opc, "\tp$cop, cr$CRd, $addr!"> { |
| 3351 | let Inst{31-28} = op31_28; |
| 3352 | let Inst{24} = 1; // P = 1 |
| 3353 | let Inst{21} = 1; // W = 1 |
| 3354 | let Inst{22} = 0; // D = 0 |
| 3355 | let Inst{20} = load; |
| 3356 | } |
| 3357 | |
| 3358 | def _POST : ACI<(outs), |
| 3359 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
| 3360 | opc, "\tp$cop, cr$CRd, [$base], $offset"> { |
| 3361 | let Inst{31-28} = op31_28; |
| 3362 | let Inst{24} = 0; // P = 0 |
| 3363 | let Inst{21} = 1; // W = 1 |
| 3364 | let Inst{22} = 0; // D = 0 |
| 3365 | let Inst{20} = load; |
| 3366 | } |
| 3367 | |
| 3368 | def _OPTION : ACI<(outs), |
| 3369 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option), |
| 3370 | opc, "\tp$cop, cr$CRd, [$base], $option"> { |
| 3371 | let Inst{31-28} = op31_28; |
| 3372 | let Inst{24} = 0; // P = 0 |
| 3373 | let Inst{23} = 1; // U = 1 |
| 3374 | let Inst{21} = 0; // W = 0 |
| 3375 | let Inst{22} = 0; // D = 0 |
| 3376 | let Inst{20} = load; |
| 3377 | } |
| 3378 | |
| 3379 | def L_OFFSET : ACI<(outs), |
| 3380 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3381 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3382 | let Inst{31-28} = op31_28; |
| 3383 | let Inst{24} = 1; // P = 1 |
| 3384 | let Inst{21} = 0; // W = 0 |
| 3385 | let Inst{22} = 1; // D = 1 |
| 3386 | let Inst{20} = load; |
| 3387 | } |
| 3388 | |
| 3389 | def L_PRE : ACI<(outs), |
| 3390 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3391 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3392 | let Inst{31-28} = op31_28; |
| 3393 | let Inst{24} = 1; // P = 1 |
| 3394 | let Inst{21} = 1; // W = 1 |
| 3395 | let Inst{22} = 1; // D = 1 |
| 3396 | let Inst{20} = load; |
| 3397 | } |
| 3398 | |
| 3399 | def L_POST : ACI<(outs), |
| 3400 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3401 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3402 | let Inst{31-28} = op31_28; |
| 3403 | let Inst{24} = 0; // P = 0 |
| 3404 | let Inst{21} = 1; // W = 1 |
| 3405 | let Inst{22} = 1; // D = 1 |
| 3406 | let Inst{20} = load; |
| 3407 | } |
| 3408 | |
| 3409 | def L_OPTION : ACI<(outs), |
| 3410 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3411 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3412 | let Inst{31-28} = op31_28; |
| 3413 | let Inst{24} = 0; // P = 0 |
| 3414 | let Inst{23} = 1; // U = 1 |
| 3415 | let Inst{21} = 0; // W = 0 |
| 3416 | let Inst{22} = 1; // D = 1 |
| 3417 | let Inst{20} = load; |
| 3418 | } |
| 3419 | } |
| 3420 | |
| 3421 | defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">; |
| 3422 | defm LDC2 : LdStCop<0b1111, 1, "ldc2">; |
| 3423 | defm STC : LdStCop<{?,?,?,?}, 0, "stc">; |
| 3424 | defm STC2 : LdStCop<0b1111, 0, "stc2">; |
| 3425 | |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3426 | def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3427 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3428 | NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3429 | [/* For disassembly only; pattern left blank */]> { |
| 3430 | let Inst{20} = 0; |
| 3431 | let Inst{4} = 1; |
| 3432 | } |
| 3433 | |
| 3434 | def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3435 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3436 | NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3437 | [/* For disassembly only; pattern left blank */]> { |
| 3438 | let Inst{31-28} = 0b1111; |
| 3439 | let Inst{20} = 0; |
| 3440 | let Inst{4} = 1; |
| 3441 | } |
| 3442 | |
| 3443 | def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3444 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3445 | NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3446 | [/* For disassembly only; pattern left blank */]> { |
| 3447 | let Inst{20} = 1; |
| 3448 | let Inst{4} = 1; |
| 3449 | } |
| 3450 | |
| 3451 | def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3452 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3453 | NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3454 | [/* For disassembly only; pattern left blank */]> { |
| 3455 | let Inst{31-28} = 0b1111; |
| 3456 | let Inst{20} = 1; |
| 3457 | let Inst{4} = 1; |
| 3458 | } |
| 3459 | |
| 3460 | def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3461 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3462 | NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3463 | [/* For disassembly only; pattern left blank */]> { |
| 3464 | let Inst{23-20} = 0b0100; |
| 3465 | } |
| 3466 | |
| 3467 | def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3468 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3469 | NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3470 | [/* For disassembly only; pattern left blank */]> { |
| 3471 | let Inst{31-28} = 0b1111; |
| 3472 | let Inst{23-20} = 0b0100; |
| 3473 | } |
| 3474 | |
| 3475 | def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3476 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3477 | NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3478 | [/* For disassembly only; pattern left blank */]> { |
| 3479 | let Inst{23-20} = 0b0101; |
| 3480 | } |
| 3481 | |
| 3482 | def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3483 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3484 | NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3485 | [/* For disassembly only; pattern left blank */]> { |
| 3486 | let Inst{31-28} = 0b1111; |
| 3487 | let Inst{23-20} = 0b0101; |
| 3488 | } |
| 3489 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3490 | //===----------------------------------------------------------------------===// |
| 3491 | // Move between special register and ARM core register -- for disassembly only |
| 3492 | // |
| 3493 | |
| 3494 | def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr", |
| 3495 | [/* For disassembly only; pattern left blank */]> { |
| 3496 | let Inst{23-20} = 0b0000; |
| 3497 | let Inst{7-4} = 0b0000; |
| 3498 | } |
| 3499 | |
| 3500 | def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr", |
| 3501 | [/* For disassembly only; pattern left blank */]> { |
| 3502 | let Inst{23-20} = 0b0100; |
| 3503 | let Inst{7-4} = 0b0000; |
| 3504 | } |
| 3505 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3506 | def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, |
| 3507 | "msr", "\tcpsr$mask, $src", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3508 | [/* For disassembly only; pattern left blank */]> { |
| 3509 | let Inst{23-20} = 0b0010; |
| 3510 | let Inst{7-4} = 0b0000; |
| 3511 | } |
| 3512 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3513 | def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary, |
| 3514 | "msr", "\tcpsr$mask, $a", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3515 | [/* For disassembly only; pattern left blank */]> { |
| 3516 | let Inst{23-20} = 0b0010; |
| 3517 | let Inst{7-4} = 0b0000; |
| 3518 | } |
| 3519 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3520 | def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, |
| 3521 | "msr", "\tspsr$mask, $src", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3522 | [/* For disassembly only; pattern left blank */]> { |
| 3523 | let Inst{23-20} = 0b0110; |
| 3524 | let Inst{7-4} = 0b0000; |
| 3525 | } |
| 3526 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3527 | def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary, |
| 3528 | "msr", "\tspsr$mask, $a", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3529 | [/* For disassembly only; pattern left blank */]> { |
| 3530 | let Inst{23-20} = 0b0110; |
| 3531 | let Inst{7-4} = 0b0000; |
| 3532 | } |