blob: 9865ee5e543b229387415d149256894f2e25a96a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
215 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000234 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
277def brtarget : Operand<OtherVT>;
278
Evan Chenga8e29892007-01-19 07:51:42 +0000279// A list of registers separated by comma. Used by load/store multiple.
280def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000281 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000282 let PrintMethod = "printRegisterList";
283}
284
Bill Wendling59914872010-11-08 00:39:58 +0000285def RegListAsmOperand : AsmOperandClass {
286 let Name = "RegList";
287 let SuperClasses = [];
288}
289
Evan Chenga8e29892007-01-19 07:51:42 +0000290// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
291def cpinst_operand : Operand<i32> {
292 let PrintMethod = "printCPInstOperand";
293}
294
295def jtblock_operand : Operand<i32> {
296 let PrintMethod = "printJTBlockOperand";
297}
Evan Cheng66ac5312009-07-25 00:33:29 +0000298def jt2block_operand : Operand<i32> {
299 let PrintMethod = "printJT2BlockOperand";
300}
Evan Chenga8e29892007-01-19 07:51:42 +0000301
302// Local PC labels.
303def pclabel : Operand<i32> {
304 let PrintMethod = "printPCLabel";
305}
306
Owen Anderson498ec202010-10-27 22:49:00 +0000307def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000308 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000309}
310
Jim Grosbachb35ad412010-10-13 19:56:10 +0000311// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
312def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
313 int32_t v = (int32_t)N->getZExtValue();
314 return v == 8 || v == 16 || v == 24; }]> {
315 string EncoderMethod = "getRotImmOpValue";
316}
317
Bob Wilson22f5dc72010-08-16 18:27:34 +0000318// shift_imm: An integer that encodes a shift amount and the type of shift
319// (currently either asr or lsl) using the same encoding used for the
320// immediates in so_reg operands.
321def shift_imm : Operand<i32> {
322 let PrintMethod = "printShiftImmOperand";
323}
324
Evan Chenga8e29892007-01-19 07:51:42 +0000325// shifter_operand operands: so_reg and so_imm.
326def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000327 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000328 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000329 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000330 let PrintMethod = "printSORegOperand";
331 let MIOperandInfo = (ops GPR, GPR, i32imm);
332}
Evan Chengf40deed2010-10-27 23:41:30 +0000333def shift_so_reg : Operand<i32>, // reg reg imm
334 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
335 [shl,srl,sra,rotr]> {
336 string EncoderMethod = "getSORegOpValue";
337 let PrintMethod = "printSORegOperand";
338 let MIOperandInfo = (ops GPR, GPR, i32imm);
339}
Evan Chenga8e29892007-01-19 07:51:42 +0000340
341// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
342// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
343// represented in the imm field in the same 12-bit form that they are encoded
344// into so_imm instructions: the 8-bit immediate is the least significant bits
345// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000346def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000347 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000348 let PrintMethod = "printSOImmOperand";
349}
350
Evan Chengc70d1842007-03-20 08:11:30 +0000351// Break so_imm's up into two pieces. This handles immediates with up to 16
352// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
353// get the first/second pieces.
354def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000355 PatLeaf<(imm), [{
356 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
357 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000358 let PrintMethod = "printSOImm2PartOperand";
359}
360
361def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000362 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000364}]>;
365
366def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000367 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000369}]>;
370
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000371def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
372 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
373 }]> {
374 let PrintMethod = "printSOImm2PartOperand";
375}
376
377def so_neg_imm2part_1 : SDNodeXForm<imm, [{
378 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
379 return CurDAG->getTargetConstant(V, MVT::i32);
380}]>;
381
382def so_neg_imm2part_2 : SDNodeXForm<imm, [{
383 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
384 return CurDAG->getTargetConstant(V, MVT::i32);
385}]>;
386
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000387/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
388def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
389 return (int32_t)N->getZExtValue() < 32;
390}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000391
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000392/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
393def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
394 return (int32_t)N->getZExtValue() < 32;
395}]> {
396 string EncoderMethod = "getImmMinusOneOpValue";
397}
398
Evan Chenga8e29892007-01-19 07:51:42 +0000399// Define ARM specific addressing modes.
400
Jim Grosbach3e556122010-10-26 22:37:02 +0000401
402// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000403//
Jim Grosbach3e556122010-10-26 22:37:02 +0000404def addrmode_imm12 : Operand<i32>,
405 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000406 // 12-bit immediate operand. Note that instructions using this encode
407 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
408 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000409
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000410 string EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000411 let PrintMethod = "printAddrModeImm12Operand";
412 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000413}
Jim Grosbach3e556122010-10-26 22:37:02 +0000414// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000415//
Jim Grosbach3e556122010-10-26 22:37:02 +0000416def ldst_so_reg : Operand<i32>,
417 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Jim Grosbach54fea632010-11-09 17:20:53 +0000418 string EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000419 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000420 let PrintMethod = "printAddrMode2Operand";
421 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
422}
423
Jim Grosbach3e556122010-10-26 22:37:02 +0000424// addrmode2 := reg +/- imm12
425// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000426//
427def addrmode2 : Operand<i32>,
428 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
429 let PrintMethod = "printAddrMode2Operand";
430 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
431}
432
433def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000434 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
435 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000436 let PrintMethod = "printAddrMode2OffsetOperand";
437 let MIOperandInfo = (ops GPR, i32imm);
438}
439
440// addrmode3 := reg +/- reg
441// addrmode3 := reg +/- imm8
442//
443def addrmode3 : Operand<i32>,
444 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
445 let PrintMethod = "printAddrMode3Operand";
446 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
447}
448
449def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000450 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
451 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000452 let PrintMethod = "printAddrMode3OffsetOperand";
453 let MIOperandInfo = (ops GPR, i32imm);
454}
455
Jim Grosbache6913602010-11-03 01:01:43 +0000456// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000457//
Jim Grosbache6913602010-11-03 01:01:43 +0000458def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
459 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000460}
461
Bill Wendling59914872010-11-08 00:39:58 +0000462def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000463 let Name = "MemMode5";
464 let SuperClasses = [];
465}
466
Evan Chenga8e29892007-01-19 07:51:42 +0000467// addrmode5 := reg +/- imm8*4
468//
469def addrmode5 : Operand<i32>,
470 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
471 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000472 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000473 let ParserMatchClass = MemMode5AsmOperand;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000474 string EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Bob Wilson8b024a52009-07-01 23:16:05 +0000477// addrmode6 := reg with optional writeback
478//
479def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000480 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000481 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000482 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersona2b50b32010-11-02 22:28:01 +0000483 string EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000484}
485
486def am6offset : Operand<i32> {
487 let PrintMethod = "printAddrMode6OffsetOperand";
488 let MIOperandInfo = (ops GPR);
Owen Andersona2b50b32010-11-02 22:28:01 +0000489 string EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000490}
491
Evan Chenga8e29892007-01-19 07:51:42 +0000492// addrmodepc := pc + reg
493//
494def addrmodepc : Operand<i32>,
495 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
496 let PrintMethod = "printAddrModePCOperand";
497 let MIOperandInfo = (ops GPR, i32imm);
498}
499
Bob Wilson4f38b382009-08-21 21:58:55 +0000500def nohash_imm : Operand<i32> {
501 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000502}
503
Evan Chenga8e29892007-01-19 07:51:42 +0000504//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000505
Evan Cheng37f25d92008-08-28 23:39:26 +0000506include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000507
508//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000509// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000510//
511
Evan Cheng3924f782008-08-29 07:36:24 +0000512/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000513/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000514multiclass AsI1_bin_irs<bits<4> opcod, string opc,
515 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
516 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000517 // The register-immediate version is re-materializable. This is useful
518 // in particular for taking the address of a local.
519 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000520 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
521 iii, opc, "\t$Rd, $Rn, $imm",
522 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
523 bits<4> Rd;
524 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000525 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000526 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000527 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000528 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000529 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000530 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000531 }
Jim Grosbach62547262010-10-11 18:51:51 +0000532 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
533 iir, opc, "\t$Rd, $Rn, $Rm",
534 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000535 bits<4> Rd;
536 bits<4> Rn;
537 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000538 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000539 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000540 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000541 let Inst{15-12} = Rd;
542 let Inst{11-4} = 0b00000000;
543 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000544 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000545 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
546 iis, opc, "\t$Rd, $Rn, $shift",
547 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000548 bits<4> Rd;
549 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000550 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000551 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000552 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000553 let Inst{15-12} = Rd;
554 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000555 }
Evan Chenga8e29892007-01-19 07:51:42 +0000556}
557
Evan Cheng1e249e32009-06-25 20:59:23 +0000558/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000559/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000560let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000561multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
562 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
563 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000564 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
565 iii, opc, "\t$Rd, $Rn, $imm",
566 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
567 bits<4> Rd;
568 bits<4> Rn;
569 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000570 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000571 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000572 let Inst{19-16} = Rn;
573 let Inst{15-12} = Rd;
574 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000576 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
577 iir, opc, "\t$Rd, $Rn, $Rm",
578 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
579 bits<4> Rd;
580 bits<4> Rn;
581 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000582 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000583 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000584 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000585 let Inst{19-16} = Rn;
586 let Inst{15-12} = Rd;
587 let Inst{11-4} = 0b00000000;
588 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000589 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000590 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
591 iis, opc, "\t$Rd, $Rn, $shift",
592 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
593 bits<4> Rd;
594 bits<4> Rn;
595 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000596 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000597 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000598 let Inst{19-16} = Rn;
599 let Inst{15-12} = Rd;
600 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000601 }
Evan Cheng071a2792007-09-11 19:55:27 +0000602}
Evan Chengc85e8322007-07-05 07:13:32 +0000603}
604
605/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000606/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000607/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000608let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000609multiclass AI1_cmp_irs<bits<4> opcod, string opc,
610 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
611 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000612 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
613 opc, "\t$Rn, $imm",
614 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000615 bits<4> Rn;
616 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000617 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000618 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000619 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000620 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000621 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 }
623 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
624 opc, "\t$Rn, $Rm",
625 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000626 bits<4> Rn;
627 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000628 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000629 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000630 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000631 let Inst{19-16} = Rn;
632 let Inst{15-12} = 0b0000;
633 let Inst{11-4} = 0b00000000;
634 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000635 }
636 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
637 opc, "\t$Rn, $shift",
638 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000639 bits<4> Rn;
640 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000641 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000642 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000643 let Inst{19-16} = Rn;
644 let Inst{15-12} = 0b0000;
645 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000646 }
Evan Cheng071a2792007-09-11 19:55:27 +0000647}
Evan Chenga8e29892007-01-19 07:51:42 +0000648}
649
Evan Cheng576a3962010-09-25 00:49:35 +0000650/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000651/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000652/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000653multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000654 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
655 IIC_iEXTr, opc, "\t$Rd, $Rm",
656 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000657 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000658 bits<4> Rd;
659 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000660 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000661 let Inst{15-12} = Rd;
662 let Inst{11-10} = 0b00;
663 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000664 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000665 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
666 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
667 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000668 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000669 bits<4> Rd;
670 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000671 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000672 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000673 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000674 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000675 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000676 }
Evan Chenga8e29892007-01-19 07:51:42 +0000677}
678
Evan Cheng576a3962010-09-25 00:49:35 +0000679multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000680 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
681 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000682 [/* For disassembly only; pattern left blank */]>,
683 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000684 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000685 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000686 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000687 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
688 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000689 [/* For disassembly only; pattern left blank */]>,
690 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000691 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000692 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000693 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000694 }
695}
696
Evan Cheng576a3962010-09-25 00:49:35 +0000697/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000698/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000699multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000700 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
701 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
702 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000703 Requires<[IsARM, HasV6]> {
704 let Inst{11-10} = 0b00;
705 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000706 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
707 rot_imm:$rot),
708 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
709 [(set GPR:$Rd, (opnode GPR:$Rn,
710 (rotr GPR:$Rm, rot_imm:$rot)))]>,
711 Requires<[IsARM, HasV6]> {
712 bits<4> Rn;
713 bits<2> rot;
714 let Inst{19-16} = Rn;
715 let Inst{11-10} = rot;
716 }
Evan Chenga8e29892007-01-19 07:51:42 +0000717}
718
Johnny Chen2ec5e492010-02-22 21:50:40 +0000719// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000720multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000721 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
722 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000723 [/* For disassembly only; pattern left blank */]>,
724 Requires<[IsARM, HasV6]> {
725 let Inst{11-10} = 0b00;
726 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000727 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
728 rot_imm:$rot),
729 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000730 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000731 Requires<[IsARM, HasV6]> {
732 bits<4> Rn;
733 bits<2> rot;
734 let Inst{19-16} = Rn;
735 let Inst{11-10} = rot;
736 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000737}
738
Evan Cheng62674222009-06-25 23:34:10 +0000739/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
740let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000741multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
742 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000743 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
744 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
745 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000746 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000747 bits<4> Rd;
748 bits<4> Rn;
749 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000750 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000751 let Inst{15-12} = Rd;
752 let Inst{19-16} = Rn;
753 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000754 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000755 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
756 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
757 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000758 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000759 bits<4> Rd;
760 bits<4> Rn;
761 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000762 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000763 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000764 let isCommutable = Commutable;
765 let Inst{3-0} = Rm;
766 let Inst{15-12} = Rd;
767 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000768 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000769 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
770 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
771 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000772 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000773 bits<4> Rd;
774 bits<4> Rn;
775 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000777 let Inst{11-0} = shift;
778 let Inst{15-12} = Rd;
779 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000780 }
Jim Grosbache5165492009-11-09 00:11:35 +0000781}
782// Carry setting variants
783let Defs = [CPSR] in {
784multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
785 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000786 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
787 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
788 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000789 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000790 bits<4> Rd;
791 bits<4> Rn;
792 bits<12> imm;
793 let Inst{15-12} = Rd;
794 let Inst{19-16} = Rn;
795 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000796 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000797 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000798 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000799 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
800 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
801 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000802 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000803 bits<4> Rd;
804 bits<4> Rn;
805 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000806 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000807 let isCommutable = Commutable;
808 let Inst{3-0} = Rm;
809 let Inst{15-12} = Rd;
810 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000811 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000812 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000813 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000814 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
815 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
816 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000817 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000818 bits<4> Rd;
819 bits<4> Rn;
820 bits<12> shift;
821 let Inst{11-0} = shift;
822 let Inst{15-12} = Rd;
823 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000824 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000825 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000826 }
Evan Cheng071a2792007-09-11 19:55:27 +0000827}
Evan Chengc85e8322007-07-05 07:13:32 +0000828}
Jim Grosbache5165492009-11-09 00:11:35 +0000829}
Evan Chengc85e8322007-07-05 07:13:32 +0000830
Jim Grosbach3e556122010-10-26 22:37:02 +0000831let canFoldAsLoad = 1, isReMaterializable = 1 in {
832multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
833 InstrItinClass iir, PatFrag opnode> {
834 // Note: We use the complex addrmode_imm12 rather than just an input
835 // GPR and a constrained immediate so that we can use this to match
836 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000837 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000838 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
839 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000840 bits<4> Rt;
841 bits<17> addr;
842 let Inst{23} = addr{12}; // U (add = ('U' == 1))
843 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000844 let Inst{15-12} = Rt;
845 let Inst{11-0} = addr{11-0}; // imm12
846 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000847 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000848 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
849 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000850 bits<4> Rt;
851 bits<17> shift;
852 let Inst{23} = shift{12}; // U (add = ('U' == 1))
853 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000854 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000855 let Inst{11-0} = shift{11-0};
856 }
857}
858}
859
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000860multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
861 InstrItinClass iir, PatFrag opnode> {
862 // Note: We use the complex addrmode_imm12 rather than just an input
863 // GPR and a constrained immediate so that we can use this to match
864 // frame index references and avoid matching constant pool references.
865 def i12 : AIldst1<0b010, opc22, 0, (outs),
866 (ins GPR:$Rt, addrmode_imm12:$addr),
867 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
868 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
869 bits<4> Rt;
870 bits<17> addr;
871 let Inst{23} = addr{12}; // U (add = ('U' == 1))
872 let Inst{19-16} = addr{16-13}; // Rn
873 let Inst{15-12} = Rt;
874 let Inst{11-0} = addr{11-0}; // imm12
875 }
876 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
877 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
878 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
879 bits<4> Rt;
880 bits<17> shift;
881 let Inst{23} = shift{12}; // U (add = ('U' == 1))
882 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000883 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000884 let Inst{11-0} = shift{11-0};
885 }
886}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000887//===----------------------------------------------------------------------===//
888// Instructions
889//===----------------------------------------------------------------------===//
890
Evan Chenga8e29892007-01-19 07:51:42 +0000891//===----------------------------------------------------------------------===//
892// Miscellaneous Instructions.
893//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000894
Evan Chenga8e29892007-01-19 07:51:42 +0000895/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
896/// the function. The first operand is the ID# for this instruction, the second
897/// is the index into the MachineConstantPool that this is, the third is the
898/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000899let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000900def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000901PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000902 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000903
Jim Grosbach4642ad32010-02-22 23:10:38 +0000904// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
905// from removing one half of the matched pairs. That breaks PEI, which assumes
906// these will always be in pairs, and asserts if it finds otherwise. Better way?
907let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000908def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000909PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000910 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000911
Jim Grosbach64171712010-02-16 21:07:46 +0000912def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000913PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000914 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000915}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000916
Johnny Chenf4d81052010-02-12 22:53:19 +0000917def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000918 [/* For disassembly only; pattern left blank */]>,
919 Requires<[IsARM, HasV6T2]> {
920 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000921 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000922 let Inst{7-0} = 0b00000000;
923}
924
Johnny Chenf4d81052010-02-12 22:53:19 +0000925def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
926 [/* For disassembly only; pattern left blank */]>,
927 Requires<[IsARM, HasV6T2]> {
928 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000929 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000930 let Inst{7-0} = 0b00000001;
931}
932
933def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
934 [/* For disassembly only; pattern left blank */]>,
935 Requires<[IsARM, HasV6T2]> {
936 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000937 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000938 let Inst{7-0} = 0b00000010;
939}
940
941def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
942 [/* For disassembly only; pattern left blank */]>,
943 Requires<[IsARM, HasV6T2]> {
944 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000945 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000946 let Inst{7-0} = 0b00000011;
947}
948
Johnny Chen2ec5e492010-02-22 21:50:40 +0000949def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
950 "\t$dst, $a, $b",
951 [/* For disassembly only; pattern left blank */]>,
952 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000953 bits<4> Rd;
954 bits<4> Rn;
955 bits<4> Rm;
956 let Inst{3-0} = Rm;
957 let Inst{15-12} = Rd;
958 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000959 let Inst{27-20} = 0b01101000;
960 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000961 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000962}
963
Johnny Chenf4d81052010-02-12 22:53:19 +0000964def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
965 [/* For disassembly only; pattern left blank */]>,
966 Requires<[IsARM, HasV6T2]> {
967 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000968 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000969 let Inst{7-0} = 0b00000100;
970}
971
Johnny Chenc6f7b272010-02-11 18:12:29 +0000972// The i32imm operand $val can be used by a debugger to store more information
973// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000974def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000975 [/* For disassembly only; pattern left blank */]>,
976 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000977 bits<16> val;
978 let Inst{3-0} = val{3-0};
979 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000980 let Inst{27-20} = 0b00010010;
981 let Inst{7-4} = 0b0111;
982}
983
Johnny Chenb98e1602010-02-12 18:55:33 +0000984// Change Processor State is a system instruction -- for disassembly only.
985// The singleton $opt operand contains the following information:
986// opt{4-0} = mode from Inst{4-0}
987// opt{5} = changemode from Inst{17}
988// opt{8-6} = AIF from Inst{8-6}
989// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000990// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000991def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000992 [/* For disassembly only; pattern left blank */]>,
993 Requires<[IsARM]> {
994 let Inst{31-28} = 0b1111;
995 let Inst{27-20} = 0b00010000;
996 let Inst{16} = 0;
997 let Inst{5} = 0;
998}
999
Johnny Chenb92a23f2010-02-21 04:42:01 +00001000// Preload signals the memory system of possible future data/instruction access.
1001// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001002multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001003
Evan Chengdfed19f2010-11-03 06:34:55 +00001004 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001005 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001006 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001007 bits<4> Rt;
1008 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001009 let Inst{31-26} = 0b111101;
1010 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001011 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001012 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001013 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001014 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001015 let Inst{19-16} = addr{16-13}; // Rn
1016 let Inst{15-12} = Rt;
1017 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001018 }
1019
Evan Chengdfed19f2010-11-03 06:34:55 +00001020 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001021 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001022 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001023 bits<4> Rt;
1024 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001025 let Inst{31-26} = 0b111101;
1026 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001027 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001028 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001029 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001030 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001031 let Inst{19-16} = shift{16-13}; // Rn
1032 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001033 }
1034}
1035
Evan Cheng416941d2010-11-04 05:19:35 +00001036defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1037defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1038defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001039
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001040def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1041 "setend\t$end",
1042 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001043 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001044 bits<1> end;
1045 let Inst{31-10} = 0b1111000100000001000000;
1046 let Inst{9} = end;
1047 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001048}
1049
Johnny Chenf4d81052010-02-12 22:53:19 +00001050def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001051 [/* For disassembly only; pattern left blank */]>,
1052 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001053 bits<4> opt;
1054 let Inst{27-4} = 0b001100100000111100001111;
1055 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001056}
1057
Johnny Chenba6e0332010-02-11 17:14:31 +00001058// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001059let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001060def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001061 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001062 Requires<[IsARM]> {
1063 let Inst{27-25} = 0b011;
1064 let Inst{24-20} = 0b11111;
1065 let Inst{7-5} = 0b111;
1066 let Inst{4} = 0b1;
1067}
1068
Evan Cheng12c3a532008-11-06 17:48:05 +00001069// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001070// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1071// classes (AXI1, et.al.) and so have encoding information and such,
1072// which is suboptimal. Once the rest of the code emitter (including
1073// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001074// pseudos. As is, the encoding information ends up being ignored,
1075// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001076let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001077def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001078 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001079 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001080
Evan Cheng325474e2008-01-07 23:56:57 +00001081let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001082def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001083 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001084 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001085
Evan Chengd87293c2008-11-06 08:47:38 +00001086def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001087 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001088 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1089
Evan Chengd87293c2008-11-06 08:47:38 +00001090def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001091 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001092 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1093
Evan Chengd87293c2008-11-06 08:47:38 +00001094def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001095 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001096 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1097
Evan Chengd87293c2008-11-06 08:47:38 +00001098def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001099 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001100 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1101}
Chris Lattner13c63102008-01-06 05:55:01 +00001102let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001103def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001104 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001105 [(store GPR:$src, addrmodepc:$addr)]>;
1106
Evan Chengd87293c2008-11-06 08:47:38 +00001107def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001108 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001109 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1110
Evan Chengd87293c2008-11-06 08:47:38 +00001111def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001112 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001113 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1114}
Evan Cheng12c3a532008-11-06 17:48:05 +00001115} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001116
Evan Chenge07715c2009-06-23 05:25:29 +00001117
1118// LEApcrel - Load a pc-relative address into a register without offending the
1119// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001120// FIXME: These are marked as pseudos, but they're really not(?). They're just
1121// the ADR instruction. Is this the right way to handle that? They need
1122// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001123let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001124let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001125def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001126 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001127 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001128
Jim Grosbacha967d112010-06-21 21:27:27 +00001129} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001130def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001131 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001132 Pseudo, IIC_iALUi,
1133 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001134 let Inst{25} = 1;
1135}
Evan Chenge07715c2009-06-23 05:25:29 +00001136
Evan Chenga8e29892007-01-19 07:51:42 +00001137//===----------------------------------------------------------------------===//
1138// Control Flow Instructions.
1139//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001140
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001141let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1142 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001143 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001144 "bx", "\tlr", [(ARMretflag)]>,
1145 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001146 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001147 }
1148
1149 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001150 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001151 "mov", "\tpc, lr", [(ARMretflag)]>,
1152 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001153 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001154 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001155}
Rafael Espindola27185192006-09-29 21:20:16 +00001156
Bob Wilson04ea6e52009-10-28 00:37:03 +00001157// Indirect branches
1158let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001159 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001160 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001161 [(brind GPR:$dst)]>,
1162 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001163 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001164 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001165 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001166 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001167
1168 // ARMV4 only
1169 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1170 [(brind GPR:$dst)]>,
1171 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001172 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001173 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001174 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001175 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001176}
1177
Evan Chenga8e29892007-01-19 07:51:42 +00001178// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001179// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001180let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001181 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbache6913602010-11-03 01:01:43 +00001182 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001183 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001184 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Jim Grosbache6913602010-11-03 01:01:43 +00001185 "ldm${mode}${p}\t$Rn!, $dsts",
Jim Grosbach866aa392010-11-10 23:12:48 +00001186 "$Rn = $wb", []> {
1187 bits<4> p;
1188 let Inst{31-28} = p;
1189 let Inst{24-23} = 0b01;
1190 let Inst{21} = 1;
1191}
Rafael Espindolaa2845842006-10-05 16:48:49 +00001192
Bob Wilson54fc1242009-06-22 21:01:46 +00001193// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001194let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001195 Defs = [R0, R1, R2, R3, R12, LR,
1196 D0, D1, D2, D3, D4, D5, D6, D7,
1197 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001198 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001199 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001200 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001201 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001202 Requires<[IsARM, IsNotDarwin]> {
1203 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001204 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001205 }
Evan Cheng277f0742007-06-19 21:05:09 +00001206
Evan Cheng12c3a532008-11-06 17:48:05 +00001207 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001208 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001209 [(ARMcall_pred tglobaladdr:$func)]>,
1210 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001211
Evan Chenga8e29892007-01-19 07:51:42 +00001212 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001213 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001214 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001215 [(ARMcall GPR:$func)]>,
1216 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001217 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001218 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001219 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001220 }
1221
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001222 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001223 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1224 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001225 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001226 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001227 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001228 bits<4> func;
1229 let Inst{27-4} = 0b000100101111111111110001;
1230 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001231 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001232
1233 // ARMv4
1234 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1235 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1236 [(ARMcall_nolink tGPR:$func)]>,
1237 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001238 bits<4> func;
1239 let Inst{27-4} = 0b000110100000111100000000;
1240 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001241 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001242}
1243
1244// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001245let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001246 Defs = [R0, R1, R2, R3, R9, R12, LR,
1247 D0, D1, D2, D3, D4, D5, D6, D7,
1248 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001249 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001250 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001251 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001252 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1253 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001254 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001255 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001256
1257 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001258 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001259 [(ARMcall_pred tglobaladdr:$func)]>,
1260 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001261
1262 // ARMv5T and above
1263 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001264 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001265 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001266 bits<4> func;
1267 let Inst{27-4} = 0b000100101111111111110011;
1268 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001269 }
1270
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001271 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001272 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1273 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001274 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001275 [(ARMcall_nolink tGPR:$func)]>,
1276 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001277 bits<4> func;
1278 let Inst{27-4} = 0b000100101111111111110001;
1279 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001280 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001281
1282 // ARMv4
1283 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1284 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1285 [(ARMcall_nolink tGPR:$func)]>,
1286 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001287 bits<4> func;
1288 let Inst{27-4} = 0b000110100000111100000000;
1289 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001290 }
Rafael Espindola35574632006-07-18 17:00:30 +00001291}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001292
Dale Johannesen51e28e62010-06-03 21:09:53 +00001293// Tail calls.
1294
Jim Grosbach832859d2010-10-13 22:09:34 +00001295// FIXME: These should probably be xformed into the non-TC versions of the
1296// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001297let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1298 // Darwin versions.
1299 let Defs = [R0, R1, R2, R3, R9, R12,
1300 D0, D1, D2, D3, D4, D5, D6, D7,
1301 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1302 D27, D28, D29, D30, D31, PC],
1303 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001304 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1305 Pseudo, IIC_Br,
1306 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001307
Evan Cheng6523d2f2010-06-19 00:11:54 +00001308 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1309 Pseudo, IIC_Br,
1310 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001311
Evan Cheng6523d2f2010-06-19 00:11:54 +00001312 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001313 IIC_Br, "b\t$dst @ TAILCALL",
1314 []>, Requires<[IsDarwin]>;
1315
1316 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001317 IIC_Br, "b.w\t$dst @ TAILCALL",
1318 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001319
Evan Cheng6523d2f2010-06-19 00:11:54 +00001320 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1321 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1322 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001323 bits<4> dst;
1324 let Inst{31-4} = 0b1110000100101111111111110001;
1325 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001326 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001327 }
1328
1329 // Non-Darwin versions (the difference is R9).
1330 let Defs = [R0, R1, R2, R3, R12,
1331 D0, D1, D2, D3, D4, D5, D6, D7,
1332 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1333 D27, D28, D29, D30, D31, PC],
1334 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001335 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1336 Pseudo, IIC_Br,
1337 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001338
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001339 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001340 Pseudo, IIC_Br,
1341 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001342
Evan Cheng6523d2f2010-06-19 00:11:54 +00001343 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1344 IIC_Br, "b\t$dst @ TAILCALL",
1345 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001346
Evan Cheng6523d2f2010-06-19 00:11:54 +00001347 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1348 IIC_Br, "b.w\t$dst @ TAILCALL",
1349 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001350
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001351 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001352 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1353 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001354 bits<4> dst;
1355 let Inst{31-4} = 0b1110000100101111111111110001;
1356 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001357 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001358 }
1359}
1360
David Goodwin1a8f36e2009-08-12 18:31:53 +00001361let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001362 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001363 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001364 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001365 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001366 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001367
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001368 let isNotDuplicable = 1, isIndirectBranch = 1,
1369 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1370 isCodeGenOnly = 1 in {
1371 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1372 IIC_Br, "mov\tpc, $target$jt",
1373 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1374 let Inst{11-4} = 0b00000000;
1375 let Inst{15-12} = 0b1111;
1376 let Inst{20} = 0; // S Bit
1377 let Inst{24-21} = 0b1101;
1378 let Inst{27-25} = 0b000;
1379 }
1380 def BR_JTm : JTI<(outs),
1381 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1382 IIC_Br, "ldr\tpc, $target$jt",
1383 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1384 imm:$id)]> {
1385 let Inst{15-12} = 0b1111;
1386 let Inst{20} = 1; // L bit
1387 let Inst{21} = 0; // W bit
1388 let Inst{22} = 0; // B bit
1389 let Inst{24} = 1; // P bit
1390 let Inst{27-25} = 0b011;
1391 }
1392 def BR_JTadd : JTI<(outs),
1393 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1394 IIC_Br, "add\tpc, $target, $idx$jt",
1395 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1396 imm:$id)]> {
1397 let Inst{15-12} = 0b1111;
1398 let Inst{20} = 0; // S bit
1399 let Inst{24-21} = 0b0100;
1400 let Inst{27-25} = 0b000;
1401 }
1402 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001403 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001404
Evan Chengc85e8322007-07-05 07:13:32 +00001405 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001406 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001407 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001408 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001409 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001410}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001411
Johnny Chena1e76212010-02-13 02:51:09 +00001412// Branch and Exchange Jazelle -- for disassembly only
1413def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1414 [/* For disassembly only; pattern left blank */]> {
1415 let Inst{23-20} = 0b0010;
1416 //let Inst{19-8} = 0xfff;
1417 let Inst{7-4} = 0b0010;
1418}
1419
Johnny Chen0296f3e2010-02-16 21:59:54 +00001420// Secure Monitor Call is a system instruction -- for disassembly only
1421def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1422 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001423 bits<4> opt;
1424 let Inst{23-4} = 0b01100000000000000111;
1425 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001426}
1427
Johnny Chen64dfb782010-02-16 20:04:27 +00001428// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001429let isCall = 1 in {
1430def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001431 [/* For disassembly only; pattern left blank */]> {
1432 bits<24> svc;
1433 let Inst{23-0} = svc;
1434}
Johnny Chen85d5a892010-02-10 18:02:25 +00001435}
1436
Johnny Chenfb566792010-02-17 21:39:10 +00001437// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001438let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001439def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1440 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001441 [/* For disassembly only; pattern left blank */]> {
1442 let Inst{31-28} = 0b1111;
1443 let Inst{22-20} = 0b110; // W = 1
1444}
1445
Jim Grosbache6913602010-11-03 01:01:43 +00001446def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1447 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001448 [/* For disassembly only; pattern left blank */]> {
1449 let Inst{31-28} = 0b1111;
1450 let Inst{22-20} = 0b100; // W = 0
1451}
1452
Johnny Chenfb566792010-02-17 21:39:10 +00001453// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001454def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1455 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001456 [/* For disassembly only; pattern left blank */]> {
1457 let Inst{31-28} = 0b1111;
1458 let Inst{22-20} = 0b011; // W = 1
1459}
1460
Jim Grosbache6913602010-11-03 01:01:43 +00001461def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1462 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001463 [/* For disassembly only; pattern left blank */]> {
1464 let Inst{31-28} = 0b1111;
1465 let Inst{22-20} = 0b001; // W = 0
1466}
Chris Lattner39ee0362010-10-31 19:10:56 +00001467} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001468
Evan Chenga8e29892007-01-19 07:51:42 +00001469//===----------------------------------------------------------------------===//
1470// Load / store Instructions.
1471//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001472
Evan Chenga8e29892007-01-19 07:51:42 +00001473// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001474
1475
Evan Cheng7e2fe912010-10-28 06:47:08 +00001476defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001477 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001478defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001479 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001480defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001481 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001482defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001483 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001484
Evan Chengfa775d02007-03-19 07:20:03 +00001485// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001486let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1487 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001488def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001489 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1490 bits<4> Rt;
1491 bits<17> addr;
1492 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1493 let Inst{19-16} = 0b1111;
1494 let Inst{15-12} = Rt;
1495 let Inst{11-0} = addr{11-0}; // imm12
1496}
Evan Chengfa775d02007-03-19 07:20:03 +00001497
Evan Chenga8e29892007-01-19 07:51:42 +00001498// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001499def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001500 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001501 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001502
Evan Chenga8e29892007-01-19 07:51:42 +00001503// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001504def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001505 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001506 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001507
David Goodwin5d598aa2009-08-19 18:00:44 +00001508def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001509 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001510 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001511
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001512let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1513 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001514// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001515def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001516 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001517 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001518
Evan Chenga8e29892007-01-19 07:51:42 +00001519// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001520def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001521 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001522 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001523
Evan Chengd87293c2008-11-06 08:47:38 +00001524def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001525 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001526 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001527
Evan Chengd87293c2008-11-06 08:47:38 +00001528def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001529 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001530 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001531
Evan Chengd87293c2008-11-06 08:47:38 +00001532def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001533 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001534 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001535
Evan Chengd87293c2008-11-06 08:47:38 +00001536def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001537 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001538 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001539
Evan Chengd87293c2008-11-06 08:47:38 +00001540def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001541 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001542 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001543
Evan Chengd87293c2008-11-06 08:47:38 +00001544def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001545 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001546 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001547
Evan Chengd87293c2008-11-06 08:47:38 +00001548def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001549 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001550 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001551
Evan Chengd87293c2008-11-06 08:47:38 +00001552def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001553 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001554 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001555
Evan Chengd87293c2008-11-06 08:47:38 +00001556def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001557 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001558 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001559
1560// For disassembly only
1561def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001562 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001563 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1564 Requires<[IsARM, HasV5TE]>;
1565
1566// For disassembly only
1567def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001568 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001569 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1570 Requires<[IsARM, HasV5TE]>;
1571
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001572} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001573
Johnny Chenadb561d2010-02-18 03:27:42 +00001574// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001575
1576def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001577 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001578 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1579 let Inst{21} = 1; // overwrite
1580}
1581
1582def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001583 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001584 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1585 let Inst{21} = 1; // overwrite
1586}
1587
1588def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001589 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001590 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1591 let Inst{21} = 1; // overwrite
1592}
1593
1594def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001595 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001596 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1597 let Inst{21} = 1; // overwrite
1598}
1599
1600def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001601 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001602 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001603 let Inst{21} = 1; // overwrite
1604}
1605
Evan Chenga8e29892007-01-19 07:51:42 +00001606// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001607
1608// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001609def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001610 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001611 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1612
Evan Chenga8e29892007-01-19 07:51:42 +00001613// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001614let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1615 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001616def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001617 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001618 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001619
1620// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001621def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001622 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001623 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001624 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001625 [(set GPR:$base_wb,
1626 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1627
Evan Chengd87293c2008-11-06 08:47:38 +00001628def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001629 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001630 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001631 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001632 [(set GPR:$base_wb,
1633 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1634
Evan Chengd87293c2008-11-06 08:47:38 +00001635def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001636 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001637 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001638 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001639 [(set GPR:$base_wb,
1640 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1641
Evan Chengd87293c2008-11-06 08:47:38 +00001642def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001643 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001644 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001645 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001646 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1647 GPR:$base, am3offset:$offset))]>;
1648
Evan Chengd87293c2008-11-06 08:47:38 +00001649def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001650 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001651 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001652 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001653 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1654 GPR:$base, am2offset:$offset))]>;
1655
Evan Chengd87293c2008-11-06 08:47:38 +00001656def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001657 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001658 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001659 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001660 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1661 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001662
Johnny Chen39a4bb32010-02-18 22:31:18 +00001663// For disassembly only
1664def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1665 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001666 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001667 "strd", "\t$src1, $src2, [$base, $offset]!",
1668 "$base = $base_wb", []>;
1669
1670// For disassembly only
1671def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1672 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001673 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001674 "strd", "\t$src1, $src2, [$base], $offset",
1675 "$base = $base_wb", []>;
1676
Johnny Chenad4df4c2010-03-01 19:22:00 +00001677// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001678
1679def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001680 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001681 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001682 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1683 [/* For disassembly only; pattern left blank */]> {
1684 let Inst{21} = 1; // overwrite
1685}
1686
1687def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001688 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001689 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001690 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1691 [/* For disassembly only; pattern left blank */]> {
1692 let Inst{21} = 1; // overwrite
1693}
1694
Johnny Chenad4df4c2010-03-01 19:22:00 +00001695def STRHT: AI3sthpo<(outs GPR:$base_wb),
1696 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001697 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001698 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1699 [/* For disassembly only; pattern left blank */]> {
1700 let Inst{21} = 1; // overwrite
1701}
1702
Evan Chenga8e29892007-01-19 07:51:42 +00001703//===----------------------------------------------------------------------===//
1704// Load / store multiple Instructions.
1705//
1706
Chris Lattner39ee0362010-10-31 19:10:56 +00001707let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1708 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001709def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001710 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001711 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Jim Grosbache6913602010-11-03 01:01:43 +00001712 "ldm${amode}${p}\t$Rn, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001713
Jim Grosbache6913602010-11-03 01:01:43 +00001714def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001715 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001716 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001717 "ldm${amode}${p}\t$Rn!, $dsts",
1718 "$Rn = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001719} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001720
Chris Lattner39ee0362010-10-31 19:10:56 +00001721let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1722 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001723def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001724 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001725 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Jim Grosbache6913602010-11-03 01:01:43 +00001726 "stm${amode}${p}\t$Rn, $srcs", "", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001727
Jim Grosbache6913602010-11-03 01:01:43 +00001728def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001729 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001730 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001731 "stm${amode}${p}\t$Rn!, $srcs",
1732 "$Rn = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001733} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001734
1735//===----------------------------------------------------------------------===//
1736// Move Instructions.
1737//
1738
Evan Chengcd799b92009-06-12 20:46:18 +00001739let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001740def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1741 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1742 bits<4> Rd;
1743 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001744
Johnny Chen04301522009-11-07 00:54:36 +00001745 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001746 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001747 let Inst{3-0} = Rm;
1748 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001749}
1750
Dale Johannesen38d5f042010-06-15 22:24:08 +00001751// A version for the smaller set of tail call registers.
1752let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001753def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001754 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1755 bits<4> Rd;
1756 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001757
Dale Johannesen38d5f042010-06-15 22:24:08 +00001758 let Inst{11-4} = 0b00000000;
1759 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001760 let Inst{3-0} = Rm;
1761 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001762}
1763
Evan Chengf40deed2010-10-27 23:41:30 +00001764def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001765 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001766 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1767 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001768 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001769 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001770 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001771 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001772 let Inst{25} = 0;
1773}
Evan Chenga2515702007-03-19 07:09:02 +00001774
Evan Chengb3379fb2009-02-05 08:42:55 +00001775let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001776def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1777 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001778 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001779 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001780 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001781 let Inst{15-12} = Rd;
1782 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001783 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001784}
1785
1786let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001787def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001788 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001789 "movw", "\t$Rd, $imm",
1790 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001791 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001792 bits<4> Rd;
1793 bits<16> imm;
1794 let Inst{15-12} = Rd;
1795 let Inst{11-0} = imm{11-0};
1796 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001797 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001798 let Inst{25} = 1;
1799}
1800
Jim Grosbach1de588d2010-10-14 18:54:27 +00001801let Constraints = "$src = $Rd" in
1802def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001803 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001804 "movt", "\t$Rd, $imm",
1805 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001806 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001807 lo16AllZero:$imm))]>, UnaryDP,
1808 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001809 bits<4> Rd;
1810 bits<16> imm;
1811 let Inst{15-12} = Rd;
1812 let Inst{11-0} = imm{11-0};
1813 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001814 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001815 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001816}
Evan Cheng13ab0202007-07-10 18:08:01 +00001817
Evan Cheng20956592009-10-21 08:15:52 +00001818def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1819 Requires<[IsARM, HasV6T2]>;
1820
David Goodwinca01a8d2009-09-01 18:32:09 +00001821let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001822def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1823 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1824 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001825
1826// These aren't really mov instructions, but we have to define them this way
1827// due to flag operands.
1828
Evan Cheng071a2792007-09-11 19:55:27 +00001829let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001830def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1831 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1832 Requires<[IsARM]>;
1833def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1834 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1835 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001836}
Evan Chenga8e29892007-01-19 07:51:42 +00001837
Evan Chenga8e29892007-01-19 07:51:42 +00001838//===----------------------------------------------------------------------===//
1839// Extend Instructions.
1840//
1841
1842// Sign extenders
1843
Evan Cheng576a3962010-09-25 00:49:35 +00001844defm SXTB : AI_ext_rrot<0b01101010,
1845 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1846defm SXTH : AI_ext_rrot<0b01101011,
1847 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001848
Evan Cheng576a3962010-09-25 00:49:35 +00001849defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001850 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001851defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001852 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001853
Johnny Chen2ec5e492010-02-22 21:50:40 +00001854// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001855defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001856
1857// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001858defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001859
1860// Zero extenders
1861
1862let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001863defm UXTB : AI_ext_rrot<0b01101110,
1864 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1865defm UXTH : AI_ext_rrot<0b01101111,
1866 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1867defm UXTB16 : AI_ext_rrot<0b01101100,
1868 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001869
Jim Grosbach542f6422010-07-28 23:25:44 +00001870// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1871// The transformation should probably be done as a combiner action
1872// instead so we can include a check for masking back in the upper
1873// eight bits of the source into the lower eight bits of the result.
1874//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1875// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001876def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001877 (UXTB16r_rot GPR:$Src, 8)>;
1878
Evan Cheng576a3962010-09-25 00:49:35 +00001879defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001880 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001881defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001882 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001883}
1884
Evan Chenga8e29892007-01-19 07:51:42 +00001885// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001886// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001887defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001888
Evan Chenga8e29892007-01-19 07:51:42 +00001889
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001890def SBFX : I<(outs GPR:$Rd),
1891 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001892 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001893 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001894 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001895 bits<4> Rd;
1896 bits<4> Rn;
1897 bits<5> lsb;
1898 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001899 let Inst{27-21} = 0b0111101;
1900 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001901 let Inst{20-16} = width;
1902 let Inst{15-12} = Rd;
1903 let Inst{11-7} = lsb;
1904 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001905}
1906
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001907def UBFX : I<(outs GPR:$Rd),
1908 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001909 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001910 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001911 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001912 bits<4> Rd;
1913 bits<4> Rn;
1914 bits<5> lsb;
1915 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001916 let Inst{27-21} = 0b0111111;
1917 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001918 let Inst{20-16} = width;
1919 let Inst{15-12} = Rd;
1920 let Inst{11-7} = lsb;
1921 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001922}
1923
Evan Chenga8e29892007-01-19 07:51:42 +00001924//===----------------------------------------------------------------------===//
1925// Arithmetic Instructions.
1926//
1927
Jim Grosbach26421962008-10-14 20:36:24 +00001928defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001929 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001930 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001931defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001932 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001933 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001934
Evan Chengc85e8322007-07-05 07:13:32 +00001935// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001936defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001937 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001938 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1939defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001940 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001941 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001942
Evan Cheng62674222009-06-25 23:34:10 +00001943defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001944 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001945defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001946 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001947defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001948 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001949defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001950 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001951
Jim Grosbach84760882010-10-15 18:42:41 +00001952def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1953 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1954 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1955 bits<4> Rd;
1956 bits<4> Rn;
1957 bits<12> imm;
1958 let Inst{25} = 1;
1959 let Inst{15-12} = Rd;
1960 let Inst{19-16} = Rn;
1961 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001962}
Evan Cheng13ab0202007-07-10 18:08:01 +00001963
Bob Wilsoncff71782010-08-05 18:23:43 +00001964// The reg/reg form is only defined for the disassembler; for codegen it is
1965// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001966def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1967 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001968 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001969 bits<4> Rd;
1970 bits<4> Rn;
1971 bits<4> Rm;
1972 let Inst{11-4} = 0b00000000;
1973 let Inst{25} = 0;
1974 let Inst{3-0} = Rm;
1975 let Inst{15-12} = Rd;
1976 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001977}
1978
Jim Grosbach84760882010-10-15 18:42:41 +00001979def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1980 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1981 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1982 bits<4> Rd;
1983 bits<4> Rn;
1984 bits<12> shift;
1985 let Inst{25} = 0;
1986 let Inst{11-0} = shift;
1987 let Inst{15-12} = Rd;
1988 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001989}
Evan Chengc85e8322007-07-05 07:13:32 +00001990
1991// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001992let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001993def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1994 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1995 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1996 bits<4> Rd;
1997 bits<4> Rn;
1998 bits<12> imm;
1999 let Inst{25} = 1;
2000 let Inst{20} = 1;
2001 let Inst{15-12} = Rd;
2002 let Inst{19-16} = Rn;
2003 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002004}
Jim Grosbach84760882010-10-15 18:42:41 +00002005def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2006 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2007 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2008 bits<4> Rd;
2009 bits<4> Rn;
2010 bits<12> shift;
2011 let Inst{25} = 0;
2012 let Inst{20} = 1;
2013 let Inst{11-0} = shift;
2014 let Inst{15-12} = Rd;
2015 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002016}
Evan Cheng071a2792007-09-11 19:55:27 +00002017}
Evan Chengc85e8322007-07-05 07:13:32 +00002018
Evan Cheng62674222009-06-25 23:34:10 +00002019let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002020def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2021 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2022 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002023 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002024 bits<4> Rd;
2025 bits<4> Rn;
2026 bits<12> imm;
2027 let Inst{25} = 1;
2028 let Inst{15-12} = Rd;
2029 let Inst{19-16} = Rn;
2030 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002031}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002032// The reg/reg form is only defined for the disassembler; for codegen it is
2033// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002034def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2035 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002036 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002037 bits<4> Rd;
2038 bits<4> Rn;
2039 bits<4> Rm;
2040 let Inst{11-4} = 0b00000000;
2041 let Inst{25} = 0;
2042 let Inst{3-0} = Rm;
2043 let Inst{15-12} = Rd;
2044 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002045}
Jim Grosbach84760882010-10-15 18:42:41 +00002046def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2047 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2048 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002049 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002050 bits<4> Rd;
2051 bits<4> Rn;
2052 bits<12> shift;
2053 let Inst{25} = 0;
2054 let Inst{11-0} = shift;
2055 let Inst{15-12} = Rd;
2056 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002057}
Evan Cheng62674222009-06-25 23:34:10 +00002058}
2059
2060// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002061let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002062def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2063 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2064 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002065 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002066 bits<4> Rd;
2067 bits<4> Rn;
2068 bits<12> imm;
2069 let Inst{25} = 1;
2070 let Inst{20} = 1;
2071 let Inst{15-12} = Rd;
2072 let Inst{19-16} = Rn;
2073 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002074}
Jim Grosbach84760882010-10-15 18:42:41 +00002075def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2076 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2077 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002078 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002079 bits<4> Rd;
2080 bits<4> Rn;
2081 bits<12> shift;
2082 let Inst{25} = 0;
2083 let Inst{20} = 1;
2084 let Inst{11-0} = shift;
2085 let Inst{15-12} = Rd;
2086 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002087}
Evan Cheng071a2792007-09-11 19:55:27 +00002088}
Evan Cheng2c614c52007-06-06 10:17:05 +00002089
Evan Chenga8e29892007-01-19 07:51:42 +00002090// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002091// The assume-no-carry-in form uses the negation of the input since add/sub
2092// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2093// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2094// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002095def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2096 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002097def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2098 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2099// The with-carry-in form matches bitwise not instead of the negation.
2100// Effectively, the inverse interpretation of the carry flag already accounts
2101// for part of the negation.
2102def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2103 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002104
2105// Note: These are implemented in C++ code, because they have to generate
2106// ADD/SUBrs instructions, which use a complex pattern that a xform function
2107// cannot produce.
2108// (mul X, 2^n+1) -> (add (X << n), X)
2109// (mul X, 2^n-1) -> (rsb X, (X << n))
2110
Johnny Chen667d1272010-02-22 18:50:54 +00002111// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002112// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002113class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002114 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002115 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2116 opc, "\t$Rd, $Rn, $Rm", pattern> {
2117 bits<4> Rd;
2118 bits<4> Rn;
2119 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002120 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002121 let Inst{11-4} = op11_4;
2122 let Inst{19-16} = Rn;
2123 let Inst{15-12} = Rd;
2124 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002125}
2126
Johnny Chen667d1272010-02-22 18:50:54 +00002127// Saturating add/subtract -- for disassembly only
2128
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002129def QADD : AAI<0b00010000, 0b00000101, "qadd",
2130 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2131def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2132 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2133def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2134def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2135
2136def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2137def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2138def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2139def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2140def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2141def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2142def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2143def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2144def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2145def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2146def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2147def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002148
2149// Signed/Unsigned add/subtract -- for disassembly only
2150
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002151def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2152def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2153def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2154def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2155def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2156def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2157def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2158def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2159def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2160def USAX : AAI<0b01100101, 0b11110101, "usax">;
2161def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2162def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002163
2164// Signed/Unsigned halving add/subtract -- for disassembly only
2165
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002166def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2167def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2168def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2169def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2170def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2171def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2172def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2173def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2174def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2175def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2176def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2177def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002178
Johnny Chenadc77332010-02-26 22:04:29 +00002179// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002180
Jim Grosbach70987fb2010-10-18 23:35:38 +00002181def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002182 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002183 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002184 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002185 bits<4> Rd;
2186 bits<4> Rn;
2187 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002188 let Inst{27-20} = 0b01111000;
2189 let Inst{15-12} = 0b1111;
2190 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002191 let Inst{19-16} = Rd;
2192 let Inst{11-8} = Rm;
2193 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002194}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002195def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002196 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002197 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002198 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002199 bits<4> Rd;
2200 bits<4> Rn;
2201 bits<4> Rm;
2202 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002203 let Inst{27-20} = 0b01111000;
2204 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002205 let Inst{19-16} = Rd;
2206 let Inst{15-12} = Ra;
2207 let Inst{11-8} = Rm;
2208 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002209}
2210
2211// Signed/Unsigned saturate -- for disassembly only
2212
Jim Grosbach70987fb2010-10-18 23:35:38 +00002213def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2214 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002215 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002216 bits<4> Rd;
2217 bits<5> sat_imm;
2218 bits<4> Rn;
2219 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002220 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002221 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002222 let Inst{20-16} = sat_imm;
2223 let Inst{15-12} = Rd;
2224 let Inst{11-7} = sh{7-3};
2225 let Inst{6} = sh{0};
2226 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002227}
2228
Jim Grosbach70987fb2010-10-18 23:35:38 +00002229def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2230 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002231 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002232 bits<4> Rd;
2233 bits<4> sat_imm;
2234 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002235 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002236 let Inst{11-4} = 0b11110011;
2237 let Inst{15-12} = Rd;
2238 let Inst{19-16} = sat_imm;
2239 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002240}
2241
Jim Grosbach70987fb2010-10-18 23:35:38 +00002242def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2243 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002244 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002245 bits<4> Rd;
2246 bits<5> sat_imm;
2247 bits<4> Rn;
2248 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002249 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002250 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002251 let Inst{15-12} = Rd;
2252 let Inst{11-7} = sh{7-3};
2253 let Inst{6} = sh{0};
2254 let Inst{20-16} = sat_imm;
2255 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002256}
2257
Jim Grosbach70987fb2010-10-18 23:35:38 +00002258def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2259 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002260 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002261 bits<4> Rd;
2262 bits<4> sat_imm;
2263 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002264 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002265 let Inst{11-4} = 0b11110011;
2266 let Inst{15-12} = Rd;
2267 let Inst{19-16} = sat_imm;
2268 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002269}
Evan Chenga8e29892007-01-19 07:51:42 +00002270
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002271def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2272def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002273
Evan Chenga8e29892007-01-19 07:51:42 +00002274//===----------------------------------------------------------------------===//
2275// Bitwise Instructions.
2276//
2277
Jim Grosbach26421962008-10-14 20:36:24 +00002278defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002279 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002280 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002281defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002282 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002283 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002284defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002285 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002286 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002287defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002288 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002289 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002290
Jim Grosbach3fea191052010-10-21 22:03:21 +00002291def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002292 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002293 "bfc", "\t$Rd, $imm", "$src = $Rd",
2294 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002295 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002296 bits<4> Rd;
2297 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002298 let Inst{27-21} = 0b0111110;
2299 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002300 let Inst{15-12} = Rd;
2301 let Inst{11-7} = imm{4-0}; // lsb
2302 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002303}
2304
Johnny Chenb2503c02010-02-17 06:31:48 +00002305// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002306def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002307 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002308 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2309 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002310 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002311 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002312 bits<4> Rd;
2313 bits<4> Rn;
2314 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002315 let Inst{27-21} = 0b0111110;
2316 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002317 let Inst{15-12} = Rd;
2318 let Inst{11-7} = imm{4-0}; // lsb
2319 let Inst{20-16} = imm{9-5}; // width
2320 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002321}
2322
Jim Grosbach36860462010-10-21 22:19:32 +00002323def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2324 "mvn", "\t$Rd, $Rm",
2325 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2326 bits<4> Rd;
2327 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002328 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002329 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002330 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002331 let Inst{15-12} = Rd;
2332 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002333}
Jim Grosbach36860462010-10-21 22:19:32 +00002334def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2335 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2336 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2337 bits<4> Rd;
2338 bits<4> Rm;
2339 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002340 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002341 let Inst{19-16} = 0b0000;
2342 let Inst{15-12} = Rd;
2343 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002344}
Evan Chengb3379fb2009-02-05 08:42:55 +00002345let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002346def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2347 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2348 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2349 bits<4> Rd;
2350 bits<4> Rm;
2351 bits<12> imm;
2352 let Inst{25} = 1;
2353 let Inst{19-16} = 0b0000;
2354 let Inst{15-12} = Rd;
2355 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002356}
Evan Chenga8e29892007-01-19 07:51:42 +00002357
2358def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2359 (BICri GPR:$src, so_imm_not:$imm)>;
2360
2361//===----------------------------------------------------------------------===//
2362// Multiply Instructions.
2363//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002364class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2365 string opc, string asm, list<dag> pattern>
2366 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2367 bits<4> Rd;
2368 bits<4> Rm;
2369 bits<4> Rn;
2370 let Inst{19-16} = Rd;
2371 let Inst{11-8} = Rm;
2372 let Inst{3-0} = Rn;
2373}
2374class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2375 string opc, string asm, list<dag> pattern>
2376 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2377 bits<4> RdLo;
2378 bits<4> RdHi;
2379 bits<4> Rm;
2380 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002381 let Inst{19-16} = RdHi;
2382 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002383 let Inst{11-8} = Rm;
2384 let Inst{3-0} = Rn;
2385}
Evan Chenga8e29892007-01-19 07:51:42 +00002386
Evan Cheng8de898a2009-06-26 00:19:44 +00002387let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002388def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2389 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2390 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002391
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002392def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2393 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2394 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2395 bits<4> Ra;
2396 let Inst{15-12} = Ra;
2397}
Evan Chenga8e29892007-01-19 07:51:42 +00002398
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002399def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002400 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002401 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002402 Requires<[IsARM, HasV6T2]> {
2403 bits<4> Rd;
2404 bits<4> Rm;
2405 bits<4> Rn;
2406 let Inst{19-16} = Rd;
2407 let Inst{11-8} = Rm;
2408 let Inst{3-0} = Rn;
2409}
Evan Chengedcbada2009-07-06 22:05:45 +00002410
Evan Chenga8e29892007-01-19 07:51:42 +00002411// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002412
Evan Chengcd799b92009-06-12 20:46:18 +00002413let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002414let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002415def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2416 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2417 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002418
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002419def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2420 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2421 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002422}
Evan Chenga8e29892007-01-19 07:51:42 +00002423
2424// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002425def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2426 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2427 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002428
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002429def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2430 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2431 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002432
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002433def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2434 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2435 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2436 Requires<[IsARM, HasV6]> {
2437 bits<4> RdLo;
2438 bits<4> RdHi;
2439 bits<4> Rm;
2440 bits<4> Rn;
2441 let Inst{19-16} = RdLo;
2442 let Inst{15-12} = RdHi;
2443 let Inst{11-8} = Rm;
2444 let Inst{3-0} = Rn;
2445}
Evan Chengcd799b92009-06-12 20:46:18 +00002446} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002447
2448// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002449def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2450 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2451 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002452 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002453 let Inst{15-12} = 0b1111;
2454}
Evan Cheng13ab0202007-07-10 18:08:01 +00002455
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002456def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2457 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002458 [/* For disassembly only; pattern left blank */]>,
2459 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002460 let Inst{15-12} = 0b1111;
2461}
2462
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002463def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2464 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2465 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2466 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2467 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002468
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002469def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2470 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2471 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002472 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002473 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002474
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002475def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2476 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2477 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2478 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2479 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002480
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002481def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2482 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2483 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002484 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002485 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002486
Raul Herbster37fb5b12007-08-30 23:25:47 +00002487multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002488 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2489 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2490 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2491 (sext_inreg GPR:$Rm, i16)))]>,
2492 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002493
Jim Grosbach3870b752010-10-22 18:35:16 +00002494 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2495 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2496 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2497 (sra GPR:$Rm, (i32 16))))]>,
2498 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002499
Jim Grosbach3870b752010-10-22 18:35:16 +00002500 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2501 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2502 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2503 (sext_inreg GPR:$Rm, i16)))]>,
2504 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002505
Jim Grosbach3870b752010-10-22 18:35:16 +00002506 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2507 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2508 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2509 (sra GPR:$Rm, (i32 16))))]>,
2510 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002511
Jim Grosbach3870b752010-10-22 18:35:16 +00002512 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2513 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2514 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2515 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2516 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002517
Jim Grosbach3870b752010-10-22 18:35:16 +00002518 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2519 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2520 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2521 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2522 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002523}
2524
Raul Herbster37fb5b12007-08-30 23:25:47 +00002525
2526multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002527 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2528 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2529 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2530 [(set GPR:$Rd, (add GPR:$Ra,
2531 (opnode (sext_inreg GPR:$Rn, i16),
2532 (sext_inreg GPR:$Rm, i16))))]>,
2533 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002534
Jim Grosbach3870b752010-10-22 18:35:16 +00002535 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2536 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2537 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2538 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2539 (sra GPR:$Rm, (i32 16)))))]>,
2540 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002541
Jim Grosbach3870b752010-10-22 18:35:16 +00002542 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2543 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2544 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2545 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2546 (sext_inreg GPR:$Rm, i16))))]>,
2547 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002548
Jim Grosbach3870b752010-10-22 18:35:16 +00002549 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2550 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2551 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2552 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2553 (sra GPR:$Rm, (i32 16)))))]>,
2554 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002555
Jim Grosbach3870b752010-10-22 18:35:16 +00002556 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2557 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2558 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2559 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2560 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2561 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002562
Jim Grosbach3870b752010-10-22 18:35:16 +00002563 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2564 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2565 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2566 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2567 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2568 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002569}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002570
Raul Herbster37fb5b12007-08-30 23:25:47 +00002571defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2572defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002573
Johnny Chen83498e52010-02-12 21:59:23 +00002574// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002575def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2576 (ins GPR:$Rn, GPR:$Rm),
2577 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002578 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002579 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002580
Jim Grosbach3870b752010-10-22 18:35:16 +00002581def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2582 (ins GPR:$Rn, GPR:$Rm),
2583 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002584 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002585 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002586
Jim Grosbach3870b752010-10-22 18:35:16 +00002587def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2588 (ins GPR:$Rn, GPR:$Rm),
2589 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002590 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002591 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002592
Jim Grosbach3870b752010-10-22 18:35:16 +00002593def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2594 (ins GPR:$Rn, GPR:$Rm),
2595 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002596 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002597 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002598
Johnny Chen667d1272010-02-22 18:50:54 +00002599// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002600class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2601 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002602 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002603 bits<4> Rn;
2604 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002605 let Inst{4} = 1;
2606 let Inst{5} = swap;
2607 let Inst{6} = sub;
2608 let Inst{7} = 0;
2609 let Inst{21-20} = 0b00;
2610 let Inst{22} = long;
2611 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002612 let Inst{11-8} = Rm;
2613 let Inst{3-0} = Rn;
2614}
2615class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2616 InstrItinClass itin, string opc, string asm>
2617 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2618 bits<4> Rd;
2619 let Inst{15-12} = 0b1111;
2620 let Inst{19-16} = Rd;
2621}
2622class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2623 InstrItinClass itin, string opc, string asm>
2624 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2625 bits<4> Ra;
2626 let Inst{15-12} = Ra;
2627}
2628class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2629 InstrItinClass itin, string opc, string asm>
2630 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2631 bits<4> RdLo;
2632 bits<4> RdHi;
2633 let Inst{19-16} = RdHi;
2634 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002635}
2636
2637multiclass AI_smld<bit sub, string opc> {
2638
Jim Grosbach385e1362010-10-22 19:15:30 +00002639 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2640 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002641
Jim Grosbach385e1362010-10-22 19:15:30 +00002642 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2643 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002644
Jim Grosbach385e1362010-10-22 19:15:30 +00002645 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2646 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2647 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002648
Jim Grosbach385e1362010-10-22 19:15:30 +00002649 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2650 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2651 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002652
2653}
2654
2655defm SMLA : AI_smld<0, "smla">;
2656defm SMLS : AI_smld<1, "smls">;
2657
Johnny Chen2ec5e492010-02-22 21:50:40 +00002658multiclass AI_sdml<bit sub, string opc> {
2659
Jim Grosbach385e1362010-10-22 19:15:30 +00002660 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2661 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2662 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2663 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002664}
2665
2666defm SMUA : AI_sdml<0, "smua">;
2667defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002668
Evan Chenga8e29892007-01-19 07:51:42 +00002669//===----------------------------------------------------------------------===//
2670// Misc. Arithmetic Instructions.
2671//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002672
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002673def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2674 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2675 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002676
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002677def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2678 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2679 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2680 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002681
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002682def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2683 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2684 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002685
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002686def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2687 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2688 [(set GPR:$Rd,
2689 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2690 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2691 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2692 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2693 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002694
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002695def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2696 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2697 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002698 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002699 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2700 (shl GPR:$Rm, (i32 8))), i16))]>,
2701 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002702
Bob Wilsonf955f292010-08-17 17:23:19 +00002703def lsl_shift_imm : SDNodeXForm<imm, [{
2704 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2705 return CurDAG->getTargetConstant(Sh, MVT::i32);
2706}]>;
2707
2708def lsl_amt : PatLeaf<(i32 imm), [{
2709 return (N->getZExtValue() < 32);
2710}], lsl_shift_imm>;
2711
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002712def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2713 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2714 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2715 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2716 (and (shl GPR:$Rm, lsl_amt:$sh),
2717 0xFFFF0000)))]>,
2718 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002719
Evan Chenga8e29892007-01-19 07:51:42 +00002720// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002721def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2722 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2723def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2724 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002725
Bob Wilsonf955f292010-08-17 17:23:19 +00002726def asr_shift_imm : SDNodeXForm<imm, [{
2727 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2728 return CurDAG->getTargetConstant(Sh, MVT::i32);
2729}]>;
2730
2731def asr_amt : PatLeaf<(i32 imm), [{
2732 return (N->getZExtValue() <= 32);
2733}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002734
Bob Wilsondc66eda2010-08-16 22:26:55 +00002735// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2736// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002737def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2738 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2739 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2740 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2741 (and (sra GPR:$Rm, asr_amt:$sh),
2742 0xFFFF)))]>,
2743 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002744
Evan Chenga8e29892007-01-19 07:51:42 +00002745// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2746// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002747def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002748 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002749def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002750 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2751 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002752
Evan Chenga8e29892007-01-19 07:51:42 +00002753//===----------------------------------------------------------------------===//
2754// Comparison Instructions...
2755//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002756
Jim Grosbach26421962008-10-14 20:36:24 +00002757defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002758 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002759 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002760
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002761// FIXME: We have to be careful when using the CMN instruction and comparison
2762// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002763// results:
2764//
2765// rsbs r1, r1, 0
2766// cmp r0, r1
2767// mov r0, #0
2768// it ls
2769// mov r0, #1
2770//
2771// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002772//
Bill Wendling6165e872010-08-26 18:33:51 +00002773// cmn r0, r1
2774// mov r0, #0
2775// it ls
2776// mov r0, #1
2777//
2778// However, the CMN gives the *opposite* result when r1 is 0. This is because
2779// the carry flag is set in the CMP case but not in the CMN case. In short, the
2780// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2781// value of r0 and the carry bit (because the "carry bit" parameter to
2782// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2783// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2784// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2785// parameter to AddWithCarry is defined as 0).
2786//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002787// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002788//
2789// x = 0
2790// ~x = 0xFFFF FFFF
2791// ~x + 1 = 0x1 0000 0000
2792// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2793//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002794// Therefore, we should disable CMN when comparing against zero, until we can
2795// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2796// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002797//
2798// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2799//
2800// This is related to <rdar://problem/7569620>.
2801//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002802//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2803// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002804
Evan Chenga8e29892007-01-19 07:51:42 +00002805// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002806defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002807 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002808 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002809defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002810 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002811 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002812
David Goodwinc0309b42009-06-29 15:33:01 +00002813defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002814 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002815 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2816defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002817 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002818 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002819
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002820//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2821// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002822
David Goodwinc0309b42009-06-29 15:33:01 +00002823def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002824 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002825
Evan Cheng218977b2010-07-13 19:27:42 +00002826// Pseudo i64 compares for some floating point compares.
2827let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2828 Defs = [CPSR] in {
2829def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002830 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002831 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002832 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2833
2834def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002835 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002836 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2837} // usesCustomInserter
2838
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002839
Evan Chenga8e29892007-01-19 07:51:42 +00002840// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002841// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002842// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002843// FIXME: These should all be pseudo-instructions that get expanded to
2844// the normal MOV instructions. That would fix the dependency on
2845// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002846let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002847def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2848 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2849 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2850 RegConstraint<"$false = $Rd">, UnaryDP {
2851 bits<4> Rd;
2852 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002853 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002854 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002855 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002856 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002857 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002858}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002859
Jim Grosbach27e90082010-10-29 19:28:17 +00002860def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2861 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2862 "mov", "\t$Rd, $shift",
2863 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2864 RegConstraint<"$false = $Rd">, UnaryDP {
2865 bits<4> Rd;
2866 bits<4> Rn;
2867 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002868 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002869 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002870 let Inst{19-16} = Rn;
2871 let Inst{15-12} = Rd;
2872 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002873}
2874
Jim Grosbach27e90082010-10-29 19:28:17 +00002875def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2876 DPFrm, IIC_iMOVi,
2877 "movw", "\t$Rd, $imm",
2878 []>,
2879 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2880 UnaryDP {
2881 bits<4> Rd;
2882 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002883 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002884 let Inst{20} = 0;
2885 let Inst{19-16} = imm{15-12};
2886 let Inst{15-12} = Rd;
2887 let Inst{11-0} = imm{11-0};
2888}
2889
2890def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2891 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2892 "mov", "\t$Rd, $imm",
2893 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2894 RegConstraint<"$false = $Rd">, UnaryDP {
2895 bits<4> Rd;
2896 bits<12> imm;
2897 let Inst{25} = 1;
2898 let Inst{20} = 0;
2899 let Inst{19-16} = 0b0000;
2900 let Inst{15-12} = Rd;
2901 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002902}
Owen Andersonf523e472010-09-23 23:45:25 +00002903} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002904
Jim Grosbach3728e962009-12-10 00:11:09 +00002905//===----------------------------------------------------------------------===//
2906// Atomic operations intrinsics
2907//
2908
Bob Wilsonf74a4292010-10-30 00:54:37 +00002909def memb_opt : Operand<i32> {
2910 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002911}
Jim Grosbach3728e962009-12-10 00:11:09 +00002912
Bob Wilsonf74a4292010-10-30 00:54:37 +00002913// memory barriers protect the atomic sequences
2914let hasSideEffects = 1 in {
2915def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2916 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2917 Requires<[IsARM, HasDB]> {
2918 bits<4> opt;
2919 let Inst{31-4} = 0xf57ff05;
2920 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002921}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002922
Johnny Chen7def14f2010-08-11 23:35:12 +00002923def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002924 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002925 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002926 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002927 // FIXME: add encoding
2928}
Jim Grosbach3728e962009-12-10 00:11:09 +00002929}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002930
Bob Wilsonf74a4292010-10-30 00:54:37 +00002931def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2932 "dsb", "\t$opt",
2933 [/* For disassembly only; pattern left blank */]>,
2934 Requires<[IsARM, HasDB]> {
2935 bits<4> opt;
2936 let Inst{31-4} = 0xf57ff04;
2937 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002938}
2939
Johnny Chenfd6037d2010-02-18 00:19:08 +00002940// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002941def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2942 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002943 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002944 let Inst{3-0} = 0b1111;
2945}
2946
Jim Grosbach66869102009-12-11 18:52:41 +00002947let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002948 let Uses = [CPSR] in {
2949 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002950 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002951 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2952 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002953 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002954 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2955 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002956 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002957 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2958 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002959 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002960 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2961 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002962 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002963 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2964 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002965 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002966 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2967 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002968 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002969 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2970 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002971 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002972 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2973 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002974 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002975 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2976 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002977 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002978 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2979 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002980 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002981 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2982 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002983 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002984 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2985 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002986 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002987 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2988 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002989 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002990 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2991 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002992 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002993 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2994 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002995 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002996 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2997 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002998 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002999 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3000 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003001 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003002 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3003
3004 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003005 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003006 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3007 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003008 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003009 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3010 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003011 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003012 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3013
Jim Grosbache801dc42009-12-12 01:40:06 +00003014 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003015 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003016 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3017 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003018 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003019 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3020 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003021 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003022 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3023}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003024}
3025
3026let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003027def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3028 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003029 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003030def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3031 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003032 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003033def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3034 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003035 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003036def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003037 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003038 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003039 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003040}
3041
Jim Grosbach86875a22010-10-29 19:58:57 +00003042let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3043def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003044 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003045 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003046 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003047def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003048 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003049 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003050 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003051def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003052 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003053 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003054 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003055def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3056 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003057 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003058 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003059 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003060}
3061
Johnny Chenb9436272010-02-17 22:37:58 +00003062// Clear-Exclusive is for disassembly only.
3063def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3064 [/* For disassembly only; pattern left blank */]>,
3065 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003066 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003067}
3068
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003069// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3070let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003071def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3072 [/* For disassembly only; pattern left blank */]>;
3073def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3074 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003075}
3076
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003077//===----------------------------------------------------------------------===//
3078// TLS Instructions
3079//
3080
3081// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003082// FIXME: This needs to be a pseudo of some sort so that we can get the
3083// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003084let isCall = 1,
3085 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003086 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003087 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003088 [(set R0, ARMthread_pointer)]>;
3089}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003090
Evan Chenga8e29892007-01-19 07:51:42 +00003091//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003092// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003093// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003094// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003095// Since by its nature we may be coming from some other function to get
3096// here, and we're using the stack frame for the containing function to
3097// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003098// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003099// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003100// except for our own input by listing the relevant registers in Defs. By
3101// doing so, we also cause the prologue/epilogue code to actively preserve
3102// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003103// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003104//
3105// These are pseudo-instructions and are lowered to individual MC-insts, so
3106// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003107let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003108 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3109 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003110 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003111 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003112 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003113 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003114 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003115 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3116 Requires<[IsARM, HasVFP2]>;
3117}
3118
3119let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003120 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3121 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003122 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3123 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003124 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003125 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3126 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003127}
3128
Jim Grosbach5eb19512010-05-22 01:06:18 +00003129// FIXME: Non-Darwin version(s)
3130let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3131 Defs = [ R7, LR, SP ] in {
3132def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3133 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003134 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003135 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3136 Requires<[IsARM, IsDarwin]>;
3137}
3138
Jim Grosbache4ad3872010-10-19 23:27:08 +00003139// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003140// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003141// handled when the pseudo is expanded (which happens before any passes
3142// that need the instruction size).
3143let isBarrier = 1, hasSideEffects = 1 in
3144def Int_eh_sjlj_dispatchsetup :
3145 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3146 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3147 Requires<[IsDarwin]>;
3148
Jim Grosbach0e0da732009-05-12 23:59:14 +00003149//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003150// Non-Instruction Patterns
3151//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003152
Evan Chenga8e29892007-01-19 07:51:42 +00003153// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003154
Evan Chenga8e29892007-01-19 07:51:42 +00003155// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003156// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003157let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003158def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3159 IIC_iMOVix2, "",
3160 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003161 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003162
Evan Chenga8e29892007-01-19 07:51:42 +00003163def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003164 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3165 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003166def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003167 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3168 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003169def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3170 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3171 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003172def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3173 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3174 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003175
Evan Cheng5adb66a2009-09-28 09:14:39 +00003176// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003177// This is a single pseudo instruction, the benefit is that it can be remat'd
3178// as a single unit instead of having to handle reg inputs.
3179// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003180let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003181def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3182 [(set GPR:$dst, (i32 imm:$src))]>,
3183 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003184
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003185// ConstantPool, GlobalAddress, and JumpTable
3186def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3187 Requires<[IsARM, DontUseMovt]>;
3188def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3189def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3190 Requires<[IsARM, UseMovt]>;
3191def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3192 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3193
Evan Chenga8e29892007-01-19 07:51:42 +00003194// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003195
Dale Johannesen51e28e62010-06-03 21:09:53 +00003196// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003197def : ARMPat<(ARMtcret tcGPR:$dst),
3198 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003199
3200def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3201 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3202
3203def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3204 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3205
Dale Johannesen38d5f042010-06-15 22:24:08 +00003206def : ARMPat<(ARMtcret tcGPR:$dst),
3207 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003208
3209def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3210 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3211
3212def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3213 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003214
Evan Chenga8e29892007-01-19 07:51:42 +00003215// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003216def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003217 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003218def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003219 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003220
Evan Chenga8e29892007-01-19 07:51:42 +00003221// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003222def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3223def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003224
Evan Chenga8e29892007-01-19 07:51:42 +00003225// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003226def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3227def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3228def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3229def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3230
Evan Chenga8e29892007-01-19 07:51:42 +00003231def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003232
Evan Cheng83b5cf02008-11-05 23:22:34 +00003233def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3234def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3235
Evan Cheng34b12d22007-01-19 20:27:35 +00003236// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003237def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3238 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003239 (SMULBB GPR:$a, GPR:$b)>;
3240def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3241 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003242def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3243 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003244 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003245def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003246 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003247def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3248 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003249 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003250def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003251 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003252def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3253 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003254 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003255def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003256 (SMULWB GPR:$a, GPR:$b)>;
3257
3258def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003259 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3260 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003261 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3262def : ARMV5TEPat<(add GPR:$acc,
3263 (mul sext_16_node:$a, sext_16_node:$b)),
3264 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3265def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003266 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3267 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003268 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3269def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003270 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003271 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3272def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003273 (mul (sra GPR:$a, (i32 16)),
3274 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003275 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3276def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003277 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003278 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3279def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003280 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3281 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003282 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3283def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003284 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003285 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3286
Evan Chenga8e29892007-01-19 07:51:42 +00003287//===----------------------------------------------------------------------===//
3288// Thumb Support
3289//
3290
3291include "ARMInstrThumb.td"
3292
3293//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003294// Thumb2 Support
3295//
3296
3297include "ARMInstrThumb2.td"
3298
3299//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003300// Floating Point Support
3301//
3302
3303include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003304
3305//===----------------------------------------------------------------------===//
3306// Advanced SIMD (NEON) Support
3307//
3308
3309include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003310
3311//===----------------------------------------------------------------------===//
3312// Coprocessor Instructions. For disassembly only.
3313//
3314
3315def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3316 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3317 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3318 [/* For disassembly only; pattern left blank */]> {
3319 let Inst{4} = 0;
3320}
3321
3322def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3323 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3324 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3325 [/* For disassembly only; pattern left blank */]> {
3326 let Inst{31-28} = 0b1111;
3327 let Inst{4} = 0;
3328}
3329
Johnny Chen64dfb782010-02-16 20:04:27 +00003330class ACI<dag oops, dag iops, string opc, string asm>
3331 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3332 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3333 let Inst{27-25} = 0b110;
3334}
3335
3336multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3337
3338 def _OFFSET : ACI<(outs),
3339 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3340 opc, "\tp$cop, cr$CRd, $addr"> {
3341 let Inst{31-28} = op31_28;
3342 let Inst{24} = 1; // P = 1
3343 let Inst{21} = 0; // W = 0
3344 let Inst{22} = 0; // D = 0
3345 let Inst{20} = load;
3346 }
3347
3348 def _PRE : ACI<(outs),
3349 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3350 opc, "\tp$cop, cr$CRd, $addr!"> {
3351 let Inst{31-28} = op31_28;
3352 let Inst{24} = 1; // P = 1
3353 let Inst{21} = 1; // W = 1
3354 let Inst{22} = 0; // D = 0
3355 let Inst{20} = load;
3356 }
3357
3358 def _POST : ACI<(outs),
3359 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3360 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3361 let Inst{31-28} = op31_28;
3362 let Inst{24} = 0; // P = 0
3363 let Inst{21} = 1; // W = 1
3364 let Inst{22} = 0; // D = 0
3365 let Inst{20} = load;
3366 }
3367
3368 def _OPTION : ACI<(outs),
3369 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3370 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3371 let Inst{31-28} = op31_28;
3372 let Inst{24} = 0; // P = 0
3373 let Inst{23} = 1; // U = 1
3374 let Inst{21} = 0; // W = 0
3375 let Inst{22} = 0; // D = 0
3376 let Inst{20} = load;
3377 }
3378
3379 def L_OFFSET : ACI<(outs),
3380 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003381 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003382 let Inst{31-28} = op31_28;
3383 let Inst{24} = 1; // P = 1
3384 let Inst{21} = 0; // W = 0
3385 let Inst{22} = 1; // D = 1
3386 let Inst{20} = load;
3387 }
3388
3389 def L_PRE : ACI<(outs),
3390 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003391 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003392 let Inst{31-28} = op31_28;
3393 let Inst{24} = 1; // P = 1
3394 let Inst{21} = 1; // W = 1
3395 let Inst{22} = 1; // D = 1
3396 let Inst{20} = load;
3397 }
3398
3399 def L_POST : ACI<(outs),
3400 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003401 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003402 let Inst{31-28} = op31_28;
3403 let Inst{24} = 0; // P = 0
3404 let Inst{21} = 1; // W = 1
3405 let Inst{22} = 1; // D = 1
3406 let Inst{20} = load;
3407 }
3408
3409 def L_OPTION : ACI<(outs),
3410 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003411 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003412 let Inst{31-28} = op31_28;
3413 let Inst{24} = 0; // P = 0
3414 let Inst{23} = 1; // U = 1
3415 let Inst{21} = 0; // W = 0
3416 let Inst{22} = 1; // D = 1
3417 let Inst{20} = load;
3418 }
3419}
3420
3421defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3422defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3423defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3424defm STC2 : LdStCop<0b1111, 0, "stc2">;
3425
Johnny Chen906d57f2010-02-12 01:44:23 +00003426def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3427 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3428 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3429 [/* For disassembly only; pattern left blank */]> {
3430 let Inst{20} = 0;
3431 let Inst{4} = 1;
3432}
3433
3434def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3435 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3436 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3437 [/* For disassembly only; pattern left blank */]> {
3438 let Inst{31-28} = 0b1111;
3439 let Inst{20} = 0;
3440 let Inst{4} = 1;
3441}
3442
3443def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3444 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3445 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3446 [/* For disassembly only; pattern left blank */]> {
3447 let Inst{20} = 1;
3448 let Inst{4} = 1;
3449}
3450
3451def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3452 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3453 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3454 [/* For disassembly only; pattern left blank */]> {
3455 let Inst{31-28} = 0b1111;
3456 let Inst{20} = 1;
3457 let Inst{4} = 1;
3458}
3459
3460def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3461 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3462 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3463 [/* For disassembly only; pattern left blank */]> {
3464 let Inst{23-20} = 0b0100;
3465}
3466
3467def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3468 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3469 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3470 [/* For disassembly only; pattern left blank */]> {
3471 let Inst{31-28} = 0b1111;
3472 let Inst{23-20} = 0b0100;
3473}
3474
3475def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3476 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3477 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3478 [/* For disassembly only; pattern left blank */]> {
3479 let Inst{23-20} = 0b0101;
3480}
3481
3482def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3483 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3484 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3485 [/* For disassembly only; pattern left blank */]> {
3486 let Inst{31-28} = 0b1111;
3487 let Inst{23-20} = 0b0101;
3488}
3489
Johnny Chenb98e1602010-02-12 18:55:33 +00003490//===----------------------------------------------------------------------===//
3491// Move between special register and ARM core register -- for disassembly only
3492//
3493
3494def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3495 [/* For disassembly only; pattern left blank */]> {
3496 let Inst{23-20} = 0b0000;
3497 let Inst{7-4} = 0b0000;
3498}
3499
3500def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3501 [/* For disassembly only; pattern left blank */]> {
3502 let Inst{23-20} = 0b0100;
3503 let Inst{7-4} = 0b0000;
3504}
3505
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003506def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3507 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003508 [/* For disassembly only; pattern left blank */]> {
3509 let Inst{23-20} = 0b0010;
3510 let Inst{7-4} = 0b0000;
3511}
3512
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003513def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3514 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003515 [/* For disassembly only; pattern left blank */]> {
3516 let Inst{23-20} = 0b0010;
3517 let Inst{7-4} = 0b0000;
3518}
3519
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003520def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3521 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003522 [/* For disassembly only; pattern left blank */]> {
3523 let Inst{23-20} = 0b0110;
3524 let Inst{7-4} = 0b0000;
3525}
3526
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003527def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3528 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003529 [/* For disassembly only; pattern left blank */]> {
3530 let Inst{23-20} = 0b0110;
3531 let Inst{7-4} = 0b0000;
3532}