blob: 9d6b5a39b2a0be14f19ee68074d7a1bebbbcbcc4 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Mon P Wangcd6e7252009-11-30 02:42:02 +00001004 // Divide and reminder operations have no vector equivalent and can
1005 // trap. Do a custom widening for these operations in which we never
1006 // generate more divides/remainder than the original vector width.
1007 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1008 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1009 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1010 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1011 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1014 }
1015 }
1016
Evan Cheng87ed7162006-02-14 08:25:08 +00001017 // FIXME: These should be based on subtarget info. Plus, the values should
1018 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001019 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1020 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1021 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001022 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001023 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024}
1025
Scott Michel5b8f82e2008-03-10 15:42:14 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1028 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029}
1030
1031
Evan Cheng29286502008-01-23 23:17:41 +00001032/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1033/// the desired ByVal argument alignment.
1034static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1035 if (MaxAlign == 16)
1036 return;
1037 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1038 if (VTy->getBitWidth() == 128)
1039 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001040 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1041 unsigned EltAlign = 0;
1042 getMaxByValAlign(ATy->getElementType(), EltAlign);
1043 if (EltAlign > MaxAlign)
1044 MaxAlign = EltAlign;
1045 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1046 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1047 unsigned EltAlign = 0;
1048 getMaxByValAlign(STy->getElementType(i), EltAlign);
1049 if (EltAlign > MaxAlign)
1050 MaxAlign = EltAlign;
1051 if (MaxAlign == 16)
1052 break;
1053 }
1054 }
1055 return;
1056}
1057
1058/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1059/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001060/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1061/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001062unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001063 if (Subtarget->is64Bit()) {
1064 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001065 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (TyAlign > 8)
1067 return TyAlign;
1068 return 8;
1069 }
1070
Evan Cheng29286502008-01-23 23:17:41 +00001071 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001072 if (Subtarget->hasSSE1())
1073 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001074 return Align;
1075}
Chris Lattner2b02a442007-02-25 08:29:00 +00001076
Evan Chengf0df0312008-05-15 08:39:06 +00001077/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001078/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001079/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001081EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001083 bool isSrcConst, bool isSrcStr,
1084 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1086 // linux. This is because the stack realignment code can't handle certain
1087 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001088 const Function *F = DAG.getMachineFunction().getFunction();
1089 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1090 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001091 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001093 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001095 }
Evan Chengf0df0312008-05-15 08:39:06 +00001096 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 return MVT::i64;
1098 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001099}
1100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1102/// current function. The returned value is a member of the
1103/// MachineJumpTableInfo::JTEntryKind enum.
1104unsigned X86TargetLowering::getJumpTableEncoding() const {
1105 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1106 // symbol.
1107 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001109 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001110
1111 // Otherwise, use the normal jump table encoding heuristics.
1112 return TargetLowering::getJumpTableEncoding();
1113}
1114
Chris Lattner589c6f62010-01-26 06:28:43 +00001115/// getPICBaseSymbol - Return the X86-32 PIC base.
1116MCSymbol *
1117X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1118 MCContext &Ctx) const {
1119 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1120 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1121 Twine(MF->getFunctionNumber())+"$pb");
1122}
1123
1124
Chris Lattnerc64daab2010-01-26 05:02:42 +00001125const MCExpr *
1126X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1127 const MachineBasicBlock *MBB,
1128 unsigned uid,MCContext &Ctx) const{
1129 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1130 Subtarget->isPICStyleGOT());
1131 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1132 // entries.
1133
1134 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1135 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1136 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1137}
1138
Evan Chengcc415862007-11-09 01:32:10 +00001139/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1140/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001141SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001142 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001143 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001144 // This doesn't have DebugLoc associated with it, but is not really the
1145 // same as a Register.
1146 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1147 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001148 return Table;
1149}
1150
Chris Lattner589c6f62010-01-26 06:28:43 +00001151/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1152/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1153/// MCExpr.
1154const MCExpr *X86TargetLowering::
1155getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1156 MCContext &Ctx) const {
1157 // X86-64 uses RIP relative addressing based on the jump table label.
1158 if (Subtarget->isPICStyleRIPRel())
1159 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1160
1161 // Otherwise, the reference is relative to the PIC base.
1162 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1163}
1164
Bill Wendlingb4202b82009-07-01 18:50:55 +00001165/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001166unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001167 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001168}
1169
Chris Lattner2b02a442007-02-25 08:29:00 +00001170//===----------------------------------------------------------------------===//
1171// Return Value Calling Convention Implementation
1172//===----------------------------------------------------------------------===//
1173
Chris Lattner59ed56b2007-02-28 04:55:35 +00001174#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001175
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001176bool
1177X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1178 const SmallVectorImpl<EVT> &OutTys,
1179 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1180 SelectionDAG &DAG) {
1181 SmallVector<CCValAssign, 16> RVLocs;
1182 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1183 RVLocs, *DAG.getContext());
1184 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1185}
1186
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187SDValue
1188X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001189 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 const SmallVectorImpl<ISD::OutputArg> &Outs,
1191 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattner9774c912007-02-27 05:28:59 +00001193 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001198 // If this is the first return lowered for this function, add the regs to the
1199 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001200 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001201 for (unsigned i = 0; i != RVLocs.size(); ++i)
1202 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001203 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001205
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001207
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001209 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1210 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001211 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001212
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001213 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1215 CCValAssign &VA = RVLocs[i];
1216 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattner447ff682008-03-11 03:23:40 +00001219 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1220 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001221 if (VA.getLocReg() == X86::ST0 ||
1222 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001223 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1224 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001225 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001227 RetOps.push_back(ValToCopy);
1228 // Don't emit a copytoreg.
1229 continue;
1230 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001231
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1233 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001234 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001235 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001240 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001241 }
1242
Dale Johannesendd64c412009-02-04 00:33:20 +00001243 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001244 Flag = Chain.getValue(1);
1245 }
Dan Gohman61a92132008-04-21 23:59:07 +00001246
1247 // The x86-64 ABI for returning structs by value requires that we copy
1248 // the sret argument into %rax for the return. We saved the argument into
1249 // a virtual register in the entry block, so now we copy the value out
1250 // and into %rax.
1251 if (Subtarget->is64Bit() &&
1252 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1253 MachineFunction &MF = DAG.getMachineFunction();
1254 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1255 unsigned Reg = FuncInfo->getSRetReturnReg();
1256 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001258 FuncInfo->setSRetReturnReg(Reg);
1259 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001260 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001261
Dale Johannesendd64c412009-02-04 00:33:20 +00001262 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001263 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001264
1265 // RAX now acts like a return value.
1266 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001268
Chris Lattner447ff682008-03-11 03:23:40 +00001269 RetOps[0] = Chain; // Update chain.
1270
1271 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001272 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001273 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001274
1275 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279/// LowerCallResult - Lower the result values of a call into the
1280/// appropriate copies out of appropriate physical registers.
1281///
1282SDValue
1283X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001284 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 const SmallVectorImpl<ISD::InputArg> &Ins,
1286 DebugLoc dl, SelectionDAG &DAG,
1287 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001288
Chris Lattnere32bbf62007-02-28 07:09:55 +00001289 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001290 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001291 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001293 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Chris Lattner3085e152007-02-25 08:59:22 +00001296 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001297 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001298 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001299 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Torok Edwin3f142c32009-02-01 18:15:56 +00001301 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001303 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001304 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001305 }
1306
Chris Lattner8e6da152008-03-10 21:08:41 +00001307 // If this is a call to a function that returns an fp value on the floating
1308 // point stack, but where we prefer to use the value in xmm registers, copy
1309 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001310 if ((VA.getLocReg() == X86::ST0 ||
1311 VA.getLocReg() == X86::ST1) &&
1312 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001314 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001315
Evan Cheng79fb3b42009-02-20 20:43:02 +00001316 SDValue Val;
1317 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001318 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1319 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1320 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001322 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1324 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001325 } else {
1326 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001328 Val = Chain.getValue(0);
1329 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001330 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1331 } else {
1332 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1333 CopyVT, InFlag).getValue(1);
1334 Val = Chain.getValue(0);
1335 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001336 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001337
Dan Gohman37eed792009-02-04 17:28:58 +00001338 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001339 // Round the F80 the right size, which also moves to the appropriate xmm
1340 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001341 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001342 // This truncation won't change the value.
1343 DAG.getIntPtrConstant(1));
1344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001345
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001347 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001348
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001350}
1351
1352
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001353//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001354// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001355//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001356// StdCall calling convention seems to be standard for many Windows' API
1357// routines and around. It differs from C calling convention just a little:
1358// callee should clean up the stack, not caller. Symbols should be also
1359// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001360// For info on fast calling convention see Fast Calling Convention (tail call)
1361// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001364/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1366 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001367 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001368
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001370}
1371
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001372/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001373/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374static bool
1375ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1376 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001377 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001378
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001380}
1381
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001382/// IsCalleePop - Determines whether the callee is required to pop its
1383/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001384bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001385 if (IsVarArg)
1386 return false;
1387
Dan Gohman095cc292008-09-13 01:54:27 +00001388 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001389 default:
1390 return false;
1391 case CallingConv::X86_StdCall:
1392 return !Subtarget->is64Bit();
1393 case CallingConv::X86_FastCall:
1394 return !Subtarget->is64Bit();
1395 case CallingConv::Fast:
1396 return PerformTailCallOpt;
1397 }
1398}
1399
Dan Gohman095cc292008-09-13 01:54:27 +00001400/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1401/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001402CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001403 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001404 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001405 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001406 else
1407 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001408 }
1409
Gordon Henriksen86737662008-01-05 16:56:59 +00001410 if (CC == CallingConv::X86_FastCall)
1411 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001412 else if (CC == CallingConv::Fast)
1413 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 else
1415 return CC_X86_32_C;
1416}
1417
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418/// NameDecorationForCallConv - Selects the appropriate decoration to
1419/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001420NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001421X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 return StdCall;
1426 return None;
1427}
1428
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001429
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001430/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1431/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001432/// the specific parameter attribute. The copy will be passed as a byval
1433/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001434static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001435CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001436 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1437 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001438 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001439 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001440 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001441}
1442
Evan Cheng0c439eb2010-01-27 00:07:07 +00001443/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1444/// a tailcall target by changing its ABI.
1445static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1446 return PerformTailCallOpt && CC == CallingConv::Fast;
1447}
1448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449SDValue
1450X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001451 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 const SmallVectorImpl<ISD::InputArg> &Ins,
1453 DebugLoc dl, SelectionDAG &DAG,
1454 const CCValAssign &VA,
1455 MachineFrameInfo *MFI,
1456 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001457 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001459 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001460 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001461 EVT ValVT;
1462
1463 // If value is passed by pointer we have address passed instead of the value
1464 // itself.
1465 if (VA.getLocInfo() == CCValAssign::Indirect)
1466 ValVT = VA.getLocVT();
1467 else
1468 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001469
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001470 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001471 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001472 // In case of tail call optimization mark all arguments mutable. Since they
1473 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001474 if (Flags.isByVal()) {
1475 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1476 VA.getLocMemOffset(), isImmutable, false);
1477 return DAG.getFrameIndex(FI, getPointerTy());
1478 } else {
1479 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1480 VA.getLocMemOffset(), isImmutable, false);
1481 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1482 return DAG.getLoad(ValVT, dl, Chain, FIN,
1483 PseudoSourceValue::getFixedStack(FI), 0);
1484 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001485}
1486
Dan Gohman475871a2008-07-27 21:46:04 +00001487SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001489 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001490 bool isVarArg,
1491 const SmallVectorImpl<ISD::InputArg> &Ins,
1492 DebugLoc dl,
1493 SelectionDAG &DAG,
1494 SmallVectorImpl<SDValue> &InVals) {
1495
Evan Cheng1bc78042006-04-26 01:20:17 +00001496 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001497 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001498
Gordon Henriksen86737662008-01-05 16:56:59 +00001499 const Function* Fn = MF.getFunction();
1500 if (Fn->hasExternalLinkage() &&
1501 Subtarget->isTargetCygMing() &&
1502 Fn->getName() == "main")
1503 FuncInfo->setForceFramePointer(true);
1504
1505 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001506 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001507
Evan Cheng1bc78042006-04-26 01:20:17 +00001508 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001509 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001510 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001511
Dan Gohman98ca4f22009-08-05 01:29:28 +00001512 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001513 "Var args not supported with calling convention fastcc");
1514
Chris Lattner638402b2007-02-28 07:00:42 +00001515 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001516 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001517 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1518 ArgLocs, *DAG.getContext());
1519 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001520
Chris Lattnerf39f7712007-02-28 05:46:49 +00001521 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001522 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001523 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1524 CCValAssign &VA = ArgLocs[i];
1525 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1526 // places.
1527 assert(VA.getValNo() != LastVal &&
1528 "Don't support value assigned to multiple locs yet");
1529 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001530
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001532 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001533 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001535 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001541 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001542 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001543 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001544 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1545 RC = X86::VR64RegisterClass;
1546 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001547 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001548
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001549 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001550 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001551
Chris Lattnerf39f7712007-02-28 05:46:49 +00001552 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1553 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1554 // right size.
1555 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001556 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001557 DAG.getValueType(VA.getValVT()));
1558 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001559 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001560 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001561 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001562 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001563
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001564 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001565 // Handle MMX values passed in XMM regs.
1566 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1568 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001569 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1570 } else
1571 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001572 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001573 } else {
1574 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001575 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001576 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001577
1578 // If value is passed via pointer - do a load.
1579 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001581
Dan Gohman98ca4f22009-08-05 01:29:28 +00001582 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001583 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001584
Dan Gohman61a92132008-04-21 23:59:07 +00001585 // The x86-64 ABI for returning structs by value requires that we copy
1586 // the sret argument into %rax for the return. Save the argument into
1587 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001588 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001589 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1590 unsigned Reg = FuncInfo->getSRetReturnReg();
1591 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001593 FuncInfo->setSRetReturnReg(Reg);
1594 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001595 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001597 }
1598
Chris Lattnerf39f7712007-02-28 05:46:49 +00001599 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001600 // Align stack specially for tail calls.
1601 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001602 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001603
Evan Cheng1bc78042006-04-26 01:20:17 +00001604 // If the function takes variable number of arguments, make a frame index for
1605 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001606 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001608 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 }
1610 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001611 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1612
1613 // FIXME: We should really autogenerate these arrays
1614 static const unsigned GPR64ArgRegsWin64[] = {
1615 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001616 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001617 static const unsigned XMMArgRegsWin64[] = {
1618 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1619 };
1620 static const unsigned GPR64ArgRegs64Bit[] = {
1621 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1622 };
1623 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001624 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1625 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1626 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001627 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1628
1629 if (IsWin64) {
1630 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1631 GPR64ArgRegs = GPR64ArgRegsWin64;
1632 XMMArgRegs = XMMArgRegsWin64;
1633 } else {
1634 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1635 GPR64ArgRegs = GPR64ArgRegs64Bit;
1636 XMMArgRegs = XMMArgRegs64Bit;
1637 }
1638 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1639 TotalNumIntRegs);
1640 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1641 TotalNumXMMRegs);
1642
Devang Patel578efa92009-06-05 21:57:13 +00001643 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001644 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001645 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001646 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001647 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001648 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001649 // Kernel mode asks for SSE to be disabled, so don't push them
1650 // on the stack.
1651 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001652
Gordon Henriksen86737662008-01-05 16:56:59 +00001653 // For X86-64, if there are vararg parameters that are passed via
1654 // registers, then we must store them to their spots on the stack so they
1655 // may be loaded by deferencing the result of va_next.
1656 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001657 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1658 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001659 TotalNumXMMRegs * 16, 16,
1660 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001661
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001663 SmallVector<SDValue, 8> MemOps;
1664 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001665 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001666 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001667 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1668 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001669 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1670 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001672 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001673 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001674 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001675 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001676 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001677 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001678 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001679
Dan Gohmanface41a2009-08-16 21:24:25 +00001680 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1681 // Now store the XMM (fp + vector) parameter registers.
1682 SmallVector<SDValue, 11> SaveXMMOps;
1683 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001684
Dan Gohmanface41a2009-08-16 21:24:25 +00001685 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1686 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1687 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001688
Dan Gohmanface41a2009-08-16 21:24:25 +00001689 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1690 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001691
Dan Gohmanface41a2009-08-16 21:24:25 +00001692 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1693 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1694 X86::VR128RegisterClass);
1695 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1696 SaveXMMOps.push_back(Val);
1697 }
1698 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1699 MVT::Other,
1700 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001701 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001702
1703 if (!MemOps.empty())
1704 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1705 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001707 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001708
Gordon Henriksen86737662008-01-05 16:56:59 +00001709 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001711 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001712 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001713 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001714 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001715 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001716 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001717 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001718
Gordon Henriksen86737662008-01-05 16:56:59 +00001719 if (!Is64Bit) {
1720 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001721 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001722 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1723 }
Evan Cheng25caf632006-05-23 21:06:34 +00001724
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001725 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001726
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001728}
1729
Dan Gohman475871a2008-07-27 21:46:04 +00001730SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1732 SDValue StackPtr, SDValue Arg,
1733 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001734 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001735 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001736 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001737 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001738 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001739 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001740 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001741 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001742 }
Dale Johannesenace16102009-02-03 19:33:06 +00001743 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001744 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001745}
1746
Bill Wendling64e87322009-01-16 19:25:27 +00001747/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001748/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001749SDValue
1750X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001751 SDValue &OutRetAddr, SDValue Chain,
1752 bool IsTailCall, bool Is64Bit,
1753 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001754 if (!IsTailCall || FPDiff==0) return Chain;
1755
1756 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001757 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001758 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001759
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001760 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001761 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001762 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001763}
1764
1765/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1766/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001767static SDValue
1768EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001770 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001771 // Store the return address to the appropriate stack slot.
1772 if (!FPDiff) return Chain;
1773 // Calculate the new stack slot for the return address.
1774 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001775 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001776 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001777 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001779 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001780 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001781 return Chain;
1782}
1783
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001785X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001786 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001787 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788 const SmallVectorImpl<ISD::OutputArg> &Outs,
1789 const SmallVectorImpl<ISD::InputArg> &Ins,
1790 DebugLoc dl, SelectionDAG &DAG,
1791 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001792 MachineFunction &MF = DAG.getMachineFunction();
1793 bool Is64Bit = Subtarget->is64Bit();
1794 bool IsStructRet = CallIsStructReturn(Outs);
1795
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796 if (isTailCall)
1797 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001798 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1799 Outs, Ins, DAG);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001800
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001802 "Var args not supported with calling convention fastcc");
1803
Chris Lattner638402b2007-02-28 07:00:42 +00001804 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001805 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1807 ArgLocs, *DAG.getContext());
1808 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001809
Chris Lattner423c5f42007-02-28 05:31:48 +00001810 // Get a count of how many bytes are to be pushed on the stack.
1811 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001812 if (FuncIsMadeTailCallSafe(CallConv))
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001813 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Evan Chengb2c92902010-02-02 02:22:50 +00001814 else if (isTailCall && !PerformTailCallOpt)
1815 // This is a sibcall. The memory operands are available in caller's
1816 // own caller's stack.
1817 NumBytes = 0;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001818
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 if (isTailCall) {
Evan Chengb1712452010-01-27 06:25:16 +00001821 ++NumTailCalls;
1822
Gordon Henriksen86737662008-01-05 16:56:59 +00001823 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001824 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001825 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1826 FPDiff = NumBytesCallerPushed - NumBytes;
1827
1828 // Set the delta of movement of the returnaddr stackslot.
1829 // But only set if delta is greater than previous delta.
1830 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1831 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1832 }
1833
Chris Lattnere563bbc2008-10-11 22:08:30 +00001834 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001835
Dan Gohman475871a2008-07-27 21:46:04 +00001836 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001837 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001838 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001839 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001840
Dan Gohman475871a2008-07-27 21:46:04 +00001841 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1842 SmallVector<SDValue, 8> MemOpChains;
1843 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001844
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001845 // Walk the register/memloc assignments, inserting copies/loads. In the case
1846 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001847 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1848 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001849 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001850 SDValue Arg = Outs[i].Val;
1851 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001852 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001853
Chris Lattner423c5f42007-02-28 05:31:48 +00001854 // Promote the value if needed.
1855 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001856 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001857 case CCValAssign::Full: break;
1858 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001859 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001860 break;
1861 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001862 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001863 break;
1864 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001865 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1866 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1868 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1869 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001870 } else
1871 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1872 break;
1873 case CCValAssign::BCvt:
1874 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001875 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001876 case CCValAssign::Indirect: {
1877 // Store the argument.
1878 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001879 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001880 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001881 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001882 Arg = SpillSlot;
1883 break;
1884 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001885 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Chris Lattner423c5f42007-02-28 05:31:48 +00001887 if (VA.isRegLoc()) {
1888 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1889 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001890 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001891 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001892 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001893 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001894
Dan Gohman98ca4f22009-08-05 01:29:28 +00001895 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1896 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001897 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001898 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001899 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001900
Evan Cheng32fe1032006-05-25 00:59:30 +00001901 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001902 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001903 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001904
Evan Cheng347d5f72006-04-28 21:29:37 +00001905 // Build a sequence of copy-to-reg nodes chained together with token chain
1906 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001907 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001908 // Tail call byval lowering might overwrite argument registers so in case of
1909 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001910 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001911 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001912 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001913 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001914 InFlag = Chain.getValue(1);
1915 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001916
Eric Christopherfd179292009-08-27 18:07:15 +00001917
Chris Lattner88e1fd52009-07-09 04:24:46 +00001918 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001919 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1920 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001921 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001922 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1923 DAG.getNode(X86ISD::GlobalBaseReg,
1924 DebugLoc::getUnknownLoc(),
1925 getPointerTy()),
1926 InFlag);
1927 InFlag = Chain.getValue(1);
1928 } else {
1929 // If we are tail calling and generating PIC/GOT style code load the
1930 // address of the callee into ECX. The value in ecx is used as target of
1931 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1932 // for tail calls on PIC/GOT architectures. Normally we would just put the
1933 // address of GOT into ebx and then call target@PLT. But for tail calls
1934 // ebx would be restored (since ebx is callee saved) before jumping to the
1935 // target@PLT.
1936
1937 // Note: The actual moving to ECX is done further down.
1938 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1939 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1940 !G->getGlobal()->hasProtectedVisibility())
1941 Callee = LowerGlobalAddress(Callee, DAG);
1942 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001943 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001944 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001945 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001946
Gordon Henriksen86737662008-01-05 16:56:59 +00001947 if (Is64Bit && isVarArg) {
1948 // From AMD64 ABI document:
1949 // For calls that may call functions that use varargs or stdargs
1950 // (prototype-less calls or calls to functions containing ellipsis (...) in
1951 // the declaration) %al is used as hidden argument to specify the number
1952 // of SSE registers used. The contents of %al do not need to match exactly
1953 // the number of registers, but must be an ubound on the number of SSE
1954 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955
1956 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001957 // Count the number of XMM registers allocated.
1958 static const unsigned XMMArgRegs[] = {
1959 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1960 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1961 };
1962 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001963 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001964 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001965
Dale Johannesendd64c412009-02-04 00:33:20 +00001966 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001968 InFlag = Chain.getValue(1);
1969 }
1970
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001971
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001972 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001973 if (isTailCall) {
1974 // Force all the incoming stack arguments to be loaded from the stack
1975 // before any new outgoing arguments are stored to the stack, because the
1976 // outgoing stack slots may alias the incoming argument stack slots, and
1977 // the alias isn't otherwise explicit. This is slightly more conservative
1978 // than necessary, because it means that each store effectively depends
1979 // on every argument instead of just those arguments it would clobber.
1980 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1981
Dan Gohman475871a2008-07-27 21:46:04 +00001982 SmallVector<SDValue, 8> MemOpChains2;
1983 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001984 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001985 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001986 InFlag = SDValue();
Evan Chengb2c92902010-02-02 02:22:50 +00001987 if (PerformTailCallOpt) {
1988 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1989 CCValAssign &VA = ArgLocs[i];
1990 if (VA.isRegLoc())
1991 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001992 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001993 SDValue Arg = Outs[i].Val;
1994 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001995 // Create frame index.
1996 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001997 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001998 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001999 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002000
Duncan Sands276dcbd2008-03-21 09:14:45 +00002001 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002002 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002004 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002005 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002006 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002007 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002008
Dan Gohman98ca4f22009-08-05 01:29:28 +00002009 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2010 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002011 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002013 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002014 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002015 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002016 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002017 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002018 }
2019 }
2020
2021 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002023 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002024
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002025 // Copy arguments to their registers.
2026 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002027 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002028 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002029 InFlag = Chain.getValue(1);
2030 }
Dan Gohman475871a2008-07-27 21:46:04 +00002031 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002032
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002034 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002035 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002036 }
2037
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002038 bool WasGlobalOrExternal = false;
2039 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2040 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2041 // In the 64-bit large code model, we have to make all calls
2042 // through a register, since the call instruction's 32-bit
2043 // pc-relative offset may not be large enough to hold the whole
2044 // address.
2045 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2046 WasGlobalOrExternal = true;
2047 // If the callee is a GlobalAddress node (quite common, every direct call
2048 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2049 // it.
2050
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002051 // We should use extra load for direct calls to dllimported functions in
2052 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002053 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002054 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002055 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002056
Chris Lattner48a7d022009-07-09 05:02:21 +00002057 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2058 // external symbols most go through the PLT in PIC mode. If the symbol
2059 // has hidden or protected visibility, or if it is static or local, then
2060 // we don't need to use the PLT - we can directly call it.
2061 if (Subtarget->isTargetELF() &&
2062 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002063 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002064 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002065 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002066 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2067 Subtarget->getDarwinVers() < 9) {
2068 // PC-relative references to external symbols should go through $stub,
2069 // unless we're building with the leopard linker or later, which
2070 // automatically synthesizes these stubs.
2071 OpFlags = X86II::MO_DARWIN_STUB;
2072 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002073
Chris Lattner74e726e2009-07-09 05:27:35 +00002074 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002075 G->getOffset(), OpFlags);
2076 }
Bill Wendling056292f2008-09-16 21:48:12 +00002077 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002078 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002079 unsigned char OpFlags = 0;
2080
2081 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2082 // symbols should go through the PLT.
2083 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002084 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002085 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002086 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002087 Subtarget->getDarwinVers() < 9) {
2088 // PC-relative references to external symbols should go through $stub,
2089 // unless we're building with the leopard linker or later, which
2090 // automatically synthesizes these stubs.
2091 OpFlags = X86II::MO_DARWIN_STUB;
2092 }
Eric Christopherfd179292009-08-27 18:07:15 +00002093
Chris Lattner48a7d022009-07-09 05:02:21 +00002094 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2095 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002096 }
2097
2098 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002099 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002100
Dale Johannesendd64c412009-02-04 00:33:20 +00002101 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002102 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002103 Callee,InFlag);
2104 Callee = DAG.getRegister(Opc, getPointerTy());
2105 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002106 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002108
Chris Lattnerd96d0722007-02-25 06:40:16 +00002109 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002112
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002114 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2115 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002116 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002117 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002118
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002119 Ops.push_back(Chain);
2120 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002121
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002124
Gordon Henriksen86737662008-01-05 16:56:59 +00002125 // Add argument registers to the end of the list so that they are known live
2126 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002127 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2128 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2129 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002130
Evan Cheng586ccac2008-03-18 23:36:35 +00002131 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002133 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2134
2135 // Add an implicit use of AL for x86 vararg functions.
2136 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002138
Gabor Greifba36cb52008-08-28 21:40:38 +00002139 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002140 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002141
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 if (isTailCall) {
2143 // If this is the first return lowered for this function, add the regs
2144 // to the liveout set for the function.
2145 if (MF.getRegInfo().liveout_empty()) {
2146 SmallVector<CCValAssign, 16> RVLocs;
2147 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2148 *DAG.getContext());
2149 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2150 for (unsigned i = 0; i != RVLocs.size(); ++i)
2151 if (RVLocs[i].isRegLoc())
2152 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002154
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 assert(((Callee.getOpcode() == ISD::Register &&
2156 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002157 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002158 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2159 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002160 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161
2162 return DAG.getNode(X86ISD::TC_RETURN, dl,
2163 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002164 }
2165
Dale Johannesenace16102009-02-03 19:33:06 +00002166 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002167 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002168
Chris Lattner2d297092006-05-23 18:50:38 +00002169 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002171 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002174 // If this is is a call to a struct-return function, the callee
2175 // pops the hidden struct pointer, so we have to push it back.
2176 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002177 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002178 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002179 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002180
Gordon Henriksenae636f82008-01-03 16:47:34 +00002181 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002182 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002183 DAG.getIntPtrConstant(NumBytes, true),
2184 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2185 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002186 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002187 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002188
Chris Lattner3085e152007-02-25 08:59:22 +00002189 // Handle result values, copying them out of physregs into vregs that we
2190 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2192 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002193}
2194
Evan Cheng25ab6902006-09-08 06:48:29 +00002195
2196//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002197// Fast Calling Convention (tail call) implementation
2198//===----------------------------------------------------------------------===//
2199
2200// Like std call, callee cleans arguments, convention except that ECX is
2201// reserved for storing the tail called function address. Only 2 registers are
2202// free for argument passing (inreg). Tail call optimization is performed
2203// provided:
2204// * tailcallopt is enabled
2205// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002206// On X86_64 architecture with GOT-style position independent code only local
2207// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002208// To keep the stack aligned according to platform abi the function
2209// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2210// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211// If a tail called function callee has more arguments than the caller the
2212// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002213// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002214// original REtADDR, but before the saved framepointer or the spilled registers
2215// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2216// stack layout:
2217// arg1
2218// arg2
2219// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002220// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002221// move area ]
2222// (possible EBP)
2223// ESI
2224// EDI
2225// local1 ..
2226
2227/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2228/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002229unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002230 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002231 MachineFunction &MF = DAG.getMachineFunction();
2232 const TargetMachine &TM = MF.getTarget();
2233 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2234 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002235 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002237 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002238 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2239 // Number smaller than 12 so just add the difference.
2240 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2241 } else {
2242 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002243 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002244 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002245 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002246 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002247}
2248
Dan Gohman98ca4f22009-08-05 01:29:28 +00002249/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2250/// for tail call optimization. Targets which want to do tail call
2251/// optimization should implement this function.
2252bool
2253X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002254 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002255 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002256 const SmallVectorImpl<ISD::OutputArg> &Outs,
2257 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002258 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002259 if (CalleeCC != CallingConv::Fast &&
2260 CalleeCC != CallingConv::C)
2261 return false;
2262
Evan Cheng7096ae42010-01-29 06:45:59 +00002263 // If -tailcallopt is specified, make fastcc functions tail-callable.
2264 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng843bd692010-01-31 06:44:49 +00002265 if (PerformTailCallOpt) {
2266 if (CalleeCC == CallingConv::Fast &&
2267 CallerF->getCallingConv() == CalleeCC)
2268 return true;
2269 return false;
2270 }
2271
Evan Chengb2c92902010-02-02 02:22:50 +00002272 // Look for obvious safe cases to perform tail call optimization that does not
2273 // requite ABI changes. This is what gcc calls sibcall.
2274
Evan Cheng843bd692010-01-31 06:44:49 +00002275 // Do not tail call optimize vararg calls for now.
2276 if (isVarArg)
2277 return false;
2278
Evan Chenga6bff982010-01-30 01:22:00 +00002279 // If the callee takes no arguments then go on to check the results of the
2280 // call.
2281 if (!Outs.empty()) {
2282 // Check if stack adjustment is needed. For now, do not do this if any
2283 // argument is passed on the stack.
2284 SmallVector<CCValAssign, 16> ArgLocs;
2285 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2286 ArgLocs, *DAG.getContext());
2287 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002288 if (CCInfo.getNextStackOffset()) {
2289 MachineFunction &MF = DAG.getMachineFunction();
2290 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2291 return false;
2292 if (Subtarget->isTargetWin64())
2293 // Win64 ABI has additional complications.
2294 return false;
2295
2296 // Check if the arguments are already laid out in the right way as
2297 // the caller's fixed stack objects.
2298 MachineFrameInfo *MFI = MF.getFrameInfo();
2299 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2300 CCValAssign &VA = ArgLocs[i];
2301 EVT RegVT = VA.getLocVT();
2302 SDValue Arg = Outs[i].Val;
2303 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2304 if (Flags.isByVal())
2305 return false; // TODO
2306 if (VA.getLocInfo() == CCValAssign::Indirect)
2307 return false;
2308 if (!VA.isRegLoc()) {
2309 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2310 if (!Ld)
2311 return false;
2312 SDValue Ptr = Ld->getBasePtr();
2313 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2314 if (!FINode)
2315 return false;
2316 int FI = FINode->getIndex();
2317 if (!MFI->isFixedObjectIndex(FI))
2318 return false;
2319 if (VA.getLocMemOffset() != MFI->getObjectOffset(FI))
2320 return false;
2321 }
2322 }
2323 }
Evan Chenga6bff982010-01-30 01:22:00 +00002324 }
Evan Chengb1712452010-01-27 06:25:16 +00002325
Evan Cheng86809cc2010-02-03 03:28:02 +00002326 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002327}
2328
Dan Gohman3df24e62008-09-03 23:12:08 +00002329FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002330X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2331 DwarfWriter *dw,
2332 DenseMap<const Value *, unsigned> &vm,
2333 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2334 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002335#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002336 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002337#endif
2338 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002339 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002340#ifndef NDEBUG
2341 , cil
2342#endif
2343 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002344}
2345
2346
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002347//===----------------------------------------------------------------------===//
2348// Other Lowering Hooks
2349//===----------------------------------------------------------------------===//
2350
2351
Dan Gohman475871a2008-07-27 21:46:04 +00002352SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002353 MachineFunction &MF = DAG.getMachineFunction();
2354 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2355 int ReturnAddrIndex = FuncInfo->getRAIndex();
2356
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002357 if (ReturnAddrIndex == 0) {
2358 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002359 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002360 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2361 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002362 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002363 }
2364
Evan Cheng25ab6902006-09-08 06:48:29 +00002365 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002366}
2367
2368
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002369bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2370 bool hasSymbolicDisplacement) {
2371 // Offset should fit into 32 bit immediate field.
2372 if (!isInt32(Offset))
2373 return false;
2374
2375 // If we don't have a symbolic displacement - we don't have any extra
2376 // restrictions.
2377 if (!hasSymbolicDisplacement)
2378 return true;
2379
2380 // FIXME: Some tweaks might be needed for medium code model.
2381 if (M != CodeModel::Small && M != CodeModel::Kernel)
2382 return false;
2383
2384 // For small code model we assume that latest object is 16MB before end of 31
2385 // bits boundary. We may also accept pretty large negative constants knowing
2386 // that all objects are in the positive half of address space.
2387 if (M == CodeModel::Small && Offset < 16*1024*1024)
2388 return true;
2389
2390 // For kernel code model we know that all object resist in the negative half
2391 // of 32bits address space. We may not accept negative offsets, since they may
2392 // be just off and we may accept pretty large positive ones.
2393 if (M == CodeModel::Kernel && Offset > 0)
2394 return true;
2395
2396 return false;
2397}
2398
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002399/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2400/// specific condition code, returning the condition code and the LHS/RHS of the
2401/// comparison to make.
2402static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2403 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002404 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002405 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2406 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2407 // X > -1 -> X == 0, jump !sign.
2408 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002409 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002410 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2411 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002412 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002413 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002414 // X < 1 -> X <= 0
2415 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002416 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002417 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002418 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002419
Evan Chengd9558e02006-01-06 00:43:03 +00002420 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002421 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002422 case ISD::SETEQ: return X86::COND_E;
2423 case ISD::SETGT: return X86::COND_G;
2424 case ISD::SETGE: return X86::COND_GE;
2425 case ISD::SETLT: return X86::COND_L;
2426 case ISD::SETLE: return X86::COND_LE;
2427 case ISD::SETNE: return X86::COND_NE;
2428 case ISD::SETULT: return X86::COND_B;
2429 case ISD::SETUGT: return X86::COND_A;
2430 case ISD::SETULE: return X86::COND_BE;
2431 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002432 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002433 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002434
Chris Lattner4c78e022008-12-23 23:42:27 +00002435 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002436
Chris Lattner4c78e022008-12-23 23:42:27 +00002437 // If LHS is a foldable load, but RHS is not, flip the condition.
2438 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2439 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2440 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2441 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002442 }
2443
Chris Lattner4c78e022008-12-23 23:42:27 +00002444 switch (SetCCOpcode) {
2445 default: break;
2446 case ISD::SETOLT:
2447 case ISD::SETOLE:
2448 case ISD::SETUGT:
2449 case ISD::SETUGE:
2450 std::swap(LHS, RHS);
2451 break;
2452 }
2453
2454 // On a floating point condition, the flags are set as follows:
2455 // ZF PF CF op
2456 // 0 | 0 | 0 | X > Y
2457 // 0 | 0 | 1 | X < Y
2458 // 1 | 0 | 0 | X == Y
2459 // 1 | 1 | 1 | unordered
2460 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002461 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002462 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002463 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002464 case ISD::SETOLT: // flipped
2465 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002466 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002467 case ISD::SETOLE: // flipped
2468 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002469 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002470 case ISD::SETUGT: // flipped
2471 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002472 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002473 case ISD::SETUGE: // flipped
2474 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002475 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002476 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002477 case ISD::SETNE: return X86::COND_NE;
2478 case ISD::SETUO: return X86::COND_P;
2479 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002480 case ISD::SETOEQ:
2481 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002482 }
Evan Chengd9558e02006-01-06 00:43:03 +00002483}
2484
Evan Cheng4a460802006-01-11 00:33:36 +00002485/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2486/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002487/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002488static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002489 switch (X86CC) {
2490 default:
2491 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002492 case X86::COND_B:
2493 case X86::COND_BE:
2494 case X86::COND_E:
2495 case X86::COND_P:
2496 case X86::COND_A:
2497 case X86::COND_AE:
2498 case X86::COND_NE:
2499 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002500 return true;
2501 }
2502}
2503
Evan Chengeb2f9692009-10-27 19:56:55 +00002504/// isFPImmLegal - Returns true if the target can instruction select the
2505/// specified FP immediate natively. If false, the legalizer will
2506/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002507bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002508 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2509 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2510 return true;
2511 }
2512 return false;
2513}
2514
Nate Begeman9008ca62009-04-27 18:41:29 +00002515/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2516/// the specified range (L, H].
2517static bool isUndefOrInRange(int Val, int Low, int Hi) {
2518 return (Val < 0) || (Val >= Low && Val < Hi);
2519}
2520
2521/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2522/// specified value.
2523static bool isUndefOrEqual(int Val, int CmpVal) {
2524 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002525 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002526 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002527}
2528
Nate Begeman9008ca62009-04-27 18:41:29 +00002529/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2530/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2531/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002532static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002533 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002534 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002535 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002536 return (Mask[0] < 2 && Mask[1] < 2);
2537 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002538}
2539
Nate Begeman9008ca62009-04-27 18:41:29 +00002540bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002541 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002542 N->getMask(M);
2543 return ::isPSHUFDMask(M, N->getValueType(0));
2544}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002545
Nate Begeman9008ca62009-04-27 18:41:29 +00002546/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2547/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002548static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002549 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002550 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002551
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 // Lower quadword copied in order or undef.
2553 for (int i = 0; i != 4; ++i)
2554 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002555 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002556
Evan Cheng506d3df2006-03-29 23:07:14 +00002557 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002558 for (int i = 4; i != 8; ++i)
2559 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002560 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002561
Evan Cheng506d3df2006-03-29 23:07:14 +00002562 return true;
2563}
2564
Nate Begeman9008ca62009-04-27 18:41:29 +00002565bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002566 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002567 N->getMask(M);
2568 return ::isPSHUFHWMask(M, N->getValueType(0));
2569}
Evan Cheng506d3df2006-03-29 23:07:14 +00002570
Nate Begeman9008ca62009-04-27 18:41:29 +00002571/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2572/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002573static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002574 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002575 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002576
Rafael Espindola15684b22009-04-24 12:40:33 +00002577 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002578 for (int i = 4; i != 8; ++i)
2579 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002580 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002581
Rafael Espindola15684b22009-04-24 12:40:33 +00002582 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002583 for (int i = 0; i != 4; ++i)
2584 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002585 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002586
Rafael Espindola15684b22009-04-24 12:40:33 +00002587 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002588}
2589
Nate Begeman9008ca62009-04-27 18:41:29 +00002590bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002591 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002592 N->getMask(M);
2593 return ::isPSHUFLWMask(M, N->getValueType(0));
2594}
2595
Nate Begemana09008b2009-10-19 02:17:23 +00002596/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2597/// is suitable for input to PALIGNR.
2598static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2599 bool hasSSSE3) {
2600 int i, e = VT.getVectorNumElements();
2601
2602 // Do not handle v2i64 / v2f64 shuffles with palignr.
2603 if (e < 4 || !hasSSSE3)
2604 return false;
2605
2606 for (i = 0; i != e; ++i)
2607 if (Mask[i] >= 0)
2608 break;
2609
2610 // All undef, not a palignr.
2611 if (i == e)
2612 return false;
2613
2614 // Determine if it's ok to perform a palignr with only the LHS, since we
2615 // don't have access to the actual shuffle elements to see if RHS is undef.
2616 bool Unary = Mask[i] < (int)e;
2617 bool NeedsUnary = false;
2618
2619 int s = Mask[i] - i;
2620
2621 // Check the rest of the elements to see if they are consecutive.
2622 for (++i; i != e; ++i) {
2623 int m = Mask[i];
2624 if (m < 0)
2625 continue;
2626
2627 Unary = Unary && (m < (int)e);
2628 NeedsUnary = NeedsUnary || (m < s);
2629
2630 if (NeedsUnary && !Unary)
2631 return false;
2632 if (Unary && m != ((s+i) & (e-1)))
2633 return false;
2634 if (!Unary && m != (s+i))
2635 return false;
2636 }
2637 return true;
2638}
2639
2640bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2641 SmallVector<int, 8> M;
2642 N->getMask(M);
2643 return ::isPALIGNRMask(M, N->getValueType(0), true);
2644}
2645
Evan Cheng14aed5e2006-03-24 01:18:28 +00002646/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2647/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002648static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002649 int NumElems = VT.getVectorNumElements();
2650 if (NumElems != 2 && NumElems != 4)
2651 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002652
Nate Begeman9008ca62009-04-27 18:41:29 +00002653 int Half = NumElems / 2;
2654 for (int i = 0; i < Half; ++i)
2655 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002656 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002657 for (int i = Half; i < NumElems; ++i)
2658 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002659 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002660
Evan Cheng14aed5e2006-03-24 01:18:28 +00002661 return true;
2662}
2663
Nate Begeman9008ca62009-04-27 18:41:29 +00002664bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2665 SmallVector<int, 8> M;
2666 N->getMask(M);
2667 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002668}
2669
Evan Cheng213d2cf2007-05-17 18:45:50 +00002670/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002671/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2672/// half elements to come from vector 1 (which would equal the dest.) and
2673/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002674static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002676
2677 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002679
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 int Half = NumElems / 2;
2681 for (int i = 0; i < Half; ++i)
2682 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002683 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002684 for (int i = Half; i < NumElems; ++i)
2685 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002686 return false;
2687 return true;
2688}
2689
Nate Begeman9008ca62009-04-27 18:41:29 +00002690static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2691 SmallVector<int, 8> M;
2692 N->getMask(M);
2693 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002694}
2695
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002696/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2697/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002698bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2699 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002700 return false;
2701
Evan Cheng2064a2b2006-03-28 06:50:32 +00002702 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2704 isUndefOrEqual(N->getMaskElt(1), 7) &&
2705 isUndefOrEqual(N->getMaskElt(2), 2) &&
2706 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002707}
2708
Nate Begeman0b10b912009-11-07 23:17:15 +00002709/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2710/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2711/// <2, 3, 2, 3>
2712bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2713 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2714
2715 if (NumElems != 4)
2716 return false;
2717
2718 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2719 isUndefOrEqual(N->getMaskElt(1), 3) &&
2720 isUndefOrEqual(N->getMaskElt(2), 2) &&
2721 isUndefOrEqual(N->getMaskElt(3), 3);
2722}
2723
Evan Cheng5ced1d82006-04-06 23:23:56 +00002724/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2725/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002726bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2727 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002728
Evan Cheng5ced1d82006-04-06 23:23:56 +00002729 if (NumElems != 2 && NumElems != 4)
2730 return false;
2731
Evan Chengc5cdff22006-04-07 21:53:05 +00002732 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002733 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002734 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002735
Evan Chengc5cdff22006-04-07 21:53:05 +00002736 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002738 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002739
2740 return true;
2741}
2742
Nate Begeman0b10b912009-11-07 23:17:15 +00002743/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2744/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2745bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002747
Evan Cheng5ced1d82006-04-06 23:23:56 +00002748 if (NumElems != 2 && NumElems != 4)
2749 return false;
2750
Evan Chengc5cdff22006-04-07 21:53:05 +00002751 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002752 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002753 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002754
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 for (unsigned i = 0; i < NumElems/2; ++i)
2756 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002757 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002758
2759 return true;
2760}
2761
Evan Cheng0038e592006-03-28 00:39:58 +00002762/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2763/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002764static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002765 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002766 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002767 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002768 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002769
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2771 int BitI = Mask[i];
2772 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002773 if (!isUndefOrEqual(BitI, j))
2774 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002775 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002776 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002777 return false;
2778 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002779 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002780 return false;
2781 }
Evan Cheng0038e592006-03-28 00:39:58 +00002782 }
Evan Cheng0038e592006-03-28 00:39:58 +00002783 return true;
2784}
2785
Nate Begeman9008ca62009-04-27 18:41:29 +00002786bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2787 SmallVector<int, 8> M;
2788 N->getMask(M);
2789 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002790}
2791
Evan Cheng4fcb9222006-03-28 02:43:26 +00002792/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2793/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002794static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002795 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002797 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002798 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002799
Nate Begeman9008ca62009-04-27 18:41:29 +00002800 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2801 int BitI = Mask[i];
2802 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002803 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002804 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002805 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002806 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002807 return false;
2808 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002809 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002810 return false;
2811 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002812 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002813 return true;
2814}
2815
Nate Begeman9008ca62009-04-27 18:41:29 +00002816bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2817 SmallVector<int, 8> M;
2818 N->getMask(M);
2819 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002820}
2821
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002822/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2823/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2824/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002825static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002827 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002828 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002829
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2831 int BitI = Mask[i];
2832 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002833 if (!isUndefOrEqual(BitI, j))
2834 return false;
2835 if (!isUndefOrEqual(BitI1, j))
2836 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002837 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002838 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002839}
2840
Nate Begeman9008ca62009-04-27 18:41:29 +00002841bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2842 SmallVector<int, 8> M;
2843 N->getMask(M);
2844 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2845}
2846
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002847/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2848/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2849/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002850static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002852 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2853 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002854
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2856 int BitI = Mask[i];
2857 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002858 if (!isUndefOrEqual(BitI, j))
2859 return false;
2860 if (!isUndefOrEqual(BitI1, j))
2861 return false;
2862 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002863 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002864}
2865
Nate Begeman9008ca62009-04-27 18:41:29 +00002866bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2867 SmallVector<int, 8> M;
2868 N->getMask(M);
2869 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2870}
2871
Evan Cheng017dcc62006-04-21 01:05:10 +00002872/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2873/// specifies a shuffle of elements that is suitable for input to MOVSS,
2874/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002875static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002876 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002877 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002878
2879 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002880
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002882 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002883
Nate Begeman9008ca62009-04-27 18:41:29 +00002884 for (int i = 1; i < NumElts; ++i)
2885 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002886 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002887
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002888 return true;
2889}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002890
Nate Begeman9008ca62009-04-27 18:41:29 +00002891bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2892 SmallVector<int, 8> M;
2893 N->getMask(M);
2894 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002895}
2896
Evan Cheng017dcc62006-04-21 01:05:10 +00002897/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2898/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002899/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002900static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002901 bool V2IsSplat = false, bool V2IsUndef = false) {
2902 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002903 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002904 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002905
Nate Begeman9008ca62009-04-27 18:41:29 +00002906 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002907 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002908
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 for (int i = 1; i < NumOps; ++i)
2910 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2911 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2912 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002913 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002914
Evan Cheng39623da2006-04-20 08:58:49 +00002915 return true;
2916}
2917
Nate Begeman9008ca62009-04-27 18:41:29 +00002918static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002919 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 SmallVector<int, 8> M;
2921 N->getMask(M);
2922 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002923}
2924
Evan Chengd9539472006-04-14 21:59:03 +00002925/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2926/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002927bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2928 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002929 return false;
2930
2931 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002932 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002933 int Elt = N->getMaskElt(i);
2934 if (Elt >= 0 && Elt != 1)
2935 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002936 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002937
2938 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002939 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 int Elt = N->getMaskElt(i);
2941 if (Elt >= 0 && Elt != 3)
2942 return false;
2943 if (Elt == 3)
2944 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002945 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002946 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002948 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002949}
2950
2951/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2952/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002953bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2954 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002955 return false;
2956
2957 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 for (unsigned i = 0; i < 2; ++i)
2959 if (N->getMaskElt(i) > 0)
2960 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002961
2962 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002963 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 int Elt = N->getMaskElt(i);
2965 if (Elt >= 0 && Elt != 2)
2966 return false;
2967 if (Elt == 2)
2968 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002969 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002971 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002972}
2973
Evan Cheng0b457f02008-09-25 20:50:48 +00002974/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2975/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002976bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2977 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002978
Nate Begeman9008ca62009-04-27 18:41:29 +00002979 for (int i = 0; i < e; ++i)
2980 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002981 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 for (int i = 0; i < e; ++i)
2983 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002984 return false;
2985 return true;
2986}
2987
Evan Cheng63d33002006-03-22 08:01:21 +00002988/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002989/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002990unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002991 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2992 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2993
Evan Chengb9df0ca2006-03-22 02:53:00 +00002994 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2995 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 for (int i = 0; i < NumOperands; ++i) {
2997 int Val = SVOp->getMaskElt(NumOperands-i-1);
2998 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002999 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003000 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003001 if (i != NumOperands - 1)
3002 Mask <<= Shift;
3003 }
Evan Cheng63d33002006-03-22 08:01:21 +00003004 return Mask;
3005}
3006
Evan Cheng506d3df2006-03-29 23:07:14 +00003007/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003008/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003009unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003010 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003011 unsigned Mask = 0;
3012 // 8 nodes, but we only care about the last 4.
3013 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003014 int Val = SVOp->getMaskElt(i);
3015 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003016 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003017 if (i != 4)
3018 Mask <<= 2;
3019 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003020 return Mask;
3021}
3022
3023/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003024/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003025unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003026 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003027 unsigned Mask = 0;
3028 // 8 nodes, but we only care about the first 4.
3029 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003030 int Val = SVOp->getMaskElt(i);
3031 if (Val >= 0)
3032 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003033 if (i != 0)
3034 Mask <<= 2;
3035 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003036 return Mask;
3037}
3038
Nate Begemana09008b2009-10-19 02:17:23 +00003039/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3040/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3041unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3042 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3043 EVT VVT = N->getValueType(0);
3044 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3045 int Val = 0;
3046
3047 unsigned i, e;
3048 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3049 Val = SVOp->getMaskElt(i);
3050 if (Val >= 0)
3051 break;
3052 }
3053 return (Val - i) * EltSize;
3054}
3055
Evan Cheng37b73872009-07-30 08:33:02 +00003056/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3057/// constant +0.0.
3058bool X86::isZeroNode(SDValue Elt) {
3059 return ((isa<ConstantSDNode>(Elt) &&
3060 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3061 (isa<ConstantFPSDNode>(Elt) &&
3062 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3063}
3064
Nate Begeman9008ca62009-04-27 18:41:29 +00003065/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3066/// their permute mask.
3067static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3068 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003069 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003070 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003071 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003072
Nate Begeman5a5ca152009-04-29 05:20:52 +00003073 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003074 int idx = SVOp->getMaskElt(i);
3075 if (idx < 0)
3076 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003077 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003079 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003081 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3083 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003084}
3085
Evan Cheng779ccea2007-12-07 21:30:01 +00003086/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3087/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003088static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003089 unsigned NumElems = VT.getVectorNumElements();
3090 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 int idx = Mask[i];
3092 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003093 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003094 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003095 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003096 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003098 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003099}
3100
Evan Cheng533a0aa2006-04-19 20:35:22 +00003101/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3102/// match movhlps. The lower half elements should come from upper half of
3103/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003104/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003105static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3106 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003107 return false;
3108 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003110 return false;
3111 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003113 return false;
3114 return true;
3115}
3116
Evan Cheng5ced1d82006-04-06 23:23:56 +00003117/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003118/// is promoted to a vector. It also returns the LoadSDNode by reference if
3119/// required.
3120static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003121 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3122 return false;
3123 N = N->getOperand(0).getNode();
3124 if (!ISD::isNON_EXTLoad(N))
3125 return false;
3126 if (LD)
3127 *LD = cast<LoadSDNode>(N);
3128 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003129}
3130
Evan Cheng533a0aa2006-04-19 20:35:22 +00003131/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3132/// match movlp{s|d}. The lower half elements should come from lower half of
3133/// V1 (and in order), and the upper half elements should come from the upper
3134/// half of V2 (and in order). And since V1 will become the source of the
3135/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003136static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3137 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003138 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003139 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003140 // Is V2 is a vector load, don't do this transformation. We will try to use
3141 // load folding shufps op.
3142 if (ISD::isNON_EXTLoad(V2))
3143 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003144
Nate Begeman5a5ca152009-04-29 05:20:52 +00003145 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003146
Evan Cheng533a0aa2006-04-19 20:35:22 +00003147 if (NumElems != 2 && NumElems != 4)
3148 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003149 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003151 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003152 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003154 return false;
3155 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003156}
3157
Evan Cheng39623da2006-04-20 08:58:49 +00003158/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3159/// all the same.
3160static bool isSplatVector(SDNode *N) {
3161 if (N->getOpcode() != ISD::BUILD_VECTOR)
3162 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003163
Dan Gohman475871a2008-07-27 21:46:04 +00003164 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003165 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3166 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003167 return false;
3168 return true;
3169}
3170
Evan Cheng213d2cf2007-05-17 18:45:50 +00003171/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003172/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003173/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003174static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003175 SDValue V1 = N->getOperand(0);
3176 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003177 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3178 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003180 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003181 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003182 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3183 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003184 if (Opc != ISD::BUILD_VECTOR ||
3185 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 return false;
3187 } else if (Idx >= 0) {
3188 unsigned Opc = V1.getOpcode();
3189 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3190 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003191 if (Opc != ISD::BUILD_VECTOR ||
3192 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003193 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003194 }
3195 }
3196 return true;
3197}
3198
3199/// getZeroVector - Returns a vector of specified type with all zero elements.
3200///
Owen Andersone50ed302009-08-10 22:56:29 +00003201static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003202 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003203 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003204
Chris Lattner8a594482007-11-25 00:24:49 +00003205 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3206 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003207 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003208 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3210 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003211 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003212 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3213 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003214 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3216 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003217 }
Dale Johannesenace16102009-02-03 19:33:06 +00003218 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003219}
3220
Chris Lattner8a594482007-11-25 00:24:49 +00003221/// getOnesVector - Returns a vector of specified type with all bits set.
3222///
Owen Andersone50ed302009-08-10 22:56:29 +00003223static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003224 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003225
Chris Lattner8a594482007-11-25 00:24:49 +00003226 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3227 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003229 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003230 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003232 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003233 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003234 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003235}
3236
3237
Evan Cheng39623da2006-04-20 08:58:49 +00003238/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3239/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003240static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003241 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003242 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003243
Evan Cheng39623da2006-04-20 08:58:49 +00003244 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003245 SmallVector<int, 8> MaskVec;
3246 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003247
Nate Begeman5a5ca152009-04-29 05:20:52 +00003248 for (unsigned i = 0; i != NumElems; ++i) {
3249 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003250 MaskVec[i] = NumElems;
3251 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003252 }
Evan Cheng39623da2006-04-20 08:58:49 +00003253 }
Evan Cheng39623da2006-04-20 08:58:49 +00003254 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003255 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3256 SVOp->getOperand(1), &MaskVec[0]);
3257 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003258}
3259
Evan Cheng017dcc62006-04-21 01:05:10 +00003260/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3261/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003262static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003263 SDValue V2) {
3264 unsigned NumElems = VT.getVectorNumElements();
3265 SmallVector<int, 8> Mask;
3266 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003267 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 Mask.push_back(i);
3269 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003270}
3271
Nate Begeman9008ca62009-04-27 18:41:29 +00003272/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003273static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003274 SDValue V2) {
3275 unsigned NumElems = VT.getVectorNumElements();
3276 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003277 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003278 Mask.push_back(i);
3279 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003280 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003282}
3283
Nate Begeman9008ca62009-04-27 18:41:29 +00003284/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003285static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003286 SDValue V2) {
3287 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003288 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003289 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003290 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003291 Mask.push_back(i + Half);
3292 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003293 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003295}
3296
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003297/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003298static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 bool HasSSE2) {
3300 if (SV->getValueType(0).getVectorNumElements() <= 4)
3301 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003302
Owen Anderson825b72b2009-08-11 20:47:22 +00003303 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003304 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003305 DebugLoc dl = SV->getDebugLoc();
3306 SDValue V1 = SV->getOperand(0);
3307 int NumElems = VT.getVectorNumElements();
3308 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003309
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 // unpack elements to the correct location
3311 while (NumElems > 4) {
3312 if (EltNo < NumElems/2) {
3313 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3314 } else {
3315 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3316 EltNo -= NumElems/2;
3317 }
3318 NumElems >>= 1;
3319 }
Eric Christopherfd179292009-08-27 18:07:15 +00003320
Nate Begeman9008ca62009-04-27 18:41:29 +00003321 // Perform the splat.
3322 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003323 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003324 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3325 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003326}
3327
Evan Chengba05f722006-04-21 23:03:30 +00003328/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003329/// vector of zero or undef vector. This produces a shuffle where the low
3330/// element of V2 is swizzled into the zero/undef vector, landing at element
3331/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003332static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003333 bool isZero, bool HasSSE2,
3334 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003335 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003336 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003337 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3338 unsigned NumElems = VT.getVectorNumElements();
3339 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003340 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 // If this is the insertion idx, put the low elt of V2 here.
3342 MaskVec.push_back(i == Idx ? NumElems : i);
3343 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003344}
3345
Evan Chengf26ffe92008-05-29 08:22:04 +00003346/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3347/// a shuffle that is zero.
3348static
Nate Begeman9008ca62009-04-27 18:41:29 +00003349unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3350 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003351 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003352 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003353 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 int Idx = SVOp->getMaskElt(Index);
3355 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003356 ++NumZeros;
3357 continue;
3358 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003360 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003361 ++NumZeros;
3362 else
3363 break;
3364 }
3365 return NumZeros;
3366}
3367
3368/// isVectorShift - Returns true if the shuffle can be implemented as a
3369/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003370/// FIXME: split into pslldqi, psrldqi, palignr variants.
3371static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003372 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003374
3375 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003377 if (!NumZeros) {
3378 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003380 if (!NumZeros)
3381 return false;
3382 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003383 bool SeenV1 = false;
3384 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 for (int i = NumZeros; i < NumElems; ++i) {
3386 int Val = isLeft ? (i - NumZeros) : i;
3387 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3388 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003389 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003391 SeenV1 = true;
3392 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003393 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003394 SeenV2 = true;
3395 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003397 return false;
3398 }
3399 if (SeenV1 && SeenV2)
3400 return false;
3401
Nate Begeman9008ca62009-04-27 18:41:29 +00003402 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003403 ShAmt = NumZeros;
3404 return true;
3405}
3406
3407
Evan Chengc78d3b42006-04-24 18:01:45 +00003408/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3409///
Dan Gohman475871a2008-07-27 21:46:04 +00003410static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003411 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003412 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003413 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003414 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003415
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003416 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003417 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003418 bool First = true;
3419 for (unsigned i = 0; i < 16; ++i) {
3420 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3421 if (ThisIsNonZero && First) {
3422 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003423 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003424 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003425 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003426 First = false;
3427 }
3428
3429 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003430 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003431 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3432 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003433 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003435 }
3436 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3438 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3439 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003440 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003441 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003442 } else
3443 ThisElt = LastElt;
3444
Gabor Greifba36cb52008-08-28 21:40:38 +00003445 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003446 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003447 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003448 }
3449 }
3450
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003452}
3453
Bill Wendlinga348c562007-03-22 18:42:45 +00003454/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003455///
Dan Gohman475871a2008-07-27 21:46:04 +00003456static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003457 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003458 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003459 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003460 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003461
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003462 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003463 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003464 bool First = true;
3465 for (unsigned i = 0; i < 8; ++i) {
3466 bool isNonZero = (NonZeros & (1 << i)) != 0;
3467 if (isNonZero) {
3468 if (First) {
3469 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003471 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003473 First = false;
3474 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003475 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003476 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003477 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003478 }
3479 }
3480
3481 return V;
3482}
3483
Evan Chengf26ffe92008-05-29 08:22:04 +00003484/// getVShift - Return a vector logical shift node.
3485///
Owen Andersone50ed302009-08-10 22:56:29 +00003486static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003487 unsigned NumBits, SelectionDAG &DAG,
3488 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003489 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003491 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003492 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3493 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3494 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003495 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003496}
3497
Dan Gohman475871a2008-07-27 21:46:04 +00003498SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003499X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3500 SelectionDAG &DAG) {
3501
3502 // Check if the scalar load can be widened into a vector load. And if
3503 // the address is "base + cst" see if the cst can be "absorbed" into
3504 // the shuffle mask.
3505 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3506 SDValue Ptr = LD->getBasePtr();
3507 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3508 return SDValue();
3509 EVT PVT = LD->getValueType(0);
3510 if (PVT != MVT::i32 && PVT != MVT::f32)
3511 return SDValue();
3512
3513 int FI = -1;
3514 int64_t Offset = 0;
3515 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3516 FI = FINode->getIndex();
3517 Offset = 0;
3518 } else if (Ptr.getOpcode() == ISD::ADD &&
3519 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3520 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3521 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3522 Offset = Ptr.getConstantOperandVal(1);
3523 Ptr = Ptr.getOperand(0);
3524 } else {
3525 return SDValue();
3526 }
3527
3528 SDValue Chain = LD->getChain();
3529 // Make sure the stack object alignment is at least 16.
3530 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3531 if (DAG.InferPtrAlignment(Ptr) < 16) {
3532 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003533 // Can't change the alignment. FIXME: It's possible to compute
3534 // the exact stack offset and reference FI + adjust offset instead.
3535 // If someone *really* cares about this. That's the way to implement it.
3536 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003537 } else {
3538 MFI->setObjectAlignment(FI, 16);
3539 }
3540 }
3541
3542 // (Offset % 16) must be multiple of 4. Then address is then
3543 // Ptr + (Offset & ~15).
3544 if (Offset < 0)
3545 return SDValue();
3546 if ((Offset % 16) & 3)
3547 return SDValue();
3548 int64_t StartOffset = Offset & ~15;
3549 if (StartOffset)
3550 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3551 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3552
3553 int EltNo = (Offset - StartOffset) >> 2;
3554 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3555 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3556 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3557 // Canonicalize it to a v4i32 shuffle.
3558 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3559 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3560 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3561 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3562 }
3563
3564 return SDValue();
3565}
3566
3567SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003568X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003569 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003570 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003571 if (ISD::isBuildVectorAllZeros(Op.getNode())
3572 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003573 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3574 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3575 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003576 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003577 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003578
Gabor Greifba36cb52008-08-28 21:40:38 +00003579 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003580 return getOnesVector(Op.getValueType(), DAG, dl);
3581 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003582 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003583
Owen Andersone50ed302009-08-10 22:56:29 +00003584 EVT VT = Op.getValueType();
3585 EVT ExtVT = VT.getVectorElementType();
3586 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003587
3588 unsigned NumElems = Op.getNumOperands();
3589 unsigned NumZero = 0;
3590 unsigned NumNonZero = 0;
3591 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003592 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003593 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003594 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003595 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003596 if (Elt.getOpcode() == ISD::UNDEF)
3597 continue;
3598 Values.insert(Elt);
3599 if (Elt.getOpcode() != ISD::Constant &&
3600 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003601 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003602 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003603 NumZero++;
3604 else {
3605 NonZeros |= (1 << i);
3606 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003607 }
3608 }
3609
Dan Gohman7f321562007-06-25 16:23:39 +00003610 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003611 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003612 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003613 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003614
Chris Lattner67f453a2008-03-09 05:42:06 +00003615 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003616 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003617 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003618 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003619
Chris Lattner62098042008-03-09 01:05:04 +00003620 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3621 // the value are obviously zero, truncate the value to i32 and do the
3622 // insertion that way. Only do this if the value is non-constant or if the
3623 // value is a constant being inserted into element 0. It is cheaper to do
3624 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003626 (!IsAllConstants || Idx == 0)) {
3627 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3628 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3630 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003631
Chris Lattner62098042008-03-09 01:05:04 +00003632 // Truncate the value (which may itself be a constant) to i32, and
3633 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003635 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003636 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3637 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003638
Chris Lattner62098042008-03-09 01:05:04 +00003639 // Now we have our 32-bit value zero extended in the low element of
3640 // a vector. If Idx != 0, swizzle it into place.
3641 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 SmallVector<int, 4> Mask;
3643 Mask.push_back(Idx);
3644 for (unsigned i = 1; i != VecElts; ++i)
3645 Mask.push_back(i);
3646 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003647 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003648 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003649 }
Dale Johannesenace16102009-02-03 19:33:06 +00003650 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003651 }
3652 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003653
Chris Lattner19f79692008-03-08 22:59:52 +00003654 // If we have a constant or non-constant insertion into the low element of
3655 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3656 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003657 // depending on what the source datatype is.
3658 if (Idx == 0) {
3659 if (NumZero == 0) {
3660 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3662 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003663 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3664 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3665 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3666 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3668 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3669 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003670 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3671 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3672 Subtarget->hasSSE2(), DAG);
3673 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3674 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003675 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003676
3677 // Is it a vector logical left shift?
3678 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003679 X86::isZeroNode(Op.getOperand(0)) &&
3680 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003681 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003682 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003683 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003684 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003685 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003686 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003687
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003688 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003689 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003690
Chris Lattner19f79692008-03-08 22:59:52 +00003691 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3692 // is a non-constant being inserted into an element other than the low one,
3693 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3694 // movd/movss) to move this into the low element, then shuffle it into
3695 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003696 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003697 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003698
Evan Cheng0db9fe62006-04-25 20:13:52 +00003699 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003700 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3701 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003702 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003703 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003704 MaskVec.push_back(i == Idx ? 0 : 1);
3705 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003706 }
3707 }
3708
Chris Lattner67f453a2008-03-09 05:42:06 +00003709 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003710 if (Values.size() == 1) {
3711 if (EVTBits == 32) {
3712 // Instead of a shuffle like this:
3713 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3714 // Check if it's possible to issue this instead.
3715 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3716 unsigned Idx = CountTrailingZeros_32(NonZeros);
3717 SDValue Item = Op.getOperand(Idx);
3718 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3719 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3720 }
Dan Gohman475871a2008-07-27 21:46:04 +00003721 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003722 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003723
Dan Gohmana3941172007-07-24 22:55:08 +00003724 // A vector full of immediates; various special cases are already
3725 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003726 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003727 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003728
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003729 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003730 if (EVTBits == 64) {
3731 if (NumNonZero == 1) {
3732 // One half is zero or undef.
3733 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003734 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003735 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003736 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3737 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003738 }
Dan Gohman475871a2008-07-27 21:46:04 +00003739 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003740 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003741
3742 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003743 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003744 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003745 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003746 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003747 }
3748
Bill Wendling826f36f2007-03-28 00:57:11 +00003749 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003750 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003751 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003752 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003753 }
3754
3755 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003756 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003757 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003758 if (NumElems == 4 && NumZero > 0) {
3759 for (unsigned i = 0; i < 4; ++i) {
3760 bool isZero = !(NonZeros & (1 << i));
3761 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003762 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003763 else
Dale Johannesenace16102009-02-03 19:33:06 +00003764 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003765 }
3766
3767 for (unsigned i = 0; i < 2; ++i) {
3768 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3769 default: break;
3770 case 0:
3771 V[i] = V[i*2]; // Must be a zero vector.
3772 break;
3773 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003774 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003775 break;
3776 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003777 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003778 break;
3779 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003780 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003781 break;
3782 }
3783 }
3784
Nate Begeman9008ca62009-04-27 18:41:29 +00003785 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003786 bool Reverse = (NonZeros & 0x3) == 2;
3787 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003788 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003789 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3790 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003791 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3792 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003793 }
3794
3795 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003796 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3797 // values to be inserted is equal to the number of elements, in which case
3798 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003799 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003800 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003801 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003802 getSubtarget()->hasSSE41()) {
3803 V[0] = DAG.getUNDEF(VT);
3804 for (unsigned i = 0; i < NumElems; ++i)
3805 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3806 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3807 Op.getOperand(i), DAG.getIntPtrConstant(i));
3808 return V[0];
3809 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003810 // Expand into a number of unpckl*.
3811 // e.g. for v4f32
3812 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3813 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3814 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003815 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003816 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003817 NumElems >>= 1;
3818 while (NumElems != 0) {
3819 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003821 NumElems >>= 1;
3822 }
3823 return V[0];
3824 }
3825
Dan Gohman475871a2008-07-27 21:46:04 +00003826 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003827}
3828
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003829SDValue
3830X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3831 // We support concatenate two MMX registers and place them in a MMX
3832 // register. This is better than doing a stack convert.
3833 DebugLoc dl = Op.getDebugLoc();
3834 EVT ResVT = Op.getValueType();
3835 assert(Op.getNumOperands() == 2);
3836 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3837 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3838 int Mask[2];
3839 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3840 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3841 InVec = Op.getOperand(1);
3842 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3843 unsigned NumElts = ResVT.getVectorNumElements();
3844 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3845 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3846 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3847 } else {
3848 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3849 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3850 Mask[0] = 0; Mask[1] = 2;
3851 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3852 }
3853 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3854}
3855
Nate Begemanb9a47b82009-02-23 08:49:38 +00003856// v8i16 shuffles - Prefer shuffles in the following order:
3857// 1. [all] pshuflw, pshufhw, optional move
3858// 2. [ssse3] 1 x pshufb
3859// 3. [ssse3] 2 x pshufb + 1 x por
3860// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003861static
Nate Begeman9008ca62009-04-27 18:41:29 +00003862SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3863 SelectionDAG &DAG, X86TargetLowering &TLI) {
3864 SDValue V1 = SVOp->getOperand(0);
3865 SDValue V2 = SVOp->getOperand(1);
3866 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003867 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003868
Nate Begemanb9a47b82009-02-23 08:49:38 +00003869 // Determine if more than 1 of the words in each of the low and high quadwords
3870 // of the result come from the same quadword of one of the two inputs. Undef
3871 // mask values count as coming from any quadword, for better codegen.
3872 SmallVector<unsigned, 4> LoQuad(4);
3873 SmallVector<unsigned, 4> HiQuad(4);
3874 BitVector InputQuads(4);
3875 for (unsigned i = 0; i < 8; ++i) {
3876 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003877 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003878 MaskVals.push_back(EltIdx);
3879 if (EltIdx < 0) {
3880 ++Quad[0];
3881 ++Quad[1];
3882 ++Quad[2];
3883 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003884 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003885 }
3886 ++Quad[EltIdx / 4];
3887 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003888 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003889
Nate Begemanb9a47b82009-02-23 08:49:38 +00003890 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003891 unsigned MaxQuad = 1;
3892 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003893 if (LoQuad[i] > MaxQuad) {
3894 BestLoQuad = i;
3895 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003896 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003897 }
3898
Nate Begemanb9a47b82009-02-23 08:49:38 +00003899 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003900 MaxQuad = 1;
3901 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003902 if (HiQuad[i] > MaxQuad) {
3903 BestHiQuad = i;
3904 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003905 }
3906 }
3907
Nate Begemanb9a47b82009-02-23 08:49:38 +00003908 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003909 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003910 // single pshufb instruction is necessary. If There are more than 2 input
3911 // quads, disable the next transformation since it does not help SSSE3.
3912 bool V1Used = InputQuads[0] || InputQuads[1];
3913 bool V2Used = InputQuads[2] || InputQuads[3];
3914 if (TLI.getSubtarget()->hasSSSE3()) {
3915 if (InputQuads.count() == 2 && V1Used && V2Used) {
3916 BestLoQuad = InputQuads.find_first();
3917 BestHiQuad = InputQuads.find_next(BestLoQuad);
3918 }
3919 if (InputQuads.count() > 2) {
3920 BestLoQuad = -1;
3921 BestHiQuad = -1;
3922 }
3923 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003924
Nate Begemanb9a47b82009-02-23 08:49:38 +00003925 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3926 // the shuffle mask. If a quad is scored as -1, that means that it contains
3927 // words from all 4 input quadwords.
3928 SDValue NewV;
3929 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003930 SmallVector<int, 8> MaskV;
3931 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3932 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003933 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3935 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3936 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003937
Nate Begemanb9a47b82009-02-23 08:49:38 +00003938 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3939 // source words for the shuffle, to aid later transformations.
3940 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003941 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003942 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003943 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003944 if (idx != (int)i)
3945 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003946 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003947 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003948 AllWordsInNewV = false;
3949 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003950 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003951
Nate Begemanb9a47b82009-02-23 08:49:38 +00003952 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3953 if (AllWordsInNewV) {
3954 for (int i = 0; i != 8; ++i) {
3955 int idx = MaskVals[i];
3956 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003957 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003958 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003959 if ((idx != i) && idx < 4)
3960 pshufhw = false;
3961 if ((idx != i) && idx > 3)
3962 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003963 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003964 V1 = NewV;
3965 V2Used = false;
3966 BestLoQuad = 0;
3967 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003968 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003969
Nate Begemanb9a47b82009-02-23 08:49:38 +00003970 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3971 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003972 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003973 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003975 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003976 }
Eric Christopherfd179292009-08-27 18:07:15 +00003977
Nate Begemanb9a47b82009-02-23 08:49:38 +00003978 // If we have SSSE3, and all words of the result are from 1 input vector,
3979 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3980 // is present, fall back to case 4.
3981 if (TLI.getSubtarget()->hasSSSE3()) {
3982 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003983
Nate Begemanb9a47b82009-02-23 08:49:38 +00003984 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003985 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003986 // mask, and elements that come from V1 in the V2 mask, so that the two
3987 // results can be OR'd together.
3988 bool TwoInputs = V1Used && V2Used;
3989 for (unsigned i = 0; i != 8; ++i) {
3990 int EltIdx = MaskVals[i] * 2;
3991 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003992 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3993 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003994 continue;
3995 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003996 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3997 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003998 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004000 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004001 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004002 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004003 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004005
Nate Begemanb9a47b82009-02-23 08:49:38 +00004006 // Calculate the shuffle mask for the second input, shuffle it, and
4007 // OR it with the first shuffled input.
4008 pshufbMask.clear();
4009 for (unsigned i = 0; i != 8; ++i) {
4010 int EltIdx = MaskVals[i] * 2;
4011 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4013 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004014 continue;
4015 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4017 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004018 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004020 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004021 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 MVT::v16i8, &pshufbMask[0], 16));
4023 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4024 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004025 }
4026
4027 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4028 // and update MaskVals with new element order.
4029 BitVector InOrder(8);
4030 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004031 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004032 for (int i = 0; i != 4; ++i) {
4033 int idx = MaskVals[i];
4034 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004035 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004036 InOrder.set(i);
4037 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004039 InOrder.set(i);
4040 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004041 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004042 }
4043 }
4044 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004045 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004048 }
Eric Christopherfd179292009-08-27 18:07:15 +00004049
Nate Begemanb9a47b82009-02-23 08:49:38 +00004050 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4051 // and update MaskVals with the new element order.
4052 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004054 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004056 for (unsigned i = 4; i != 8; ++i) {
4057 int idx = MaskVals[i];
4058 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004060 InOrder.set(i);
4061 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004062 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004063 InOrder.set(i);
4064 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004066 }
4067 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004068 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004070 }
Eric Christopherfd179292009-08-27 18:07:15 +00004071
Nate Begemanb9a47b82009-02-23 08:49:38 +00004072 // In case BestHi & BestLo were both -1, which means each quadword has a word
4073 // from each of the four input quadwords, calculate the InOrder bitvector now
4074 // before falling through to the insert/extract cleanup.
4075 if (BestLoQuad == -1 && BestHiQuad == -1) {
4076 NewV = V1;
4077 for (int i = 0; i != 8; ++i)
4078 if (MaskVals[i] < 0 || MaskVals[i] == i)
4079 InOrder.set(i);
4080 }
Eric Christopherfd179292009-08-27 18:07:15 +00004081
Nate Begemanb9a47b82009-02-23 08:49:38 +00004082 // The other elements are put in the right place using pextrw and pinsrw.
4083 for (unsigned i = 0; i != 8; ++i) {
4084 if (InOrder[i])
4085 continue;
4086 int EltIdx = MaskVals[i];
4087 if (EltIdx < 0)
4088 continue;
4089 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004090 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004091 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004092 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004093 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004095 DAG.getIntPtrConstant(i));
4096 }
4097 return NewV;
4098}
4099
4100// v16i8 shuffles - Prefer shuffles in the following order:
4101// 1. [ssse3] 1 x pshufb
4102// 2. [ssse3] 2 x pshufb + 1 x por
4103// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4104static
Nate Begeman9008ca62009-04-27 18:41:29 +00004105SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4106 SelectionDAG &DAG, X86TargetLowering &TLI) {
4107 SDValue V1 = SVOp->getOperand(0);
4108 SDValue V2 = SVOp->getOperand(1);
4109 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004110 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004112
Nate Begemanb9a47b82009-02-23 08:49:38 +00004113 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004114 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004115 // present, fall back to case 3.
4116 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4117 bool V1Only = true;
4118 bool V2Only = true;
4119 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004120 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004121 if (EltIdx < 0)
4122 continue;
4123 if (EltIdx < 16)
4124 V2Only = false;
4125 else
4126 V1Only = false;
4127 }
Eric Christopherfd179292009-08-27 18:07:15 +00004128
Nate Begemanb9a47b82009-02-23 08:49:38 +00004129 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4130 if (TLI.getSubtarget()->hasSSSE3()) {
4131 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004132
Nate Begemanb9a47b82009-02-23 08:49:38 +00004133 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004134 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004135 //
4136 // Otherwise, we have elements from both input vectors, and must zero out
4137 // elements that come from V2 in the first mask, and V1 in the second mask
4138 // so that we can OR them together.
4139 bool TwoInputs = !(V1Only || V2Only);
4140 for (unsigned i = 0; i != 16; ++i) {
4141 int EltIdx = MaskVals[i];
4142 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004144 continue;
4145 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 }
4148 // If all the elements are from V2, assign it to V1 and return after
4149 // building the first pshufb.
4150 if (V2Only)
4151 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004153 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 if (!TwoInputs)
4156 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004157
Nate Begemanb9a47b82009-02-23 08:49:38 +00004158 // Calculate the shuffle mask for the second input, shuffle it, and
4159 // OR it with the first shuffled input.
4160 pshufbMask.clear();
4161 for (unsigned i = 0; i != 16; ++i) {
4162 int EltIdx = MaskVals[i];
4163 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004165 continue;
4166 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004167 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004168 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004170 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 MVT::v16i8, &pshufbMask[0], 16));
4172 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004173 }
Eric Christopherfd179292009-08-27 18:07:15 +00004174
Nate Begemanb9a47b82009-02-23 08:49:38 +00004175 // No SSSE3 - Calculate in place words and then fix all out of place words
4176 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4177 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4179 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004180 SDValue NewV = V2Only ? V2 : V1;
4181 for (int i = 0; i != 8; ++i) {
4182 int Elt0 = MaskVals[i*2];
4183 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004184
Nate Begemanb9a47b82009-02-23 08:49:38 +00004185 // This word of the result is all undef, skip it.
4186 if (Elt0 < 0 && Elt1 < 0)
4187 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004188
Nate Begemanb9a47b82009-02-23 08:49:38 +00004189 // This word of the result is already in the correct place, skip it.
4190 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4191 continue;
4192 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4193 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004194
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4196 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4197 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004198
4199 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4200 // using a single extract together, load it and store it.
4201 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004203 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004205 DAG.getIntPtrConstant(i));
4206 continue;
4207 }
4208
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004210 // source byte is not also odd, shift the extracted word left 8 bits
4211 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004212 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004214 DAG.getIntPtrConstant(Elt1 / 2));
4215 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004218 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004219 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4220 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 }
4222 // If Elt0 is defined, extract it from the appropriate source. If the
4223 // source byte is not also even, shift the extracted word right 8 bits. If
4224 // Elt1 was also defined, OR the extracted values together before
4225 // inserting them in the result.
4226 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4229 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004232 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4234 DAG.getConstant(0x00FF, MVT::i16));
4235 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004236 : InsElt0;
4237 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004239 DAG.getIntPtrConstant(i));
4240 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004242}
4243
Evan Cheng7a831ce2007-12-15 03:00:47 +00004244/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4245/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4246/// done when every pair / quad of shuffle mask elements point to elements in
4247/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004248/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4249static
Nate Begeman9008ca62009-04-27 18:41:29 +00004250SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4251 SelectionDAG &DAG,
4252 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004253 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 SDValue V1 = SVOp->getOperand(0);
4255 SDValue V2 = SVOp->getOperand(1);
4256 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004257 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004259 EVT MaskEltVT = MaskVT.getVectorElementType();
4260 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004262 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 case MVT::v4f32: NewVT = MVT::v2f64; break;
4264 case MVT::v4i32: NewVT = MVT::v2i64; break;
4265 case MVT::v8i16: NewVT = MVT::v4i32; break;
4266 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004267 }
4268
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004269 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004270 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004272 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004274 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004275 int Scale = NumElems / NewWidth;
4276 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004277 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004278 int StartIdx = -1;
4279 for (int j = 0; j < Scale; ++j) {
4280 int EltIdx = SVOp->getMaskElt(i+j);
4281 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004282 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004283 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004284 StartIdx = EltIdx - (EltIdx % Scale);
4285 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004286 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004287 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004288 if (StartIdx == -1)
4289 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004290 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004291 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004292 }
4293
Dale Johannesenace16102009-02-03 19:33:06 +00004294 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4295 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004296 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004297}
4298
Evan Chengd880b972008-05-09 21:53:03 +00004299/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004300///
Owen Andersone50ed302009-08-10 22:56:29 +00004301static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 SDValue SrcOp, SelectionDAG &DAG,
4303 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004305 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004306 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004307 LD = dyn_cast<LoadSDNode>(SrcOp);
4308 if (!LD) {
4309 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4310 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004311 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4312 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004313 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4314 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004315 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004316 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004318 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4319 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4320 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4321 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004322 SrcOp.getOperand(0)
4323 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004324 }
4325 }
4326 }
4327
Dale Johannesenace16102009-02-03 19:33:06 +00004328 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4329 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004330 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004331 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004332}
4333
Evan Chengace3c172008-07-22 21:13:36 +00004334/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4335/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004336static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004337LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4338 SDValue V1 = SVOp->getOperand(0);
4339 SDValue V2 = SVOp->getOperand(1);
4340 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004341 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004342
Evan Chengace3c172008-07-22 21:13:36 +00004343 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004344 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 SmallVector<int, 8> Mask1(4U, -1);
4346 SmallVector<int, 8> PermMask;
4347 SVOp->getMask(PermMask);
4348
Evan Chengace3c172008-07-22 21:13:36 +00004349 unsigned NumHi = 0;
4350 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004351 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004352 int Idx = PermMask[i];
4353 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004354 Locs[i] = std::make_pair(-1, -1);
4355 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004356 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4357 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004358 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004360 NumLo++;
4361 } else {
4362 Locs[i] = std::make_pair(1, NumHi);
4363 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004365 NumHi++;
4366 }
4367 }
4368 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004369
Evan Chengace3c172008-07-22 21:13:36 +00004370 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004371 // If no more than two elements come from either vector. This can be
4372 // implemented with two shuffles. First shuffle gather the elements.
4373 // The second shuffle, which takes the first shuffle as both of its
4374 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004375 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004376
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004378
Evan Chengace3c172008-07-22 21:13:36 +00004379 for (unsigned i = 0; i != 4; ++i) {
4380 if (Locs[i].first == -1)
4381 continue;
4382 else {
4383 unsigned Idx = (i < 2) ? 0 : 4;
4384 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004385 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004386 }
4387 }
4388
Nate Begeman9008ca62009-04-27 18:41:29 +00004389 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004390 } else if (NumLo == 3 || NumHi == 3) {
4391 // Otherwise, we must have three elements from one vector, call it X, and
4392 // one element from the other, call it Y. First, use a shufps to build an
4393 // intermediate vector with the one element from Y and the element from X
4394 // that will be in the same half in the final destination (the indexes don't
4395 // matter). Then, use a shufps to build the final vector, taking the half
4396 // containing the element from Y from the intermediate, and the other half
4397 // from X.
4398 if (NumHi == 3) {
4399 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004400 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004401 std::swap(V1, V2);
4402 }
4403
4404 // Find the element from V2.
4405 unsigned HiIndex;
4406 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004407 int Val = PermMask[HiIndex];
4408 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004409 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004410 if (Val >= 4)
4411 break;
4412 }
4413
Nate Begeman9008ca62009-04-27 18:41:29 +00004414 Mask1[0] = PermMask[HiIndex];
4415 Mask1[1] = -1;
4416 Mask1[2] = PermMask[HiIndex^1];
4417 Mask1[3] = -1;
4418 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004419
4420 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004421 Mask1[0] = PermMask[0];
4422 Mask1[1] = PermMask[1];
4423 Mask1[2] = HiIndex & 1 ? 6 : 4;
4424 Mask1[3] = HiIndex & 1 ? 4 : 6;
4425 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004426 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004427 Mask1[0] = HiIndex & 1 ? 2 : 0;
4428 Mask1[1] = HiIndex & 1 ? 0 : 2;
4429 Mask1[2] = PermMask[2];
4430 Mask1[3] = PermMask[3];
4431 if (Mask1[2] >= 0)
4432 Mask1[2] += 4;
4433 if (Mask1[3] >= 0)
4434 Mask1[3] += 4;
4435 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004436 }
Evan Chengace3c172008-07-22 21:13:36 +00004437 }
4438
4439 // Break it into (shuffle shuffle_hi, shuffle_lo).
4440 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004441 SmallVector<int,8> LoMask(4U, -1);
4442 SmallVector<int,8> HiMask(4U, -1);
4443
4444 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004445 unsigned MaskIdx = 0;
4446 unsigned LoIdx = 0;
4447 unsigned HiIdx = 2;
4448 for (unsigned i = 0; i != 4; ++i) {
4449 if (i == 2) {
4450 MaskPtr = &HiMask;
4451 MaskIdx = 1;
4452 LoIdx = 0;
4453 HiIdx = 2;
4454 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004455 int Idx = PermMask[i];
4456 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004457 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004458 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004459 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004460 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004461 LoIdx++;
4462 } else {
4463 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004464 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004465 HiIdx++;
4466 }
4467 }
4468
Nate Begeman9008ca62009-04-27 18:41:29 +00004469 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4470 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4471 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004472 for (unsigned i = 0; i != 4; ++i) {
4473 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004474 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004475 } else {
4476 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004477 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004478 }
4479 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004481}
4482
Dan Gohman475871a2008-07-27 21:46:04 +00004483SDValue
4484X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004485 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004486 SDValue V1 = Op.getOperand(0);
4487 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004488 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004489 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004490 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004491 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004492 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4493 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004494 bool V1IsSplat = false;
4495 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004496
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004498 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004499
Nate Begeman9008ca62009-04-27 18:41:29 +00004500 // Promote splats to v4f32.
4501 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004502 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004503 return Op;
4504 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004505 }
4506
Evan Cheng7a831ce2007-12-15 03:00:47 +00004507 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4508 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004509 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004510 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004511 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004512 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004513 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004515 // FIXME: Figure out a cleaner way to do this.
4516 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004517 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004518 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004519 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004520 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4521 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4522 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004523 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004524 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004525 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4526 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004527 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004528 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004529 }
4530 }
Eric Christopherfd179292009-08-27 18:07:15 +00004531
Nate Begeman9008ca62009-04-27 18:41:29 +00004532 if (X86::isPSHUFDMask(SVOp))
4533 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004534
Evan Chengf26ffe92008-05-29 08:22:04 +00004535 // Check if this can be converted into a logical shift.
4536 bool isLeft = false;
4537 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004538 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004539 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004540 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004541 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004542 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004543 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004544 EVT EltVT = VT.getVectorElementType();
4545 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004546 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004547 }
Eric Christopherfd179292009-08-27 18:07:15 +00004548
Nate Begeman9008ca62009-04-27 18:41:29 +00004549 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004550 if (V1IsUndef)
4551 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004552 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004553 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004554 if (!isMMX)
4555 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004556 }
Eric Christopherfd179292009-08-27 18:07:15 +00004557
Nate Begeman9008ca62009-04-27 18:41:29 +00004558 // FIXME: fold these into legal mask.
4559 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4560 X86::isMOVSLDUPMask(SVOp) ||
4561 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004562 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004563 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004564 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004565
Nate Begeman9008ca62009-04-27 18:41:29 +00004566 if (ShouldXformToMOVHLPS(SVOp) ||
4567 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4568 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004569
Evan Chengf26ffe92008-05-29 08:22:04 +00004570 if (isShift) {
4571 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004572 EVT EltVT = VT.getVectorElementType();
4573 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004574 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004575 }
Eric Christopherfd179292009-08-27 18:07:15 +00004576
Evan Cheng9eca5e82006-10-25 21:49:50 +00004577 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004578 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4579 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004580 V1IsSplat = isSplatVector(V1.getNode());
4581 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004582
Chris Lattner8a594482007-11-25 00:24:49 +00004583 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004584 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004585 Op = CommuteVectorShuffle(SVOp, DAG);
4586 SVOp = cast<ShuffleVectorSDNode>(Op);
4587 V1 = SVOp->getOperand(0);
4588 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004589 std::swap(V1IsSplat, V2IsSplat);
4590 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004591 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004592 }
4593
Nate Begeman9008ca62009-04-27 18:41:29 +00004594 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4595 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004596 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004597 return V1;
4598 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4599 // the instruction selector will not match, so get a canonical MOVL with
4600 // swapped operands to undo the commute.
4601 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004602 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004603
Nate Begeman9008ca62009-04-27 18:41:29 +00004604 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4605 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4606 X86::isUNPCKLMask(SVOp) ||
4607 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004608 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004609
Evan Cheng9bbbb982006-10-25 20:48:19 +00004610 if (V2IsSplat) {
4611 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004612 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004613 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004614 SDValue NewMask = NormalizeMask(SVOp, DAG);
4615 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4616 if (NSVOp != SVOp) {
4617 if (X86::isUNPCKLMask(NSVOp, true)) {
4618 return NewMask;
4619 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4620 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004621 }
4622 }
4623 }
4624
Evan Cheng9eca5e82006-10-25 21:49:50 +00004625 if (Commuted) {
4626 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004627 // FIXME: this seems wrong.
4628 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4629 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4630 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4631 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4632 X86::isUNPCKLMask(NewSVOp) ||
4633 X86::isUNPCKHMask(NewSVOp))
4634 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004635 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004636
Nate Begemanb9a47b82009-02-23 08:49:38 +00004637 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004638
4639 // Normalize the node to match x86 shuffle ops if needed
4640 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4641 return CommuteVectorShuffle(SVOp, DAG);
4642
4643 // Check for legal shuffle and return?
4644 SmallVector<int, 16> PermMask;
4645 SVOp->getMask(PermMask);
4646 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004647 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004648
Evan Cheng14b32e12007-12-11 01:46:18 +00004649 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004651 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004652 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004653 return NewOp;
4654 }
4655
Owen Anderson825b72b2009-08-11 20:47:22 +00004656 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004657 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004658 if (NewOp.getNode())
4659 return NewOp;
4660 }
Eric Christopherfd179292009-08-27 18:07:15 +00004661
Evan Chengace3c172008-07-22 21:13:36 +00004662 // Handle all 4 wide cases with a number of shuffles except for MMX.
4663 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004664 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004665
Dan Gohman475871a2008-07-27 21:46:04 +00004666 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004667}
4668
Dan Gohman475871a2008-07-27 21:46:04 +00004669SDValue
4670X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004671 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004672 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004673 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004674 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004675 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004676 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004678 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004679 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004680 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004681 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4682 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4683 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004684 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4685 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004686 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004688 Op.getOperand(0)),
4689 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004690 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004691 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004692 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004693 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004694 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004696 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4697 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004698 // result has a single use which is a store or a bitcast to i32. And in
4699 // the case of a store, it's not worth it if the index is a constant 0,
4700 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004701 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004702 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004703 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004704 if ((User->getOpcode() != ISD::STORE ||
4705 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4706 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004707 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004709 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004710 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4711 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004712 Op.getOperand(0)),
4713 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4715 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004716 // ExtractPS works with constant index.
4717 if (isa<ConstantSDNode>(Op.getOperand(1)))
4718 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004719 }
Dan Gohman475871a2008-07-27 21:46:04 +00004720 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004721}
4722
4723
Dan Gohman475871a2008-07-27 21:46:04 +00004724SDValue
4725X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004726 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004727 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004728
Evan Cheng62a3f152008-03-24 21:52:23 +00004729 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004730 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004731 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004732 return Res;
4733 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004734
Owen Andersone50ed302009-08-10 22:56:29 +00004735 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004736 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004737 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004738 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004739 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004740 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004741 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4743 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004744 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004746 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004747 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004748 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004749 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004750 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004751 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004752 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004753 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004754 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004755 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004756 if (Idx == 0)
4757 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004758
Evan Cheng0db9fe62006-04-25 20:13:52 +00004759 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004760 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004761 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004762 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004763 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004764 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004765 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004766 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004767 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4768 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4769 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004770 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004771 if (Idx == 0)
4772 return Op;
4773
4774 // UNPCKHPD the element to the lowest double word, then movsd.
4775 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4776 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004777 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004778 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004779 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004780 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004781 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004782 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004783 }
4784
Dan Gohman475871a2008-07-27 21:46:04 +00004785 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004786}
4787
Dan Gohman475871a2008-07-27 21:46:04 +00004788SDValue
4789X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004790 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004791 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004792 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004793
Dan Gohman475871a2008-07-27 21:46:04 +00004794 SDValue N0 = Op.getOperand(0);
4795 SDValue N1 = Op.getOperand(1);
4796 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004797
Dan Gohman8a55ce42009-09-23 21:02:20 +00004798 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004799 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004800 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4801 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004802 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4803 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 if (N1.getValueType() != MVT::i32)
4805 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4806 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004807 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004808 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004809 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004810 // Bits [7:6] of the constant are the source select. This will always be
4811 // zero here. The DAG Combiner may combine an extract_elt index into these
4812 // bits. For example (insert (extract, 3), 2) could be matched by putting
4813 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004814 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004815 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004816 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004817 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004818 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004819 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004821 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004822 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004823 // PINSR* works with constant index.
4824 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004825 }
Dan Gohman475871a2008-07-27 21:46:04 +00004826 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004827}
4828
Dan Gohman475871a2008-07-27 21:46:04 +00004829SDValue
4830X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004831 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004832 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004833
4834 if (Subtarget->hasSSE41())
4835 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4836
Dan Gohman8a55ce42009-09-23 21:02:20 +00004837 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004838 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004839
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004840 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004841 SDValue N0 = Op.getOperand(0);
4842 SDValue N1 = Op.getOperand(1);
4843 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004844
Dan Gohman8a55ce42009-09-23 21:02:20 +00004845 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004846 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4847 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004848 if (N1.getValueType() != MVT::i32)
4849 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4850 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004851 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004852 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004853 }
Dan Gohman475871a2008-07-27 21:46:04 +00004854 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004855}
4856
Dan Gohman475871a2008-07-27 21:46:04 +00004857SDValue
4858X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004859 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004860 if (Op.getValueType() == MVT::v2f32)
4861 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4862 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4863 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004864 Op.getOperand(0))));
4865
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4867 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004868
Owen Anderson825b72b2009-08-11 20:47:22 +00004869 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4870 EVT VT = MVT::v2i32;
4871 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004872 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004873 case MVT::v16i8:
4874 case MVT::v8i16:
4875 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004876 break;
4877 }
Dale Johannesenace16102009-02-03 19:33:06 +00004878 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4879 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004880}
4881
Bill Wendling056292f2008-09-16 21:48:12 +00004882// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4883// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4884// one of the above mentioned nodes. It has to be wrapped because otherwise
4885// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4886// be used to form addressing mode. These wrapped nodes will be selected
4887// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004888SDValue
4889X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004890 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004891
Chris Lattner41621a22009-06-26 19:22:52 +00004892 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4893 // global base reg.
4894 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004895 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004896 CodeModel::Model M = getTargetMachine().getCodeModel();
4897
Chris Lattner4f066492009-07-11 20:29:19 +00004898 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004899 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004900 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004901 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004902 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004903 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004904 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004905
Evan Cheng1606e8e2009-03-13 07:51:59 +00004906 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004907 CP->getAlignment(),
4908 CP->getOffset(), OpFlag);
4909 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004910 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004911 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004912 if (OpFlag) {
4913 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004914 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004915 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004916 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004917 }
4918
4919 return Result;
4920}
4921
Chris Lattner18c59872009-06-27 04:16:01 +00004922SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4923 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004924
Chris Lattner18c59872009-06-27 04:16:01 +00004925 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4926 // global base reg.
4927 unsigned char OpFlag = 0;
4928 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004929 CodeModel::Model M = getTargetMachine().getCodeModel();
4930
Chris Lattner4f066492009-07-11 20:29:19 +00004931 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004932 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004933 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004934 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004935 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004936 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004937 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004938
Chris Lattner18c59872009-06-27 04:16:01 +00004939 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4940 OpFlag);
4941 DebugLoc DL = JT->getDebugLoc();
4942 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004943
Chris Lattner18c59872009-06-27 04:16:01 +00004944 // With PIC, the address is actually $g + Offset.
4945 if (OpFlag) {
4946 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4947 DAG.getNode(X86ISD::GlobalBaseReg,
4948 DebugLoc::getUnknownLoc(), getPointerTy()),
4949 Result);
4950 }
Eric Christopherfd179292009-08-27 18:07:15 +00004951
Chris Lattner18c59872009-06-27 04:16:01 +00004952 return Result;
4953}
4954
4955SDValue
4956X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4957 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004958
Chris Lattner18c59872009-06-27 04:16:01 +00004959 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4960 // global base reg.
4961 unsigned char OpFlag = 0;
4962 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004963 CodeModel::Model M = getTargetMachine().getCodeModel();
4964
Chris Lattner4f066492009-07-11 20:29:19 +00004965 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004966 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004967 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004968 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004969 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004970 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004971 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004972
Chris Lattner18c59872009-06-27 04:16:01 +00004973 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004974
Chris Lattner18c59872009-06-27 04:16:01 +00004975 DebugLoc DL = Op.getDebugLoc();
4976 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004977
4978
Chris Lattner18c59872009-06-27 04:16:01 +00004979 // With PIC, the address is actually $g + Offset.
4980 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004981 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004982 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4983 DAG.getNode(X86ISD::GlobalBaseReg,
4984 DebugLoc::getUnknownLoc(),
4985 getPointerTy()),
4986 Result);
4987 }
Eric Christopherfd179292009-08-27 18:07:15 +00004988
Chris Lattner18c59872009-06-27 04:16:01 +00004989 return Result;
4990}
4991
Dan Gohman475871a2008-07-27 21:46:04 +00004992SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004993X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004994 // Create the TargetBlockAddressAddress node.
4995 unsigned char OpFlags =
4996 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004997 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004998 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4999 DebugLoc dl = Op.getDebugLoc();
5000 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5001 /*isTarget=*/true, OpFlags);
5002
Dan Gohmanf705adb2009-10-30 01:28:02 +00005003 if (Subtarget->isPICStyleRIPRel() &&
5004 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005005 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5006 else
5007 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005008
Dan Gohman29cbade2009-11-20 23:18:13 +00005009 // With PIC, the address is actually $g + Offset.
5010 if (isGlobalRelativeToPICBase(OpFlags)) {
5011 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5012 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5013 Result);
5014 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005015
5016 return Result;
5017}
5018
5019SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005020X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005021 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005022 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005023 // Create the TargetGlobalAddress node, folding in the constant
5024 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005025 unsigned char OpFlags =
5026 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005027 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005028 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005029 if (OpFlags == X86II::MO_NO_FLAG &&
5030 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005031 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005032 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005033 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005034 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005035 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005036 }
Eric Christopherfd179292009-08-27 18:07:15 +00005037
Chris Lattner4f066492009-07-11 20:29:19 +00005038 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005039 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005040 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5041 else
5042 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005043
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005044 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005045 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005046 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5047 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005048 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005049 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005050
Chris Lattner36c25012009-07-10 07:34:39 +00005051 // For globals that require a load from a stub to get the address, emit the
5052 // load.
5053 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005054 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005055 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005056
Dan Gohman6520e202008-10-18 02:06:02 +00005057 // If there was a non-zero offset that we didn't fold, create an explicit
5058 // addition for it.
5059 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005060 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005061 DAG.getConstant(Offset, getPointerTy()));
5062
Evan Cheng0db9fe62006-04-25 20:13:52 +00005063 return Result;
5064}
5065
Evan Chengda43bcf2008-09-24 00:05:32 +00005066SDValue
5067X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5068 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005069 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005070 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005071}
5072
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005073static SDValue
5074GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005075 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005076 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005077 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005078 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005079 DebugLoc dl = GA->getDebugLoc();
5080 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5081 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005082 GA->getOffset(),
5083 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005084 if (InFlag) {
5085 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005086 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005087 } else {
5088 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005089 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005090 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005091
5092 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5093 MFI->setHasCalls(true);
5094
Rafael Espindola15f1b662009-04-24 12:59:40 +00005095 SDValue Flag = Chain.getValue(1);
5096 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005097}
5098
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005099// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005100static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005101LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005102 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005103 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005104 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5105 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005106 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005107 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005108 PtrVT), InFlag);
5109 InFlag = Chain.getValue(1);
5110
Chris Lattnerb903bed2009-06-26 21:20:29 +00005111 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005112}
5113
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005114// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005115static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005116LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005117 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005118 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5119 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005120}
5121
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005122// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5123// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005124static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005125 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005126 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005127 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005128 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005129 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5130 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005131 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005133
5134 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5135 NULL, 0);
5136
Chris Lattnerb903bed2009-06-26 21:20:29 +00005137 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005138 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5139 // initialexec.
5140 unsigned WrapperKind = X86ISD::Wrapper;
5141 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005142 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005143 } else if (is64Bit) {
5144 assert(model == TLSModel::InitialExec);
5145 OperandFlags = X86II::MO_GOTTPOFF;
5146 WrapperKind = X86ISD::WrapperRIP;
5147 } else {
5148 assert(model == TLSModel::InitialExec);
5149 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005150 }
Eric Christopherfd179292009-08-27 18:07:15 +00005151
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005152 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5153 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005154 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005155 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005156 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005157
Rafael Espindola9a580232009-02-27 13:37:18 +00005158 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005159 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005160 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005161
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005162 // The address of the thread local variable is the add of the thread
5163 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005164 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005165}
5166
Dan Gohman475871a2008-07-27 21:46:04 +00005167SDValue
5168X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005169 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005170 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005171 assert(Subtarget->isTargetELF() &&
5172 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005173 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005174 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005175
Chris Lattnerb903bed2009-06-26 21:20:29 +00005176 // If GV is an alias then use the aliasee for determining
5177 // thread-localness.
5178 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5179 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005180
Chris Lattnerb903bed2009-06-26 21:20:29 +00005181 TLSModel::Model model = getTLSModel(GV,
5182 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005183
Chris Lattnerb903bed2009-06-26 21:20:29 +00005184 switch (model) {
5185 case TLSModel::GeneralDynamic:
5186 case TLSModel::LocalDynamic: // not implemented
5187 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005188 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005189 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005190
Chris Lattnerb903bed2009-06-26 21:20:29 +00005191 case TLSModel::InitialExec:
5192 case TLSModel::LocalExec:
5193 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5194 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005195 }
Eric Christopherfd179292009-08-27 18:07:15 +00005196
Torok Edwinc23197a2009-07-14 16:55:14 +00005197 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005198 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005199}
5200
Evan Cheng0db9fe62006-04-25 20:13:52 +00005201
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005202/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005203/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005204SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005205 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005206 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005207 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005208 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005209 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005210 SDValue ShOpLo = Op.getOperand(0);
5211 SDValue ShOpHi = Op.getOperand(1);
5212 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005213 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005214 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005215 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005216
Dan Gohman475871a2008-07-27 21:46:04 +00005217 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005218 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005219 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5220 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005221 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005222 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5223 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005224 }
Evan Chenge3413162006-01-09 18:33:28 +00005225
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5227 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005228 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005229 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005230
Dan Gohman475871a2008-07-27 21:46:04 +00005231 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005232 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005233 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5234 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005235
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005236 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005237 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5238 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005239 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005240 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5241 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005242 }
5243
Dan Gohman475871a2008-07-27 21:46:04 +00005244 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005245 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005246}
Evan Chenga3195e82006-01-12 22:54:21 +00005247
Dan Gohman475871a2008-07-27 21:46:04 +00005248SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005249 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005250
5251 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005253 return Op;
5254 }
5255 return SDValue();
5256 }
5257
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005259 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005260
Eli Friedman36df4992009-05-27 00:47:34 +00005261 // These are really Legal; return the operand so the caller accepts it as
5262 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005263 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005264 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005266 Subtarget->is64Bit()) {
5267 return Op;
5268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005269
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005270 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005271 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005273 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005274 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005275 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005276 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005277 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005278 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5279}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005280
Owen Andersone50ed302009-08-10 22:56:29 +00005281SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005282 SDValue StackSlot,
5283 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005284 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005285 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005286 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005287 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005288 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005289 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005290 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005291 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005292 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005293 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005294 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005295
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005296 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005297 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005298 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005299
5300 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5301 // shouldn't be necessary except that RFP cannot be live across
5302 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005303 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005304 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005305 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005306 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005307 SDValue Ops[] = {
5308 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5309 };
5310 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005311 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005312 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005313 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005314
Evan Cheng0db9fe62006-04-25 20:13:52 +00005315 return Result;
5316}
5317
Bill Wendling8b8a6362009-01-17 03:56:04 +00005318// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5319SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5320 // This algorithm is not obvious. Here it is in C code, more or less:
5321 /*
5322 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5323 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5324 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005325
Bill Wendling8b8a6362009-01-17 03:56:04 +00005326 // Copy ints to xmm registers.
5327 __m128i xh = _mm_cvtsi32_si128( hi );
5328 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005329
Bill Wendling8b8a6362009-01-17 03:56:04 +00005330 // Combine into low half of a single xmm register.
5331 __m128i x = _mm_unpacklo_epi32( xh, xl );
5332 __m128d d;
5333 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005334
Bill Wendling8b8a6362009-01-17 03:56:04 +00005335 // Merge in appropriate exponents to give the integer bits the right
5336 // magnitude.
5337 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005338
Bill Wendling8b8a6362009-01-17 03:56:04 +00005339 // Subtract away the biases to deal with the IEEE-754 double precision
5340 // implicit 1.
5341 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005342
Bill Wendling8b8a6362009-01-17 03:56:04 +00005343 // All conversions up to here are exact. The correctly rounded result is
5344 // calculated using the current rounding mode using the following
5345 // horizontal add.
5346 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5347 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5348 // store doesn't really need to be here (except
5349 // maybe to zero the other double)
5350 return sd;
5351 }
5352 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005353
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005354 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005355 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005356
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005357 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005358 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005359 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5360 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5361 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5362 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005363 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005364 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005365
Bill Wendling8b8a6362009-01-17 03:56:04 +00005366 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005367 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005368 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005369 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005370 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005371 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005372 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005373
Owen Anderson825b72b2009-08-11 20:47:22 +00005374 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5375 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005376 Op.getOperand(0),
5377 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005378 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5379 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005380 Op.getOperand(0),
5381 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005382 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5383 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005384 PseudoSourceValue::getConstantPool(), 0,
5385 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005386 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5387 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5388 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005389 PseudoSourceValue::getConstantPool(), 0,
5390 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005391 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005392
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005393 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005394 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005395 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5396 DAG.getUNDEF(MVT::v2f64), ShufMask);
5397 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5398 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005399 DAG.getIntPtrConstant(0));
5400}
5401
Bill Wendling8b8a6362009-01-17 03:56:04 +00005402// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5403SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005404 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005405 // FP constant to bias correct the final result.
5406 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005407 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005408
5409 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005410 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5411 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005412 Op.getOperand(0),
5413 DAG.getIntPtrConstant(0)));
5414
Owen Anderson825b72b2009-08-11 20:47:22 +00005415 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5416 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005417 DAG.getIntPtrConstant(0));
5418
5419 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005420 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5421 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005422 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005423 MVT::v2f64, Load)),
5424 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005425 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 MVT::v2f64, Bias)));
5427 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5428 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005429 DAG.getIntPtrConstant(0));
5430
5431 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005432 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005433
5434 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005435 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005436
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005438 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005439 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005441 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005442 }
5443
5444 // Handle final rounding.
5445 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005446}
5447
5448SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005449 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005450 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005451
Evan Chenga06ec9e2009-01-19 08:08:22 +00005452 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5453 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5454 // the optimization here.
5455 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005456 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005457
Owen Andersone50ed302009-08-10 22:56:29 +00005458 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005459 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005460 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005461 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005462 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005463
Bill Wendling8b8a6362009-01-17 03:56:04 +00005464 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005465 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005466 return LowerUINT_TO_FP_i32(Op, DAG);
5467 }
5468
Owen Anderson825b72b2009-08-11 20:47:22 +00005469 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005470
5471 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005473 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5474 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5475 getPointerTy(), StackSlot, WordOff);
5476 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5477 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005478 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005479 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005480 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005481}
5482
Dan Gohman475871a2008-07-27 21:46:04 +00005483std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005484FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005485 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005486
Owen Andersone50ed302009-08-10 22:56:29 +00005487 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005488
5489 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005490 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5491 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005492 }
5493
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5495 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005496 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005497
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005498 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005499 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005500 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005501 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005502 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005503 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005504 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005505 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005506
Evan Cheng87c89352007-10-15 20:11:21 +00005507 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5508 // stack slot.
5509 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005510 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005511 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005512 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005513
Evan Cheng0db9fe62006-04-25 20:13:52 +00005514 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005515 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005516 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005517 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5518 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5519 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005520 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005521
Dan Gohman475871a2008-07-27 21:46:04 +00005522 SDValue Chain = DAG.getEntryNode();
5523 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005524 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005525 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005526 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005527 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005528 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005529 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005530 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5531 };
Dale Johannesenace16102009-02-03 19:33:06 +00005532 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005533 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005534 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005535 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5536 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005537
Evan Cheng0db9fe62006-04-25 20:13:52 +00005538 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005539 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005540 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005541
Chris Lattner27a6c732007-11-24 07:07:01 +00005542 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005543}
5544
Dan Gohman475871a2008-07-27 21:46:04 +00005545SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005546 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005547 if (Op.getValueType() == MVT::v2i32 &&
5548 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005549 return Op;
5550 }
5551 return SDValue();
5552 }
5553
Eli Friedman948e95a2009-05-23 09:59:16 +00005554 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005555 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005556 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5557 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005558
Chris Lattner27a6c732007-11-24 07:07:01 +00005559 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005560 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005561 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005562}
5563
Eli Friedman948e95a2009-05-23 09:59:16 +00005564SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5565 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5566 SDValue FIST = Vals.first, StackSlot = Vals.second;
5567 assert(FIST.getNode() && "Unexpected failure");
5568
5569 // Load the result.
5570 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5571 FIST, StackSlot, NULL, 0);
5572}
5573
Dan Gohman475871a2008-07-27 21:46:04 +00005574SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005575 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005576 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005577 EVT VT = Op.getValueType();
5578 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005579 if (VT.isVector())
5580 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005581 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005583 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005584 CV.push_back(C);
5585 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005586 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005587 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005588 CV.push_back(C);
5589 CV.push_back(C);
5590 CV.push_back(C);
5591 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005592 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005593 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005594 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005595 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005596 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005597 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005598 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005599}
5600
Dan Gohman475871a2008-07-27 21:46:04 +00005601SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005602 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005603 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005604 EVT VT = Op.getValueType();
5605 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005606 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005607 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005608 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005609 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005610 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005611 CV.push_back(C);
5612 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005613 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005614 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005615 CV.push_back(C);
5616 CV.push_back(C);
5617 CV.push_back(C);
5618 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005619 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005620 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005621 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005622 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005623 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005624 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005625 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005626 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5628 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005629 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005631 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005632 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005633 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005634}
5635
Dan Gohman475871a2008-07-27 21:46:04 +00005636SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005637 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005638 SDValue Op0 = Op.getOperand(0);
5639 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005640 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005641 EVT VT = Op.getValueType();
5642 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005643
5644 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005645 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005646 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005647 SrcVT = VT;
5648 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005649 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005650 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005651 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005652 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005653 }
5654
5655 // At this point the operands and the result should have the same
5656 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005657
Evan Cheng68c47cb2007-01-05 07:55:56 +00005658 // First get the sign bit of second operand.
5659 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005660 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005661 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5662 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005663 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005664 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5665 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5666 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5667 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005668 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005669 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005670 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005671 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005672 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005673 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005674 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005675
5676 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005677 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 // Op0 is MVT::f32, Op1 is MVT::f64.
5679 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5680 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5681 DAG.getConstant(32, MVT::i32));
5682 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5683 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005684 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005685 }
5686
Evan Cheng73d6cf12007-01-05 21:37:56 +00005687 // Clear first operand sign bit.
5688 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005690 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5691 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005692 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005693 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5694 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5695 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5696 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005697 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005698 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005699 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005700 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005701 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005702 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005703 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005704
5705 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005706 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005707}
5708
Dan Gohman076aee32009-03-04 19:44:21 +00005709/// Emit nodes that will be selected as "test Op0,Op0", or something
5710/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005711SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5712 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005713 DebugLoc dl = Op.getDebugLoc();
5714
Dan Gohman31125812009-03-07 01:58:32 +00005715 // CF and OF aren't always set the way we want. Determine which
5716 // of these we need.
5717 bool NeedCF = false;
5718 bool NeedOF = false;
5719 switch (X86CC) {
5720 case X86::COND_A: case X86::COND_AE:
5721 case X86::COND_B: case X86::COND_BE:
5722 NeedCF = true;
5723 break;
5724 case X86::COND_G: case X86::COND_GE:
5725 case X86::COND_L: case X86::COND_LE:
5726 case X86::COND_O: case X86::COND_NO:
5727 NeedOF = true;
5728 break;
5729 default: break;
5730 }
5731
Dan Gohman076aee32009-03-04 19:44:21 +00005732 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005733 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5734 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5735 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005736 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005737 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005738 switch (Op.getNode()->getOpcode()) {
5739 case ISD::ADD:
5740 // Due to an isel shortcoming, be conservative if this add is likely to
5741 // be selected as part of a load-modify-store instruction. When the root
5742 // node in a match is a store, isel doesn't know how to remap non-chain
5743 // non-flag uses of other nodes in the match, such as the ADD in this
5744 // case. This leads to the ADD being left around and reselected, with
5745 // the result being two adds in the output.
5746 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5747 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5748 if (UI->getOpcode() == ISD::STORE)
5749 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005750 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005751 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5752 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005753 if (C->getAPIntValue() == 1) {
5754 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005755 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005756 break;
5757 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005758 // An add of negative one (subtract of one) will be selected as a DEC.
5759 if (C->getAPIntValue().isAllOnesValue()) {
5760 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005761 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005762 break;
5763 }
5764 }
Dan Gohman076aee32009-03-04 19:44:21 +00005765 // Otherwise use a regular EFLAGS-setting add.
5766 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005767 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005768 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005769 case ISD::AND: {
5770 // If the primary and result isn't used, don't bother using X86ISD::AND,
5771 // because a TEST instruction will be better.
5772 bool NonFlagUse = false;
5773 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005774 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5775 SDNode *User = *UI;
5776 unsigned UOpNo = UI.getOperandNo();
5777 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5778 // Look pass truncate.
5779 UOpNo = User->use_begin().getOperandNo();
5780 User = *User->use_begin();
5781 }
5782 if (User->getOpcode() != ISD::BRCOND &&
5783 User->getOpcode() != ISD::SETCC &&
5784 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005785 NonFlagUse = true;
5786 break;
5787 }
Evan Cheng17751da2010-01-07 00:54:06 +00005788 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005789 if (!NonFlagUse)
5790 break;
5791 }
5792 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005793 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005794 case ISD::OR:
5795 case ISD::XOR:
5796 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005797 // likely to be selected as part of a load-modify-store instruction.
5798 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5799 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5800 if (UI->getOpcode() == ISD::STORE)
5801 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005802 // Otherwise use a regular EFLAGS-setting instruction.
5803 switch (Op.getNode()->getOpcode()) {
5804 case ISD::SUB: Opcode = X86ISD::SUB; break;
5805 case ISD::OR: Opcode = X86ISD::OR; break;
5806 case ISD::XOR: Opcode = X86ISD::XOR; break;
5807 case ISD::AND: Opcode = X86ISD::AND; break;
5808 default: llvm_unreachable("unexpected operator!");
5809 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005810 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005811 break;
5812 case X86ISD::ADD:
5813 case X86ISD::SUB:
5814 case X86ISD::INC:
5815 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005816 case X86ISD::OR:
5817 case X86ISD::XOR:
5818 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005819 return SDValue(Op.getNode(), 1);
5820 default:
5821 default_case:
5822 break;
5823 }
5824 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005825 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005826 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005827 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005828 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005829 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005830 DAG.ReplaceAllUsesWith(Op, New);
5831 return SDValue(New.getNode(), 1);
5832 }
5833 }
5834
5835 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005837 DAG.getConstant(0, Op.getValueType()));
5838}
5839
5840/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5841/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005842SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5843 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005844 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5845 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005846 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005847
5848 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005849 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005850}
5851
Evan Chengd40d03e2010-01-06 19:38:29 +00005852/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5853/// if it's possible.
5854static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005855 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005856 SDValue LHS, RHS;
5857 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5858 if (ConstantSDNode *Op010C =
5859 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5860 if (Op010C->getZExtValue() == 1) {
5861 LHS = Op0.getOperand(0);
5862 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005863 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005864 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5865 if (ConstantSDNode *Op000C =
5866 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5867 if (Op000C->getZExtValue() == 1) {
5868 LHS = Op0.getOperand(1);
5869 RHS = Op0.getOperand(0).getOperand(1);
5870 }
5871 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5872 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5873 SDValue AndLHS = Op0.getOperand(0);
5874 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5875 LHS = AndLHS.getOperand(0);
5876 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005877 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005878 }
Evan Cheng0488db92007-09-25 01:57:46 +00005879
Evan Chengd40d03e2010-01-06 19:38:29 +00005880 if (LHS.getNode()) {
5881 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5882 // instruction. Since the shift amount is in-range-or-undefined, we know
5883 // that doing a bittest on the i16 value is ok. We extend to i32 because
5884 // the encoding for the i16 version is larger than the i32 version.
5885 if (LHS.getValueType() == MVT::i8)
5886 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005887
Evan Chengd40d03e2010-01-06 19:38:29 +00005888 // If the operand types disagree, extend the shift amount to match. Since
5889 // BT ignores high bits (like shifts) we can use anyextend.
5890 if (LHS.getValueType() != RHS.getValueType())
5891 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005892
Evan Chengd40d03e2010-01-06 19:38:29 +00005893 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5894 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5895 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5896 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005897 }
5898
Evan Cheng54de3ea2010-01-05 06:52:31 +00005899 return SDValue();
5900}
5901
5902SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5903 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5904 SDValue Op0 = Op.getOperand(0);
5905 SDValue Op1 = Op.getOperand(1);
5906 DebugLoc dl = Op.getDebugLoc();
5907 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5908
5909 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005910 // Lower (X & (1 << N)) == 0 to BT(X, N).
5911 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5912 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5913 if (Op0.getOpcode() == ISD::AND &&
5914 Op0.hasOneUse() &&
5915 Op1.getOpcode() == ISD::Constant &&
5916 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5917 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5918 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5919 if (NewSetCC.getNode())
5920 return NewSetCC;
5921 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005922
Chris Lattnere55484e2008-12-25 05:34:37 +00005923 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5924 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005925 if (X86CC == X86::COND_INVALID)
5926 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005927
Dan Gohman31125812009-03-07 01:58:32 +00005928 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005929
5930 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005931 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005932 return DAG.getNode(ISD::AND, dl, MVT::i8,
5933 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5934 DAG.getConstant(X86CC, MVT::i8), Cond),
5935 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005936
Owen Anderson825b72b2009-08-11 20:47:22 +00005937 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5938 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005939}
5940
Dan Gohman475871a2008-07-27 21:46:04 +00005941SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5942 SDValue Cond;
5943 SDValue Op0 = Op.getOperand(0);
5944 SDValue Op1 = Op.getOperand(1);
5945 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005946 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005947 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5948 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005949 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005950
5951 if (isFP) {
5952 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005953 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005954 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5955 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005956 bool Swap = false;
5957
5958 switch (SetCCOpcode) {
5959 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005960 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005961 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005962 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005963 case ISD::SETGT: Swap = true; // Fallthrough
5964 case ISD::SETLT:
5965 case ISD::SETOLT: SSECC = 1; break;
5966 case ISD::SETOGE:
5967 case ISD::SETGE: Swap = true; // Fallthrough
5968 case ISD::SETLE:
5969 case ISD::SETOLE: SSECC = 2; break;
5970 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005971 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005972 case ISD::SETNE: SSECC = 4; break;
5973 case ISD::SETULE: Swap = true;
5974 case ISD::SETUGE: SSECC = 5; break;
5975 case ISD::SETULT: Swap = true;
5976 case ISD::SETUGT: SSECC = 6; break;
5977 case ISD::SETO: SSECC = 7; break;
5978 }
5979 if (Swap)
5980 std::swap(Op0, Op1);
5981
Nate Begemanfb8ead02008-07-25 19:05:58 +00005982 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005983 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005984 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005985 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005986 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5987 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005988 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005989 }
5990 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005991 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005992 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5993 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005994 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005995 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005996 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005997 }
5998 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005999 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006000 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006001
Nate Begeman30a0de92008-07-17 16:51:19 +00006002 // We are handling one of the integer comparisons here. Since SSE only has
6003 // GT and EQ comparisons for integer, swapping operands and multiple
6004 // operations may be required for some comparisons.
6005 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6006 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006007
Owen Anderson825b72b2009-08-11 20:47:22 +00006008 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006009 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006010 case MVT::v8i8:
6011 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6012 case MVT::v4i16:
6013 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6014 case MVT::v2i32:
6015 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6016 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006017 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006018
Nate Begeman30a0de92008-07-17 16:51:19 +00006019 switch (SetCCOpcode) {
6020 default: break;
6021 case ISD::SETNE: Invert = true;
6022 case ISD::SETEQ: Opc = EQOpc; break;
6023 case ISD::SETLT: Swap = true;
6024 case ISD::SETGT: Opc = GTOpc; break;
6025 case ISD::SETGE: Swap = true;
6026 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6027 case ISD::SETULT: Swap = true;
6028 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6029 case ISD::SETUGE: Swap = true;
6030 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6031 }
6032 if (Swap)
6033 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006034
Nate Begeman30a0de92008-07-17 16:51:19 +00006035 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6036 // bits of the inputs before performing those operations.
6037 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006038 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006039 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6040 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006041 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006042 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6043 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006044 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6045 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006046 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006047
Dale Johannesenace16102009-02-03 19:33:06 +00006048 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006049
6050 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006051 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006052 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006053
Nate Begeman30a0de92008-07-17 16:51:19 +00006054 return Result;
6055}
Evan Cheng0488db92007-09-25 01:57:46 +00006056
Evan Cheng370e5342008-12-03 08:38:43 +00006057// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006058static bool isX86LogicalCmp(SDValue Op) {
6059 unsigned Opc = Op.getNode()->getOpcode();
6060 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6061 return true;
6062 if (Op.getResNo() == 1 &&
6063 (Opc == X86ISD::ADD ||
6064 Opc == X86ISD::SUB ||
6065 Opc == X86ISD::SMUL ||
6066 Opc == X86ISD::UMUL ||
6067 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006068 Opc == X86ISD::DEC ||
6069 Opc == X86ISD::OR ||
6070 Opc == X86ISD::XOR ||
6071 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006072 return true;
6073
6074 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006075}
6076
Dan Gohman475871a2008-07-27 21:46:04 +00006077SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006078 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006079 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006080 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006081 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006082
Dan Gohman1a492952009-10-20 16:22:37 +00006083 if (Cond.getOpcode() == ISD::SETCC) {
6084 SDValue NewCond = LowerSETCC(Cond, DAG);
6085 if (NewCond.getNode())
6086 Cond = NewCond;
6087 }
Evan Cheng734503b2006-09-11 02:19:56 +00006088
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006089 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6090 SDValue Op1 = Op.getOperand(1);
6091 SDValue Op2 = Op.getOperand(2);
6092 if (Cond.getOpcode() == X86ISD::SETCC &&
6093 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6094 SDValue Cmp = Cond.getOperand(1);
6095 if (Cmp.getOpcode() == X86ISD::CMP) {
6096 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6097 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6098 ConstantSDNode *RHSC =
6099 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6100 if (N1C && N1C->isAllOnesValue() &&
6101 N2C && N2C->isNullValue() &&
6102 RHSC && RHSC->isNullValue()) {
6103 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006104 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006105 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6106 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6107 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6108 }
6109 }
6110 }
6111
Evan Chengad9c0a32009-12-15 00:53:42 +00006112 // Look pass (and (setcc_carry (cmp ...)), 1).
6113 if (Cond.getOpcode() == ISD::AND &&
6114 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6115 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6116 if (C && C->getAPIntValue() == 1)
6117 Cond = Cond.getOperand(0);
6118 }
6119
Evan Cheng3f41d662007-10-08 22:16:29 +00006120 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6121 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006122 if (Cond.getOpcode() == X86ISD::SETCC ||
6123 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006124 CC = Cond.getOperand(0);
6125
Dan Gohman475871a2008-07-27 21:46:04 +00006126 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006127 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006128 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006129
Evan Cheng3f41d662007-10-08 22:16:29 +00006130 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006131 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006132 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006133 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006134
Chris Lattnerd1980a52009-03-12 06:52:53 +00006135 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6136 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006137 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006138 addTest = false;
6139 }
6140 }
6141
6142 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006143 // Look pass the truncate.
6144 if (Cond.getOpcode() == ISD::TRUNCATE)
6145 Cond = Cond.getOperand(0);
6146
6147 // We know the result of AND is compared against zero. Try to match
6148 // it to BT.
6149 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6150 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6151 if (NewSetCC.getNode()) {
6152 CC = NewSetCC.getOperand(0);
6153 Cond = NewSetCC.getOperand(1);
6154 addTest = false;
6155 }
6156 }
6157 }
6158
6159 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006160 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006161 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006162 }
6163
Evan Cheng0488db92007-09-25 01:57:46 +00006164 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6165 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006166 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6167 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006168 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006169}
6170
Evan Cheng370e5342008-12-03 08:38:43 +00006171// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6172// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6173// from the AND / OR.
6174static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6175 Opc = Op.getOpcode();
6176 if (Opc != ISD::OR && Opc != ISD::AND)
6177 return false;
6178 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6179 Op.getOperand(0).hasOneUse() &&
6180 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6181 Op.getOperand(1).hasOneUse());
6182}
6183
Evan Cheng961d6d42009-02-02 08:19:07 +00006184// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6185// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006186static bool isXor1OfSetCC(SDValue Op) {
6187 if (Op.getOpcode() != ISD::XOR)
6188 return false;
6189 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6190 if (N1C && N1C->getAPIntValue() == 1) {
6191 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6192 Op.getOperand(0).hasOneUse();
6193 }
6194 return false;
6195}
6196
Dan Gohman475871a2008-07-27 21:46:04 +00006197SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006198 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006199 SDValue Chain = Op.getOperand(0);
6200 SDValue Cond = Op.getOperand(1);
6201 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006202 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006203 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006204
Dan Gohman1a492952009-10-20 16:22:37 +00006205 if (Cond.getOpcode() == ISD::SETCC) {
6206 SDValue NewCond = LowerSETCC(Cond, DAG);
6207 if (NewCond.getNode())
6208 Cond = NewCond;
6209 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006210#if 0
6211 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006212 else if (Cond.getOpcode() == X86ISD::ADD ||
6213 Cond.getOpcode() == X86ISD::SUB ||
6214 Cond.getOpcode() == X86ISD::SMUL ||
6215 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006216 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006217#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006218
Evan Chengad9c0a32009-12-15 00:53:42 +00006219 // Look pass (and (setcc_carry (cmp ...)), 1).
6220 if (Cond.getOpcode() == ISD::AND &&
6221 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6222 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6223 if (C && C->getAPIntValue() == 1)
6224 Cond = Cond.getOperand(0);
6225 }
6226
Evan Cheng3f41d662007-10-08 22:16:29 +00006227 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6228 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006229 if (Cond.getOpcode() == X86ISD::SETCC ||
6230 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006231 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006232
Dan Gohman475871a2008-07-27 21:46:04 +00006233 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006234 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006235 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006236 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006237 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006238 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006239 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006240 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006241 default: break;
6242 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006243 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006244 // These can only come from an arithmetic instruction with overflow,
6245 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006246 Cond = Cond.getNode()->getOperand(1);
6247 addTest = false;
6248 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006249 }
Evan Cheng0488db92007-09-25 01:57:46 +00006250 }
Evan Cheng370e5342008-12-03 08:38:43 +00006251 } else {
6252 unsigned CondOpc;
6253 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6254 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006255 if (CondOpc == ISD::OR) {
6256 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6257 // two branches instead of an explicit OR instruction with a
6258 // separate test.
6259 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006260 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006261 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006262 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006263 Chain, Dest, CC, Cmp);
6264 CC = Cond.getOperand(1).getOperand(0);
6265 Cond = Cmp;
6266 addTest = false;
6267 }
6268 } else { // ISD::AND
6269 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6270 // two branches instead of an explicit AND instruction with a
6271 // separate test. However, we only do this if this block doesn't
6272 // have a fall-through edge, because this requires an explicit
6273 // jmp when the condition is false.
6274 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006275 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006276 Op.getNode()->hasOneUse()) {
6277 X86::CondCode CCode =
6278 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6279 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006280 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006281 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6282 // Look for an unconditional branch following this conditional branch.
6283 // We need this because we need to reverse the successors in order
6284 // to implement FCMP_OEQ.
6285 if (User.getOpcode() == ISD::BR) {
6286 SDValue FalseBB = User.getOperand(1);
6287 SDValue NewBR =
6288 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6289 assert(NewBR == User);
6290 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006291
Dale Johannesene4d209d2009-02-03 20:21:25 +00006292 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006293 Chain, Dest, CC, Cmp);
6294 X86::CondCode CCode =
6295 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6296 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006297 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006298 Cond = Cmp;
6299 addTest = false;
6300 }
6301 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006302 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006303 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6304 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6305 // It should be transformed during dag combiner except when the condition
6306 // is set by a arithmetics with overflow node.
6307 X86::CondCode CCode =
6308 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6309 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006310 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006311 Cond = Cond.getOperand(0).getOperand(1);
6312 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006313 }
Evan Cheng0488db92007-09-25 01:57:46 +00006314 }
6315
6316 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006317 // Look pass the truncate.
6318 if (Cond.getOpcode() == ISD::TRUNCATE)
6319 Cond = Cond.getOperand(0);
6320
6321 // We know the result of AND is compared against zero. Try to match
6322 // it to BT.
6323 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6324 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6325 if (NewSetCC.getNode()) {
6326 CC = NewSetCC.getOperand(0);
6327 Cond = NewSetCC.getOperand(1);
6328 addTest = false;
6329 }
6330 }
6331 }
6332
6333 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006334 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006335 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006336 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006337 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006338 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006339}
6340
Anton Korobeynikove060b532007-04-17 19:34:00 +00006341
6342// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6343// Calls to _alloca is needed to probe the stack when allocating more than 4k
6344// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6345// that the guard pages used by the OS virtual memory manager are allocated in
6346// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006347SDValue
6348X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006349 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006350 assert(Subtarget->isTargetCygMing() &&
6351 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006352 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006353
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006354 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006355 SDValue Chain = Op.getOperand(0);
6356 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006357 // FIXME: Ensure alignment here
6358
Dan Gohman475871a2008-07-27 21:46:04 +00006359 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006360
Owen Andersone50ed302009-08-10 22:56:29 +00006361 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006362 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006363
Chris Lattnere563bbc2008-10-11 22:08:30 +00006364 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006365
Dale Johannesendd64c412009-02-04 00:33:20 +00006366 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006367 Flag = Chain.getValue(1);
6368
Owen Anderson825b72b2009-08-11 20:47:22 +00006369 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006370 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006371 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006372 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006373 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006374 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006375 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006376 Flag = Chain.getValue(1);
6377
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006378 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006379 DAG.getIntPtrConstant(0, true),
6380 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006381 Flag);
6382
Dale Johannesendd64c412009-02-04 00:33:20 +00006383 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006384
Dan Gohman475871a2008-07-27 21:46:04 +00006385 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006386 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006387}
6388
Dan Gohman475871a2008-07-27 21:46:04 +00006389SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006390X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006391 SDValue Chain,
6392 SDValue Dst, SDValue Src,
6393 SDValue Size, unsigned Align,
6394 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006395 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006396 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006397
Bill Wendling6f287b22008-09-30 21:22:07 +00006398 // If not DWORD aligned or size is more than the threshold, call the library.
6399 // The libc version is likely to be faster for these cases. It can use the
6400 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006401 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006402 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006403 ConstantSize->getZExtValue() >
6404 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006405 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006406
6407 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006408 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006409
Bill Wendling6158d842008-10-01 00:59:58 +00006410 if (const char *bzeroEntry = V &&
6411 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006412 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006413 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006414 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006415 TargetLowering::ArgListEntry Entry;
6416 Entry.Node = Dst;
6417 Entry.Ty = IntPtrTy;
6418 Args.push_back(Entry);
6419 Entry.Node = Size;
6420 Args.push_back(Entry);
6421 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006422 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6423 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006424 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006425 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6426 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006427 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006428 }
6429
Dan Gohman707e0182008-04-12 04:36:06 +00006430 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006431 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006432 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006433
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006434 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006435 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006436 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006437 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006438 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006439 unsigned BytesLeft = 0;
6440 bool TwoRepStos = false;
6441 if (ValC) {
6442 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006443 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006444
Evan Cheng0db9fe62006-04-25 20:13:52 +00006445 // If the value is a constant, then we can potentially use larger sets.
6446 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006447 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006448 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006449 ValReg = X86::AX;
6450 Val = (Val << 8) | Val;
6451 break;
6452 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006453 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006454 ValReg = X86::EAX;
6455 Val = (Val << 8) | Val;
6456 Val = (Val << 16) | Val;
6457 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006458 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006459 ValReg = X86::RAX;
6460 Val = (Val << 32) | Val;
6461 }
6462 break;
6463 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006464 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006465 ValReg = X86::AL;
6466 Count = DAG.getIntPtrConstant(SizeVal);
6467 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006468 }
6469
Owen Anderson825b72b2009-08-11 20:47:22 +00006470 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006471 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006472 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6473 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006474 }
6475
Dale Johannesen0f502f62009-02-03 22:26:09 +00006476 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006477 InFlag);
6478 InFlag = Chain.getValue(1);
6479 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006480 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006481 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006482 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006483 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006484 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006485
Scott Michelfdc40a02009-02-17 22:15:04 +00006486 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006487 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006488 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006489 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006490 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006491 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006492 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006493 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006494
Owen Anderson825b72b2009-08-11 20:47:22 +00006495 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006496 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6497 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006498
Evan Cheng0db9fe62006-04-25 20:13:52 +00006499 if (TwoRepStos) {
6500 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006501 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006502 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006503 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006504 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6505 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006506 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006507 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006508 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006509 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006510 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6511 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006512 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006513 // Handle the last 1 - 7 bytes.
6514 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006515 EVT AddrVT = Dst.getValueType();
6516 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006517
Dale Johannesen0f502f62009-02-03 22:26:09 +00006518 Chain = DAG.getMemset(Chain, dl,
6519 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006520 DAG.getConstant(Offset, AddrVT)),
6521 Src,
6522 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006523 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006524 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006525
Dan Gohman707e0182008-04-12 04:36:06 +00006526 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006527 return Chain;
6528}
Evan Cheng11e15b32006-04-03 20:53:28 +00006529
Dan Gohman475871a2008-07-27 21:46:04 +00006530SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006531X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006532 SDValue Chain, SDValue Dst, SDValue Src,
6533 SDValue Size, unsigned Align,
6534 bool AlwaysInline,
6535 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006536 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006537 // This requires the copy size to be a constant, preferrably
6538 // within a subtarget-specific limit.
6539 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6540 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006541 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006542 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006543 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006544 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006545
Evan Cheng1887c1c2008-08-21 21:00:15 +00006546 /// If not DWORD aligned, call the library.
6547 if ((Align & 3) != 0)
6548 return SDValue();
6549
6550 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006551 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006552 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006553 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006554
Duncan Sands83ec4b62008-06-06 12:08:01 +00006555 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006556 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006557 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006558 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006559
Dan Gohman475871a2008-07-27 21:46:04 +00006560 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006561 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006562 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006563 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006564 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006565 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006566 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006567 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006568 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006569 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006570 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006571 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006572 InFlag = Chain.getValue(1);
6573
Owen Anderson825b72b2009-08-11 20:47:22 +00006574 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006575 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6576 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6577 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006578
Dan Gohman475871a2008-07-27 21:46:04 +00006579 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006580 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006581 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006582 // Handle the last 1 - 7 bytes.
6583 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006584 EVT DstVT = Dst.getValueType();
6585 EVT SrcVT = Src.getValueType();
6586 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006587 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006588 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006589 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006590 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006591 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006592 DAG.getConstant(BytesLeft, SizeVT),
6593 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006594 DstSV, DstSVOff + Offset,
6595 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006596 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006597
Owen Anderson825b72b2009-08-11 20:47:22 +00006598 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006599 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006600}
6601
Dan Gohman475871a2008-07-27 21:46:04 +00006602SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006603 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006604 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006605
Evan Cheng25ab6902006-09-08 06:48:29 +00006606 if (!Subtarget->is64Bit()) {
6607 // vastart just stores the address of the VarArgsFrameIndex slot into the
6608 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006609 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006610 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006611 }
6612
6613 // __va_list_tag:
6614 // gp_offset (0 - 6 * 8)
6615 // fp_offset (48 - 48 + 8 * 16)
6616 // overflow_arg_area (point to parameters coming in memory).
6617 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006618 SmallVector<SDValue, 8> MemOps;
6619 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006620 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006621 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006622 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006623 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006624 MemOps.push_back(Store);
6625
6626 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006627 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006628 FIN, DAG.getIntPtrConstant(4));
6629 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006630 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006631 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006632 MemOps.push_back(Store);
6633
6634 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006635 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006636 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006637 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006638 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006639 MemOps.push_back(Store);
6640
6641 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006642 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006643 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006644 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006645 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006646 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006647 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006648 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006649}
6650
Dan Gohman475871a2008-07-27 21:46:04 +00006651SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006652 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6653 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006654 SDValue Chain = Op.getOperand(0);
6655 SDValue SrcPtr = Op.getOperand(1);
6656 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006657
Torok Edwindac237e2009-07-08 20:53:28 +00006658 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006659 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006660}
6661
Dan Gohman475871a2008-07-27 21:46:04 +00006662SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006663 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006664 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006665 SDValue Chain = Op.getOperand(0);
6666 SDValue DstPtr = Op.getOperand(1);
6667 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006668 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6669 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006670 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006671
Dale Johannesendd64c412009-02-04 00:33:20 +00006672 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006673 DAG.getIntPtrConstant(24), 8, false,
6674 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006675}
6676
Dan Gohman475871a2008-07-27 21:46:04 +00006677SDValue
6678X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006679 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006680 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006681 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006682 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006683 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006684 case Intrinsic::x86_sse_comieq_ss:
6685 case Intrinsic::x86_sse_comilt_ss:
6686 case Intrinsic::x86_sse_comile_ss:
6687 case Intrinsic::x86_sse_comigt_ss:
6688 case Intrinsic::x86_sse_comige_ss:
6689 case Intrinsic::x86_sse_comineq_ss:
6690 case Intrinsic::x86_sse_ucomieq_ss:
6691 case Intrinsic::x86_sse_ucomilt_ss:
6692 case Intrinsic::x86_sse_ucomile_ss:
6693 case Intrinsic::x86_sse_ucomigt_ss:
6694 case Intrinsic::x86_sse_ucomige_ss:
6695 case Intrinsic::x86_sse_ucomineq_ss:
6696 case Intrinsic::x86_sse2_comieq_sd:
6697 case Intrinsic::x86_sse2_comilt_sd:
6698 case Intrinsic::x86_sse2_comile_sd:
6699 case Intrinsic::x86_sse2_comigt_sd:
6700 case Intrinsic::x86_sse2_comige_sd:
6701 case Intrinsic::x86_sse2_comineq_sd:
6702 case Intrinsic::x86_sse2_ucomieq_sd:
6703 case Intrinsic::x86_sse2_ucomilt_sd:
6704 case Intrinsic::x86_sse2_ucomile_sd:
6705 case Intrinsic::x86_sse2_ucomigt_sd:
6706 case Intrinsic::x86_sse2_ucomige_sd:
6707 case Intrinsic::x86_sse2_ucomineq_sd: {
6708 unsigned Opc = 0;
6709 ISD::CondCode CC = ISD::SETCC_INVALID;
6710 switch (IntNo) {
6711 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006712 case Intrinsic::x86_sse_comieq_ss:
6713 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006714 Opc = X86ISD::COMI;
6715 CC = ISD::SETEQ;
6716 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006717 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006718 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006719 Opc = X86ISD::COMI;
6720 CC = ISD::SETLT;
6721 break;
6722 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006723 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006724 Opc = X86ISD::COMI;
6725 CC = ISD::SETLE;
6726 break;
6727 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006728 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006729 Opc = X86ISD::COMI;
6730 CC = ISD::SETGT;
6731 break;
6732 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006733 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006734 Opc = X86ISD::COMI;
6735 CC = ISD::SETGE;
6736 break;
6737 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006738 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006739 Opc = X86ISD::COMI;
6740 CC = ISD::SETNE;
6741 break;
6742 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006743 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006744 Opc = X86ISD::UCOMI;
6745 CC = ISD::SETEQ;
6746 break;
6747 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006748 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006749 Opc = X86ISD::UCOMI;
6750 CC = ISD::SETLT;
6751 break;
6752 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006753 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006754 Opc = X86ISD::UCOMI;
6755 CC = ISD::SETLE;
6756 break;
6757 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006758 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006759 Opc = X86ISD::UCOMI;
6760 CC = ISD::SETGT;
6761 break;
6762 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006763 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006764 Opc = X86ISD::UCOMI;
6765 CC = ISD::SETGE;
6766 break;
6767 case Intrinsic::x86_sse_ucomineq_ss:
6768 case Intrinsic::x86_sse2_ucomineq_sd:
6769 Opc = X86ISD::UCOMI;
6770 CC = ISD::SETNE;
6771 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006772 }
Evan Cheng734503b2006-09-11 02:19:56 +00006773
Dan Gohman475871a2008-07-27 21:46:04 +00006774 SDValue LHS = Op.getOperand(1);
6775 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006776 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006777 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006778 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6779 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6780 DAG.getConstant(X86CC, MVT::i8), Cond);
6781 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006782 }
Eric Christopher71c67532009-07-29 00:28:05 +00006783 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006784 // an integer value, not just an instruction so lower it to the ptest
6785 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006786 case Intrinsic::x86_sse41_ptestz:
6787 case Intrinsic::x86_sse41_ptestc:
6788 case Intrinsic::x86_sse41_ptestnzc:{
6789 unsigned X86CC = 0;
6790 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006791 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006792 case Intrinsic::x86_sse41_ptestz:
6793 // ZF = 1
6794 X86CC = X86::COND_E;
6795 break;
6796 case Intrinsic::x86_sse41_ptestc:
6797 // CF = 1
6798 X86CC = X86::COND_B;
6799 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006800 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006801 // ZF and CF = 0
6802 X86CC = X86::COND_A;
6803 break;
6804 }
Eric Christopherfd179292009-08-27 18:07:15 +00006805
Eric Christopher71c67532009-07-29 00:28:05 +00006806 SDValue LHS = Op.getOperand(1);
6807 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006808 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6809 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6810 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6811 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006812 }
Evan Cheng5759f972008-05-04 09:15:50 +00006813
6814 // Fix vector shift instructions where the last operand is a non-immediate
6815 // i32 value.
6816 case Intrinsic::x86_sse2_pslli_w:
6817 case Intrinsic::x86_sse2_pslli_d:
6818 case Intrinsic::x86_sse2_pslli_q:
6819 case Intrinsic::x86_sse2_psrli_w:
6820 case Intrinsic::x86_sse2_psrli_d:
6821 case Intrinsic::x86_sse2_psrli_q:
6822 case Intrinsic::x86_sse2_psrai_w:
6823 case Intrinsic::x86_sse2_psrai_d:
6824 case Intrinsic::x86_mmx_pslli_w:
6825 case Intrinsic::x86_mmx_pslli_d:
6826 case Intrinsic::x86_mmx_pslli_q:
6827 case Intrinsic::x86_mmx_psrli_w:
6828 case Intrinsic::x86_mmx_psrli_d:
6829 case Intrinsic::x86_mmx_psrli_q:
6830 case Intrinsic::x86_mmx_psrai_w:
6831 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006832 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006833 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006834 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006835
6836 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006837 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006838 switch (IntNo) {
6839 case Intrinsic::x86_sse2_pslli_w:
6840 NewIntNo = Intrinsic::x86_sse2_psll_w;
6841 break;
6842 case Intrinsic::x86_sse2_pslli_d:
6843 NewIntNo = Intrinsic::x86_sse2_psll_d;
6844 break;
6845 case Intrinsic::x86_sse2_pslli_q:
6846 NewIntNo = Intrinsic::x86_sse2_psll_q;
6847 break;
6848 case Intrinsic::x86_sse2_psrli_w:
6849 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6850 break;
6851 case Intrinsic::x86_sse2_psrli_d:
6852 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6853 break;
6854 case Intrinsic::x86_sse2_psrli_q:
6855 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6856 break;
6857 case Intrinsic::x86_sse2_psrai_w:
6858 NewIntNo = Intrinsic::x86_sse2_psra_w;
6859 break;
6860 case Intrinsic::x86_sse2_psrai_d:
6861 NewIntNo = Intrinsic::x86_sse2_psra_d;
6862 break;
6863 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006864 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006865 switch (IntNo) {
6866 case Intrinsic::x86_mmx_pslli_w:
6867 NewIntNo = Intrinsic::x86_mmx_psll_w;
6868 break;
6869 case Intrinsic::x86_mmx_pslli_d:
6870 NewIntNo = Intrinsic::x86_mmx_psll_d;
6871 break;
6872 case Intrinsic::x86_mmx_pslli_q:
6873 NewIntNo = Intrinsic::x86_mmx_psll_q;
6874 break;
6875 case Intrinsic::x86_mmx_psrli_w:
6876 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6877 break;
6878 case Intrinsic::x86_mmx_psrli_d:
6879 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6880 break;
6881 case Intrinsic::x86_mmx_psrli_q:
6882 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6883 break;
6884 case Intrinsic::x86_mmx_psrai_w:
6885 NewIntNo = Intrinsic::x86_mmx_psra_w;
6886 break;
6887 case Intrinsic::x86_mmx_psrai_d:
6888 NewIntNo = Intrinsic::x86_mmx_psra_d;
6889 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006890 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006891 }
6892 break;
6893 }
6894 }
Mon P Wangefa42202009-09-03 19:56:25 +00006895
6896 // The vector shift intrinsics with scalars uses 32b shift amounts but
6897 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6898 // to be zero.
6899 SDValue ShOps[4];
6900 ShOps[0] = ShAmt;
6901 ShOps[1] = DAG.getConstant(0, MVT::i32);
6902 if (ShAmtVT == MVT::v4i32) {
6903 ShOps[2] = DAG.getUNDEF(MVT::i32);
6904 ShOps[3] = DAG.getUNDEF(MVT::i32);
6905 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6906 } else {
6907 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6908 }
6909
Owen Andersone50ed302009-08-10 22:56:29 +00006910 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006911 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006912 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006913 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006914 Op.getOperand(1), ShAmt);
6915 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006916 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006917}
Evan Cheng72261582005-12-20 06:22:03 +00006918
Dan Gohman475871a2008-07-27 21:46:04 +00006919SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006920 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006921 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006922
6923 if (Depth > 0) {
6924 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6925 SDValue Offset =
6926 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006927 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006928 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006929 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006930 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006931 NULL, 0);
6932 }
6933
6934 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006935 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006936 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006937 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006938}
6939
Dan Gohman475871a2008-07-27 21:46:04 +00006940SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006941 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6942 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006943 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006944 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006945 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6946 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006947 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006948 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006949 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006950 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006951}
6952
Dan Gohman475871a2008-07-27 21:46:04 +00006953SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006954 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006955 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006956}
6957
Dan Gohman475871a2008-07-27 21:46:04 +00006958SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006959{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006960 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006961 SDValue Chain = Op.getOperand(0);
6962 SDValue Offset = Op.getOperand(1);
6963 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006964 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006965
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006966 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6967 getPointerTy());
6968 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006969
Dale Johannesene4d209d2009-02-03 20:21:25 +00006970 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006971 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006972 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6973 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006974 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006975 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006976
Dale Johannesene4d209d2009-02-03 20:21:25 +00006977 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006978 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006979 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006980}
6981
Dan Gohman475871a2008-07-27 21:46:04 +00006982SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006983 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006984 SDValue Root = Op.getOperand(0);
6985 SDValue Trmp = Op.getOperand(1); // trampoline
6986 SDValue FPtr = Op.getOperand(2); // nested function
6987 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006988 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006989
Dan Gohman69de1932008-02-06 22:27:42 +00006990 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006991
Duncan Sands339e14f2008-01-16 22:55:25 +00006992 const X86InstrInfo *TII =
6993 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6994
Duncan Sandsb116fac2007-07-27 20:02:49 +00006995 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006996 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006997
6998 // Large code-model.
6999
7000 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
7001 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
7002
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007003 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7004 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007005
7006 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7007
7008 // Load the pointer to the nested function into R11.
7009 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007010 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007011 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007012 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007013
Owen Anderson825b72b2009-08-11 20:47:22 +00007014 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7015 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007016 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007017
7018 // Load the 'nest' parameter value into R10.
7019 // R10 is specified in X86CallingConv.td
7020 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007021 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7022 DAG.getConstant(10, MVT::i64));
7023 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007024 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00007025
Owen Anderson825b72b2009-08-11 20:47:22 +00007026 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7027 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007028 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007029
7030 // Jump to the nested function.
7031 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007032 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7033 DAG.getConstant(20, MVT::i64));
7034 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007035 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00007036
7037 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007038 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7039 DAG.getConstant(22, MVT::i64));
7040 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007041 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007042
Dan Gohman475871a2008-07-27 21:46:04 +00007043 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007044 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007045 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007046 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007047 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007048 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007049 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007050 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007051
7052 switch (CC) {
7053 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007054 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007055 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007056 case CallingConv::X86_StdCall: {
7057 // Pass 'nest' parameter in ECX.
7058 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007059 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007060
7061 // Check that ECX wasn't needed by an 'inreg' parameter.
7062 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007063 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007064
Chris Lattner58d74912008-03-12 17:45:29 +00007065 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007066 unsigned InRegCount = 0;
7067 unsigned Idx = 1;
7068
7069 for (FunctionType::param_iterator I = FTy->param_begin(),
7070 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007071 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007072 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007073 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007074
7075 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007076 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007077 }
7078 }
7079 break;
7080 }
7081 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007082 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007083 // Pass 'nest' parameter in EAX.
7084 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007085 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007086 break;
7087 }
7088
Dan Gohman475871a2008-07-27 21:46:04 +00007089 SDValue OutChains[4];
7090 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007091
Owen Anderson825b72b2009-08-11 20:47:22 +00007092 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7093 DAG.getConstant(10, MVT::i32));
7094 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007095
Duncan Sands339e14f2008-01-16 22:55:25 +00007096 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007097 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007098 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007099 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007100 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007101
Owen Anderson825b72b2009-08-11 20:47:22 +00007102 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7103 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007104 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007105
Duncan Sands339e14f2008-01-16 22:55:25 +00007106 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00007107 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7108 DAG.getConstant(5, MVT::i32));
7109 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007110 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007111
Owen Anderson825b72b2009-08-11 20:47:22 +00007112 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7113 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007114 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007115
Dan Gohman475871a2008-07-27 21:46:04 +00007116 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007117 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007118 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007119 }
7120}
7121
Dan Gohman475871a2008-07-27 21:46:04 +00007122SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007123 /*
7124 The rounding mode is in bits 11:10 of FPSR, and has the following
7125 settings:
7126 00 Round to nearest
7127 01 Round to -inf
7128 10 Round to +inf
7129 11 Round to 0
7130
7131 FLT_ROUNDS, on the other hand, expects the following:
7132 -1 Undefined
7133 0 Round to 0
7134 1 Round to nearest
7135 2 Round to +inf
7136 3 Round to -inf
7137
7138 To perform the conversion, we do:
7139 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7140 */
7141
7142 MachineFunction &MF = DAG.getMachineFunction();
7143 const TargetMachine &TM = MF.getTarget();
7144 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7145 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007146 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007147 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007148
7149 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007150 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007151 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007152
Owen Anderson825b72b2009-08-11 20:47:22 +00007153 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007154 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007155
7156 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007157 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007158
7159 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007160 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007161 DAG.getNode(ISD::SRL, dl, MVT::i16,
7162 DAG.getNode(ISD::AND, dl, MVT::i16,
7163 CWD, DAG.getConstant(0x800, MVT::i16)),
7164 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007165 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 DAG.getNode(ISD::SRL, dl, MVT::i16,
7167 DAG.getNode(ISD::AND, dl, MVT::i16,
7168 CWD, DAG.getConstant(0x400, MVT::i16)),
7169 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007170
Dan Gohman475871a2008-07-27 21:46:04 +00007171 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007172 DAG.getNode(ISD::AND, dl, MVT::i16,
7173 DAG.getNode(ISD::ADD, dl, MVT::i16,
7174 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7175 DAG.getConstant(1, MVT::i16)),
7176 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007177
7178
Duncan Sands83ec4b62008-06-06 12:08:01 +00007179 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007180 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007181}
7182
Dan Gohman475871a2008-07-27 21:46:04 +00007183SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007184 EVT VT = Op.getValueType();
7185 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007186 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007187 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007188
7189 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007190 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007191 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007192 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007193 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007194 }
Evan Cheng18efe262007-12-14 02:13:44 +00007195
Evan Cheng152804e2007-12-14 08:30:15 +00007196 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007197 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007198 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007199
7200 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007201 SDValue Ops[] = {
7202 Op,
7203 DAG.getConstant(NumBits+NumBits-1, OpVT),
7204 DAG.getConstant(X86::COND_E, MVT::i8),
7205 Op.getValue(1)
7206 };
7207 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007208
7209 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007210 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007211
Owen Anderson825b72b2009-08-11 20:47:22 +00007212 if (VT == MVT::i8)
7213 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007214 return Op;
7215}
7216
Dan Gohman475871a2008-07-27 21:46:04 +00007217SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007218 EVT VT = Op.getValueType();
7219 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007220 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007221 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007222
7223 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007224 if (VT == MVT::i8) {
7225 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007226 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007227 }
Evan Cheng152804e2007-12-14 08:30:15 +00007228
7229 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007230 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007231 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007232
7233 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007234 SDValue Ops[] = {
7235 Op,
7236 DAG.getConstant(NumBits, OpVT),
7237 DAG.getConstant(X86::COND_E, MVT::i8),
7238 Op.getValue(1)
7239 };
7240 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007241
Owen Anderson825b72b2009-08-11 20:47:22 +00007242 if (VT == MVT::i8)
7243 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007244 return Op;
7245}
7246
Mon P Wangaf9b9522008-12-18 21:42:19 +00007247SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007248 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007249 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007250 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007251
Mon P Wangaf9b9522008-12-18 21:42:19 +00007252 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7253 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7254 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7255 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7256 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7257 //
7258 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7259 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7260 // return AloBlo + AloBhi + AhiBlo;
7261
7262 SDValue A = Op.getOperand(0);
7263 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007264
Dale Johannesene4d209d2009-02-03 20:21:25 +00007265 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007266 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7267 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007268 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007269 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7270 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007271 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007272 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007273 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007274 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007275 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007276 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007277 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007278 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007279 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007280 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007281 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7282 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007283 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007284 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7285 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007286 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7287 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007288 return Res;
7289}
7290
7291
Bill Wendling74c37652008-12-09 22:08:41 +00007292SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7293 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7294 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007295 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7296 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007297 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007298 SDValue LHS = N->getOperand(0);
7299 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007300 unsigned BaseOp = 0;
7301 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007302 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007303
7304 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007305 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007306 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007307 // A subtract of one will be selected as a INC. Note that INC doesn't
7308 // set CF, so we can't do this for UADDO.
7309 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7310 if (C->getAPIntValue() == 1) {
7311 BaseOp = X86ISD::INC;
7312 Cond = X86::COND_O;
7313 break;
7314 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007315 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007316 Cond = X86::COND_O;
7317 break;
7318 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007319 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007320 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007321 break;
7322 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007323 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7324 // set CF, so we can't do this for USUBO.
7325 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7326 if (C->getAPIntValue() == 1) {
7327 BaseOp = X86ISD::DEC;
7328 Cond = X86::COND_O;
7329 break;
7330 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007331 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007332 Cond = X86::COND_O;
7333 break;
7334 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007335 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007336 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007337 break;
7338 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007339 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007340 Cond = X86::COND_O;
7341 break;
7342 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007343 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007344 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007345 break;
7346 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007347
Bill Wendling61edeb52008-12-02 01:06:39 +00007348 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007349 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007350 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007351
Bill Wendling61edeb52008-12-02 01:06:39 +00007352 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007353 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007354 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007355
Bill Wendling61edeb52008-12-02 01:06:39 +00007356 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7357 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007358}
7359
Dan Gohman475871a2008-07-27 21:46:04 +00007360SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007361 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007362 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007363 unsigned Reg = 0;
7364 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007365 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007366 default:
7367 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007368 case MVT::i8: Reg = X86::AL; size = 1; break;
7369 case MVT::i16: Reg = X86::AX; size = 2; break;
7370 case MVT::i32: Reg = X86::EAX; size = 4; break;
7371 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007372 assert(Subtarget->is64Bit() && "Node not type legal!");
7373 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007374 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007375 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007376 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007377 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007378 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007379 Op.getOperand(1),
7380 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007381 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007382 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007383 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007384 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007385 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007386 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007387 return cpOut;
7388}
7389
Duncan Sands1607f052008-12-01 11:39:25 +00007390SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007391 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007392 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007393 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007394 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007395 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007396 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007397 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7398 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007399 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007400 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7401 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007402 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007403 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007404 rdx.getValue(1)
7405 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007406 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007407}
7408
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007409SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7410 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007412 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007414 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007415 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007416 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007417 Node->getOperand(0),
7418 Node->getOperand(1), negOp,
7419 cast<AtomicSDNode>(Node)->getSrcValue(),
7420 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007421}
7422
Evan Cheng0db9fe62006-04-25 20:13:52 +00007423/// LowerOperation - Provide custom lowering hooks for some operations.
7424///
Dan Gohman475871a2008-07-27 21:46:04 +00007425SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007426 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007427 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007428 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7429 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007430 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007431 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007432 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7433 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7434 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7435 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7436 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7437 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007438 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007439 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007440 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007441 case ISD::SHL_PARTS:
7442 case ISD::SRA_PARTS:
7443 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7444 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007445 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007446 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007447 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007448 case ISD::FABS: return LowerFABS(Op, DAG);
7449 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007450 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007451 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007452 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007453 case ISD::SELECT: return LowerSELECT(Op, DAG);
7454 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007455 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007456 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007457 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007458 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007459 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007460 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7461 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007462 case ISD::FRAME_TO_ARGS_OFFSET:
7463 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007464 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007465 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007466 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007467 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007468 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7469 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007470 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007471 case ISD::SADDO:
7472 case ISD::UADDO:
7473 case ISD::SSUBO:
7474 case ISD::USUBO:
7475 case ISD::SMULO:
7476 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007477 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007478 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007479}
7480
Duncan Sands1607f052008-12-01 11:39:25 +00007481void X86TargetLowering::
7482ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7483 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007484 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007485 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007486 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007487
7488 SDValue Chain = Node->getOperand(0);
7489 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007490 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007491 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007492 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007493 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007494 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007496 SDValue Result =
7497 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7498 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007499 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007500 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007501 Results.push_back(Result.getValue(2));
7502}
7503
Duncan Sands126d9072008-07-04 11:47:58 +00007504/// ReplaceNodeResults - Replace a node with an illegal result type
7505/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007506void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7507 SmallVectorImpl<SDValue>&Results,
7508 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007509 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007510 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007511 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007512 assert(false && "Do not know how to custom type legalize this operation!");
7513 return;
7514 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007515 std::pair<SDValue,SDValue> Vals =
7516 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007517 SDValue FIST = Vals.first, StackSlot = Vals.second;
7518 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007519 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007520 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007521 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007522 }
7523 return;
7524 }
7525 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007526 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007527 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007528 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007529 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007530 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007531 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007532 eax.getValue(2));
7533 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7534 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007535 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007536 Results.push_back(edx.getValue(1));
7537 return;
7538 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007539 case ISD::SDIV:
7540 case ISD::UDIV:
7541 case ISD::SREM:
7542 case ISD::UREM: {
7543 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7544 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7545 return;
7546 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007547 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007548 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007549 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007550 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007551 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7552 DAG.getConstant(0, MVT::i32));
7553 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7554 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007555 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7556 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007557 cpInL.getValue(1));
7558 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007559 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7560 DAG.getConstant(0, MVT::i32));
7561 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7562 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007563 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007564 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007565 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007566 swapInL.getValue(1));
7567 SDValue Ops[] = { swapInH.getValue(0),
7568 N->getOperand(1),
7569 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007570 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007571 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007572 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007573 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007574 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007575 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007576 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007577 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007578 Results.push_back(cpOutH.getValue(1));
7579 return;
7580 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007581 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007582 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7583 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007584 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007585 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7586 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007587 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007588 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7589 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007590 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007591 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7592 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007593 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007594 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7595 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007596 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007597 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7598 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007599 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007600 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7601 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007602 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007603}
7604
Evan Cheng72261582005-12-20 06:22:03 +00007605const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7606 switch (Opcode) {
7607 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007608 case X86ISD::BSF: return "X86ISD::BSF";
7609 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007610 case X86ISD::SHLD: return "X86ISD::SHLD";
7611 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007612 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007613 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007614 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007615 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007616 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007617 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007618 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7619 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7620 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007621 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007622 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007623 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007624 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007625 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007626 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007627 case X86ISD::COMI: return "X86ISD::COMI";
7628 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007629 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007630 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007631 case X86ISD::CMOV: return "X86ISD::CMOV";
7632 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007633 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007634 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7635 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007636 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007637 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007638 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007639 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007640 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007641 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7642 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007643 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007644 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007645 case X86ISD::FMAX: return "X86ISD::FMAX";
7646 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007647 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7648 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007649 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007650 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007651 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007652 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007653 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007654 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7655 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007656 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7657 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7658 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7659 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7660 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7661 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007662 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7663 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007664 case X86ISD::VSHL: return "X86ISD::VSHL";
7665 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007666 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7667 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7668 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7669 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7670 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7671 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7672 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7673 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7674 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7675 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007676 case X86ISD::ADD: return "X86ISD::ADD";
7677 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007678 case X86ISD::SMUL: return "X86ISD::SMUL";
7679 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007680 case X86ISD::INC: return "X86ISD::INC";
7681 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007682 case X86ISD::OR: return "X86ISD::OR";
7683 case X86ISD::XOR: return "X86ISD::XOR";
7684 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007685 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007686 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007687 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007688 }
7689}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007690
Chris Lattnerc9addb72007-03-30 23:15:24 +00007691// isLegalAddressingMode - Return true if the addressing mode represented
7692// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007693bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007694 const Type *Ty) const {
7695 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007696 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007697
Chris Lattnerc9addb72007-03-30 23:15:24 +00007698 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007699 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007700 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007701
Chris Lattnerc9addb72007-03-30 23:15:24 +00007702 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007703 unsigned GVFlags =
7704 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007705
Chris Lattnerdfed4132009-07-10 07:38:24 +00007706 // If a reference to this global requires an extra load, we can't fold it.
7707 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007708 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007709
Chris Lattnerdfed4132009-07-10 07:38:24 +00007710 // If BaseGV requires a register for the PIC base, we cannot also have a
7711 // BaseReg specified.
7712 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007713 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007714
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007715 // If lower 4G is not available, then we must use rip-relative addressing.
7716 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7717 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007718 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007719
Chris Lattnerc9addb72007-03-30 23:15:24 +00007720 switch (AM.Scale) {
7721 case 0:
7722 case 1:
7723 case 2:
7724 case 4:
7725 case 8:
7726 // These scales always work.
7727 break;
7728 case 3:
7729 case 5:
7730 case 9:
7731 // These scales are formed with basereg+scalereg. Only accept if there is
7732 // no basereg yet.
7733 if (AM.HasBaseReg)
7734 return false;
7735 break;
7736 default: // Other stuff never works.
7737 return false;
7738 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007739
Chris Lattnerc9addb72007-03-30 23:15:24 +00007740 return true;
7741}
7742
7743
Evan Cheng2bd122c2007-10-26 01:56:11 +00007744bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7745 if (!Ty1->isInteger() || !Ty2->isInteger())
7746 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007747 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7748 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007749 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007750 return false;
7751 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007752}
7753
Owen Andersone50ed302009-08-10 22:56:29 +00007754bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007755 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007756 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007757 unsigned NumBits1 = VT1.getSizeInBits();
7758 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007759 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007760 return false;
7761 return Subtarget->is64Bit() || NumBits1 < 64;
7762}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007763
Dan Gohman97121ba2009-04-08 00:15:30 +00007764bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007765 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007766 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007767}
7768
Owen Andersone50ed302009-08-10 22:56:29 +00007769bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007770 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007771 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007772}
7773
Owen Andersone50ed302009-08-10 22:56:29 +00007774bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007775 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007776 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007777}
7778
Evan Cheng60c07e12006-07-05 22:17:51 +00007779/// isShuffleMaskLegal - Targets can use this to indicate that they only
7780/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7781/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7782/// are assumed to be legal.
7783bool
Eric Christopherfd179292009-08-27 18:07:15 +00007784X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007785 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007786 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007787 if (VT.getSizeInBits() == 64)
7788 return false;
7789
Nate Begemana09008b2009-10-19 02:17:23 +00007790 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007791 return (VT.getVectorNumElements() == 2 ||
7792 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7793 isMOVLMask(M, VT) ||
7794 isSHUFPMask(M, VT) ||
7795 isPSHUFDMask(M, VT) ||
7796 isPSHUFHWMask(M, VT) ||
7797 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007798 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007799 isUNPCKLMask(M, VT) ||
7800 isUNPCKHMask(M, VT) ||
7801 isUNPCKL_v_undef_Mask(M, VT) ||
7802 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007803}
7804
Dan Gohman7d8143f2008-04-09 20:09:42 +00007805bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007806X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007807 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007808 unsigned NumElts = VT.getVectorNumElements();
7809 // FIXME: This collection of masks seems suspect.
7810 if (NumElts == 2)
7811 return true;
7812 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7813 return (isMOVLMask(Mask, VT) ||
7814 isCommutedMOVLMask(Mask, VT, true) ||
7815 isSHUFPMask(Mask, VT) ||
7816 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007817 }
7818 return false;
7819}
7820
7821//===----------------------------------------------------------------------===//
7822// X86 Scheduler Hooks
7823//===----------------------------------------------------------------------===//
7824
Mon P Wang63307c32008-05-05 19:05:59 +00007825// private utility function
7826MachineBasicBlock *
7827X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7828 MachineBasicBlock *MBB,
7829 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007830 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007831 unsigned LoadOpc,
7832 unsigned CXchgOpc,
7833 unsigned copyOpc,
7834 unsigned notOpc,
7835 unsigned EAXreg,
7836 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007837 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007838 // For the atomic bitwise operator, we generate
7839 // thisMBB:
7840 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007841 // ld t1 = [bitinstr.addr]
7842 // op t2 = t1, [bitinstr.val]
7843 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007844 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7845 // bz newMBB
7846 // fallthrough -->nextMBB
7847 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7848 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007849 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007850 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007851
Mon P Wang63307c32008-05-05 19:05:59 +00007852 /// First build the CFG
7853 MachineFunction *F = MBB->getParent();
7854 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007855 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7856 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7857 F->insert(MBBIter, newMBB);
7858 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007859
Mon P Wang63307c32008-05-05 19:05:59 +00007860 // Move all successors to thisMBB to nextMBB
7861 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007862
Mon P Wang63307c32008-05-05 19:05:59 +00007863 // Update thisMBB to fall through to newMBB
7864 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007865
Mon P Wang63307c32008-05-05 19:05:59 +00007866 // newMBB jumps to itself and fall through to nextMBB
7867 newMBB->addSuccessor(nextMBB);
7868 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007869
Mon P Wang63307c32008-05-05 19:05:59 +00007870 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007871 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007872 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007873 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007874 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007875 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007876 int numArgs = bInstr->getNumOperands() - 1;
7877 for (int i=0; i < numArgs; ++i)
7878 argOpers[i] = &bInstr->getOperand(i+1);
7879
7880 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007881 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7882 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007883
Dale Johannesen140be2d2008-08-19 18:47:28 +00007884 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007885 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007886 for (int i=0; i <= lastAddrIndx; ++i)
7887 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007888
Dale Johannesen140be2d2008-08-19 18:47:28 +00007889 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007890 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007891 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007892 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007893 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007894 tt = t1;
7895
Dale Johannesen140be2d2008-08-19 18:47:28 +00007896 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007897 assert((argOpers[valArgIndx]->isReg() ||
7898 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007899 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007900 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007901 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007902 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007903 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007904 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007905 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007906
Dale Johannesene4d209d2009-02-03 20:21:25 +00007907 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007908 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007909
Dale Johannesene4d209d2009-02-03 20:21:25 +00007910 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007911 for (int i=0; i <= lastAddrIndx; ++i)
7912 (*MIB).addOperand(*argOpers[i]);
7913 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007914 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007915 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7916 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007917
Dale Johannesene4d209d2009-02-03 20:21:25 +00007918 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007919 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007920
Mon P Wang63307c32008-05-05 19:05:59 +00007921 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007922 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007923
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007924 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007925 return nextMBB;
7926}
7927
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007928// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007929MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007930X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7931 MachineBasicBlock *MBB,
7932 unsigned regOpcL,
7933 unsigned regOpcH,
7934 unsigned immOpcL,
7935 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007936 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007937 // For the atomic bitwise operator, we generate
7938 // thisMBB (instructions are in pairs, except cmpxchg8b)
7939 // ld t1,t2 = [bitinstr.addr]
7940 // newMBB:
7941 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7942 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007943 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007944 // mov ECX, EBX <- t5, t6
7945 // mov EAX, EDX <- t1, t2
7946 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7947 // mov t3, t4 <- EAX, EDX
7948 // bz newMBB
7949 // result in out1, out2
7950 // fallthrough -->nextMBB
7951
7952 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7953 const unsigned LoadOpc = X86::MOV32rm;
7954 const unsigned copyOpc = X86::MOV32rr;
7955 const unsigned NotOpc = X86::NOT32r;
7956 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7957 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7958 MachineFunction::iterator MBBIter = MBB;
7959 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007960
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007961 /// First build the CFG
7962 MachineFunction *F = MBB->getParent();
7963 MachineBasicBlock *thisMBB = MBB;
7964 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7965 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7966 F->insert(MBBIter, newMBB);
7967 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007968
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007969 // Move all successors to thisMBB to nextMBB
7970 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007971
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007972 // Update thisMBB to fall through to newMBB
7973 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007974
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007975 // newMBB jumps to itself and fall through to nextMBB
7976 newMBB->addSuccessor(nextMBB);
7977 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007978
Dale Johannesene4d209d2009-02-03 20:21:25 +00007979 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007980 // Insert instructions into newMBB based on incoming instruction
7981 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007982 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007983 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007984 MachineOperand& dest1Oper = bInstr->getOperand(0);
7985 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007986 MachineOperand* argOpers[2 + X86AddrNumOperands];
7987 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007988 argOpers[i] = &bInstr->getOperand(i+2);
7989
Evan Chengad5b52f2010-01-08 19:14:57 +00007990 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007991 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007992
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007993 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007994 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007995 for (int i=0; i <= lastAddrIndx; ++i)
7996 (*MIB).addOperand(*argOpers[i]);
7997 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007998 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007999 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008000 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008001 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008002 MachineOperand newOp3 = *(argOpers[3]);
8003 if (newOp3.isImm())
8004 newOp3.setImm(newOp3.getImm()+4);
8005 else
8006 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008007 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008008 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008009
8010 // t3/4 are defined later, at the bottom of the loop
8011 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8012 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008013 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008014 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008015 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008016 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8017
Evan Cheng306b4ca2010-01-08 23:41:50 +00008018 // The subsequent operations should be using the destination registers of
8019 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008020 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008021 t1 = F->getRegInfo().createVirtualRegister(RC);
8022 t2 = F->getRegInfo().createVirtualRegister(RC);
8023 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8024 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008025 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008026 t1 = dest1Oper.getReg();
8027 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008028 }
8029
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008030 int valArgIndx = lastAddrIndx + 1;
8031 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008032 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008033 "invalid operand");
8034 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8035 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008036 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008037 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008038 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008039 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008040 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008041 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008042 (*MIB).addOperand(*argOpers[valArgIndx]);
8043 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008044 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008045 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008046 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008047 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008048 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008049 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008050 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008051 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008052 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008053 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008054
Dale Johannesene4d209d2009-02-03 20:21:25 +00008055 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008056 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008057 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008058 MIB.addReg(t2);
8059
Dale Johannesene4d209d2009-02-03 20:21:25 +00008060 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008061 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008062 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008063 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008064
Dale Johannesene4d209d2009-02-03 20:21:25 +00008065 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008066 for (int i=0; i <= lastAddrIndx; ++i)
8067 (*MIB).addOperand(*argOpers[i]);
8068
8069 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008070 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8071 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008072
Dale Johannesene4d209d2009-02-03 20:21:25 +00008073 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008074 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008075 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008076 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008077
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008078 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008079 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008080
8081 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8082 return nextMBB;
8083}
8084
8085// private utility function
8086MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008087X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8088 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008089 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008090 // For the atomic min/max operator, we generate
8091 // thisMBB:
8092 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008093 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008094 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008095 // cmp t1, t2
8096 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008097 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008098 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8099 // bz newMBB
8100 // fallthrough -->nextMBB
8101 //
8102 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8103 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008104 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008105 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008106
Mon P Wang63307c32008-05-05 19:05:59 +00008107 /// First build the CFG
8108 MachineFunction *F = MBB->getParent();
8109 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008110 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8111 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8112 F->insert(MBBIter, newMBB);
8113 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008114
Dan Gohmand6708ea2009-08-15 01:38:56 +00008115 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008116 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008117
Mon P Wang63307c32008-05-05 19:05:59 +00008118 // Update thisMBB to fall through to newMBB
8119 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008120
Mon P Wang63307c32008-05-05 19:05:59 +00008121 // newMBB jumps to newMBB and fall through to nextMBB
8122 newMBB->addSuccessor(nextMBB);
8123 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008124
Dale Johannesene4d209d2009-02-03 20:21:25 +00008125 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008126 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008127 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008128 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008129 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008130 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008131 int numArgs = mInstr->getNumOperands() - 1;
8132 for (int i=0; i < numArgs; ++i)
8133 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008134
Mon P Wang63307c32008-05-05 19:05:59 +00008135 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008136 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8137 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008138
Mon P Wangab3e7472008-05-05 22:56:23 +00008139 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008140 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008141 for (int i=0; i <= lastAddrIndx; ++i)
8142 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008143
Mon P Wang63307c32008-05-05 19:05:59 +00008144 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008145 assert((argOpers[valArgIndx]->isReg() ||
8146 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008147 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008148
8149 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008150 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008151 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008152 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008153 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008154 (*MIB).addOperand(*argOpers[valArgIndx]);
8155
Dale Johannesene4d209d2009-02-03 20:21:25 +00008156 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008157 MIB.addReg(t1);
8158
Dale Johannesene4d209d2009-02-03 20:21:25 +00008159 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008160 MIB.addReg(t1);
8161 MIB.addReg(t2);
8162
8163 // Generate movc
8164 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008165 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008166 MIB.addReg(t2);
8167 MIB.addReg(t1);
8168
8169 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008170 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008171 for (int i=0; i <= lastAddrIndx; ++i)
8172 (*MIB).addOperand(*argOpers[i]);
8173 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008174 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008175 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8176 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008177
Dale Johannesene4d209d2009-02-03 20:21:25 +00008178 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008179 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008180
Mon P Wang63307c32008-05-05 19:05:59 +00008181 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008182 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008183
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008184 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008185 return nextMBB;
8186}
8187
Eric Christopherf83a5de2009-08-27 18:08:16 +00008188// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8189// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008190MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008191X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008192 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008193
8194 MachineFunction *F = BB->getParent();
8195 DebugLoc dl = MI->getDebugLoc();
8196 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8197
8198 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008199 if (memArg)
8200 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8201 else
8202 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008203
8204 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8205
8206 for (unsigned i = 0; i < numArgs; ++i) {
8207 MachineOperand &Op = MI->getOperand(i+1);
8208
8209 if (!(Op.isReg() && Op.isImplicit()))
8210 MIB.addOperand(Op);
8211 }
8212
8213 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8214 .addReg(X86::XMM0);
8215
8216 F->DeleteMachineInstr(MI);
8217
8218 return BB;
8219}
8220
8221MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008222X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8223 MachineInstr *MI,
8224 MachineBasicBlock *MBB) const {
8225 // Emit code to save XMM registers to the stack. The ABI says that the
8226 // number of registers to save is given in %al, so it's theoretically
8227 // possible to do an indirect jump trick to avoid saving all of them,
8228 // however this code takes a simpler approach and just executes all
8229 // of the stores if %al is non-zero. It's less code, and it's probably
8230 // easier on the hardware branch predictor, and stores aren't all that
8231 // expensive anyway.
8232
8233 // Create the new basic blocks. One block contains all the XMM stores,
8234 // and one block is the final destination regardless of whether any
8235 // stores were performed.
8236 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8237 MachineFunction *F = MBB->getParent();
8238 MachineFunction::iterator MBBIter = MBB;
8239 ++MBBIter;
8240 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8241 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8242 F->insert(MBBIter, XMMSaveMBB);
8243 F->insert(MBBIter, EndMBB);
8244
8245 // Set up the CFG.
8246 // Move any original successors of MBB to the end block.
8247 EndMBB->transferSuccessors(MBB);
8248 // The original block will now fall through to the XMM save block.
8249 MBB->addSuccessor(XMMSaveMBB);
8250 // The XMMSaveMBB will fall through to the end block.
8251 XMMSaveMBB->addSuccessor(EndMBB);
8252
8253 // Now add the instructions.
8254 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8255 DebugLoc DL = MI->getDebugLoc();
8256
8257 unsigned CountReg = MI->getOperand(0).getReg();
8258 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8259 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8260
8261 if (!Subtarget->isTargetWin64()) {
8262 // If %al is 0, branch around the XMM save block.
8263 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8264 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8265 MBB->addSuccessor(EndMBB);
8266 }
8267
8268 // In the XMM save block, save all the XMM argument registers.
8269 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8270 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008271 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008272 F->getMachineMemOperand(
8273 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8274 MachineMemOperand::MOStore, Offset,
8275 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008276 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8277 .addFrameIndex(RegSaveFrameIndex)
8278 .addImm(/*Scale=*/1)
8279 .addReg(/*IndexReg=*/0)
8280 .addImm(/*Disp=*/Offset)
8281 .addReg(/*Segment=*/0)
8282 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008283 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008284 }
8285
8286 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8287
8288 return EndMBB;
8289}
Mon P Wang63307c32008-05-05 19:05:59 +00008290
Evan Cheng60c07e12006-07-05 22:17:51 +00008291MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008292X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008293 MachineBasicBlock *BB,
8294 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008295 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8296 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008297
Chris Lattner52600972009-09-02 05:57:00 +00008298 // To "insert" a SELECT_CC instruction, we actually have to insert the
8299 // diamond control-flow pattern. The incoming instruction knows the
8300 // destination vreg to set, the condition code register to branch on, the
8301 // true/false values to select between, and a branch opcode to use.
8302 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8303 MachineFunction::iterator It = BB;
8304 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008305
Chris Lattner52600972009-09-02 05:57:00 +00008306 // thisMBB:
8307 // ...
8308 // TrueVal = ...
8309 // cmpTY ccX, r1, r2
8310 // bCC copy1MBB
8311 // fallthrough --> copy0MBB
8312 MachineBasicBlock *thisMBB = BB;
8313 MachineFunction *F = BB->getParent();
8314 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8315 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8316 unsigned Opc =
8317 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8318 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8319 F->insert(It, copy0MBB);
8320 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008321 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008322 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008323 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008324 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008325 E = BB->succ_end(); I != E; ++I) {
8326 EM->insert(std::make_pair(*I, sinkMBB));
8327 sinkMBB->addSuccessor(*I);
8328 }
8329 // Next, remove all successors of the current block, and add the true
8330 // and fallthrough blocks as its successors.
8331 while (!BB->succ_empty())
8332 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008333 // Add the true and fallthrough blocks as its successors.
8334 BB->addSuccessor(copy0MBB);
8335 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008336
Chris Lattner52600972009-09-02 05:57:00 +00008337 // copy0MBB:
8338 // %FalseValue = ...
8339 // # fallthrough to sinkMBB
8340 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008341
Chris Lattner52600972009-09-02 05:57:00 +00008342 // Update machine-CFG edges
8343 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008344
Chris Lattner52600972009-09-02 05:57:00 +00008345 // sinkMBB:
8346 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8347 // ...
8348 BB = sinkMBB;
8349 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8350 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8351 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8352
8353 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8354 return BB;
8355}
8356
8357
8358MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008359X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008360 MachineBasicBlock *BB,
8361 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008362 switch (MI->getOpcode()) {
8363 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008364 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008365 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008366 case X86::CMOV_FR32:
8367 case X86::CMOV_FR64:
8368 case X86::CMOV_V4F32:
8369 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008370 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008371 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008372
Dale Johannesen849f2142007-07-03 00:53:03 +00008373 case X86::FP32_TO_INT16_IN_MEM:
8374 case X86::FP32_TO_INT32_IN_MEM:
8375 case X86::FP32_TO_INT64_IN_MEM:
8376 case X86::FP64_TO_INT16_IN_MEM:
8377 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008378 case X86::FP64_TO_INT64_IN_MEM:
8379 case X86::FP80_TO_INT16_IN_MEM:
8380 case X86::FP80_TO_INT32_IN_MEM:
8381 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008382 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8383 DebugLoc DL = MI->getDebugLoc();
8384
Evan Cheng60c07e12006-07-05 22:17:51 +00008385 // Change the floating point control register to use "round towards zero"
8386 // mode when truncating to an integer value.
8387 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008388 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008389 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008390
8391 // Load the old value of the high byte of the control word...
8392 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008393 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008394 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008395 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008396
8397 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008398 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008399 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008400
8401 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008402 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008403
8404 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008405 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008406 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008407
8408 // Get the X86 opcode to use.
8409 unsigned Opc;
8410 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008411 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008412 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8413 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8414 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8415 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8416 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8417 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008418 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8419 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8420 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008421 }
8422
8423 X86AddressMode AM;
8424 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008425 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008426 AM.BaseType = X86AddressMode::RegBase;
8427 AM.Base.Reg = Op.getReg();
8428 } else {
8429 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008430 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008431 }
8432 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008433 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008434 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008435 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008436 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008437 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008438 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008439 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008440 AM.GV = Op.getGlobal();
8441 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008442 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008443 }
Chris Lattner52600972009-09-02 05:57:00 +00008444 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008445 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008446
8447 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008448 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008449
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008450 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008451 return BB;
8452 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008453 // String/text processing lowering.
8454 case X86::PCMPISTRM128REG:
8455 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8456 case X86::PCMPISTRM128MEM:
8457 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8458 case X86::PCMPESTRM128REG:
8459 return EmitPCMP(MI, BB, 5, false /* in mem */);
8460 case X86::PCMPESTRM128MEM:
8461 return EmitPCMP(MI, BB, 5, true /* in mem */);
8462
8463 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008464 case X86::ATOMAND32:
8465 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008466 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008467 X86::LCMPXCHG32, X86::MOV32rr,
8468 X86::NOT32r, X86::EAX,
8469 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008470 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008471 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8472 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008473 X86::LCMPXCHG32, X86::MOV32rr,
8474 X86::NOT32r, X86::EAX,
8475 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008476 case X86::ATOMXOR32:
8477 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008478 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008479 X86::LCMPXCHG32, X86::MOV32rr,
8480 X86::NOT32r, X86::EAX,
8481 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008482 case X86::ATOMNAND32:
8483 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008484 X86::AND32ri, X86::MOV32rm,
8485 X86::LCMPXCHG32, X86::MOV32rr,
8486 X86::NOT32r, X86::EAX,
8487 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008488 case X86::ATOMMIN32:
8489 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8490 case X86::ATOMMAX32:
8491 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8492 case X86::ATOMUMIN32:
8493 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8494 case X86::ATOMUMAX32:
8495 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008496
8497 case X86::ATOMAND16:
8498 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8499 X86::AND16ri, X86::MOV16rm,
8500 X86::LCMPXCHG16, X86::MOV16rr,
8501 X86::NOT16r, X86::AX,
8502 X86::GR16RegisterClass);
8503 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008504 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008505 X86::OR16ri, X86::MOV16rm,
8506 X86::LCMPXCHG16, X86::MOV16rr,
8507 X86::NOT16r, X86::AX,
8508 X86::GR16RegisterClass);
8509 case X86::ATOMXOR16:
8510 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8511 X86::XOR16ri, X86::MOV16rm,
8512 X86::LCMPXCHG16, X86::MOV16rr,
8513 X86::NOT16r, X86::AX,
8514 X86::GR16RegisterClass);
8515 case X86::ATOMNAND16:
8516 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8517 X86::AND16ri, X86::MOV16rm,
8518 X86::LCMPXCHG16, X86::MOV16rr,
8519 X86::NOT16r, X86::AX,
8520 X86::GR16RegisterClass, true);
8521 case X86::ATOMMIN16:
8522 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8523 case X86::ATOMMAX16:
8524 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8525 case X86::ATOMUMIN16:
8526 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8527 case X86::ATOMUMAX16:
8528 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8529
8530 case X86::ATOMAND8:
8531 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8532 X86::AND8ri, X86::MOV8rm,
8533 X86::LCMPXCHG8, X86::MOV8rr,
8534 X86::NOT8r, X86::AL,
8535 X86::GR8RegisterClass);
8536 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008537 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008538 X86::OR8ri, X86::MOV8rm,
8539 X86::LCMPXCHG8, X86::MOV8rr,
8540 X86::NOT8r, X86::AL,
8541 X86::GR8RegisterClass);
8542 case X86::ATOMXOR8:
8543 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8544 X86::XOR8ri, X86::MOV8rm,
8545 X86::LCMPXCHG8, X86::MOV8rr,
8546 X86::NOT8r, X86::AL,
8547 X86::GR8RegisterClass);
8548 case X86::ATOMNAND8:
8549 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8550 X86::AND8ri, X86::MOV8rm,
8551 X86::LCMPXCHG8, X86::MOV8rr,
8552 X86::NOT8r, X86::AL,
8553 X86::GR8RegisterClass, true);
8554 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008555 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008556 case X86::ATOMAND64:
8557 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008558 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008559 X86::LCMPXCHG64, X86::MOV64rr,
8560 X86::NOT64r, X86::RAX,
8561 X86::GR64RegisterClass);
8562 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008563 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8564 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008565 X86::LCMPXCHG64, X86::MOV64rr,
8566 X86::NOT64r, X86::RAX,
8567 X86::GR64RegisterClass);
8568 case X86::ATOMXOR64:
8569 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008570 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008571 X86::LCMPXCHG64, X86::MOV64rr,
8572 X86::NOT64r, X86::RAX,
8573 X86::GR64RegisterClass);
8574 case X86::ATOMNAND64:
8575 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8576 X86::AND64ri32, X86::MOV64rm,
8577 X86::LCMPXCHG64, X86::MOV64rr,
8578 X86::NOT64r, X86::RAX,
8579 X86::GR64RegisterClass, true);
8580 case X86::ATOMMIN64:
8581 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8582 case X86::ATOMMAX64:
8583 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8584 case X86::ATOMUMIN64:
8585 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8586 case X86::ATOMUMAX64:
8587 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008588
8589 // This group does 64-bit operations on a 32-bit host.
8590 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008591 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008592 X86::AND32rr, X86::AND32rr,
8593 X86::AND32ri, X86::AND32ri,
8594 false);
8595 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008596 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008597 X86::OR32rr, X86::OR32rr,
8598 X86::OR32ri, X86::OR32ri,
8599 false);
8600 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008601 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008602 X86::XOR32rr, X86::XOR32rr,
8603 X86::XOR32ri, X86::XOR32ri,
8604 false);
8605 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008606 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008607 X86::AND32rr, X86::AND32rr,
8608 X86::AND32ri, X86::AND32ri,
8609 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008610 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008611 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008612 X86::ADD32rr, X86::ADC32rr,
8613 X86::ADD32ri, X86::ADC32ri,
8614 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008615 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008616 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008617 X86::SUB32rr, X86::SBB32rr,
8618 X86::SUB32ri, X86::SBB32ri,
8619 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008620 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008621 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008622 X86::MOV32rr, X86::MOV32rr,
8623 X86::MOV32ri, X86::MOV32ri,
8624 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008625 case X86::VASTART_SAVE_XMM_REGS:
8626 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008627 }
8628}
8629
8630//===----------------------------------------------------------------------===//
8631// X86 Optimization Hooks
8632//===----------------------------------------------------------------------===//
8633
Dan Gohman475871a2008-07-27 21:46:04 +00008634void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008635 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008636 APInt &KnownZero,
8637 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008638 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008639 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008640 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008641 assert((Opc >= ISD::BUILTIN_OP_END ||
8642 Opc == ISD::INTRINSIC_WO_CHAIN ||
8643 Opc == ISD::INTRINSIC_W_CHAIN ||
8644 Opc == ISD::INTRINSIC_VOID) &&
8645 "Should use MaskedValueIsZero if you don't know whether Op"
8646 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008647
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008648 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008649 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008650 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008651 case X86ISD::ADD:
8652 case X86ISD::SUB:
8653 case X86ISD::SMUL:
8654 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008655 case X86ISD::INC:
8656 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008657 case X86ISD::OR:
8658 case X86ISD::XOR:
8659 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008660 // These nodes' second result is a boolean.
8661 if (Op.getResNo() == 0)
8662 break;
8663 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008664 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008665 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8666 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008667 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008668 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008669}
Chris Lattner259e97c2006-01-31 19:43:35 +00008670
Evan Cheng206ee9d2006-07-07 08:33:52 +00008671/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008672/// node is a GlobalAddress + offset.
8673bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8674 GlobalValue* &GA, int64_t &Offset) const{
8675 if (N->getOpcode() == X86ISD::Wrapper) {
8676 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008677 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008678 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008679 return true;
8680 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008681 }
Evan Chengad4196b2008-05-12 19:56:52 +00008682 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008683}
8684
Nate Begeman9008ca62009-04-27 18:41:29 +00008685static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008686 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008687 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008688 SelectionDAG &DAG, MachineFrameInfo *MFI,
8689 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008690 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008691 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008692 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008693 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008694 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008695 return false;
8696 continue;
8697 }
8698
Dan Gohman475871a2008-07-27 21:46:04 +00008699 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008700 if (!Elt.getNode() ||
8701 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008702 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008703 if (!LDBase) {
8704 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008705 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008706 LDBase = cast<LoadSDNode>(Elt.getNode());
8707 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008708 continue;
8709 }
8710 if (Elt.getOpcode() == ISD::UNDEF)
8711 continue;
8712
Nate Begemanabc01992009-06-05 21:37:30 +00008713 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008714 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008715 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008716 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008717 }
8718 return true;
8719}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008720
8721/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8722/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8723/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008724/// order. In the case of v2i64, it will see if it can rewrite the
8725/// shuffle to be an appropriate build vector so it can take advantage of
8726// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008727static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008728 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008729 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008730 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008731 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008732 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8733 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008734
Eli Friedman7a5e5552009-06-07 06:52:44 +00008735 if (VT.getSizeInBits() != 128)
8736 return SDValue();
8737
Mon P Wang1e955802009-04-03 02:43:30 +00008738 // Try to combine a vector_shuffle into a 128-bit load.
8739 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008740 LoadSDNode *LD = NULL;
8741 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008742 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008743 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008744 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008745
Eli Friedman7a5e5552009-06-07 06:52:44 +00008746 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008747 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008748 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8749 LD->getSrcValue(), LD->getSrcValueOffset(),
8750 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008751 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008752 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008753 LD->isVolatile(), LD->getAlignment());
8754 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008755 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008756 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8757 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008758 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8759 }
8760 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008761}
Evan Chengd880b972008-05-09 21:53:03 +00008762
Chris Lattner83e6c992006-10-04 06:57:07 +00008763/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008764static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008765 const X86Subtarget *Subtarget) {
8766 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008767 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008768 // Get the LHS/RHS of the select.
8769 SDValue LHS = N->getOperand(1);
8770 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008771
Dan Gohman670e5392009-09-21 18:03:22 +00008772 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8773 // instructions have the peculiarity that if either operand is a NaN,
8774 // they chose what we call the RHS operand (and as such are not symmetric).
8775 // It happens that this matches the semantics of the common C idiom
8776 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008777 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008778 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008779 Cond.getOpcode() == ISD::SETCC) {
8780 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008781
Chris Lattner47b4ce82009-03-11 05:48:52 +00008782 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008783 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008784 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8785 switch (CC) {
8786 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008787 case ISD::SETULT:
8788 // This can be a min if we can prove that at least one of the operands
8789 // is not a nan.
8790 if (!FiniteOnlyFPMath()) {
8791 if (DAG.isKnownNeverNaN(RHS)) {
8792 // Put the potential NaN in the RHS so that SSE will preserve it.
8793 std::swap(LHS, RHS);
8794 } else if (!DAG.isKnownNeverNaN(LHS))
8795 break;
8796 }
8797 Opcode = X86ISD::FMIN;
8798 break;
8799 case ISD::SETOLE:
8800 // This can be a min if we can prove that at least one of the operands
8801 // is not a nan.
8802 if (!FiniteOnlyFPMath()) {
8803 if (DAG.isKnownNeverNaN(LHS)) {
8804 // Put the potential NaN in the RHS so that SSE will preserve it.
8805 std::swap(LHS, RHS);
8806 } else if (!DAG.isKnownNeverNaN(RHS))
8807 break;
8808 }
8809 Opcode = X86ISD::FMIN;
8810 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008811 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008812 // This can be a min, but if either operand is a NaN we need it to
8813 // preserve the original LHS.
8814 std::swap(LHS, RHS);
8815 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008816 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008817 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008818 Opcode = X86ISD::FMIN;
8819 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008820
Dan Gohman670e5392009-09-21 18:03:22 +00008821 case ISD::SETOGE:
8822 // This can be a max if we can prove that at least one of the operands
8823 // is not a nan.
8824 if (!FiniteOnlyFPMath()) {
8825 if (DAG.isKnownNeverNaN(LHS)) {
8826 // Put the potential NaN in the RHS so that SSE will preserve it.
8827 std::swap(LHS, RHS);
8828 } else if (!DAG.isKnownNeverNaN(RHS))
8829 break;
8830 }
8831 Opcode = X86ISD::FMAX;
8832 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008833 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008834 // This can be a max if we can prove that at least one of the operands
8835 // is not a nan.
8836 if (!FiniteOnlyFPMath()) {
8837 if (DAG.isKnownNeverNaN(RHS)) {
8838 // Put the potential NaN in the RHS so that SSE will preserve it.
8839 std::swap(LHS, RHS);
8840 } else if (!DAG.isKnownNeverNaN(LHS))
8841 break;
8842 }
8843 Opcode = X86ISD::FMAX;
8844 break;
8845 case ISD::SETUGE:
8846 // This can be a max, but if either operand is a NaN we need it to
8847 // preserve the original LHS.
8848 std::swap(LHS, RHS);
8849 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008850 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008851 case ISD::SETGE:
8852 Opcode = X86ISD::FMAX;
8853 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008854 }
Dan Gohman670e5392009-09-21 18:03:22 +00008855 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008856 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8857 switch (CC) {
8858 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008859 case ISD::SETOGE:
8860 // This can be a min if we can prove that at least one of the operands
8861 // is not a nan.
8862 if (!FiniteOnlyFPMath()) {
8863 if (DAG.isKnownNeverNaN(RHS)) {
8864 // Put the potential NaN in the RHS so that SSE will preserve it.
8865 std::swap(LHS, RHS);
8866 } else if (!DAG.isKnownNeverNaN(LHS))
8867 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008868 }
Dan Gohman670e5392009-09-21 18:03:22 +00008869 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008870 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008871 case ISD::SETUGT:
8872 // This can be a min if we can prove that at least one of the operands
8873 // is not a nan.
8874 if (!FiniteOnlyFPMath()) {
8875 if (DAG.isKnownNeverNaN(LHS)) {
8876 // Put the potential NaN in the RHS so that SSE will preserve it.
8877 std::swap(LHS, RHS);
8878 } else if (!DAG.isKnownNeverNaN(RHS))
8879 break;
8880 }
8881 Opcode = X86ISD::FMIN;
8882 break;
8883 case ISD::SETUGE:
8884 // This can be a min, but if either operand is a NaN we need it to
8885 // preserve the original LHS.
8886 std::swap(LHS, RHS);
8887 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008888 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008889 case ISD::SETGE:
8890 Opcode = X86ISD::FMIN;
8891 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008892
Dan Gohman670e5392009-09-21 18:03:22 +00008893 case ISD::SETULT:
8894 // This can be a max if we can prove that at least one of the operands
8895 // is not a nan.
8896 if (!FiniteOnlyFPMath()) {
8897 if (DAG.isKnownNeverNaN(LHS)) {
8898 // Put the potential NaN in the RHS so that SSE will preserve it.
8899 std::swap(LHS, RHS);
8900 } else if (!DAG.isKnownNeverNaN(RHS))
8901 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008902 }
Dan Gohman670e5392009-09-21 18:03:22 +00008903 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008904 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008905 case ISD::SETOLE:
8906 // This can be a max if we can prove that at least one of the operands
8907 // is not a nan.
8908 if (!FiniteOnlyFPMath()) {
8909 if (DAG.isKnownNeverNaN(RHS)) {
8910 // Put the potential NaN in the RHS so that SSE will preserve it.
8911 std::swap(LHS, RHS);
8912 } else if (!DAG.isKnownNeverNaN(LHS))
8913 break;
8914 }
8915 Opcode = X86ISD::FMAX;
8916 break;
8917 case ISD::SETULE:
8918 // This can be a max, but if either operand is a NaN we need it to
8919 // preserve the original LHS.
8920 std::swap(LHS, RHS);
8921 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008922 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008923 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008924 Opcode = X86ISD::FMAX;
8925 break;
8926 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008927 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008928
Chris Lattner47b4ce82009-03-11 05:48:52 +00008929 if (Opcode)
8930 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008931 }
Eric Christopherfd179292009-08-27 18:07:15 +00008932
Chris Lattnerd1980a52009-03-12 06:52:53 +00008933 // If this is a select between two integer constants, try to do some
8934 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008935 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8936 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008937 // Don't do this for crazy integer types.
8938 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8939 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008940 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008941 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008942
Chris Lattnercee56e72009-03-13 05:53:31 +00008943 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008944 // Efficiently invertible.
8945 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8946 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8947 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8948 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008949 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008950 }
Eric Christopherfd179292009-08-27 18:07:15 +00008951
Chris Lattnerd1980a52009-03-12 06:52:53 +00008952 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008953 if (FalseC->getAPIntValue() == 0 &&
8954 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008955 if (NeedsCondInvert) // Invert the condition if needed.
8956 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8957 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008958
Chris Lattnerd1980a52009-03-12 06:52:53 +00008959 // Zero extend the condition if needed.
8960 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008961
Chris Lattnercee56e72009-03-13 05:53:31 +00008962 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008963 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008964 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008965 }
Eric Christopherfd179292009-08-27 18:07:15 +00008966
Chris Lattner97a29a52009-03-13 05:22:11 +00008967 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008968 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008969 if (NeedsCondInvert) // Invert the condition if needed.
8970 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8971 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008972
Chris Lattner97a29a52009-03-13 05:22:11 +00008973 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008974 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8975 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008976 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008977 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008978 }
Eric Christopherfd179292009-08-27 18:07:15 +00008979
Chris Lattnercee56e72009-03-13 05:53:31 +00008980 // Optimize cases that will turn into an LEA instruction. This requires
8981 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008982 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008983 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008984 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008985
Chris Lattnercee56e72009-03-13 05:53:31 +00008986 bool isFastMultiplier = false;
8987 if (Diff < 10) {
8988 switch ((unsigned char)Diff) {
8989 default: break;
8990 case 1: // result = add base, cond
8991 case 2: // result = lea base( , cond*2)
8992 case 3: // result = lea base(cond, cond*2)
8993 case 4: // result = lea base( , cond*4)
8994 case 5: // result = lea base(cond, cond*4)
8995 case 8: // result = lea base( , cond*8)
8996 case 9: // result = lea base(cond, cond*8)
8997 isFastMultiplier = true;
8998 break;
8999 }
9000 }
Eric Christopherfd179292009-08-27 18:07:15 +00009001
Chris Lattnercee56e72009-03-13 05:53:31 +00009002 if (isFastMultiplier) {
9003 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9004 if (NeedsCondInvert) // Invert the condition if needed.
9005 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9006 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009007
Chris Lattnercee56e72009-03-13 05:53:31 +00009008 // Zero extend the condition if needed.
9009 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9010 Cond);
9011 // Scale the condition by the difference.
9012 if (Diff != 1)
9013 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9014 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009015
Chris Lattnercee56e72009-03-13 05:53:31 +00009016 // Add the base if non-zero.
9017 if (FalseC->getAPIntValue() != 0)
9018 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9019 SDValue(FalseC, 0));
9020 return Cond;
9021 }
Eric Christopherfd179292009-08-27 18:07:15 +00009022 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009023 }
9024 }
Eric Christopherfd179292009-08-27 18:07:15 +00009025
Dan Gohman475871a2008-07-27 21:46:04 +00009026 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009027}
9028
Chris Lattnerd1980a52009-03-12 06:52:53 +00009029/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9030static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9031 TargetLowering::DAGCombinerInfo &DCI) {
9032 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009033
Chris Lattnerd1980a52009-03-12 06:52:53 +00009034 // If the flag operand isn't dead, don't touch this CMOV.
9035 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9036 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009037
Chris Lattnerd1980a52009-03-12 06:52:53 +00009038 // If this is a select between two integer constants, try to do some
9039 // optimizations. Note that the operands are ordered the opposite of SELECT
9040 // operands.
9041 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9042 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9043 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9044 // larger than FalseC (the false value).
9045 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009046
Chris Lattnerd1980a52009-03-12 06:52:53 +00009047 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9048 CC = X86::GetOppositeBranchCondition(CC);
9049 std::swap(TrueC, FalseC);
9050 }
Eric Christopherfd179292009-08-27 18:07:15 +00009051
Chris Lattnerd1980a52009-03-12 06:52:53 +00009052 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009053 // This is efficient for any integer data type (including i8/i16) and
9054 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009055 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9056 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009057 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9058 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009059
Chris Lattnerd1980a52009-03-12 06:52:53 +00009060 // Zero extend the condition if needed.
9061 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009062
Chris Lattnerd1980a52009-03-12 06:52:53 +00009063 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9064 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009065 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009066 if (N->getNumValues() == 2) // Dead flag value?
9067 return DCI.CombineTo(N, Cond, SDValue());
9068 return Cond;
9069 }
Eric Christopherfd179292009-08-27 18:07:15 +00009070
Chris Lattnercee56e72009-03-13 05:53:31 +00009071 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9072 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009073 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9074 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009075 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9076 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009077
Chris Lattner97a29a52009-03-13 05:22:11 +00009078 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009079 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9080 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009081 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9082 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009083
Chris Lattner97a29a52009-03-13 05:22:11 +00009084 if (N->getNumValues() == 2) // Dead flag value?
9085 return DCI.CombineTo(N, Cond, SDValue());
9086 return Cond;
9087 }
Eric Christopherfd179292009-08-27 18:07:15 +00009088
Chris Lattnercee56e72009-03-13 05:53:31 +00009089 // Optimize cases that will turn into an LEA instruction. This requires
9090 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009091 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009092 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009093 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009094
Chris Lattnercee56e72009-03-13 05:53:31 +00009095 bool isFastMultiplier = false;
9096 if (Diff < 10) {
9097 switch ((unsigned char)Diff) {
9098 default: break;
9099 case 1: // result = add base, cond
9100 case 2: // result = lea base( , cond*2)
9101 case 3: // result = lea base(cond, cond*2)
9102 case 4: // result = lea base( , cond*4)
9103 case 5: // result = lea base(cond, cond*4)
9104 case 8: // result = lea base( , cond*8)
9105 case 9: // result = lea base(cond, cond*8)
9106 isFastMultiplier = true;
9107 break;
9108 }
9109 }
Eric Christopherfd179292009-08-27 18:07:15 +00009110
Chris Lattnercee56e72009-03-13 05:53:31 +00009111 if (isFastMultiplier) {
9112 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9113 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009114 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9115 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009116 // Zero extend the condition if needed.
9117 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9118 Cond);
9119 // Scale the condition by the difference.
9120 if (Diff != 1)
9121 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9122 DAG.getConstant(Diff, Cond.getValueType()));
9123
9124 // Add the base if non-zero.
9125 if (FalseC->getAPIntValue() != 0)
9126 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9127 SDValue(FalseC, 0));
9128 if (N->getNumValues() == 2) // Dead flag value?
9129 return DCI.CombineTo(N, Cond, SDValue());
9130 return Cond;
9131 }
Eric Christopherfd179292009-08-27 18:07:15 +00009132 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009133 }
9134 }
9135 return SDValue();
9136}
9137
9138
Evan Cheng0b0cd912009-03-28 05:57:29 +00009139/// PerformMulCombine - Optimize a single multiply with constant into two
9140/// in order to implement it with two cheaper instructions, e.g.
9141/// LEA + SHL, LEA + LEA.
9142static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9143 TargetLowering::DAGCombinerInfo &DCI) {
9144 if (DAG.getMachineFunction().
9145 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9146 return SDValue();
9147
9148 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9149 return SDValue();
9150
Owen Andersone50ed302009-08-10 22:56:29 +00009151 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009152 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009153 return SDValue();
9154
9155 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9156 if (!C)
9157 return SDValue();
9158 uint64_t MulAmt = C->getZExtValue();
9159 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9160 return SDValue();
9161
9162 uint64_t MulAmt1 = 0;
9163 uint64_t MulAmt2 = 0;
9164 if ((MulAmt % 9) == 0) {
9165 MulAmt1 = 9;
9166 MulAmt2 = MulAmt / 9;
9167 } else if ((MulAmt % 5) == 0) {
9168 MulAmt1 = 5;
9169 MulAmt2 = MulAmt / 5;
9170 } else if ((MulAmt % 3) == 0) {
9171 MulAmt1 = 3;
9172 MulAmt2 = MulAmt / 3;
9173 }
9174 if (MulAmt2 &&
9175 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9176 DebugLoc DL = N->getDebugLoc();
9177
9178 if (isPowerOf2_64(MulAmt2) &&
9179 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9180 // If second multiplifer is pow2, issue it first. We want the multiply by
9181 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9182 // is an add.
9183 std::swap(MulAmt1, MulAmt2);
9184
9185 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009186 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009187 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009188 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009189 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009190 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009191 DAG.getConstant(MulAmt1, VT));
9192
Eric Christopherfd179292009-08-27 18:07:15 +00009193 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009194 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009195 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009196 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009197 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009198 DAG.getConstant(MulAmt2, VT));
9199
9200 // Do not add new nodes to DAG combiner worklist.
9201 DCI.CombineTo(N, NewMul, false);
9202 }
9203 return SDValue();
9204}
9205
Evan Chengad9c0a32009-12-15 00:53:42 +00009206static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9207 SDValue N0 = N->getOperand(0);
9208 SDValue N1 = N->getOperand(1);
9209 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9210 EVT VT = N0.getValueType();
9211
9212 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9213 // since the result of setcc_c is all zero's or all ones.
9214 if (N1C && N0.getOpcode() == ISD::AND &&
9215 N0.getOperand(1).getOpcode() == ISD::Constant) {
9216 SDValue N00 = N0.getOperand(0);
9217 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9218 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9219 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9220 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9221 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9222 APInt ShAmt = N1C->getAPIntValue();
9223 Mask = Mask.shl(ShAmt);
9224 if (Mask != 0)
9225 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9226 N00, DAG.getConstant(Mask, VT));
9227 }
9228 }
9229
9230 return SDValue();
9231}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009232
Nate Begeman740ab032009-01-26 00:52:55 +00009233/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9234/// when possible.
9235static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9236 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009237 EVT VT = N->getValueType(0);
9238 if (!VT.isVector() && VT.isInteger() &&
9239 N->getOpcode() == ISD::SHL)
9240 return PerformSHLCombine(N, DAG);
9241
Nate Begeman740ab032009-01-26 00:52:55 +00009242 // On X86 with SSE2 support, we can transform this to a vector shift if
9243 // all elements are shifted by the same amount. We can't do this in legalize
9244 // because the a constant vector is typically transformed to a constant pool
9245 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009246 if (!Subtarget->hasSSE2())
9247 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009248
Owen Anderson825b72b2009-08-11 20:47:22 +00009249 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009250 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009251
Mon P Wang3becd092009-01-28 08:12:05 +00009252 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009253 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009254 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009255 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009256 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9257 unsigned NumElts = VT.getVectorNumElements();
9258 unsigned i = 0;
9259 for (; i != NumElts; ++i) {
9260 SDValue Arg = ShAmtOp.getOperand(i);
9261 if (Arg.getOpcode() == ISD::UNDEF) continue;
9262 BaseShAmt = Arg;
9263 break;
9264 }
9265 for (; i != NumElts; ++i) {
9266 SDValue Arg = ShAmtOp.getOperand(i);
9267 if (Arg.getOpcode() == ISD::UNDEF) continue;
9268 if (Arg != BaseShAmt) {
9269 return SDValue();
9270 }
9271 }
9272 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009273 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009274 SDValue InVec = ShAmtOp.getOperand(0);
9275 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9276 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9277 unsigned i = 0;
9278 for (; i != NumElts; ++i) {
9279 SDValue Arg = InVec.getOperand(i);
9280 if (Arg.getOpcode() == ISD::UNDEF) continue;
9281 BaseShAmt = Arg;
9282 break;
9283 }
9284 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9285 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9286 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9287 if (C->getZExtValue() == SplatIdx)
9288 BaseShAmt = InVec.getOperand(1);
9289 }
9290 }
9291 if (BaseShAmt.getNode() == 0)
9292 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9293 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009294 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009295 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009296
Mon P Wangefa42202009-09-03 19:56:25 +00009297 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009298 if (EltVT.bitsGT(MVT::i32))
9299 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9300 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009301 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009302
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009303 // The shift amount is identical so we can do a vector shift.
9304 SDValue ValOp = N->getOperand(0);
9305 switch (N->getOpcode()) {
9306 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009307 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009308 break;
9309 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009310 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009311 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009312 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009313 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009314 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009315 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009316 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009317 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009318 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009319 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009320 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009321 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009322 break;
9323 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009324 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009325 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009326 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009327 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009328 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009329 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009330 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009331 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009332 break;
9333 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009334 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009335 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009336 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009337 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009338 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009339 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009340 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009341 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009342 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009343 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009344 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009345 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009346 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009347 }
9348 return SDValue();
9349}
9350
Evan Cheng760d1942010-01-04 21:22:48 +00009351static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9352 const X86Subtarget *Subtarget) {
9353 EVT VT = N->getValueType(0);
9354 if (VT != MVT::i64 || !Subtarget->is64Bit())
9355 return SDValue();
9356
9357 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9358 SDValue N0 = N->getOperand(0);
9359 SDValue N1 = N->getOperand(1);
9360 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9361 std::swap(N0, N1);
9362 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9363 return SDValue();
9364
9365 SDValue ShAmt0 = N0.getOperand(1);
9366 if (ShAmt0.getValueType() != MVT::i8)
9367 return SDValue();
9368 SDValue ShAmt1 = N1.getOperand(1);
9369 if (ShAmt1.getValueType() != MVT::i8)
9370 return SDValue();
9371 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9372 ShAmt0 = ShAmt0.getOperand(0);
9373 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9374 ShAmt1 = ShAmt1.getOperand(0);
9375
9376 DebugLoc DL = N->getDebugLoc();
9377 unsigned Opc = X86ISD::SHLD;
9378 SDValue Op0 = N0.getOperand(0);
9379 SDValue Op1 = N1.getOperand(0);
9380 if (ShAmt0.getOpcode() == ISD::SUB) {
9381 Opc = X86ISD::SHRD;
9382 std::swap(Op0, Op1);
9383 std::swap(ShAmt0, ShAmt1);
9384 }
9385
9386 if (ShAmt1.getOpcode() == ISD::SUB) {
9387 SDValue Sum = ShAmt1.getOperand(0);
9388 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9389 if (SumC->getSExtValue() == 64 &&
9390 ShAmt1.getOperand(1) == ShAmt0)
9391 return DAG.getNode(Opc, DL, VT,
9392 Op0, Op1,
9393 DAG.getNode(ISD::TRUNCATE, DL,
9394 MVT::i8, ShAmt0));
9395 }
9396 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9397 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9398 if (ShAmt0C &&
9399 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9400 return DAG.getNode(Opc, DL, VT,
9401 N0.getOperand(0), N1.getOperand(0),
9402 DAG.getNode(ISD::TRUNCATE, DL,
9403 MVT::i8, ShAmt0));
9404 }
9405
9406 return SDValue();
9407}
9408
Chris Lattner149a4e52008-02-22 02:09:43 +00009409/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009410static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009411 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009412 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9413 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009414 // A preferable solution to the general problem is to figure out the right
9415 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009416
9417 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009418 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009419 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009420 if (VT.getSizeInBits() != 64)
9421 return SDValue();
9422
Devang Patel578efa92009-06-05 21:57:13 +00009423 const Function *F = DAG.getMachineFunction().getFunction();
9424 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009425 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009426 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009427 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009428 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009429 isa<LoadSDNode>(St->getValue()) &&
9430 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9431 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009432 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009433 LoadSDNode *Ld = 0;
9434 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009435 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009436 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009437 // Must be a store of a load. We currently handle two cases: the load
9438 // is a direct child, and it's under an intervening TokenFactor. It is
9439 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009440 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009441 Ld = cast<LoadSDNode>(St->getChain());
9442 else if (St->getValue().hasOneUse() &&
9443 ChainVal->getOpcode() == ISD::TokenFactor) {
9444 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009445 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009446 TokenFactorIndex = i;
9447 Ld = cast<LoadSDNode>(St->getValue());
9448 } else
9449 Ops.push_back(ChainVal->getOperand(i));
9450 }
9451 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009452
Evan Cheng536e6672009-03-12 05:59:15 +00009453 if (!Ld || !ISD::isNormalLoad(Ld))
9454 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009455
Evan Cheng536e6672009-03-12 05:59:15 +00009456 // If this is not the MMX case, i.e. we are just turning i64 load/store
9457 // into f64 load/store, avoid the transformation if there are multiple
9458 // uses of the loaded value.
9459 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9460 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009461
Evan Cheng536e6672009-03-12 05:59:15 +00009462 DebugLoc LdDL = Ld->getDebugLoc();
9463 DebugLoc StDL = N->getDebugLoc();
9464 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9465 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9466 // pair instead.
9467 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009468 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009469 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9470 Ld->getBasePtr(), Ld->getSrcValue(),
9471 Ld->getSrcValueOffset(), Ld->isVolatile(),
9472 Ld->getAlignment());
9473 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009474 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009475 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009476 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009477 Ops.size());
9478 }
Evan Cheng536e6672009-03-12 05:59:15 +00009479 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009480 St->getSrcValue(), St->getSrcValueOffset(),
9481 St->isVolatile(), St->getAlignment());
9482 }
Evan Cheng536e6672009-03-12 05:59:15 +00009483
9484 // Otherwise, lower to two pairs of 32-bit loads / stores.
9485 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009486 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9487 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009488
Owen Anderson825b72b2009-08-11 20:47:22 +00009489 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009490 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9491 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009492 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009493 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9494 Ld->isVolatile(),
9495 MinAlign(Ld->getAlignment(), 4));
9496
9497 SDValue NewChain = LoLd.getValue(1);
9498 if (TokenFactorIndex != -1) {
9499 Ops.push_back(LoLd);
9500 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009501 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009502 Ops.size());
9503 }
9504
9505 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009506 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9507 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009508
9509 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9510 St->getSrcValue(), St->getSrcValueOffset(),
9511 St->isVolatile(), St->getAlignment());
9512 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9513 St->getSrcValue(),
9514 St->getSrcValueOffset() + 4,
9515 St->isVolatile(),
9516 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009517 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009518 }
Dan Gohman475871a2008-07-27 21:46:04 +00009519 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009520}
9521
Chris Lattner6cf73262008-01-25 06:14:17 +00009522/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9523/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009524static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009525 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9526 // F[X]OR(0.0, x) -> x
9527 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009528 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9529 if (C->getValueAPF().isPosZero())
9530 return N->getOperand(1);
9531 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9532 if (C->getValueAPF().isPosZero())
9533 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009534 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009535}
9536
9537/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009538static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009539 // FAND(0.0, x) -> 0.0
9540 // FAND(x, 0.0) -> 0.0
9541 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9542 if (C->getValueAPF().isPosZero())
9543 return N->getOperand(0);
9544 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9545 if (C->getValueAPF().isPosZero())
9546 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009547 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009548}
9549
Dan Gohmane5af2d32009-01-29 01:59:02 +00009550static SDValue PerformBTCombine(SDNode *N,
9551 SelectionDAG &DAG,
9552 TargetLowering::DAGCombinerInfo &DCI) {
9553 // BT ignores high bits in the bit index operand.
9554 SDValue Op1 = N->getOperand(1);
9555 if (Op1.hasOneUse()) {
9556 unsigned BitWidth = Op1.getValueSizeInBits();
9557 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9558 APInt KnownZero, KnownOne;
9559 TargetLowering::TargetLoweringOpt TLO(DAG);
9560 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9561 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9562 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9563 DCI.CommitTargetLoweringOpt(TLO);
9564 }
9565 return SDValue();
9566}
Chris Lattner83e6c992006-10-04 06:57:07 +00009567
Eli Friedman7a5e5552009-06-07 06:52:44 +00009568static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9569 SDValue Op = N->getOperand(0);
9570 if (Op.getOpcode() == ISD::BIT_CONVERT)
9571 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009572 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009573 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009574 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009575 OpVT.getVectorElementType().getSizeInBits()) {
9576 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9577 }
9578 return SDValue();
9579}
9580
Owen Anderson99177002009-06-29 18:04:45 +00009581// On X86 and X86-64, atomic operations are lowered to locked instructions.
9582// Locked instructions, in turn, have implicit fence semantics (all memory
9583// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009584// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009585// fence-atomic-fence.
9586static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9587 SDValue atomic = N->getOperand(0);
9588 switch (atomic.getOpcode()) {
9589 case ISD::ATOMIC_CMP_SWAP:
9590 case ISD::ATOMIC_SWAP:
9591 case ISD::ATOMIC_LOAD_ADD:
9592 case ISD::ATOMIC_LOAD_SUB:
9593 case ISD::ATOMIC_LOAD_AND:
9594 case ISD::ATOMIC_LOAD_OR:
9595 case ISD::ATOMIC_LOAD_XOR:
9596 case ISD::ATOMIC_LOAD_NAND:
9597 case ISD::ATOMIC_LOAD_MIN:
9598 case ISD::ATOMIC_LOAD_MAX:
9599 case ISD::ATOMIC_LOAD_UMIN:
9600 case ISD::ATOMIC_LOAD_UMAX:
9601 break;
9602 default:
9603 return SDValue();
9604 }
Eric Christopherfd179292009-08-27 18:07:15 +00009605
Owen Anderson99177002009-06-29 18:04:45 +00009606 SDValue fence = atomic.getOperand(0);
9607 if (fence.getOpcode() != ISD::MEMBARRIER)
9608 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009609
Owen Anderson99177002009-06-29 18:04:45 +00009610 switch (atomic.getOpcode()) {
9611 case ISD::ATOMIC_CMP_SWAP:
9612 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9613 atomic.getOperand(1), atomic.getOperand(2),
9614 atomic.getOperand(3));
9615 case ISD::ATOMIC_SWAP:
9616 case ISD::ATOMIC_LOAD_ADD:
9617 case ISD::ATOMIC_LOAD_SUB:
9618 case ISD::ATOMIC_LOAD_AND:
9619 case ISD::ATOMIC_LOAD_OR:
9620 case ISD::ATOMIC_LOAD_XOR:
9621 case ISD::ATOMIC_LOAD_NAND:
9622 case ISD::ATOMIC_LOAD_MIN:
9623 case ISD::ATOMIC_LOAD_MAX:
9624 case ISD::ATOMIC_LOAD_UMIN:
9625 case ISD::ATOMIC_LOAD_UMAX:
9626 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9627 atomic.getOperand(1), atomic.getOperand(2));
9628 default:
9629 return SDValue();
9630 }
9631}
9632
Evan Cheng2e489c42009-12-16 00:53:11 +00009633static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9634 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9635 // (and (i32 x86isd::setcc_carry), 1)
9636 // This eliminates the zext. This transformation is necessary because
9637 // ISD::SETCC is always legalized to i8.
9638 DebugLoc dl = N->getDebugLoc();
9639 SDValue N0 = N->getOperand(0);
9640 EVT VT = N->getValueType(0);
9641 if (N0.getOpcode() == ISD::AND &&
9642 N0.hasOneUse() &&
9643 N0.getOperand(0).hasOneUse()) {
9644 SDValue N00 = N0.getOperand(0);
9645 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9646 return SDValue();
9647 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9648 if (!C || C->getZExtValue() != 1)
9649 return SDValue();
9650 return DAG.getNode(ISD::AND, dl, VT,
9651 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9652 N00.getOperand(0), N00.getOperand(1)),
9653 DAG.getConstant(1, VT));
9654 }
9655
9656 return SDValue();
9657}
9658
Dan Gohman475871a2008-07-27 21:46:04 +00009659SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009660 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009661 SelectionDAG &DAG = DCI.DAG;
9662 switch (N->getOpcode()) {
9663 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009664 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009665 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009666 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009667 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009668 case ISD::SHL:
9669 case ISD::SRA:
9670 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009671 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009672 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009673 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009674 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9675 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009676 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009677 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009678 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009679 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009680 }
9681
Dan Gohman475871a2008-07-27 21:46:04 +00009682 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009683}
9684
Evan Cheng60c07e12006-07-05 22:17:51 +00009685//===----------------------------------------------------------------------===//
9686// X86 Inline Assembly Support
9687//===----------------------------------------------------------------------===//
9688
Chris Lattnerb8105652009-07-20 17:51:36 +00009689static bool LowerToBSwap(CallInst *CI) {
9690 // FIXME: this should verify that we are targetting a 486 or better. If not,
9691 // we will turn this bswap into something that will be lowered to logical ops
9692 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9693 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009694
Chris Lattnerb8105652009-07-20 17:51:36 +00009695 // Verify this is a simple bswap.
9696 if (CI->getNumOperands() != 2 ||
9697 CI->getType() != CI->getOperand(1)->getType() ||
9698 !CI->getType()->isInteger())
9699 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009700
Chris Lattnerb8105652009-07-20 17:51:36 +00009701 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9702 if (!Ty || Ty->getBitWidth() % 16 != 0)
9703 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009704
Chris Lattnerb8105652009-07-20 17:51:36 +00009705 // Okay, we can do this xform, do so now.
9706 const Type *Tys[] = { Ty };
9707 Module *M = CI->getParent()->getParent()->getParent();
9708 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009709
Chris Lattnerb8105652009-07-20 17:51:36 +00009710 Value *Op = CI->getOperand(1);
9711 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009712
Chris Lattnerb8105652009-07-20 17:51:36 +00009713 CI->replaceAllUsesWith(Op);
9714 CI->eraseFromParent();
9715 return true;
9716}
9717
9718bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9719 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9720 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9721
9722 std::string AsmStr = IA->getAsmString();
9723
9724 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009725 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009726 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9727
9728 switch (AsmPieces.size()) {
9729 default: return false;
9730 case 1:
9731 AsmStr = AsmPieces[0];
9732 AsmPieces.clear();
9733 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9734
9735 // bswap $0
9736 if (AsmPieces.size() == 2 &&
9737 (AsmPieces[0] == "bswap" ||
9738 AsmPieces[0] == "bswapq" ||
9739 AsmPieces[0] == "bswapl") &&
9740 (AsmPieces[1] == "$0" ||
9741 AsmPieces[1] == "${0:q}")) {
9742 // No need to check constraints, nothing other than the equivalent of
9743 // "=r,0" would be valid here.
9744 return LowerToBSwap(CI);
9745 }
9746 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009747 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009748 AsmPieces.size() == 3 &&
9749 AsmPieces[0] == "rorw" &&
9750 AsmPieces[1] == "$$8," &&
9751 AsmPieces[2] == "${0:w}" &&
9752 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9753 return LowerToBSwap(CI);
9754 }
9755 break;
9756 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009757 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009758 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009759 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9760 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9761 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009762 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009763 SplitString(AsmPieces[0], Words, " \t");
9764 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9765 Words.clear();
9766 SplitString(AsmPieces[1], Words, " \t");
9767 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9768 Words.clear();
9769 SplitString(AsmPieces[2], Words, " \t,");
9770 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9771 Words[2] == "%edx") {
9772 return LowerToBSwap(CI);
9773 }
9774 }
9775 }
9776 }
9777 break;
9778 }
9779 return false;
9780}
9781
9782
9783
Chris Lattnerf4dff842006-07-11 02:54:03 +00009784/// getConstraintType - Given a constraint letter, return the type of
9785/// constraint it is for this target.
9786X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009787X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9788 if (Constraint.size() == 1) {
9789 switch (Constraint[0]) {
9790 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009791 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009792 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009793 case 'r':
9794 case 'R':
9795 case 'l':
9796 case 'q':
9797 case 'Q':
9798 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009799 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009800 case 'Y':
9801 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009802 case 'e':
9803 case 'Z':
9804 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009805 default:
9806 break;
9807 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009808 }
Chris Lattner4234f572007-03-25 02:14:49 +00009809 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009810}
9811
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009812/// LowerXConstraint - try to replace an X constraint, which matches anything,
9813/// with another that has more specific requirements based on the type of the
9814/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009815const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009816LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009817 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9818 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009819 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009820 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009821 return "Y";
9822 if (Subtarget->hasSSE1())
9823 return "x";
9824 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009825
Chris Lattner5e764232008-04-26 23:02:14 +00009826 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009827}
9828
Chris Lattner48884cd2007-08-25 00:47:38 +00009829/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9830/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009831void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009832 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009833 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009834 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009835 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009836 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009837
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009838 switch (Constraint) {
9839 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009840 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009841 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009842 if (C->getZExtValue() <= 31) {
9843 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009844 break;
9845 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009846 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009847 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009848 case 'J':
9849 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009850 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009851 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9852 break;
9853 }
9854 }
9855 return;
9856 case 'K':
9857 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009858 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009859 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9860 break;
9861 }
9862 }
9863 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009864 case 'N':
9865 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009866 if (C->getZExtValue() <= 255) {
9867 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009868 break;
9869 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009870 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009871 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009872 case 'e': {
9873 // 32-bit signed value
9874 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9875 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009876 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9877 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009878 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009879 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009880 break;
9881 }
9882 // FIXME gcc accepts some relocatable values here too, but only in certain
9883 // memory models; it's complicated.
9884 }
9885 return;
9886 }
9887 case 'Z': {
9888 // 32-bit unsigned value
9889 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9890 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009891 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9892 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009893 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9894 break;
9895 }
9896 }
9897 // FIXME gcc accepts some relocatable values here too, but only in certain
9898 // memory models; it's complicated.
9899 return;
9900 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009901 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009902 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009903 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009904 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009905 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009906 break;
9907 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009908
Chris Lattnerdc43a882007-05-03 16:52:29 +00009909 // If we are in non-pic codegen mode, we allow the address of a global (with
9910 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009911 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009912 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009913
Chris Lattner49921962009-05-08 18:23:14 +00009914 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9915 while (1) {
9916 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9917 Offset += GA->getOffset();
9918 break;
9919 } else if (Op.getOpcode() == ISD::ADD) {
9920 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9921 Offset += C->getZExtValue();
9922 Op = Op.getOperand(0);
9923 continue;
9924 }
9925 } else if (Op.getOpcode() == ISD::SUB) {
9926 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9927 Offset += -C->getZExtValue();
9928 Op = Op.getOperand(0);
9929 continue;
9930 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009931 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009932
Chris Lattner49921962009-05-08 18:23:14 +00009933 // Otherwise, this isn't something we can handle, reject it.
9934 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009935 }
Eric Christopherfd179292009-08-27 18:07:15 +00009936
Chris Lattner36c25012009-07-10 07:34:39 +00009937 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009938 // If we require an extra load to get this address, as in PIC mode, we
9939 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009940 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9941 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009942 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009943
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009944 if (hasMemory)
9945 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9946 else
9947 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009948 Result = Op;
9949 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009950 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009951 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009952
Gabor Greifba36cb52008-08-28 21:40:38 +00009953 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009954 Ops.push_back(Result);
9955 return;
9956 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009957 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9958 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009959}
9960
Chris Lattner259e97c2006-01-31 19:43:35 +00009961std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009962getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009963 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009964 if (Constraint.size() == 1) {
9965 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009966 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009967 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009968 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9969 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009970 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009971 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9972 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9973 X86::R10D,X86::R11D,X86::R12D,
9974 X86::R13D,X86::R14D,X86::R15D,
9975 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009976 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009977 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9978 X86::SI, X86::DI, X86::R8W,X86::R9W,
9979 X86::R10W,X86::R11W,X86::R12W,
9980 X86::R13W,X86::R14W,X86::R15W,
9981 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009982 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009983 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9984 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9985 X86::R10B,X86::R11B,X86::R12B,
9986 X86::R13B,X86::R14B,X86::R15B,
9987 X86::BPL, X86::SPL, 0);
9988
Owen Anderson825b72b2009-08-11 20:47:22 +00009989 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009990 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9991 X86::RSI, X86::RDI, X86::R8, X86::R9,
9992 X86::R10, X86::R11, X86::R12,
9993 X86::R13, X86::R14, X86::R15,
9994 X86::RBP, X86::RSP, 0);
9995
9996 break;
9997 }
Eric Christopherfd179292009-08-27 18:07:15 +00009998 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009999 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010000 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010001 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010002 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010003 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010004 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010005 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010006 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010007 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10008 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010009 }
10010 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010011
Chris Lattner1efa40f2006-02-22 00:56:39 +000010012 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010013}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010014
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010015std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010016X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010017 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010018 // First, see if this is a constraint that directly corresponds to an LLVM
10019 // register class.
10020 if (Constraint.size() == 1) {
10021 // GCC Constraint Letters
10022 switch (Constraint[0]) {
10023 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010024 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010025 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010026 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010027 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010028 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010029 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010030 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010031 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010032 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010033 case 'R': // LEGACY_REGS
10034 if (VT == MVT::i8)
10035 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10036 if (VT == MVT::i16)
10037 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10038 if (VT == MVT::i32 || !Subtarget->is64Bit())
10039 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10040 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010041 case 'f': // FP Stack registers.
10042 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10043 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010044 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010045 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010046 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010047 return std::make_pair(0U, X86::RFP64RegisterClass);
10048 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010049 case 'y': // MMX_REGS if MMX allowed.
10050 if (!Subtarget->hasMMX()) break;
10051 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010052 case 'Y': // SSE_REGS if SSE2 allowed
10053 if (!Subtarget->hasSSE2()) break;
10054 // FALL THROUGH.
10055 case 'x': // SSE_REGS if SSE1 allowed
10056 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010057
Owen Anderson825b72b2009-08-11 20:47:22 +000010058 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010059 default: break;
10060 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010061 case MVT::f32:
10062 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010063 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010064 case MVT::f64:
10065 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010066 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010067 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010068 case MVT::v16i8:
10069 case MVT::v8i16:
10070 case MVT::v4i32:
10071 case MVT::v2i64:
10072 case MVT::v4f32:
10073 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010074 return std::make_pair(0U, X86::VR128RegisterClass);
10075 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010076 break;
10077 }
10078 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010079
Chris Lattnerf76d1802006-07-31 23:26:50 +000010080 // Use the default implementation in TargetLowering to convert the register
10081 // constraint into a member of a register class.
10082 std::pair<unsigned, const TargetRegisterClass*> Res;
10083 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010084
10085 // Not found as a standard register?
10086 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010087 // Map st(0) -> st(7) -> ST0
10088 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10089 tolower(Constraint[1]) == 's' &&
10090 tolower(Constraint[2]) == 't' &&
10091 Constraint[3] == '(' &&
10092 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10093 Constraint[5] == ')' &&
10094 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010095
Chris Lattner56d77c72009-09-13 22:41:48 +000010096 Res.first = X86::ST0+Constraint[4]-'0';
10097 Res.second = X86::RFP80RegisterClass;
10098 return Res;
10099 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010100
Chris Lattner56d77c72009-09-13 22:41:48 +000010101 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010102 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010103 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010104 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010105 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010106 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010107
10108 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010109 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010110 Res.first = X86::EFLAGS;
10111 Res.second = X86::CCRRegisterClass;
10112 return Res;
10113 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010114
Dale Johannesen330169f2008-11-13 21:52:36 +000010115 // 'A' means EAX + EDX.
10116 if (Constraint == "A") {
10117 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010118 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010119 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010120 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010121 return Res;
10122 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010123
Chris Lattnerf76d1802006-07-31 23:26:50 +000010124 // Otherwise, check to see if this is a register class of the wrong value
10125 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10126 // turn into {ax},{dx}.
10127 if (Res.second->hasType(VT))
10128 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010129
Chris Lattnerf76d1802006-07-31 23:26:50 +000010130 // All of the single-register GCC register classes map their values onto
10131 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10132 // really want an 8-bit or 32-bit register, map to the appropriate register
10133 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010134 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010135 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010136 unsigned DestReg = 0;
10137 switch (Res.first) {
10138 default: break;
10139 case X86::AX: DestReg = X86::AL; break;
10140 case X86::DX: DestReg = X86::DL; break;
10141 case X86::CX: DestReg = X86::CL; break;
10142 case X86::BX: DestReg = X86::BL; break;
10143 }
10144 if (DestReg) {
10145 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010146 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010147 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010148 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010149 unsigned DestReg = 0;
10150 switch (Res.first) {
10151 default: break;
10152 case X86::AX: DestReg = X86::EAX; break;
10153 case X86::DX: DestReg = X86::EDX; break;
10154 case X86::CX: DestReg = X86::ECX; break;
10155 case X86::BX: DestReg = X86::EBX; break;
10156 case X86::SI: DestReg = X86::ESI; break;
10157 case X86::DI: DestReg = X86::EDI; break;
10158 case X86::BP: DestReg = X86::EBP; break;
10159 case X86::SP: DestReg = X86::ESP; break;
10160 }
10161 if (DestReg) {
10162 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010163 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010164 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010165 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010166 unsigned DestReg = 0;
10167 switch (Res.first) {
10168 default: break;
10169 case X86::AX: DestReg = X86::RAX; break;
10170 case X86::DX: DestReg = X86::RDX; break;
10171 case X86::CX: DestReg = X86::RCX; break;
10172 case X86::BX: DestReg = X86::RBX; break;
10173 case X86::SI: DestReg = X86::RSI; break;
10174 case X86::DI: DestReg = X86::RDI; break;
10175 case X86::BP: DestReg = X86::RBP; break;
10176 case X86::SP: DestReg = X86::RSP; break;
10177 }
10178 if (DestReg) {
10179 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010180 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010181 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010182 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010183 } else if (Res.second == X86::FR32RegisterClass ||
10184 Res.second == X86::FR64RegisterClass ||
10185 Res.second == X86::VR128RegisterClass) {
10186 // Handle references to XMM physical registers that got mapped into the
10187 // wrong class. This can happen with constraints like {xmm0} where the
10188 // target independent register mapper will just pick the first match it can
10189 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010190 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010191 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010192 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010193 Res.second = X86::FR64RegisterClass;
10194 else if (X86::VR128RegisterClass->hasType(VT))
10195 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010196 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010197
Chris Lattnerf76d1802006-07-31 23:26:50 +000010198 return Res;
10199}
Mon P Wang0c397192008-10-30 08:01:45 +000010200
10201//===----------------------------------------------------------------------===//
10202// X86 Widen vector type
10203//===----------------------------------------------------------------------===//
10204
10205/// getWidenVectorType: given a vector type, returns the type to widen
10206/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010207/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010208/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010209/// scalarizing vs using the wider vector type.
10210
Owen Andersone50ed302009-08-10 22:56:29 +000010211EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010212 assert(VT.isVector());
10213 if (isTypeLegal(VT))
10214 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010215
Mon P Wang0c397192008-10-30 08:01:45 +000010216 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10217 // type based on element type. This would speed up our search (though
10218 // it may not be worth it since the size of the list is relatively
10219 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010220 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010221 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010222
Mon P Wang0c397192008-10-30 08:01:45 +000010223 // On X86, it make sense to widen any vector wider than 1
10224 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010225 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010226
Owen Anderson825b72b2009-08-11 20:47:22 +000010227 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10228 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10229 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010230
10231 if (isTypeLegal(SVT) &&
10232 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010233 SVT.getVectorNumElements() > NElts)
10234 return SVT;
10235 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010236 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010237}