blob: d5f3fec2554fc67d9710767fd929d92086c3ae5b [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044 //! EVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000045 struct valtype_map_s {
Duncan Sands613c5812009-09-06 12:16:26 +000046 EVT valtype;
47 int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000048 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000049
Scott Michel266bc8f2007-12-04 22:23:35 +000050 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000051 { MVT::i1, 3 },
52 { MVT::i8, 3 },
53 { MVT::i16, 2 },
54 { MVT::i32, 0 },
55 { MVT::f32, 0 },
56 { MVT::i64, 0 },
57 { MVT::f64, 0 },
58 { MVT::i128, 0 }
Scott Michel266bc8f2007-12-04 22:23:35 +000059 };
60
61 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
62
Owen Andersone50ed302009-08-10 22:56:29 +000063 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000064 const valtype_map_s *retval = 0;
65
66 for (size_t i = 0; i < n_valtype_map; ++i) {
67 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000068 retval = valtype_map + i;
69 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000070 }
71 }
72
73#ifndef NDEBUG
74 if (retval == 0) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +000075 report_fatal_error("getValueTypeMapEntry returns NULL for " +
76 Twine(VT.getEVTString()));
Scott Michel266bc8f2007-12-04 22:23:35 +000077 }
78#endif
79
80 return retval;
81 }
Scott Michel94bd57e2009-01-15 04:41:47 +000082
Scott Michelc9c8b2a2009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000092 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000093 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000102 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +0000113 const Type *RetTy =
114 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000115 std::pair<SDValue, SDValue> CallInfo =
116 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000117 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000118 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +0000119 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000120
121 return CallInfo.first;
122 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000123}
124
125SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000126 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
127 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000128 // Fold away setcc operations if possible.
129 setPow2DivIsCheap();
130
131 // Use _setjmp/_longjmp instead of setjmp/longjmp.
132 setUseUnderscoreSetJmp(true);
133 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000134
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000135 // Set RTLIB libcall names as used by SPU:
136 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
137
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
140 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
141 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
142 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
143 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
144 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
145 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000146
Scott Michel266bc8f2007-12-04 22:23:35 +0000147 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
153 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
156 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000161
Scott Michel266bc8f2007-12-04 22:23:35 +0000162 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
164 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000165
166 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000168 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000170
Scott Michelf0569be2008-12-27 04:51:36 +0000171 setOperationAction(ISD::LOAD, VT, Custom);
172 setOperationAction(ISD::STORE, VT, Custom);
173 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
174 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
178 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000179 setTruncStoreAction(VT, StoreVT, Expand);
180 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000181 }
182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000184 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000186
187 setOperationAction(ISD::LOAD, VT, Custom);
188 setOperationAction(ISD::STORE, VT, Custom);
189
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
191 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000192 setTruncStoreAction(VT, StoreVT, Expand);
193 }
194 }
195
Scott Michel266bc8f2007-12-04 22:23:35 +0000196 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
198 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000199
200 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
202 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
203 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000206
207 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000209
Eli Friedman5427d712009-07-17 06:36:24 +0000210 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SREM, MVT::i8, Expand);
212 setOperationAction(ISD::UREM, MVT::i8, Expand);
213 setOperationAction(ISD::SDIV, MVT::i8, Expand);
214 setOperationAction(ISD::UDIV, MVT::i8, Expand);
215 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
216 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::SREM, MVT::i16, Expand);
218 setOperationAction(ISD::UREM, MVT::i16, Expand);
219 setOperationAction(ISD::SDIV, MVT::i16, Expand);
220 setOperationAction(ISD::UDIV, MVT::i16, Expand);
221 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
222 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::SREM, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
225 setOperationAction(ISD::SDIV, MVT::i32, Expand);
226 setOperationAction(ISD::UDIV, MVT::i32, Expand);
227 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
228 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::SREM, MVT::i64, Expand);
230 setOperationAction(ISD::UREM, MVT::i64, Expand);
231 setOperationAction(ISD::SDIV, MVT::i64, Expand);
232 setOperationAction(ISD::UDIV, MVT::i64, Expand);
233 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
234 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::SREM, MVT::i128, Expand);
236 setOperationAction(ISD::UREM, MVT::i128, Expand);
237 setOperationAction(ISD::SDIV, MVT::i128, Expand);
238 setOperationAction(ISD::UDIV, MVT::i128, Expand);
239 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
240 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000241
Scott Michel266bc8f2007-12-04 22:23:35 +0000242 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::FSIN , MVT::f64, Expand);
244 setOperationAction(ISD::FCOS , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f64, Expand);
246 setOperationAction(ISD::FSIN , MVT::f32, Expand);
247 setOperationAction(ISD::FCOS , MVT::f32, Expand);
248 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000249
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000250 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
251 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
253 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000254
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000257
258 // SPU can do rotate right and left, so legalize it... but customize for i8
259 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000260
261 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
262 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
264 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ROTL, MVT::i32, Legal);
268 setOperationAction(ISD::ROTL, MVT::i16, Legal);
269 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000270
Scott Michel266bc8f2007-12-04 22:23:35 +0000271 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SHL, MVT::i8, Custom);
273 setOperationAction(ISD::SRL, MVT::i8, Custom);
274 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000275
Scott Michel02d711b2008-12-30 23:28:25 +0000276 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL, MVT::i64, Legal);
278 setOperationAction(ISD::SRL, MVT::i64, Legal);
279 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000280
Scott Michel5af8f0e2008-07-16 17:17:29 +0000281 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::MUL, MVT::i8, Custom);
283 setOperationAction(ISD::MUL, MVT::i32, Legal);
284 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000285
Eli Friedman6314ac22009-06-16 06:40:59 +0000286 // Expand double-width multiplication
287 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
289 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::MULHU, MVT::i8, Expand);
291 setOperationAction(ISD::MULHS, MVT::i8, Expand);
292 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
293 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::MULHU, MVT::i16, Expand);
295 setOperationAction(ISD::MULHS, MVT::i16, Expand);
296 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
297 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::MULHU, MVT::i32, Expand);
299 setOperationAction(ISD::MULHS, MVT::i32, Expand);
300 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
301 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::MULHU, MVT::i64, Expand);
303 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000304
Scott Michel8bf61e82008-06-02 22:18:03 +0000305 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ADD, MVT::i8, Custom);
307 setOperationAction(ISD::ADD, MVT::i64, Legal);
308 setOperationAction(ISD::SUB, MVT::i8, Custom);
309 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000310
Scott Michel266bc8f2007-12-04 22:23:35 +0000311 // SPU does not have BSWAP. It does have i32 support CTLZ.
312 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000315
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
317 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000321
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
323 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000327
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
329 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
331 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
332 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000333
Scott Michel8bf61e82008-06-02 22:18:03 +0000334 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000335 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SELECT, MVT::i8, Legal);
337 setOperationAction(ISD::SELECT, MVT::i16, Legal);
338 setOperationAction(ISD::SELECT, MVT::i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::SETCC, MVT::i8, Legal);
342 setOperationAction(ISD::SETCC, MVT::i16, Legal);
343 setOperationAction(ISD::SETCC, MVT::i32, Legal);
344 setOperationAction(ISD::SETCC, MVT::i64, Legal);
345 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000346
Scott Michelf0569be2008-12-27 04:51:36 +0000347 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000349
Scott Michel77f452d2009-08-25 22:37:34 +0000350 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000351 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
352
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
355 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000357 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
358 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
363 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
364 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000365
366 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000368
Scott Michel9de57a92009-01-26 22:33:37 +0000369 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
371 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
372 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000383
384 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000386
Scott Michel5af8f0e2008-07-16 17:17:29 +0000387 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000388 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000390 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000392
Scott Michel1df30c42008-12-29 03:23:36 +0000393 setOperationAction(ISD::GlobalAddress, VT, Custom);
394 setOperationAction(ISD::ConstantPool, VT, Custom);
395 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000396 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
Scott Michel266bc8f2007-12-04 22:23:35 +0000398 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000400
Scott Michel266bc8f2007-12-04 22:23:35 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VAARG , MVT::Other, Expand);
403 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
405 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
406 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
408 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000409
410 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
412 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000413
Scott Michel266bc8f2007-12-04 22:23:35 +0000414 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000416
417 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000419
420 // First set operation action for all vector types to expand. Then we
421 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
423 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000428
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
430 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
431 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000432
Duncan Sands83ec4b62008-06-06 12:08:01 +0000433 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000434 setOperationAction(ISD::ADD, VT, Legal);
435 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000436 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000437 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000438
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000439 setOperationAction(ISD::AND, VT, Legal);
440 setOperationAction(ISD::OR, VT, Legal);
441 setOperationAction(ISD::XOR, VT, Legal);
442 setOperationAction(ISD::LOAD, VT, Legal);
443 setOperationAction(ISD::SELECT, VT, Legal);
444 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000445
Scott Michel266bc8f2007-12-04 22:23:35 +0000446 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000447 setOperationAction(ISD::SDIV, VT, Expand);
448 setOperationAction(ISD::SREM, VT, Expand);
449 setOperationAction(ISD::UDIV, VT, Expand);
450 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000451
452 // Custom lower build_vector, constant pool spills, insert and
453 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000454 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
455 setOperationAction(ISD::ConstantPool, VT, Custom);
456 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
457 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
458 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
459 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000460 }
461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::AND, MVT::v16i8, Custom);
463 setOperationAction(ISD::OR, MVT::v16i8, Custom);
464 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
465 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000466
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000470 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000471
Scott Michel266bc8f2007-12-04 22:23:35 +0000472 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000473
Scott Michel266bc8f2007-12-04 22:23:35 +0000474 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000475 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000476 setTargetDAGCombine(ISD::ZERO_EXTEND);
477 setTargetDAGCombine(ISD::SIGN_EXTEND);
478 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000479
Scott Michel266bc8f2007-12-04 22:23:35 +0000480 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000481
Scott Michele07d3de2008-12-09 03:37:19 +0000482 // Set pre-RA register scheduler default to BURR, which produces slightly
483 // better code than the default (could also be TDRR, but TargetLowering.h
484 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000485 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000486}
487
488const char *
489SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
490{
491 if (node_names.empty()) {
492 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
493 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
494 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
495 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000496 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000497 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000498 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
499 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
500 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000501 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000502 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000503 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000504 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000505 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
506 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000507 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
508 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000509 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
510 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
511 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000512 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000513 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000514 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
515 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
516 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000517 node_names[(unsigned) SPUISD::HALF2VEC] = "SPUISD::HALF2VEC";
518 node_names[(unsigned) SPUISD::VEC2HALF] = "SPUISD::VEC2HALF";
Scott Michel266bc8f2007-12-04 22:23:35 +0000519 }
520
521 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
522
523 return ((i != node_names.end()) ? i->second : 0);
524}
525
Bill Wendlingb4202b82009-07-01 18:50:55 +0000526/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000527unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
528 return 3;
529}
530
Scott Michelf0569be2008-12-27 04:51:36 +0000531//===----------------------------------------------------------------------===//
532// Return the Cell SPU's SETCC result type
533//===----------------------------------------------------------------------===//
534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000536 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
538 VT.getSimpleVT().SimpleTy :
539 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000540}
541
Scott Michel266bc8f2007-12-04 22:23:35 +0000542//===----------------------------------------------------------------------===//
543// Calling convention code:
544//===----------------------------------------------------------------------===//
545
546#include "SPUGenCallingConv.inc"
547
548//===----------------------------------------------------------------------===//
549// LowerOperation implementation
550//===----------------------------------------------------------------------===//
551
552/// Custom lower loads for CellSPU
553/*!
554 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
555 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000556
557 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000559
560\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000561%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000562%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000563%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000564%4 f32 = vec2perfslot %3
565%5 f64 = fp_extend %4
566\endverbatim
567*/
Dan Gohman475871a2008-07-27 21:46:04 +0000568static SDValue
569LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000570 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000571 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000572 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
573 EVT InVT = LN->getMemoryVT();
574 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000575 ISD::LoadExtType ExtType = LN->getExtensionType();
576 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000577 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000578 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000579
Scott Michel266bc8f2007-12-04 22:23:35 +0000580 switch (LN->getAddressingMode()) {
581 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000582 SDValue result;
583 SDValue basePtr = LN->getBasePtr();
584 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000585
Scott Michelf0569be2008-12-27 04:51:36 +0000586 if (alignment == 16) {
587 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000588
Scott Michelf0569be2008-12-27 04:51:36 +0000589 // Special cases for a known aligned load to simplify the base pointer
590 // and the rotation amount:
591 if (basePtr.getOpcode() == ISD::ADD
592 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
593 // Known offset into basePtr
594 int64_t offset = CN->getSExtValue();
595 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000596
Scott Michelf0569be2008-12-27 04:51:36 +0000597 if (rotamt < 0)
598 rotamt += 16;
599
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000601
602 // Simplify the base pointer for this case:
603 basePtr = basePtr.getOperand(0);
604 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000605 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000606 basePtr,
607 DAG.getConstant((offset & ~0xf), PtrVT));
608 }
609 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
610 || (basePtr.getOpcode() == SPUISD::IndirectAddr
611 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
612 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
613 // Plain aligned a-form address: rotate into preferred slot
614 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
615 int64_t rotamt = -vtm->prefslot_byte;
616 if (rotamt < 0)
617 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000619 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000620 // Offset the rotate amount by the basePtr and the preferred slot
621 // byte offset
622 int64_t rotamt = -vtm->prefslot_byte;
623 if (rotamt < 0)
624 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000625 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000626 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000627 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000628 }
Scott Michelf0569be2008-12-27 04:51:36 +0000629 } else {
630 // Unaligned load: must be more pessimistic about addressing modes:
631 if (basePtr.getOpcode() == ISD::ADD) {
632 MachineFunction &MF = DAG.getMachineFunction();
633 MachineRegisterInfo &RegInfo = MF.getRegInfo();
634 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
635 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000636
Scott Michelf0569be2008-12-27 04:51:36 +0000637 SDValue Op0 = basePtr.getOperand(0);
638 SDValue Op1 = basePtr.getOperand(1);
639
640 if (isa<ConstantSDNode>(Op1)) {
641 // Convert the (add <ptr>, <const>) to an indirect address contained
642 // in a register. Note that this is done because we need to avoid
643 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000644 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000645 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
646 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000647 } else {
648 // Convert the (add <arg1>, <arg2>) to an indirect address, which
649 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000650 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000651 }
652 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000653 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000654 basePtr,
655 DAG.getConstant(0, PtrVT));
656 }
657
658 // Offset the rotate amount by the basePtr and the preferred slot
659 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000660 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000661 basePtr,
662 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000663 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000664
Scott Michelf0569be2008-12-27 04:51:36 +0000665 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000667 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000668 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000669
670 // Update the chain
671 the_chain = result.getValue(1);
672
673 // Rotate into the preferred slot:
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000675 result.getValue(0), rotate);
676
Scott Michel30ee7df2008-12-04 03:02:42 +0000677 // Convert the loaded v16i8 vector to the appropriate vector type
678 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000679 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
680 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000681 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
682 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000683
Scott Michel30ee7df2008-12-04 03:02:42 +0000684 // Handle extending loads by extending the scalar result:
685 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000686 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000687 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000688 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000689 } else if (ExtType == ISD::EXTLOAD) {
690 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000691
Scott Michel30ee7df2008-12-04 03:02:42 +0000692 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000693 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000694
Dale Johannesen33c960f2009-02-04 20:06:27 +0000695 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000696 }
697
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000699 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000700 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000701 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000702 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000703
Dale Johannesen33c960f2009-02-04 20:06:27 +0000704 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000705 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000706 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000707 }
708 case ISD::PRE_INC:
709 case ISD::PRE_DEC:
710 case ISD::POST_INC:
711 case ISD::POST_DEC:
712 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000713 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000714 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
715 "than UNINDEXED\n" +
716 Twine((unsigned)LN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000717 /*NOTREACHED*/
718 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000719 }
720
Dan Gohman475871a2008-07-27 21:46:04 +0000721 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000722}
723
724/// Custom lower stores for CellSPU
725/*!
726 All CellSPU stores are aligned to 16-byte boundaries, so for elements
727 within a 16-byte block, we have to generate a shuffle to insert the
728 requested element into its place, then store the resulting block.
729 */
Dan Gohman475871a2008-07-27 21:46:04 +0000730static SDValue
731LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000732 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000733 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000734 EVT VT = Value.getValueType();
735 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
736 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000737 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000738 unsigned alignment = SN->getAlignment();
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000739 const bool isVec = VT.isVector();
740 EVT eltTy = isVec ? VT.getVectorElementType(): VT;
Scott Michel266bc8f2007-12-04 22:23:35 +0000741
742 switch (SN->getAddressingMode()) {
743 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000744 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson23b9b192009-08-12 00:36:31 +0000745 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000746 eltTy, (128 / eltTy.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000747
Scott Michelf0569be2008-12-27 04:51:36 +0000748 SDValue alignLoadVec;
749 SDValue basePtr = SN->getBasePtr();
750 SDValue the_chain = SN->getChain();
751 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000752
Scott Michelf0569be2008-12-27 04:51:36 +0000753 if (alignment == 16) {
754 ConstantSDNode *CN;
Scott Michelf0569be2008-12-27 04:51:36 +0000755 // Special cases for a known aligned load to simplify the base pointer
756 // and insertion byte:
757 if (basePtr.getOpcode() == ISD::ADD
758 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
759 // Known offset into basePtr
760 int64_t offset = CN->getSExtValue();
761
762 // Simplify the base pointer for this case:
763 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000764 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000765 basePtr,
766 DAG.getConstant((offset & 0xf), PtrVT));
767
768 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000769 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000770 basePtr,
771 DAG.getConstant((offset & ~0xf), PtrVT));
772 }
773 } else {
774 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000775 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000776 basePtr,
777 DAG.getConstant(0, PtrVT));
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000778 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
779 basePtr,
780 DAG.getConstant(0, PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000781 }
782 } else {
783 // Unaligned load: must be more pessimistic about addressing modes:
784 if (basePtr.getOpcode() == ISD::ADD) {
785 MachineFunction &MF = DAG.getMachineFunction();
786 MachineRegisterInfo &RegInfo = MF.getRegInfo();
787 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
788 SDValue Flag;
789
790 SDValue Op0 = basePtr.getOperand(0);
791 SDValue Op1 = basePtr.getOperand(1);
792
793 if (isa<ConstantSDNode>(Op1)) {
794 // Convert the (add <ptr>, <const>) to an indirect address contained
795 // in a register. Note that this is done because we need to avoid
796 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000797 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000798 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
799 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000800 } else {
801 // Convert the (add <arg1>, <arg2>) to an indirect address, which
802 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000803 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000804 }
805 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000806 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000807 basePtr,
808 DAG.getConstant(0, PtrVT));
809 }
810
811 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000812 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000813 basePtr,
814 DAG.getConstant(0, PtrVT));
815 }
816
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000817 // Load the memory to which to store.
818 alignLoadVec = DAG.getLoad(vecVT, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000819 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000820 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000821
822 // Update the chain
823 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000824
Scott Michel9de5d0d2008-01-11 02:53:15 +0000825 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000826 SDValue theValue = SN->getValue();
827 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000828
829 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000830 && (theValue.getOpcode() == ISD::AssertZext
831 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000832 // Drill down and get the value for zero- and sign-extended
833 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000834 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000835 }
836
Scott Michel9de5d0d2008-01-11 02:53:15 +0000837 // If the base pointer is already a D-form address, then just create
838 // a new D-form address with a slot offset and the orignal base pointer.
839 // Otherwise generate a D-form address with the slot offset relative
840 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000841#if !defined(NDEBUG)
842 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000843 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000844 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000845 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000846 }
847#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000848
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000849 SDValue insertEltOp;
850 SDValue vectorizeOp;
851 if (isVec)
852 {
853 // FIXME: this works only if the vector is 64bit!
854 insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v2i64, insertEltOffs);
855 vectorizeOp = DAG.getNode(SPUISD::HALF2VEC, dl, vecVT, theValue);
856 }
857 else
858 {
859 insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
860 vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
861 }
Dale Johannesen33c960f2009-02-04 20:06:27 +0000862 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000863 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000864 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000866
Dale Johannesen33c960f2009-02-04 20:06:27 +0000867 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000868 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000869 LN->isVolatile(), LN->isNonTemporal(),
870 LN->getAlignment());
Scott Michel266bc8f2007-12-04 22:23:35 +0000871
Scott Michel23f2ff72008-12-04 17:16:59 +0000872#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000873 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
874 const SDValue &currentRoot = DAG.getRoot();
875
876 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000877 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000878 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000879 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000880 DAG.setRoot(currentRoot);
881 }
882#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000883
Scott Michel266bc8f2007-12-04 22:23:35 +0000884 return result;
885 /*UNREACHED*/
886 }
887 case ISD::PRE_INC:
888 case ISD::PRE_DEC:
889 case ISD::POST_INC:
890 case ISD::POST_DEC:
891 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000892 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000893 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
894 "than UNINDEXED\n" +
895 Twine((unsigned)SN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000896 /*NOTREACHED*/
897 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000898 }
899
Dan Gohman475871a2008-07-27 21:46:04 +0000900 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000901}
902
Scott Michel94bd57e2009-01-15 04:41:47 +0000903//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000904static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000905LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000906 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000907 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000908 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000909 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
910 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000911 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000912 // FIXME there is no actual debug info here
913 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000914
915 if (TM.getRelocationModel() == Reloc::Static) {
916 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000917 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000918 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000919 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000920 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
921 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
922 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000923 }
924 }
925
Torok Edwinc23197a2009-07-14 16:55:14 +0000926 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000927 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000928 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000929}
930
Scott Michel94bd57e2009-01-15 04:41:47 +0000931//! Alternate entry point for generating the address of a constant pool entry
932SDValue
933SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
934 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
935}
936
Dan Gohman475871a2008-07-27 21:46:04 +0000937static SDValue
938LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000939 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000940 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000941 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
942 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000943 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000944 // FIXME there is no actual debug info here
945 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000946
947 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000948 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000949 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000950 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000951 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
952 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
953 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000954 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000955 }
956
Torok Edwinc23197a2009-07-14 16:55:14 +0000957 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000958 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000959 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000960}
961
Dan Gohman475871a2008-07-27 21:46:04 +0000962static SDValue
963LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000964 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000965 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000966 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +0000967 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
968 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000969 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000970 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000971 // FIXME there is no actual debug info here
972 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000973
Scott Michel266bc8f2007-12-04 22:23:35 +0000974 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000975 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000976 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000977 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000978 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
979 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
980 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000981 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000982 } else {
Chris Lattner75361b62010-04-07 22:58:41 +0000983 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +0000984 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000985 /*NOTREACHED*/
986 }
987
Dan Gohman475871a2008-07-27 21:46:04 +0000988 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000989}
990
Nate Begemanccef5802008-02-14 18:43:04 +0000991//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000992static SDValue
993LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000994 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000995 // FIXME there is no actual debug info here
996 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000997
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000999 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1000
1001 assert((FP != 0) &&
1002 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001003
Scott Michel170783a2007-12-19 20:15:47 +00001004 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 SDValue T = DAG.getConstant(dbits, MVT::i64);
1006 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001007 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001008 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001009 }
1010
Dan Gohman475871a2008-07-27 21:46:04 +00001011 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001012}
1013
Dan Gohman98ca4f22009-08-05 01:29:28 +00001014SDValue
1015SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001016 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001017 const SmallVectorImpl<ISD::InputArg>
1018 &Ins,
1019 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001020 SmallVectorImpl<SDValue> &InVals)
1021 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001022
Scott Michel266bc8f2007-12-04 22:23:35 +00001023 MachineFunction &MF = DAG.getMachineFunction();
1024 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001025 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001026 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001027
Scott Michel266bc8f2007-12-04 22:23:35 +00001028 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1029 unsigned ArgRegIdx = 0;
1030 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001031
Owen Andersone50ed302009-08-10 22:56:29 +00001032 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001033
Kalle Raiskilad258c492010-07-08 21:15:22 +00001034 SmallVector<CCValAssign, 16> ArgLocs;
1035 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1036 *DAG.getContext());
1037 // FIXME: allow for other calling conventions
1038 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1039
Scott Michel266bc8f2007-12-04 22:23:35 +00001040 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001041 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001042 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001043 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001044 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001045 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001046
Kalle Raiskilad258c492010-07-08 21:15:22 +00001047 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001048 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001049
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001051 default:
1052 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1053 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001055 ArgRegClass = &SPU::R8CRegClass;
1056 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001058 ArgRegClass = &SPU::R16CRegClass;
1059 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001060 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001061 ArgRegClass = &SPU::R32CRegClass;
1062 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001063 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001064 ArgRegClass = &SPU::R64CRegClass;
1065 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001066 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001067 ArgRegClass = &SPU::GPRCRegClass;
1068 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001069 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001070 ArgRegClass = &SPU::R32FPRegClass;
1071 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001072 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001073 ArgRegClass = &SPU::R64FPRegClass;
1074 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001075 case MVT::v2f64:
1076 case MVT::v4f32:
1077 case MVT::v2i64:
1078 case MVT::v4i32:
1079 case MVT::v8i16:
1080 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001081 ArgRegClass = &SPU::VECREGRegClass;
1082 break;
Scott Micheld976c212008-10-30 01:51:48 +00001083 }
1084
1085 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001086 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001087 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001088 ++ArgRegIdx;
1089 } else {
1090 // We need to load the argument to a virtual register if we determined
1091 // above that we ran out of physical registers of the appropriate type
1092 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001093 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001094 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greene73657df2010-02-15 16:55:58 +00001095 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001096 ArgOffset += StackSlotSize;
1097 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001098
Dan Gohman98ca4f22009-08-05 01:29:28 +00001099 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001100 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001101 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001102 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001103
Scott Micheld976c212008-10-30 01:51:48 +00001104 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001105 if (isVarArg) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001106 // FIXME: we should be able to query the argument registers from
1107 // tablegen generated code.
1108 static const unsigned ArgRegs[] = {
1109 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1110 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1111 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1112 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1113 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1114 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1115 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1116 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1117 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1118 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1119 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1120 };
1121 // size of ArgRegs array
1122 unsigned NumArgRegs = 77;
1123
Scott Micheld976c212008-10-30 01:51:48 +00001124 // We will spill (79-3)+1 registers to the stack
1125 SmallVector<SDValue, 79-3+1> MemOps;
1126
1127 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001128 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001129 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001130 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001131 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001132 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1133 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greene73657df2010-02-15 16:55:58 +00001134 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1135 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001136 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001137 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001138
1139 // Increment address by stack slot size for the next stored argument
1140 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001141 }
1142 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001143 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001144 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001145 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001146
Dan Gohman98ca4f22009-08-05 01:29:28 +00001147 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001148}
1149
1150/// isLSAAddress - Return the immediate to use if the specified
1151/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001152static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001153 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001154 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001155
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001156 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001157 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1158 (Addr << 14 >> 14) != Addr)
1159 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001160
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001162}
1163
Dan Gohman98ca4f22009-08-05 01:29:28 +00001164SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001165SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001166 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001167 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001169 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001170 const SmallVectorImpl<ISD::InputArg> &Ins,
1171 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001172 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001173 // CellSPU target does not yet support tail call optimization.
1174 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175
1176 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1177 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001178 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001179
1180 SmallVector<CCValAssign, 16> ArgLocs;
1181 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1182 *DAG.getContext());
1183 // FIXME: allow for other calling conventions
1184 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
1185
1186 const unsigned NumArgRegs = ArgLocs.size();
1187
Scott Michel266bc8f2007-12-04 22:23:35 +00001188
1189 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001190 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001191
Scott Michel266bc8f2007-12-04 22:23:35 +00001192 // Set up a copy of the stack pointer for use loading and storing any
1193 // arguments that may not fit in the registers available for argument
1194 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001195 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001196
Scott Michel266bc8f2007-12-04 22:23:35 +00001197 // Figure out which arguments are going to go in registers, and which in
1198 // memory.
1199 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1200 unsigned ArgRegIdx = 0;
1201
1202 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001203 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001204 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001205 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001206
Kalle Raiskilad258c492010-07-08 21:15:22 +00001207 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1208 SDValue Arg = OutVals[ArgRegIdx];
1209 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001210
Scott Michel266bc8f2007-12-04 22:23:35 +00001211 // PtrOff will be used to store the current argument to the stack if a
1212 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001213 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001214 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001215
Owen Anderson825b72b2009-08-11 20:47:22 +00001216 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001217 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001218 case MVT::i8:
1219 case MVT::i16:
1220 case MVT::i32:
1221 case MVT::i64:
1222 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001223 case MVT::f32:
1224 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001225 case MVT::v2i64:
1226 case MVT::v2f64:
1227 case MVT::v4f32:
1228 case MVT::v4i32:
1229 case MVT::v8i16:
1230 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001231 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001232 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001233 } else {
David Greene73657df2010-02-15 16:55:58 +00001234 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1235 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001236 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001237 }
1238 break;
1239 }
1240 }
1241
Bill Wendlingce90c242009-12-28 01:31:11 +00001242 // Accumulate how many bytes are to be pushed on the stack, including the
1243 // linkage area, and parameter passing area. According to the SPU ABI,
1244 // we minimally need space for [LR] and [SP].
1245 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1246
1247 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001248 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1249 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001250
1251 if (!MemOpChains.empty()) {
1252 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001253 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001254 &MemOpChains[0], MemOpChains.size());
1255 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001256
Scott Michel266bc8f2007-12-04 22:23:35 +00001257 // Build a sequence of copy-to-reg nodes chained together with token chain
1258 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001259 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001260 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001261 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001262 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001263 InFlag = Chain.getValue(1);
1264 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001265
Dan Gohman475871a2008-07-27 21:46:04 +00001266 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001267 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001268
Bill Wendling056292f2008-09-16 21:48:12 +00001269 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1270 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1271 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001272 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001273 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001274 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001275 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001276 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001277
Scott Michel9de5d0d2008-01-11 02:53:15 +00001278 if (!ST->usingLargeMem()) {
1279 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1280 // style calls, otherwise, external symbols are BRASL calls. This assumes
1281 // that declared/defined symbols are in the same compilation unit and can
1282 // be reached through PC-relative jumps.
1283 //
1284 // NOTE:
1285 // This may be an unsafe assumption for JIT and really large compilation
1286 // units.
1287 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001288 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001289 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001290 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001291 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001292 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001293 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1294 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001295 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001296 }
Scott Michel1df30c42008-12-29 03:23:36 +00001297 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001298 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001299 SDValue Zero = DAG.getConstant(0, PtrVT);
1300 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1301 Callee.getValueType());
1302
1303 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001304 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001305 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001306 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001307 }
1308 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001309 // If this is an absolute destination address that appears to be a legal
1310 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001311 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001312 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001313
1314 Ops.push_back(Chain);
1315 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001316
Scott Michel266bc8f2007-12-04 22:23:35 +00001317 // Add argument registers to the end of the list so that they are known live
1318 // into the call.
1319 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001320 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001321 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001322
Gabor Greifba36cb52008-08-28 21:40:38 +00001323 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001324 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001325 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001327 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001328 InFlag = Chain.getValue(1);
1329
Chris Lattnere563bbc2008-10-11 22:08:30 +00001330 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1331 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001332 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001333 InFlag = Chain.getValue(1);
1334
Dan Gohman98ca4f22009-08-05 01:29:28 +00001335 // If the function returns void, just return the chain.
1336 if (Ins.empty())
1337 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001338
Scott Michel266bc8f2007-12-04 22:23:35 +00001339 // If the call has results, copy the values out of the ret val registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001340 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001341 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001342 case MVT::Other: break;
1343 case MVT::i32:
1344 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001345 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson825b72b2009-08-11 20:47:22 +00001346 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 InVals.push_back(Chain.getValue(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001349 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001350 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001351 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001352 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001353 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001355 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001356 break;
Chris Lattneraa2776e2010-04-20 05:36:09 +00001357 case MVT::i8:
1358 case MVT::i16:
Owen Anderson825b72b2009-08-11 20:47:22 +00001359 case MVT::i64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001360 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001361 case MVT::f32:
1362 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001363 case MVT::v2f64:
1364 case MVT::v2i64:
1365 case MVT::v4f32:
1366 case MVT::v4i32:
1367 case MVT::v8i16:
1368 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001370 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001371 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001372 break;
1373 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001374
Dan Gohman98ca4f22009-08-05 01:29:28 +00001375 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001376}
1377
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378SDValue
1379SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001380 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001381 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001382 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001383 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001384
Scott Michel266bc8f2007-12-04 22:23:35 +00001385 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001386 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1387 RVLocs, *DAG.getContext());
1388 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001389
Scott Michel266bc8f2007-12-04 22:23:35 +00001390 // If this is the first return lowered for this function, add the regs to the
1391 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001392 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001393 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001394 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001395 }
1396
Dan Gohman475871a2008-07-27 21:46:04 +00001397 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001398
Scott Michel266bc8f2007-12-04 22:23:35 +00001399 // Copy the result values into the output registers.
1400 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1401 CCValAssign &VA = RVLocs[i];
1402 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001403 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001404 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001405 Flag = Chain.getValue(1);
1406 }
1407
Gabor Greifba36cb52008-08-28 21:40:38 +00001408 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001409 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001410 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001411 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001412}
1413
1414
1415//===----------------------------------------------------------------------===//
1416// Vector related lowering:
1417//===----------------------------------------------------------------------===//
1418
1419static ConstantSDNode *
1420getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001421 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001422
Scott Michel266bc8f2007-12-04 22:23:35 +00001423 // Check to see if this buildvec has a single non-undef value in its elements.
1424 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1425 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001426 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001427 OpVal = N->getOperand(i);
1428 else if (OpVal != N->getOperand(i))
1429 return 0;
1430 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001431
Gabor Greifba36cb52008-08-28 21:40:38 +00001432 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001433 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001434 return CN;
1435 }
1436 }
1437
Scott Michel7ea02ff2009-03-17 01:15:45 +00001438 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001439}
1440
1441/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1442/// and the value fits into an unsigned 18-bit constant, and if so, return the
1443/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001444SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001445 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001446 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001447 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001448 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001449 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001450 uint32_t upper = uint32_t(UValue >> 32);
1451 uint32_t lower = uint32_t(UValue);
1452 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001453 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001454 Value = Value >> 32;
1455 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001456 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001457 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001458 }
1459
Dan Gohman475871a2008-07-27 21:46:04 +00001460 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001461}
1462
1463/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1464/// and the value fits into a signed 16-bit constant, and if so, return the
1465/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001466SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001467 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001468 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001469 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001470 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001471 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001472 uint32_t upper = uint32_t(UValue >> 32);
1473 uint32_t lower = uint32_t(UValue);
1474 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001475 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001476 Value = Value >> 32;
1477 }
Scott Michelad2715e2008-03-05 23:02:02 +00001478 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001479 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001480 }
1481 }
1482
Dan Gohman475871a2008-07-27 21:46:04 +00001483 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001484}
1485
1486/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1487/// and the value fits into a signed 10-bit constant, and if so, return the
1488/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001489SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001490 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001491 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001492 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001494 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001495 uint32_t upper = uint32_t(UValue >> 32);
1496 uint32_t lower = uint32_t(UValue);
1497 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001498 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001499 Value = Value >> 32;
1500 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001501 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001502 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001503 }
1504
Dan Gohman475871a2008-07-27 21:46:04 +00001505 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001506}
1507
1508/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1509/// and the value fits into a signed 8-bit constant, and if so, return the
1510/// constant.
1511///
1512/// @note: The incoming vector is v16i8 because that's the only way we can load
1513/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1514/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001515SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001516 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001517 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001518 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001520 && Value <= 0xffff /* truncated from uint64_t */
1521 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001522 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001524 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001525 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001526 }
1527
Dan Gohman475871a2008-07-27 21:46:04 +00001528 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001529}
1530
1531/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1532/// and the value fits into a signed 16-bit constant, and if so, return the
1533/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001534SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001535 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001536 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001537 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001539 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001541 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001542 }
1543
Dan Gohman475871a2008-07-27 21:46:04 +00001544 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001545}
1546
1547/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001548SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001549 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001551 }
1552
Dan Gohman475871a2008-07-27 21:46:04 +00001553 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001554}
1555
1556/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001557SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001558 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001559 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001560 }
1561
Dan Gohman475871a2008-07-27 21:46:04 +00001562 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001563}
1564
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001565//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001566static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001567LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001568 EVT VT = Op.getValueType();
1569 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001570 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001571 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1572 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1573 unsigned minSplatBits = EltVT.getSizeInBits();
1574
1575 if (minSplatBits < 16)
1576 minSplatBits = 16;
1577
1578 APInt APSplatBits, APSplatUndef;
1579 unsigned SplatBitSize;
1580 bool HasAnyUndefs;
1581
1582 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1583 HasAnyUndefs, minSplatBits)
1584 || minSplatBits < SplatBitSize)
1585 return SDValue(); // Wasn't a constant vector or splat exceeded min
1586
1587 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001588
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001590 default:
1591 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1592 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001593 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001595 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001596 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001597 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001598 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 SDValue T = DAG.getConstant(Value32, MVT::i32);
1600 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1601 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001602 break;
1603 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001604 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001605 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001606 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001607 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001608 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 SDValue T = DAG.getConstant(f64val, MVT::i64);
1610 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1611 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001612 break;
1613 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001614 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001615 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001616 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1617 SmallVector<SDValue, 8> Ops;
1618
Owen Anderson825b72b2009-08-11 20:47:22 +00001619 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001620 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001621 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001622 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001623 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001624 unsigned short Value16 = SplatBits;
1625 SDValue T = DAG.getConstant(Value16, EltVT);
1626 SmallVector<SDValue, 8> Ops;
1627
1628 Ops.assign(8, T);
1629 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001630 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001632 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001633 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001634 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001636 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001637 }
1638 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001639
Dan Gohman475871a2008-07-27 21:46:04 +00001640 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001641}
1642
Scott Michel7ea02ff2009-03-17 01:15:45 +00001643/*!
1644 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001645SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001646SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001647 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001648 uint32_t upper = uint32_t(SplatVal >> 32);
1649 uint32_t lower = uint32_t(SplatVal);
1650
1651 if (upper == lower) {
1652 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001654 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001655 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001656 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001657 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001658 bool upper_special, lower_special;
1659
1660 // NOTE: This code creates common-case shuffle masks that can be easily
1661 // detected as common expressions. It is not attempting to create highly
1662 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1663
1664 // Detect if the upper or lower half is a special shuffle mask pattern:
1665 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1666 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1667
Scott Michel7ea02ff2009-03-17 01:15:45 +00001668 // Both upper and lower are special, lower to a constant pool load:
1669 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1671 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001672 SplatValCN, SplatValCN);
1673 }
1674
1675 SDValue LO32;
1676 SDValue HI32;
1677 SmallVector<SDValue, 16> ShufBytes;
1678 SDValue Result;
1679
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001680 // Create lower vector if not a special pattern
1681 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001683 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001685 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001686 }
1687
1688 // Create upper vector if not a special pattern
1689 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001691 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001693 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001694 }
1695
1696 // If either upper or lower are special, then the two input operands are
1697 // the same (basically, one of them is a "don't care")
1698 if (lower_special)
1699 LO32 = HI32;
1700 if (upper_special)
1701 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001702
1703 for (int i = 0; i < 4; ++i) {
1704 uint64_t val = 0;
1705 for (int j = 0; j < 4; ++j) {
1706 SDValue V;
1707 bool process_upper, process_lower;
1708 val <<= 8;
1709 process_upper = (upper_special && (i & 1) == 0);
1710 process_lower = (lower_special && (i & 1) == 1);
1711
1712 if (process_upper || process_lower) {
1713 if ((process_upper && upper == 0)
1714 || (process_lower && lower == 0))
1715 val |= 0x80;
1716 else if ((process_upper && upper == 0xffffffff)
1717 || (process_lower && lower == 0xffffffff))
1718 val |= 0xc0;
1719 else if ((process_upper && upper == 0x80000000)
1720 || (process_lower && lower == 0x80000000))
1721 val |= (j == 0 ? 0xe0 : 0x80);
1722 } else
1723 val |= i * 4 + j + ((i & 1) * 16);
1724 }
1725
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001727 }
1728
Dale Johannesened2eee62009-02-06 01:31:28 +00001729 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001731 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001732 }
1733}
1734
Scott Michel266bc8f2007-12-04 22:23:35 +00001735/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1736/// which the Cell can operate. The code inspects V3 to ascertain whether the
1737/// permutation vector, V3, is monotonically increasing with one "exception"
1738/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001739/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001740/// In either case, the net result is going to eventually invoke SHUFB to
1741/// permute/shuffle the bytes from V1 and V2.
1742/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001743/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001744/// control word for byte/halfword/word insertion. This takes care of a single
1745/// element move from V2 into V1.
1746/// \note
1747/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001748static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001749 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001750 SDValue V1 = Op.getOperand(0);
1751 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001752 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001753
Scott Michel266bc8f2007-12-04 22:23:35 +00001754 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001755
Scott Michel266bc8f2007-12-04 22:23:35 +00001756 // If we have a single element being moved from V1 to V2, this can be handled
1757 // using the C*[DX] compute mask instructions, but the vector elements have
1758 // to be monotonically increasing with one exception element.
Owen Andersone50ed302009-08-10 22:56:29 +00001759 EVT VecVT = V1.getValueType();
1760 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001761 unsigned EltsFromV2 = 0;
1762 unsigned V2Elt = 0;
1763 unsigned V2EltIdx0 = 0;
1764 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001765 unsigned MaxElts = VecVT.getVectorNumElements();
1766 unsigned PrevElt = 0;
1767 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001768 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001769 bool rotate = true;
Kalle Raiskila47948072010-06-21 10:17:36 +00001770 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001771
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001773 V2EltIdx0 = 16;
Kalle Raiskila47948072010-06-21 10:17:36 +00001774 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001775 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001776 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001777 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001778 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001779 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001780 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001781 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001782 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001783 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001784 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001785 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001786
Nate Begeman9008ca62009-04-27 18:41:29 +00001787 for (unsigned i = 0; i != MaxElts; ++i) {
1788 if (SVN->getMaskElt(i) < 0)
1789 continue;
1790
1791 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001792
Nate Begeman9008ca62009-04-27 18:41:29 +00001793 if (monotonic) {
1794 if (SrcElt >= V2EltIdx0) {
1795 if (1 >= (++EltsFromV2)) {
1796 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001797 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001798 } else if (CurrElt != SrcElt) {
1799 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001800 }
1801
Nate Begeman9008ca62009-04-27 18:41:29 +00001802 ++CurrElt;
1803 }
1804
1805 if (rotate) {
1806 if (PrevElt > 0 && SrcElt < MaxElts) {
1807 if ((PrevElt == SrcElt - 1)
1808 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001809 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001810 if (SrcElt == 0)
1811 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001812 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001813 rotate = false;
1814 }
Kalle Raiskila91fdee12010-06-21 14:42:19 +00001815 } else if (i == 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001816 // First time through, need to keep track of previous element
1817 PrevElt = SrcElt;
1818 } else {
1819 // This isn't a rotation, takes elements from vector 2
1820 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001821 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001822 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001823 }
1824
1825 if (EltsFromV2 == 1 && monotonic) {
1826 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001827 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001828
1829 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1830 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1831 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1832 DAG.getRegister(SPU::R1, PtrVT),
1833 DAG.getConstant(V2Elt, MVT::i32));
1834 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
1835 maskVT, Pointer);
1836
Scott Michel266bc8f2007-12-04 22:23:35 +00001837 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001838 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001839 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001840 } else if (rotate) {
1841 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001842
Dale Johannesena05dca42009-02-04 23:02:30 +00001843 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001845 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001846 // Convert the SHUFFLE_VECTOR mask's input element units to the
1847 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001848 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001849
Dan Gohman475871a2008-07-27 21:46:04 +00001850 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001851 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1852 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001853
Nate Begeman9008ca62009-04-27 18:41:29 +00001854 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001856 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001858 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001859 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001860 }
1861}
1862
Dan Gohman475871a2008-07-27 21:46:04 +00001863static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1864 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001865 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001866
Gabor Greifba36cb52008-08-28 21:40:38 +00001867 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001868 // For a constant, build the appropriate constant vector, which will
1869 // eventually simplify to a vector register load.
1870
Gabor Greifba36cb52008-08-28 21:40:38 +00001871 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001872 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001873 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001874 size_t n_copies;
1875
1876 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001877 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001878 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001879 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001880 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1881 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1882 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1883 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1884 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1885 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001886 }
1887
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001888 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001889 for (size_t j = 0; j < n_copies; ++j)
1890 ConstVecValues.push_back(CValue);
1891
Evan Chenga87008d2009-02-25 22:49:59 +00001892 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1893 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001894 } else {
1895 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001897 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001898 case MVT::i8:
1899 case MVT::i16:
1900 case MVT::i32:
1901 case MVT::i64:
1902 case MVT::f32:
1903 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001904 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001905 }
1906 }
1907
Dan Gohman475871a2008-07-27 21:46:04 +00001908 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001909}
1910
Dan Gohman475871a2008-07-27 21:46:04 +00001911static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001912 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001913 SDValue N = Op.getOperand(0);
1914 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001915 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001916 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001917
Scott Michel7a1c9e92008-11-22 23:50:42 +00001918 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1919 // Constant argument:
1920 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001921
Scott Michel7a1c9e92008-11-22 23:50:42 +00001922 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001924 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001926 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00001927 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001928 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001930 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001931
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001933 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001934 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001935 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001936
Scott Michel7a1c9e92008-11-22 23:50:42 +00001937 // Need to generate shuffle mask and extract:
1938 int prefslot_begin = -1, prefslot_end = -1;
1939 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1940
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001942 default:
1943 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001945 prefslot_begin = prefslot_end = 3;
1946 break;
1947 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001948 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001949 prefslot_begin = 2; prefslot_end = 3;
1950 break;
1951 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 case MVT::i32:
1953 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001954 prefslot_begin = 0; prefslot_end = 3;
1955 break;
1956 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 case MVT::i64:
1958 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001959 prefslot_begin = 0; prefslot_end = 7;
1960 break;
1961 }
1962 }
1963
1964 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1965 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1966
Scott Michel9b2420d2009-08-24 21:53:27 +00001967 unsigned int ShufBytes[16] = {
1968 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1969 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00001970 for (int i = 0; i < 16; ++i) {
1971 // zero fill uppper part of preferred slot, don't care about the
1972 // other slots:
1973 unsigned int mask_val;
1974 if (i <= prefslot_end) {
1975 mask_val =
1976 ((i < prefslot_begin)
1977 ? 0x80
1978 : elt_byte + (i - prefslot_begin));
1979
1980 ShufBytes[i] = mask_val;
1981 } else
1982 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1983 }
1984
1985 SDValue ShufMask[4];
1986 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001987 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001988 unsigned int bits = ((ShufBytes[bidx] << 24) |
1989 (ShufBytes[bidx+1] << 16) |
1990 (ShufBytes[bidx+2] << 8) |
1991 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001993 }
1994
Scott Michel7ea02ff2009-03-17 01:15:45 +00001995 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001997 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001998
Dale Johannesened2eee62009-02-06 01:31:28 +00001999 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2000 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002001 N, N, ShufMaskVec));
2002 } else {
2003 // Variable index: Rotate the requested element into slot 0, then replicate
2004 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002005 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002006 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002007 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002008 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002009 }
2010
2011 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 if (Elt.getValueType() != MVT::i32)
2013 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002014
2015 // Scale the index to a bit/byte shift quantity
2016 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002017 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2018 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002019 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002020
Scott Michel104de432008-11-24 17:11:17 +00002021 if (scaleShift > 0) {
2022 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2024 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002025 }
2026
Dale Johannesened2eee62009-02-06 01:31:28 +00002027 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002028
2029 // Replicate the bytes starting at byte 0 across the entire vector (for
2030 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002031 SDValue replicate;
2032
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002034 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002035 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002036 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002037 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 case MVT::i8: {
2039 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2040 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002041 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002042 break;
2043 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002044 case MVT::i16: {
2045 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2046 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002047 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002048 break;
2049 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 case MVT::i32:
2051 case MVT::f32: {
2052 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2053 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002054 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002055 break;
2056 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 case MVT::i64:
2058 case MVT::f64: {
2059 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2060 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2061 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002062 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002063 break;
2064 }
2065 }
2066
Dale Johannesened2eee62009-02-06 01:31:28 +00002067 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2068 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002069 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002070 }
2071
Scott Michel7a1c9e92008-11-22 23:50:42 +00002072 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002073}
2074
Dan Gohman475871a2008-07-27 21:46:04 +00002075static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2076 SDValue VecOp = Op.getOperand(0);
2077 SDValue ValOp = Op.getOperand(1);
2078 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002079 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002080 EVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002081
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002082 // use 0 when the lane to insert to is 'undef'
2083 int64_t Idx=0;
2084 if (IdxOp.getOpcode() != ISD::UNDEF) {
2085 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2086 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2087 Idx = (CN->getSExtValue());
2088 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002089
Owen Andersone50ed302009-08-10 22:56:29 +00002090 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002091 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002092 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002093 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002094 DAG.getConstant(Idx, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002095 // widen the mask when dealing with half vectors
2096 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
2097 128/ VT.getVectorElementType().getSizeInBits());
2098 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002099
Dan Gohman475871a2008-07-27 21:46:04 +00002100 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002101 DAG.getNode(SPUISD::SHUFB, dl, VT,
2102 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002103 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002105
2106 return result;
2107}
2108
Scott Michelf0569be2008-12-27 04:51:36 +00002109static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2110 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002111{
Dan Gohman475871a2008-07-27 21:46:04 +00002112 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002113 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002114 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002115
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002117 switch (Opc) {
2118 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002119 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002120 /*NOTREACHED*/
2121 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002122 case ISD::ADD: {
2123 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2124 // the result:
2125 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002126 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2127 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2128 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2129 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002130
2131 }
2132
Scott Michel266bc8f2007-12-04 22:23:35 +00002133 case ISD::SUB: {
2134 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2135 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002136 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2138 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2139 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2140 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002141 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002142 case ISD::ROTR:
2143 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002144 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002145 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002146
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002148 if (!N1VT.bitsEq(ShiftVT)) {
2149 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2150 ? ISD::ZERO_EXTEND
2151 : ISD::TRUNCATE;
2152 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2153 }
2154
2155 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002156 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2158 DAG.getNode(ISD::SHL, dl, MVT::i16,
2159 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002160
2161 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002162 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2163 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002164 }
2165 case ISD::SRL:
2166 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002167 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002168 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002169
Owen Anderson825b72b2009-08-11 20:47:22 +00002170 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002171 if (!N1VT.bitsEq(ShiftVT)) {
2172 unsigned N1Opc = ISD::ZERO_EXTEND;
2173
2174 if (N1.getValueType().bitsGT(ShiftVT))
2175 N1Opc = ISD::TRUNCATE;
2176
2177 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2178 }
2179
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2181 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002182 }
2183 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002184 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002185 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002186
Owen Anderson825b72b2009-08-11 20:47:22 +00002187 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002188 if (!N1VT.bitsEq(ShiftVT)) {
2189 unsigned N1Opc = ISD::SIGN_EXTEND;
2190
2191 if (N1VT.bitsGT(ShiftVT))
2192 N1Opc = ISD::TRUNCATE;
2193 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2194 }
2195
Owen Anderson825b72b2009-08-11 20:47:22 +00002196 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2197 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002198 }
2199 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002200 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002201
Owen Anderson825b72b2009-08-11 20:47:22 +00002202 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2203 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2204 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2205 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002206 break;
2207 }
2208 }
2209
Dan Gohman475871a2008-07-27 21:46:04 +00002210 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002211}
2212
2213//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002214static SDValue
2215LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2216 SDValue ConstVec;
2217 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002218 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002219 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002220
2221 ConstVec = Op.getOperand(0);
2222 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002223 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2224 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002225 ConstVec = ConstVec.getOperand(0);
2226 } else {
2227 ConstVec = Op.getOperand(1);
2228 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002229 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002230 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002231 }
2232 }
2233 }
2234
Gabor Greifba36cb52008-08-28 21:40:38 +00002235 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002236 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2237 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002238
Scott Michel7ea02ff2009-03-17 01:15:45 +00002239 APInt APSplatBits, APSplatUndef;
2240 unsigned SplatBitSize;
2241 bool HasAnyUndefs;
2242 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2243
2244 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2245 HasAnyUndefs, minSplatBits)
2246 && minSplatBits <= SplatBitSize) {
2247 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002248 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002249
Scott Michel7ea02ff2009-03-17 01:15:45 +00002250 SmallVector<SDValue, 16> tcVec;
2251 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002252 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002253 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002254 }
2255 }
Scott Michel9de57a92009-01-26 22:33:37 +00002256
Nate Begeman24dc3462008-07-29 19:07:27 +00002257 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2258 // lowered. Return the operation, rather than a null SDValue.
2259 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002260}
2261
Scott Michel266bc8f2007-12-04 22:23:35 +00002262//! Custom lowering for CTPOP (count population)
2263/*!
2264 Custom lowering code that counts the number ones in the input
2265 operand. SPU has such an instruction, but it counts the number of
2266 ones per byte, which then have to be accumulated.
2267*/
Dan Gohman475871a2008-07-27 21:46:04 +00002268static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002269 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002270 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2271 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002272 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002273
Owen Anderson825b72b2009-08-11 20:47:22 +00002274 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002275 default:
2276 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002277 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002278 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002279 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002280
Dale Johannesena05dca42009-02-04 23:02:30 +00002281 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2282 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002283
Owen Anderson825b72b2009-08-11 20:47:22 +00002284 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002285 }
2286
Owen Anderson825b72b2009-08-11 20:47:22 +00002287 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002288 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002289 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002290
Chris Lattner84bc5422007-12-31 04:13:23 +00002291 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002292
Dan Gohman475871a2008-07-27 21:46:04 +00002293 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002294 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2295 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2296 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002297
Dale Johannesena05dca42009-02-04 23:02:30 +00002298 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2299 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002300
2301 // CNTB_result becomes the chain to which all of the virtual registers
2302 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002303 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002304 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002305
Dan Gohman475871a2008-07-27 21:46:04 +00002306 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002307 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002308
Owen Anderson825b72b2009-08-11 20:47:22 +00002309 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002310
Owen Anderson825b72b2009-08-11 20:47:22 +00002311 return DAG.getNode(ISD::AND, dl, MVT::i16,
2312 DAG.getNode(ISD::ADD, dl, MVT::i16,
2313 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002314 Tmp1, Shift1),
2315 Tmp1),
2316 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002317 }
2318
Owen Anderson825b72b2009-08-11 20:47:22 +00002319 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002320 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002321 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002322
Chris Lattner84bc5422007-12-31 04:13:23 +00002323 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2324 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002325
Dan Gohman475871a2008-07-27 21:46:04 +00002326 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002327 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2328 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2329 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2330 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002331
Dale Johannesena05dca42009-02-04 23:02:30 +00002332 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2333 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002334
2335 // CNTB_result becomes the chain to which all of the virtual registers
2336 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002337 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002339
Dan Gohman475871a2008-07-27 21:46:04 +00002340 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002341 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002342
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 DAG.getNode(ISD::SRL, dl, MVT::i32,
2345 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002346 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002347
Dan Gohman475871a2008-07-27 21:46:04 +00002348 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002349 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2350 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002351
Dan Gohman475871a2008-07-27 21:46:04 +00002352 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002353 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002354
Dan Gohman475871a2008-07-27 21:46:04 +00002355 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002356 DAG.getNode(ISD::SRL, dl, MVT::i32,
2357 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002358 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2361 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002362
Owen Anderson825b72b2009-08-11 20:47:22 +00002363 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002364 }
2365
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002367 break;
2368 }
2369
Dan Gohman475871a2008-07-27 21:46:04 +00002370 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002371}
2372
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002373//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002374/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002375 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2376 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002377 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002378static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002379 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002380 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002381 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002382 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002383
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2385 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002386 // Convert f32 / f64 to i32 / i64 via libcall.
2387 RTLIB::Libcall LC =
2388 (Op.getOpcode() == ISD::FP_TO_SINT)
2389 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2390 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2391 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2392 SDValue Dummy;
2393 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2394 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002395
Eli Friedman36df4992009-05-27 00:47:34 +00002396 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002397}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002398
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002399//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2400/*!
2401 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2402 All conversions from i64 are expanded to a libcall.
2403 */
2404static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002405 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002406 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002407 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002408 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002409
Owen Anderson825b72b2009-08-11 20:47:22 +00002410 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2411 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002412 // Convert i32, i64 to f64 via libcall:
2413 RTLIB::Libcall LC =
2414 (Op.getOpcode() == ISD::SINT_TO_FP)
2415 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2416 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2417 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2418 SDValue Dummy;
2419 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2420 }
2421
Eli Friedman36df4992009-05-27 00:47:34 +00002422 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002423}
2424
2425//! Lower ISD::SETCC
2426/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002427 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002428 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002429static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2430 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002431 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002432 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002433 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2434
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002435 SDValue lhs = Op.getOperand(0);
2436 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002437 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002438 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002439
Owen Andersone50ed302009-08-10 22:56:29 +00002440 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002441 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002442 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002443
2444 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2445 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002446 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002447 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002448 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002449 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002451 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 DAG.getNode(ISD::AND, dl, MVT::i32,
2453 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002454 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002455 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002456
2457 // SETO and SETUO only use the lhs operand:
2458 if (CC->get() == ISD::SETO) {
2459 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2460 // SETUO
2461 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002462 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2463 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002464 lhs, DAG.getConstantFP(0.0, lhsVT),
2465 ISD::SETUO),
2466 DAG.getConstant(ccResultAllOnes, ccResultVT));
2467 } else if (CC->get() == ISD::SETUO) {
2468 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002469 return DAG.getNode(ISD::AND, dl, ccResultVT,
2470 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002471 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002472 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002473 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002474 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002475 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002476 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002477 ISD::SETGT));
2478 }
2479
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002480 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002481 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002482 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002483 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002484 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002485
2486 // If a value is negative, subtract from the sign magnitude constant:
2487 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2488
2489 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002490 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002491 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002492 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002493 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002494 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002495 lhsSelectMask, lhsSignMag2TC, i64lhs);
2496
Dale Johannesenf5d97892009-02-04 01:48:28 +00002497 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002498 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002499 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002500 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002501 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002502 rhsSelectMask, rhsSignMag2TC, i64rhs);
2503
2504 unsigned compareOp;
2505
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002506 switch (CC->get()) {
2507 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002508 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002509 compareOp = ISD::SETEQ; break;
2510 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002511 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002512 compareOp = ISD::SETGT; break;
2513 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002514 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002515 compareOp = ISD::SETGE; break;
2516 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002517 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002518 compareOp = ISD::SETLT; break;
2519 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002520 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002521 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002522 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002523 case ISD::SETONE:
2524 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002525 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002526 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002527 }
2528
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002529 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002530 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002531 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002532
2533 if ((CC->get() & 0x8) == 0) {
2534 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002535 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002536 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002537 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002538 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002539 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002540 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002541 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002542
Dale Johannesenf5d97892009-02-04 01:48:28 +00002543 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002544 }
2545
2546 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002547}
2548
Scott Michel7a1c9e92008-11-22 23:50:42 +00002549//! Lower ISD::SELECT_CC
2550/*!
2551 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2552 SELB instruction.
2553
2554 \note Need to revisit this in the future: if the code path through the true
2555 and false value computations is longer than the latency of a branch (6
2556 cycles), then it would be more advantageous to branch and insert a new basic
2557 block and branch on the condition. However, this code does not make that
2558 assumption, given the simplisitc uses so far.
2559 */
2560
Scott Michelf0569be2008-12-27 04:51:36 +00002561static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2562 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002563 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002564 SDValue lhs = Op.getOperand(0);
2565 SDValue rhs = Op.getOperand(1);
2566 SDValue trueval = Op.getOperand(2);
2567 SDValue falseval = Op.getOperand(3);
2568 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002569 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002570
Scott Michelf0569be2008-12-27 04:51:36 +00002571 // NOTE: SELB's arguments: $rA, $rB, $mask
2572 //
2573 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2574 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2575 // condition was true and 0s where the condition was false. Hence, the
2576 // arguments to SELB get reversed.
2577
Scott Michel7a1c9e92008-11-22 23:50:42 +00002578 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2579 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2580 // with another "cannot select select_cc" assert:
2581
Dale Johannesende064702009-02-06 21:50:26 +00002582 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002583 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002584 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002585 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002586}
2587
Scott Michelb30e8f62008-12-02 19:53:53 +00002588//! Custom lower ISD::TRUNCATE
2589static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2590{
Scott Michel6e1d1472009-03-16 18:47:25 +00002591 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002592 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002593 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002594 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2595 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002596 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002597
Scott Michel6e1d1472009-03-16 18:47:25 +00002598 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002599 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002600 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002601
Owen Anderson825b72b2009-08-11 20:47:22 +00002602 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002603 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002604 unsigned maskHigh = 0x08090a0b;
2605 unsigned maskLow = 0x0c0d0e0f;
2606 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002607 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2608 DAG.getConstant(maskHigh, MVT::i32),
2609 DAG.getConstant(maskLow, MVT::i32),
2610 DAG.getConstant(maskHigh, MVT::i32),
2611 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002612
Scott Michel6e1d1472009-03-16 18:47:25 +00002613 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2614 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002615
Scott Michel6e1d1472009-03-16 18:47:25 +00002616 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002617 }
2618
Scott Michelf0569be2008-12-27 04:51:36 +00002619 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002620}
2621
Scott Michel77f452d2009-08-25 22:37:34 +00002622/*!
2623 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2624 * algorithm is to duplicate the sign bit using rotmai to generate at
2625 * least one byte full of sign bits. Then propagate the "sign-byte" into
2626 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2627 *
2628 * @param Op The sext operand
2629 * @param DAG The current DAG
2630 * @return The SDValue with the entire instruction sequence
2631 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002632static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2633{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002634 DebugLoc dl = Op.getDebugLoc();
2635
Scott Michel77f452d2009-08-25 22:37:34 +00002636 // Type to extend to
2637 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002638
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002639 // Type to extend from
2640 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002641 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002642
Scott Michel77f452d2009-08-25 22:37:34 +00002643 // The type to extend to needs to be a i128 and
2644 // the type to extend from needs to be i64 or i32.
2645 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002646 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2647
2648 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002649 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2650 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2651 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002652 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2653 DAG.getConstant(mask1, MVT::i32),
2654 DAG.getConstant(mask1, MVT::i32),
2655 DAG.getConstant(mask2, MVT::i32),
2656 DAG.getConstant(mask3, MVT::i32));
2657
Scott Michel77f452d2009-08-25 22:37:34 +00002658 // Word wise arithmetic right shift to generate at least one byte
2659 // that contains sign bits.
2660 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002661 SDValue sraVal = DAG.getNode(ISD::SRA,
2662 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002663 mvt,
2664 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002665 DAG.getConstant(31, MVT::i32));
2666
Scott Michel77f452d2009-08-25 22:37:34 +00002667 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2668 // and the input value into the lower 64 bits.
2669 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2670 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002671
2672 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2673}
2674
Scott Michel7a1c9e92008-11-22 23:50:42 +00002675//! Custom (target-specific) lowering entry point
2676/*!
2677 This is where LLVM's DAG selection process calls to do target-specific
2678 lowering of nodes.
2679 */
Dan Gohman475871a2008-07-27 21:46:04 +00002680SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002681SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002682{
Scott Michela59d4692008-02-23 18:41:37 +00002683 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002684 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002685
2686 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002687 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002688#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002689 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2690 errs() << "Op.getOpcode() = " << Opc << "\n";
2691 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002692 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002693#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002694 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002695 }
2696 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002697 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002698 case ISD::SEXTLOAD:
2699 case ISD::ZEXTLOAD:
2700 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2701 case ISD::STORE:
2702 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2703 case ISD::ConstantPool:
2704 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2705 case ISD::GlobalAddress:
2706 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2707 case ISD::JumpTable:
2708 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002709 case ISD::ConstantFP:
2710 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002711
Scott Michel02d711b2008-12-30 23:28:25 +00002712 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002713 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002714 case ISD::SUB:
2715 case ISD::ROTR:
2716 case ISD::ROTL:
2717 case ISD::SRL:
2718 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002719 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002720 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002721 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002722 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002723 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002724
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002725 case ISD::FP_TO_SINT:
2726 case ISD::FP_TO_UINT:
2727 return LowerFP_TO_INT(Op, DAG, *this);
2728
2729 case ISD::SINT_TO_FP:
2730 case ISD::UINT_TO_FP:
2731 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002732
Scott Michel266bc8f2007-12-04 22:23:35 +00002733 // Vector-related lowering.
2734 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002735 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002736 case ISD::SCALAR_TO_VECTOR:
2737 return LowerSCALAR_TO_VECTOR(Op, DAG);
2738 case ISD::VECTOR_SHUFFLE:
2739 return LowerVECTOR_SHUFFLE(Op, DAG);
2740 case ISD::EXTRACT_VECTOR_ELT:
2741 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2742 case ISD::INSERT_VECTOR_ELT:
2743 return LowerINSERT_VECTOR_ELT(Op, DAG);
2744
2745 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2746 case ISD::AND:
2747 case ISD::OR:
2748 case ISD::XOR:
2749 return LowerByteImmed(Op, DAG);
2750
2751 // Vector and i8 multiply:
2752 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002753 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002754 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002755
Scott Michel266bc8f2007-12-04 22:23:35 +00002756 case ISD::CTPOP:
2757 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002758
2759 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002760 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002761
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002762 case ISD::SETCC:
2763 return LowerSETCC(Op, DAG, *this);
2764
Scott Michelb30e8f62008-12-02 19:53:53 +00002765 case ISD::TRUNCATE:
2766 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002767
2768 case ISD::SIGN_EXTEND:
2769 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002770 }
2771
Dan Gohman475871a2008-07-27 21:46:04 +00002772 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002773}
2774
Duncan Sands1607f052008-12-01 11:39:25 +00002775void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2776 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002777 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002778{
2779#if 0
2780 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002781 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002782
2783 switch (Opc) {
2784 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002785 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2786 errs() << "Op.getOpcode() = " << Opc << "\n";
2787 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002788 N->dump();
2789 abort();
2790 /*NOTREACHED*/
2791 }
2792 }
2793#endif
2794
2795 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002796}
2797
Scott Michel266bc8f2007-12-04 22:23:35 +00002798//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002799// Target Optimization Hooks
2800//===----------------------------------------------------------------------===//
2801
Dan Gohman475871a2008-07-27 21:46:04 +00002802SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002803SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2804{
2805#if 0
2806 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002807#endif
2808 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002809 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002810 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002811 EVT NodeVT = N->getValueType(0); // The node's value type
2812 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002813 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002814 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002815
2816 switch (N->getOpcode()) {
2817 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002818 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002819 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002820
Scott Michelf0569be2008-12-27 04:51:36 +00002821 if (Op0.getOpcode() == SPUISD::IndirectAddr
2822 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2823 // Normalize the operands to reduce repeated code
2824 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002825
Scott Michelf0569be2008-12-27 04:51:36 +00002826 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2827 IndirectArg = Op1;
2828 AddArg = Op0;
2829 }
2830
2831 if (isa<ConstantSDNode>(AddArg)) {
2832 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2833 SDValue IndOp1 = IndirectArg.getOperand(1);
2834
2835 if (CN0->isNullValue()) {
2836 // (add (SPUindirect <arg>, <arg>), 0) ->
2837 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002838
Scott Michel23f2ff72008-12-04 17:16:59 +00002839#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002840 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002841 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002842 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2843 << "With: (SPUindirect <arg>, <arg>)\n";
2844 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002845#endif
2846
Scott Michelf0569be2008-12-27 04:51:36 +00002847 return IndirectArg;
2848 } else if (isa<ConstantSDNode>(IndOp1)) {
2849 // (add (SPUindirect <arg>, <const>), <const>) ->
2850 // (SPUindirect <arg>, <const + const>)
2851 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2852 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2853 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002854
Scott Michelf0569be2008-12-27 04:51:36 +00002855#if !defined(NDEBUG)
2856 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002857 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002858 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2859 << "), " << CN0->getSExtValue() << ")\n"
2860 << "With: (SPUindirect <arg>, "
2861 << combinedConst << ")\n";
2862 }
2863#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002864
Dale Johannesende064702009-02-06 21:50:26 +00002865 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002866 IndirectArg, combinedValue);
2867 }
Scott Michel053c1da2008-01-29 02:16:57 +00002868 }
2869 }
Scott Michela59d4692008-02-23 18:41:37 +00002870 break;
2871 }
2872 case ISD::SIGN_EXTEND:
2873 case ISD::ZERO_EXTEND:
2874 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002875 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002876 // (any_extend (SPUextract_elt0 <arg>)) ->
2877 // (SPUextract_elt0 <arg>)
2878 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002879#if !defined(NDEBUG)
2880 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002881 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002882 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002883 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002884 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002885 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002886 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002887#endif
Scott Michela59d4692008-02-23 18:41:37 +00002888
2889 return Op0;
2890 }
2891 break;
2892 }
2893 case SPUISD::IndirectAddr: {
2894 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002895 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002896 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002897 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2898 // (SPUaform <addr>, 0)
2899
Chris Lattner4437ae22009-08-23 07:05:07 +00002900 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002901 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002902 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002903 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002904 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002905
2906 return Op0;
2907 }
Scott Michelf0569be2008-12-27 04:51:36 +00002908 } else if (Op0.getOpcode() == ISD::ADD) {
2909 SDValue Op1 = N->getOperand(1);
2910 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2911 // (SPUindirect (add <arg>, <arg>), 0) ->
2912 // (SPUindirect <arg>, <arg>)
2913 if (CN1->isNullValue()) {
2914
2915#if !defined(NDEBUG)
2916 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002917 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002918 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2919 << "With: (SPUindirect <arg>, <arg>)\n";
2920 }
2921#endif
2922
Dale Johannesende064702009-02-06 21:50:26 +00002923 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002924 Op0.getOperand(0), Op0.getOperand(1));
2925 }
2926 }
Scott Michela59d4692008-02-23 18:41:37 +00002927 }
2928 break;
2929 }
2930 case SPUISD::SHLQUAD_L_BITS:
2931 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00002932 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002933 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002934
Scott Michelf0569be2008-12-27 04:51:36 +00002935 // Kill degenerate vector shifts:
2936 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2937 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002938 Result = Op0;
2939 }
2940 }
2941 break;
2942 }
Scott Michelf0569be2008-12-27 04:51:36 +00002943 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002944 switch (Op0.getOpcode()) {
2945 default:
2946 break;
2947 case ISD::ANY_EXTEND:
2948 case ISD::ZERO_EXTEND:
2949 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002950 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002951 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002952 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002953 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002954 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002955 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002956 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002957 Result = Op000;
2958 }
2959 }
2960 break;
2961 }
Scott Michel104de432008-11-24 17:11:17 +00002962 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002963 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002964 // <arg>
2965 Result = Op0.getOperand(0);
2966 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002967 }
Scott Michela59d4692008-02-23 18:41:37 +00002968 }
2969 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002970 }
2971 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002972
Scott Michel58c58182008-01-17 20:38:41 +00002973 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002974#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002975 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002976 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00002977 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002978 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002979 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002980 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002981 }
2982#endif
2983
2984 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002985}
2986
2987//===----------------------------------------------------------------------===//
2988// Inline Assembly Support
2989//===----------------------------------------------------------------------===//
2990
2991/// getConstraintType - Given a constraint letter, return the type of
2992/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002993SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002994SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2995 if (ConstraintLetter.size() == 1) {
2996 switch (ConstraintLetter[0]) {
2997 default: break;
2998 case 'b':
2999 case 'r':
3000 case 'f':
3001 case 'v':
3002 case 'y':
3003 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003004 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003005 }
3006 return TargetLowering::getConstraintType(ConstraintLetter);
3007}
3008
Scott Michel5af8f0e2008-07-16 17:17:29 +00003009std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003010SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003011 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003012{
3013 if (Constraint.size() == 1) {
3014 // GCC RS6000 Constraint Letters
3015 switch (Constraint[0]) {
3016 case 'b': // R1-R31
3017 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003018 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003019 return std::make_pair(0U, SPU::R64CRegisterClass);
3020 return std::make_pair(0U, SPU::R32CRegisterClass);
3021 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003022 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003023 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003024 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003025 return std::make_pair(0U, SPU::R64FPRegisterClass);
3026 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003027 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003028 return std::make_pair(0U, SPU::GPRCRegisterClass);
3029 }
3030 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003031
Scott Michel266bc8f2007-12-04 22:23:35 +00003032 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3033}
3034
Scott Michela59d4692008-02-23 18:41:37 +00003035//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003036void
Dan Gohman475871a2008-07-27 21:46:04 +00003037SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003038 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003039 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003040 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003041 const SelectionDAG &DAG,
3042 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003043#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003044 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003045
3046 switch (Op.getOpcode()) {
3047 default:
3048 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3049 break;
Scott Michela59d4692008-02-23 18:41:37 +00003050 case CALL:
3051 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003052 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003053 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003054 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003055 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003056 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003057 case SPUISD::SHLQUAD_L_BITS:
3058 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003059 case SPUISD::VEC_ROTL:
3060 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003061 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003062 case SPUISD::SELECT_MASK:
3063 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003064 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003065#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003066}
Scott Michel02d711b2008-12-30 23:28:25 +00003067
Scott Michelf0569be2008-12-27 04:51:36 +00003068unsigned
3069SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3070 unsigned Depth) const {
3071 switch (Op.getOpcode()) {
3072 default:
3073 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003074
Scott Michelf0569be2008-12-27 04:51:36 +00003075 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003076 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003077
Owen Anderson825b72b2009-08-11 20:47:22 +00003078 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3079 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003080 }
3081 return VT.getSizeInBits();
3082 }
3083 }
3084}
Scott Michel1df30c42008-12-29 03:23:36 +00003085
Scott Michel203b2d62008-04-30 00:30:08 +00003086// LowerAsmOperandForConstraint
3087void
Dan Gohman475871a2008-07-27 21:46:04 +00003088SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003089 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003090 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003091 SelectionDAG &DAG) const {
3092 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003093 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003094}
3095
Scott Michel266bc8f2007-12-04 22:23:35 +00003096/// isLegalAddressImmediate - Return true if the integer value can be used
3097/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003098bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3099 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003100 // SPU's addresses are 256K:
3101 return (V > -(1 << 18) && V < (1 << 18) - 1);
3102}
3103
3104bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003105 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003106}
Dan Gohman6520e202008-10-18 02:06:02 +00003107
3108bool
3109SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3110 // The SPU target isn't yet aware of offsets.
3111 return false;
3112}