blob: 0f5a1dc29cc81efa71511a3ea08e0e9c9242a964 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
26def SDTX86Cmov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>]>;
29
30def SDTX86BrCond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i8>]>;
32
33def SDTX86SetCC : SDTypeProfile<1, 1,
34 [SDTCisVT<0, i8>, SDTCisVT<1, i8>]>;
35
36def SDTX86Ret : SDTypeProfile<0, 1, [SDTCisVT<0, i16>]>;
37
38def SDT_X86CallSeqStart : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
39def SDT_X86CallSeqEnd : SDTypeProfile<0, 2, [ SDTCisVT<0, i32>,
40 SDTCisVT<1, i32> ]>;
41
42def SDT_X86Call : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
43
44def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
45
46def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
47
48def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
49
50def SDT_X86TLSADDR : SDTypeProfile<1, 1, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
51
52def SDT_X86TLSTP : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
53
54def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
55
56def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
57def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
58
59def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest,
60 [SDNPHasChain, SDNPOutFlag]>;
61
62def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov,
63 [SDNPInFlag, SDNPOutFlag]>;
64def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
65 [SDNPHasChain, SDNPInFlag]>;
66def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC,
67 [SDNPInFlag, SDNPOutFlag]>;
68
69def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
70 [SDNPHasChain, SDNPOptInFlag]>;
71
72def X86callseq_start :
73 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
74 [SDNPHasChain, SDNPOutFlag]>;
75def X86callseq_end :
76 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
77 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
78
79def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
80 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
81
82def X86tailcall: SDNode<"X86ISD::TAILCALL", SDT_X86Call,
83 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
84
85def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
86 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
87def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
88 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
89
90def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
91 [SDNPHasChain, SDNPOutFlag]>;
92
93def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
94def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
95
96def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
97 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
98def X86TLStp : SDNode<"X86ISD::THREAD_POINTER", SDT_X86TLSTP, []>;
99
100def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
101 [SDNPHasChain]>;
102
103
104//===----------------------------------------------------------------------===//
105// X86 Operand Definitions.
106//
107
108// *mem - Operand definitions for the funky X86 addressing mode operands.
109//
110class X86MemOperand<string printMethod> : Operand<iPTR> {
111 let PrintMethod = printMethod;
112 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
113}
114
115def i8mem : X86MemOperand<"printi8mem">;
116def i16mem : X86MemOperand<"printi16mem">;
117def i32mem : X86MemOperand<"printi32mem">;
118def i64mem : X86MemOperand<"printi64mem">;
119def i128mem : X86MemOperand<"printi128mem">;
120def f32mem : X86MemOperand<"printf32mem">;
121def f64mem : X86MemOperand<"printf64mem">;
122def f128mem : X86MemOperand<"printf128mem">;
123
124def lea32mem : Operand<i32> {
125 let PrintMethod = "printi32mem";
126 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
127}
128
129def SSECC : Operand<i8> {
130 let PrintMethod = "printSSECC";
131}
132
133def piclabel: Operand<i32> {
134 let PrintMethod = "printPICLabel";
135}
136
137// A couple of more descriptive operand definitions.
138// 16-bits but only 8 bits are significant.
139def i16i8imm : Operand<i16>;
140// 32-bits but only 8 bits are significant.
141def i32i8imm : Operand<i32>;
142
143// Branch targets have OtherVT type.
144def brtarget : Operand<OtherVT>;
145
146//===----------------------------------------------------------------------===//
147// X86 Complex Pattern Definitions.
148//
149
150// Define X86 specific addressing mode.
151def addr : ComplexPattern<iPTR, 4, "SelectAddr", [], []>;
152def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
153 [add, mul, shl, or, frameindex], []>;
154
155//===----------------------------------------------------------------------===//
156// X86 Instruction Format Definitions.
157//
158
159// Format specifies the encoding used by the instruction. This is part of the
160// ad-hoc solution used to emit machine instruction encodings by our machine
161// code emitter.
162class Format<bits<6> val> {
163 bits<6> Value = val;
164}
165
166def Pseudo : Format<0>; def RawFrm : Format<1>;
167def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
168def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
169def MRMSrcMem : Format<6>;
170def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
171def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
172def MRM6r : Format<22>; def MRM7r : Format<23>;
173def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
174def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
175def MRM6m : Format<30>; def MRM7m : Format<31>;
176def MRMInitReg : Format<32>;
177
178//===----------------------------------------------------------------------===//
179// X86 Instruction Predicate Definitions.
180def HasMMX : Predicate<"Subtarget->hasMMX()">;
181def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
182def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
183def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
184def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
185def FPStack : Predicate<"!Subtarget->hasSSE2()">;
186def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
187def In64BitMode : Predicate<"Subtarget->is64Bit()">;
188def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
189def NotSmallCode : Predicate<"TM.getCodeModel() != CodeModel::Small">;
190def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
191
192//===----------------------------------------------------------------------===//
193// X86 specific pattern fragments.
194//
195
196// ImmType - This specifies the immediate type used by an instruction. This is
197// part of the ad-hoc solution used to emit machine instruction encodings by our
198// machine code emitter.
199class ImmType<bits<3> val> {
200 bits<3> Value = val;
201}
202def NoImm : ImmType<0>;
203def Imm8 : ImmType<1>;
204def Imm16 : ImmType<2>;
205def Imm32 : ImmType<3>;
206def Imm64 : ImmType<4>;
207
208// FPFormat - This specifies what form this FP instruction has. This is used by
209// the Floating-Point stackifier pass.
210class FPFormat<bits<3> val> {
211 bits<3> Value = val;
212}
213def NotFP : FPFormat<0>;
214def ZeroArgFP : FPFormat<1>;
215def OneArgFP : FPFormat<2>;
216def OneArgFPRW : FPFormat<3>;
217def TwoArgFP : FPFormat<4>;
218def CompareFP : FPFormat<5>;
219def CondMovFP : FPFormat<6>;
220def SpecialFP : FPFormat<7>;
221
222
Evan Chengb783fa32007-07-19 01:14:50 +0000223class X86Inst<bits<8> opcod, Format f, ImmType i, dag outs, dag ins,
224 string AsmStr>
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225 : Instruction {
226 let Namespace = "X86";
227
228 bits<8> Opcode = opcod;
229 Format Form = f;
230 bits<6> FormBits = Form.Value;
231 ImmType ImmT = i;
232 bits<3> ImmTypeBits = ImmT.Value;
233
Evan Chengb783fa32007-07-19 01:14:50 +0000234 dag OutOperandList = outs;
235 dag InOperandList = ins;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 string AsmString = AsmStr;
237
238 //
239 // Attributes specific to X86 instructions...
240 //
241 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
242 bit hasAdSizePrefix = 0; // Does this inst have a 0x67 prefix?
243
244 bits<4> Prefix = 0; // Which prefix byte does this inst have?
245 bit hasREX_WPrefix = 0; // Does this inst requires the REX.W prefix?
246 FPFormat FPForm; // What flavor of FP instruction is this?
247 bits<3> FPFormBits = 0;
248}
249
250
251// Prefix byte classes which are used to indicate to the ad-hoc machine code
252// emitter that various prefix bytes are required.
253class OpSize { bit hasOpSizePrefix = 1; }
254class AdSize { bit hasAdSizePrefix = 1; }
255class REX_W { bit hasREX_WPrefix = 1; }
256class TB { bits<4> Prefix = 1; }
257class REP { bits<4> Prefix = 2; }
258class D8 { bits<4> Prefix = 3; }
259class D9 { bits<4> Prefix = 4; }
260class DA { bits<4> Prefix = 5; }
261class DB { bits<4> Prefix = 6; }
262class DC { bits<4> Prefix = 7; }
263class DD { bits<4> Prefix = 8; }
264class DE { bits<4> Prefix = 9; }
265class DF { bits<4> Prefix = 10; }
266class XD { bits<4> Prefix = 11; }
267class XS { bits<4> Prefix = 12; }
268class T8 { bits<4> Prefix = 13; }
269class TA { bits<4> Prefix = 14; }
270
271
272//===----------------------------------------------------------------------===//
273// Pattern fragments...
274//
275
276// X86 specific condition code. These correspond to CondCode in
277// X86InstrInfo.h. They must be kept in synch.
278def X86_COND_A : PatLeaf<(i8 0)>;
279def X86_COND_AE : PatLeaf<(i8 1)>;
280def X86_COND_B : PatLeaf<(i8 2)>;
281def X86_COND_BE : PatLeaf<(i8 3)>;
282def X86_COND_E : PatLeaf<(i8 4)>;
283def X86_COND_G : PatLeaf<(i8 5)>;
284def X86_COND_GE : PatLeaf<(i8 6)>;
285def X86_COND_L : PatLeaf<(i8 7)>;
286def X86_COND_LE : PatLeaf<(i8 8)>;
287def X86_COND_NE : PatLeaf<(i8 9)>;
288def X86_COND_NO : PatLeaf<(i8 10)>;
289def X86_COND_NP : PatLeaf<(i8 11)>;
290def X86_COND_NS : PatLeaf<(i8 12)>;
291def X86_COND_O : PatLeaf<(i8 13)>;
292def X86_COND_P : PatLeaf<(i8 14)>;
293def X86_COND_S : PatLeaf<(i8 15)>;
294
295def i16immSExt8 : PatLeaf<(i16 imm), [{
296 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
297 // sign extended field.
298 return (int16_t)N->getValue() == (int8_t)N->getValue();
299}]>;
300
301def i32immSExt8 : PatLeaf<(i32 imm), [{
302 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
303 // sign extended field.
304 return (int32_t)N->getValue() == (int8_t)N->getValue();
305}]>;
306
307// Helper fragments for loads.
308def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr))>;
309def loadi16 : PatFrag<(ops node:$ptr), (i16 (load node:$ptr))>;
310def loadi32 : PatFrag<(ops node:$ptr), (i32 (load node:$ptr))>;
311def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr))>;
312
313def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr))>;
314def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr))>;
315
316def sextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (sextloadi1 node:$ptr))>;
317def sextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (sextloadi1 node:$ptr))>;
318def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
319def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
320def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
321
322def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
323def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
324def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
325def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
326def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
327def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
328
329def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
330def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
331def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
332def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
333def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
334def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
335
336//===----------------------------------------------------------------------===//
337// Instruction templates...
338//
339
Evan Chengb783fa32007-07-19 01:14:50 +0000340class I<bits<8> o, Format f, dag outs, dag ins, string asm, list<dag> pattern>
341 : X86Inst<o, f, NoImm, outs, ins, asm> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 let Pattern = pattern;
343 let CodeSize = 3;
344}
Evan Chengb783fa32007-07-19 01:14:50 +0000345class Ii8 <bits<8> o, Format f, dag outs, dag ins, string asm, list<dag> pattern>
346 : X86Inst<o, f, Imm8 , outs, ins, asm> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 let Pattern = pattern;
348 let CodeSize = 3;
349}
Evan Chengb783fa32007-07-19 01:14:50 +0000350class Ii16<bits<8> o, Format f, dag outs, dag ins, string asm, list<dag> pattern>
351 : X86Inst<o, f, Imm16, outs, ins, asm> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 let Pattern = pattern;
353 let CodeSize = 3;
354}
Evan Chengb783fa32007-07-19 01:14:50 +0000355class Ii32<bits<8> o, Format f, dag outs, dag ins, string asm, list<dag> pattern>
356 : X86Inst<o, f, Imm32, outs, ins, asm> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 let Pattern = pattern;
358 let CodeSize = 3;
359}
360
361//===----------------------------------------------------------------------===//
362// Instruction list...
363//
364
365// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
366// a stack adjustment and the codegen must know that they may modify the stack
367// pointer before prolog-epilog rewriting occurs.
Evan Chengb783fa32007-07-19 01:14:50 +0000368def ADJCALLSTACKDOWN : I<0, Pseudo, (outs), (ins i32imm:$amt), "#ADJCALLSTACKDOWN",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 [(X86callseq_start imm:$amt)]>, Imp<[ESP],[ESP]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000370def ADJCALLSTACKUP : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371 "#ADJCALLSTACKUP",
372 [(X86callseq_end imm:$amt1, imm:$amt2)]>,
373 Imp<[ESP],[ESP]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000374def IMPLICIT_USE : I<0, Pseudo, (outs), (ins variable_ops),
375 "#IMPLICIT_USE", []>;
376def IMPLICIT_DEF : I<0, Pseudo, (outs variable_ops), (ins),
377 "#IMPLICIT_DEF", []>;
378def IMPLICIT_DEF_GR8 : I<0, Pseudo, (outs GR8:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 "#IMPLICIT_DEF $dst",
380 [(set GR8:$dst, (undef))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000381def IMPLICIT_DEF_GR16 : I<0, Pseudo, (outs GR16:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 "#IMPLICIT_DEF $dst",
383 [(set GR16:$dst, (undef))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000384def IMPLICIT_DEF_GR32 : I<0, Pseudo, (outs GR32:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385 "#IMPLICIT_DEF $dst",
386 [(set GR32:$dst, (undef))]>;
387
388// Nop
Evan Chengb783fa32007-07-19 01:14:50 +0000389def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391
392//===----------------------------------------------------------------------===//
393// Control Flow Instructions...
394//
395
396// Return instructions.
397let isTerminator = 1, isReturn = 1, isBarrier = 1,
Evan Cheng37e7c752007-07-21 00:34:19 +0000398 hasCtrlDep = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000399 def RET : I<0xC3, RawFrm, (outs), (ins), "ret", [(X86retflag 0)]>;
400 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt), "ret $amt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401 [(X86retflag imm:$amt)]>;
402}
403
404// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000405let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000406 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
407 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408
409// Indirect branches
410let isBranch = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000411 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp $dst", [(br bb:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412
Evan Cheng37e7c752007-07-21 00:34:19 +0000413let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000414 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l} {*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415 [(brind GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000416 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l} {*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 [(brind (loadi32 addr:$dst))]>;
418}
419
420// Conditional branches
Evan Chengb783fa32007-07-19 01:14:50 +0000421def JE : IBr<0x84, (ins brtarget:$dst), "je $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422 [(X86brcond bb:$dst, X86_COND_E)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000423def JNE : IBr<0x85, (ins brtarget:$dst), "jne $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424 [(X86brcond bb:$dst, X86_COND_NE)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000425def JL : IBr<0x8C, (ins brtarget:$dst), "jl $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 [(X86brcond bb:$dst, X86_COND_L)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000427def JLE : IBr<0x8E, (ins brtarget:$dst), "jle $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 [(X86brcond bb:$dst, X86_COND_LE)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000429def JG : IBr<0x8F, (ins brtarget:$dst), "jg $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000430 [(X86brcond bb:$dst, X86_COND_G)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000431def JGE : IBr<0x8D, (ins brtarget:$dst), "jge $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432 [(X86brcond bb:$dst, X86_COND_GE)]>, TB;
433
Evan Chengb783fa32007-07-19 01:14:50 +0000434def JB : IBr<0x82, (ins brtarget:$dst), "jb $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435 [(X86brcond bb:$dst, X86_COND_B)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000436def JBE : IBr<0x86, (ins brtarget:$dst), "jbe $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437 [(X86brcond bb:$dst, X86_COND_BE)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000438def JA : IBr<0x87, (ins brtarget:$dst), "ja $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 [(X86brcond bb:$dst, X86_COND_A)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000440def JAE : IBr<0x83, (ins brtarget:$dst), "jae $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441 [(X86brcond bb:$dst, X86_COND_AE)]>, TB;
442
Evan Chengb783fa32007-07-19 01:14:50 +0000443def JS : IBr<0x88, (ins brtarget:$dst), "js $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000444 [(X86brcond bb:$dst, X86_COND_S)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000445def JNS : IBr<0x89, (ins brtarget:$dst), "jns $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446 [(X86brcond bb:$dst, X86_COND_NS)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000447def JP : IBr<0x8A, (ins brtarget:$dst), "jp $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 [(X86brcond bb:$dst, X86_COND_P)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000449def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450 [(X86brcond bb:$dst, X86_COND_NP)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000451def JO : IBr<0x80, (ins brtarget:$dst), "jo $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000452 [(X86brcond bb:$dst, X86_COND_O)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000453def JNO : IBr<0x81, (ins brtarget:$dst), "jno $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454 [(X86brcond bb:$dst, X86_COND_NO)]>, TB;
455
456//===----------------------------------------------------------------------===//
457// Call Instructions...
458//
Evan Cheng37e7c752007-07-21 00:34:19 +0000459let isCall = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 // All calls clobber the non-callee saved registers...
461 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
462 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
463 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000464 def CALLpcrel32 : I<0xE8, RawFrm, (outs), (ins i32imm:$dst, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465 "call ${dst:call}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000466 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467 "call {*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000468 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 "call {*}$dst", []>;
470 }
471
472// Tail call stuff.
Evan Cheng37e7c752007-07-21 00:34:19 +0000473let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000474 def TAILJMPd : IBr<0xE9, (ins i32imm:$dst), "jmp ${dst:call} # TAIL CALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000476let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000477 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp {*}$dst # TAIL CALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000478 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000479let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000480 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 "jmp {*}$dst # TAIL CALL", []>;
482
483//===----------------------------------------------------------------------===//
484// Miscellaneous Instructions...
485//
486def LEAVE : I<0xC9, RawFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000487 (outs), (ins), "leave", []>, Imp<[EBP,ESP],[EBP,ESP]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488def POP32r : I<0x58, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000489 (outs GR32:$reg), (ins), "pop{l} $reg", []>, Imp<[ESP],[ESP]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490
491def PUSH32r : I<0x50, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000492 (outs), (ins GR32:$reg), "push{l} $reg", []>, Imp<[ESP],[ESP]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493
Evan Chengb783fa32007-07-19 01:14:50 +0000494def MovePCtoStack : I<0, Pseudo, (outs), (ins piclabel:$label),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 "call $label", []>;
496
497let isTwoAddress = 1 in // GR32 = bswap GR32
498 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000499 (outs GR32:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500 "bswap{l} $dst",
501 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
502
Evan Chengb783fa32007-07-19 01:14:50 +0000503// FIXME: Model xchg* as two address instructions?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504def XCHG8rr : I<0x86, MRMDestReg, // xchg GR8, GR8
Evan Chengb783fa32007-07-19 01:14:50 +0000505 (outs), (ins GR8:$src1, GR8:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 "xchg{b} {$src2|$src1}, {$src1|$src2}", []>;
507def XCHG16rr : I<0x87, MRMDestReg, // xchg GR16, GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000508 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509 "xchg{w} {$src2|$src1}, {$src1|$src2}", []>, OpSize;
510def XCHG32rr : I<0x87, MRMDestReg, // xchg GR32, GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000511 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512 "xchg{l} {$src2|$src1}, {$src1|$src2}", []>;
513
514def XCHG8mr : I<0x86, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000515 (outs), (ins i8mem:$src1, GR8:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 "xchg{b} {$src2|$src1}, {$src1|$src2}", []>;
517def XCHG16mr : I<0x87, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000518 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 "xchg{w} {$src2|$src1}, {$src1|$src2}", []>, OpSize;
520def XCHG32mr : I<0x87, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000521 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522 "xchg{l} {$src2|$src1}, {$src1|$src2}", []>;
523def XCHG8rm : I<0x86, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000524 (outs), (ins GR8:$src1, i8mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525 "xchg{b} {$src2|$src1}, {$src1|$src2}", []>;
526def XCHG16rm : I<0x87, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000527 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528 "xchg{w} {$src2|$src1}, {$src1|$src2}", []>, OpSize;
529def XCHG32rm : I<0x87, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000530 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531 "xchg{l} {$src2|$src1}, {$src1|$src2}", []>;
532
533def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000534 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535 "lea{w} {$src|$dst}, {$dst|$src}", []>, OpSize;
536def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000537 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 "lea{l} {$src|$dst}, {$dst|$src}",
539 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
540
Evan Chengb783fa32007-07-19 01:14:50 +0000541def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542 [(X86rep_movs i8)]>,
543 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000544def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545 [(X86rep_movs i16)]>,
546 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000547def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 [(X86rep_movs i32)]>,
549 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>, REP;
550
Evan Chengb783fa32007-07-19 01:14:50 +0000551def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 [(X86rep_stos i8)]>,
553 Imp<[AL,ECX,EDI], [ECX,EDI]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000554def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555 [(X86rep_stos i16)]>,
556 Imp<[AX,ECX,EDI], [ECX,EDI]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000557def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558 [(X86rep_stos i32)]>,
559 Imp<[EAX,ECX,EDI], [ECX,EDI]>, REP;
560
Evan Chengb783fa32007-07-19 01:14:50 +0000561def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 TB, Imp<[],[RAX,RDX]>;
563
564//===----------------------------------------------------------------------===//
565// Input/Output Instructions...
566//
Evan Chengb783fa32007-07-19 01:14:50 +0000567def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568 "in{b} {%dx, %al|%AL, %DX}",
569 []>, Imp<[DX], [AL]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000570def IN16rr : I<0xED, RawFrm, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571 "in{w} {%dx, %ax|%AX, %DX}",
572 []>, Imp<[DX], [AX]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000573def IN32rr : I<0xED, RawFrm, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000574 "in{l} {%dx, %eax|%EAX, %DX}",
575 []>, Imp<[DX],[EAX]>;
576
Evan Chengb783fa32007-07-19 01:14:50 +0000577def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 "in{b} {$port, %al|%AL, $port}",
579 []>,
580 Imp<[], [AL]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000581def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 "in{w} {$port, %ax|%AX, $port}",
583 []>,
584 Imp<[], [AX]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000585def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 "in{l} {$port, %eax|%EAX, $port}",
587 []>,
588 Imp<[],[EAX]>;
589
Evan Chengb783fa32007-07-19 01:14:50 +0000590def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591 "out{b} {%al, %dx|%DX, %AL}",
592 []>, Imp<[DX, AL], []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000593def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594 "out{w} {%ax, %dx|%DX, %AX}",
595 []>, Imp<[DX, AX], []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000596def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 "out{l} {%eax, %dx|%DX, %EAX}",
598 []>, Imp<[DX, EAX], []>;
599
Evan Chengb783fa32007-07-19 01:14:50 +0000600def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601 "out{b} {%al, $port|$port, %AL}",
602 []>,
603 Imp<[AL], []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000604def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000605 "out{w} {%ax, $port|$port, %AX}",
606 []>,
607 Imp<[AX], []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000608def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000609 "out{l} {%eax, $port|$port, %EAX}",
610 []>,
611 Imp<[EAX], []>;
612
613//===----------------------------------------------------------------------===//
614// Move Instructions...
615//
Evan Chengb783fa32007-07-19 01:14:50 +0000616def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 "mov{b} {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000618def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 "mov{w} {$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000620def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 "mov{l} {$src, $dst|$dst, $src}", []>;
622let isReMaterializable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000623def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 "mov{b} {$src, $dst|$dst, $src}",
625 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000626def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 "mov{w} {$src, $dst|$dst, $src}",
628 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000629def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 "mov{l} {$src, $dst|$dst, $src}",
631 [(set GR32:$dst, imm:$src)]>;
632}
Evan Chengb783fa32007-07-19 01:14:50 +0000633def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 "mov{b} {$src, $dst|$dst, $src}",
635 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000636def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637 "mov{w} {$src, $dst|$dst, $src}",
638 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000639def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640 "mov{l} {$src, $dst|$dst, $src}",
641 [(store (i32 imm:$src), addr:$dst)]>;
642
Evan Chengb783fa32007-07-19 01:14:50 +0000643def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000644 "mov{b} {$src, $dst|$dst, $src}",
645 [(set GR8:$dst, (load addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000646def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 "mov{w} {$src, $dst|$dst, $src}",
648 [(set GR16:$dst, (load addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000649def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 "mov{l} {$src, $dst|$dst, $src}",
651 [(set GR32:$dst, (load addr:$src))]>;
652
Evan Chengb783fa32007-07-19 01:14:50 +0000653def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 "mov{b} {$src, $dst|$dst, $src}",
655 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000656def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657 "mov{w} {$src, $dst|$dst, $src}",
658 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000659def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 "mov{l} {$src, $dst|$dst, $src}",
661 [(store GR32:$src, addr:$dst)]>;
662
663//===----------------------------------------------------------------------===//
664// Fixed-Register Multiplication and Division Instructions...
665//
666
667// Extra precision multiplication
Evan Chengb783fa32007-07-19 01:14:50 +0000668def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b} $src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000669 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
670 // This probably ought to be moved to a def : Pat<> if the
671 // syntax can be accepted.
672 [(set AL, (mul AL, GR8:$src))]>,
673 Imp<[AL],[AX]>; // AL,AH = AL*GR8
Evan Chengb783fa32007-07-19 01:14:50 +0000674def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src), "mul{w} $src", []>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675 Imp<[AX],[AX,DX]>, OpSize; // AX,DX = AX*GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000676def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src), "mul{l} $src", []>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677 Imp<[EAX],[EAX,EDX]>; // EAX,EDX = EAX*GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000678def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679 "mul{b} $src",
680 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
681 // This probably ought to be moved to a def : Pat<> if the
682 // syntax can be accepted.
683 [(set AL, (mul AL, (loadi8 addr:$src)))]>,
684 Imp<[AL],[AX]>; // AL,AH = AL*[mem8]
Evan Chengb783fa32007-07-19 01:14:50 +0000685def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686 "mul{w} $src", []>, Imp<[AX],[AX,DX]>,
687 OpSize; // AX,DX = AX*[mem16]
Evan Chengb783fa32007-07-19 01:14:50 +0000688def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 "mul{l} $src", []>, Imp<[EAX],[EAX,EDX]>;// EAX,EDX = EAX*[mem32]
690
Evan Chengb783fa32007-07-19 01:14:50 +0000691def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b} $src", []>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692 Imp<[AL],[AX]>; // AL,AH = AL*GR8
Evan Chengb783fa32007-07-19 01:14:50 +0000693def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w} $src", []>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694 Imp<[AX],[AX,DX]>, OpSize; // AX,DX = AX*GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000695def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l} $src", []>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696 Imp<[EAX],[EAX,EDX]>; // EAX,EDX = EAX*GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000697def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698 "imul{b} $src", []>, Imp<[AL],[AX]>; // AL,AH = AL*[mem8]
Evan Chengb783fa32007-07-19 01:14:50 +0000699def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700 "imul{w} $src", []>, Imp<[AX],[AX,DX]>,
701 OpSize; // AX,DX = AX*[mem16]
Evan Chengb783fa32007-07-19 01:14:50 +0000702def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 "imul{l} $src", []>,
704 Imp<[EAX],[EAX,EDX]>; // EAX,EDX = EAX*[mem32]
705
706// unsigned division/remainder
Evan Chengb783fa32007-07-19 01:14:50 +0000707def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 "div{b} $src", []>, Imp<[AX],[AX]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000709def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710 "div{w} $src", []>, Imp<[AX,DX],[AX,DX]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000711def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 "div{l} $src", []>, Imp<[EAX,EDX],[EAX,EDX]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000713def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 "div{b} $src", []>, Imp<[AX],[AX]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000715def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 "div{w} $src", []>, Imp<[AX,DX],[AX,DX]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000717def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 "div{l} $src", []>, Imp<[EAX,EDX],[EAX,EDX]>;
719
720// Signed division/remainder.
Evan Chengb783fa32007-07-19 01:14:50 +0000721def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 "idiv{b} $src", []>, Imp<[AX],[AX]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000723def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724 "idiv{w} $src", []>, Imp<[AX,DX],[AX,DX]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000725def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726 "idiv{l} $src", []>, Imp<[EAX,EDX],[EAX,EDX]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000727def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000728 "idiv{b} $src", []>, Imp<[AX],[AX]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000729def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730 "idiv{w} $src", []>, Imp<[AX,DX],[AX,DX]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000731def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 "idiv{l} $src", []>, Imp<[EAX,EDX],[EAX,EDX]>;
733
734
735//===----------------------------------------------------------------------===//
736// Two address Instructions...
737//
738let isTwoAddress = 1 in {
739
740// Conditional moves
741def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000742 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743 "cmovb {$src2, $dst|$dst, $src2}",
744 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
745 X86_COND_B))]>,
746 TB, OpSize;
747def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +0000748 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749 "cmovb {$src2, $dst|$dst, $src2}",
750 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
751 X86_COND_B))]>,
752 TB, OpSize;
753def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000754 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755 "cmovb {$src2, $dst|$dst, $src2}",
756 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
757 X86_COND_B))]>,
758 TB;
759def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +0000760 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761 "cmovb {$src2, $dst|$dst, $src2}",
762 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
763 X86_COND_B))]>,
764 TB;
765
766def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000767 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768 "cmovae {$src2, $dst|$dst, $src2}",
769 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
770 X86_COND_AE))]>,
771 TB, OpSize;
772def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +0000773 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774 "cmovae {$src2, $dst|$dst, $src2}",
775 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
776 X86_COND_AE))]>,
777 TB, OpSize;
778def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000779 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 "cmovae {$src2, $dst|$dst, $src2}",
781 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
782 X86_COND_AE))]>,
783 TB;
784def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +0000785 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786 "cmovae {$src2, $dst|$dst, $src2}",
787 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
788 X86_COND_AE))]>,
789 TB;
790
791def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000792 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793 "cmove {$src2, $dst|$dst, $src2}",
794 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
795 X86_COND_E))]>,
796 TB, OpSize;
797def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +0000798 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000799 "cmove {$src2, $dst|$dst, $src2}",
800 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
801 X86_COND_E))]>,
802 TB, OpSize;
803def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000804 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000805 "cmove {$src2, $dst|$dst, $src2}",
806 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
807 X86_COND_E))]>,
808 TB;
809def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +0000810 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 "cmove {$src2, $dst|$dst, $src2}",
812 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
813 X86_COND_E))]>,
814 TB;
815
816def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000817 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 "cmovne {$src2, $dst|$dst, $src2}",
819 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
820 X86_COND_NE))]>,
821 TB, OpSize;
822def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +0000823 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000824 "cmovne {$src2, $dst|$dst, $src2}",
825 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
826 X86_COND_NE))]>,
827 TB, OpSize;
828def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000829 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830 "cmovne {$src2, $dst|$dst, $src2}",
831 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
832 X86_COND_NE))]>,
833 TB;
834def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +0000835 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836 "cmovne {$src2, $dst|$dst, $src2}",
837 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
838 X86_COND_NE))]>,
839 TB;
840
841def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000842 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 "cmovbe {$src2, $dst|$dst, $src2}",
844 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
845 X86_COND_BE))]>,
846 TB, OpSize;
847def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +0000848 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000849 "cmovbe {$src2, $dst|$dst, $src2}",
850 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
851 X86_COND_BE))]>,
852 TB, OpSize;
853def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000854 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855 "cmovbe {$src2, $dst|$dst, $src2}",
856 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
857 X86_COND_BE))]>,
858 TB;
859def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +0000860 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861 "cmovbe {$src2, $dst|$dst, $src2}",
862 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
863 X86_COND_BE))]>,
864 TB;
865
866def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000867 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868 "cmova {$src2, $dst|$dst, $src2}",
869 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
870 X86_COND_A))]>,
871 TB, OpSize;
872def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +0000873 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 "cmova {$src2, $dst|$dst, $src2}",
875 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
876 X86_COND_A))]>,
877 TB, OpSize;
878def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000879 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 "cmova {$src2, $dst|$dst, $src2}",
881 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
882 X86_COND_A))]>,
883 TB;
884def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +0000885 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 "cmova {$src2, $dst|$dst, $src2}",
887 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
888 X86_COND_A))]>,
889 TB;
890
891def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000892 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 "cmovl {$src2, $dst|$dst, $src2}",
894 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
895 X86_COND_L))]>,
896 TB, OpSize;
897def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +0000898 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 "cmovl {$src2, $dst|$dst, $src2}",
900 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
901 X86_COND_L))]>,
902 TB, OpSize;
903def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000904 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905 "cmovl {$src2, $dst|$dst, $src2}",
906 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
907 X86_COND_L))]>,
908 TB;
909def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +0000910 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911 "cmovl {$src2, $dst|$dst, $src2}",
912 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
913 X86_COND_L))]>,
914 TB;
915
916def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000917 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 "cmovge {$src2, $dst|$dst, $src2}",
919 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
920 X86_COND_GE))]>,
921 TB, OpSize;
922def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +0000923 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924 "cmovge {$src2, $dst|$dst, $src2}",
925 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
926 X86_COND_GE))]>,
927 TB, OpSize;
928def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000929 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 "cmovge {$src2, $dst|$dst, $src2}",
931 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
932 X86_COND_GE))]>,
933 TB;
934def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +0000935 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 "cmovge {$src2, $dst|$dst, $src2}",
937 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
938 X86_COND_GE))]>,
939 TB;
940
941def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000942 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943 "cmovle {$src2, $dst|$dst, $src2}",
944 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
945 X86_COND_LE))]>,
946 TB, OpSize;
947def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +0000948 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000949 "cmovle {$src2, $dst|$dst, $src2}",
950 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
951 X86_COND_LE))]>,
952 TB, OpSize;
953def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000954 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955 "cmovle {$src2, $dst|$dst, $src2}",
956 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
957 X86_COND_LE))]>,
958 TB;
959def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +0000960 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961 "cmovle {$src2, $dst|$dst, $src2}",
962 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
963 X86_COND_LE))]>,
964 TB;
965
966def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000967 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 "cmovg {$src2, $dst|$dst, $src2}",
969 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
970 X86_COND_G))]>,
971 TB, OpSize;
972def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +0000973 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974 "cmovg {$src2, $dst|$dst, $src2}",
975 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
976 X86_COND_G))]>,
977 TB, OpSize;
978def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000979 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980 "cmovg {$src2, $dst|$dst, $src2}",
981 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
982 X86_COND_G))]>,
983 TB;
984def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +0000985 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986 "cmovg {$src2, $dst|$dst, $src2}",
987 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
988 X86_COND_G))]>,
989 TB;
990
991def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000992 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 "cmovs {$src2, $dst|$dst, $src2}",
994 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
995 X86_COND_S))]>,
996 TB, OpSize;
997def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +0000998 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999 "cmovs {$src2, $dst|$dst, $src2}",
1000 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1001 X86_COND_S))]>,
1002 TB, OpSize;
1003def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001004 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005 "cmovs {$src2, $dst|$dst, $src2}",
1006 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1007 X86_COND_S))]>,
1008 TB;
1009def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +00001010 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 "cmovs {$src2, $dst|$dst, $src2}",
1012 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1013 X86_COND_S))]>,
1014 TB;
1015
1016def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001017 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018 "cmovns {$src2, $dst|$dst, $src2}",
1019 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1020 X86_COND_NS))]>,
1021 TB, OpSize;
1022def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +00001023 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024 "cmovns {$src2, $dst|$dst, $src2}",
1025 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1026 X86_COND_NS))]>,
1027 TB, OpSize;
1028def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001029 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 "cmovns {$src2, $dst|$dst, $src2}",
1031 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1032 X86_COND_NS))]>,
1033 TB;
1034def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +00001035 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 "cmovns {$src2, $dst|$dst, $src2}",
1037 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1038 X86_COND_NS))]>,
1039 TB;
1040
1041def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001042 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 "cmovp {$src2, $dst|$dst, $src2}",
1044 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1045 X86_COND_P))]>,
1046 TB, OpSize;
1047def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +00001048 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 "cmovp {$src2, $dst|$dst, $src2}",
1050 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1051 X86_COND_P))]>,
1052 TB, OpSize;
1053def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001054 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055 "cmovp {$src2, $dst|$dst, $src2}",
1056 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1057 X86_COND_P))]>,
1058 TB;
1059def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +00001060 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001061 "cmovp {$src2, $dst|$dst, $src2}",
1062 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1063 X86_COND_P))]>,
1064 TB;
1065
1066def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001067 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068 "cmovnp {$src2, $dst|$dst, $src2}",
1069 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1070 X86_COND_NP))]>,
1071 TB, OpSize;
1072def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
Evan Chengb783fa32007-07-19 01:14:50 +00001073 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074 "cmovnp {$src2, $dst|$dst, $src2}",
1075 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1076 X86_COND_NP))]>,
1077 TB, OpSize;
1078def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001079 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080 "cmovnp {$src2, $dst|$dst, $src2}",
1081 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1082 X86_COND_NP))]>,
1083 TB;
1084def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +00001085 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 "cmovnp {$src2, $dst|$dst, $src2}",
1087 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1088 X86_COND_NP))]>,
1089 TB;
1090
1091
1092// unary instructions
1093let CodeSize = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001094def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095 [(set GR8:$dst, (ineg GR8:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001096def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 [(set GR16:$dst, (ineg GR16:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001098def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099 [(set GR32:$dst, (ineg GR32:$src))]>;
1100let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001101 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 [(store (ineg (loadi8 addr:$dst)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001103 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 [(store (ineg (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001105 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 [(store (ineg (loadi32 addr:$dst)), addr:$dst)]>;
1107
1108}
1109
Evan Chengb783fa32007-07-19 01:14:50 +00001110def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111 [(set GR8:$dst, (not GR8:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001112def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001114def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115 [(set GR32:$dst, (not GR32:$src))]>;
1116let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001117 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001119 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001121 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001122 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1123}
1124} // CodeSize
1125
1126// TODO: inc/dec is slow for P4, but fast for Pentium-M.
1127let CodeSize = 2 in
Evan Chengb783fa32007-07-19 01:14:50 +00001128def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 [(set GR8:$dst, (add GR8:$src, 1))]>;
1130let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001131def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132 [(set GR16:$dst, (add GR16:$src, 1))]>,
1133 OpSize, Requires<[In32BitMode]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001134def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135 [(set GR32:$dst, (add GR32:$src, 1))]>, Requires<[In32BitMode]>;
1136}
1137let isTwoAddress = 0, CodeSize = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001138 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139 [(store (add (loadi8 addr:$dst), 1), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001140 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001141 [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001142 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143 [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>;
1144}
1145
1146let CodeSize = 2 in
Evan Chengb783fa32007-07-19 01:14:50 +00001147def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 [(set GR8:$dst, (add GR8:$src, -1))]>;
1149let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001150def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001151 [(set GR16:$dst, (add GR16:$src, -1))]>,
1152 OpSize, Requires<[In32BitMode]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001153def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154 [(set GR32:$dst, (add GR32:$src, -1))]>, Requires<[In32BitMode]>;
1155}
1156
1157let isTwoAddress = 0, CodeSize = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001158 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159 [(store (add (loadi8 addr:$dst), -1), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001160 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161 [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001162 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l} $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163 [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>;
1164}
1165
1166// Logical operators...
1167let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1168def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001169 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001170 "and{b} {$src2, $dst|$dst, $src2}",
1171 [(set GR8:$dst, (and GR8:$src1, GR8:$src2))]>;
1172def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001173 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174 "and{w} {$src2, $dst|$dst, $src2}",
1175 [(set GR16:$dst, (and GR16:$src1, GR16:$src2))]>, OpSize;
1176def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001177 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178 "and{l} {$src2, $dst|$dst, $src2}",
1179 [(set GR32:$dst, (and GR32:$src1, GR32:$src2))]>;
1180}
1181
1182def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001183 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184 "and{b} {$src2, $dst|$dst, $src2}",
1185 [(set GR8:$dst, (and GR8:$src1, (load addr:$src2)))]>;
1186def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001187 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188 "and{w} {$src2, $dst|$dst, $src2}",
1189 [(set GR16:$dst, (and GR16:$src1, (load addr:$src2)))]>, OpSize;
1190def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001191 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001192 "and{l} {$src2, $dst|$dst, $src2}",
1193 [(set GR32:$dst, (and GR32:$src1, (load addr:$src2)))]>;
1194
1195def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001196 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197 "and{b} {$src2, $dst|$dst, $src2}",
1198 [(set GR8:$dst, (and GR8:$src1, imm:$src2))]>;
1199def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001200 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001201 "and{w} {$src2, $dst|$dst, $src2}",
1202 [(set GR16:$dst, (and GR16:$src1, imm:$src2))]>, OpSize;
1203def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001204 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001205 "and{l} {$src2, $dst|$dst, $src2}",
1206 [(set GR32:$dst, (and GR32:$src1, imm:$src2))]>;
1207def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001208 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209 "and{w} {$src2, $dst|$dst, $src2}",
1210 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2))]>,
1211 OpSize;
1212def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001213 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 "and{l} {$src2, $dst|$dst, $src2}",
1215 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2))]>;
1216
1217let isTwoAddress = 0 in {
1218 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001219 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220 "and{b} {$src, $dst|$dst, $src}",
1221 [(store (and (load addr:$dst), GR8:$src), addr:$dst)]>;
1222 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001223 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224 "and{w} {$src, $dst|$dst, $src}",
1225 [(store (and (load addr:$dst), GR16:$src), addr:$dst)]>,
1226 OpSize;
1227 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001228 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229 "and{l} {$src, $dst|$dst, $src}",
1230 [(store (and (load addr:$dst), GR32:$src), addr:$dst)]>;
1231 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001232 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233 "and{b} {$src, $dst|$dst, $src}",
1234 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst)]>;
1235 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001236 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237 "and{w} {$src, $dst|$dst, $src}",
1238 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst)]>,
1239 OpSize;
1240 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001241 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 "and{l} {$src, $dst|$dst, $src}",
1243 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst)]>;
1244 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001245 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001246 "and{w} {$src, $dst|$dst, $src}",
1247 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst)]>,
1248 OpSize;
1249 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001250 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251 "and{l} {$src, $dst|$dst, $src}",
1252 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst)]>;
1253}
1254
1255
1256let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001257def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258 "or{b} {$src2, $dst|$dst, $src2}",
1259 [(set GR8:$dst, (or GR8:$src1, GR8:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001260def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261 "or{w} {$src2, $dst|$dst, $src2}",
1262 [(set GR16:$dst, (or GR16:$src1, GR16:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001263def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264 "or{l} {$src2, $dst|$dst, $src2}",
1265 [(set GR32:$dst, (or GR32:$src1, GR32:$src2))]>;
1266}
Evan Chengb783fa32007-07-19 01:14:50 +00001267def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268 "or{b} {$src2, $dst|$dst, $src2}",
1269 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001270def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 "or{w} {$src2, $dst|$dst, $src2}",
1272 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001273def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274 "or{l} {$src2, $dst|$dst, $src2}",
1275 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2)))]>;
1276
Evan Chengb783fa32007-07-19 01:14:50 +00001277def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001278 "or{b} {$src2, $dst|$dst, $src2}",
1279 [(set GR8:$dst, (or GR8:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001280def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001281 "or{w} {$src2, $dst|$dst, $src2}",
1282 [(set GR16:$dst, (or GR16:$src1, imm:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001283def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001284 "or{l} {$src2, $dst|$dst, $src2}",
1285 [(set GR32:$dst, (or GR32:$src1, imm:$src2))]>;
1286
Evan Chengb783fa32007-07-19 01:14:50 +00001287def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 "or{w} {$src2, $dst|$dst, $src2}",
1289 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001290def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001291 "or{l} {$src2, $dst|$dst, $src2}",
1292 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2))]>;
1293let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001294 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295 "or{b} {$src, $dst|$dst, $src}",
1296 [(store (or (load addr:$dst), GR8:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001297 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001298 "or{w} {$src, $dst|$dst, $src}",
1299 [(store (or (load addr:$dst), GR16:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001300 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301 "or{l} {$src, $dst|$dst, $src}",
1302 [(store (or (load addr:$dst), GR32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001303 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304 "or{b} {$src, $dst|$dst, $src}",
1305 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001306 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001307 "or{w} {$src, $dst|$dst, $src}",
1308 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst)]>,
1309 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001310 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001311 "or{l} {$src, $dst|$dst, $src}",
1312 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001313 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001314 "or{w} {$src, $dst|$dst, $src}",
1315 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst)]>,
1316 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001317 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001318 "or{l} {$src, $dst|$dst, $src}",
1319 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst)]>;
1320}
1321
1322
1323let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
1324def XOR8rr : I<0x30, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001325 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001326 "xor{b} {$src2, $dst|$dst, $src2}",
1327 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2))]>;
1328def XOR16rr : I<0x31, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001329 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001330 "xor{w} {$src2, $dst|$dst, $src2}",
1331 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2))]>, OpSize;
1332def XOR32rr : I<0x31, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001333 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001334 "xor{l} {$src2, $dst|$dst, $src2}",
1335 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2))]>;
1336}
1337
1338def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001339 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001340 "xor{b} {$src2, $dst|$dst, $src2}",
1341 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2)))]>;
1342def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001343 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001344 "xor{w} {$src2, $dst|$dst, $src2}",
1345 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2)))]>, OpSize;
1346def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001347 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001348 "xor{l} {$src2, $dst|$dst, $src2}",
1349 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2)))]>;
1350
1351def XOR8ri : Ii8<0x80, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +00001352 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001353 "xor{b} {$src2, $dst|$dst, $src2}",
1354 [(set GR8:$dst, (xor GR8:$src1, imm:$src2))]>;
1355def XOR16ri : Ii16<0x81, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +00001356 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001357 "xor{w} {$src2, $dst|$dst, $src2}",
1358 [(set GR16:$dst, (xor GR16:$src1, imm:$src2))]>, OpSize;
1359def XOR32ri : Ii32<0x81, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +00001360 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001361 "xor{l} {$src2, $dst|$dst, $src2}",
1362 [(set GR32:$dst, (xor GR32:$src1, imm:$src2))]>;
1363def XOR16ri8 : Ii8<0x83, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +00001364 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001365 "xor{w} {$src2, $dst|$dst, $src2}",
1366 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2))]>,
1367 OpSize;
1368def XOR32ri8 : Ii8<0x83, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +00001369 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001370 "xor{l} {$src2, $dst|$dst, $src2}",
1371 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2))]>;
1372let isTwoAddress = 0 in {
1373 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001374 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375 "xor{b} {$src, $dst|$dst, $src}",
1376 [(store (xor (load addr:$dst), GR8:$src), addr:$dst)]>;
1377 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001378 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379 "xor{w} {$src, $dst|$dst, $src}",
1380 [(store (xor (load addr:$dst), GR16:$src), addr:$dst)]>,
1381 OpSize;
1382 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001383 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001384 "xor{l} {$src, $dst|$dst, $src}",
1385 [(store (xor (load addr:$dst), GR32:$src), addr:$dst)]>;
1386 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001387 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001388 "xor{b} {$src, $dst|$dst, $src}",
1389 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst)]>;
1390 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001391 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392 "xor{w} {$src, $dst|$dst, $src}",
1393 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst)]>,
1394 OpSize;
1395 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001396 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397 "xor{l} {$src, $dst|$dst, $src}",
1398 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst)]>;
1399 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001400 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001401 "xor{w} {$src, $dst|$dst, $src}",
1402 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst)]>,
1403 OpSize;
1404 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001405 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406 "xor{l} {$src, $dst|$dst, $src}",
1407 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst)]>;
1408}
1409
1410// Shift instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001411def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001412 "shl{b} {%cl, $dst|$dst, %CL}",
1413 [(set GR8:$dst, (shl GR8:$src, CL))]>, Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001414def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001415 "shl{w} {%cl, $dst|$dst, %CL}",
1416 [(set GR16:$dst, (shl GR16:$src, CL))]>, Imp<[CL],[]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001417def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001418 "shl{l} {%cl, $dst|$dst, %CL}",
1419 [(set GR32:$dst, (shl GR32:$src, CL))]>, Imp<[CL],[]>;
1420
Evan Chengb783fa32007-07-19 01:14:50 +00001421def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001422 "shl{b} {$src2, $dst|$dst, $src2}",
1423 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
1424let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001425def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001426 "shl{w} {$src2, $dst|$dst, $src2}",
1427 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001428def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001429 "shl{l} {$src2, $dst|$dst, $src2}",
1430 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
1431}
1432
1433// Shift left by one. Not used because (add x, x) is slightly cheaper.
Evan Chengb783fa32007-07-19 01:14:50 +00001434def SHL8r1 : I<0xD0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001435 "shl{b} $dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +00001436def SHL16r1 : I<0xD1, MRM4r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 "shl{w} $dst", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001438def SHL32r1 : I<0xD1, MRM4r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001439 "shl{l} $dst", []>;
1440
1441let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001442 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001443 "shl{b} {%cl, $dst|$dst, %CL}",
1444 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>,
1445 Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001446 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 "shl{w} {%cl, $dst|$dst, %CL}",
1448 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>,
1449 Imp<[CL],[]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001450 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001451 "shl{l} {%cl, $dst|$dst, %CL}",
1452 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>,
1453 Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001454 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001455 "shl{b} {$src, $dst|$dst, $src}",
1456 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001457 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001458 "shl{w} {$src, $dst|$dst, $src}",
1459 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1460 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001461 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462 "shl{l} {$src, $dst|$dst, $src}",
1463 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1464
1465 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001466 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467 "shl{b} $dst",
1468 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001469 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001470 "shl{w} $dst",
1471 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1472 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001473 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001474 "shl{l} $dst",
1475 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1476}
1477
Evan Chengb783fa32007-07-19 01:14:50 +00001478def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479 "shr{b} {%cl, $dst|$dst, %CL}",
1480 [(set GR8:$dst, (srl GR8:$src, CL))]>, Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001481def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482 "shr{w} {%cl, $dst|$dst, %CL}",
1483 [(set GR16:$dst, (srl GR16:$src, CL))]>, Imp<[CL],[]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001484def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485 "shr{l} {%cl, $dst|$dst, %CL}",
1486 [(set GR32:$dst, (srl GR32:$src, CL))]>, Imp<[CL],[]>;
1487
Evan Chengb783fa32007-07-19 01:14:50 +00001488def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001489 "shr{b} {$src2, $dst|$dst, $src2}",
1490 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001491def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001492 "shr{w} {$src2, $dst|$dst, $src2}",
1493 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001494def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 "shr{l} {$src2, $dst|$dst, $src2}",
1496 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
1497
1498// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001499def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 "shr{b} $dst",
1501 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001502def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001503 "shr{w} $dst",
1504 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001505def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506 "shr{l} $dst",
1507 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
1508
1509let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001510 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511 "shr{b} {%cl, $dst|$dst, %CL}",
1512 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>,
1513 Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001514 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001515 "shr{w} {%cl, $dst|$dst, %CL}",
1516 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
1517 Imp<[CL],[]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001518 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001519 "shr{l} {%cl, $dst|$dst, %CL}",
1520 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>,
1521 Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001522 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 "shr{b} {$src, $dst|$dst, $src}",
1524 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001525 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526 "shr{w} {$src, $dst|$dst, $src}",
1527 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1528 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001529 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001530 "shr{l} {$src, $dst|$dst, $src}",
1531 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1532
1533 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001534 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001535 "shr{b} $dst",
1536 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001537 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001538 "shr{w} $dst",
1539 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001540 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001541 "shr{l} $dst",
1542 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1543}
1544
Evan Chengb783fa32007-07-19 01:14:50 +00001545def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001546 "sar{b} {%cl, $dst|$dst, %CL}",
1547 [(set GR8:$dst, (sra GR8:$src, CL))]>, Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001548def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001549 "sar{w} {%cl, $dst|$dst, %CL}",
1550 [(set GR16:$dst, (sra GR16:$src, CL))]>, Imp<[CL],[]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001551def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001552 "sar{l} {%cl, $dst|$dst, %CL}",
1553 [(set GR32:$dst, (sra GR32:$src, CL))]>, Imp<[CL],[]>;
1554
Evan Chengb783fa32007-07-19 01:14:50 +00001555def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001556 "sar{b} {$src2, $dst|$dst, $src2}",
1557 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001558def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001559 "sar{w} {$src2, $dst|$dst, $src2}",
1560 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
1561 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001562def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001563 "sar{l} {$src2, $dst|$dst, $src2}",
1564 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
1565
1566// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001567def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001568 "sar{b} $dst",
1569 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001570def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 "sar{w} $dst",
1572 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001573def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 "sar{l} $dst",
1575 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
1576
1577let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001578 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001579 "sar{b} {%cl, $dst|$dst, %CL}",
1580 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>,
1581 Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001582 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001583 "sar{w} {%cl, $dst|$dst, %CL}",
1584 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>,
1585 Imp<[CL],[]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001586 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001587 "sar{l} {%cl, $dst|$dst, %CL}",
1588 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>,
1589 Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001590 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001591 "sar{b} {$src, $dst|$dst, $src}",
1592 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001593 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001594 "sar{w} {$src, $dst|$dst, $src}",
1595 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1596 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001597 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001598 "sar{l} {$src, $dst|$dst, $src}",
1599 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1600
1601 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001602 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001603 "sar{b} $dst",
1604 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001605 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001606 "sar{w} $dst",
1607 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1608 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001609 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001610 "sar{l} $dst",
1611 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1612}
1613
1614// Rotate instructions
1615// FIXME: provide shorter instructions when imm8 == 1
Evan Chengb783fa32007-07-19 01:14:50 +00001616def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617 "rol{b} {%cl, $dst|$dst, %CL}",
1618 [(set GR8:$dst, (rotl GR8:$src, CL))]>, Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001619def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001620 "rol{w} {%cl, $dst|$dst, %CL}",
1621 [(set GR16:$dst, (rotl GR16:$src, CL))]>, Imp<[CL],[]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001622def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001623 "rol{l} {%cl, $dst|$dst, %CL}",
1624 [(set GR32:$dst, (rotl GR32:$src, CL))]>, Imp<[CL],[]>;
1625
Evan Chengb783fa32007-07-19 01:14:50 +00001626def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627 "rol{b} {$src2, $dst|$dst, $src2}",
1628 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001629def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001630 "rol{w} {$src2, $dst|$dst, $src2}",
1631 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001632def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001633 "rol{l} {$src2, $dst|$dst, $src2}",
1634 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
1635
1636// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001637def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001638 "rol{b} $dst",
1639 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001640def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641 "rol{w} $dst",
1642 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001643def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644 "rol{l} $dst",
1645 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
1646
1647let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001648 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001649 "rol{b} {%cl, $dst|$dst, %CL}",
1650 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>,
1651 Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001652 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001653 "rol{w} {%cl, $dst|$dst, %CL}",
1654 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>,
1655 Imp<[CL],[]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001656 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657 "rol{l} {%cl, $dst|$dst, %CL}",
1658 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>,
1659 Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001660 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001661 "rol{b} {$src, $dst|$dst, $src}",
1662 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001663 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001664 "rol{w} {$src, $dst|$dst, $src}",
1665 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1666 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001667 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001668 "rol{l} {$src, $dst|$dst, $src}",
1669 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1670
1671 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001672 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001673 "rol{b} $dst",
1674 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001675 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001676 "rol{w} $dst",
1677 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1678 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001679 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001680 "rol{l} $dst",
1681 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1682}
1683
Evan Chengb783fa32007-07-19 01:14:50 +00001684def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001685 "ror{b} {%cl, $dst|$dst, %CL}",
1686 [(set GR8:$dst, (rotr GR8:$src, CL))]>, Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001687def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 "ror{w} {%cl, $dst|$dst, %CL}",
1689 [(set GR16:$dst, (rotr GR16:$src, CL))]>, Imp<[CL],[]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001690def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691 "ror{l} {%cl, $dst|$dst, %CL}",
1692 [(set GR32:$dst, (rotr GR32:$src, CL))]>, Imp<[CL],[]>;
1693
Evan Chengb783fa32007-07-19 01:14:50 +00001694def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001695 "ror{b} {$src2, $dst|$dst, $src2}",
1696 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001697def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001698 "ror{w} {$src2, $dst|$dst, $src2}",
1699 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001700def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 "ror{l} {$src2, $dst|$dst, $src2}",
1702 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
1703
1704// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001705def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001706 "ror{b} $dst",
1707 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001708def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001709 "ror{w} $dst",
1710 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001711def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001712 "ror{l} $dst",
1713 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
1714
1715let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001716 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001717 "ror{b} {%cl, $dst|$dst, %CL}",
1718 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>,
1719 Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001720 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001721 "ror{w} {%cl, $dst|$dst, %CL}",
1722 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>,
1723 Imp<[CL],[]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001724 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001725 "ror{l} {%cl, $dst|$dst, %CL}",
1726 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>,
1727 Imp<[CL],[]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001728 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001729 "ror{b} {$src, $dst|$dst, $src}",
1730 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001731 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732 "ror{w} {$src, $dst|$dst, $src}",
1733 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1734 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001735 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001736 "ror{l} {$src, $dst|$dst, $src}",
1737 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1738
1739 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001740 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741 "ror{b} $dst",
1742 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001743 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001744 "ror{w} $dst",
1745 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1746 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001747 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001748 "ror{l} $dst",
1749 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1750}
1751
1752
1753
1754// Double shift instructions (generalizations of rotate)
Evan Chengb783fa32007-07-19 01:14:50 +00001755def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001756 "shld{l} {%cl, $src2, $dst|$dst, $src2, %CL}",
1757 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>,
1758 Imp<[CL],[]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00001759def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001760 "shrd{l} {%cl, $src2, $dst|$dst, $src2, %CL}",
1761 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>,
1762 Imp<[CL],[]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00001763def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001764 "shld{w} {%cl, $src2, $dst|$dst, $src2, %CL}",
1765 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
1766 Imp<[CL],[]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001767def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001768 "shrd{w} {%cl, $src2, $dst|$dst, $src2, %CL}",
1769 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
1770 Imp<[CL],[]>, TB, OpSize;
1771
1772let isCommutable = 1 in { // These instructions commute to each other.
1773def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001774 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001775 "shld{l} {$src3, $src2, $dst|$dst, $src2, $src3}",
1776 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
1777 (i8 imm:$src3)))]>,
1778 TB;
1779def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001780 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001781 "shrd{l} {$src3, $src2, $dst|$dst, $src2, $src3}",
1782 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
1783 (i8 imm:$src3)))]>,
1784 TB;
1785def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001786 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001787 "shld{w} {$src3, $src2, $dst|$dst, $src2, $src3}",
1788 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
1789 (i8 imm:$src3)))]>,
1790 TB, OpSize;
1791def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001792 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001793 "shrd{w} {$src3, $src2, $dst|$dst, $src2, $src3}",
1794 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
1795 (i8 imm:$src3)))]>,
1796 TB, OpSize;
1797}
1798
1799let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001800 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001801 "shld{l} {%cl, $src2, $dst|$dst, $src2, %CL}",
1802 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
1803 addr:$dst)]>,
1804 Imp<[CL],[]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00001805 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001806 "shrd{l} {%cl, $src2, $dst|$dst, $src2, %CL}",
1807 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
1808 addr:$dst)]>,
1809 Imp<[CL],[]>, TB;
1810 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001811 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001812 "shld{l} {$src3, $src2, $dst|$dst, $src2, $src3}",
1813 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
1814 (i8 imm:$src3)), addr:$dst)]>,
1815 TB;
1816 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001817 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818 "shrd{l} {$src3, $src2, $dst|$dst, $src2, $src3}",
1819 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
1820 (i8 imm:$src3)), addr:$dst)]>,
1821 TB;
1822
Evan Chengb783fa32007-07-19 01:14:50 +00001823 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001824 "shld{w} {%cl, $src2, $dst|$dst, $src2, %CL}",
1825 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
1826 addr:$dst)]>,
1827 Imp<[CL],[]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001828 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001829 "shrd{w} {%cl, $src2, $dst|$dst, $src2, %CL}",
1830 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
1831 addr:$dst)]>,
1832 Imp<[CL],[]>, TB, OpSize;
1833 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001834 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001835 "shld{w} {$src3, $src2, $dst|$dst, $src2, $src3}",
1836 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
1837 (i8 imm:$src3)), addr:$dst)]>,
1838 TB, OpSize;
1839 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001840 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001841 "shrd{w} {$src3, $src2, $dst|$dst, $src2, $src3}",
1842 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
1843 (i8 imm:$src3)), addr:$dst)]>,
1844 TB, OpSize;
1845}
1846
1847
1848// Arithmetic.
1849let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001850def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001851 "add{b} {$src2, $dst|$dst, $src2}",
1852 [(set GR8:$dst, (add GR8:$src1, GR8:$src2))]>;
1853let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001854def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001855 "add{w} {$src2, $dst|$dst, $src2}",
1856 [(set GR16:$dst, (add GR16:$src1, GR16:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001857def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001858 "add{l} {$src2, $dst|$dst, $src2}",
1859 [(set GR32:$dst, (add GR32:$src1, GR32:$src2))]>;
1860} // end isConvertibleToThreeAddress
1861} // end isCommutable
Evan Chengb783fa32007-07-19 01:14:50 +00001862def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001863 "add{b} {$src2, $dst|$dst, $src2}",
1864 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001865def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001866 "add{w} {$src2, $dst|$dst, $src2}",
1867 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001868def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001869 "add{l} {$src2, $dst|$dst, $src2}",
1870 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2)))]>;
1871
Evan Chengb783fa32007-07-19 01:14:50 +00001872def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001873 "add{b} {$src2, $dst|$dst, $src2}",
1874 [(set GR8:$dst, (add GR8:$src1, imm:$src2))]>;
1875
1876let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001877def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001878 "add{w} {$src2, $dst|$dst, $src2}",
1879 [(set GR16:$dst, (add GR16:$src1, imm:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001880def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001881 "add{l} {$src2, $dst|$dst, $src2}",
1882 [(set GR32:$dst, (add GR32:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001883def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001884 "add{w} {$src2, $dst|$dst, $src2}",
1885 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2))]>,
1886 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001887def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001888 "add{l} {$src2, $dst|$dst, $src2}",
1889 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2))]>;
1890}
1891
1892let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001893 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001894 "add{b} {$src2, $dst|$dst, $src2}",
1895 [(store (add (load addr:$dst), GR8:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001896 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001897 "add{w} {$src2, $dst|$dst, $src2}",
1898 [(store (add (load addr:$dst), GR16:$src2), addr:$dst)]>,
1899 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001900 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001901 "add{l} {$src2, $dst|$dst, $src2}",
1902 [(store (add (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001903 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001904 "add{b} {$src2, $dst|$dst, $src2}",
1905 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001906 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001907 "add{w} {$src2, $dst|$dst, $src2}",
1908 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
1909 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001910 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001911 "add{l} {$src2, $dst|$dst, $src2}",
1912 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001913 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001914 "add{w} {$src2, $dst|$dst, $src2}",
1915 [(store (add (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
1916 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001917 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001918 "add{l} {$src2, $dst|$dst, $src2}",
1919 [(store (add (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
1920}
1921
1922let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001923def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001924 "adc{l} {$src2, $dst|$dst, $src2}",
1925 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
1926}
Evan Chengb783fa32007-07-19 01:14:50 +00001927def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001928 "adc{l} {$src2, $dst|$dst, $src2}",
1929 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001930def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001931 "adc{l} {$src2, $dst|$dst, $src2}",
1932 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001933def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001934 "adc{l} {$src2, $dst|$dst, $src2}",
1935 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
1936
1937let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001938 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001939 "adc{l} {$src2, $dst|$dst, $src2}",
1940 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001941 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001942 "adc{l} {$src2, $dst|$dst, $src2}",
1943 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001944 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001945 "adc{l} {$src2, $dst|$dst, $src2}",
1946 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
1947}
1948
Evan Chengb783fa32007-07-19 01:14:50 +00001949def SUB8rr : I<0x28, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001950 "sub{b} {$src2, $dst|$dst, $src2}",
1951 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001952def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001953 "sub{w} {$src2, $dst|$dst, $src2}",
1954 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001955def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001956 "sub{l} {$src2, $dst|$dst, $src2}",
1957 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001958def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001959 "sub{b} {$src2, $dst|$dst, $src2}",
1960 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001961def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001962 "sub{w} {$src2, $dst|$dst, $src2}",
1963 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001964def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001965 "sub{l} {$src2, $dst|$dst, $src2}",
1966 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2)))]>;
1967
Evan Chengb783fa32007-07-19 01:14:50 +00001968def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001969 "sub{b} {$src2, $dst|$dst, $src2}",
1970 [(set GR8:$dst, (sub GR8:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001971def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972 "sub{w} {$src2, $dst|$dst, $src2}",
1973 [(set GR16:$dst, (sub GR16:$src1, imm:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001974def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001975 "sub{l} {$src2, $dst|$dst, $src2}",
1976 [(set GR32:$dst, (sub GR32:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001977def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001978 "sub{w} {$src2, $dst|$dst, $src2}",
1979 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2))]>,
1980 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001981def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001982 "sub{l} {$src2, $dst|$dst, $src2}",
1983 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2))]>;
1984let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001985 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001986 "sub{b} {$src2, $dst|$dst, $src2}",
1987 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001988 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001989 "sub{w} {$src2, $dst|$dst, $src2}",
1990 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst)]>,
1991 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001992 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001993 "sub{l} {$src2, $dst|$dst, $src2}",
1994 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001995 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001996 "sub{b} {$src2, $dst|$dst, $src2}",
1997 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001998 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001999 "sub{w} {$src2, $dst|$dst, $src2}",
2000 [(store (sub (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2001 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002002 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002003 "sub{l} {$src2, $dst|$dst, $src2}",
2004 [(store (sub (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002005 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002006 "sub{w} {$src2, $dst|$dst, $src2}",
2007 [(store (sub (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2008 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002009 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002010 "sub{l} {$src2, $dst|$dst, $src2}",
2011 [(store (sub (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
2012}
2013
Evan Chengb783fa32007-07-19 01:14:50 +00002014def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002015 "sbb{l} {$src2, $dst|$dst, $src2}",
2016 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
2017
2018let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002019 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020 "sbb{l} {$src2, $dst|$dst, $src2}",
2021 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002022 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002023 "sbb{b} {$src2, $dst|$dst, $src2}",
2024 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002025 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002026 "sbb{l} {$src2, $dst|$dst, $src2}",
2027 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002028 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002029 "sbb{l} {$src2, $dst|$dst, $src2}",
2030 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
2031}
Evan Chengb783fa32007-07-19 01:14:50 +00002032def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002033 "sbb{l} {$src2, $dst|$dst, $src2}",
2034 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002035def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002036 "sbb{l} {$src2, $dst|$dst, $src2}",
2037 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002038def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002039 "sbb{l} {$src2, $dst|$dst, $src2}",
2040 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
2041
2042let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00002043def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 "imul{w} {$src2, $dst|$dst, $src2}",
2045 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2))]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002046def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002047 "imul{l} {$src2, $dst|$dst, $src2}",
2048 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2))]>, TB;
2049}
Evan Chengb783fa32007-07-19 01:14:50 +00002050def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 "imul{w} {$src2, $dst|$dst, $src2}",
2052 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2)))]>,
2053 TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002054def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002055 "imul{l} {$src2, $dst|$dst, $src2}",
2056 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2)))]>, TB;
2057
2058} // end Two Address instructions
2059
2060// Suprisingly enough, these are not two address instructions!
2061def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002062 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002063 "imul{w} {$src2, $src1, $dst|$dst, $src1, $src2}",
2064 [(set GR16:$dst, (mul GR16:$src1, imm:$src2))]>, OpSize;
2065def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002066 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002067 "imul{l} {$src2, $src1, $dst|$dst, $src1, $src2}",
2068 [(set GR32:$dst, (mul GR32:$src1, imm:$src2))]>;
2069def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002070 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071 "imul{w} {$src2, $src1, $dst|$dst, $src1, $src2}",
2072 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2))]>,
2073 OpSize;
2074def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002075 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002076 "imul{l} {$src2, $src1, $dst|$dst, $src1, $src2}",
2077 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2))]>;
2078
2079def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002080 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002081 "imul{w} {$src2, $src1, $dst|$dst, $src1, $src2}",
2082 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2))]>,
2083 OpSize;
2084def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002085 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002086 "imul{l} {$src2, $src1, $dst|$dst, $src1, $src2}",
2087 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2))]>;
2088def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002089 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002090 "imul{w} {$src2, $src1, $dst|$dst, $src1, $src2}",
2091 [(set GR16:$dst, (mul (load addr:$src1), i16immSExt8:$src2))]>,
2092 OpSize;
2093def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002094 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002095 "imul{l} {$src2, $src1, $dst|$dst, $src1, $src2}",
2096 [(set GR32:$dst, (mul (load addr:$src1), i32immSExt8:$src2))]>;
2097
2098//===----------------------------------------------------------------------===//
2099// Test instructions are just like AND, except they don't generate a result.
2100//
2101let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00002102def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 "test{b} {$src2, $src1|$src1, $src2}",
2104 [(X86cmp (and GR8:$src1, GR8:$src2), 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002105def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002106 "test{w} {$src2, $src1|$src1, $src2}",
2107 [(X86cmp (and GR16:$src1, GR16:$src2), 0)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002108def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002109 "test{l} {$src2, $src1|$src1, $src2}",
2110 [(X86cmp (and GR32:$src1, GR32:$src2), 0)]>;
2111}
2112
Evan Chengb783fa32007-07-19 01:14:50 +00002113def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114 "test{b} {$src2, $src1|$src1, $src2}",
2115 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002116def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002117 "test{w} {$src2, $src1|$src1, $src2}",
2118 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0)]>,
2119 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002120def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002121 "test{l} {$src2, $src1|$src1, $src2}",
2122 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0)]>;
2123
2124def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002125 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002126 "test{b} {$src2, $src1|$src1, $src2}",
2127 [(X86cmp (and GR8:$src1, imm:$src2), 0)]>;
2128def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002129 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002130 "test{w} {$src2, $src1|$src1, $src2}",
2131 [(X86cmp (and GR16:$src1, imm:$src2), 0)]>, OpSize;
2132def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002133 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 "test{l} {$src2, $src1|$src1, $src2}",
2135 [(X86cmp (and GR32:$src1, imm:$src2), 0)]>;
2136
2137def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002138 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139 "test{b} {$src2, $src1|$src1, $src2}",
2140 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0)]>;
2141def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002142 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002143 "test{w} {$src2, $src1|$src1, $src2}",
2144 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0)]>,
2145 OpSize;
2146def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002147 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002148 "test{l} {$src2, $src1|$src1, $src2}",
2149 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0)]>;
2150
2151
2152// Condition code ops, incl. set if equal/not equal/...
Evan Chengb783fa32007-07-19 01:14:50 +00002153def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>, Imp<[AH],[]>; // flags = AH
2154def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>, Imp<[],[AH]>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002155
2156def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002157 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002158 "sete $dst",
2159 [(set GR8:$dst, (X86setcc X86_COND_E))]>,
2160 TB; // GR8 = ==
2161def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002162 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002163 "sete $dst",
2164 [(store (X86setcc X86_COND_E), addr:$dst)]>,
2165 TB; // [mem8] = ==
2166def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002167 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168 "setne $dst",
2169 [(set GR8:$dst, (X86setcc X86_COND_NE))]>,
2170 TB; // GR8 = !=
2171def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002172 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002173 "setne $dst",
2174 [(store (X86setcc X86_COND_NE), addr:$dst)]>,
2175 TB; // [mem8] = !=
2176def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002177 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002178 "setl $dst",
2179 [(set GR8:$dst, (X86setcc X86_COND_L))]>,
2180 TB; // GR8 = < signed
2181def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002182 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002183 "setl $dst",
2184 [(store (X86setcc X86_COND_L), addr:$dst)]>,
2185 TB; // [mem8] = < signed
2186def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002187 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002188 "setge $dst",
2189 [(set GR8:$dst, (X86setcc X86_COND_GE))]>,
2190 TB; // GR8 = >= signed
2191def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002192 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002193 "setge $dst",
2194 [(store (X86setcc X86_COND_GE), addr:$dst)]>,
2195 TB; // [mem8] = >= signed
2196def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002197 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002198 "setle $dst",
2199 [(set GR8:$dst, (X86setcc X86_COND_LE))]>,
2200 TB; // GR8 = <= signed
2201def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002202 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002203 "setle $dst",
2204 [(store (X86setcc X86_COND_LE), addr:$dst)]>,
2205 TB; // [mem8] = <= signed
2206def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002207 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 "setg $dst",
2209 [(set GR8:$dst, (X86setcc X86_COND_G))]>,
2210 TB; // GR8 = > signed
2211def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002212 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002213 "setg $dst",
2214 [(store (X86setcc X86_COND_G), addr:$dst)]>,
2215 TB; // [mem8] = > signed
2216
2217def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002218 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002219 "setb $dst",
2220 [(set GR8:$dst, (X86setcc X86_COND_B))]>,
2221 TB; // GR8 = < unsign
2222def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002223 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002224 "setb $dst",
2225 [(store (X86setcc X86_COND_B), addr:$dst)]>,
2226 TB; // [mem8] = < unsign
2227def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002228 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002229 "setae $dst",
2230 [(set GR8:$dst, (X86setcc X86_COND_AE))]>,
2231 TB; // GR8 = >= unsign
2232def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002233 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002234 "setae $dst",
2235 [(store (X86setcc X86_COND_AE), addr:$dst)]>,
2236 TB; // [mem8] = >= unsign
2237def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002238 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002239 "setbe $dst",
2240 [(set GR8:$dst, (X86setcc X86_COND_BE))]>,
2241 TB; // GR8 = <= unsign
2242def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002243 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002244 "setbe $dst",
2245 [(store (X86setcc X86_COND_BE), addr:$dst)]>,
2246 TB; // [mem8] = <= unsign
2247def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002248 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002249 "seta $dst",
2250 [(set GR8:$dst, (X86setcc X86_COND_A))]>,
2251 TB; // GR8 = > signed
2252def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002253 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002254 "seta $dst",
2255 [(store (X86setcc X86_COND_A), addr:$dst)]>,
2256 TB; // [mem8] = > signed
2257
2258def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002259 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002260 "sets $dst",
2261 [(set GR8:$dst, (X86setcc X86_COND_S))]>,
2262 TB; // GR8 = <sign bit>
2263def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002264 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002265 "sets $dst",
2266 [(store (X86setcc X86_COND_S), addr:$dst)]>,
2267 TB; // [mem8] = <sign bit>
2268def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002269 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002270 "setns $dst",
2271 [(set GR8:$dst, (X86setcc X86_COND_NS))]>,
2272 TB; // GR8 = !<sign bit>
2273def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002274 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002275 "setns $dst",
2276 [(store (X86setcc X86_COND_NS), addr:$dst)]>,
2277 TB; // [mem8] = !<sign bit>
2278def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002279 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002280 "setp $dst",
2281 [(set GR8:$dst, (X86setcc X86_COND_P))]>,
2282 TB; // GR8 = parity
2283def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002284 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002285 "setp $dst",
2286 [(store (X86setcc X86_COND_P), addr:$dst)]>,
2287 TB; // [mem8] = parity
2288def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002289 (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002290 "setnp $dst",
2291 [(set GR8:$dst, (X86setcc X86_COND_NP))]>,
2292 TB; // GR8 = not parity
2293def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002294 (outs), (ins i8mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002295 "setnp $dst",
2296 [(store (X86setcc X86_COND_NP), addr:$dst)]>,
2297 TB; // [mem8] = not parity
2298
2299// Integer comparisons
2300def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002301 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002302 "cmp{b} {$src2, $src1|$src1, $src2}",
2303 [(X86cmp GR8:$src1, GR8:$src2)]>;
2304def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002305 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002306 "cmp{w} {$src2, $src1|$src1, $src2}",
2307 [(X86cmp GR16:$src1, GR16:$src2)]>, OpSize;
2308def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002309 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002310 "cmp{l} {$src2, $src1|$src1, $src2}",
2311 [(X86cmp GR32:$src1, GR32:$src2)]>;
2312def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002313 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002314 "cmp{b} {$src2, $src1|$src1, $src2}",
2315 [(X86cmp (loadi8 addr:$src1), GR8:$src2)]>;
2316def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002317 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002318 "cmp{w} {$src2, $src1|$src1, $src2}",
2319 [(X86cmp (loadi16 addr:$src1), GR16:$src2)]>, OpSize;
2320def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002321 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002322 "cmp{l} {$src2, $src1|$src1, $src2}",
2323 [(X86cmp (loadi32 addr:$src1), GR32:$src2)]>;
2324def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002325 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002326 "cmp{b} {$src2, $src1|$src1, $src2}",
2327 [(X86cmp GR8:$src1, (loadi8 addr:$src2))]>;
2328def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002329 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002330 "cmp{w} {$src2, $src1|$src1, $src2}",
2331 [(X86cmp GR16:$src1, (loadi16 addr:$src2))]>, OpSize;
2332def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002333 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002334 "cmp{l} {$src2, $src1|$src1, $src2}",
2335 [(X86cmp GR32:$src1, (loadi32 addr:$src2))]>;
2336def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002337 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002338 "cmp{b} {$src2, $src1|$src1, $src2}",
2339 [(X86cmp GR8:$src1, imm:$src2)]>;
2340def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002341 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002342 "cmp{w} {$src2, $src1|$src1, $src2}",
2343 [(X86cmp GR16:$src1, imm:$src2)]>, OpSize;
2344def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002345 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002346 "cmp{l} {$src2, $src1|$src1, $src2}",
2347 [(X86cmp GR32:$src1, imm:$src2)]>;
2348def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002349 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002350 "cmp{b} {$src2, $src1|$src1, $src2}",
2351 [(X86cmp (loadi8 addr:$src1), imm:$src2)]>;
2352def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002353 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002354 "cmp{w} {$src2, $src1|$src1, $src2}",
2355 [(X86cmp (loadi16 addr:$src1), imm:$src2)]>, OpSize;
2356def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002357 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002358 "cmp{l} {$src2, $src1|$src1, $src2}",
2359 [(X86cmp (loadi32 addr:$src1), imm:$src2)]>;
2360def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002361 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002362 "cmp{w} {$src2, $src1|$src1, $src2}",
2363 [(X86cmp GR16:$src1, i16immSExt8:$src2)]>, OpSize;
2364def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002365 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002366 "cmp{w} {$src2, $src1|$src1, $src2}",
2367 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2)]>, OpSize;
2368def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002369 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002370 "cmp{l} {$src2, $src1|$src1, $src2}",
2371 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2)]>;
2372def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002373 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002374 "cmp{l} {$src2, $src1|$src1, $src2}",
2375 [(X86cmp GR32:$src1, i32immSExt8:$src2)]>;
2376
2377// Sign/Zero extenders
Evan Chengb783fa32007-07-19 01:14:50 +00002378def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002379 "movs{bw|x} {$src, $dst|$dst, $src}",
2380 [(set GR16:$dst, (sext GR8:$src))]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002381def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002382 "movs{bw|x} {$src, $dst|$dst, $src}",
2383 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002384def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002385 "movs{bl|x} {$src, $dst|$dst, $src}",
2386 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002387def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002388 "movs{bl|x} {$src, $dst|$dst, $src}",
2389 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002390def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002391 "movs{wl|x} {$src, $dst|$dst, $src}",
2392 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002393def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002394 "movs{wl|x} {$src, $dst|$dst, $src}",
2395 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
2396
Evan Chengb783fa32007-07-19 01:14:50 +00002397def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002398 "movz{bw|x} {$src, $dst|$dst, $src}",
2399 [(set GR16:$dst, (zext GR8:$src))]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002400def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002401 "movz{bw|x} {$src, $dst|$dst, $src}",
2402 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002403def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002404 "movz{bl|x} {$src, $dst|$dst, $src}",
2405 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002406def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002407 "movz{bl|x} {$src, $dst|$dst, $src}",
2408 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002409def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002410 "movz{wl|x} {$src, $dst|$dst, $src}",
2411 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002412def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002413 "movz{wl|x} {$src, $dst|$dst, $src}",
2414 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
2415
Evan Chengb783fa32007-07-19 01:14:50 +00002416def CBW : I<0x98, RawFrm, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002417 "{cbtw|cbw}", []>, Imp<[AL],[AX]>, OpSize; // AX = signext(AL)
Evan Chengb783fa32007-07-19 01:14:50 +00002418def CWDE : I<0x98, RawFrm, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002419 "{cwtl|cwde}", []>, Imp<[AX],[EAX]>; // EAX = signext(AX)
2420
Evan Chengb783fa32007-07-19 01:14:50 +00002421def CWD : I<0x99, RawFrm, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002422 "{cwtd|cwd}", []>, Imp<[AX],[AX,DX]>, OpSize; // DX:AX = signext(AX)
Evan Chengb783fa32007-07-19 01:14:50 +00002423def CDQ : I<0x99, RawFrm, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002424 "{cltd|cdq}", []>, Imp<[EAX],[EAX,EDX]>; // EDX:EAX = signext(EAX)
2425
2426
2427//===----------------------------------------------------------------------===//
2428// Alias Instructions
2429//===----------------------------------------------------------------------===//
2430
2431// Alias instructions that map movr0 to xor.
2432// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Chengb783fa32007-07-19 01:14:50 +00002433def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002434 "xor{b} $dst, $dst",
2435 [(set GR8:$dst, 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002436def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002437 "xor{w} $dst, $dst",
2438 [(set GR16:$dst, 0)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002439def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002440 "xor{l} $dst, $dst",
2441 [(set GR32:$dst, 0)]>;
2442
2443// Basic operations on GR16 / GR32 subclasses GR16_ and GR32_ which contains only
2444// those registers that have GR8 sub-registers (i.e. AX - DX, EAX - EDX).
Evan Chengb783fa32007-07-19 01:14:50 +00002445def MOV16to16_ : I<0x89, MRMDestReg, (outs GR16_:$dst), (ins GR16:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002446 "mov{w} {$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002447def MOV32to32_ : I<0x89, MRMDestReg, (outs GR32_:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002448 "mov{l} {$src, $dst|$dst, $src}", []>;
2449
Evan Chengb783fa32007-07-19 01:14:50 +00002450def MOV16_rr : I<0x89, MRMDestReg, (outs GR16_:$dst), (ins GR16_:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002451 "mov{w} {$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002452def MOV32_rr : I<0x89, MRMDestReg, (outs GR32_:$dst), (ins GR32_:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002453 "mov{l} {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +00002454def MOV16_rm : I<0x8B, MRMSrcMem, (outs GR16_:$dst), (ins i16mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002455 "mov{w} {$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002456def MOV32_rm : I<0x8B, MRMSrcMem, (outs GR32_:$dst), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002457 "mov{l} {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +00002458def MOV16_mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16_:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002459 "mov{w} {$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002460def MOV32_mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32_:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002461 "mov{l} {$src, $dst|$dst, $src}", []>;
2462
2463//===----------------------------------------------------------------------===//
2464// Thread Local Storage Instructions
2465//
2466
Evan Chengb783fa32007-07-19 01:14:50 +00002467def TLS_addr : I<0, Pseudo, (outs GR32:$dst), (ins i32imm:$sym),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002468 "leal ${sym:mem}(,%ebx,1), $dst",
2469 [(set GR32:$dst, (X86tlsaddr tglobaltlsaddr:$sym))]>,
2470 Imp<[EBX],[]>;
2471
2472let AddedComplexity = 10 in
Evan Chengb783fa32007-07-19 01:14:50 +00002473def TLS_gs_rr : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002474 "movl %gs:($src), $dst",
2475 [(set GR32:$dst, (load (add X86TLStp, GR32:$src)))]>;
2476
2477let AddedComplexity = 15 in
Evan Chengb783fa32007-07-19 01:14:50 +00002478def TLS_gs_ri : I<0, Pseudo, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002479 "movl %gs:${src:mem}, $dst",
2480 [(set GR32:$dst,
2481 (load (add X86TLStp, (X86Wrapper tglobaltlsaddr:$src))))]>;
2482
Evan Chengb783fa32007-07-19 01:14:50 +00002483def TLS_tp : I<0, Pseudo, (outs GR32:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484 "movl %gs:0, $dst",
2485 [(set GR32:$dst, X86TLStp)]>;
2486
2487//===----------------------------------------------------------------------===//
2488// DWARF Pseudo Instructions
2489//
2490
Evan Chengb783fa32007-07-19 01:14:50 +00002491def DWARF_LOC : I<0, Pseudo, (outs),
2492 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohmanf8133d72007-07-26 15:24:15 +00002493 "; .loc ${file:debug}, ${line:debug}, ${col:debug}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002494 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
2495 (i32 imm:$file))]>;
2496
2497//===----------------------------------------------------------------------===//
2498// EH Pseudo Instructions
2499//
2500let isTerminator = 1, isReturn = 1, isBarrier = 1,
Evan Cheng37e7c752007-07-21 00:34:19 +00002501 hasCtrlDep = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002502def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002503 "ret #eh_return, addr: $addr",
2504 [(X86ehret GR32:$addr)]>;
2505
2506}
2507
2508//===----------------------------------------------------------------------===//
2509// Non-Instruction Patterns
2510//===----------------------------------------------------------------------===//
2511
2512// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
2513def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
2514def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
2515def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)), (MOV32ri tglobaltlsaddr:$dst)>;
2516def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
2517def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
2518
2519def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
2520 (ADD32ri GR32:$src1, tconstpool:$src2)>;
2521def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
2522 (ADD32ri GR32:$src1, tjumptable:$src2)>;
2523def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
2524 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
2525def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
2526 (ADD32ri GR32:$src1, texternalsym:$src2)>;
2527
2528def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
2529 (MOV32mi addr:$dst, tglobaladdr:$src)>;
2530def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
2531 (MOV32mi addr:$dst, texternalsym:$src)>;
2532
2533// Calls
2534def : Pat<(X86tailcall GR32:$dst),
2535 (CALL32r GR32:$dst)>;
2536
2537def : Pat<(X86tailcall (i32 tglobaladdr:$dst)),
2538 (CALLpcrel32 tglobaladdr:$dst)>;
2539def : Pat<(X86tailcall (i32 texternalsym:$dst)),
2540 (CALLpcrel32 texternalsym:$dst)>;
2541
2542def : Pat<(X86call (i32 tglobaladdr:$dst)),
2543 (CALLpcrel32 tglobaladdr:$dst)>;
2544def : Pat<(X86call (i32 texternalsym:$dst)),
2545 (CALLpcrel32 texternalsym:$dst)>;
2546
2547// X86 specific add which produces a flag.
2548def : Pat<(addc GR32:$src1, GR32:$src2),
2549 (ADD32rr GR32:$src1, GR32:$src2)>;
2550def : Pat<(addc GR32:$src1, (load addr:$src2)),
2551 (ADD32rm GR32:$src1, addr:$src2)>;
2552def : Pat<(addc GR32:$src1, imm:$src2),
2553 (ADD32ri GR32:$src1, imm:$src2)>;
2554def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
2555 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
2556
2557def : Pat<(subc GR32:$src1, GR32:$src2),
2558 (SUB32rr GR32:$src1, GR32:$src2)>;
2559def : Pat<(subc GR32:$src1, (load addr:$src2)),
2560 (SUB32rm GR32:$src1, addr:$src2)>;
2561def : Pat<(subc GR32:$src1, imm:$src2),
2562 (SUB32ri GR32:$src1, imm:$src2)>;
2563def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
2564 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
2565
2566def : Pat<(truncstorei1 (i8 imm:$src), addr:$dst),
2567 (MOV8mi addr:$dst, imm:$src)>;
2568def : Pat<(truncstorei1 GR8:$src, addr:$dst),
2569 (MOV8mr addr:$dst, GR8:$src)>;
2570
2571// Comparisons.
2572
2573// TEST R,R is smaller than CMP R,0
2574def : Pat<(X86cmp GR8:$src1, 0),
2575 (TEST8rr GR8:$src1, GR8:$src1)>;
2576def : Pat<(X86cmp GR16:$src1, 0),
2577 (TEST16rr GR16:$src1, GR16:$src1)>;
2578def : Pat<(X86cmp GR32:$src1, 0),
2579 (TEST32rr GR32:$src1, GR32:$src1)>;
2580
2581// {s|z}extload bool -> {s|z}extload byte
2582def : Pat<(sextloadi16i1 addr:$src), (MOVSX16rm8 addr:$src)>;
2583def : Pat<(sextloadi32i1 addr:$src), (MOVSX32rm8 addr:$src)>;
2584def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
2585def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
2586def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
2587
2588// extload bool -> extload byte
2589def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
2590def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
2591def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
2592def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
2593def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
2594def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
2595
2596// anyext -> zext
2597def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>;
2598def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>;
2599def : Pat<(i32 (anyext GR16:$src)), (MOVZX32rr16 GR16:$src)>;
2600def : Pat<(i16 (anyext (loadi8 addr:$src))), (MOVZX16rm8 addr:$src)>;
2601def : Pat<(i32 (anyext (loadi8 addr:$src))), (MOVZX32rm8 addr:$src)>;
2602def : Pat<(i32 (anyext (loadi16 addr:$src))), (MOVZX32rm16 addr:$src)>;
2603
2604//===----------------------------------------------------------------------===//
2605// Some peepholes
2606//===----------------------------------------------------------------------===//
2607
2608// (shl x, 1) ==> (add x, x)
2609def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
2610def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
2611def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
2612
2613// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
2614def : Pat<(or (srl GR32:$src1, CL:$amt),
2615 (shl GR32:$src2, (sub 32, CL:$amt))),
2616 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
2617
2618def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
2619 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
2620 (SHRD32mrCL addr:$dst, GR32:$src2)>;
2621
2622// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
2623def : Pat<(or (shl GR32:$src1, CL:$amt),
2624 (srl GR32:$src2, (sub 32, CL:$amt))),
2625 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
2626
2627def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
2628 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
2629 (SHLD32mrCL addr:$dst, GR32:$src2)>;
2630
2631// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
2632def : Pat<(or (srl GR16:$src1, CL:$amt),
2633 (shl GR16:$src2, (sub 16, CL:$amt))),
2634 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
2635
2636def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
2637 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
2638 (SHRD16mrCL addr:$dst, GR16:$src2)>;
2639
2640// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
2641def : Pat<(or (shl GR16:$src1, CL:$amt),
2642 (srl GR16:$src2, (sub 16, CL:$amt))),
2643 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
2644
2645def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
2646 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
2647 (SHLD16mrCL addr:$dst, GR16:$src2)>;
2648
2649
2650//===----------------------------------------------------------------------===//
2651// Floating Point Stack Support
2652//===----------------------------------------------------------------------===//
2653
2654include "X86InstrFPStack.td"
2655
2656//===----------------------------------------------------------------------===//
2657// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
2658//===----------------------------------------------------------------------===//
2659
2660include "X86InstrMMX.td"
2661
2662//===----------------------------------------------------------------------===//
2663// XMM Floating point support (requires SSE / SSE2)
2664//===----------------------------------------------------------------------===//
2665
2666include "X86InstrSSE.td"
2667
2668//===----------------------------------------------------------------------===//
2669// X86-64 Support
2670//===----------------------------------------------------------------------===//
2671
2672include "X86InstrX86-64.td"