blob: ebb9d5d8a7fb1c5056fc02154b5a557aba54e488 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilson7e3f0d22010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Andersond9668172010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +000082
Bob Wilsonc1d287b2009-08-14 05:13:08 +000083def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
84
Bob Wilson0ce37102009-08-14 05:08:32 +000085// VDUPLANE can produce a quad-register result from a double-register source,
86// so the result is not constrained to match the source.
87def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
88 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
89 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000090
Bob Wilsonde95c1b82009-08-19 17:03:43 +000091def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
92 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
93def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
94
Bob Wilsond8e17572009-08-12 22:31:50 +000095def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
96def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
97def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
98def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
99
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000100def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000101 SDTCisSameAs<0, 2>,
102 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000103def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
104def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
105def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000106
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000107def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
108 SDTCisSameAs<1, 2>]>;
109def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
110def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
111
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000112def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>]>;
114def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
115def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
116
Bob Wilsoncba270d2010-07-13 21:16:48 +0000117def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
118 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000119 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000120 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
121 return (EltBits == 32 && EltVal == 0);
122}]>;
123
124def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
125 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000126 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000127 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
128 return (EltBits == 8 && EltVal == 0xff);
129}]>;
130
Bob Wilson5bafff32009-06-22 23:27:02 +0000131//===----------------------------------------------------------------------===//
132// NEON operand definitions
133//===----------------------------------------------------------------------===//
134
Bob Wilson1a913ed2010-06-11 21:34:50 +0000135def nModImm : Operand<i32> {
136 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000137}
138
Bob Wilson5bafff32009-06-22 23:27:02 +0000139//===----------------------------------------------------------------------===//
140// NEON load / store instructions
141//===----------------------------------------------------------------------===//
142
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000143// Use VLDM to load a Q register as a D register pair.
144// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000145def VLDMQIA
146 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
147 IIC_fpLoad_m, "",
148 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
149def VLDMQDB
150 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000151 IIC_fpLoad_m, "",
152 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000153
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000154// Use VSTM to store a Q register as a D register pair.
155// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000156def VSTMQIA
157 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
158 IIC_fpStore_m, "",
159 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
160def VSTMQDB
161 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000162 IIC_fpStore_m, "",
163 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000164
Bob Wilsonffde0802010-09-02 16:00:54 +0000165// Classes for VLD* pseudo-instructions with multi-register operands.
166// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000167class VLDQPseudo<InstrItinClass itin>
168 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
169class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000170 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000171 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000172 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000173class VLDQQPseudo<InstrItinClass itin>
174 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
175class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000176 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000177 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000178 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000179class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000180 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000181 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000182 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000183
Bob Wilson2a0e9742010-11-27 06:35:16 +0000184let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
185
Bob Wilson205a5ca2009-07-08 18:11:30 +0000186// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000187class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000188 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000189 (ins addrmode6:$Rn), IIC_VLD1,
190 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
191 let Rm = 0b1111;
192 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000193}
Bob Wilson621f1952010-03-23 05:25:43 +0000194class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000195 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000196 (ins addrmode6:$Rn), IIC_VLD1x2,
197 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
198 let Rm = 0b1111;
199 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000200}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000201
Owen Andersond9aa7d32010-11-02 00:05:05 +0000202def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
203def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
204def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
205def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000206
Owen Andersond9aa7d32010-11-02 00:05:05 +0000207def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
208def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
209def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
210def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Evan Chengd2ca8132010-10-09 01:03:04 +0000212def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
213def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
214def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000216
Bob Wilson99493b22010-03-20 17:59:03 +0000217// ...with address register writeback:
218class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000219 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000220 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
221 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
222 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000223 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000224}
Bob Wilson99493b22010-03-20 17:59:03 +0000225class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000226 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000227 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
228 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
229 "$Rn.addr = $wb", []> {
230 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000231}
Bob Wilson99493b22010-03-20 17:59:03 +0000232
Owen Andersone85bd772010-11-02 00:24:52 +0000233def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
234def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
235def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
236def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000237
Owen Andersone85bd772010-11-02 00:24:52 +0000238def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
239def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
240def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
241def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000242
Evan Chengd2ca8132010-10-09 01:03:04 +0000243def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
244def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
245def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000247
Bob Wilson052ba452010-03-22 18:22:06 +0000248// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000249class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000250 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000251 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
252 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
253 let Rm = 0b1111;
254 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000255}
Bob Wilson99493b22010-03-20 17:59:03 +0000256class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000258 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
260 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000261}
Bob Wilson052ba452010-03-22 18:22:06 +0000262
Owen Andersone85bd772010-11-02 00:24:52 +0000263def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
264def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
265def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
266def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000267
Owen Andersone85bd772010-11-02 00:24:52 +0000268def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
269def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
270def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
271def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000272
Evan Chengd2ca8132010-10-09 01:03:04 +0000273def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
274def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000275
Bob Wilson052ba452010-03-22 18:22:06 +0000276// ...with 4 registers (some of these are only for the disassembler):
277class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000278 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000279 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
280 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
281 let Rm = 0b1111;
282 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000283}
Bob Wilson99493b22010-03-20 17:59:03 +0000284class VLD1D4WB<bits<4> op7_4, string Dt>
285 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000286 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000287 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
288 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000289 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000291}
Johnny Chend7283d92010-02-23 20:51:23 +0000292
Owen Andersone85bd772010-11-02 00:24:52 +0000293def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
294def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
295def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
296def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000297
Owen Andersone85bd772010-11-02 00:24:52 +0000298def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
299def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
300def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
301def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000302
Evan Chengd2ca8132010-10-09 01:03:04 +0000303def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
304def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000305
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000306// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000307class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000308 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000309 (ins addrmode6:$Rn), IIC_VLD2,
310 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
311 let Rm = 0b1111;
312 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000313}
Bob Wilson95808322010-03-18 20:18:39 +0000314class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000315 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000316 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000317 (ins addrmode6:$Rn), IIC_VLD2x2,
318 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
319 let Rm = 0b1111;
320 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000321}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000322
Owen Andersoncf667be2010-11-02 01:24:55 +0000323def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
324def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
325def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000326
Owen Andersoncf667be2010-11-02 01:24:55 +0000327def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
328def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
329def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000330
Bob Wilson9d84fb32010-09-14 20:59:49 +0000331def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
332def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
333def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000334
Evan Chengd2ca8132010-10-09 01:03:04 +0000335def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
336def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
337def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000338
Bob Wilson92cb9322010-03-20 20:10:51 +0000339// ...with address register writeback:
340class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000341 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000342 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
343 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
344 "$Rn.addr = $wb", []> {
345 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000346}
Bob Wilson92cb9322010-03-20 20:10:51 +0000347class VLD2QWB<bits<4> op7_4, string Dt>
348 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000349 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000350 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
351 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000354}
Bob Wilson92cb9322010-03-20 20:10:51 +0000355
Owen Andersoncf667be2010-11-02 01:24:55 +0000356def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
357def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
358def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000359
Owen Andersoncf667be2010-11-02 01:24:55 +0000360def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
361def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
362def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000363
Evan Chengd2ca8132010-10-09 01:03:04 +0000364def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
365def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
366def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000367
Evan Chengd2ca8132010-10-09 01:03:04 +0000368def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
369def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
370def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000371
Bob Wilson00bf1d92010-03-20 18:14:26 +0000372// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000373def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
374def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
375def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
376def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
377def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
378def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000379
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000380// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000381class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000382 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000383 (ins addrmode6:$Rn), IIC_VLD3,
384 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
385 let Rm = 0b1111;
386 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000387}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000388
Owen Andersoncf667be2010-11-02 01:24:55 +0000389def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
390def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
391def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000392
Bob Wilson9d84fb32010-09-14 20:59:49 +0000393def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
394def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
395def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000396
Bob Wilson92cb9322010-03-20 20:10:51 +0000397// ...with address register writeback:
398class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
399 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000400 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000401 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
402 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
403 "$Rn.addr = $wb", []> {
404 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000405}
Bob Wilson92cb9322010-03-20 20:10:51 +0000406
Owen Andersoncf667be2010-11-02 01:24:55 +0000407def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
408def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
409def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000410
Evan Cheng84f69e82010-10-09 01:45:34 +0000411def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
412def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
413def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000414
Bob Wilson92cb9322010-03-20 20:10:51 +0000415// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000416def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
417def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
418def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
419def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
420def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
421def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000422
Evan Cheng84f69e82010-10-09 01:45:34 +0000423def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
424def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
425def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000426
Bob Wilson92cb9322010-03-20 20:10:51 +0000427// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000428def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
429def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
430def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000431
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000432// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000433class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
434 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000435 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000436 (ins addrmode6:$Rn), IIC_VLD4,
437 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
438 let Rm = 0b1111;
439 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000440}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000441
Owen Andersoncf667be2010-11-02 01:24:55 +0000442def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
443def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
444def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000445
Bob Wilson9d84fb32010-09-14 20:59:49 +0000446def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
447def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
448def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000449
Bob Wilson92cb9322010-03-20 20:10:51 +0000450// ...with address register writeback:
451class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
452 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000453 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000454 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
455 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
456 "$Rn.addr = $wb", []> {
457 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000458}
Bob Wilson92cb9322010-03-20 20:10:51 +0000459
Owen Andersoncf667be2010-11-02 01:24:55 +0000460def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
461def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
462def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000463
Bob Wilson9d84fb32010-09-14 20:59:49 +0000464def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
465def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
466def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000467
Bob Wilson92cb9322010-03-20 20:10:51 +0000468// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000469def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
470def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
471def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
472def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
473def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
474def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000475
Bob Wilson9d84fb32010-09-14 20:59:49 +0000476def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
477def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
478def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000479
Bob Wilson92cb9322010-03-20 20:10:51 +0000480// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000481def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
482def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
483def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000484
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000485} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
486
Bob Wilson8466fa12010-09-13 23:01:35 +0000487// Classes for VLD*LN pseudo-instructions with multi-register operands.
488// These are expanded to real instructions after register allocation.
489class VLDQLNPseudo<InstrItinClass itin>
490 : PseudoNLdSt<(outs QPR:$dst),
491 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
492 itin, "$src = $dst">;
493class VLDQLNWBPseudo<InstrItinClass itin>
494 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
495 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
496 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
497class VLDQQLNPseudo<InstrItinClass itin>
498 : PseudoNLdSt<(outs QQPR:$dst),
499 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
500 itin, "$src = $dst">;
501class VLDQQLNWBPseudo<InstrItinClass itin>
502 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
503 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
504 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
505class VLDQQQQLNPseudo<InstrItinClass itin>
506 : PseudoNLdSt<(outs QQQQPR:$dst),
507 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
508 itin, "$src = $dst">;
509class VLDQQQQLNWBPseudo<InstrItinClass itin>
510 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
511 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
512 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
513
Bob Wilsonb07c1712009-10-07 21:53:04 +0000514// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000515class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
516 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000517 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000518 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
519 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000520 "$src = $Vd",
521 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000522 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000523 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000524 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000525}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000526class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
527 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
528 (i32 (LoadOp addrmode6:$addr)),
529 imm:$lane))];
530}
531
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000532def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
533 let Inst{7-5} = lane{2-0};
534}
535def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
536 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000537 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000538}
539def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
540 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000541 let Inst{5} = Rn{4};
542 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000543}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000544
545def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
546def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
547def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
548
549let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
550
551// ...with address register writeback:
552class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000553 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000554 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000555 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000556 "\\{$Vd[$lane]\\}, $Rn$Rm",
557 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000558
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000559def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
560 let Inst{7-5} = lane{2-0};
561}
562def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
563 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000564 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000565}
566def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
567 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000568 let Inst{5} = Rn{4};
569 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000570}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000571
572def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
573def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
574def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000575
Bob Wilson243fcc52009-09-01 04:26:28 +0000576// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000577class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000578 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000579 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
580 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000581 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000582 let Rm = 0b1111;
583 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000584}
Bob Wilson243fcc52009-09-01 04:26:28 +0000585
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000586def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
587 let Inst{7-5} = lane{2-0};
588}
589def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
590 let Inst{7-6} = lane{1-0};
591}
592def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
593 let Inst{7} = lane{0};
594}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000595
Evan Chengd2ca8132010-10-09 01:03:04 +0000596def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
597def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
598def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000599
Bob Wilson41315282010-03-20 20:39:53 +0000600// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000601def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
602 let Inst{7-6} = lane{1-0};
603}
604def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
605 let Inst{7} = lane{0};
606}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000607
Evan Chengd2ca8132010-10-09 01:03:04 +0000608def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
609def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000610
Bob Wilsona1023642010-03-20 20:47:18 +0000611// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000612class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000613 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000614 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000615 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000616 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
617 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
618 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000619}
Bob Wilsona1023642010-03-20 20:47:18 +0000620
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000621def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
622 let Inst{7-5} = lane{2-0};
623}
624def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
625 let Inst{7-6} = lane{1-0};
626}
627def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
628 let Inst{7} = lane{0};
629}
Bob Wilsona1023642010-03-20 20:47:18 +0000630
Evan Chengd2ca8132010-10-09 01:03:04 +0000631def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
632def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
633def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000634
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000635def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
636 let Inst{7-6} = lane{1-0};
637}
638def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
639 let Inst{7} = lane{0};
640}
Bob Wilsona1023642010-03-20 20:47:18 +0000641
Evan Chengd2ca8132010-10-09 01:03:04 +0000642def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
643def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000644
Bob Wilson243fcc52009-09-01 04:26:28 +0000645// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000646class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000647 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000648 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000649 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000650 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000651 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000652 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000653}
Bob Wilson243fcc52009-09-01 04:26:28 +0000654
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000655def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
656 let Inst{7-5} = lane{2-0};
657}
658def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
659 let Inst{7-6} = lane{1-0};
660}
661def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
662 let Inst{7} = lane{0};
663}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000664
Evan Cheng84f69e82010-10-09 01:45:34 +0000665def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
666def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
667def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000668
Bob Wilson41315282010-03-20 20:39:53 +0000669// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
671 let Inst{7-6} = lane{1-0};
672}
673def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
674 let Inst{7} = lane{0};
675}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000676
Evan Cheng84f69e82010-10-09 01:45:34 +0000677def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
678def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000679
Bob Wilsona1023642010-03-20 20:47:18 +0000680// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000681class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000682 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000683 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000684 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000685 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000686 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000687 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
688 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000689 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000690
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000691def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
692 let Inst{7-5} = lane{2-0};
693}
694def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
695 let Inst{7-6} = lane{1-0};
696}
697def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
698 let Inst{7} = lane{0};
699}
Bob Wilsona1023642010-03-20 20:47:18 +0000700
Evan Cheng84f69e82010-10-09 01:45:34 +0000701def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
702def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
703def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000704
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000705def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
706 let Inst{7-6} = lane{1-0};
707}
708def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
709 let Inst{7} = lane{0};
710}
Bob Wilsona1023642010-03-20 20:47:18 +0000711
Evan Cheng84f69e82010-10-09 01:45:34 +0000712def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
713def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000714
Bob Wilson243fcc52009-09-01 04:26:28 +0000715// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000716class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000717 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000718 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000719 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000720 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000721 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000723 let Rm = 0b1111;
724 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725}
Bob Wilson243fcc52009-09-01 04:26:28 +0000726
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000727def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
728 let Inst{7-5} = lane{2-0};
729}
730def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
731 let Inst{7-6} = lane{1-0};
732}
733def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
734 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000735 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736}
Bob Wilson62e053e2009-10-08 22:53:57 +0000737
Evan Cheng10dc63f2010-10-09 04:07:58 +0000738def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
739def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
740def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000741
Bob Wilson41315282010-03-20 20:39:53 +0000742// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
744 let Inst{7-6} = lane{1-0};
745}
746def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
747 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000748 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000749}
Bob Wilson62e053e2009-10-08 22:53:57 +0000750
Evan Cheng10dc63f2010-10-09 04:07:58 +0000751def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
752def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000753
Bob Wilsona1023642010-03-20 20:47:18 +0000754// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000755class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000756 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000757 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000758 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000759 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000760 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000761"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
762"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000763 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000764 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000765}
Bob Wilsona1023642010-03-20 20:47:18 +0000766
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000767def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
768 let Inst{7-5} = lane{2-0};
769}
770def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
771 let Inst{7-6} = lane{1-0};
772}
773def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
774 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000775 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000776}
Bob Wilsona1023642010-03-20 20:47:18 +0000777
Evan Cheng10dc63f2010-10-09 04:07:58 +0000778def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
779def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
780def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000781
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000782def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
783 let Inst{7-6} = lane{1-0};
784}
785def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
786 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000787 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000788}
Bob Wilsona1023642010-03-20 20:47:18 +0000789
Evan Cheng10dc63f2010-10-09 04:07:58 +0000790def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
791def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000792
Bob Wilson2a0e9742010-11-27 06:35:16 +0000793} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
794
Bob Wilsonb07c1712009-10-07 21:53:04 +0000795// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000796class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
797 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000798 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
799 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6:$Rn)))))]> {
800 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000801 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000802}
803class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
804 let Pattern = [(set QPR:$dst,
805 (Ty (NEONvdup (i32 (LoadOp addrmode6:$addr)))))];
806}
807
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000808def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
809def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
810def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000811
812def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
813def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
814def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
815
816let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
817
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000818class VLD1QDUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
819 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000820 (ins addrmode6:$Rn), IIC_VLD1dup,
821 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
822 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000823 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000824}
825
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000826def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8", v16i8, extloadi8>;
827def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16", v8i16, extloadi16>;
828def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32", v4i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000829
830// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000831class VLD1DUPWB<bits<4> op7_4, string Dt>
832 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000833 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000834 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
835 let Inst{4} = Rn{4};
836}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000837class VLD1QDUPWB<bits<4> op7_4, string Dt>
838 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000839 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000840 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
841 let Inst{4} = Rn{4};
842}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000843
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000844def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
845def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
846def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000847
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000848def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
849def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
850def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000851
852def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
853def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
854def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
855
Bob Wilsonb07c1712009-10-07 21:53:04 +0000856// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000857class VLD2DUP<bits<4> op7_4, string Dt>
858 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
859 (ins addrmode6:$Rn), IIC_VLD2dup,
860 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
861 let Rm = 0b1111;
862 let Inst{4} = Rn{4};
863}
864
865def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
866def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
867def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
868
869def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
870def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
871def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
872
873// ...with double-spaced registers (not used for codegen):
874def VLD2DUPd8Q : VLD2DUP<{0,0,1,?}, "8">;
875def VLD2DUPd16Q : VLD2DUP<{0,1,1,?}, "16">;
876def VLD2DUPd32Q : VLD2DUP<{1,0,1,?}, "32">;
877
878// ...with address register writeback:
879class VLD2DUPWB<bits<4> op7_4, string Dt>
880 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
881 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2dupu,
882 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
883 let Inst{4} = Rn{4};
884}
885
886def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
887def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
888def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
889
890def VLD2DUPd8Q_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
891def VLD2DUPd16Q_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
892def VLD2DUPd32Q_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
893
894def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
895def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
896def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
897
Bob Wilsonb07c1712009-10-07 21:53:04 +0000898// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +0000899class VLD3DUP<bits<4> op7_4, string Dt>
900 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
901 (ins addrmode6:$Rn), IIC_VLD3dup,
902 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
903 let Rm = 0b1111;
904 let Inst{4} = Rn{4};
905}
906
907def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
908def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
909def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
910
911def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
912def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
913def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
914
915// ...with double-spaced registers (not used for codegen):
916def VLD3DUPd8T : VLD3DUP<{0,0,1,?}, "8">;
917def VLD3DUPd16T : VLD3DUP<{0,1,1,?}, "16">;
918def VLD3DUPd32T : VLD3DUP<{1,0,1,?}, "32">;
919
920// ...with address register writeback:
921class VLD3DUPWB<bits<4> op7_4, string Dt>
922 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
923 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3dupu,
924 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
925 "$Rn.addr = $wb", []> {
926 let Inst{4} = Rn{4};
927}
928
929def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
930def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
931def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
932
933def VLD3DUPd8T_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
934def VLD3DUPd16T_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
935def VLD3DUPd32T_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
936
937def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
938def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
939def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
940
Bob Wilsonb07c1712009-10-07 21:53:04 +0000941// VLD4DUP : Vector Load (single 4-element structure to all lanes)
942// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000943} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000944
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000945let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000946
Bob Wilson709d5922010-08-25 23:27:42 +0000947// Classes for VST* pseudo-instructions with multi-register operands.
948// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000949class VSTQPseudo<InstrItinClass itin>
950 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
951class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000952 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000953 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000954 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000955class VSTQQPseudo<InstrItinClass itin>
956 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
957class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000958 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000959 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000960 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000961class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000962 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000963 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000964 "$addr.addr = $wb">;
965
Bob Wilson11d98992010-03-23 06:20:33 +0000966// VST1 : Vector Store (multiple single elements)
967class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +0000968 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
969 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
970 let Rm = 0b1111;
971 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000972}
Bob Wilson11d98992010-03-23 06:20:33 +0000973class VST1Q<bits<4> op7_4, string Dt>
974 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000975 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
976 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
977 let Rm = 0b1111;
978 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000979}
Bob Wilson11d98992010-03-23 06:20:33 +0000980
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000981def VST1d8 : VST1D<{0,0,0,?}, "8">;
982def VST1d16 : VST1D<{0,1,0,?}, "16">;
983def VST1d32 : VST1D<{1,0,0,?}, "32">;
984def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000985
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000986def VST1q8 : VST1Q<{0,0,?,?}, "8">;
987def VST1q16 : VST1Q<{0,1,?,?}, "16">;
988def VST1q32 : VST1Q<{1,0,?,?}, "32">;
989def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000990
Evan Cheng60ff8792010-10-11 22:03:18 +0000991def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
992def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
993def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
994def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000995
Bob Wilson25eb5012010-03-20 20:54:36 +0000996// ...with address register writeback:
997class VST1DWB<bits<4> op7_4, string Dt>
998 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000999 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1000 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1001 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001002}
Bob Wilson25eb5012010-03-20 20:54:36 +00001003class VST1QWB<bits<4> op7_4, string Dt>
1004 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001005 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1006 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1007 "$Rn.addr = $wb", []> {
1008 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001009}
Bob Wilson25eb5012010-03-20 20:54:36 +00001010
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001011def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1012def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1013def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1014def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001015
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001016def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1017def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1018def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1019def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001020
Evan Cheng60ff8792010-10-11 22:03:18 +00001021def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1022def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1023def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1024def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001025
Bob Wilson052ba452010-03-22 18:22:06 +00001026// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001027class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001028 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001029 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1030 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1031 let Rm = 0b1111;
1032 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001033}
Bob Wilson25eb5012010-03-20 20:54:36 +00001034class VST1D3WB<bits<4> op7_4, string Dt>
1035 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001036 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001037 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001038 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1039 "$Rn.addr = $wb", []> {
1040 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001041}
Bob Wilson052ba452010-03-22 18:22:06 +00001042
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001043def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1044def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1045def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1046def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001047
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001048def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1049def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1050def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1051def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001052
Evan Cheng60ff8792010-10-11 22:03:18 +00001053def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1054def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001055
Bob Wilson052ba452010-03-22 18:22:06 +00001056// ...with 4 registers (some of these are only for the disassembler):
1057class VST1D4<bits<4> op7_4, string Dt>
1058 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001059 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1060 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001061 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001062 let Rm = 0b1111;
1063 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001064}
Bob Wilson25eb5012010-03-20 20:54:36 +00001065class VST1D4WB<bits<4> op7_4, string Dt>
1066 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001067 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001068 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001069 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1070 "$Rn.addr = $wb", []> {
1071 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001072}
Bob Wilson25eb5012010-03-20 20:54:36 +00001073
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001074def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1075def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1076def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1077def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001078
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001079def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1080def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1081def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1082def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001083
Evan Cheng60ff8792010-10-11 22:03:18 +00001084def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1085def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001086
Bob Wilsonb36ec862009-08-06 18:47:44 +00001087// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001088class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1089 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001090 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1091 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1092 let Rm = 0b1111;
1093 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001094}
Bob Wilson95808322010-03-18 20:18:39 +00001095class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001096 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001097 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1098 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001099 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001100 let Rm = 0b1111;
1101 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001102}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001103
Owen Andersond2f37942010-11-02 21:16:58 +00001104def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1105def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1106def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001107
Owen Andersond2f37942010-11-02 21:16:58 +00001108def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1109def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1110def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001111
Evan Cheng60ff8792010-10-11 22:03:18 +00001112def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1113def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1114def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001115
Evan Cheng60ff8792010-10-11 22:03:18 +00001116def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1117def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1118def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001119
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001120// ...with address register writeback:
1121class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1122 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001123 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1124 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1125 "$Rn.addr = $wb", []> {
1126 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001127}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001128class VST2QWB<bits<4> op7_4, string Dt>
1129 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001130 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001131 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001132 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1133 "$Rn.addr = $wb", []> {
1134 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001135}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001136
Owen Andersond2f37942010-11-02 21:16:58 +00001137def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1138def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1139def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001140
Owen Andersond2f37942010-11-02 21:16:58 +00001141def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1142def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1143def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001144
Evan Cheng60ff8792010-10-11 22:03:18 +00001145def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1146def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1147def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001148
Evan Cheng60ff8792010-10-11 22:03:18 +00001149def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1150def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1151def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001152
Bob Wilson068b18b2010-03-20 21:15:48 +00001153// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001154def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1155def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1156def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1157def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1158def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1159def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001160
Bob Wilsonb36ec862009-08-06 18:47:44 +00001161// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001162class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1163 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001164 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1165 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1166 let Rm = 0b1111;
1167 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001168}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001169
Owen Andersona1a45fd2010-11-02 21:47:03 +00001170def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1171def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1172def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001173
Evan Cheng60ff8792010-10-11 22:03:18 +00001174def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1175def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1176def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001177
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001178// ...with address register writeback:
1179class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1180 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001181 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001182 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001183 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1184 "$Rn.addr = $wb", []> {
1185 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001186}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001187
Owen Andersona1a45fd2010-11-02 21:47:03 +00001188def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1189def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1190def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001191
Evan Cheng60ff8792010-10-11 22:03:18 +00001192def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1193def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1194def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001195
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001196// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001197def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1198def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1199def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1200def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1201def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1202def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001203
Evan Cheng60ff8792010-10-11 22:03:18 +00001204def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1205def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1206def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001207
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001208// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001209def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1210def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1211def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001212
Bob Wilsonb36ec862009-08-06 18:47:44 +00001213// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001214class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1215 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001216 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1217 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001218 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001219 let Rm = 0b1111;
1220 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001221}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001222
Owen Andersona1a45fd2010-11-02 21:47:03 +00001223def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1224def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1225def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001226
Evan Cheng60ff8792010-10-11 22:03:18 +00001227def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1228def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1229def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001230
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001231// ...with address register writeback:
1232class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1233 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001234 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001235 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001236 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1237 "$Rn.addr = $wb", []> {
1238 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001239}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001240
Owen Andersona1a45fd2010-11-02 21:47:03 +00001241def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1242def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1243def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001244
Evan Cheng60ff8792010-10-11 22:03:18 +00001245def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1246def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1247def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001248
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001249// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001250def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1251def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1252def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1253def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1254def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1255def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001256
Evan Cheng60ff8792010-10-11 22:03:18 +00001257def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1258def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1259def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001260
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001261// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001262def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1263def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1264def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001265
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001266} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1267
Bob Wilson8466fa12010-09-13 23:01:35 +00001268// Classes for VST*LN pseudo-instructions with multi-register operands.
1269// These are expanded to real instructions after register allocation.
1270class VSTQLNPseudo<InstrItinClass itin>
1271 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1272 itin, "">;
1273class VSTQLNWBPseudo<InstrItinClass itin>
1274 : PseudoNLdSt<(outs GPR:$wb),
1275 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1276 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1277class VSTQQLNPseudo<InstrItinClass itin>
1278 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1279 itin, "">;
1280class VSTQQLNWBPseudo<InstrItinClass itin>
1281 : PseudoNLdSt<(outs GPR:$wb),
1282 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1283 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1284class VSTQQQQLNPseudo<InstrItinClass itin>
1285 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1286 itin, "">;
1287class VSTQQQQLNWBPseudo<InstrItinClass itin>
1288 : PseudoNLdSt<(outs GPR:$wb),
1289 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1290 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1291
Bob Wilsonb07c1712009-10-07 21:53:04 +00001292// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001293class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1294 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001295 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001296 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001297 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1298 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001299 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001300}
Bob Wilsond168cef2010-11-03 16:24:53 +00001301class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1302 : VSTQLNPseudo<IIC_VST1ln> {
1303 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1304 addrmode6:$addr)];
1305}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001306
Bob Wilsond168cef2010-11-03 16:24:53 +00001307def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1308 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001309 let Inst{7-5} = lane{2-0};
1310}
Bob Wilsond168cef2010-11-03 16:24:53 +00001311def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1312 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001313 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001314 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001315}
Bob Wilsond168cef2010-11-03 16:24:53 +00001316def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001317 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001318 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001319}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001320
Bob Wilsond168cef2010-11-03 16:24:53 +00001321def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1322def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1323def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001324
1325let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1326
1327// ...with address register writeback:
1328class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001329 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001330 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001331 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001332 "\\{$Vd[$lane]\\}, $Rn$Rm",
1333 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001334
Owen Andersone95c9462010-11-02 21:54:45 +00001335def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1336 let Inst{7-5} = lane{2-0};
1337}
1338def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1339 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001340 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001341}
1342def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1343 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001344 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001345}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001346
1347def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1348def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1349def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001350
Bob Wilson8a3198b2009-09-01 18:51:56 +00001351// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001352class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001353 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001354 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1355 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001356 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001357 let Rm = 0b1111;
1358 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001359}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001360
Owen Andersonb20594f2010-11-02 22:18:18 +00001361def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1362 let Inst{7-5} = lane{2-0};
1363}
1364def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1365 let Inst{7-6} = lane{1-0};
1366}
1367def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1368 let Inst{7} = lane{0};
1369}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001370
Evan Cheng60ff8792010-10-11 22:03:18 +00001371def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1372def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1373def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001374
Bob Wilson41315282010-03-20 20:39:53 +00001375// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001376def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1377 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001378 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001379}
1380def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1381 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001382 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001383}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001384
Evan Cheng60ff8792010-10-11 22:03:18 +00001385def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1386def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001387
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001388// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001389class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001390 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001391 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001392 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001393 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001394 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001395 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001396}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001397
Owen Andersonb20594f2010-11-02 22:18:18 +00001398def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1399 let Inst{7-5} = lane{2-0};
1400}
1401def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1402 let Inst{7-6} = lane{1-0};
1403}
1404def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1405 let Inst{7} = lane{0};
1406}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001407
Evan Cheng60ff8792010-10-11 22:03:18 +00001408def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1409def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1410def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001411
Owen Andersonb20594f2010-11-02 22:18:18 +00001412def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1413 let Inst{7-6} = lane{1-0};
1414}
1415def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1416 let Inst{7} = lane{0};
1417}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001418
Evan Cheng60ff8792010-10-11 22:03:18 +00001419def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1420def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001421
Bob Wilson8a3198b2009-09-01 18:51:56 +00001422// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001423class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001424 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001425 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001426 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001427 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1428 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001429}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001430
Owen Andersonb20594f2010-11-02 22:18:18 +00001431def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1432 let Inst{7-5} = lane{2-0};
1433}
1434def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1435 let Inst{7-6} = lane{1-0};
1436}
1437def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1438 let Inst{7} = lane{0};
1439}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001440
Evan Cheng60ff8792010-10-11 22:03:18 +00001441def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1442def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1443def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001444
Bob Wilson41315282010-03-20 20:39:53 +00001445// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001446def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1447 let Inst{7-6} = lane{1-0};
1448}
1449def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1450 let Inst{7} = lane{0};
1451}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001452
Evan Cheng60ff8792010-10-11 22:03:18 +00001453def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1454def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001455
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001456// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001457class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001458 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001459 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001460 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001461 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001462 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1463 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001464
Owen Andersonb20594f2010-11-02 22:18:18 +00001465def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1466 let Inst{7-5} = lane{2-0};
1467}
1468def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1469 let Inst{7-6} = lane{1-0};
1470}
1471def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1472 let Inst{7} = lane{0};
1473}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001474
Evan Cheng60ff8792010-10-11 22:03:18 +00001475def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1476def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1477def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001478
Owen Andersonb20594f2010-11-02 22:18:18 +00001479def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1480 let Inst{7-6} = lane{1-0};
1481}
1482def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1483 let Inst{7} = lane{0};
1484}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001485
Evan Cheng60ff8792010-10-11 22:03:18 +00001486def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1487def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001488
Bob Wilson8a3198b2009-09-01 18:51:56 +00001489// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001490class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001491 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001492 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001493 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001494 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001495 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001496 let Rm = 0b1111;
1497 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001498}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001499
Owen Andersonb20594f2010-11-02 22:18:18 +00001500def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1501 let Inst{7-5} = lane{2-0};
1502}
1503def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1504 let Inst{7-6} = lane{1-0};
1505}
1506def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1507 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001508 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001509}
Bob Wilson56311392009-10-09 00:01:36 +00001510
Evan Cheng60ff8792010-10-11 22:03:18 +00001511def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1512def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1513def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001514
Bob Wilson41315282010-03-20 20:39:53 +00001515// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001516def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1517 let Inst{7-6} = lane{1-0};
1518}
1519def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1520 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001521 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001522}
Bob Wilson56311392009-10-09 00:01:36 +00001523
Evan Cheng60ff8792010-10-11 22:03:18 +00001524def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1525def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001526
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001527// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001528class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001529 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001530 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001531 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001532 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001533 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1534 "$Rn.addr = $wb", []> {
1535 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001536}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001537
Owen Andersonb20594f2010-11-02 22:18:18 +00001538def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1539 let Inst{7-5} = lane{2-0};
1540}
1541def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1542 let Inst{7-6} = lane{1-0};
1543}
1544def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1545 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001546 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001547}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001548
Evan Cheng60ff8792010-10-11 22:03:18 +00001549def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1550def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1551def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001552
Owen Andersonb20594f2010-11-02 22:18:18 +00001553def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1554 let Inst{7-6} = lane{1-0};
1555}
1556def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1557 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001558 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001559}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001560
Evan Cheng60ff8792010-10-11 22:03:18 +00001561def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1562def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001563
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001564} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001565
Bob Wilson205a5ca2009-07-08 18:11:30 +00001566
Bob Wilson5bafff32009-06-22 23:27:02 +00001567//===----------------------------------------------------------------------===//
1568// NEON pattern fragments
1569//===----------------------------------------------------------------------===//
1570
1571// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001572def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001573 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1574 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001575}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001576def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001577 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1578 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001579}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001580def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001581 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1582 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001583}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001584def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001585 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1586 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001587}]>;
1588
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001589// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001590def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001591 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1592 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001593}]>;
1594
Bob Wilson5bafff32009-06-22 23:27:02 +00001595// Translate lane numbers from Q registers to D subregs.
1596def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001598}]>;
1599def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001600 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001601}]>;
1602def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001603 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001604}]>;
1605
1606//===----------------------------------------------------------------------===//
1607// Instruction Classes
1608//===----------------------------------------------------------------------===//
1609
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001610// Basic 2-register operations: single-, double- and quad-register.
1611class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1612 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1613 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001614 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1615 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1616 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001617class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001618 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1619 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001620 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1621 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1622 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001623class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001624 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1625 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001626 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1627 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1628 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001629
Bob Wilson69bfbd62010-02-17 22:42:54 +00001630// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001631class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001632 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001633 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001634 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1635 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001636 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001637 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1638class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001639 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001640 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001641 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1642 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001643 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001644 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1645
Bob Wilson973a0742010-08-30 20:02:30 +00001646// Narrow 2-register operations.
1647class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1648 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1649 InstrItinClass itin, string OpcodeStr, string Dt,
1650 ValueType TyD, ValueType TyQ, SDNode OpNode>
1651 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1652 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1653 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1654
Bob Wilson5bafff32009-06-22 23:27:02 +00001655// Narrow 2-register intrinsics.
1656class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1657 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001658 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001659 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001660 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001661 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001662 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1663
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001664// Long 2-register operations (currently only used for VMOVL).
1665class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1666 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1667 InstrItinClass itin, string OpcodeStr, string Dt,
1668 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001669 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001670 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001671 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001672
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001673// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001674class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001675 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001676 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001677 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001678 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001679class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001680 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001681 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001682 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001683 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001684
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001685// Basic 3-register operations: single-, double- and quad-register.
1686class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1687 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1688 SDNode OpNode, bit Commutable>
1689 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001690 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1691 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001692 let isCommutable = Commutable;
1693}
1694
Bob Wilson5bafff32009-06-22 23:27:02 +00001695class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001696 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001697 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001698 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001699 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1700 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1701 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001702 let isCommutable = Commutable;
1703}
1704// Same as N3VD but no data type.
1705class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1706 InstrItinClass itin, string OpcodeStr,
1707 ValueType ResTy, ValueType OpTy,
1708 SDNode OpNode, bit Commutable>
1709 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001710 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1711 OpcodeStr, "$Vd, $Vn, $Vm", "",
1712 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001713 let isCommutable = Commutable;
1714}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001715
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001716class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001717 InstrItinClass itin, string OpcodeStr, string Dt,
1718 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001719 : N3V<0, 1, op21_20, op11_8, 1, 0,
1720 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1721 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1722 [(set (Ty DPR:$dst),
1723 (Ty (ShOp (Ty DPR:$src1),
1724 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001725 let isCommutable = 0;
1726}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001727class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001728 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001729 : N3V<0, 1, op21_20, op11_8, 1, 0,
1730 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1731 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1732 [(set (Ty DPR:$dst),
1733 (Ty (ShOp (Ty DPR:$src1),
1734 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001735 let isCommutable = 0;
1736}
1737
Bob Wilson5bafff32009-06-22 23:27:02 +00001738class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001739 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001740 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001741 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001742 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001743 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1744 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001745 let isCommutable = Commutable;
1746}
1747class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1748 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001749 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001750 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001751 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001752 OpcodeStr, "$dst, $src1, $src2", "",
1753 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001754 let isCommutable = Commutable;
1755}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001756class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001757 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001758 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001759 : N3V<1, 1, op21_20, op11_8, 1, 0,
1760 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1761 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1762 [(set (ResTy QPR:$dst),
1763 (ResTy (ShOp (ResTy QPR:$src1),
1764 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1765 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001766 let isCommutable = 0;
1767}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001768class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001769 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001770 : N3V<1, 1, op21_20, op11_8, 1, 0,
1771 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1772 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1773 [(set (ResTy QPR:$dst),
1774 (ResTy (ShOp (ResTy QPR:$src1),
1775 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1776 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001777 let isCommutable = 0;
1778}
Bob Wilson5bafff32009-06-22 23:27:02 +00001779
1780// Basic 3-register intrinsics, both double- and quad-register.
1781class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001782 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001783 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001784 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001785 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1786 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1787 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001788 let isCommutable = Commutable;
1789}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001790class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001791 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001792 : N3V<0, 1, op21_20, op11_8, 1, 0,
1793 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1794 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1795 [(set (Ty DPR:$dst),
1796 (Ty (IntOp (Ty DPR:$src1),
1797 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1798 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001799 let isCommutable = 0;
1800}
David Goodwin658ea602009-09-25 18:38:29 +00001801class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001802 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001803 : N3V<0, 1, op21_20, op11_8, 1, 0,
1804 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1805 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1806 [(set (Ty DPR:$dst),
1807 (Ty (IntOp (Ty DPR:$src1),
1808 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001809 let isCommutable = 0;
1810}
Owen Anderson3557d002010-10-26 20:56:57 +00001811class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1812 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001813 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001814 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1815 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1816 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1817 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001818 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001819}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001820
Bob Wilson5bafff32009-06-22 23:27:02 +00001821class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001822 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001823 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001824 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001825 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1826 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1827 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001828 let isCommutable = Commutable;
1829}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001830class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001831 string OpcodeStr, string Dt,
1832 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001833 : N3V<1, 1, op21_20, op11_8, 1, 0,
1834 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1835 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1836 [(set (ResTy QPR:$dst),
1837 (ResTy (IntOp (ResTy QPR:$src1),
1838 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1839 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001840 let isCommutable = 0;
1841}
David Goodwin658ea602009-09-25 18:38:29 +00001842class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001843 string OpcodeStr, string Dt,
1844 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001845 : N3V<1, 1, op21_20, op11_8, 1, 0,
1846 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1847 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1848 [(set (ResTy QPR:$dst),
1849 (ResTy (IntOp (ResTy QPR:$src1),
1850 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1851 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001852 let isCommutable = 0;
1853}
Owen Anderson3557d002010-10-26 20:56:57 +00001854class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1855 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001856 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001857 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1858 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1859 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1860 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001861 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001862}
Bob Wilson5bafff32009-06-22 23:27:02 +00001863
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001864// Multiply-Add/Sub operations: single-, double- and quad-register.
1865class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1866 InstrItinClass itin, string OpcodeStr, string Dt,
1867 ValueType Ty, SDNode MulOp, SDNode OpNode>
1868 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1869 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001870 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001871 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1872
Bob Wilson5bafff32009-06-22 23:27:02 +00001873class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001874 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001875 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001876 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001877 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1878 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1879 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1880 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1881
David Goodwin658ea602009-09-25 18:38:29 +00001882class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 string OpcodeStr, string Dt,
1884 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001885 : N3V<0, 1, op21_20, op11_8, 1, 0,
1886 (outs DPR:$dst),
1887 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1888 NVMulSLFrm, itin,
1889 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1890 [(set (Ty DPR:$dst),
1891 (Ty (ShOp (Ty DPR:$src1),
1892 (Ty (MulOp DPR:$src2,
1893 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1894 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001895class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001896 string OpcodeStr, string Dt,
1897 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001898 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001899 (outs DPR:$Vd),
1900 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001901 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001902 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1903 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001904 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001905 (Ty (MulOp DPR:$Vn,
1906 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001907 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001908
Bob Wilson5bafff32009-06-22 23:27:02 +00001909class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001910 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001911 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001912 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001913 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1914 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1915 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1916 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001917class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001918 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001919 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001920 : N3V<1, 1, op21_20, op11_8, 1, 0,
1921 (outs QPR:$dst),
1922 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1923 NVMulSLFrm, itin,
1924 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1925 [(set (ResTy QPR:$dst),
1926 (ResTy (ShOp (ResTy QPR:$src1),
1927 (ResTy (MulOp QPR:$src2,
1928 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1929 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001930class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001931 string OpcodeStr, string Dt,
1932 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001933 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001934 : N3V<1, 1, op21_20, op11_8, 1, 0,
1935 (outs QPR:$dst),
1936 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1937 NVMulSLFrm, itin,
1938 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1939 [(set (ResTy QPR:$dst),
1940 (ResTy (ShOp (ResTy QPR:$src1),
1941 (ResTy (MulOp QPR:$src2,
1942 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1943 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001944
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001945// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1946class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1947 InstrItinClass itin, string OpcodeStr, string Dt,
1948 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1949 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001950 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1951 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1952 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1953 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001954class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1955 InstrItinClass itin, string OpcodeStr, string Dt,
1956 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1957 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001958 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1959 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1960 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1961 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001962
Bob Wilson5bafff32009-06-22 23:27:02 +00001963// Neon 3-argument intrinsics, both double- and quad-register.
1964// The destination register is also used as the first source operand register.
1965class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001966 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001967 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001968 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001969 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001970 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001971 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1972 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1973class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001974 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001975 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001976 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001977 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001978 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001979 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1980 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1981
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001982// Long Multiply-Add/Sub operations.
1983class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1984 InstrItinClass itin, string OpcodeStr, string Dt,
1985 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1986 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001987 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1988 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1989 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1990 (TyQ (MulOp (TyD DPR:$Vn),
1991 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001992class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1993 InstrItinClass itin, string OpcodeStr, string Dt,
1994 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1995 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1996 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1997 NVMulSLFrm, itin,
1998 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1999 [(set QPR:$dst,
2000 (OpNode (TyQ QPR:$src1),
2001 (TyQ (MulOp (TyD DPR:$src2),
2002 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
2003 imm:$lane))))))]>;
2004class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2005 InstrItinClass itin, string OpcodeStr, string Dt,
2006 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2007 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
2008 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
2009 NVMulSLFrm, itin,
2010 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
2011 [(set QPR:$dst,
2012 (OpNode (TyQ QPR:$src1),
2013 (TyQ (MulOp (TyD DPR:$src2),
2014 (TyD (NEONvduplane (TyD DPR_8:$src3),
2015 imm:$lane))))))]>;
2016
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002017// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2018class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2019 InstrItinClass itin, string OpcodeStr, string Dt,
2020 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2021 SDNode OpNode>
2022 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002023 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2024 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2025 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2026 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2027 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002028
Bob Wilson5bafff32009-06-22 23:27:02 +00002029// Neon Long 3-argument intrinsic. The destination register is
2030// a quad-register and is also used as the first source operand register.
2031class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002032 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002033 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002034 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002035 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2036 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2037 [(set QPR:$Vd,
2038 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002039class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002040 string OpcodeStr, string Dt,
2041 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002042 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2043 (outs QPR:$dst),
2044 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
2045 NVMulSLFrm, itin,
2046 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
2047 [(set (ResTy QPR:$dst),
2048 (ResTy (IntOp (ResTy QPR:$src1),
2049 (OpTy DPR:$src2),
2050 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
2051 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002052class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2053 InstrItinClass itin, string OpcodeStr, string Dt,
2054 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002055 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2056 (outs QPR:$dst),
2057 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
2058 NVMulSLFrm, itin,
2059 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
2060 [(set (ResTy QPR:$dst),
2061 (ResTy (IntOp (ResTy QPR:$src1),
2062 (OpTy DPR:$src2),
2063 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
2064 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002065
Bob Wilson5bafff32009-06-22 23:27:02 +00002066// Narrowing 3-register intrinsics.
2067class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002068 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002069 Intrinsic IntOp, bit Commutable>
2070 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00002071 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00002072 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002073 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
2074 let isCommutable = Commutable;
2075}
2076
Bob Wilson04d6c282010-08-29 05:57:34 +00002077// Long 3-register operations.
2078class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2079 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002080 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2081 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2082 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
2083 OpcodeStr, Dt, "$dst, $src1, $src2", "",
2084 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
2085 let isCommutable = Commutable;
2086}
2087class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2088 InstrItinClass itin, string OpcodeStr, string Dt,
2089 ValueType TyQ, ValueType TyD, SDNode OpNode>
2090 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2091 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
2092 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2093 [(set QPR:$dst,
2094 (TyQ (OpNode (TyD DPR:$src1),
2095 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
2096class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2097 InstrItinClass itin, string OpcodeStr, string Dt,
2098 ValueType TyQ, ValueType TyD, SDNode OpNode>
2099 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002100 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002101 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2102 [(set QPR:$dst,
2103 (TyQ (OpNode (TyD DPR:$src1),
2104 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
2105
2106// Long 3-register operations with explicitly extended operands.
2107class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2108 InstrItinClass itin, string OpcodeStr, string Dt,
2109 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2110 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002111 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00002112 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
2113 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
2114 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
2115 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
2116 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002117}
2118
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002119// Long 3-register intrinsics with explicit extend (VABDL).
2120class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2121 InstrItinClass itin, string OpcodeStr, string Dt,
2122 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2123 bit Commutable>
2124 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2125 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
2126 OpcodeStr, Dt, "$dst, $src1, $src2", "",
2127 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
2128 (TyD DPR:$src2))))))]> {
2129 let isCommutable = Commutable;
2130}
2131
Bob Wilson5bafff32009-06-22 23:27:02 +00002132// Long 3-register intrinsics.
2133class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002134 InstrItinClass itin, string OpcodeStr, string Dt,
2135 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002136 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00002137 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002138 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002139 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
2140 let isCommutable = Commutable;
2141}
David Goodwin658ea602009-09-25 18:38:29 +00002142class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002143 string OpcodeStr, string Dt,
2144 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002145 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2146 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
2147 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2148 [(set (ResTy QPR:$dst),
2149 (ResTy (IntOp (OpTy DPR:$src1),
2150 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
2151 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002152class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2153 InstrItinClass itin, string OpcodeStr, string Dt,
2154 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002155 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002156 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002157 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2158 [(set (ResTy QPR:$dst),
2159 (ResTy (IntOp (OpTy DPR:$src1),
2160 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
2161 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002162
Bob Wilson04d6c282010-08-29 05:57:34 +00002163// Wide 3-register operations.
2164class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2165 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2166 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002167 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00002168 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
2169 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
2170 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
2171 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002172 let isCommutable = Commutable;
2173}
2174
2175// Pairwise long 2-register intrinsics, both double- and quad-register.
2176class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002177 bits<2> op17_16, bits<5> op11_7, bit op4,
2178 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002179 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2180 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002181 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002182 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
2183class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002184 bits<2> op17_16, bits<5> op11_7, bit op4,
2185 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002186 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2187 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002188 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002189 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
2190
2191// Pairwise long 2-register accumulate intrinsics,
2192// both double- and quad-register.
2193// The destination register is also used as the first source operand register.
2194class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002195 bits<2> op17_16, bits<5> op11_7, bit op4,
2196 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002197 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2198 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002199 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2200 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2201 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002202class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002203 bits<2> op17_16, bits<5> op11_7, bit op4,
2204 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002205 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2206 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002207 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2208 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2209 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002210
2211// Shift by immediate,
2212// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002213class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002214 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002215 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002216 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002217 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002218 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002219 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002220class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002221 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002222 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002223 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002224 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002225 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002226 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
2227
Johnny Chen6c8648b2010-03-17 23:26:50 +00002228// Long shift by immediate.
2229class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2230 string OpcodeStr, string Dt,
2231 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2232 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002233 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002234 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00002235 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
2236 (i32 imm:$SIMM))))]>;
2237
Bob Wilson5bafff32009-06-22 23:27:02 +00002238// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002239class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002240 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002241 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002242 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002243 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002244 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002245 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
2246 (i32 imm:$SIMM))))]>;
2247
2248// Shift right by immediate and accumulate,
2249// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002250class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002251 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002252 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2253 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2254 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2255 [(set DPR:$Vd, (Ty (add DPR:$src1,
2256 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002257class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002258 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002259 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2260 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2261 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2262 [(set QPR:$Vd, (Ty (add QPR:$src1,
2263 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002264
2265// Shift by immediate and insert,
2266// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002267class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002268 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002269 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2270 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2271 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2272 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002273class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002274 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002275 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2276 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2277 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2278 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002279
2280// Convert, with fractional bits immediate,
2281// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002282class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002283 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002284 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002285 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002286 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2287 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2288 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002289class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002290 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002291 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002292 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002293 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2294 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2295 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002296
2297//===----------------------------------------------------------------------===//
2298// Multiclasses
2299//===----------------------------------------------------------------------===//
2300
Bob Wilson916ac5b2009-10-03 04:44:16 +00002301// Abbreviations used in multiclass suffixes:
2302// Q = quarter int (8 bit) elements
2303// H = half int (16 bit) elements
2304// S = single int (32 bit) elements
2305// D = double int (64 bit) elements
2306
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002307// Neon 2-register vector operations -- for disassembly only.
2308
2309// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002310multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2311 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002312 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002313 // 64-bit vector types.
2314 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2315 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002316 opc, !strconcat(Dt, "8"), asm, "",
2317 [(set DPR:$dst, (v8i8 (OpNode (v8i8 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002318 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2319 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002320 opc, !strconcat(Dt, "16"), asm, "",
2321 [(set DPR:$dst, (v4i16 (OpNode (v4i16 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002322 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2323 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002324 opc, !strconcat(Dt, "32"), asm, "",
2325 [(set DPR:$dst, (v2i32 (OpNode (v2i32 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002326 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2327 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002328 opc, "f32", asm, "",
2329 [(set DPR:$dst, (v2f32 (OpNode (v2f32 DPR:$src))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002330 let Inst{10} = 1; // overwrite F = 1
2331 }
2332
2333 // 128-bit vector types.
2334 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2335 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002336 opc, !strconcat(Dt, "8"), asm, "",
2337 [(set QPR:$dst, (v16i8 (OpNode (v16i8 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002338 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2339 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002340 opc, !strconcat(Dt, "16"), asm, "",
2341 [(set QPR:$dst, (v8i16 (OpNode (v8i16 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002342 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2343 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002344 opc, !strconcat(Dt, "32"), asm, "",
2345 [(set QPR:$dst, (v4i32 (OpNode (v4i32 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002346 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2347 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002348 opc, "f32", asm, "",
2349 [(set QPR:$dst, (v4f32 (OpNode (v4f32 QPR:$src))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002350 let Inst{10} = 1; // overwrite F = 1
2351 }
2352}
2353
Bob Wilson5bafff32009-06-22 23:27:02 +00002354// Neon 3-register vector operations.
2355
2356// First with only element sizes of 8, 16 and 32 bits:
2357multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002358 InstrItinClass itinD16, InstrItinClass itinD32,
2359 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002360 string OpcodeStr, string Dt,
2361 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002362 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002363 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002364 OpcodeStr, !strconcat(Dt, "8"),
2365 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002366 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002367 OpcodeStr, !strconcat(Dt, "16"),
2368 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002369 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002370 OpcodeStr, !strconcat(Dt, "32"),
2371 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002372
2373 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002374 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002375 OpcodeStr, !strconcat(Dt, "8"),
2376 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002377 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002378 OpcodeStr, !strconcat(Dt, "16"),
2379 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002380 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002381 OpcodeStr, !strconcat(Dt, "32"),
2382 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002383}
2384
Evan Chengf81bf152009-11-23 21:57:23 +00002385multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2386 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2387 v4i16, ShOp>;
2388 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002389 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002390 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002391 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002392 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002393 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002394}
2395
Bob Wilson5bafff32009-06-22 23:27:02 +00002396// ....then also with element size 64 bits:
2397multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002398 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002399 string OpcodeStr, string Dt,
2400 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002401 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002402 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002403 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002404 OpcodeStr, !strconcat(Dt, "64"),
2405 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002406 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002407 OpcodeStr, !strconcat(Dt, "64"),
2408 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002409}
2410
2411
Bob Wilson973a0742010-08-30 20:02:30 +00002412// Neon Narrowing 2-register vector operations,
2413// source operand element sizes of 16, 32 and 64 bits:
2414multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002415 bits<5> op11_7, bit op6, bit op4,
Bob Wilson973a0742010-08-30 20:02:30 +00002416 InstrItinClass itin, string OpcodeStr, string Dt,
2417 SDNode OpNode> {
2418 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2419 itin, OpcodeStr, !strconcat(Dt, "16"),
2420 v8i8, v8i16, OpNode>;
2421 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2422 itin, OpcodeStr, !strconcat(Dt, "32"),
2423 v4i16, v4i32, OpNode>;
2424 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2425 itin, OpcodeStr, !strconcat(Dt, "64"),
2426 v2i32, v2i64, OpNode>;
2427}
2428
Bob Wilson5bafff32009-06-22 23:27:02 +00002429// Neon Narrowing 2-register vector intrinsics,
2430// source operand element sizes of 16, 32 and 64 bits:
2431multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002432 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002433 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002434 Intrinsic IntOp> {
2435 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002436 itin, OpcodeStr, !strconcat(Dt, "16"),
2437 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002438 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002439 itin, OpcodeStr, !strconcat(Dt, "32"),
2440 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002441 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002442 itin, OpcodeStr, !strconcat(Dt, "64"),
2443 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002444}
2445
2446
2447// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2448// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002449multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2450 string OpcodeStr, string Dt, SDNode OpNode> {
2451 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2452 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2453 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2454 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2455 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2456 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002457}
2458
2459
2460// Neon 3-register vector intrinsics.
2461
2462// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002463multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002464 InstrItinClass itinD16, InstrItinClass itinD32,
2465 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002466 string OpcodeStr, string Dt,
2467 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002468 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002469 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002470 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002471 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002472 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002473 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002474 v2i32, v2i32, IntOp, Commutable>;
2475
2476 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002477 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002478 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002479 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002480 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002481 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002482 v4i32, v4i32, IntOp, Commutable>;
2483}
Owen Anderson3557d002010-10-26 20:56:57 +00002484multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2485 InstrItinClass itinD16, InstrItinClass itinD32,
2486 InstrItinClass itinQ16, InstrItinClass itinQ32,
2487 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002488 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002489 // 64-bit vector types.
2490 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2491 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002492 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002493 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2494 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002495 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002496
2497 // 128-bit vector types.
2498 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2499 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002500 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002501 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2502 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002503 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002504}
Bob Wilson5bafff32009-06-22 23:27:02 +00002505
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002506multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002507 InstrItinClass itinD16, InstrItinClass itinD32,
2508 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002509 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002510 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002511 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002512 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002513 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002514 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002515 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002516 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002517 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002518}
2519
Bob Wilson5bafff32009-06-22 23:27:02 +00002520// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002521multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002522 InstrItinClass itinD16, InstrItinClass itinD32,
2523 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002524 string OpcodeStr, string Dt,
2525 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002526 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002527 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002528 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002529 OpcodeStr, !strconcat(Dt, "8"),
2530 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002531 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002532 OpcodeStr, !strconcat(Dt, "8"),
2533 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002534}
Owen Anderson3557d002010-10-26 20:56:57 +00002535multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2536 InstrItinClass itinD16, InstrItinClass itinD32,
2537 InstrItinClass itinQ16, InstrItinClass itinQ32,
2538 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002539 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002540 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002541 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002542 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2543 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002544 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002545 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2546 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002547 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002548}
2549
Bob Wilson5bafff32009-06-22 23:27:02 +00002550
2551// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002552multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002553 InstrItinClass itinD16, InstrItinClass itinD32,
2554 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002555 string OpcodeStr, string Dt,
2556 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002557 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002558 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002559 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002560 OpcodeStr, !strconcat(Dt, "64"),
2561 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002562 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002563 OpcodeStr, !strconcat(Dt, "64"),
2564 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002565}
Owen Anderson3557d002010-10-26 20:56:57 +00002566multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2567 InstrItinClass itinD16, InstrItinClass itinD32,
2568 InstrItinClass itinQ16, InstrItinClass itinQ32,
2569 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002570 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002571 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002572 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002573 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2574 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002575 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002576 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2577 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002578 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002579}
Bob Wilson5bafff32009-06-22 23:27:02 +00002580
Bob Wilson5bafff32009-06-22 23:27:02 +00002581// Neon Narrowing 3-register vector intrinsics,
2582// source operand element sizes of 16, 32 and 64 bits:
2583multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002584 string OpcodeStr, string Dt,
2585 Intrinsic IntOp, bit Commutable = 0> {
2586 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2587 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002588 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002589 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2590 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002591 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002592 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2593 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002594 v2i32, v2i64, IntOp, Commutable>;
2595}
2596
2597
Bob Wilson04d6c282010-08-29 05:57:34 +00002598// Neon Long 3-register vector operations.
2599
2600multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2601 InstrItinClass itin16, InstrItinClass itin32,
2602 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002603 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002604 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2605 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002606 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002607 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002608 OpcodeStr, !strconcat(Dt, "16"),
2609 v4i32, v4i16, OpNode, Commutable>;
2610 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2611 OpcodeStr, !strconcat(Dt, "32"),
2612 v2i64, v2i32, OpNode, Commutable>;
2613}
2614
2615multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2616 InstrItinClass itin, string OpcodeStr, string Dt,
2617 SDNode OpNode> {
2618 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2619 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2620 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2621 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2622}
2623
2624multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2625 InstrItinClass itin16, InstrItinClass itin32,
2626 string OpcodeStr, string Dt,
2627 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2628 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2629 OpcodeStr, !strconcat(Dt, "8"),
2630 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002631 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002632 OpcodeStr, !strconcat(Dt, "16"),
2633 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2634 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2635 OpcodeStr, !strconcat(Dt, "32"),
2636 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002637}
2638
Bob Wilson5bafff32009-06-22 23:27:02 +00002639// Neon Long 3-register vector intrinsics.
2640
2641// First with only element sizes of 16 and 32 bits:
2642multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002643 InstrItinClass itin16, InstrItinClass itin32,
2644 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002645 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002646 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002647 OpcodeStr, !strconcat(Dt, "16"),
2648 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002649 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002650 OpcodeStr, !strconcat(Dt, "32"),
2651 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652}
2653
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002654multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002655 InstrItinClass itin, string OpcodeStr, string Dt,
2656 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002657 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002658 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002659 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002660 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002661}
2662
Bob Wilson5bafff32009-06-22 23:27:02 +00002663// ....then also with element size of 8 bits:
2664multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002665 InstrItinClass itin16, InstrItinClass itin32,
2666 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002667 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002668 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002669 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002670 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002671 OpcodeStr, !strconcat(Dt, "8"),
2672 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002673}
2674
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002675// ....with explicit extend (VABDL).
2676multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2677 InstrItinClass itin, string OpcodeStr, string Dt,
2678 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2679 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2680 OpcodeStr, !strconcat(Dt, "8"),
2681 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002682 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002683 OpcodeStr, !strconcat(Dt, "16"),
2684 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2685 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2686 OpcodeStr, !strconcat(Dt, "32"),
2687 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2688}
2689
Bob Wilson5bafff32009-06-22 23:27:02 +00002690
2691// Neon Wide 3-register vector intrinsics,
2692// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002693multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2694 string OpcodeStr, string Dt,
2695 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2696 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2697 OpcodeStr, !strconcat(Dt, "8"),
2698 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2699 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2700 OpcodeStr, !strconcat(Dt, "16"),
2701 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2702 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2703 OpcodeStr, !strconcat(Dt, "32"),
2704 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002705}
2706
2707
2708// Neon Multiply-Op vector operations,
2709// element sizes of 8, 16 and 32 bits:
2710multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002711 InstrItinClass itinD16, InstrItinClass itinD32,
2712 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002713 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002714 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002715 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002716 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002717 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002718 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002719 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002720 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002721
2722 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002723 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002724 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002725 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002726 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002727 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002728 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002729}
2730
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002731multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002732 InstrItinClass itinD16, InstrItinClass itinD32,
2733 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002734 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002735 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002736 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002737 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002738 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002739 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002740 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2741 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002742 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002743 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2744 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002745}
Bob Wilson5bafff32009-06-22 23:27:02 +00002746
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002747// Neon Intrinsic-Op vector operations,
2748// element sizes of 8, 16 and 32 bits:
2749multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2750 InstrItinClass itinD, InstrItinClass itinQ,
2751 string OpcodeStr, string Dt, Intrinsic IntOp,
2752 SDNode OpNode> {
2753 // 64-bit vector types.
2754 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2755 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2756 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2757 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2758 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2759 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2760
2761 // 128-bit vector types.
2762 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2763 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2764 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2765 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2766 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2767 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2768}
2769
Bob Wilson5bafff32009-06-22 23:27:02 +00002770// Neon 3-argument intrinsics,
2771// element sizes of 8, 16 and 32 bits:
2772multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002773 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002774 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002775 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002776 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002777 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002778 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002779 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002780 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002781 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002782
2783 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002784 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002785 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002786 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002787 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002788 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002789 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002790}
2791
2792
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002793// Neon Long Multiply-Op vector operations,
2794// element sizes of 8, 16 and 32 bits:
2795multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2796 InstrItinClass itin16, InstrItinClass itin32,
2797 string OpcodeStr, string Dt, SDNode MulOp,
2798 SDNode OpNode> {
2799 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2800 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2801 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2802 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2803 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2804 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2805}
2806
2807multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2808 string Dt, SDNode MulOp, SDNode OpNode> {
2809 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2810 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2811 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2812 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2813}
2814
2815
Bob Wilson5bafff32009-06-22 23:27:02 +00002816// Neon Long 3-argument intrinsics.
2817
2818// First with only element sizes of 16 and 32 bits:
2819multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002820 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002821 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002822 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002823 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002824 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002825 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002826}
2827
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002828multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002829 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002830 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002831 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002832 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002833 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002834}
2835
Bob Wilson5bafff32009-06-22 23:27:02 +00002836// ....then also with element size of 8 bits:
2837multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002838 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002839 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002840 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2841 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002842 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002843}
2844
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002845// ....with explicit extend (VABAL).
2846multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2847 InstrItinClass itin, string OpcodeStr, string Dt,
2848 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2849 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2850 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2851 IntOp, ExtOp, OpNode>;
2852 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2853 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2854 IntOp, ExtOp, OpNode>;
2855 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2856 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2857 IntOp, ExtOp, OpNode>;
2858}
2859
Bob Wilson5bafff32009-06-22 23:27:02 +00002860
2861// Neon 2-register vector intrinsics,
2862// element sizes of 8, 16 and 32 bits:
2863multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002864 bits<5> op11_7, bit op4,
2865 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002866 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002867 // 64-bit vector types.
2868 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002869 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002870 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002871 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002872 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002873 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002874
2875 // 128-bit vector types.
2876 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002877 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002878 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002879 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002880 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002881 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002882}
2883
2884
2885// Neon Pairwise long 2-register intrinsics,
2886// element sizes of 8, 16 and 32 bits:
2887multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2888 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002889 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002890 // 64-bit vector types.
2891 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002892 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002893 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002894 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002895 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002896 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002897
2898 // 128-bit vector types.
2899 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002900 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002901 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002902 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002903 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002904 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002905}
2906
2907
2908// Neon Pairwise long 2-register accumulate intrinsics,
2909// element sizes of 8, 16 and 32 bits:
2910multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2911 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002912 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002913 // 64-bit vector types.
2914 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002915 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002916 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002917 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002918 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002919 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002920
2921 // 128-bit vector types.
2922 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002923 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002924 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002925 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002926 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002927 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002928}
2929
2930
2931// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002932// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002933// element sizes of 8, 16, 32 and 64 bits:
2934multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002935 InstrItinClass itin, string OpcodeStr, string Dt,
2936 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002937 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002938 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002939 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002940 let Inst{21-19} = 0b001; // imm6 = 001xxx
2941 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002942 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002943 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002944 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2945 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002946 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002947 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002948 let Inst{21} = 0b1; // imm6 = 1xxxxx
2949 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002950 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002951 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002952 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002953
2954 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002955 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002956 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002957 let Inst{21-19} = 0b001; // imm6 = 001xxx
2958 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002959 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002960 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002961 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2962 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002963 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002964 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002965 let Inst{21} = 0b1; // imm6 = 1xxxxx
2966 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002967 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002968 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002969 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002970}
2971
Bob Wilson5bafff32009-06-22 23:27:02 +00002972// Neon Shift-Accumulate vector operations,
2973// element sizes of 8, 16, 32 and 64 bits:
2974multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002976 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002977 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002978 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002979 let Inst{21-19} = 0b001; // imm6 = 001xxx
2980 }
2981 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002982 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002983 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2984 }
2985 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002986 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002987 let Inst{21} = 0b1; // imm6 = 1xxxxx
2988 }
2989 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002990 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002991 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002992
2993 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002994 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002995 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002996 let Inst{21-19} = 0b001; // imm6 = 001xxx
2997 }
2998 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002999 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003000 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3001 }
3002 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003003 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003004 let Inst{21} = 0b1; // imm6 = 1xxxxx
3005 }
3006 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003007 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003008 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003009}
3010
3011
3012// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003013// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003014// element sizes of 8, 16, 32 and 64 bits:
3015multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003016 string OpcodeStr, SDNode ShOp,
3017 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003018 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003019 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003020 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003021 let Inst{21-19} = 0b001; // imm6 = 001xxx
3022 }
3023 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003024 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003025 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3026 }
3027 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003028 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003029 let Inst{21} = 0b1; // imm6 = 1xxxxx
3030 }
3031 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003032 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003033 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003034
3035 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003036 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003037 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003038 let Inst{21-19} = 0b001; // imm6 = 001xxx
3039 }
3040 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003041 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003042 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3043 }
3044 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003045 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003046 let Inst{21} = 0b1; // imm6 = 1xxxxx
3047 }
3048 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003049 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003050 // imm6 = xxxxxx
3051}
3052
3053// Neon Shift Long operations,
3054// element sizes of 8, 16, 32 bits:
3055multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003056 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003057 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003058 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003059 let Inst{21-19} = 0b001; // imm6 = 001xxx
3060 }
3061 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003062 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003063 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3064 }
3065 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003066 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003067 let Inst{21} = 0b1; // imm6 = 1xxxxx
3068 }
3069}
3070
3071// Neon Shift Narrow operations,
3072// element sizes of 16, 32, 64 bits:
3073multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003074 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003075 SDNode OpNode> {
3076 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003077 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003078 let Inst{21-19} = 0b001; // imm6 = 001xxx
3079 }
3080 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003081 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003082 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3083 }
3084 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003085 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003086 let Inst{21} = 0b1; // imm6 = 1xxxxx
3087 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003088}
3089
3090//===----------------------------------------------------------------------===//
3091// Instruction Definitions.
3092//===----------------------------------------------------------------------===//
3093
3094// Vector Add Operations.
3095
3096// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003097defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003098 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003099def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003100 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003101def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003102 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003103// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003104defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3105 "vaddl", "s", add, sext, 1>;
3106defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3107 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003108// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003109defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3110defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003111// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003112defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3113 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3114 "vhadd", "s", int_arm_neon_vhadds, 1>;
3115defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3116 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3117 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003118// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003119defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3120 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3121 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3122defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3123 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3124 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003125// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003126defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3127 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3128 "vqadd", "s", int_arm_neon_vqadds, 1>;
3129defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3130 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3131 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003132// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003133defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3134 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003135// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003136defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3137 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003138
3139// Vector Multiply Operations.
3140
3141// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003142defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003143 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003144def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3145 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3146def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3147 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003148def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003149 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003150def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003151 v4f32, v4f32, fmul, 1>;
3152defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3153def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3154def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3155 v2f32, fmul>;
3156
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003157def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3158 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3159 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3160 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003161 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003162 (SubReg_i16_lane imm:$lane)))>;
3163def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3164 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3165 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3166 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003167 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003168 (SubReg_i32_lane imm:$lane)))>;
3169def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3170 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3171 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3172 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003173 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003174 (SubReg_i32_lane imm:$lane)))>;
3175
Bob Wilson5bafff32009-06-22 23:27:02 +00003176// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003177defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003178 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003179 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003180defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3181 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003182 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003183def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003184 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3185 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003186 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3187 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003188 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003189 (SubReg_i16_lane imm:$lane)))>;
3190def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003191 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3192 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003193 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3194 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003195 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003196 (SubReg_i32_lane imm:$lane)))>;
3197
Bob Wilson5bafff32009-06-22 23:27:02 +00003198// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003199defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3200 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003201 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003202defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3203 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003204 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003205def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003206 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3207 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003208 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3209 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003210 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003211 (SubReg_i16_lane imm:$lane)))>;
3212def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003213 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3214 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003215 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3216 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003217 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003218 (SubReg_i32_lane imm:$lane)))>;
3219
Bob Wilson5bafff32009-06-22 23:27:02 +00003220// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003221defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3222 "vmull", "s", NEONvmulls, 1>;
3223defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3224 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003225def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003226 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003227defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3228defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003229
Bob Wilson5bafff32009-06-22 23:27:02 +00003230// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003231defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3232 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3233defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3234 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003235
3236// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3237
3238// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003239defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003240 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3241def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003242 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003243def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003244 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00003245defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003246 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3247def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003248 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003249def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003250 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003251
3252def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003253 (mul (v8i16 QPR:$src2),
3254 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3255 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003256 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003257 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003258 (SubReg_i16_lane imm:$lane)))>;
3259
3260def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003261 (mul (v4i32 QPR:$src2),
3262 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3263 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003264 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003265 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003266 (SubReg_i32_lane imm:$lane)))>;
3267
3268def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003269 (fmul (v4f32 QPR:$src2),
3270 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003271 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3272 (v4f32 QPR:$src2),
3273 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003274 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003275 (SubReg_i32_lane imm:$lane)))>;
3276
Bob Wilson5bafff32009-06-22 23:27:02 +00003277// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003278defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3279 "vmlal", "s", NEONvmulls, add>;
3280defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3281 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003282
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003283defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3284defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003285
Bob Wilson5bafff32009-06-22 23:27:02 +00003286// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003287defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003288 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003289defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003290
Bob Wilson5bafff32009-06-22 23:27:02 +00003291// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003292defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003293 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3294def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003295 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003296def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003297 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00003298defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003299 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3300def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003301 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003302def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003303 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003304
3305def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003306 (mul (v8i16 QPR:$src2),
3307 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3308 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003309 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003310 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003311 (SubReg_i16_lane imm:$lane)))>;
3312
3313def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003314 (mul (v4i32 QPR:$src2),
3315 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3316 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003317 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003318 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003319 (SubReg_i32_lane imm:$lane)))>;
3320
3321def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003322 (fmul (v4f32 QPR:$src2),
3323 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3324 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003325 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003326 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003327 (SubReg_i32_lane imm:$lane)))>;
3328
Bob Wilson5bafff32009-06-22 23:27:02 +00003329// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003330defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3331 "vmlsl", "s", NEONvmulls, sub>;
3332defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3333 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003334
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003335defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3336defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003337
Bob Wilson5bafff32009-06-22 23:27:02 +00003338// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003339defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003340 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003341defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003342
3343// Vector Subtract Operations.
3344
3345// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003346defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003347 "vsub", "i", sub, 0>;
3348def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003349 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003350def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003351 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003352// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003353defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3354 "vsubl", "s", sub, sext, 0>;
3355defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3356 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003357// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003358defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3359defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003360// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003361defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003362 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003363 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003364defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003365 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003366 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003367// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003368defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003369 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003370 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003371defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003372 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003373 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003374// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003375defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3376 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003377// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003378defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3379 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003380
3381// Vector Comparisons.
3382
3383// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003384defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3385 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003386def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003387 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003388def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003389 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003390
Johnny Chen363ac582010-02-23 01:42:58 +00003391defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonc24cb352010-11-08 23:21:22 +00003392 "$dst, $src, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003393
Bob Wilson5bafff32009-06-22 23:27:02 +00003394// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003395defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3396 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003397defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003398 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003399def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3400 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003401def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003402 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003403
Johnny Chen363ac582010-02-23 01:42:58 +00003404defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003405 "$dst, $src, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003406defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003407 "$dst, $src, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003408
Bob Wilson5bafff32009-06-22 23:27:02 +00003409// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003410defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3411 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3412defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3413 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003414def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003415 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003416def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003417 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003418
Johnny Chen363ac582010-02-23 01:42:58 +00003419defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003420 "$dst, $src, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003421defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003422 "$dst, $src, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003423
Bob Wilson5bafff32009-06-22 23:27:02 +00003424// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003425def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3426 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3427def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3428 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003429// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003430def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3431 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3432def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3433 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003434// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003435defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003436 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003437
3438// Vector Bitwise Operations.
3439
Bob Wilsoncba270d2010-07-13 21:16:48 +00003440def vnotd : PatFrag<(ops node:$in),
3441 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3442def vnotq : PatFrag<(ops node:$in),
3443 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003444
3445
Bob Wilson5bafff32009-06-22 23:27:02 +00003446// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003447def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3448 v2i32, v2i32, and, 1>;
3449def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3450 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003451
3452// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003453def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3454 v2i32, v2i32, xor, 1>;
3455def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3456 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003457
3458// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003459def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3460 v2i32, v2i32, or, 1>;
3461def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3462 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003463
Owen Andersond9668172010-11-03 22:44:51 +00003464def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3465 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3466 IIC_VMOVImm,
3467 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3468 [(set DPR:$Vd,
3469 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3470 let Inst{9} = SIMM{9};
3471}
3472
Owen Anderson080c0922010-11-05 19:27:46 +00003473def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003474 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3475 IIC_VMOVImm,
3476 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3477 [(set DPR:$Vd,
3478 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003479 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003480}
3481
3482def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3483 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3484 IIC_VMOVImm,
3485 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3486 [(set QPR:$Vd,
3487 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3488 let Inst{9} = SIMM{9};
3489}
3490
Owen Anderson080c0922010-11-05 19:27:46 +00003491def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003492 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3493 IIC_VMOVImm,
3494 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3495 [(set QPR:$Vd,
3496 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003497 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003498}
3499
3500
Bob Wilson5bafff32009-06-22 23:27:02 +00003501// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003502def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003503 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3504 "vbic", "$dst, $src1, $src2", "",
3505 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003506 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003507def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003508 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3509 "vbic", "$dst, $src1, $src2", "",
3510 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003511 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003512
Owen Anderson080c0922010-11-05 19:27:46 +00003513def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3514 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3515 IIC_VMOVImm,
3516 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3517 [(set DPR:$Vd,
3518 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3519 let Inst{9} = SIMM{9};
3520}
3521
3522def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3523 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3524 IIC_VMOVImm,
3525 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3526 [(set DPR:$Vd,
3527 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3528 let Inst{10-9} = SIMM{10-9};
3529}
3530
3531def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3532 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3533 IIC_VMOVImm,
3534 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3535 [(set QPR:$Vd,
3536 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3537 let Inst{9} = SIMM{9};
3538}
3539
3540def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3541 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3542 IIC_VMOVImm,
3543 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3544 [(set QPR:$Vd,
3545 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3546 let Inst{10-9} = SIMM{10-9};
3547}
3548
Bob Wilson5bafff32009-06-22 23:27:02 +00003549// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003550def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003551 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3552 "vorn", "$dst, $src1, $src2", "",
3553 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003554 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003555def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003556 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3557 "vorn", "$dst, $src1, $src2", "",
3558 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003559 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003560
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003561// VMVN : Vector Bitwise NOT (Immediate)
3562
3563let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003564
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003565def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3566 (ins nModImm:$SIMM), IIC_VMOVImm,
3567 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003568 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3569 let Inst{9} = SIMM{9};
3570}
3571
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003572def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3573 (ins nModImm:$SIMM), IIC_VMOVImm,
3574 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003575 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3576 let Inst{9} = SIMM{9};
3577}
3578
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003579def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3580 (ins nModImm:$SIMM), IIC_VMOVImm,
3581 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003582 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3583 let Inst{11-8} = SIMM{11-8};
3584}
3585
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003586def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3587 (ins nModImm:$SIMM), IIC_VMOVImm,
3588 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003589 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3590 let Inst{11-8} = SIMM{11-8};
3591}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003592}
3593
Bob Wilson5bafff32009-06-22 23:27:02 +00003594// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003595def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003596 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003597 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003598 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003599def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003600 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003601 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003602 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3603def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3604def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003605
3606// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003607def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3608 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003609 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003610 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3611 [(set DPR:$Vd,
3612 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3613 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3614def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3615 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003616 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003617 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3618 [(set QPR:$Vd,
3619 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3620 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003621
3622// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003623// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003624// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003625def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003626 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003627 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003628 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003629 [/* For disassembly only; pattern left blank */]>;
3630def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003631 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003632 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003633 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003634 [/* For disassembly only; pattern left blank */]>;
3635
Bob Wilson5bafff32009-06-22 23:27:02 +00003636// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003637// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003638// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003639def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003640 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003641 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003642 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003643 [/* For disassembly only; pattern left blank */]>;
3644def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003645 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003646 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003647 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003648 [/* For disassembly only; pattern left blank */]>;
3649
3650// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003651// for equivalent operations with different register constraints; it just
3652// inserts copies.
3653
3654// Vector Absolute Differences.
3655
3656// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003657defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003658 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003659 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003660defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003661 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003662 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003663def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003664 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003665def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003666 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003667
3668// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003669defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3670 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3671defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3672 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003673
3674// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003675defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3676 "vaba", "s", int_arm_neon_vabds, add>;
3677defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3678 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003679
3680// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003681defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3682 "vabal", "s", int_arm_neon_vabds, zext, add>;
3683defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3684 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003685
3686// Vector Maximum and Minimum.
3687
3688// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003689defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003690 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003691 "vmax", "s", int_arm_neon_vmaxs, 1>;
3692defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003693 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003694 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003695def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3696 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003697 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003698def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3699 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003700 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3701
3702// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003703defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3704 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3705 "vmin", "s", int_arm_neon_vmins, 1>;
3706defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3707 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3708 "vmin", "u", int_arm_neon_vminu, 1>;
3709def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3710 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003711 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003712def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3713 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003714 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003715
3716// Vector Pairwise Operations.
3717
3718// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003719def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3720 "vpadd", "i8",
3721 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3722def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3723 "vpadd", "i16",
3724 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3725def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3726 "vpadd", "i32",
3727 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003728def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003729 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003730 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003731
3732// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003733defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003734 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003735defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003736 int_arm_neon_vpaddlu>;
3737
3738// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003739defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003740 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003741defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003742 int_arm_neon_vpadalu>;
3743
3744// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003745def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003746 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003747def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003748 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003749def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003750 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003751def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003752 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003753def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003754 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003755def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003756 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003757def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003758 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003759
3760// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003761def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003762 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003763def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003764 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003765def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003766 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003767def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003768 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003769def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003770 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003771def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003772 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003773def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003774 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003775
3776// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3777
3778// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003779def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003780 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003781 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003782def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003783 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003784 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003785def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003786 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003787 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003788def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003789 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003790 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003791
3792// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003793def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003794 IIC_VRECSD, "vrecps", "f32",
3795 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003796def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003797 IIC_VRECSQ, "vrecps", "f32",
3798 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003799
3800// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003801def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003802 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003803 v2i32, v2i32, int_arm_neon_vrsqrte>;
3804def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003805 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003806 v4i32, v4i32, int_arm_neon_vrsqrte>;
3807def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003808 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003809 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003810def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003811 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003812 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003813
3814// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003815def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003816 IIC_VRECSD, "vrsqrts", "f32",
3817 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003818def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003819 IIC_VRECSQ, "vrsqrts", "f32",
3820 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003821
3822// Vector Shifts.
3823
3824// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003825defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003826 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003827 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003828defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003829 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003830 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003831// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003832defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3833 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003834// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003835defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3836 N2RegVShRFrm>;
3837defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3838 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003839
3840// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003841defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3842defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003843
3844// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003845class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003846 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003847 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003848 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3849 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003850 let Inst{21-16} = op21_16;
3851}
Evan Chengf81bf152009-11-23 21:57:23 +00003852def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003853 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003854def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003855 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003856def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003857 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003858
3859// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003860defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003861 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003862
3863// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003864defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003865 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003866 "vrshl", "s", int_arm_neon_vrshifts>;
3867defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003868 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003869 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003870// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003871defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3872 N2RegVShRFrm>;
3873defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3874 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003875
3876// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003877defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003878 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003879
3880// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003881defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003882 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003883 "vqshl", "s", int_arm_neon_vqshifts>;
3884defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003885 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003886 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003887// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003888defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3889 N2RegVShLFrm>;
3890defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3891 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003892// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003893defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3894 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003895
3896// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003897defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003898 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003899defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003900 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003901
3902// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003903defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003904 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003905
3906// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003907defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003908 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003909 "vqrshl", "s", int_arm_neon_vqrshifts>;
3910defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003911 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003912 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003913
3914// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003915defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003916 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003917defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003918 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003919
3920// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003921defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003922 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003923
3924// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003925defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3926defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003927// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003928defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3929defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003930
3931// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003932defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003933// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003934defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003935
3936// Vector Absolute and Saturating Absolute.
3937
3938// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003939defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003940 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003941 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003942def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003943 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003944 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003945def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003946 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003947 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003948
3949// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003950defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003951 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003952 int_arm_neon_vqabs>;
3953
3954// Vector Negate.
3955
Bob Wilsoncba270d2010-07-13 21:16:48 +00003956def vnegd : PatFrag<(ops node:$in),
3957 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3958def vnegq : PatFrag<(ops node:$in),
3959 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003960
Evan Chengf81bf152009-11-23 21:57:23 +00003961class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003962 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003963 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003964 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003965class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003966 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003967 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003968 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003969
Chris Lattner0a00ed92010-03-28 08:39:10 +00003970// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003971def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3972def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3973def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3974def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3975def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3976def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003977
3978// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003979def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003980 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003981 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003982 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3983def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003984 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003985 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003986 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3987
Bob Wilsoncba270d2010-07-13 21:16:48 +00003988def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3989def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3990def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3991def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3992def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3993def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003994
3995// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003996defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003997 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003998 int_arm_neon_vqneg>;
3999
4000// Vector Bit Counting Operations.
4001
4002// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004003defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004004 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004005 int_arm_neon_vcls>;
4006// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004007defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004008 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004009 int_arm_neon_vclz>;
4010// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004011def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004012 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004013 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004014def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004015 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004016 v16i8, v16i8, int_arm_neon_vcnt>;
4017
Johnny Chend8836042010-02-24 20:06:07 +00004018// Vector Swap -- for disassembly only.
4019def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
4020 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
4021 "vswp", "$dst, $src", "", []>;
4022def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
4023 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
4024 "vswp", "$dst, $src", "", []>;
4025
Bob Wilson5bafff32009-06-22 23:27:02 +00004026// Vector Move Operations.
4027
4028// VMOV : Vector Move (Register)
4029
Evan Cheng020cc1b2010-05-13 00:16:46 +00004030let neverHasSideEffects = 1 in {
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004031def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$Vd), (ins DPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004032 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4033 let Vn{4-0} = Vm{4-0};
4034}
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004035def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$Vd), (ins QPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004036 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4037 let Vn{4-0} = Vm{4-0};
4038}
Bob Wilson5bafff32009-06-22 23:27:02 +00004039
Evan Cheng22c687b2010-05-14 02:13:41 +00004040// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00004041// be expanded after register allocation is completed.
4042def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004043 NoItinerary, []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00004044
4045def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004046 NoItinerary, []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00004047} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00004048
Bob Wilson5bafff32009-06-22 23:27:02 +00004049// VMOV : Vector Move (Immediate)
4050
Evan Cheng47006be2010-05-17 21:54:50 +00004051let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00004052def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004053 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004054 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004055 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004056def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004057 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004058 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004059 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004060
Bob Wilson1a913ed2010-06-11 21:34:50 +00004061def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
4062 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004063 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004064 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004065 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004066}
4067
Bob Wilson1a913ed2010-06-11 21:34:50 +00004068def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
4069 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004070 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004071 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
4072 let Inst{9} = SIMM{9};
4073}
Bob Wilson5bafff32009-06-22 23:27:02 +00004074
Bob Wilson046afdb2010-07-14 06:30:44 +00004075def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004076 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004077 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004078 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
4079 let Inst{11-8} = SIMM{11-8};
4080}
4081
Bob Wilson046afdb2010-07-14 06:30:44 +00004082def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004083 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004084 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004085 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
4086 let Inst{11-8} = SIMM{11-8};
4087}
Bob Wilson5bafff32009-06-22 23:27:02 +00004088
4089def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004090 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004091 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004092 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004093def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004094 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004095 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004096 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004097} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004098
4099// VMOV : Vector Get Lane (move scalar to ARM core register)
4100
Johnny Chen131c4a52009-11-23 17:48:17 +00004101def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004102 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4103 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4104 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4105 imm:$lane))]> {
4106 let Inst{21} = lane{2};
4107 let Inst{6-5} = lane{1-0};
4108}
Johnny Chen131c4a52009-11-23 17:48:17 +00004109def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004110 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4111 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4112 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4113 imm:$lane))]> {
4114 let Inst{21} = lane{1};
4115 let Inst{6} = lane{0};
4116}
Johnny Chen131c4a52009-11-23 17:48:17 +00004117def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004118 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4119 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4120 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4121 imm:$lane))]> {
4122 let Inst{21} = lane{2};
4123 let Inst{6-5} = lane{1-0};
4124}
Johnny Chen131c4a52009-11-23 17:48:17 +00004125def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004126 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4127 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4128 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4129 imm:$lane))]> {
4130 let Inst{21} = lane{1};
4131 let Inst{6} = lane{0};
4132}
Johnny Chen131c4a52009-11-23 17:48:17 +00004133def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004134 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4135 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4136 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4137 imm:$lane))]> {
4138 let Inst{21} = lane{0};
4139}
Bob Wilson5bafff32009-06-22 23:27:02 +00004140// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4141def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4142 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004143 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004144 (SubReg_i8_lane imm:$lane))>;
4145def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4146 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004147 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004148 (SubReg_i16_lane imm:$lane))>;
4149def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4150 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004151 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004152 (SubReg_i8_lane imm:$lane))>;
4153def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4154 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004155 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004156 (SubReg_i16_lane imm:$lane))>;
4157def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4158 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004159 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004160 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004161def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004162 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004163 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004164def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004165 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004166 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004167//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004168// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004169def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004170 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004171
4172
4173// VMOV : Vector Set Lane (move ARM core register to scalar)
4174
Owen Andersond2fbdb72010-10-27 21:28:09 +00004175let Constraints = "$src1 = $V" in {
4176def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4177 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4178 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4179 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4180 GPR:$R, imm:$lane))]> {
4181 let Inst{21} = lane{2};
4182 let Inst{6-5} = lane{1-0};
4183}
4184def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4185 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4186 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4187 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4188 GPR:$R, imm:$lane))]> {
4189 let Inst{21} = lane{1};
4190 let Inst{6} = lane{0};
4191}
4192def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4193 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4194 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4195 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4196 GPR:$R, imm:$lane))]> {
4197 let Inst{21} = lane{0};
4198}
Bob Wilson5bafff32009-06-22 23:27:02 +00004199}
4200def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004201 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004202 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004203 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004204 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004205 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004206def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004207 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004208 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004209 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004210 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004211 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004212def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004213 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004214 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004215 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004216 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004217 (DSubReg_i32_reg imm:$lane)))>;
4218
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004219def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004220 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4221 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004222def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004223 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4224 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004225
4226//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004227// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004228def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004229 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004230
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004231def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004232 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004233def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004234 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004235def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004236 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004237
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004238def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4239 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4240def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4241 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4242def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4243 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4244
4245def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4246 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4247 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004248 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004249def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4250 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4251 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004252 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004253def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4254 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4255 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004256 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004257
Bob Wilson5bafff32009-06-22 23:27:02 +00004258// VDUP : Vector Duplicate (from ARM core register to all elements)
4259
Evan Chengf81bf152009-11-23 21:57:23 +00004260class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004261 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004262 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004263 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004264class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004265 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004266 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004267 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004268
Evan Chengf81bf152009-11-23 21:57:23 +00004269def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4270def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4271def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4272def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4273def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4274def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004275
4276def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004277 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004278 [(set DPR:$dst, (v2f32 (NEONvdup
4279 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004280def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004281 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004282 [(set QPR:$dst, (v4f32 (NEONvdup
4283 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004284
4285// VDUP : Vector Duplicate Lane (from scalar to all elements)
4286
Johnny Chene4614f72010-03-25 17:01:27 +00004287class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4288 ValueType Ty>
4289 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
4290 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
4291 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004292
Johnny Chene4614f72010-03-25 17:01:27 +00004293class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004294 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00004295 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00004296 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00004297 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
4298 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004299
Bob Wilson507df402009-10-21 02:15:46 +00004300// Inst{19-16} is partially specified depending on the element size.
4301
Owen Andersonf587a932010-10-27 19:25:54 +00004302def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4303 let Inst{19-17} = lane{2-0};
4304}
4305def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4306 let Inst{19-18} = lane{1-0};
4307}
4308def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4309 let Inst{19} = lane{0};
4310}
4311def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4312 let Inst{19} = lane{0};
4313}
4314def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4315 let Inst{19-17} = lane{2-0};
4316}
4317def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4318 let Inst{19-18} = lane{1-0};
4319}
4320def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4321 let Inst{19} = lane{0};
4322}
4323def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4324 let Inst{19} = lane{0};
4325}
Bob Wilson5bafff32009-06-22 23:27:02 +00004326
Bob Wilson0ce37102009-08-14 05:08:32 +00004327def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4328 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4329 (DSubReg_i8_reg imm:$lane))),
4330 (SubReg_i8_lane imm:$lane)))>;
4331def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4332 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4333 (DSubReg_i16_reg imm:$lane))),
4334 (SubReg_i16_lane imm:$lane)))>;
4335def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4336 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4337 (DSubReg_i32_reg imm:$lane))),
4338 (SubReg_i32_lane imm:$lane)))>;
4339def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4340 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4341 (DSubReg_i32_reg imm:$lane))),
4342 (SubReg_i32_lane imm:$lane)))>;
4343
Jim Grosbach65dc3032010-10-06 21:16:16 +00004344def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004345 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004346def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004347 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004348
Bob Wilson5bafff32009-06-22 23:27:02 +00004349// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004350defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004351 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004352// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004353defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4354 "vqmovn", "s", int_arm_neon_vqmovns>;
4355defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4356 "vqmovn", "u", int_arm_neon_vqmovnu>;
4357defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4358 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004359// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004360defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4361defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004362
4363// Vector Conversions.
4364
Johnny Chen9e088762010-03-17 17:52:21 +00004365// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004366def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4367 v2i32, v2f32, fp_to_sint>;
4368def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4369 v2i32, v2f32, fp_to_uint>;
4370def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4371 v2f32, v2i32, sint_to_fp>;
4372def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4373 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004374
Johnny Chen6c8648b2010-03-17 23:26:50 +00004375def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4376 v4i32, v4f32, fp_to_sint>;
4377def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4378 v4i32, v4f32, fp_to_uint>;
4379def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4380 v4f32, v4i32, sint_to_fp>;
4381def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4382 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004383
4384// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004385def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004386 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004387def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004388 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004389def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004390 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004391def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004392 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4393
Evan Chengf81bf152009-11-23 21:57:23 +00004394def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004395 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004396def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004397 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004398def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004399 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004400def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004401 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4402
Bob Wilsond8e17572009-08-12 22:31:50 +00004403// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004404
4405// VREV64 : Vector Reverse elements within 64-bit doublewords
4406
Evan Chengf81bf152009-11-23 21:57:23 +00004407class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004408 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4409 (ins DPR:$Vm), IIC_VMOVD,
4410 OpcodeStr, Dt, "$Vd, $Vm", "",
4411 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004412class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004413 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4414 (ins QPR:$Vm), IIC_VMOVQ,
4415 OpcodeStr, Dt, "$Vd, $Vm", "",
4416 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004417
Evan Chengf81bf152009-11-23 21:57:23 +00004418def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4419def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4420def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4421def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004422
Evan Chengf81bf152009-11-23 21:57:23 +00004423def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4424def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4425def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4426def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004427
4428// VREV32 : Vector Reverse elements within 32-bit words
4429
Evan Chengf81bf152009-11-23 21:57:23 +00004430class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004431 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4432 (ins DPR:$Vm), IIC_VMOVD,
4433 OpcodeStr, Dt, "$Vd, $Vm", "",
4434 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004435class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004436 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4437 (ins QPR:$Vm), IIC_VMOVQ,
4438 OpcodeStr, Dt, "$Vd, $Vm", "",
4439 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004440
Evan Chengf81bf152009-11-23 21:57:23 +00004441def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4442def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004443
Evan Chengf81bf152009-11-23 21:57:23 +00004444def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4445def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004446
4447// VREV16 : Vector Reverse elements within 16-bit halfwords
4448
Evan Chengf81bf152009-11-23 21:57:23 +00004449class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004450 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4451 (ins DPR:$Vm), IIC_VMOVD,
4452 OpcodeStr, Dt, "$Vd, $Vm", "",
4453 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004454class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004455 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4456 (ins QPR:$Vm), IIC_VMOVQ,
4457 OpcodeStr, Dt, "$Vd, $Vm", "",
4458 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004459
Evan Chengf81bf152009-11-23 21:57:23 +00004460def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4461def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004462
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004463// Other Vector Shuffles.
4464
4465// VEXT : Vector Extract
4466
Evan Chengf81bf152009-11-23 21:57:23 +00004467class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004468 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4469 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4470 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4471 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4472 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004473 bits<4> index;
4474 let Inst{11-8} = index{3-0};
4475}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004476
Evan Chengf81bf152009-11-23 21:57:23 +00004477class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004478 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4479 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4480 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4481 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4482 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004483 bits<4> index;
4484 let Inst{11-8} = index{3-0};
4485}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004486
Owen Anderson7a258252010-11-03 18:16:27 +00004487def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4488 let Inst{11-8} = index{3-0};
4489}
4490def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4491 let Inst{11-9} = index{2-0};
4492 let Inst{8} = 0b0;
4493}
4494def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4495 let Inst{11-10} = index{1-0};
4496 let Inst{9-8} = 0b00;
4497}
4498def VEXTdf : VEXTd<"vext", "32", v2f32> {
4499 let Inst{11} = index{0};
4500 let Inst{10-8} = 0b000;
4501}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004502
Owen Anderson7a258252010-11-03 18:16:27 +00004503def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4504 let Inst{11-8} = index{3-0};
4505}
4506def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4507 let Inst{11-9} = index{2-0};
4508 let Inst{8} = 0b0;
4509}
4510def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4511 let Inst{11-10} = index{1-0};
4512 let Inst{9-8} = 0b00;
4513}
4514def VEXTqf : VEXTq<"vext", "32", v4f32> {
4515 let Inst{11} = index{0};
4516 let Inst{10-8} = 0b000;
4517}
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004518
Bob Wilson64efd902009-08-08 05:53:00 +00004519// VTRN : Vector Transpose
4520
Evan Chengf81bf152009-11-23 21:57:23 +00004521def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4522def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4523def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004524
Evan Chengf81bf152009-11-23 21:57:23 +00004525def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4526def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4527def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004528
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004529// VUZP : Vector Unzip (Deinterleave)
4530
Evan Chengf81bf152009-11-23 21:57:23 +00004531def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4532def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4533def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004534
Evan Chengf81bf152009-11-23 21:57:23 +00004535def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4536def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4537def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004538
4539// VZIP : Vector Zip (Interleave)
4540
Evan Chengf81bf152009-11-23 21:57:23 +00004541def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4542def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4543def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004544
Evan Chengf81bf152009-11-23 21:57:23 +00004545def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4546def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4547def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004548
Bob Wilson114a2662009-08-12 20:51:55 +00004549// Vector Table Lookup and Table Extension.
4550
4551// VTBL : Vector Table Lookup
4552def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004553 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4554 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4555 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4556 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004557let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004558def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004559 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4560 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4561 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004562def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004563 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4564 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4565 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004566def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004567 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4568 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004569 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004570 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004571} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004572
Bob Wilsonbd916c52010-09-13 23:55:10 +00004573def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004574 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004575def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004576 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004577def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004578 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004579
Bob Wilson114a2662009-08-12 20:51:55 +00004580// VTBX : Vector Table Extension
4581def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004582 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4583 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4584 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4585 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4586 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004587let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004588def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004589 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4590 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4591 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004592def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004593 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4594 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004595 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004596 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4597 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004598def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004599 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4600 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4601 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4602 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004603} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004604
Bob Wilsonbd916c52010-09-13 23:55:10 +00004605def VTBX2Pseudo
4606 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004607 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004608def VTBX3Pseudo
4609 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004610 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004611def VTBX4Pseudo
4612 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004613 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004614
Bob Wilson5bafff32009-06-22 23:27:02 +00004615//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004616// NEON instructions for single-precision FP math
4617//===----------------------------------------------------------------------===//
4618
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004619class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4620 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004621 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004622 SPR:$a, ssub_0))),
4623 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004624
4625class N3VSPat<SDNode OpNode, NeonI Inst>
4626 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004627 (EXTRACT_SUBREG (v2f32
4628 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004629 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004630 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004631 SPR:$b, ssub_0))),
4632 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004633
4634class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4635 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4636 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004637 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004638 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004639 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004640 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004641 SPR:$b, ssub_0)),
4642 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004643
Evan Cheng1d2426c2009-08-07 19:30:41 +00004644// These need separate instructions because they must use DPR_VFP2 register
4645// class which have SPR sub-registers.
4646
4647// Vector Add Operations used for single-precision FP
4648let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004649def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4650def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004651
David Goodwin338268c2009-08-10 22:17:39 +00004652// Vector Sub Operations used for single-precision FP
4653let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004654def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4655def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004656
Evan Cheng1d2426c2009-08-07 19:30:41 +00004657// Vector Multiply Operations used for single-precision FP
4658let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004659def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4660def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004661
4662// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004663// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4664// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004665
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004666//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004667//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004668// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004669//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004670
4671//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004672//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004673// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004674//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004675
David Goodwin338268c2009-08-10 22:17:39 +00004676// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004677let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004678def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4679 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4680 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004681def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004682
David Goodwin338268c2009-08-10 22:17:39 +00004683// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004684let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004685def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4686 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4687 "vneg", "f32", "$dst, $src", "", []>;
4688def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004689
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004690// Vector Maximum used for single-precision FP
4691let neverHasSideEffects = 1 in
4692def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004693 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004694 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4695def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4696
4697// Vector Minimum used for single-precision FP
4698let neverHasSideEffects = 1 in
4699def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004700 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004701 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4702def : N3VSPat<NEONfmin, VMINfd_sfp>;
4703
David Goodwin338268c2009-08-10 22:17:39 +00004704// Vector Convert between single-precision FP and integer
4705let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004706def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4707 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004708def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004709
4710let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004711def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4712 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004713def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004714
4715let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004716def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4717 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004718def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004719
4720let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004721def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4722 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004723def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004724
Evan Cheng1d2426c2009-08-07 19:30:41 +00004725//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004726// Non-Instruction Patterns
4727//===----------------------------------------------------------------------===//
4728
4729// bit_convert
4730def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4731def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4732def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4733def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4734def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4735def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4736def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4737def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4738def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4739def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4740def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4741def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4742def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4743def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4744def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4745def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4746def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4747def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4748def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4749def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4750def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4751def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4752def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4753def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4754def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4755def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4756def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4757def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4758def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4759def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4760
4761def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4762def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4763def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4764def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4765def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4766def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4767def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4768def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4769def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4770def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4771def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4772def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4773def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4774def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4775def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4776def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4777def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4778def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4779def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4780def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4781def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4782def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4783def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4784def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4785def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4786def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4787def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4788def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4789def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4790def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;