blob: 7d2140bf4d9d4bed079b2e4ca2263f72b1487cf6 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
67
Evan Cheng10e86422008-04-25 19:11:04 +000068// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000069static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000070 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000071
Chris Lattnerf0144122009-07-28 03:13:23 +000072static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
73 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
74 default: llvm_unreachable("unknown subtarget type");
75 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000076 if (TM.getSubtarget<X86Subtarget>().is64Bit())
77 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000078 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000079 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000080 if (TM.getSubtarget<X86Subtarget>().is64Bit())
81 return new X8664_ELFTargetObjectFile(TM);
82 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000083 case X86Subtarget::isMingw:
84 case X86Subtarget::isCygwin:
85 case X86Subtarget::isWindows:
86 return new TargetLoweringObjectFileCOFF();
87 }
Chris Lattnerf0144122009-07-28 03:13:23 +000088}
89
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000090X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000091 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000092 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000093 X86ScalarSSEf64 = Subtarget->hasSSE2();
94 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000095 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000098 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the TargetLowering object.
101
102 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000104 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000105 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000106 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000107
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000109 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 setUseUnderscoreSetJmp(false);
111 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000112 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 // MS runtime is weird: it exports _setjmp, but longjmp!
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(false);
116 } else {
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(true);
119 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000120
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000121 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000123 if (!Disable16Bit)
124 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000130
Scott Michelfdc40a02009-02-17 22:15:04 +0000131 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
159 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000160 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000163 // We have an algorithm for SSE2, and we turn this into a 64-bit
164 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
169 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000172
Devang Patel6a784892009-06-05 18:48:29 +0000173 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // SSE has no i16 to fp conversion, only i32
175 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000183 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
185 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Dale Johannesen73328d12007-09-19 23:55:34 +0000188 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
189 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
191 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000192
Evan Cheng02568ff2006-01-30 22:13:22 +0000193 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
194 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000197
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000198 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000200 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000202 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205 }
206
207 // Handle FP_TO_UINT by promoting the destination to a larger signed
208 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
215 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000216 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000217 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 // Expand FP_TO_UINT into a select.
219 // FIXME: We would like to use a Custom expander here eventually to do
220 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000223 // With SSE3 we can use fisttpll to convert to a signed i64; without
224 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227
Chris Lattner399610a2006-12-05 18:22:22 +0000228 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000229 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
231 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000232 }
Chris Lattner21f66852005-12-23 05:15:23 +0000233
Dan Gohmanb00ee212008-02-18 19:34:53 +0000234 // Scalar integer divide and remainder are lowered to use operations that
235 // produce two results, to match the available instructions. This exposes
236 // the two-result form to trivial CSE, which is able to combine x/y and x%y
237 // into a single instruction.
238 //
239 // Scalar integer multiply-high is also lowered to use two-result
240 // operations, to match the available instructions. However, plain multiply
241 // (low) operations are left as Legal, as there are single-result
242 // instructions for this in x86. Using the two-result multiply instructions
243 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
248 setOperationAction(ISD::SREM , MVT::i8 , Expand);
249 setOperationAction(ISD::UREM , MVT::i8 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
254 setOperationAction(ISD::SREM , MVT::i16 , Expand);
255 setOperationAction(ISD::UREM , MVT::i16 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
260 setOperationAction(ISD::SREM , MVT::i32 , Expand);
261 setOperationAction(ISD::UREM , MVT::i32 , Expand);
262 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
263 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
264 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
265 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
266 setOperationAction(ISD::SREM , MVT::i64 , Expand);
267 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
270 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
271 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
272 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
276 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
278 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
279 setOperationAction(ISD::FREM , MVT::f32 , Expand);
280 setOperationAction(ISD::FREM , MVT::f64 , Expand);
281 setOperationAction(ISD::FREM , MVT::f80 , Expand);
282 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
287 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000288 if (Disable16Bit) {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
291 } else {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
294 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
297 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
301 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 }
303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
305 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000306
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000309 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000310 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000311 if (Disable16Bit)
312 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
313 else
314 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
317 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
318 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000320 if (Disable16Bit)
321 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
322 else
323 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
326 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000333
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
336 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
337 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
338 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000339 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
341 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000342 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
345 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
346 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
347 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000348 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000350 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
352 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
353 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000354 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
356 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
357 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000358 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000359
Evan Chengd2cde682008-03-10 19:38:10 +0000360 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000362
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
629 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
630 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
633 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
634 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
635 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
638 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
639 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
640 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
643 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::AND, MVT::v8i8, Promote);
646 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v4i16, Promote);
648 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v2i32, Promote);
650 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
651 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000652
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::OR, MVT::v8i8, Promote);
654 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v4i16, Promote);
656 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v2i32, Promote);
658 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
659 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
666 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
667 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000668
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
676 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
677 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
687 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
698 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
699 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
700 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 }
705
Evan Cheng92722532009-03-26 23:06:32 +0000706 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
711 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
712 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
714 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
715 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
716 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
719 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721 }
722
Evan Cheng92722532009-03-26 23:06:32 +0000723 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000725
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000726 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
727 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
730 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
731 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
734 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
735 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
736 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
737 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
738 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
739 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
740 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
741 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
742 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
743 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
745 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
746 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
748 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
752 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
753 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
756 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
759 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000760
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
769 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000771 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000772 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000773 // Do not attempt to custom lower non-128-bit vectors
774 if (!VT.is128BitVector())
775 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE,
779 VT.getSimpleVT().SimpleTy, Custom);
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
781 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000782 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
785 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
786 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
787 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
788 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000790
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
793 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000796 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
798 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000799 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000800
801 // Do not attempt to promote non-128-bit vectors
802 if (!VT.is128BitVector()) {
803 continue;
804 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000813 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000815 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000818
Evan Cheng2c3ae372006-04-12 21:21:57 +0000819 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
821 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
822 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
823 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000824
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
829 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000830 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000832
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833 if (Subtarget->hasSSE41()) {
834 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000836
837 // i8 and i16 vectors are custom , because the source register and source
838 // source memory operand types are not the same width. f32 vectors are
839 // custom since the immediate controlling the insert encodes additional
840 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
843 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
848 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000850
851 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854 }
855 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000856
Nate Begeman30a0de92008-07-17 16:51:19 +0000857 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000859 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000860
David Greene9b9838d2009-06-29 16:47:10 +0000861 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
863 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
864 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
865 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
868 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
869 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
870 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
871 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
873 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
874 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
875 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
876 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
877 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
879 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
880 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
881 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
885 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
886 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
887 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
888 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
889 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
890 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
891 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
892 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
894 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
895 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
896 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
897 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
900 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
901 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
902 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000903
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
905 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
906 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
907 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
908 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000909
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
911 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
912 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
913 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
914 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000916
917#if 0
918 // Not sure we want to do this since there are no 256-bit integer
919 // operations in AVX
920
921 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
922 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
924 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000925
926 // Do not attempt to custom lower non-power-of-2 vectors
927 if (!isPowerOf2_32(VT.getVectorNumElements()))
928 continue;
929
930 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
931 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
932 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
933 }
934
935 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
937 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000938 }
David Greene9b9838d2009-06-29 16:47:10 +0000939#endif
940
941#if 0
942 // Not sure we want to do this since there are no 256-bit integer
943 // operations in AVX
944
945 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
946 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
948 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000949
950 if (!VT.is256BitVector()) {
951 continue;
952 }
953 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000955 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000957 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 }
964
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000966#endif
967 }
968
Evan Cheng6be2c582006-04-05 23:38:46 +0000969 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000971
Bill Wendling74c37652008-12-09 22:08:41 +0000972 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::SADDO, MVT::i32, Custom);
974 setOperationAction(ISD::SADDO, MVT::i64, Custom);
975 setOperationAction(ISD::UADDO, MVT::i32, Custom);
976 setOperationAction(ISD::UADDO, MVT::i64, Custom);
977 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
978 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
979 setOperationAction(ISD::USUBO, MVT::i32, Custom);
980 setOperationAction(ISD::USUBO, MVT::i64, Custom);
981 setOperationAction(ISD::SMULO, MVT::i32, Custom);
982 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000983
Evan Chengd54f2d52009-03-31 19:38:51 +0000984 if (!Subtarget->is64Bit()) {
985 // These libcalls are not available in 32-bit.
986 setLibcallName(RTLIB::SHL_I128, 0);
987 setLibcallName(RTLIB::SRL_I128, 0);
988 setLibcallName(RTLIB::SRA_I128, 0);
989 }
990
Evan Cheng206ee9d2006-07-07 08:33:52 +0000991 // We have target-specific dag combine patterns for the following nodes:
992 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000993 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000994 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000995 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000996 setTargetDAGCombine(ISD::SHL);
997 setTargetDAGCombine(ISD::SRA);
998 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000999 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001000 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001001 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001002 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001003 if (Subtarget->is64Bit())
1004 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001005
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001006 computeRegisterProperties();
1007
Evan Cheng87ed7162006-02-14 08:25:08 +00001008 // FIXME: These should be based on subtarget info. Plus, the values should
1009 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001010 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1011 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1012 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001013 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001014 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001015}
1016
Scott Michel5b8f82e2008-03-10 15:42:14 +00001017
Owen Anderson825b72b2009-08-11 20:47:22 +00001018MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1019 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001020}
1021
1022
Evan Cheng29286502008-01-23 23:17:41 +00001023/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1024/// the desired ByVal argument alignment.
1025static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1026 if (MaxAlign == 16)
1027 return;
1028 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1029 if (VTy->getBitWidth() == 128)
1030 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001031 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1032 unsigned EltAlign = 0;
1033 getMaxByValAlign(ATy->getElementType(), EltAlign);
1034 if (EltAlign > MaxAlign)
1035 MaxAlign = EltAlign;
1036 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1037 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1038 unsigned EltAlign = 0;
1039 getMaxByValAlign(STy->getElementType(i), EltAlign);
1040 if (EltAlign > MaxAlign)
1041 MaxAlign = EltAlign;
1042 if (MaxAlign == 16)
1043 break;
1044 }
1045 }
1046 return;
1047}
1048
1049/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1050/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001051/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1052/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001053unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001054 if (Subtarget->is64Bit()) {
1055 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001056 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001057 if (TyAlign > 8)
1058 return TyAlign;
1059 return 8;
1060 }
1061
Evan Cheng29286502008-01-23 23:17:41 +00001062 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001063 if (Subtarget->hasSSE1())
1064 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001065 return Align;
1066}
Chris Lattner2b02a442007-02-25 08:29:00 +00001067
Evan Chengf0df0312008-05-15 08:39:06 +00001068/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001069/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001070/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001071/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001072EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001073X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001074 bool isSrcConst, bool isSrcStr,
1075 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001076 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1077 // linux. This is because the stack realignment code can't handle certain
1078 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001079 const Function *F = DAG.getMachineFunction().getFunction();
1080 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1081 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001082 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001083 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001084 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001086 }
Evan Chengf0df0312008-05-15 08:39:06 +00001087 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 return MVT::i64;
1089 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001090}
1091
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001092/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1093/// current function. The returned value is a member of the
1094/// MachineJumpTableInfo::JTEntryKind enum.
1095unsigned X86TargetLowering::getJumpTableEncoding() const {
1096 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1097 // symbol.
1098 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1099 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001100 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101
1102 // Otherwise, use the normal jump table encoding heuristics.
1103 return TargetLowering::getJumpTableEncoding();
1104}
1105
Chris Lattner589c6f62010-01-26 06:28:43 +00001106/// getPICBaseSymbol - Return the X86-32 PIC base.
1107MCSymbol *
1108X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1109 MCContext &Ctx) const {
1110 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner98cdab52010-03-10 02:25:11 +00001111 return Ctx.GetOrCreateTemporarySymbol(Twine(MAI.getPrivateGlobalPrefix())+
1112 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001113}
1114
1115
Chris Lattnerc64daab2010-01-26 05:02:42 +00001116const MCExpr *
1117X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1118 const MachineBasicBlock *MBB,
1119 unsigned uid,MCContext &Ctx) const{
1120 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1121 Subtarget->isPICStyleGOT());
1122 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1123 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001124 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1125 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001126}
1127
Evan Chengcc415862007-11-09 01:32:10 +00001128/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1129/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001130SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001131 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001132 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001133 // This doesn't have DebugLoc associated with it, but is not really the
1134 // same as a Register.
1135 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1136 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001137 return Table;
1138}
1139
Chris Lattner589c6f62010-01-26 06:28:43 +00001140/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1141/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1142/// MCExpr.
1143const MCExpr *X86TargetLowering::
1144getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1145 MCContext &Ctx) const {
1146 // X86-64 uses RIP relative addressing based on the jump table label.
1147 if (Subtarget->isPICStyleRIPRel())
1148 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1149
1150 // Otherwise, the reference is relative to the PIC base.
1151 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1152}
1153
Bill Wendlingb4202b82009-07-01 18:50:55 +00001154/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001155unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001156 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001157}
1158
Chris Lattner2b02a442007-02-25 08:29:00 +00001159//===----------------------------------------------------------------------===//
1160// Return Value Calling Convention Implementation
1161//===----------------------------------------------------------------------===//
1162
Chris Lattner59ed56b2007-02-28 04:55:35 +00001163#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001164
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001165bool
1166X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1167 const SmallVectorImpl<EVT> &OutTys,
1168 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1169 SelectionDAG &DAG) {
1170 SmallVector<CCValAssign, 16> RVLocs;
1171 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1172 RVLocs, *DAG.getContext());
1173 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1174}
1175
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176SDValue
1177X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001178 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 const SmallVectorImpl<ISD::OutputArg> &Outs,
1180 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001181
Chris Lattner9774c912007-02-27 05:28:59 +00001182 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001183 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1184 RVLocs, *DAG.getContext());
1185 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Evan Chengdcea1632010-02-04 02:40:39 +00001187 // Add the regs to the liveout set for the function.
1188 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1189 for (unsigned i = 0; i != RVLocs.size(); ++i)
1190 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1191 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Dan Gohman475871a2008-07-27 21:46:04 +00001193 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001194
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001196 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1197 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001198 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001199
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001200 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001201 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1202 CCValAssign &VA = RVLocs[i];
1203 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001204 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001205
Chris Lattner447ff682008-03-11 03:23:40 +00001206 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1207 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001208 if (VA.getLocReg() == X86::ST0 ||
1209 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001210 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1211 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001212 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001214 RetOps.push_back(ValToCopy);
1215 // Don't emit a copytoreg.
1216 continue;
1217 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001218
Evan Cheng242b38b2009-02-23 09:03:22 +00001219 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1220 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001221 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001222 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001223 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001225 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001227 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001228 }
1229
Dale Johannesendd64c412009-02-04 00:33:20 +00001230 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001231 Flag = Chain.getValue(1);
1232 }
Dan Gohman61a92132008-04-21 23:59:07 +00001233
1234 // The x86-64 ABI for returning structs by value requires that we copy
1235 // the sret argument into %rax for the return. We saved the argument into
1236 // a virtual register in the entry block, so now we copy the value out
1237 // and into %rax.
1238 if (Subtarget->is64Bit() &&
1239 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1240 MachineFunction &MF = DAG.getMachineFunction();
1241 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1242 unsigned Reg = FuncInfo->getSRetReturnReg();
1243 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001244 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001245 FuncInfo->setSRetReturnReg(Reg);
1246 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001247 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001248
Dale Johannesendd64c412009-02-04 00:33:20 +00001249 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001250 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001251
1252 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001253 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001254 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001255
Chris Lattner447ff682008-03-11 03:23:40 +00001256 RetOps[0] = Chain; // Update chain.
1257
1258 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001259 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001260 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001261
1262 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001264}
1265
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266/// LowerCallResult - Lower the result values of a call into the
1267/// appropriate copies out of appropriate physical registers.
1268///
1269SDValue
1270X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001271 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001272 const SmallVectorImpl<ISD::InputArg> &Ins,
1273 DebugLoc dl, SelectionDAG &DAG,
1274 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001275
Chris Lattnere32bbf62007-02-28 07:09:55 +00001276 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001277 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001278 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001280 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001281 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001282
Chris Lattner3085e152007-02-25 08:59:22 +00001283 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001284 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001285 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001286 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Torok Edwin3f142c32009-02-01 18:15:56 +00001288 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001289 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001290 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001291 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001292 }
1293
Chris Lattner8e6da152008-03-10 21:08:41 +00001294 // If this is a call to a function that returns an fp value on the floating
1295 // point stack, but where we prefer to use the value in xmm registers, copy
1296 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001297 if ((VA.getLocReg() == X86::ST0 ||
1298 VA.getLocReg() == X86::ST1) &&
1299 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001300 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001302
Evan Cheng79fb3b42009-02-20 20:43:02 +00001303 SDValue Val;
1304 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001305 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1306 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1307 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001309 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001310 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1311 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001312 } else {
1313 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001315 Val = Chain.getValue(0);
1316 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001317 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1318 } else {
1319 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1320 CopyVT, InFlag).getValue(1);
1321 Val = Chain.getValue(0);
1322 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001323 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001324
Dan Gohman37eed792009-02-04 17:28:58 +00001325 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001326 // Round the F80 the right size, which also moves to the appropriate xmm
1327 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001328 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001329 // This truncation won't change the value.
1330 DAG.getIntPtrConstant(1));
1331 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001332
Dan Gohman98ca4f22009-08-05 01:29:28 +00001333 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001334 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001335
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001337}
1338
1339
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001340//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001341// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001342//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001343// StdCall calling convention seems to be standard for many Windows' API
1344// routines and around. It differs from C calling convention just a little:
1345// callee should clean up the stack, not caller. Symbols should be also
1346// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001347// For info on fast calling convention see Fast Calling Convention (tail call)
1348// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001349
Dan Gohman98ca4f22009-08-05 01:29:28 +00001350/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001351/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001352static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1353 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001354 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001355
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001357}
1358
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001359/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001360/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361static bool
1362ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1363 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001364 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001365
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001367}
1368
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001369/// IsCalleePop - Determines whether the callee is required to pop its
1370/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001371bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001372 if (IsVarArg)
1373 return false;
1374
Dan Gohman095cc292008-09-13 01:54:27 +00001375 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001376 default:
1377 return false;
1378 case CallingConv::X86_StdCall:
1379 return !Subtarget->is64Bit();
1380 case CallingConv::X86_FastCall:
1381 return !Subtarget->is64Bit();
1382 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001383 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001384 case CallingConv::GHC:
1385 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001386 }
1387}
1388
Dan Gohman095cc292008-09-13 01:54:27 +00001389/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1390/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001391CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001392 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001393 if (CC == CallingConv::GHC)
1394 return CC_X86_64_GHC;
1395 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001396 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001397 else
1398 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001399 }
1400
Gordon Henriksen86737662008-01-05 16:56:59 +00001401 if (CC == CallingConv::X86_FastCall)
1402 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001403 else if (CC == CallingConv::Fast)
1404 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001405 else if (CC == CallingConv::GHC)
1406 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001407 else
1408 return CC_X86_32_C;
1409}
1410
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001411/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1412/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001413/// the specific parameter attribute. The copy will be passed as a byval
1414/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001415static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001416CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001417 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1418 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001419 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001420 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001421 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001422}
1423
Chris Lattner29689432010-03-11 00:22:57 +00001424/// IsTailCallConvention - Return true if the calling convention is one that
1425/// supports tail call optimization.
1426static bool IsTailCallConvention(CallingConv::ID CC) {
1427 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1428}
1429
Evan Cheng0c439eb2010-01-27 00:07:07 +00001430/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1431/// a tailcall target by changing its ABI.
1432static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001433 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001434}
1435
Dan Gohman98ca4f22009-08-05 01:29:28 +00001436SDValue
1437X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001438 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001439 const SmallVectorImpl<ISD::InputArg> &Ins,
1440 DebugLoc dl, SelectionDAG &DAG,
1441 const CCValAssign &VA,
1442 MachineFrameInfo *MFI,
1443 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001444 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001445 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001446 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001447 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001448 EVT ValVT;
1449
1450 // If value is passed by pointer we have address passed instead of the value
1451 // itself.
1452 if (VA.getLocInfo() == CCValAssign::Indirect)
1453 ValVT = VA.getLocVT();
1454 else
1455 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001456
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001457 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001458 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001459 // In case of tail call optimization mark all arguments mutable. Since they
1460 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001461 if (Flags.isByVal()) {
1462 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1463 VA.getLocMemOffset(), isImmutable, false);
1464 return DAG.getFrameIndex(FI, getPointerTy());
1465 } else {
1466 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1467 VA.getLocMemOffset(), isImmutable, false);
1468 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1469 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001470 PseudoSourceValue::getFixedStack(FI), 0,
1471 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001472 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001473}
1474
Dan Gohman475871a2008-07-27 21:46:04 +00001475SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001477 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 bool isVarArg,
1479 const SmallVectorImpl<ISD::InputArg> &Ins,
1480 DebugLoc dl,
1481 SelectionDAG &DAG,
1482 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001483 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001484 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Gordon Henriksen86737662008-01-05 16:56:59 +00001486 const Function* Fn = MF.getFunction();
1487 if (Fn->hasExternalLinkage() &&
1488 Subtarget->isTargetCygMing() &&
1489 Fn->getName() == "main")
1490 FuncInfo->setForceFramePointer(true);
1491
Evan Cheng1bc78042006-04-26 01:20:17 +00001492 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001494 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001495
Chris Lattner29689432010-03-11 00:22:57 +00001496 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1497 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001498
Chris Lattner638402b2007-02-28 07:00:42 +00001499 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001500 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1502 ArgLocs, *DAG.getContext());
1503 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001504
Chris Lattnerf39f7712007-02-28 05:46:49 +00001505 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001506 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001507 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1508 CCValAssign &VA = ArgLocs[i];
1509 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1510 // places.
1511 assert(VA.getValNo() != LastVal &&
1512 "Don't support value assigned to multiple locs yet");
1513 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001514
Chris Lattnerf39f7712007-02-28 05:46:49 +00001515 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001516 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001517 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001518 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001520 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001523 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001526 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001527 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001528 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1529 RC = X86::VR64RegisterClass;
1530 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001531 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001532
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001533 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001534 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001535
Chris Lattnerf39f7712007-02-28 05:46:49 +00001536 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1537 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1538 // right size.
1539 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001540 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001541 DAG.getValueType(VA.getValVT()));
1542 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001543 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001544 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001545 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001546 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001548 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001549 // Handle MMX values passed in XMM regs.
1550 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1552 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001553 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1554 } else
1555 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001556 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001557 } else {
1558 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001559 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001560 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001561
1562 // If value is passed via pointer - do a load.
1563 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001564 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1565 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001566
Dan Gohman98ca4f22009-08-05 01:29:28 +00001567 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001568 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001569
Dan Gohman61a92132008-04-21 23:59:07 +00001570 // The x86-64 ABI for returning structs by value requires that we copy
1571 // the sret argument into %rax for the return. Save the argument into
1572 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001573 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001574 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1575 unsigned Reg = FuncInfo->getSRetReturnReg();
1576 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001578 FuncInfo->setSRetReturnReg(Reg);
1579 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001582 }
1583
Chris Lattnerf39f7712007-02-28 05:46:49 +00001584 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001585 // Align stack specially for tail calls.
1586 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001587 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001588
Evan Cheng1bc78042006-04-26 01:20:17 +00001589 // If the function takes variable number of arguments, make a frame index for
1590 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001591 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001592 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001593 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001594 }
1595 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001596 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1597
1598 // FIXME: We should really autogenerate these arrays
1599 static const unsigned GPR64ArgRegsWin64[] = {
1600 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001601 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001602 static const unsigned XMMArgRegsWin64[] = {
1603 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1604 };
1605 static const unsigned GPR64ArgRegs64Bit[] = {
1606 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1607 };
1608 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1610 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1611 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001612 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1613
1614 if (IsWin64) {
1615 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1616 GPR64ArgRegs = GPR64ArgRegsWin64;
1617 XMMArgRegs = XMMArgRegsWin64;
1618 } else {
1619 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1620 GPR64ArgRegs = GPR64ArgRegs64Bit;
1621 XMMArgRegs = XMMArgRegs64Bit;
1622 }
1623 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1624 TotalNumIntRegs);
1625 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1626 TotalNumXMMRegs);
1627
Devang Patel578efa92009-06-05 21:57:13 +00001628 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001629 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001630 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001631 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001632 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001633 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001634 // Kernel mode asks for SSE to be disabled, so don't push them
1635 // on the stack.
1636 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001637
Gordon Henriksen86737662008-01-05 16:56:59 +00001638 // For X86-64, if there are vararg parameters that are passed via
1639 // registers, then we must store them to their spots on the stack so they
1640 // may be loaded by deferencing the result of va_next.
1641 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001642 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1643 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001644 TotalNumXMMRegs * 16, 16,
1645 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001646
Gordon Henriksen86737662008-01-05 16:56:59 +00001647 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001648 SmallVector<SDValue, 8> MemOps;
1649 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001650 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001651 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001652 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1653 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001654 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1655 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001657 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001658 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001659 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001660 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001662 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001663 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001664
Dan Gohmanface41a2009-08-16 21:24:25 +00001665 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1666 // Now store the XMM (fp + vector) parameter registers.
1667 SmallVector<SDValue, 11> SaveXMMOps;
1668 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001669
Dan Gohmanface41a2009-08-16 21:24:25 +00001670 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1671 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1672 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673
Dan Gohmanface41a2009-08-16 21:24:25 +00001674 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1675 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001676
Dan Gohmanface41a2009-08-16 21:24:25 +00001677 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1678 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1679 X86::VR128RegisterClass);
1680 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1681 SaveXMMOps.push_back(Val);
1682 }
1683 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1684 MVT::Other,
1685 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001686 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001687
1688 if (!MemOps.empty())
1689 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1690 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001691 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001692 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001693
Gordon Henriksen86737662008-01-05 16:56:59 +00001694 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001696 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001697 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001698 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001699 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001700 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001701 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001702 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001703
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 if (!Is64Bit) {
1705 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1708 }
Evan Cheng25caf632006-05-23 21:06:34 +00001709
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001710 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001711
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001713}
1714
Dan Gohman475871a2008-07-27 21:46:04 +00001715SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1717 SDValue StackPtr, SDValue Arg,
1718 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001719 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001721 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001722 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001723 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001724 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001725 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001726 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001727 }
Dale Johannesenace16102009-02-03 19:33:06 +00001728 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001729 PseudoSourceValue::getStack(), LocMemOffset,
1730 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001731}
1732
Bill Wendling64e87322009-01-16 19:25:27 +00001733/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001734/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001735SDValue
1736X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001737 SDValue &OutRetAddr, SDValue Chain,
1738 bool IsTailCall, bool Is64Bit,
1739 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001740 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001741 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001742 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001743
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001744 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001745 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001746 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001747}
1748
1749/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1750/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001751static SDValue
1752EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001753 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001754 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001755 // Store the return address to the appropriate stack slot.
1756 if (!FPDiff) return Chain;
1757 // Calculate the new stack slot for the return address.
1758 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001759 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001760 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001763 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001764 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1765 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001766 return Chain;
1767}
1768
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001770X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001771 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001772 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773 const SmallVectorImpl<ISD::OutputArg> &Outs,
1774 const SmallVectorImpl<ISD::InputArg> &Ins,
1775 DebugLoc dl, SelectionDAG &DAG,
1776 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777 MachineFunction &MF = DAG.getMachineFunction();
1778 bool Is64Bit = Subtarget->is64Bit();
1779 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001780 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781
Evan Cheng5f941932010-02-05 02:21:12 +00001782 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001783 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001784 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1785 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001786 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001787
1788 // Sibcalls are automatically detected tailcalls which do not require
1789 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001790 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001791 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001792
1793 if (isTailCall)
1794 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001795 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796
Chris Lattner29689432010-03-11 00:22:57 +00001797 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1798 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001799
Chris Lattner638402b2007-02-28 07:00:42 +00001800 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1803 ArgLocs, *DAG.getContext());
1804 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Chris Lattner423c5f42007-02-28 05:31:48 +00001806 // Get a count of how many bytes are to be pushed on the stack.
1807 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001808 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001809 // This is a sibcall. The memory operands are available in caller's
1810 // own caller's stack.
1811 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001812 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001813 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001816 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001818 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1820 FPDiff = NumBytesCallerPushed - NumBytes;
1821
1822 // Set the delta of movement of the returnaddr stackslot.
1823 // But only set if delta is greater than previous delta.
1824 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1825 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1826 }
1827
Evan Chengf22f9b32010-02-06 03:28:46 +00001828 if (!IsSibcall)
1829 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001830
Dan Gohman475871a2008-07-27 21:46:04 +00001831 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001832 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001833 if (isTailCall && FPDiff)
1834 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1835 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001836
Dan Gohman475871a2008-07-27 21:46:04 +00001837 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1838 SmallVector<SDValue, 8> MemOpChains;
1839 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001840
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001841 // Walk the register/memloc assignments, inserting copies/loads. In the case
1842 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001843 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1844 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001845 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 SDValue Arg = Outs[i].Val;
1847 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001848 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001849
Chris Lattner423c5f42007-02-28 05:31:48 +00001850 // Promote the value if needed.
1851 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001852 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001853 case CCValAssign::Full: break;
1854 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001855 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001856 break;
1857 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001858 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001859 break;
1860 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001861 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1862 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001863 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1864 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1865 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001866 } else
1867 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1868 break;
1869 case CCValAssign::BCvt:
1870 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001871 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001872 case CCValAssign::Indirect: {
1873 // Store the argument.
1874 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001875 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001876 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001877 PseudoSourceValue::getFixedStack(FI), 0,
1878 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001879 Arg = SpillSlot;
1880 break;
1881 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001882 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001883
Chris Lattner423c5f42007-02-28 05:31:48 +00001884 if (VA.isRegLoc()) {
1885 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001886 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001887 assert(VA.isMemLoc());
1888 if (StackPtr.getNode() == 0)
1889 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1890 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1891 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001892 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001893 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001894
Evan Cheng32fe1032006-05-25 00:59:30 +00001895 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001897 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001898
Evan Cheng347d5f72006-04-28 21:29:37 +00001899 // Build a sequence of copy-to-reg nodes chained together with token chain
1900 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001901 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001902 // Tail call byval lowering might overwrite argument registers so in case of
1903 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001905 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001906 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001907 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001908 InFlag = Chain.getValue(1);
1909 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001910
Chris Lattner88e1fd52009-07-09 04:24:46 +00001911 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001912 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1913 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001914 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001915 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1916 DAG.getNode(X86ISD::GlobalBaseReg,
1917 DebugLoc::getUnknownLoc(),
1918 getPointerTy()),
1919 InFlag);
1920 InFlag = Chain.getValue(1);
1921 } else {
1922 // If we are tail calling and generating PIC/GOT style code load the
1923 // address of the callee into ECX. The value in ecx is used as target of
1924 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1925 // for tail calls on PIC/GOT architectures. Normally we would just put the
1926 // address of GOT into ebx and then call target@PLT. But for tail calls
1927 // ebx would be restored (since ebx is callee saved) before jumping to the
1928 // target@PLT.
1929
1930 // Note: The actual moving to ECX is done further down.
1931 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1932 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1933 !G->getGlobal()->hasProtectedVisibility())
1934 Callee = LowerGlobalAddress(Callee, DAG);
1935 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001936 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001937 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001938 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001939
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 if (Is64Bit && isVarArg) {
1941 // From AMD64 ABI document:
1942 // For calls that may call functions that use varargs or stdargs
1943 // (prototype-less calls or calls to functions containing ellipsis (...) in
1944 // the declaration) %al is used as hidden argument to specify the number
1945 // of SSE registers used. The contents of %al do not need to match exactly
1946 // the number of registers, but must be an ubound on the number of SSE
1947 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
1949 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001950 // Count the number of XMM registers allocated.
1951 static const unsigned XMMArgRegs[] = {
1952 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1953 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1954 };
1955 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001956 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001957 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001958
Dale Johannesendd64c412009-02-04 00:33:20 +00001959 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001961 InFlag = Chain.getValue(1);
1962 }
1963
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001964
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001965 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966 if (isTailCall) {
1967 // Force all the incoming stack arguments to be loaded from the stack
1968 // before any new outgoing arguments are stored to the stack, because the
1969 // outgoing stack slots may alias the incoming argument stack slots, and
1970 // the alias isn't otherwise explicit. This is slightly more conservative
1971 // than necessary, because it means that each store effectively depends
1972 // on every argument instead of just those arguments it would clobber.
1973 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1974
Dan Gohman475871a2008-07-27 21:46:04 +00001975 SmallVector<SDValue, 8> MemOpChains2;
1976 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001978 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001979 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001980 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001981 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1982 CCValAssign &VA = ArgLocs[i];
1983 if (VA.isRegLoc())
1984 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001985 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001986 SDValue Arg = Outs[i].Val;
1987 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001988 // Create frame index.
1989 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001990 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001991 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001992 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001993
Duncan Sands276dcbd2008-03-21 09:14:45 +00001994 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001995 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001997 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001998 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001999 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002000 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002001
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2003 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002004 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002006 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002007 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002008 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002009 PseudoSourceValue::getFixedStack(FI), 0,
2010 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002011 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 }
2013 }
2014
2015 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002017 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002018
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002019 // Copy arguments to their registers.
2020 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002021 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002022 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002023 InFlag = Chain.getValue(1);
2024 }
Dan Gohman475871a2008-07-27 21:46:04 +00002025 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002026
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002028 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002029 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
2031
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002032 bool WasGlobalOrExternal = false;
2033 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2034 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2035 // In the 64-bit large code model, we have to make all calls
2036 // through a register, since the call instruction's 32-bit
2037 // pc-relative offset may not be large enough to hold the whole
2038 // address.
2039 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2040 WasGlobalOrExternal = true;
2041 // If the callee is a GlobalAddress node (quite common, every direct call
2042 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2043 // it.
2044
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002045 // We should use extra load for direct calls to dllimported functions in
2046 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002047 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002048 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002049 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002050
Chris Lattner48a7d022009-07-09 05:02:21 +00002051 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2052 // external symbols most go through the PLT in PIC mode. If the symbol
2053 // has hidden or protected visibility, or if it is static or local, then
2054 // we don't need to use the PLT - we can directly call it.
2055 if (Subtarget->isTargetELF() &&
2056 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002057 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002058 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002059 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002060 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2061 Subtarget->getDarwinVers() < 9) {
2062 // PC-relative references to external symbols should go through $stub,
2063 // unless we're building with the leopard linker or later, which
2064 // automatically synthesizes these stubs.
2065 OpFlags = X86II::MO_DARWIN_STUB;
2066 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002067
Chris Lattner74e726e2009-07-09 05:27:35 +00002068 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002069 G->getOffset(), OpFlags);
2070 }
Bill Wendling056292f2008-09-16 21:48:12 +00002071 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002072 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002073 unsigned char OpFlags = 0;
2074
2075 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2076 // symbols should go through the PLT.
2077 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002078 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002079 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002080 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002081 Subtarget->getDarwinVers() < 9) {
2082 // PC-relative references to external symbols should go through $stub,
2083 // unless we're building with the leopard linker or later, which
2084 // automatically synthesizes these stubs.
2085 OpFlags = X86II::MO_DARWIN_STUB;
2086 }
Eric Christopherfd179292009-08-27 18:07:15 +00002087
Chris Lattner48a7d022009-07-09 05:02:21 +00002088 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2089 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002090 }
2091
Chris Lattnerd96d0722007-02-25 06:40:16 +00002092 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002094 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002095
Evan Chengf22f9b32010-02-06 03:28:46 +00002096 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002097 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2098 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002099 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002100 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002101
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002102 Ops.push_back(Chain);
2103 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002104
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002107
Gordon Henriksen86737662008-01-05 16:56:59 +00002108 // Add argument registers to the end of the list so that they are known live
2109 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002110 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2111 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2112 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002113
Evan Cheng586ccac2008-03-18 23:36:35 +00002114 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002116 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2117
2118 // Add an implicit use of AL for x86 vararg functions.
2119 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002121
Gabor Greifba36cb52008-08-28 21:40:38 +00002122 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002123 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002124
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125 if (isTailCall) {
2126 // If this is the first return lowered for this function, add the regs
2127 // to the liveout set for the function.
2128 if (MF.getRegInfo().liveout_empty()) {
2129 SmallVector<CCValAssign, 16> RVLocs;
2130 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2131 *DAG.getContext());
2132 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2133 for (unsigned i = 0; i != RVLocs.size(); ++i)
2134 if (RVLocs[i].isRegLoc())
2135 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2136 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 return DAG.getNode(X86ISD::TC_RETURN, dl,
2138 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002139 }
2140
Dale Johannesenace16102009-02-03 19:33:06 +00002141 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002142 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002143
Chris Lattner2d297092006-05-23 18:50:38 +00002144 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002145 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002147 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002148 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002149 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002150 // pops the hidden struct pointer, so we have to push it back.
2151 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002152 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002153 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002154 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002155
Gordon Henriksenae636f82008-01-03 16:47:34 +00002156 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002157 if (!IsSibcall) {
2158 Chain = DAG.getCALLSEQ_END(Chain,
2159 DAG.getIntPtrConstant(NumBytes, true),
2160 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2161 true),
2162 InFlag);
2163 InFlag = Chain.getValue(1);
2164 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002165
Chris Lattner3085e152007-02-25 08:59:22 +00002166 // Handle result values, copying them out of physregs into vregs that we
2167 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002168 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2169 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002170}
2171
Evan Cheng25ab6902006-09-08 06:48:29 +00002172
2173//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002174// Fast Calling Convention (tail call) implementation
2175//===----------------------------------------------------------------------===//
2176
2177// Like std call, callee cleans arguments, convention except that ECX is
2178// reserved for storing the tail called function address. Only 2 registers are
2179// free for argument passing (inreg). Tail call optimization is performed
2180// provided:
2181// * tailcallopt is enabled
2182// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002183// On X86_64 architecture with GOT-style position independent code only local
2184// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002185// To keep the stack aligned according to platform abi the function
2186// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2187// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002188// If a tail called function callee has more arguments than the caller the
2189// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002190// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002191// original REtADDR, but before the saved framepointer or the spilled registers
2192// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2193// stack layout:
2194// arg1
2195// arg2
2196// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002197// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002198// move area ]
2199// (possible EBP)
2200// ESI
2201// EDI
2202// local1 ..
2203
2204/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2205/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002206unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002207 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002208 MachineFunction &MF = DAG.getMachineFunction();
2209 const TargetMachine &TM = MF.getTarget();
2210 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2211 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002212 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002213 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002214 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002215 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2216 // Number smaller than 12 so just add the difference.
2217 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2218 } else {
2219 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002220 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002221 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002222 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002223 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002224}
2225
Evan Cheng5f941932010-02-05 02:21:12 +00002226/// MatchingStackOffset - Return true if the given stack call argument is
2227/// already available in the same position (relatively) of the caller's
2228/// incoming argument stack.
2229static
2230bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2231 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2232 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002233 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2234 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002235 if (Arg.getOpcode() == ISD::CopyFromReg) {
2236 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2237 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2238 return false;
2239 MachineInstr *Def = MRI->getVRegDef(VR);
2240 if (!Def)
2241 return false;
2242 if (!Flags.isByVal()) {
2243 if (!TII->isLoadFromStackSlot(Def, FI))
2244 return false;
2245 } else {
2246 unsigned Opcode = Def->getOpcode();
2247 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2248 Def->getOperand(1).isFI()) {
2249 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002250 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002251 } else
2252 return false;
2253 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002254 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2255 if (Flags.isByVal())
2256 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002257 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002258 // define @foo(%struct.X* %A) {
2259 // tail call @bar(%struct.X* byval %A)
2260 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002261 return false;
2262 SDValue Ptr = Ld->getBasePtr();
2263 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2264 if (!FINode)
2265 return false;
2266 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002267 } else
2268 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002269
Evan Cheng4cae1332010-03-05 08:38:04 +00002270 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002271 if (!MFI->isFixedObjectIndex(FI))
2272 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002273 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002274}
2275
Dan Gohman98ca4f22009-08-05 01:29:28 +00002276/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2277/// for tail call optimization. Targets which want to do tail call
2278/// optimization should implement this function.
2279bool
2280X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002281 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002282 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002283 bool isCalleeStructRet,
2284 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002285 const SmallVectorImpl<ISD::OutputArg> &Outs,
2286 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002287 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002288 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002289 CalleeCC != CallingConv::C)
2290 return false;
2291
Evan Cheng7096ae42010-01-29 06:45:59 +00002292 // If -tailcallopt is specified, make fastcc functions tail-callable.
2293 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002294 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002295 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002296 CallerF->getCallingConv() == CalleeCC)
2297 return true;
2298 return false;
2299 }
2300
Evan Chengb2c92902010-02-02 02:22:50 +00002301 // Look for obvious safe cases to perform tail call optimization that does not
2302 // requite ABI changes. This is what gcc calls sibcall.
2303
Evan Chenga375d472010-03-15 18:54:48 +00002304 // Do not sibcall optimize vararg calls for now.
Evan Cheng843bd692010-01-31 06:44:49 +00002305 if (isVarArg)
2306 return false;
2307
Evan Chenga375d472010-03-15 18:54:48 +00002308 // Also avoid sibcall optimization if either caller or callee uses struct
2309 // return semantics.
2310 if (isCalleeStructRet || isCallerStructRet)
2311 return false;
2312
Evan Chenga6bff982010-01-30 01:22:00 +00002313 // If the callee takes no arguments then go on to check the results of the
2314 // call.
2315 if (!Outs.empty()) {
2316 // Check if stack adjustment is needed. For now, do not do this if any
2317 // argument is passed on the stack.
2318 SmallVector<CCValAssign, 16> ArgLocs;
2319 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2320 ArgLocs, *DAG.getContext());
2321 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002322 if (CCInfo.getNextStackOffset()) {
2323 MachineFunction &MF = DAG.getMachineFunction();
2324 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2325 return false;
2326 if (Subtarget->isTargetWin64())
2327 // Win64 ABI has additional complications.
2328 return false;
2329
2330 // Check if the arguments are already laid out in the right way as
2331 // the caller's fixed stack objects.
2332 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002333 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2334 const X86InstrInfo *TII =
2335 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002336 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2337 CCValAssign &VA = ArgLocs[i];
2338 EVT RegVT = VA.getLocVT();
2339 SDValue Arg = Outs[i].Val;
2340 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002341 if (VA.getLocInfo() == CCValAssign::Indirect)
2342 return false;
2343 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002344 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2345 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002346 return false;
2347 }
2348 }
2349 }
Evan Chenga6bff982010-01-30 01:22:00 +00002350 }
Evan Chengb1712452010-01-27 06:25:16 +00002351
Evan Cheng86809cc2010-02-03 03:28:02 +00002352 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002353}
2354
Dan Gohman3df24e62008-09-03 23:12:08 +00002355FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002356X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2357 DwarfWriter *dw,
2358 DenseMap<const Value *, unsigned> &vm,
2359 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2360 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002361#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002362 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002363#endif
2364 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002365 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002366#ifndef NDEBUG
2367 , cil
2368#endif
2369 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002370}
2371
2372
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002373//===----------------------------------------------------------------------===//
2374// Other Lowering Hooks
2375//===----------------------------------------------------------------------===//
2376
2377
Dan Gohman475871a2008-07-27 21:46:04 +00002378SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002379 MachineFunction &MF = DAG.getMachineFunction();
2380 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2381 int ReturnAddrIndex = FuncInfo->getRAIndex();
2382
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002383 if (ReturnAddrIndex == 0) {
2384 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002385 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002386 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002387 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002388 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002389 }
2390
Evan Cheng25ab6902006-09-08 06:48:29 +00002391 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002392}
2393
2394
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002395bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2396 bool hasSymbolicDisplacement) {
2397 // Offset should fit into 32 bit immediate field.
2398 if (!isInt32(Offset))
2399 return false;
2400
2401 // If we don't have a symbolic displacement - we don't have any extra
2402 // restrictions.
2403 if (!hasSymbolicDisplacement)
2404 return true;
2405
2406 // FIXME: Some tweaks might be needed for medium code model.
2407 if (M != CodeModel::Small && M != CodeModel::Kernel)
2408 return false;
2409
2410 // For small code model we assume that latest object is 16MB before end of 31
2411 // bits boundary. We may also accept pretty large negative constants knowing
2412 // that all objects are in the positive half of address space.
2413 if (M == CodeModel::Small && Offset < 16*1024*1024)
2414 return true;
2415
2416 // For kernel code model we know that all object resist in the negative half
2417 // of 32bits address space. We may not accept negative offsets, since they may
2418 // be just off and we may accept pretty large positive ones.
2419 if (M == CodeModel::Kernel && Offset > 0)
2420 return true;
2421
2422 return false;
2423}
2424
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002425/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2426/// specific condition code, returning the condition code and the LHS/RHS of the
2427/// comparison to make.
2428static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2429 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002430 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002431 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2432 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2433 // X > -1 -> X == 0, jump !sign.
2434 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002435 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002436 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2437 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002438 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002439 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002440 // X < 1 -> X <= 0
2441 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002442 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002443 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002444 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002445
Evan Chengd9558e02006-01-06 00:43:03 +00002446 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002447 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002448 case ISD::SETEQ: return X86::COND_E;
2449 case ISD::SETGT: return X86::COND_G;
2450 case ISD::SETGE: return X86::COND_GE;
2451 case ISD::SETLT: return X86::COND_L;
2452 case ISD::SETLE: return X86::COND_LE;
2453 case ISD::SETNE: return X86::COND_NE;
2454 case ISD::SETULT: return X86::COND_B;
2455 case ISD::SETUGT: return X86::COND_A;
2456 case ISD::SETULE: return X86::COND_BE;
2457 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002458 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002459 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002460
Chris Lattner4c78e022008-12-23 23:42:27 +00002461 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002462
Chris Lattner4c78e022008-12-23 23:42:27 +00002463 // If LHS is a foldable load, but RHS is not, flip the condition.
2464 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2465 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2466 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2467 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002468 }
2469
Chris Lattner4c78e022008-12-23 23:42:27 +00002470 switch (SetCCOpcode) {
2471 default: break;
2472 case ISD::SETOLT:
2473 case ISD::SETOLE:
2474 case ISD::SETUGT:
2475 case ISD::SETUGE:
2476 std::swap(LHS, RHS);
2477 break;
2478 }
2479
2480 // On a floating point condition, the flags are set as follows:
2481 // ZF PF CF op
2482 // 0 | 0 | 0 | X > Y
2483 // 0 | 0 | 1 | X < Y
2484 // 1 | 0 | 0 | X == Y
2485 // 1 | 1 | 1 | unordered
2486 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002487 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002488 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002489 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002490 case ISD::SETOLT: // flipped
2491 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002492 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002493 case ISD::SETOLE: // flipped
2494 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002495 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002496 case ISD::SETUGT: // flipped
2497 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002498 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002499 case ISD::SETUGE: // flipped
2500 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002501 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002502 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002503 case ISD::SETNE: return X86::COND_NE;
2504 case ISD::SETUO: return X86::COND_P;
2505 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002506 case ISD::SETOEQ:
2507 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002508 }
Evan Chengd9558e02006-01-06 00:43:03 +00002509}
2510
Evan Cheng4a460802006-01-11 00:33:36 +00002511/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2512/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002513/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002514static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002515 switch (X86CC) {
2516 default:
2517 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002518 case X86::COND_B:
2519 case X86::COND_BE:
2520 case X86::COND_E:
2521 case X86::COND_P:
2522 case X86::COND_A:
2523 case X86::COND_AE:
2524 case X86::COND_NE:
2525 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002526 return true;
2527 }
2528}
2529
Evan Chengeb2f9692009-10-27 19:56:55 +00002530/// isFPImmLegal - Returns true if the target can instruction select the
2531/// specified FP immediate natively. If false, the legalizer will
2532/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002533bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002534 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2535 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2536 return true;
2537 }
2538 return false;
2539}
2540
Nate Begeman9008ca62009-04-27 18:41:29 +00002541/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2542/// the specified range (L, H].
2543static bool isUndefOrInRange(int Val, int Low, int Hi) {
2544 return (Val < 0) || (Val >= Low && Val < Hi);
2545}
2546
2547/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2548/// specified value.
2549static bool isUndefOrEqual(int Val, int CmpVal) {
2550 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002551 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002553}
2554
Nate Begeman9008ca62009-04-27 18:41:29 +00002555/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2556/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2557/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002558static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002559 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002560 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002562 return (Mask[0] < 2 && Mask[1] < 2);
2563 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002564}
2565
Nate Begeman9008ca62009-04-27 18:41:29 +00002566bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002567 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002568 N->getMask(M);
2569 return ::isPSHUFDMask(M, N->getValueType(0));
2570}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002571
Nate Begeman9008ca62009-04-27 18:41:29 +00002572/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2573/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002574static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002575 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002576 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002577
Nate Begeman9008ca62009-04-27 18:41:29 +00002578 // Lower quadword copied in order or undef.
2579 for (int i = 0; i != 4; ++i)
2580 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002581 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002582
Evan Cheng506d3df2006-03-29 23:07:14 +00002583 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002584 for (int i = 4; i != 8; ++i)
2585 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002586 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002587
Evan Cheng506d3df2006-03-29 23:07:14 +00002588 return true;
2589}
2590
Nate Begeman9008ca62009-04-27 18:41:29 +00002591bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002592 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002593 N->getMask(M);
2594 return ::isPSHUFHWMask(M, N->getValueType(0));
2595}
Evan Cheng506d3df2006-03-29 23:07:14 +00002596
Nate Begeman9008ca62009-04-27 18:41:29 +00002597/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2598/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002599static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002600 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002601 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002602
Rafael Espindola15684b22009-04-24 12:40:33 +00002603 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002604 for (int i = 4; i != 8; ++i)
2605 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002606 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002607
Rafael Espindola15684b22009-04-24 12:40:33 +00002608 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 for (int i = 0; i != 4; ++i)
2610 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002611 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002612
Rafael Espindola15684b22009-04-24 12:40:33 +00002613 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002614}
2615
Nate Begeman9008ca62009-04-27 18:41:29 +00002616bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002617 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 N->getMask(M);
2619 return ::isPSHUFLWMask(M, N->getValueType(0));
2620}
2621
Nate Begemana09008b2009-10-19 02:17:23 +00002622/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2623/// is suitable for input to PALIGNR.
2624static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2625 bool hasSSSE3) {
2626 int i, e = VT.getVectorNumElements();
2627
2628 // Do not handle v2i64 / v2f64 shuffles with palignr.
2629 if (e < 4 || !hasSSSE3)
2630 return false;
2631
2632 for (i = 0; i != e; ++i)
2633 if (Mask[i] >= 0)
2634 break;
2635
2636 // All undef, not a palignr.
2637 if (i == e)
2638 return false;
2639
2640 // Determine if it's ok to perform a palignr with only the LHS, since we
2641 // don't have access to the actual shuffle elements to see if RHS is undef.
2642 bool Unary = Mask[i] < (int)e;
2643 bool NeedsUnary = false;
2644
2645 int s = Mask[i] - i;
2646
2647 // Check the rest of the elements to see if they are consecutive.
2648 for (++i; i != e; ++i) {
2649 int m = Mask[i];
2650 if (m < 0)
2651 continue;
2652
2653 Unary = Unary && (m < (int)e);
2654 NeedsUnary = NeedsUnary || (m < s);
2655
2656 if (NeedsUnary && !Unary)
2657 return false;
2658 if (Unary && m != ((s+i) & (e-1)))
2659 return false;
2660 if (!Unary && m != (s+i))
2661 return false;
2662 }
2663 return true;
2664}
2665
2666bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2667 SmallVector<int, 8> M;
2668 N->getMask(M);
2669 return ::isPALIGNRMask(M, N->getValueType(0), true);
2670}
2671
Evan Cheng14aed5e2006-03-24 01:18:28 +00002672/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2673/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002674static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 int NumElems = VT.getVectorNumElements();
2676 if (NumElems != 2 && NumElems != 4)
2677 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002678
Nate Begeman9008ca62009-04-27 18:41:29 +00002679 int Half = NumElems / 2;
2680 for (int i = 0; i < Half; ++i)
2681 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002682 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 for (int i = Half; i < NumElems; ++i)
2684 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002685 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002686
Evan Cheng14aed5e2006-03-24 01:18:28 +00002687 return true;
2688}
2689
Nate Begeman9008ca62009-04-27 18:41:29 +00002690bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2691 SmallVector<int, 8> M;
2692 N->getMask(M);
2693 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002694}
2695
Evan Cheng213d2cf2007-05-17 18:45:50 +00002696/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002697/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2698/// half elements to come from vector 1 (which would equal the dest.) and
2699/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002700static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002701 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002702
2703 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002704 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002705
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 int Half = NumElems / 2;
2707 for (int i = 0; i < Half; ++i)
2708 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002709 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002710 for (int i = Half; i < NumElems; ++i)
2711 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002712 return false;
2713 return true;
2714}
2715
Nate Begeman9008ca62009-04-27 18:41:29 +00002716static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2717 SmallVector<int, 8> M;
2718 N->getMask(M);
2719 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002720}
2721
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002722/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2723/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002724bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2725 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002726 return false;
2727
Evan Cheng2064a2b2006-03-28 06:50:32 +00002728 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2730 isUndefOrEqual(N->getMaskElt(1), 7) &&
2731 isUndefOrEqual(N->getMaskElt(2), 2) &&
2732 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002733}
2734
Nate Begeman0b10b912009-11-07 23:17:15 +00002735/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2736/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2737/// <2, 3, 2, 3>
2738bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2739 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2740
2741 if (NumElems != 4)
2742 return false;
2743
2744 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2745 isUndefOrEqual(N->getMaskElt(1), 3) &&
2746 isUndefOrEqual(N->getMaskElt(2), 2) &&
2747 isUndefOrEqual(N->getMaskElt(3), 3);
2748}
2749
Evan Cheng5ced1d82006-04-06 23:23:56 +00002750/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2751/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002752bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2753 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002754
Evan Cheng5ced1d82006-04-06 23:23:56 +00002755 if (NumElems != 2 && NumElems != 4)
2756 return false;
2757
Evan Chengc5cdff22006-04-07 21:53:05 +00002758 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002759 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002760 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002761
Evan Chengc5cdff22006-04-07 21:53:05 +00002762 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002764 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002765
2766 return true;
2767}
2768
Nate Begeman0b10b912009-11-07 23:17:15 +00002769/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2770/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2771bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002772 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002773
Evan Cheng5ced1d82006-04-06 23:23:56 +00002774 if (NumElems != 2 && NumElems != 4)
2775 return false;
2776
Evan Chengc5cdff22006-04-07 21:53:05 +00002777 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002779 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002780
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 for (unsigned i = 0; i < NumElems/2; ++i)
2782 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002783 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002784
2785 return true;
2786}
2787
Evan Cheng0038e592006-03-28 00:39:58 +00002788/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2789/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002790static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002791 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002792 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002793 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002794 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002795
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2797 int BitI = Mask[i];
2798 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002799 if (!isUndefOrEqual(BitI, j))
2800 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002801 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002802 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002803 return false;
2804 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002805 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002806 return false;
2807 }
Evan Cheng0038e592006-03-28 00:39:58 +00002808 }
Evan Cheng0038e592006-03-28 00:39:58 +00002809 return true;
2810}
2811
Nate Begeman9008ca62009-04-27 18:41:29 +00002812bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2813 SmallVector<int, 8> M;
2814 N->getMask(M);
2815 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002816}
2817
Evan Cheng4fcb9222006-03-28 02:43:26 +00002818/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2819/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002820static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002821 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002822 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002823 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002824 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002825
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2827 int BitI = Mask[i];
2828 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002829 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002830 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002831 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002832 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002833 return false;
2834 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002835 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002836 return false;
2837 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002838 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002839 return true;
2840}
2841
Nate Begeman9008ca62009-04-27 18:41:29 +00002842bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2843 SmallVector<int, 8> M;
2844 N->getMask(M);
2845 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002846}
2847
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002848/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2849/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2850/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002851static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002852 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002853 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002854 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002855
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2857 int BitI = Mask[i];
2858 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002859 if (!isUndefOrEqual(BitI, j))
2860 return false;
2861 if (!isUndefOrEqual(BitI1, j))
2862 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002863 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002864 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002865}
2866
Nate Begeman9008ca62009-04-27 18:41:29 +00002867bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2868 SmallVector<int, 8> M;
2869 N->getMask(M);
2870 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2871}
2872
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002873/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2874/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2875/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002876static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002878 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2879 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002880
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2882 int BitI = Mask[i];
2883 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002884 if (!isUndefOrEqual(BitI, j))
2885 return false;
2886 if (!isUndefOrEqual(BitI1, j))
2887 return false;
2888 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002889 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002890}
2891
Nate Begeman9008ca62009-04-27 18:41:29 +00002892bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2893 SmallVector<int, 8> M;
2894 N->getMask(M);
2895 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2896}
2897
Evan Cheng017dcc62006-04-21 01:05:10 +00002898/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2899/// specifies a shuffle of elements that is suitable for input to MOVSS,
2900/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002901static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002902 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002903 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002904
2905 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002906
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002908 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002909
Nate Begeman9008ca62009-04-27 18:41:29 +00002910 for (int i = 1; i < NumElts; ++i)
2911 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002912 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002913
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002914 return true;
2915}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002916
Nate Begeman9008ca62009-04-27 18:41:29 +00002917bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2918 SmallVector<int, 8> M;
2919 N->getMask(M);
2920 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002921}
2922
Evan Cheng017dcc62006-04-21 01:05:10 +00002923/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2924/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002925/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002926static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002927 bool V2IsSplat = false, bool V2IsUndef = false) {
2928 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002929 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002930 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002931
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002933 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002934
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 for (int i = 1; i < NumOps; ++i)
2936 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2937 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2938 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002939 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002940
Evan Cheng39623da2006-04-20 08:58:49 +00002941 return true;
2942}
2943
Nate Begeman9008ca62009-04-27 18:41:29 +00002944static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002945 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 SmallVector<int, 8> M;
2947 N->getMask(M);
2948 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002949}
2950
Evan Chengd9539472006-04-14 21:59:03 +00002951/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2952/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002953bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2954 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002955 return false;
2956
2957 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002958 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 int Elt = N->getMaskElt(i);
2960 if (Elt >= 0 && Elt != 1)
2961 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002962 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002963
2964 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002965 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 int Elt = N->getMaskElt(i);
2967 if (Elt >= 0 && Elt != 3)
2968 return false;
2969 if (Elt == 3)
2970 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002971 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002972 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002974 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002975}
2976
2977/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2978/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002979bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2980 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002981 return false;
2982
2983 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002984 for (unsigned i = 0; i < 2; ++i)
2985 if (N->getMaskElt(i) > 0)
2986 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002987
2988 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002989 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 int Elt = N->getMaskElt(i);
2991 if (Elt >= 0 && Elt != 2)
2992 return false;
2993 if (Elt == 2)
2994 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002995 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002997 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002998}
2999
Evan Cheng0b457f02008-09-25 20:50:48 +00003000/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3001/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003002bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3003 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003004
Nate Begeman9008ca62009-04-27 18:41:29 +00003005 for (int i = 0; i < e; ++i)
3006 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003007 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003008 for (int i = 0; i < e; ++i)
3009 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003010 return false;
3011 return true;
3012}
3013
Evan Cheng63d33002006-03-22 08:01:21 +00003014/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003015/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003016unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3018 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3019
Evan Chengb9df0ca2006-03-22 02:53:00 +00003020 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3021 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 for (int i = 0; i < NumOperands; ++i) {
3023 int Val = SVOp->getMaskElt(NumOperands-i-1);
3024 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003025 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003026 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003027 if (i != NumOperands - 1)
3028 Mask <<= Shift;
3029 }
Evan Cheng63d33002006-03-22 08:01:21 +00003030 return Mask;
3031}
3032
Evan Cheng506d3df2006-03-29 23:07:14 +00003033/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003034/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003035unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003036 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003037 unsigned Mask = 0;
3038 // 8 nodes, but we only care about the last 4.
3039 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 int Val = SVOp->getMaskElt(i);
3041 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003042 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003043 if (i != 4)
3044 Mask <<= 2;
3045 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003046 return Mask;
3047}
3048
3049/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003050/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003051unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003053 unsigned Mask = 0;
3054 // 8 nodes, but we only care about the first 4.
3055 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003056 int Val = SVOp->getMaskElt(i);
3057 if (Val >= 0)
3058 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003059 if (i != 0)
3060 Mask <<= 2;
3061 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003062 return Mask;
3063}
3064
Nate Begemana09008b2009-10-19 02:17:23 +00003065/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3066/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3067unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3068 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3069 EVT VVT = N->getValueType(0);
3070 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3071 int Val = 0;
3072
3073 unsigned i, e;
3074 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3075 Val = SVOp->getMaskElt(i);
3076 if (Val >= 0)
3077 break;
3078 }
3079 return (Val - i) * EltSize;
3080}
3081
Evan Cheng37b73872009-07-30 08:33:02 +00003082/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3083/// constant +0.0.
3084bool X86::isZeroNode(SDValue Elt) {
3085 return ((isa<ConstantSDNode>(Elt) &&
3086 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3087 (isa<ConstantFPSDNode>(Elt) &&
3088 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3089}
3090
Nate Begeman9008ca62009-04-27 18:41:29 +00003091/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3092/// their permute mask.
3093static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3094 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003095 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003096 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003098
Nate Begeman5a5ca152009-04-29 05:20:52 +00003099 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003100 int idx = SVOp->getMaskElt(i);
3101 if (idx < 0)
3102 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003103 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003105 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003107 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3109 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003110}
3111
Evan Cheng779ccea2007-12-07 21:30:01 +00003112/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3113/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003114static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003115 unsigned NumElems = VT.getVectorNumElements();
3116 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003117 int idx = Mask[i];
3118 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003119 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003120 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003122 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003124 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003125}
3126
Evan Cheng533a0aa2006-04-19 20:35:22 +00003127/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3128/// match movhlps. The lower half elements should come from upper half of
3129/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003130/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003131static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3132 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003133 return false;
3134 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003136 return false;
3137 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003139 return false;
3140 return true;
3141}
3142
Evan Cheng5ced1d82006-04-06 23:23:56 +00003143/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003144/// is promoted to a vector. It also returns the LoadSDNode by reference if
3145/// required.
3146static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003147 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3148 return false;
3149 N = N->getOperand(0).getNode();
3150 if (!ISD::isNON_EXTLoad(N))
3151 return false;
3152 if (LD)
3153 *LD = cast<LoadSDNode>(N);
3154 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003155}
3156
Evan Cheng533a0aa2006-04-19 20:35:22 +00003157/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3158/// match movlp{s|d}. The lower half elements should come from lower half of
3159/// V1 (and in order), and the upper half elements should come from the upper
3160/// half of V2 (and in order). And since V1 will become the source of the
3161/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003162static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3163 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003164 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003165 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003166 // Is V2 is a vector load, don't do this transformation. We will try to use
3167 // load folding shufps op.
3168 if (ISD::isNON_EXTLoad(V2))
3169 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003170
Nate Begeman5a5ca152009-04-29 05:20:52 +00003171 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003172
Evan Cheng533a0aa2006-04-19 20:35:22 +00003173 if (NumElems != 2 && NumElems != 4)
3174 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003175 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003177 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003178 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003180 return false;
3181 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003182}
3183
Evan Cheng39623da2006-04-20 08:58:49 +00003184/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3185/// all the same.
3186static bool isSplatVector(SDNode *N) {
3187 if (N->getOpcode() != ISD::BUILD_VECTOR)
3188 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003189
Dan Gohman475871a2008-07-27 21:46:04 +00003190 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003191 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3192 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003193 return false;
3194 return true;
3195}
3196
Evan Cheng213d2cf2007-05-17 18:45:50 +00003197/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003198/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003199/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003200static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003201 SDValue V1 = N->getOperand(0);
3202 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003203 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3204 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003206 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003208 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3209 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003210 if (Opc != ISD::BUILD_VECTOR ||
3211 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 return false;
3213 } else if (Idx >= 0) {
3214 unsigned Opc = V1.getOpcode();
3215 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3216 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003217 if (Opc != ISD::BUILD_VECTOR ||
3218 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003219 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003220 }
3221 }
3222 return true;
3223}
3224
3225/// getZeroVector - Returns a vector of specified type with all zero elements.
3226///
Owen Andersone50ed302009-08-10 22:56:29 +00003227static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003228 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003229 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003230
Chris Lattner8a594482007-11-25 00:24:49 +00003231 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3232 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003233 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003234 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3236 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003237 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003238 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3239 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003240 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003241 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3242 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003243 }
Dale Johannesenace16102009-02-03 19:33:06 +00003244 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003245}
3246
Chris Lattner8a594482007-11-25 00:24:49 +00003247/// getOnesVector - Returns a vector of specified type with all bits set.
3248///
Owen Andersone50ed302009-08-10 22:56:29 +00003249static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003250 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003251
Chris Lattner8a594482007-11-25 00:24:49 +00003252 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3253 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003255 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003256 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003257 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003258 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003259 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003260 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003261}
3262
3263
Evan Cheng39623da2006-04-20 08:58:49 +00003264/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3265/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003266static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003267 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003268 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003269
Evan Cheng39623da2006-04-20 08:58:49 +00003270 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003271 SmallVector<int, 8> MaskVec;
3272 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003273
Nate Begeman5a5ca152009-04-29 05:20:52 +00003274 for (unsigned i = 0; i != NumElems; ++i) {
3275 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003276 MaskVec[i] = NumElems;
3277 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003278 }
Evan Cheng39623da2006-04-20 08:58:49 +00003279 }
Evan Cheng39623da2006-04-20 08:58:49 +00003280 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3282 SVOp->getOperand(1), &MaskVec[0]);
3283 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003284}
3285
Evan Cheng017dcc62006-04-21 01:05:10 +00003286/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3287/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003288static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003289 SDValue V2) {
3290 unsigned NumElems = VT.getVectorNumElements();
3291 SmallVector<int, 8> Mask;
3292 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003293 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 Mask.push_back(i);
3295 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003296}
3297
Nate Begeman9008ca62009-04-27 18:41:29 +00003298/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003299static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003300 SDValue V2) {
3301 unsigned NumElems = VT.getVectorNumElements();
3302 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003303 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 Mask.push_back(i);
3305 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003306 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003308}
3309
Nate Begeman9008ca62009-04-27 18:41:29 +00003310/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003311static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 SDValue V2) {
3313 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003314 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003316 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003317 Mask.push_back(i + Half);
3318 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003319 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003320 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003321}
3322
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003323/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003324static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 bool HasSSE2) {
3326 if (SV->getValueType(0).getVectorNumElements() <= 4)
3327 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003328
Owen Anderson825b72b2009-08-11 20:47:22 +00003329 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003330 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003331 DebugLoc dl = SV->getDebugLoc();
3332 SDValue V1 = SV->getOperand(0);
3333 int NumElems = VT.getVectorNumElements();
3334 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003335
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 // unpack elements to the correct location
3337 while (NumElems > 4) {
3338 if (EltNo < NumElems/2) {
3339 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3340 } else {
3341 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3342 EltNo -= NumElems/2;
3343 }
3344 NumElems >>= 1;
3345 }
Eric Christopherfd179292009-08-27 18:07:15 +00003346
Nate Begeman9008ca62009-04-27 18:41:29 +00003347 // Perform the splat.
3348 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003349 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003350 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3351 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003352}
3353
Evan Chengba05f722006-04-21 23:03:30 +00003354/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003355/// vector of zero or undef vector. This produces a shuffle where the low
3356/// element of V2 is swizzled into the zero/undef vector, landing at element
3357/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003358static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003359 bool isZero, bool HasSSE2,
3360 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003361 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003362 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3364 unsigned NumElems = VT.getVectorNumElements();
3365 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003366 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003367 // If this is the insertion idx, put the low elt of V2 here.
3368 MaskVec.push_back(i == Idx ? NumElems : i);
3369 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003370}
3371
Evan Chengf26ffe92008-05-29 08:22:04 +00003372/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3373/// a shuffle that is zero.
3374static
Nate Begeman9008ca62009-04-27 18:41:29 +00003375unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3376 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003377 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003379 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 int Idx = SVOp->getMaskElt(Index);
3381 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003382 ++NumZeros;
3383 continue;
3384 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003386 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003387 ++NumZeros;
3388 else
3389 break;
3390 }
3391 return NumZeros;
3392}
3393
3394/// isVectorShift - Returns true if the shuffle can be implemented as a
3395/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003396/// FIXME: split into pslldqi, psrldqi, palignr variants.
3397static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003398 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003399 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003400
3401 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003402 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003403 if (!NumZeros) {
3404 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003406 if (!NumZeros)
3407 return false;
3408 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003409 bool SeenV1 = false;
3410 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 for (int i = NumZeros; i < NumElems; ++i) {
3412 int Val = isLeft ? (i - NumZeros) : i;
3413 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3414 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003415 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003416 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003417 SeenV1 = true;
3418 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003420 SeenV2 = true;
3421 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003423 return false;
3424 }
3425 if (SeenV1 && SeenV2)
3426 return false;
3427
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003429 ShAmt = NumZeros;
3430 return true;
3431}
3432
3433
Evan Chengc78d3b42006-04-24 18:01:45 +00003434/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3435///
Dan Gohman475871a2008-07-27 21:46:04 +00003436static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003437 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003438 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003439 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003440 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003441
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003442 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003443 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003444 bool First = true;
3445 for (unsigned i = 0; i < 16; ++i) {
3446 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3447 if (ThisIsNonZero && First) {
3448 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003450 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003452 First = false;
3453 }
3454
3455 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003456 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003457 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3458 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003459 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003460 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003461 }
3462 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3464 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3465 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003466 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003468 } else
3469 ThisElt = LastElt;
3470
Gabor Greifba36cb52008-08-28 21:40:38 +00003471 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003473 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003474 }
3475 }
3476
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003478}
3479
Bill Wendlinga348c562007-03-22 18:42:45 +00003480/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003481///
Dan Gohman475871a2008-07-27 21:46:04 +00003482static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003483 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003484 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003485 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003486 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003487
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003488 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003489 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003490 bool First = true;
3491 for (unsigned i = 0; i < 8; ++i) {
3492 bool isNonZero = (NonZeros & (1 << i)) != 0;
3493 if (isNonZero) {
3494 if (First) {
3495 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003497 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003499 First = false;
3500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003501 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003502 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003503 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003504 }
3505 }
3506
3507 return V;
3508}
3509
Evan Chengf26ffe92008-05-29 08:22:04 +00003510/// getVShift - Return a vector logical shift node.
3511///
Owen Andersone50ed302009-08-10 22:56:29 +00003512static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003513 unsigned NumBits, SelectionDAG &DAG,
3514 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003515 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003516 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003517 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003518 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3519 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3520 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003521 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003522}
3523
Dan Gohman475871a2008-07-27 21:46:04 +00003524SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003525X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3526 SelectionDAG &DAG) {
3527
3528 // Check if the scalar load can be widened into a vector load. And if
3529 // the address is "base + cst" see if the cst can be "absorbed" into
3530 // the shuffle mask.
3531 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3532 SDValue Ptr = LD->getBasePtr();
3533 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3534 return SDValue();
3535 EVT PVT = LD->getValueType(0);
3536 if (PVT != MVT::i32 && PVT != MVT::f32)
3537 return SDValue();
3538
3539 int FI = -1;
3540 int64_t Offset = 0;
3541 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3542 FI = FINode->getIndex();
3543 Offset = 0;
3544 } else if (Ptr.getOpcode() == ISD::ADD &&
3545 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3546 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3547 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3548 Offset = Ptr.getConstantOperandVal(1);
3549 Ptr = Ptr.getOperand(0);
3550 } else {
3551 return SDValue();
3552 }
3553
3554 SDValue Chain = LD->getChain();
3555 // Make sure the stack object alignment is at least 16.
3556 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3557 if (DAG.InferPtrAlignment(Ptr) < 16) {
3558 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003559 // Can't change the alignment. FIXME: It's possible to compute
3560 // the exact stack offset and reference FI + adjust offset instead.
3561 // If someone *really* cares about this. That's the way to implement it.
3562 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003563 } else {
3564 MFI->setObjectAlignment(FI, 16);
3565 }
3566 }
3567
3568 // (Offset % 16) must be multiple of 4. Then address is then
3569 // Ptr + (Offset & ~15).
3570 if (Offset < 0)
3571 return SDValue();
3572 if ((Offset % 16) & 3)
3573 return SDValue();
3574 int64_t StartOffset = Offset & ~15;
3575 if (StartOffset)
3576 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3577 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3578
3579 int EltNo = (Offset - StartOffset) >> 2;
3580 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3581 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003582 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3583 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003584 // Canonicalize it to a v4i32 shuffle.
3585 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3586 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3587 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3588 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3589 }
3590
3591 return SDValue();
3592}
3593
3594SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003595X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003596 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003597 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003598 if (ISD::isBuildVectorAllZeros(Op.getNode())
3599 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003600 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3601 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3602 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003604 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003605
Gabor Greifba36cb52008-08-28 21:40:38 +00003606 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003607 return getOnesVector(Op.getValueType(), DAG, dl);
3608 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003609 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003610
Owen Andersone50ed302009-08-10 22:56:29 +00003611 EVT VT = Op.getValueType();
3612 EVT ExtVT = VT.getVectorElementType();
3613 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003614
3615 unsigned NumElems = Op.getNumOperands();
3616 unsigned NumZero = 0;
3617 unsigned NumNonZero = 0;
3618 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003619 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003620 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003621 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003622 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003623 if (Elt.getOpcode() == ISD::UNDEF)
3624 continue;
3625 Values.insert(Elt);
3626 if (Elt.getOpcode() != ISD::Constant &&
3627 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003628 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003629 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003630 NumZero++;
3631 else {
3632 NonZeros |= (1 << i);
3633 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003634 }
3635 }
3636
Dan Gohman7f321562007-06-25 16:23:39 +00003637 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003638 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003639 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003640 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003641
Chris Lattner67f453a2008-03-09 05:42:06 +00003642 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003643 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003644 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003645 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003646
Chris Lattner62098042008-03-09 01:05:04 +00003647 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3648 // the value are obviously zero, truncate the value to i32 and do the
3649 // insertion that way. Only do this if the value is non-constant or if the
3650 // value is a constant being inserted into element 0. It is cheaper to do
3651 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003653 (!IsAllConstants || Idx == 0)) {
3654 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3655 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003656 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3657 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003658
Chris Lattner62098042008-03-09 01:05:04 +00003659 // Truncate the value (which may itself be a constant) to i32, and
3660 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003662 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003663 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3664 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003665
Chris Lattner62098042008-03-09 01:05:04 +00003666 // Now we have our 32-bit value zero extended in the low element of
3667 // a vector. If Idx != 0, swizzle it into place.
3668 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003669 SmallVector<int, 4> Mask;
3670 Mask.push_back(Idx);
3671 for (unsigned i = 1; i != VecElts; ++i)
3672 Mask.push_back(i);
3673 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003674 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003675 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003676 }
Dale Johannesenace16102009-02-03 19:33:06 +00003677 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003678 }
3679 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003680
Chris Lattner19f79692008-03-08 22:59:52 +00003681 // If we have a constant or non-constant insertion into the low element of
3682 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3683 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003684 // depending on what the source datatype is.
3685 if (Idx == 0) {
3686 if (NumZero == 0) {
3687 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3689 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003690 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3691 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3692 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3693 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3695 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3696 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003697 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3698 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3699 Subtarget->hasSSE2(), DAG);
3700 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3701 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003702 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003703
3704 // Is it a vector logical left shift?
3705 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003706 X86::isZeroNode(Op.getOperand(0)) &&
3707 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003708 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003709 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003710 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003711 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003712 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003713 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003714
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003715 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003716 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003717
Chris Lattner19f79692008-03-08 22:59:52 +00003718 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3719 // is a non-constant being inserted into an element other than the low one,
3720 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3721 // movd/movss) to move this into the low element, then shuffle it into
3722 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003723 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003724 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003725
Evan Cheng0db9fe62006-04-25 20:13:52 +00003726 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003727 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3728 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003729 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003730 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003731 MaskVec.push_back(i == Idx ? 0 : 1);
3732 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003733 }
3734 }
3735
Chris Lattner67f453a2008-03-09 05:42:06 +00003736 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003737 if (Values.size() == 1) {
3738 if (EVTBits == 32) {
3739 // Instead of a shuffle like this:
3740 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3741 // Check if it's possible to issue this instead.
3742 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3743 unsigned Idx = CountTrailingZeros_32(NonZeros);
3744 SDValue Item = Op.getOperand(Idx);
3745 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3746 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3747 }
Dan Gohman475871a2008-07-27 21:46:04 +00003748 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003749 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003750
Dan Gohmana3941172007-07-24 22:55:08 +00003751 // A vector full of immediates; various special cases are already
3752 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003753 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003754 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003755
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003756 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003757 if (EVTBits == 64) {
3758 if (NumNonZero == 1) {
3759 // One half is zero or undef.
3760 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003761 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003762 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003763 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3764 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003765 }
Dan Gohman475871a2008-07-27 21:46:04 +00003766 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003767 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003768
3769 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003770 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003771 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003772 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003773 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003774 }
3775
Bill Wendling826f36f2007-03-28 00:57:11 +00003776 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003777 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003778 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003779 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003780 }
3781
3782 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003783 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003784 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003785 if (NumElems == 4 && NumZero > 0) {
3786 for (unsigned i = 0; i < 4; ++i) {
3787 bool isZero = !(NonZeros & (1 << i));
3788 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003789 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003790 else
Dale Johannesenace16102009-02-03 19:33:06 +00003791 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003792 }
3793
3794 for (unsigned i = 0; i < 2; ++i) {
3795 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3796 default: break;
3797 case 0:
3798 V[i] = V[i*2]; // Must be a zero vector.
3799 break;
3800 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003801 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003802 break;
3803 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003804 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003805 break;
3806 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003807 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003808 break;
3809 }
3810 }
3811
Nate Begeman9008ca62009-04-27 18:41:29 +00003812 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003813 bool Reverse = (NonZeros & 0x3) == 2;
3814 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003815 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003816 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3817 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003818 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3819 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003820 }
3821
3822 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003823 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3824 // values to be inserted is equal to the number of elements, in which case
3825 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003826 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003827 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003828 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003829 getSubtarget()->hasSSE41()) {
3830 V[0] = DAG.getUNDEF(VT);
3831 for (unsigned i = 0; i < NumElems; ++i)
3832 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3833 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3834 Op.getOperand(i), DAG.getIntPtrConstant(i));
3835 return V[0];
3836 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003837 // Expand into a number of unpckl*.
3838 // e.g. for v4f32
3839 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3840 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3841 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003842 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003843 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003844 NumElems >>= 1;
3845 while (NumElems != 0) {
3846 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003847 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003848 NumElems >>= 1;
3849 }
3850 return V[0];
3851 }
3852
Dan Gohman475871a2008-07-27 21:46:04 +00003853 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003854}
3855
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003856SDValue
3857X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3858 // We support concatenate two MMX registers and place them in a MMX
3859 // register. This is better than doing a stack convert.
3860 DebugLoc dl = Op.getDebugLoc();
3861 EVT ResVT = Op.getValueType();
3862 assert(Op.getNumOperands() == 2);
3863 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3864 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3865 int Mask[2];
3866 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3867 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3868 InVec = Op.getOperand(1);
3869 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3870 unsigned NumElts = ResVT.getVectorNumElements();
3871 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3872 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3873 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3874 } else {
3875 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3876 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3877 Mask[0] = 0; Mask[1] = 2;
3878 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3879 }
3880 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3881}
3882
Nate Begemanb9a47b82009-02-23 08:49:38 +00003883// v8i16 shuffles - Prefer shuffles in the following order:
3884// 1. [all] pshuflw, pshufhw, optional move
3885// 2. [ssse3] 1 x pshufb
3886// 3. [ssse3] 2 x pshufb + 1 x por
3887// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003888static
Nate Begeman9008ca62009-04-27 18:41:29 +00003889SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3890 SelectionDAG &DAG, X86TargetLowering &TLI) {
3891 SDValue V1 = SVOp->getOperand(0);
3892 SDValue V2 = SVOp->getOperand(1);
3893 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003894 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003895
Nate Begemanb9a47b82009-02-23 08:49:38 +00003896 // Determine if more than 1 of the words in each of the low and high quadwords
3897 // of the result come from the same quadword of one of the two inputs. Undef
3898 // mask values count as coming from any quadword, for better codegen.
3899 SmallVector<unsigned, 4> LoQuad(4);
3900 SmallVector<unsigned, 4> HiQuad(4);
3901 BitVector InputQuads(4);
3902 for (unsigned i = 0; i < 8; ++i) {
3903 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003904 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003905 MaskVals.push_back(EltIdx);
3906 if (EltIdx < 0) {
3907 ++Quad[0];
3908 ++Quad[1];
3909 ++Quad[2];
3910 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003911 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003912 }
3913 ++Quad[EltIdx / 4];
3914 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003915 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003916
Nate Begemanb9a47b82009-02-23 08:49:38 +00003917 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003918 unsigned MaxQuad = 1;
3919 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003920 if (LoQuad[i] > MaxQuad) {
3921 BestLoQuad = i;
3922 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003923 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003924 }
3925
Nate Begemanb9a47b82009-02-23 08:49:38 +00003926 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003927 MaxQuad = 1;
3928 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003929 if (HiQuad[i] > MaxQuad) {
3930 BestHiQuad = i;
3931 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003932 }
3933 }
3934
Nate Begemanb9a47b82009-02-23 08:49:38 +00003935 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003936 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003937 // single pshufb instruction is necessary. If There are more than 2 input
3938 // quads, disable the next transformation since it does not help SSSE3.
3939 bool V1Used = InputQuads[0] || InputQuads[1];
3940 bool V2Used = InputQuads[2] || InputQuads[3];
3941 if (TLI.getSubtarget()->hasSSSE3()) {
3942 if (InputQuads.count() == 2 && V1Used && V2Used) {
3943 BestLoQuad = InputQuads.find_first();
3944 BestHiQuad = InputQuads.find_next(BestLoQuad);
3945 }
3946 if (InputQuads.count() > 2) {
3947 BestLoQuad = -1;
3948 BestHiQuad = -1;
3949 }
3950 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003951
Nate Begemanb9a47b82009-02-23 08:49:38 +00003952 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3953 // the shuffle mask. If a quad is scored as -1, that means that it contains
3954 // words from all 4 input quadwords.
3955 SDValue NewV;
3956 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003957 SmallVector<int, 8> MaskV;
3958 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3959 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003960 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3962 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3963 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003964
Nate Begemanb9a47b82009-02-23 08:49:38 +00003965 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3966 // source words for the shuffle, to aid later transformations.
3967 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003968 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003969 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003970 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003971 if (idx != (int)i)
3972 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003973 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003974 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003975 AllWordsInNewV = false;
3976 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003977 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003978
Nate Begemanb9a47b82009-02-23 08:49:38 +00003979 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3980 if (AllWordsInNewV) {
3981 for (int i = 0; i != 8; ++i) {
3982 int idx = MaskVals[i];
3983 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003984 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003985 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003986 if ((idx != i) && idx < 4)
3987 pshufhw = false;
3988 if ((idx != i) && idx > 3)
3989 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003990 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003991 V1 = NewV;
3992 V2Used = false;
3993 BestLoQuad = 0;
3994 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003995 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003996
Nate Begemanb9a47b82009-02-23 08:49:38 +00003997 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3998 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003999 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004000 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004001 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004002 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004003 }
Eric Christopherfd179292009-08-27 18:07:15 +00004004
Nate Begemanb9a47b82009-02-23 08:49:38 +00004005 // If we have SSSE3, and all words of the result are from 1 input vector,
4006 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4007 // is present, fall back to case 4.
4008 if (TLI.getSubtarget()->hasSSSE3()) {
4009 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004010
Nate Begemanb9a47b82009-02-23 08:49:38 +00004011 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004012 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004013 // mask, and elements that come from V1 in the V2 mask, so that the two
4014 // results can be OR'd together.
4015 bool TwoInputs = V1Used && V2Used;
4016 for (unsigned i = 0; i != 8; ++i) {
4017 int EltIdx = MaskVals[i] * 2;
4018 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4020 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004021 continue;
4022 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4024 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004025 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004026 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004027 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004028 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004029 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004030 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004031 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004032
Nate Begemanb9a47b82009-02-23 08:49:38 +00004033 // Calculate the shuffle mask for the second input, shuffle it, and
4034 // OR it with the first shuffled input.
4035 pshufbMask.clear();
4036 for (unsigned i = 0; i != 8; ++i) {
4037 int EltIdx = MaskVals[i] * 2;
4038 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4040 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004041 continue;
4042 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4044 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004045 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004047 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004048 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004049 MVT::v16i8, &pshufbMask[0], 16));
4050 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4051 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004052 }
4053
4054 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4055 // and update MaskVals with new element order.
4056 BitVector InOrder(8);
4057 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004059 for (int i = 0; i != 4; ++i) {
4060 int idx = MaskVals[i];
4061 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004062 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004063 InOrder.set(i);
4064 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004066 InOrder.set(i);
4067 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004069 }
4070 }
4071 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 }
Eric Christopherfd179292009-08-27 18:07:15 +00004076
Nate Begemanb9a47b82009-02-23 08:49:38 +00004077 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4078 // and update MaskVals with the new element order.
4079 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004081 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004083 for (unsigned i = 4; i != 8; ++i) {
4084 int idx = MaskVals[i];
4085 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004086 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004087 InOrder.set(i);
4088 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004090 InOrder.set(i);
4091 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004093 }
4094 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004095 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004097 }
Eric Christopherfd179292009-08-27 18:07:15 +00004098
Nate Begemanb9a47b82009-02-23 08:49:38 +00004099 // In case BestHi & BestLo were both -1, which means each quadword has a word
4100 // from each of the four input quadwords, calculate the InOrder bitvector now
4101 // before falling through to the insert/extract cleanup.
4102 if (BestLoQuad == -1 && BestHiQuad == -1) {
4103 NewV = V1;
4104 for (int i = 0; i != 8; ++i)
4105 if (MaskVals[i] < 0 || MaskVals[i] == i)
4106 InOrder.set(i);
4107 }
Eric Christopherfd179292009-08-27 18:07:15 +00004108
Nate Begemanb9a47b82009-02-23 08:49:38 +00004109 // The other elements are put in the right place using pextrw and pinsrw.
4110 for (unsigned i = 0; i != 8; ++i) {
4111 if (InOrder[i])
4112 continue;
4113 int EltIdx = MaskVals[i];
4114 if (EltIdx < 0)
4115 continue;
4116 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004118 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004120 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004122 DAG.getIntPtrConstant(i));
4123 }
4124 return NewV;
4125}
4126
4127// v16i8 shuffles - Prefer shuffles in the following order:
4128// 1. [ssse3] 1 x pshufb
4129// 2. [ssse3] 2 x pshufb + 1 x por
4130// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4131static
Nate Begeman9008ca62009-04-27 18:41:29 +00004132SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4133 SelectionDAG &DAG, X86TargetLowering &TLI) {
4134 SDValue V1 = SVOp->getOperand(0);
4135 SDValue V2 = SVOp->getOperand(1);
4136 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004137 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004138 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004139
Nate Begemanb9a47b82009-02-23 08:49:38 +00004140 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004141 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004142 // present, fall back to case 3.
4143 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4144 bool V1Only = true;
4145 bool V2Only = true;
4146 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004147 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004148 if (EltIdx < 0)
4149 continue;
4150 if (EltIdx < 16)
4151 V2Only = false;
4152 else
4153 V1Only = false;
4154 }
Eric Christopherfd179292009-08-27 18:07:15 +00004155
Nate Begemanb9a47b82009-02-23 08:49:38 +00004156 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4157 if (TLI.getSubtarget()->hasSSSE3()) {
4158 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004159
Nate Begemanb9a47b82009-02-23 08:49:38 +00004160 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004161 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004162 //
4163 // Otherwise, we have elements from both input vectors, and must zero out
4164 // elements that come from V2 in the first mask, and V1 in the second mask
4165 // so that we can OR them together.
4166 bool TwoInputs = !(V1Only || V2Only);
4167 for (unsigned i = 0; i != 16; ++i) {
4168 int EltIdx = MaskVals[i];
4169 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004171 continue;
4172 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 }
4175 // If all the elements are from V2, assign it to V1 and return after
4176 // building the first pshufb.
4177 if (V2Only)
4178 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004180 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004182 if (!TwoInputs)
4183 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004184
Nate Begemanb9a47b82009-02-23 08:49:38 +00004185 // Calculate the shuffle mask for the second input, shuffle it, and
4186 // OR it with the first shuffled input.
4187 pshufbMask.clear();
4188 for (unsigned i = 0; i != 16; ++i) {
4189 int EltIdx = MaskVals[i];
4190 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004192 continue;
4193 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004197 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004198 MVT::v16i8, &pshufbMask[0], 16));
4199 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004200 }
Eric Christopherfd179292009-08-27 18:07:15 +00004201
Nate Begemanb9a47b82009-02-23 08:49:38 +00004202 // No SSSE3 - Calculate in place words and then fix all out of place words
4203 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4204 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4206 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004207 SDValue NewV = V2Only ? V2 : V1;
4208 for (int i = 0; i != 8; ++i) {
4209 int Elt0 = MaskVals[i*2];
4210 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004211
Nate Begemanb9a47b82009-02-23 08:49:38 +00004212 // This word of the result is all undef, skip it.
4213 if (Elt0 < 0 && Elt1 < 0)
4214 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004215
Nate Begemanb9a47b82009-02-23 08:49:38 +00004216 // This word of the result is already in the correct place, skip it.
4217 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4218 continue;
4219 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4220 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004221
Nate Begemanb9a47b82009-02-23 08:49:38 +00004222 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4223 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4224 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004225
4226 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4227 // using a single extract together, load it and store it.
4228 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004230 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004232 DAG.getIntPtrConstant(i));
4233 continue;
4234 }
4235
Nate Begemanb9a47b82009-02-23 08:49:38 +00004236 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004237 // source byte is not also odd, shift the extracted word left 8 bits
4238 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004239 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004241 DAG.getIntPtrConstant(Elt1 / 2));
4242 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004244 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004245 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4247 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 }
4249 // If Elt0 is defined, extract it from the appropriate source. If the
4250 // source byte is not also even, shift the extracted word right 8 bits. If
4251 // Elt1 was also defined, OR the extracted values together before
4252 // inserting them in the result.
4253 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004255 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4256 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004259 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4261 DAG.getConstant(0x00FF, MVT::i16));
4262 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004263 : InsElt0;
4264 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004265 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004266 DAG.getIntPtrConstant(i));
4267 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004269}
4270
Evan Cheng7a831ce2007-12-15 03:00:47 +00004271/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4272/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4273/// done when every pair / quad of shuffle mask elements point to elements in
4274/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004275/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4276static
Nate Begeman9008ca62009-04-27 18:41:29 +00004277SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4278 SelectionDAG &DAG,
4279 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004280 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004281 SDValue V1 = SVOp->getOperand(0);
4282 SDValue V2 = SVOp->getOperand(1);
4283 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004284 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004286 EVT MaskEltVT = MaskVT.getVectorElementType();
4287 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004289 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 case MVT::v4f32: NewVT = MVT::v2f64; break;
4291 case MVT::v4i32: NewVT = MVT::v2i64; break;
4292 case MVT::v8i16: NewVT = MVT::v4i32; break;
4293 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004294 }
4295
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004296 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004297 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004299 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004300 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004301 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 int Scale = NumElems / NewWidth;
4303 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004304 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 int StartIdx = -1;
4306 for (int j = 0; j < Scale; ++j) {
4307 int EltIdx = SVOp->getMaskElt(i+j);
4308 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004309 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004311 StartIdx = EltIdx - (EltIdx % Scale);
4312 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004313 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004314 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 if (StartIdx == -1)
4316 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004317 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004319 }
4320
Dale Johannesenace16102009-02-03 19:33:06 +00004321 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4322 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004324}
4325
Evan Chengd880b972008-05-09 21:53:03 +00004326/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004327///
Owen Andersone50ed302009-08-10 22:56:29 +00004328static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 SDValue SrcOp, SelectionDAG &DAG,
4330 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004331 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004332 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004333 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004334 LD = dyn_cast<LoadSDNode>(SrcOp);
4335 if (!LD) {
4336 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4337 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004338 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4339 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004340 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4341 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004342 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004343 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004344 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004345 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4346 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4347 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4348 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004349 SrcOp.getOperand(0)
4350 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004351 }
4352 }
4353 }
4354
Dale Johannesenace16102009-02-03 19:33:06 +00004355 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4356 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004357 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004358 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004359}
4360
Evan Chengace3c172008-07-22 21:13:36 +00004361/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4362/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004363static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004364LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4365 SDValue V1 = SVOp->getOperand(0);
4366 SDValue V2 = SVOp->getOperand(1);
4367 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004368 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004369
Evan Chengace3c172008-07-22 21:13:36 +00004370 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004371 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 SmallVector<int, 8> Mask1(4U, -1);
4373 SmallVector<int, 8> PermMask;
4374 SVOp->getMask(PermMask);
4375
Evan Chengace3c172008-07-22 21:13:36 +00004376 unsigned NumHi = 0;
4377 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004378 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 int Idx = PermMask[i];
4380 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004381 Locs[i] = std::make_pair(-1, -1);
4382 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004383 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4384 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004385 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004387 NumLo++;
4388 } else {
4389 Locs[i] = std::make_pair(1, NumHi);
4390 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004392 NumHi++;
4393 }
4394 }
4395 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004396
Evan Chengace3c172008-07-22 21:13:36 +00004397 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004398 // If no more than two elements come from either vector. This can be
4399 // implemented with two shuffles. First shuffle gather the elements.
4400 // The second shuffle, which takes the first shuffle as both of its
4401 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004402 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004403
Nate Begeman9008ca62009-04-27 18:41:29 +00004404 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004405
Evan Chengace3c172008-07-22 21:13:36 +00004406 for (unsigned i = 0; i != 4; ++i) {
4407 if (Locs[i].first == -1)
4408 continue;
4409 else {
4410 unsigned Idx = (i < 2) ? 0 : 4;
4411 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004412 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004413 }
4414 }
4415
Nate Begeman9008ca62009-04-27 18:41:29 +00004416 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004417 } else if (NumLo == 3 || NumHi == 3) {
4418 // Otherwise, we must have three elements from one vector, call it X, and
4419 // one element from the other, call it Y. First, use a shufps to build an
4420 // intermediate vector with the one element from Y and the element from X
4421 // that will be in the same half in the final destination (the indexes don't
4422 // matter). Then, use a shufps to build the final vector, taking the half
4423 // containing the element from Y from the intermediate, and the other half
4424 // from X.
4425 if (NumHi == 3) {
4426 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004427 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004428 std::swap(V1, V2);
4429 }
4430
4431 // Find the element from V2.
4432 unsigned HiIndex;
4433 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004434 int Val = PermMask[HiIndex];
4435 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004436 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004437 if (Val >= 4)
4438 break;
4439 }
4440
Nate Begeman9008ca62009-04-27 18:41:29 +00004441 Mask1[0] = PermMask[HiIndex];
4442 Mask1[1] = -1;
4443 Mask1[2] = PermMask[HiIndex^1];
4444 Mask1[3] = -1;
4445 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004446
4447 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004448 Mask1[0] = PermMask[0];
4449 Mask1[1] = PermMask[1];
4450 Mask1[2] = HiIndex & 1 ? 6 : 4;
4451 Mask1[3] = HiIndex & 1 ? 4 : 6;
4452 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004453 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004454 Mask1[0] = HiIndex & 1 ? 2 : 0;
4455 Mask1[1] = HiIndex & 1 ? 0 : 2;
4456 Mask1[2] = PermMask[2];
4457 Mask1[3] = PermMask[3];
4458 if (Mask1[2] >= 0)
4459 Mask1[2] += 4;
4460 if (Mask1[3] >= 0)
4461 Mask1[3] += 4;
4462 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004463 }
Evan Chengace3c172008-07-22 21:13:36 +00004464 }
4465
4466 // Break it into (shuffle shuffle_hi, shuffle_lo).
4467 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 SmallVector<int,8> LoMask(4U, -1);
4469 SmallVector<int,8> HiMask(4U, -1);
4470
4471 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004472 unsigned MaskIdx = 0;
4473 unsigned LoIdx = 0;
4474 unsigned HiIdx = 2;
4475 for (unsigned i = 0; i != 4; ++i) {
4476 if (i == 2) {
4477 MaskPtr = &HiMask;
4478 MaskIdx = 1;
4479 LoIdx = 0;
4480 HiIdx = 2;
4481 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004482 int Idx = PermMask[i];
4483 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004484 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004485 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004486 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004488 LoIdx++;
4489 } else {
4490 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004492 HiIdx++;
4493 }
4494 }
4495
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4497 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4498 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004499 for (unsigned i = 0; i != 4; ++i) {
4500 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004502 } else {
4503 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004504 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004505 }
4506 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004507 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004508}
4509
Dan Gohman475871a2008-07-27 21:46:04 +00004510SDValue
4511X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004512 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004513 SDValue V1 = Op.getOperand(0);
4514 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004515 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004516 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004517 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004518 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004519 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4520 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004521 bool V1IsSplat = false;
4522 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004523
Nate Begeman9008ca62009-04-27 18:41:29 +00004524 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004525 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004526
Nate Begeman9008ca62009-04-27 18:41:29 +00004527 // Promote splats to v4f32.
4528 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004529 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004530 return Op;
4531 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004532 }
4533
Evan Cheng7a831ce2007-12-15 03:00:47 +00004534 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4535 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004536 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004538 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004539 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004540 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004541 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004542 // FIXME: Figure out a cleaner way to do this.
4543 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004544 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004545 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004546 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004547 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4548 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4549 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004550 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004551 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004552 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4553 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004554 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004555 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004556 }
4557 }
Eric Christopherfd179292009-08-27 18:07:15 +00004558
Nate Begeman9008ca62009-04-27 18:41:29 +00004559 if (X86::isPSHUFDMask(SVOp))
4560 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004561
Evan Chengf26ffe92008-05-29 08:22:04 +00004562 // Check if this can be converted into a logical shift.
4563 bool isLeft = false;
4564 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004565 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004566 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004567 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004568 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004569 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004570 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004571 EVT EltVT = VT.getVectorElementType();
4572 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004573 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004574 }
Eric Christopherfd179292009-08-27 18:07:15 +00004575
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004577 if (V1IsUndef)
4578 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004579 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004580 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004581 if (!isMMX)
4582 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004583 }
Eric Christopherfd179292009-08-27 18:07:15 +00004584
Nate Begeman9008ca62009-04-27 18:41:29 +00004585 // FIXME: fold these into legal mask.
4586 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4587 X86::isMOVSLDUPMask(SVOp) ||
4588 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004589 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004590 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004591 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004592
Nate Begeman9008ca62009-04-27 18:41:29 +00004593 if (ShouldXformToMOVHLPS(SVOp) ||
4594 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4595 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004596
Evan Chengf26ffe92008-05-29 08:22:04 +00004597 if (isShift) {
4598 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004599 EVT EltVT = VT.getVectorElementType();
4600 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004601 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004602 }
Eric Christopherfd179292009-08-27 18:07:15 +00004603
Evan Cheng9eca5e82006-10-25 21:49:50 +00004604 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004605 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4606 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004607 V1IsSplat = isSplatVector(V1.getNode());
4608 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004609
Chris Lattner8a594482007-11-25 00:24:49 +00004610 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004611 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004612 Op = CommuteVectorShuffle(SVOp, DAG);
4613 SVOp = cast<ShuffleVectorSDNode>(Op);
4614 V1 = SVOp->getOperand(0);
4615 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004616 std::swap(V1IsSplat, V2IsSplat);
4617 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004618 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004619 }
4620
Nate Begeman9008ca62009-04-27 18:41:29 +00004621 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4622 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004623 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 return V1;
4625 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4626 // the instruction selector will not match, so get a canonical MOVL with
4627 // swapped operands to undo the commute.
4628 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004629 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004630
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4632 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4633 X86::isUNPCKLMask(SVOp) ||
4634 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004635 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004636
Evan Cheng9bbbb982006-10-25 20:48:19 +00004637 if (V2IsSplat) {
4638 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004639 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004640 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004641 SDValue NewMask = NormalizeMask(SVOp, DAG);
4642 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4643 if (NSVOp != SVOp) {
4644 if (X86::isUNPCKLMask(NSVOp, true)) {
4645 return NewMask;
4646 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4647 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004648 }
4649 }
4650 }
4651
Evan Cheng9eca5e82006-10-25 21:49:50 +00004652 if (Commuted) {
4653 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004654 // FIXME: this seems wrong.
4655 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4656 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4657 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4658 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4659 X86::isUNPCKLMask(NewSVOp) ||
4660 X86::isUNPCKHMask(NewSVOp))
4661 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004662 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004663
Nate Begemanb9a47b82009-02-23 08:49:38 +00004664 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004665
4666 // Normalize the node to match x86 shuffle ops if needed
4667 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4668 return CommuteVectorShuffle(SVOp, DAG);
4669
4670 // Check for legal shuffle and return?
4671 SmallVector<int, 16> PermMask;
4672 SVOp->getMask(PermMask);
4673 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004674 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004675
Evan Cheng14b32e12007-12-11 01:46:18 +00004676 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004678 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004679 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004680 return NewOp;
4681 }
4682
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004684 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004685 if (NewOp.getNode())
4686 return NewOp;
4687 }
Eric Christopherfd179292009-08-27 18:07:15 +00004688
Evan Chengace3c172008-07-22 21:13:36 +00004689 // Handle all 4 wide cases with a number of shuffles except for MMX.
4690 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004691 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004692
Dan Gohman475871a2008-07-27 21:46:04 +00004693 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004694}
4695
Dan Gohman475871a2008-07-27 21:46:04 +00004696SDValue
4697X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004698 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004699 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004700 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004701 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004702 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004703 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004704 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004705 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004706 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004707 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004708 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4709 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4710 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4712 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004713 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004715 Op.getOperand(0)),
4716 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004718 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004719 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004720 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004721 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004722 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004723 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4724 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004725 // result has a single use which is a store or a bitcast to i32. And in
4726 // the case of a store, it's not worth it if the index is a constant 0,
4727 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004728 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004729 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004730 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004731 if ((User->getOpcode() != ISD::STORE ||
4732 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4733 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004734 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004735 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004736 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004737 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4738 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004739 Op.getOperand(0)),
4740 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004741 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4742 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004743 // ExtractPS works with constant index.
4744 if (isa<ConstantSDNode>(Op.getOperand(1)))
4745 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004746 }
Dan Gohman475871a2008-07-27 21:46:04 +00004747 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004748}
4749
4750
Dan Gohman475871a2008-07-27 21:46:04 +00004751SDValue
4752X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004753 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004754 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004755
Evan Cheng62a3f152008-03-24 21:52:23 +00004756 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004757 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004758 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004759 return Res;
4760 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004761
Owen Andersone50ed302009-08-10 22:56:29 +00004762 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004763 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004764 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004765 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004766 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004767 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004768 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004769 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4770 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004771 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004772 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004773 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004774 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004775 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004776 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004777 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004778 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004779 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004780 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004781 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004782 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004783 if (Idx == 0)
4784 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004785
Evan Cheng0db9fe62006-04-25 20:13:52 +00004786 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004787 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004788 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004789 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004790 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004791 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004792 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004793 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004794 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4795 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4796 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004797 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004798 if (Idx == 0)
4799 return Op;
4800
4801 // UNPCKHPD the element to the lowest double word, then movsd.
4802 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4803 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004804 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004805 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004806 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004807 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004808 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004809 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004810 }
4811
Dan Gohman475871a2008-07-27 21:46:04 +00004812 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004813}
4814
Dan Gohman475871a2008-07-27 21:46:04 +00004815SDValue
4816X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004817 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004818 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004819 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004820
Dan Gohman475871a2008-07-27 21:46:04 +00004821 SDValue N0 = Op.getOperand(0);
4822 SDValue N1 = Op.getOperand(1);
4823 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004824
Dan Gohman8a55ce42009-09-23 21:02:20 +00004825 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004826 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004827 unsigned Opc;
4828 if (VT == MVT::v8i16)
4829 Opc = X86ISD::PINSRW;
4830 else if (VT == MVT::v4i16)
4831 Opc = X86ISD::MMX_PINSRW;
4832 else if (VT == MVT::v16i8)
4833 Opc = X86ISD::PINSRB;
4834 else
4835 Opc = X86ISD::PINSRB;
4836
Nate Begeman14d12ca2008-02-11 04:19:36 +00004837 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4838 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004839 if (N1.getValueType() != MVT::i32)
4840 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4841 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004842 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004843 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004844 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004845 // Bits [7:6] of the constant are the source select. This will always be
4846 // zero here. The DAG Combiner may combine an extract_elt index into these
4847 // bits. For example (insert (extract, 3), 2) could be matched by putting
4848 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004849 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004850 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004851 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004852 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004853 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004854 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004855 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004856 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004857 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004858 // PINSR* works with constant index.
4859 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004860 }
Dan Gohman475871a2008-07-27 21:46:04 +00004861 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004862}
4863
Dan Gohman475871a2008-07-27 21:46:04 +00004864SDValue
4865X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004866 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004867 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004868
4869 if (Subtarget->hasSSE41())
4870 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4871
Dan Gohman8a55ce42009-09-23 21:02:20 +00004872 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004873 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004874
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004875 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004876 SDValue N0 = Op.getOperand(0);
4877 SDValue N1 = Op.getOperand(1);
4878 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004879
Dan Gohman8a55ce42009-09-23 21:02:20 +00004880 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004881 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4882 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004883 if (N1.getValueType() != MVT::i32)
4884 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4885 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004886 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004887 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
4888 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004889 }
Dan Gohman475871a2008-07-27 21:46:04 +00004890 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004891}
4892
Dan Gohman475871a2008-07-27 21:46:04 +00004893SDValue
4894X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004895 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004896 if (Op.getValueType() == MVT::v2f32)
4897 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4898 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4899 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004900 Op.getOperand(0))));
4901
Owen Anderson825b72b2009-08-11 20:47:22 +00004902 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4903 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004904
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4906 EVT VT = MVT::v2i32;
4907 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004908 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004909 case MVT::v16i8:
4910 case MVT::v8i16:
4911 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004912 break;
4913 }
Dale Johannesenace16102009-02-03 19:33:06 +00004914 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4915 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004916}
4917
Bill Wendling056292f2008-09-16 21:48:12 +00004918// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4919// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4920// one of the above mentioned nodes. It has to be wrapped because otherwise
4921// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4922// be used to form addressing mode. These wrapped nodes will be selected
4923// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004924SDValue
4925X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004926 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004927
Chris Lattner41621a22009-06-26 19:22:52 +00004928 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4929 // global base reg.
4930 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004931 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004932 CodeModel::Model M = getTargetMachine().getCodeModel();
4933
Chris Lattner4f066492009-07-11 20:29:19 +00004934 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004935 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004936 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004937 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004938 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004939 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004940 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004941
Evan Cheng1606e8e2009-03-13 07:51:59 +00004942 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004943 CP->getAlignment(),
4944 CP->getOffset(), OpFlag);
4945 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004946 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004947 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004948 if (OpFlag) {
4949 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004950 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004951 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004952 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004953 }
4954
4955 return Result;
4956}
4957
Chris Lattner18c59872009-06-27 04:16:01 +00004958SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4959 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004960
Chris Lattner18c59872009-06-27 04:16:01 +00004961 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4962 // global base reg.
4963 unsigned char OpFlag = 0;
4964 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004965 CodeModel::Model M = getTargetMachine().getCodeModel();
4966
Chris Lattner4f066492009-07-11 20:29:19 +00004967 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004968 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004969 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004970 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004971 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004972 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004973 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004974
Chris Lattner18c59872009-06-27 04:16:01 +00004975 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4976 OpFlag);
4977 DebugLoc DL = JT->getDebugLoc();
4978 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004979
Chris Lattner18c59872009-06-27 04:16:01 +00004980 // With PIC, the address is actually $g + Offset.
4981 if (OpFlag) {
4982 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4983 DAG.getNode(X86ISD::GlobalBaseReg,
4984 DebugLoc::getUnknownLoc(), getPointerTy()),
4985 Result);
4986 }
Eric Christopherfd179292009-08-27 18:07:15 +00004987
Chris Lattner18c59872009-06-27 04:16:01 +00004988 return Result;
4989}
4990
4991SDValue
4992X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4993 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004994
Chris Lattner18c59872009-06-27 04:16:01 +00004995 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4996 // global base reg.
4997 unsigned char OpFlag = 0;
4998 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004999 CodeModel::Model M = getTargetMachine().getCodeModel();
5000
Chris Lattner4f066492009-07-11 20:29:19 +00005001 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005002 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005003 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005004 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005005 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005006 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005007 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005008
Chris Lattner18c59872009-06-27 04:16:01 +00005009 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005010
Chris Lattner18c59872009-06-27 04:16:01 +00005011 DebugLoc DL = Op.getDebugLoc();
5012 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005013
5014
Chris Lattner18c59872009-06-27 04:16:01 +00005015 // With PIC, the address is actually $g + Offset.
5016 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005017 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005018 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5019 DAG.getNode(X86ISD::GlobalBaseReg,
5020 DebugLoc::getUnknownLoc(),
5021 getPointerTy()),
5022 Result);
5023 }
Eric Christopherfd179292009-08-27 18:07:15 +00005024
Chris Lattner18c59872009-06-27 04:16:01 +00005025 return Result;
5026}
5027
Dan Gohman475871a2008-07-27 21:46:04 +00005028SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005029X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005030 // Create the TargetBlockAddressAddress node.
5031 unsigned char OpFlags =
5032 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005033 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005034 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5035 DebugLoc dl = Op.getDebugLoc();
5036 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5037 /*isTarget=*/true, OpFlags);
5038
Dan Gohmanf705adb2009-10-30 01:28:02 +00005039 if (Subtarget->isPICStyleRIPRel() &&
5040 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005041 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5042 else
5043 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005044
Dan Gohman29cbade2009-11-20 23:18:13 +00005045 // With PIC, the address is actually $g + Offset.
5046 if (isGlobalRelativeToPICBase(OpFlags)) {
5047 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5048 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5049 Result);
5050 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005051
5052 return Result;
5053}
5054
5055SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005056X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005057 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005058 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005059 // Create the TargetGlobalAddress node, folding in the constant
5060 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005061 unsigned char OpFlags =
5062 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005063 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005064 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005065 if (OpFlags == X86II::MO_NO_FLAG &&
5066 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005067 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005068 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005069 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005070 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005071 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005072 }
Eric Christopherfd179292009-08-27 18:07:15 +00005073
Chris Lattner4f066492009-07-11 20:29:19 +00005074 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005075 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005076 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5077 else
5078 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005079
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005080 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005081 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005082 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5083 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005084 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005085 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005086
Chris Lattner36c25012009-07-10 07:34:39 +00005087 // For globals that require a load from a stub to get the address, emit the
5088 // load.
5089 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005090 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005091 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092
Dan Gohman6520e202008-10-18 02:06:02 +00005093 // If there was a non-zero offset that we didn't fold, create an explicit
5094 // addition for it.
5095 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005096 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005097 DAG.getConstant(Offset, getPointerTy()));
5098
Evan Cheng0db9fe62006-04-25 20:13:52 +00005099 return Result;
5100}
5101
Evan Chengda43bcf2008-09-24 00:05:32 +00005102SDValue
5103X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5104 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005105 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005106 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005107}
5108
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005109static SDValue
5110GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005111 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005112 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005113 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005114 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005115 DebugLoc dl = GA->getDebugLoc();
5116 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5117 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005118 GA->getOffset(),
5119 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005120 if (InFlag) {
5121 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005122 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005123 } else {
5124 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005125 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005126 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005127
5128 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5129 MFI->setHasCalls(true);
5130
Rafael Espindola15f1b662009-04-24 12:59:40 +00005131 SDValue Flag = Chain.getValue(1);
5132 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005133}
5134
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005135// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005136static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005137LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005138 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005139 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005140 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5141 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005142 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005143 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005144 PtrVT), InFlag);
5145 InFlag = Chain.getValue(1);
5146
Chris Lattnerb903bed2009-06-26 21:20:29 +00005147 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005148}
5149
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005150// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005151static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005152LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005153 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005154 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5155 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005156}
5157
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005158// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5159// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005160static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005161 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005162 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005163 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005164 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005165 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5166 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005167 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005168 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005169
5170 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005171 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005172
Chris Lattnerb903bed2009-06-26 21:20:29 +00005173 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005174 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5175 // initialexec.
5176 unsigned WrapperKind = X86ISD::Wrapper;
5177 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005178 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005179 } else if (is64Bit) {
5180 assert(model == TLSModel::InitialExec);
5181 OperandFlags = X86II::MO_GOTTPOFF;
5182 WrapperKind = X86ISD::WrapperRIP;
5183 } else {
5184 assert(model == TLSModel::InitialExec);
5185 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005186 }
Eric Christopherfd179292009-08-27 18:07:15 +00005187
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005188 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5189 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005190 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005191 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005192 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005193
Rafael Espindola9a580232009-02-27 13:37:18 +00005194 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005195 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005196 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005197
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005198 // The address of the thread local variable is the add of the thread
5199 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005200 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005201}
5202
Dan Gohman475871a2008-07-27 21:46:04 +00005203SDValue
5204X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005205 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005206 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005207 assert(Subtarget->isTargetELF() &&
5208 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005209 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005210 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005211
Chris Lattnerb903bed2009-06-26 21:20:29 +00005212 // If GV is an alias then use the aliasee for determining
5213 // thread-localness.
5214 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5215 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005216
Chris Lattnerb903bed2009-06-26 21:20:29 +00005217 TLSModel::Model model = getTLSModel(GV,
5218 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005219
Chris Lattnerb903bed2009-06-26 21:20:29 +00005220 switch (model) {
5221 case TLSModel::GeneralDynamic:
5222 case TLSModel::LocalDynamic: // not implemented
5223 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005224 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005225 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005226
Chris Lattnerb903bed2009-06-26 21:20:29 +00005227 case TLSModel::InitialExec:
5228 case TLSModel::LocalExec:
5229 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5230 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005231 }
Eric Christopherfd179292009-08-27 18:07:15 +00005232
Torok Edwinc23197a2009-07-14 16:55:14 +00005233 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005234 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005235}
5236
Evan Cheng0db9fe62006-04-25 20:13:52 +00005237
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005238/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005239/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005240SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005241 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005242 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005243 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005244 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005245 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005246 SDValue ShOpLo = Op.getOperand(0);
5247 SDValue ShOpHi = Op.getOperand(1);
5248 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005249 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005251 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005252
Dan Gohman475871a2008-07-27 21:46:04 +00005253 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005254 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005255 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5256 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005257 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005258 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5259 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005260 }
Evan Chenge3413162006-01-09 18:33:28 +00005261
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5263 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005264 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005266
Dan Gohman475871a2008-07-27 21:46:04 +00005267 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005268 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005269 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5270 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005271
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005272 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005273 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5274 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005275 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005276 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5277 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005278 }
5279
Dan Gohman475871a2008-07-27 21:46:04 +00005280 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005281 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005282}
Evan Chenga3195e82006-01-12 22:54:21 +00005283
Dan Gohman475871a2008-07-27 21:46:04 +00005284SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005285 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005286
5287 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005288 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005289 return Op;
5290 }
5291 return SDValue();
5292 }
5293
Owen Anderson825b72b2009-08-11 20:47:22 +00005294 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005295 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005296
Eli Friedman36df4992009-05-27 00:47:34 +00005297 // These are really Legal; return the operand so the caller accepts it as
5298 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005300 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005301 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005302 Subtarget->is64Bit()) {
5303 return Op;
5304 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005305
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005306 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005307 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005308 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005309 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005310 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005311 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005312 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005313 PseudoSourceValue::getFixedStack(SSFI), 0,
5314 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005315 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5316}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005317
Owen Andersone50ed302009-08-10 22:56:29 +00005318SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005319 SDValue StackSlot,
5320 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005322 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005323 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005324 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005325 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005326 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005327 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005328 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005329 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005330 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005331 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005332
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005333 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005334 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005335 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005336
5337 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5338 // shouldn't be necessary except that RFP cannot be live across
5339 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005340 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005341 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005342 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005343 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005344 SDValue Ops[] = {
5345 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5346 };
5347 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005348 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005349 PseudoSourceValue::getFixedStack(SSFI), 0,
5350 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005351 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005352
Evan Cheng0db9fe62006-04-25 20:13:52 +00005353 return Result;
5354}
5355
Bill Wendling8b8a6362009-01-17 03:56:04 +00005356// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5357SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5358 // This algorithm is not obvious. Here it is in C code, more or less:
5359 /*
5360 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5361 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5362 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005363
Bill Wendling8b8a6362009-01-17 03:56:04 +00005364 // Copy ints to xmm registers.
5365 __m128i xh = _mm_cvtsi32_si128( hi );
5366 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005367
Bill Wendling8b8a6362009-01-17 03:56:04 +00005368 // Combine into low half of a single xmm register.
5369 __m128i x = _mm_unpacklo_epi32( xh, xl );
5370 __m128d d;
5371 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005372
Bill Wendling8b8a6362009-01-17 03:56:04 +00005373 // Merge in appropriate exponents to give the integer bits the right
5374 // magnitude.
5375 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005376
Bill Wendling8b8a6362009-01-17 03:56:04 +00005377 // Subtract away the biases to deal with the IEEE-754 double precision
5378 // implicit 1.
5379 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005380
Bill Wendling8b8a6362009-01-17 03:56:04 +00005381 // All conversions up to here are exact. The correctly rounded result is
5382 // calculated using the current rounding mode using the following
5383 // horizontal add.
5384 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5385 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5386 // store doesn't really need to be here (except
5387 // maybe to zero the other double)
5388 return sd;
5389 }
5390 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005391
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005392 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005393 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005394
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005395 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005396 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005397 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5398 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5399 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5400 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005401 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005402 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005403
Bill Wendling8b8a6362009-01-17 03:56:04 +00005404 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005405 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005406 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005407 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005408 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005409 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005410 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005411
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5413 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005414 Op.getOperand(0),
5415 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005416 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5417 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005418 Op.getOperand(0),
5419 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005420 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5421 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005422 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005423 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005424 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5425 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5426 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005427 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005428 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005430
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005431 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005432 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5434 DAG.getUNDEF(MVT::v2f64), ShufMask);
5435 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5436 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005437 DAG.getIntPtrConstant(0));
5438}
5439
Bill Wendling8b8a6362009-01-17 03:56:04 +00005440// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5441SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005442 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005443 // FP constant to bias correct the final result.
5444 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005445 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005446
5447 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005448 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5449 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005450 Op.getOperand(0),
5451 DAG.getIntPtrConstant(0)));
5452
Owen Anderson825b72b2009-08-11 20:47:22 +00005453 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5454 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005455 DAG.getIntPtrConstant(0));
5456
5457 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5459 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005460 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005461 MVT::v2f64, Load)),
5462 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005463 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005464 MVT::v2f64, Bias)));
5465 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5466 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005467 DAG.getIntPtrConstant(0));
5468
5469 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005471
5472 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005473 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005474
Owen Anderson825b72b2009-08-11 20:47:22 +00005475 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005476 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005477 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005478 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005479 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005480 }
5481
5482 // Handle final rounding.
5483 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005484}
5485
5486SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005487 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005488 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005489
Evan Chenga06ec9e2009-01-19 08:08:22 +00005490 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5491 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5492 // the optimization here.
5493 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005494 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005495
Owen Andersone50ed302009-08-10 22:56:29 +00005496 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005497 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005498 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005499 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005500 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005501
Bill Wendling8b8a6362009-01-17 03:56:04 +00005502 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005503 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005504 return LowerUINT_TO_FP_i32(Op, DAG);
5505 }
5506
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005508
5509 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005511 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5512 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5513 getPointerTy(), StackSlot, WordOff);
5514 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005515 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005517 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005518 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005519}
5520
Dan Gohman475871a2008-07-27 21:46:04 +00005521std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005522FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005523 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005524
Owen Andersone50ed302009-08-10 22:56:29 +00005525 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005526
5527 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005528 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5529 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005530 }
5531
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5533 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005534 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005535
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005536 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005538 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005539 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005540 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005542 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005543 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005544
Evan Cheng87c89352007-10-15 20:11:21 +00005545 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5546 // stack slot.
5547 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005548 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005549 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005550 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005551
Evan Cheng0db9fe62006-04-25 20:13:52 +00005552 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005554 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5556 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5557 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005558 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005559
Dan Gohman475871a2008-07-27 21:46:04 +00005560 SDValue Chain = DAG.getEntryNode();
5561 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005562 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005564 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005565 PseudoSourceValue::getFixedStack(SSFI), 0,
5566 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005567 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005568 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005569 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5570 };
Dale Johannesenace16102009-02-03 19:33:06 +00005571 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005572 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005573 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005574 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5575 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005576
Evan Cheng0db9fe62006-04-25 20:13:52 +00005577 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005578 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005579 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005580
Chris Lattner27a6c732007-11-24 07:07:01 +00005581 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005582}
5583
Dan Gohman475871a2008-07-27 21:46:04 +00005584SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005585 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 if (Op.getValueType() == MVT::v2i32 &&
5587 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005588 return Op;
5589 }
5590 return SDValue();
5591 }
5592
Eli Friedman948e95a2009-05-23 09:59:16 +00005593 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005594 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005595 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5596 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005597
Chris Lattner27a6c732007-11-24 07:07:01 +00005598 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005599 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005600 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005601}
5602
Eli Friedman948e95a2009-05-23 09:59:16 +00005603SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5604 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5605 SDValue FIST = Vals.first, StackSlot = Vals.second;
5606 assert(FIST.getNode() && "Unexpected failure");
5607
5608 // Load the result.
5609 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005610 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005611}
5612
Dan Gohman475871a2008-07-27 21:46:04 +00005613SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005614 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005615 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005616 EVT VT = Op.getValueType();
5617 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005618 if (VT.isVector())
5619 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005620 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005622 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005623 CV.push_back(C);
5624 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005625 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005626 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005627 CV.push_back(C);
5628 CV.push_back(C);
5629 CV.push_back(C);
5630 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005631 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005632 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005633 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005634 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005635 PseudoSourceValue::getConstantPool(), 0,
5636 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005637 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005638}
5639
Dan Gohman475871a2008-07-27 21:46:04 +00005640SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005641 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005642 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005643 EVT VT = Op.getValueType();
5644 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005645 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005646 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005647 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005649 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005650 CV.push_back(C);
5651 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005652 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005653 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005654 CV.push_back(C);
5655 CV.push_back(C);
5656 CV.push_back(C);
5657 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005658 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005659 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005660 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005661 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005662 PseudoSourceValue::getConstantPool(), 0,
5663 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005664 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005665 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005666 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5667 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005668 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005670 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005671 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005672 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005673}
5674
Dan Gohman475871a2008-07-27 21:46:04 +00005675SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005676 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005677 SDValue Op0 = Op.getOperand(0);
5678 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005679 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005680 EVT VT = Op.getValueType();
5681 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005682
5683 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005684 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005685 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005686 SrcVT = VT;
5687 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005688 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005689 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005690 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005691 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005692 }
5693
5694 // At this point the operands and the result should have the same
5695 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005696
Evan Cheng68c47cb2007-01-05 07:55:56 +00005697 // First get the sign bit of second operand.
5698 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005700 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5701 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005702 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005703 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5704 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5705 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5706 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005707 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005708 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005709 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005710 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005711 PseudoSourceValue::getConstantPool(), 0,
5712 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005713 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005714
5715 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005716 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005717 // Op0 is MVT::f32, Op1 is MVT::f64.
5718 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5719 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5720 DAG.getConstant(32, MVT::i32));
5721 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5722 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005723 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005724 }
5725
Evan Cheng73d6cf12007-01-05 21:37:56 +00005726 // Clear first operand sign bit.
5727 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005728 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005729 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5730 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005731 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005732 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5733 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5734 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5735 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005736 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005737 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005738 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005739 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005740 PseudoSourceValue::getConstantPool(), 0,
5741 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005742 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005743
5744 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005745 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005746}
5747
Dan Gohman076aee32009-03-04 19:44:21 +00005748/// Emit nodes that will be selected as "test Op0,Op0", or something
5749/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005750SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5751 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005752 DebugLoc dl = Op.getDebugLoc();
5753
Dan Gohman31125812009-03-07 01:58:32 +00005754 // CF and OF aren't always set the way we want. Determine which
5755 // of these we need.
5756 bool NeedCF = false;
5757 bool NeedOF = false;
5758 switch (X86CC) {
5759 case X86::COND_A: case X86::COND_AE:
5760 case X86::COND_B: case X86::COND_BE:
5761 NeedCF = true;
5762 break;
5763 case X86::COND_G: case X86::COND_GE:
5764 case X86::COND_L: case X86::COND_LE:
5765 case X86::COND_O: case X86::COND_NO:
5766 NeedOF = true;
5767 break;
5768 default: break;
5769 }
5770
Dan Gohman076aee32009-03-04 19:44:21 +00005771 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005772 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5773 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5774 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005775 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005776 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005777 switch (Op.getNode()->getOpcode()) {
5778 case ISD::ADD:
5779 // Due to an isel shortcoming, be conservative if this add is likely to
5780 // be selected as part of a load-modify-store instruction. When the root
5781 // node in a match is a store, isel doesn't know how to remap non-chain
5782 // non-flag uses of other nodes in the match, such as the ADD in this
5783 // case. This leads to the ADD being left around and reselected, with
5784 // the result being two adds in the output.
5785 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5786 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5787 if (UI->getOpcode() == ISD::STORE)
5788 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005789 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005790 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5791 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005792 if (C->getAPIntValue() == 1) {
5793 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005794 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005795 break;
5796 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005797 // An add of negative one (subtract of one) will be selected as a DEC.
5798 if (C->getAPIntValue().isAllOnesValue()) {
5799 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005800 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005801 break;
5802 }
5803 }
Dan Gohman076aee32009-03-04 19:44:21 +00005804 // Otherwise use a regular EFLAGS-setting add.
5805 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005806 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005807 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005808 case ISD::AND: {
5809 // If the primary and result isn't used, don't bother using X86ISD::AND,
5810 // because a TEST instruction will be better.
5811 bool NonFlagUse = false;
5812 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005813 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5814 SDNode *User = *UI;
5815 unsigned UOpNo = UI.getOperandNo();
5816 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5817 // Look pass truncate.
5818 UOpNo = User->use_begin().getOperandNo();
5819 User = *User->use_begin();
5820 }
5821 if (User->getOpcode() != ISD::BRCOND &&
5822 User->getOpcode() != ISD::SETCC &&
5823 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005824 NonFlagUse = true;
5825 break;
5826 }
Evan Cheng17751da2010-01-07 00:54:06 +00005827 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005828 if (!NonFlagUse)
5829 break;
5830 }
5831 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005832 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005833 case ISD::OR:
5834 case ISD::XOR:
5835 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005836 // likely to be selected as part of a load-modify-store instruction.
5837 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5838 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5839 if (UI->getOpcode() == ISD::STORE)
5840 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005841 // Otherwise use a regular EFLAGS-setting instruction.
5842 switch (Op.getNode()->getOpcode()) {
5843 case ISD::SUB: Opcode = X86ISD::SUB; break;
5844 case ISD::OR: Opcode = X86ISD::OR; break;
5845 case ISD::XOR: Opcode = X86ISD::XOR; break;
5846 case ISD::AND: Opcode = X86ISD::AND; break;
5847 default: llvm_unreachable("unexpected operator!");
5848 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005849 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005850 break;
5851 case X86ISD::ADD:
5852 case X86ISD::SUB:
5853 case X86ISD::INC:
5854 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005855 case X86ISD::OR:
5856 case X86ISD::XOR:
5857 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005858 return SDValue(Op.getNode(), 1);
5859 default:
5860 default_case:
5861 break;
5862 }
5863 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005864 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005865 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005866 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005867 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005868 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005869 DAG.ReplaceAllUsesWith(Op, New);
5870 return SDValue(New.getNode(), 1);
5871 }
5872 }
5873
5874 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005876 DAG.getConstant(0, Op.getValueType()));
5877}
5878
5879/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5880/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005881SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5882 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005883 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5884 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005885 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005886
5887 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005888 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005889}
5890
Evan Chengd40d03e2010-01-06 19:38:29 +00005891/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5892/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00005893static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005894 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00005895 SDValue Op0 = And.getOperand(0);
5896 SDValue Op1 = And.getOperand(1);
5897 if (Op0.getOpcode() == ISD::TRUNCATE)
5898 Op0 = Op0.getOperand(0);
5899 if (Op1.getOpcode() == ISD::TRUNCATE)
5900 Op1 = Op1.getOperand(0);
5901
Evan Chengd40d03e2010-01-06 19:38:29 +00005902 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00005903 if (Op1.getOpcode() == ISD::SHL) {
5904 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
5905 if (And10C->getZExtValue() == 1) {
5906 LHS = Op0;
5907 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005908 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00005909 } else if (Op0.getOpcode() == ISD::SHL) {
5910 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
5911 if (And00C->getZExtValue() == 1) {
5912 LHS = Op1;
5913 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00005914 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00005915 } else if (Op1.getOpcode() == ISD::Constant) {
5916 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
5917 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00005918 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5919 LHS = AndLHS.getOperand(0);
5920 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005921 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005922 }
Evan Cheng0488db92007-09-25 01:57:46 +00005923
Evan Chengd40d03e2010-01-06 19:38:29 +00005924 if (LHS.getNode()) {
5925 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5926 // instruction. Since the shift amount is in-range-or-undefined, we know
5927 // that doing a bittest on the i16 value is ok. We extend to i32 because
5928 // the encoding for the i16 version is larger than the i32 version.
5929 if (LHS.getValueType() == MVT::i8)
5930 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005931
Evan Chengd40d03e2010-01-06 19:38:29 +00005932 // If the operand types disagree, extend the shift amount to match. Since
5933 // BT ignores high bits (like shifts) we can use anyextend.
5934 if (LHS.getValueType() != RHS.getValueType())
5935 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005936
Evan Chengd40d03e2010-01-06 19:38:29 +00005937 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5938 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5939 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5940 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005941 }
5942
Evan Cheng54de3ea2010-01-05 06:52:31 +00005943 return SDValue();
5944}
5945
5946SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5947 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5948 SDValue Op0 = Op.getOperand(0);
5949 SDValue Op1 = Op.getOperand(1);
5950 DebugLoc dl = Op.getDebugLoc();
5951 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5952
5953 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005954 // Lower (X & (1 << N)) == 0 to BT(X, N).
5955 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5956 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5957 if (Op0.getOpcode() == ISD::AND &&
5958 Op0.hasOneUse() &&
5959 Op1.getOpcode() == ISD::Constant &&
5960 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5961 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5962 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5963 if (NewSetCC.getNode())
5964 return NewSetCC;
5965 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005966
Evan Cheng2c755ba2010-02-27 07:36:59 +00005967 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
5968 if (Op0.getOpcode() == X86ISD::SETCC &&
5969 Op1.getOpcode() == ISD::Constant &&
5970 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
5971 cast<ConstantSDNode>(Op1)->isNullValue()) &&
5972 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5973 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
5974 bool Invert = (CC == ISD::SETNE) ^
5975 cast<ConstantSDNode>(Op1)->isNullValue();
5976 if (Invert)
5977 CCode = X86::GetOppositeBranchCondition(CCode);
5978 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5979 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
5980 }
5981
Chris Lattnere55484e2008-12-25 05:34:37 +00005982 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5983 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005984 if (X86CC == X86::COND_INVALID)
5985 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005986
Dan Gohman31125812009-03-07 01:58:32 +00005987 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005988
5989 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005990 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005991 return DAG.getNode(ISD::AND, dl, MVT::i8,
5992 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5993 DAG.getConstant(X86CC, MVT::i8), Cond),
5994 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005995
Owen Anderson825b72b2009-08-11 20:47:22 +00005996 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5997 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005998}
5999
Dan Gohman475871a2008-07-27 21:46:04 +00006000SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6001 SDValue Cond;
6002 SDValue Op0 = Op.getOperand(0);
6003 SDValue Op1 = Op.getOperand(1);
6004 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006005 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006006 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6007 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006008 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006009
6010 if (isFP) {
6011 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006012 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006013 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6014 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006015 bool Swap = false;
6016
6017 switch (SetCCOpcode) {
6018 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006019 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006020 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006021 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006022 case ISD::SETGT: Swap = true; // Fallthrough
6023 case ISD::SETLT:
6024 case ISD::SETOLT: SSECC = 1; break;
6025 case ISD::SETOGE:
6026 case ISD::SETGE: Swap = true; // Fallthrough
6027 case ISD::SETLE:
6028 case ISD::SETOLE: SSECC = 2; break;
6029 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006030 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006031 case ISD::SETNE: SSECC = 4; break;
6032 case ISD::SETULE: Swap = true;
6033 case ISD::SETUGE: SSECC = 5; break;
6034 case ISD::SETULT: Swap = true;
6035 case ISD::SETUGT: SSECC = 6; break;
6036 case ISD::SETO: SSECC = 7; break;
6037 }
6038 if (Swap)
6039 std::swap(Op0, Op1);
6040
Nate Begemanfb8ead02008-07-25 19:05:58 +00006041 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006042 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006043 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006044 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006045 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6046 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006047 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006048 }
6049 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006050 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006051 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6052 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006053 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006054 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006055 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006056 }
6057 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006058 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006059 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006060
Nate Begeman30a0de92008-07-17 16:51:19 +00006061 // We are handling one of the integer comparisons here. Since SSE only has
6062 // GT and EQ comparisons for integer, swapping operands and multiple
6063 // operations may be required for some comparisons.
6064 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6065 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006066
Owen Anderson825b72b2009-08-11 20:47:22 +00006067 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006068 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006069 case MVT::v8i8:
6070 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6071 case MVT::v4i16:
6072 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6073 case MVT::v2i32:
6074 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6075 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006076 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006077
Nate Begeman30a0de92008-07-17 16:51:19 +00006078 switch (SetCCOpcode) {
6079 default: break;
6080 case ISD::SETNE: Invert = true;
6081 case ISD::SETEQ: Opc = EQOpc; break;
6082 case ISD::SETLT: Swap = true;
6083 case ISD::SETGT: Opc = GTOpc; break;
6084 case ISD::SETGE: Swap = true;
6085 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6086 case ISD::SETULT: Swap = true;
6087 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6088 case ISD::SETUGE: Swap = true;
6089 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6090 }
6091 if (Swap)
6092 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006093
Nate Begeman30a0de92008-07-17 16:51:19 +00006094 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6095 // bits of the inputs before performing those operations.
6096 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006097 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006098 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6099 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006100 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006101 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6102 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006103 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6104 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006105 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006106
Dale Johannesenace16102009-02-03 19:33:06 +00006107 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006108
6109 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006110 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006111 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006112
Nate Begeman30a0de92008-07-17 16:51:19 +00006113 return Result;
6114}
Evan Cheng0488db92007-09-25 01:57:46 +00006115
Evan Cheng370e5342008-12-03 08:38:43 +00006116// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006117static bool isX86LogicalCmp(SDValue Op) {
6118 unsigned Opc = Op.getNode()->getOpcode();
6119 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6120 return true;
6121 if (Op.getResNo() == 1 &&
6122 (Opc == X86ISD::ADD ||
6123 Opc == X86ISD::SUB ||
6124 Opc == X86ISD::SMUL ||
6125 Opc == X86ISD::UMUL ||
6126 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006127 Opc == X86ISD::DEC ||
6128 Opc == X86ISD::OR ||
6129 Opc == X86ISD::XOR ||
6130 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006131 return true;
6132
6133 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006134}
6135
Dan Gohman475871a2008-07-27 21:46:04 +00006136SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006137 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006138 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006139 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006140 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006141
Dan Gohman1a492952009-10-20 16:22:37 +00006142 if (Cond.getOpcode() == ISD::SETCC) {
6143 SDValue NewCond = LowerSETCC(Cond, DAG);
6144 if (NewCond.getNode())
6145 Cond = NewCond;
6146 }
Evan Cheng734503b2006-09-11 02:19:56 +00006147
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006148 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6149 SDValue Op1 = Op.getOperand(1);
6150 SDValue Op2 = Op.getOperand(2);
6151 if (Cond.getOpcode() == X86ISD::SETCC &&
6152 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6153 SDValue Cmp = Cond.getOperand(1);
6154 if (Cmp.getOpcode() == X86ISD::CMP) {
6155 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6156 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6157 ConstantSDNode *RHSC =
6158 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6159 if (N1C && N1C->isAllOnesValue() &&
6160 N2C && N2C->isNullValue() &&
6161 RHSC && RHSC->isNullValue()) {
6162 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006163 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006164 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6165 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6166 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6167 }
6168 }
6169 }
6170
Evan Chengad9c0a32009-12-15 00:53:42 +00006171 // Look pass (and (setcc_carry (cmp ...)), 1).
6172 if (Cond.getOpcode() == ISD::AND &&
6173 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6174 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6175 if (C && C->getAPIntValue() == 1)
6176 Cond = Cond.getOperand(0);
6177 }
6178
Evan Cheng3f41d662007-10-08 22:16:29 +00006179 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6180 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006181 if (Cond.getOpcode() == X86ISD::SETCC ||
6182 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006183 CC = Cond.getOperand(0);
6184
Dan Gohman475871a2008-07-27 21:46:04 +00006185 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006186 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006187 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006188
Evan Cheng3f41d662007-10-08 22:16:29 +00006189 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006190 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006191 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006192 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006193
Chris Lattnerd1980a52009-03-12 06:52:53 +00006194 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6195 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006196 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006197 addTest = false;
6198 }
6199 }
6200
6201 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006202 // Look pass the truncate.
6203 if (Cond.getOpcode() == ISD::TRUNCATE)
6204 Cond = Cond.getOperand(0);
6205
6206 // We know the result of AND is compared against zero. Try to match
6207 // it to BT.
6208 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6209 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6210 if (NewSetCC.getNode()) {
6211 CC = NewSetCC.getOperand(0);
6212 Cond = NewSetCC.getOperand(1);
6213 addTest = false;
6214 }
6215 }
6216 }
6217
6218 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006219 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006220 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006221 }
6222
Evan Cheng0488db92007-09-25 01:57:46 +00006223 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6224 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006225 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6226 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006227 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006228}
6229
Evan Cheng370e5342008-12-03 08:38:43 +00006230// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6231// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6232// from the AND / OR.
6233static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6234 Opc = Op.getOpcode();
6235 if (Opc != ISD::OR && Opc != ISD::AND)
6236 return false;
6237 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6238 Op.getOperand(0).hasOneUse() &&
6239 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6240 Op.getOperand(1).hasOneUse());
6241}
6242
Evan Cheng961d6d42009-02-02 08:19:07 +00006243// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6244// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006245static bool isXor1OfSetCC(SDValue Op) {
6246 if (Op.getOpcode() != ISD::XOR)
6247 return false;
6248 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6249 if (N1C && N1C->getAPIntValue() == 1) {
6250 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6251 Op.getOperand(0).hasOneUse();
6252 }
6253 return false;
6254}
6255
Dan Gohman475871a2008-07-27 21:46:04 +00006256SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006257 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006258 SDValue Chain = Op.getOperand(0);
6259 SDValue Cond = Op.getOperand(1);
6260 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006261 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006262 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006263
Dan Gohman1a492952009-10-20 16:22:37 +00006264 if (Cond.getOpcode() == ISD::SETCC) {
6265 SDValue NewCond = LowerSETCC(Cond, DAG);
6266 if (NewCond.getNode())
6267 Cond = NewCond;
6268 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006269#if 0
6270 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006271 else if (Cond.getOpcode() == X86ISD::ADD ||
6272 Cond.getOpcode() == X86ISD::SUB ||
6273 Cond.getOpcode() == X86ISD::SMUL ||
6274 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006275 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006276#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006277
Evan Chengad9c0a32009-12-15 00:53:42 +00006278 // Look pass (and (setcc_carry (cmp ...)), 1).
6279 if (Cond.getOpcode() == ISD::AND &&
6280 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6281 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6282 if (C && C->getAPIntValue() == 1)
6283 Cond = Cond.getOperand(0);
6284 }
6285
Evan Cheng3f41d662007-10-08 22:16:29 +00006286 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6287 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006288 if (Cond.getOpcode() == X86ISD::SETCC ||
6289 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006290 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006291
Dan Gohman475871a2008-07-27 21:46:04 +00006292 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006293 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006294 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006295 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006296 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006297 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006298 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006299 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006300 default: break;
6301 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006302 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006303 // These can only come from an arithmetic instruction with overflow,
6304 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006305 Cond = Cond.getNode()->getOperand(1);
6306 addTest = false;
6307 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006308 }
Evan Cheng0488db92007-09-25 01:57:46 +00006309 }
Evan Cheng370e5342008-12-03 08:38:43 +00006310 } else {
6311 unsigned CondOpc;
6312 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6313 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006314 if (CondOpc == ISD::OR) {
6315 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6316 // two branches instead of an explicit OR instruction with a
6317 // separate test.
6318 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006319 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006320 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006321 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006322 Chain, Dest, CC, Cmp);
6323 CC = Cond.getOperand(1).getOperand(0);
6324 Cond = Cmp;
6325 addTest = false;
6326 }
6327 } else { // ISD::AND
6328 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6329 // two branches instead of an explicit AND instruction with a
6330 // separate test. However, we only do this if this block doesn't
6331 // have a fall-through edge, because this requires an explicit
6332 // jmp when the condition is false.
6333 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006334 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006335 Op.getNode()->hasOneUse()) {
6336 X86::CondCode CCode =
6337 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6338 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006339 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006340 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6341 // Look for an unconditional branch following this conditional branch.
6342 // We need this because we need to reverse the successors in order
6343 // to implement FCMP_OEQ.
6344 if (User.getOpcode() == ISD::BR) {
6345 SDValue FalseBB = User.getOperand(1);
6346 SDValue NewBR =
6347 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6348 assert(NewBR == User);
6349 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006350
Dale Johannesene4d209d2009-02-03 20:21:25 +00006351 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006352 Chain, Dest, CC, Cmp);
6353 X86::CondCode CCode =
6354 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6355 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006356 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006357 Cond = Cmp;
6358 addTest = false;
6359 }
6360 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006361 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006362 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6363 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6364 // It should be transformed during dag combiner except when the condition
6365 // is set by a arithmetics with overflow node.
6366 X86::CondCode CCode =
6367 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6368 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006369 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006370 Cond = Cond.getOperand(0).getOperand(1);
6371 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006372 }
Evan Cheng0488db92007-09-25 01:57:46 +00006373 }
6374
6375 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006376 // Look pass the truncate.
6377 if (Cond.getOpcode() == ISD::TRUNCATE)
6378 Cond = Cond.getOperand(0);
6379
6380 // We know the result of AND is compared against zero. Try to match
6381 // it to BT.
6382 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6383 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6384 if (NewSetCC.getNode()) {
6385 CC = NewSetCC.getOperand(0);
6386 Cond = NewSetCC.getOperand(1);
6387 addTest = false;
6388 }
6389 }
6390 }
6391
6392 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006393 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006394 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006395 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006396 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006397 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006398}
6399
Anton Korobeynikove060b532007-04-17 19:34:00 +00006400
6401// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6402// Calls to _alloca is needed to probe the stack when allocating more than 4k
6403// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6404// that the guard pages used by the OS virtual memory manager are allocated in
6405// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006406SDValue
6407X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006408 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006409 assert(Subtarget->isTargetCygMing() &&
6410 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006411 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006412
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006413 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006414 SDValue Chain = Op.getOperand(0);
6415 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006416 // FIXME: Ensure alignment here
6417
Dan Gohman475871a2008-07-27 21:46:04 +00006418 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006419
Owen Andersone50ed302009-08-10 22:56:29 +00006420 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006421 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006422
Dale Johannesendd64c412009-02-04 00:33:20 +00006423 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006424 Flag = Chain.getValue(1);
6425
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006426 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006427
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006428 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6429 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006430
Dale Johannesendd64c412009-02-04 00:33:20 +00006431 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006432
Dan Gohman475871a2008-07-27 21:46:04 +00006433 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006434 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006435}
6436
Dan Gohman475871a2008-07-27 21:46:04 +00006437SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006438X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006439 SDValue Chain,
6440 SDValue Dst, SDValue Src,
6441 SDValue Size, unsigned Align,
6442 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006443 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006444 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006445
Bill Wendling6f287b22008-09-30 21:22:07 +00006446 // If not DWORD aligned or size is more than the threshold, call the library.
6447 // The libc version is likely to be faster for these cases. It can use the
6448 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006449 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006450 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006451 ConstantSize->getZExtValue() >
6452 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006453 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006454
6455 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006456 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006457
Bill Wendling6158d842008-10-01 00:59:58 +00006458 if (const char *bzeroEntry = V &&
6459 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006460 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006461 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006462 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006463 TargetLowering::ArgListEntry Entry;
6464 Entry.Node = Dst;
6465 Entry.Ty = IntPtrTy;
6466 Args.push_back(Entry);
6467 Entry.Node = Size;
6468 Args.push_back(Entry);
6469 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006470 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6471 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006472 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006473 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006474 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006475 }
6476
Dan Gohman707e0182008-04-12 04:36:06 +00006477 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006478 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006479 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006480
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006481 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006482 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006483 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006484 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006485 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006486 unsigned BytesLeft = 0;
6487 bool TwoRepStos = false;
6488 if (ValC) {
6489 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006490 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006491
Evan Cheng0db9fe62006-04-25 20:13:52 +00006492 // If the value is a constant, then we can potentially use larger sets.
6493 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006494 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006495 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006496 ValReg = X86::AX;
6497 Val = (Val << 8) | Val;
6498 break;
6499 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006500 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006501 ValReg = X86::EAX;
6502 Val = (Val << 8) | Val;
6503 Val = (Val << 16) | Val;
6504 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006505 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006506 ValReg = X86::RAX;
6507 Val = (Val << 32) | Val;
6508 }
6509 break;
6510 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006511 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006512 ValReg = X86::AL;
6513 Count = DAG.getIntPtrConstant(SizeVal);
6514 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006515 }
6516
Owen Anderson825b72b2009-08-11 20:47:22 +00006517 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006518 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006519 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6520 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006521 }
6522
Dale Johannesen0f502f62009-02-03 22:26:09 +00006523 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006524 InFlag);
6525 InFlag = Chain.getValue(1);
6526 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006527 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006528 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006529 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006530 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006531 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006532
Scott Michelfdc40a02009-02-17 22:15:04 +00006533 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006534 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006535 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006536 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006537 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006538 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006539 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006540 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006541
Owen Anderson825b72b2009-08-11 20:47:22 +00006542 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006543 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6544 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006545
Evan Cheng0db9fe62006-04-25 20:13:52 +00006546 if (TwoRepStos) {
6547 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006548 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006549 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006550 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006551 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6552 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006553 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006554 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006555 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006556 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006557 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6558 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006559 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006560 // Handle the last 1 - 7 bytes.
6561 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006562 EVT AddrVT = Dst.getValueType();
6563 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006564
Dale Johannesen0f502f62009-02-03 22:26:09 +00006565 Chain = DAG.getMemset(Chain, dl,
6566 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006567 DAG.getConstant(Offset, AddrVT)),
6568 Src,
6569 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006570 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006571 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006572
Dan Gohman707e0182008-04-12 04:36:06 +00006573 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006574 return Chain;
6575}
Evan Cheng11e15b32006-04-03 20:53:28 +00006576
Dan Gohman475871a2008-07-27 21:46:04 +00006577SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006578X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006579 SDValue Chain, SDValue Dst, SDValue Src,
6580 SDValue Size, unsigned Align,
6581 bool AlwaysInline,
6582 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006583 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006584 // This requires the copy size to be a constant, preferrably
6585 // within a subtarget-specific limit.
6586 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6587 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006588 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006589 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006590 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006591 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006592
Evan Cheng1887c1c2008-08-21 21:00:15 +00006593 /// If not DWORD aligned, call the library.
6594 if ((Align & 3) != 0)
6595 return SDValue();
6596
6597 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006598 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006599 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006600 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006601
Duncan Sands83ec4b62008-06-06 12:08:01 +00006602 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006603 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006604 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006605 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006606
Dan Gohman475871a2008-07-27 21:46:04 +00006607 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006608 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006609 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006610 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006611 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006612 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006613 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006614 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006615 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006616 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006617 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006618 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006619 InFlag = Chain.getValue(1);
6620
Owen Anderson825b72b2009-08-11 20:47:22 +00006621 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006622 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6623 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6624 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006625
Dan Gohman475871a2008-07-27 21:46:04 +00006626 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006627 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006628 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006629 // Handle the last 1 - 7 bytes.
6630 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006631 EVT DstVT = Dst.getValueType();
6632 EVT SrcVT = Src.getValueType();
6633 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006634 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006635 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006636 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006637 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006638 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006639 DAG.getConstant(BytesLeft, SizeVT),
6640 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006641 DstSV, DstSVOff + Offset,
6642 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006643 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006644
Owen Anderson825b72b2009-08-11 20:47:22 +00006645 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006646 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006647}
6648
Dan Gohman475871a2008-07-27 21:46:04 +00006649SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006650 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006651 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006652
Evan Cheng25ab6902006-09-08 06:48:29 +00006653 if (!Subtarget->is64Bit()) {
6654 // vastart just stores the address of the VarArgsFrameIndex slot into the
6655 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006656 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006657 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6658 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006659 }
6660
6661 // __va_list_tag:
6662 // gp_offset (0 - 6 * 8)
6663 // fp_offset (48 - 48 + 8 * 16)
6664 // overflow_arg_area (point to parameters coming in memory).
6665 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006666 SmallVector<SDValue, 8> MemOps;
6667 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006668 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006669 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006670 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6671 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006672 MemOps.push_back(Store);
6673
6674 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006675 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006676 FIN, DAG.getIntPtrConstant(4));
6677 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006678 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006679 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006680 MemOps.push_back(Store);
6681
6682 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006683 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006684 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006685 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006686 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6687 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006688 MemOps.push_back(Store);
6689
6690 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006691 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006692 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006693 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006694 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6695 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006696 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006697 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006698 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006699}
6700
Dan Gohman475871a2008-07-27 21:46:04 +00006701SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006702 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6703 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006704 SDValue Chain = Op.getOperand(0);
6705 SDValue SrcPtr = Op.getOperand(1);
6706 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006707
Torok Edwindac237e2009-07-08 20:53:28 +00006708 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006709 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006710}
6711
Dan Gohman475871a2008-07-27 21:46:04 +00006712SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006713 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006714 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006715 SDValue Chain = Op.getOperand(0);
6716 SDValue DstPtr = Op.getOperand(1);
6717 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006718 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6719 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006720 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006721
Dale Johannesendd64c412009-02-04 00:33:20 +00006722 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006723 DAG.getIntPtrConstant(24), 8, false,
6724 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006725}
6726
Dan Gohman475871a2008-07-27 21:46:04 +00006727SDValue
6728X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006729 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006730 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006731 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006732 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006733 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006734 case Intrinsic::x86_sse_comieq_ss:
6735 case Intrinsic::x86_sse_comilt_ss:
6736 case Intrinsic::x86_sse_comile_ss:
6737 case Intrinsic::x86_sse_comigt_ss:
6738 case Intrinsic::x86_sse_comige_ss:
6739 case Intrinsic::x86_sse_comineq_ss:
6740 case Intrinsic::x86_sse_ucomieq_ss:
6741 case Intrinsic::x86_sse_ucomilt_ss:
6742 case Intrinsic::x86_sse_ucomile_ss:
6743 case Intrinsic::x86_sse_ucomigt_ss:
6744 case Intrinsic::x86_sse_ucomige_ss:
6745 case Intrinsic::x86_sse_ucomineq_ss:
6746 case Intrinsic::x86_sse2_comieq_sd:
6747 case Intrinsic::x86_sse2_comilt_sd:
6748 case Intrinsic::x86_sse2_comile_sd:
6749 case Intrinsic::x86_sse2_comigt_sd:
6750 case Intrinsic::x86_sse2_comige_sd:
6751 case Intrinsic::x86_sse2_comineq_sd:
6752 case Intrinsic::x86_sse2_ucomieq_sd:
6753 case Intrinsic::x86_sse2_ucomilt_sd:
6754 case Intrinsic::x86_sse2_ucomile_sd:
6755 case Intrinsic::x86_sse2_ucomigt_sd:
6756 case Intrinsic::x86_sse2_ucomige_sd:
6757 case Intrinsic::x86_sse2_ucomineq_sd: {
6758 unsigned Opc = 0;
6759 ISD::CondCode CC = ISD::SETCC_INVALID;
6760 switch (IntNo) {
6761 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006762 case Intrinsic::x86_sse_comieq_ss:
6763 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006764 Opc = X86ISD::COMI;
6765 CC = ISD::SETEQ;
6766 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006767 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006768 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006769 Opc = X86ISD::COMI;
6770 CC = ISD::SETLT;
6771 break;
6772 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006773 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006774 Opc = X86ISD::COMI;
6775 CC = ISD::SETLE;
6776 break;
6777 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006778 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006779 Opc = X86ISD::COMI;
6780 CC = ISD::SETGT;
6781 break;
6782 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006783 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006784 Opc = X86ISD::COMI;
6785 CC = ISD::SETGE;
6786 break;
6787 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006788 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006789 Opc = X86ISD::COMI;
6790 CC = ISD::SETNE;
6791 break;
6792 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006793 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006794 Opc = X86ISD::UCOMI;
6795 CC = ISD::SETEQ;
6796 break;
6797 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006798 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006799 Opc = X86ISD::UCOMI;
6800 CC = ISD::SETLT;
6801 break;
6802 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006803 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 Opc = X86ISD::UCOMI;
6805 CC = ISD::SETLE;
6806 break;
6807 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006808 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809 Opc = X86ISD::UCOMI;
6810 CC = ISD::SETGT;
6811 break;
6812 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006813 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006814 Opc = X86ISD::UCOMI;
6815 CC = ISD::SETGE;
6816 break;
6817 case Intrinsic::x86_sse_ucomineq_ss:
6818 case Intrinsic::x86_sse2_ucomineq_sd:
6819 Opc = X86ISD::UCOMI;
6820 CC = ISD::SETNE;
6821 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006822 }
Evan Cheng734503b2006-09-11 02:19:56 +00006823
Dan Gohman475871a2008-07-27 21:46:04 +00006824 SDValue LHS = Op.getOperand(1);
6825 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006826 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006827 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006828 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6829 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6830 DAG.getConstant(X86CC, MVT::i8), Cond);
6831 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006832 }
Eric Christopher71c67532009-07-29 00:28:05 +00006833 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006834 // an integer value, not just an instruction so lower it to the ptest
6835 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006836 case Intrinsic::x86_sse41_ptestz:
6837 case Intrinsic::x86_sse41_ptestc:
6838 case Intrinsic::x86_sse41_ptestnzc:{
6839 unsigned X86CC = 0;
6840 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006841 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006842 case Intrinsic::x86_sse41_ptestz:
6843 // ZF = 1
6844 X86CC = X86::COND_E;
6845 break;
6846 case Intrinsic::x86_sse41_ptestc:
6847 // CF = 1
6848 X86CC = X86::COND_B;
6849 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006850 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006851 // ZF and CF = 0
6852 X86CC = X86::COND_A;
6853 break;
6854 }
Eric Christopherfd179292009-08-27 18:07:15 +00006855
Eric Christopher71c67532009-07-29 00:28:05 +00006856 SDValue LHS = Op.getOperand(1);
6857 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006858 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6859 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6860 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6861 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006862 }
Evan Cheng5759f972008-05-04 09:15:50 +00006863
6864 // Fix vector shift instructions where the last operand is a non-immediate
6865 // i32 value.
6866 case Intrinsic::x86_sse2_pslli_w:
6867 case Intrinsic::x86_sse2_pslli_d:
6868 case Intrinsic::x86_sse2_pslli_q:
6869 case Intrinsic::x86_sse2_psrli_w:
6870 case Intrinsic::x86_sse2_psrli_d:
6871 case Intrinsic::x86_sse2_psrli_q:
6872 case Intrinsic::x86_sse2_psrai_w:
6873 case Intrinsic::x86_sse2_psrai_d:
6874 case Intrinsic::x86_mmx_pslli_w:
6875 case Intrinsic::x86_mmx_pslli_d:
6876 case Intrinsic::x86_mmx_pslli_q:
6877 case Intrinsic::x86_mmx_psrli_w:
6878 case Intrinsic::x86_mmx_psrli_d:
6879 case Intrinsic::x86_mmx_psrli_q:
6880 case Intrinsic::x86_mmx_psrai_w:
6881 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006882 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006883 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006884 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006885
6886 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006887 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006888 switch (IntNo) {
6889 case Intrinsic::x86_sse2_pslli_w:
6890 NewIntNo = Intrinsic::x86_sse2_psll_w;
6891 break;
6892 case Intrinsic::x86_sse2_pslli_d:
6893 NewIntNo = Intrinsic::x86_sse2_psll_d;
6894 break;
6895 case Intrinsic::x86_sse2_pslli_q:
6896 NewIntNo = Intrinsic::x86_sse2_psll_q;
6897 break;
6898 case Intrinsic::x86_sse2_psrli_w:
6899 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6900 break;
6901 case Intrinsic::x86_sse2_psrli_d:
6902 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6903 break;
6904 case Intrinsic::x86_sse2_psrli_q:
6905 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6906 break;
6907 case Intrinsic::x86_sse2_psrai_w:
6908 NewIntNo = Intrinsic::x86_sse2_psra_w;
6909 break;
6910 case Intrinsic::x86_sse2_psrai_d:
6911 NewIntNo = Intrinsic::x86_sse2_psra_d;
6912 break;
6913 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006914 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006915 switch (IntNo) {
6916 case Intrinsic::x86_mmx_pslli_w:
6917 NewIntNo = Intrinsic::x86_mmx_psll_w;
6918 break;
6919 case Intrinsic::x86_mmx_pslli_d:
6920 NewIntNo = Intrinsic::x86_mmx_psll_d;
6921 break;
6922 case Intrinsic::x86_mmx_pslli_q:
6923 NewIntNo = Intrinsic::x86_mmx_psll_q;
6924 break;
6925 case Intrinsic::x86_mmx_psrli_w:
6926 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6927 break;
6928 case Intrinsic::x86_mmx_psrli_d:
6929 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6930 break;
6931 case Intrinsic::x86_mmx_psrli_q:
6932 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6933 break;
6934 case Intrinsic::x86_mmx_psrai_w:
6935 NewIntNo = Intrinsic::x86_mmx_psra_w;
6936 break;
6937 case Intrinsic::x86_mmx_psrai_d:
6938 NewIntNo = Intrinsic::x86_mmx_psra_d;
6939 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006940 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006941 }
6942 break;
6943 }
6944 }
Mon P Wangefa42202009-09-03 19:56:25 +00006945
6946 // The vector shift intrinsics with scalars uses 32b shift amounts but
6947 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6948 // to be zero.
6949 SDValue ShOps[4];
6950 ShOps[0] = ShAmt;
6951 ShOps[1] = DAG.getConstant(0, MVT::i32);
6952 if (ShAmtVT == MVT::v4i32) {
6953 ShOps[2] = DAG.getUNDEF(MVT::i32);
6954 ShOps[3] = DAG.getUNDEF(MVT::i32);
6955 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6956 } else {
6957 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6958 }
6959
Owen Andersone50ed302009-08-10 22:56:29 +00006960 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006961 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006962 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006963 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006964 Op.getOperand(1), ShAmt);
6965 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006966 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006967}
Evan Cheng72261582005-12-20 06:22:03 +00006968
Dan Gohman475871a2008-07-27 21:46:04 +00006969SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006970 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006971 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006972
6973 if (Depth > 0) {
6974 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6975 SDValue Offset =
6976 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006977 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006978 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006979 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006980 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00006981 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00006982 }
6983
6984 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006985 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006986 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00006987 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006988}
6989
Dan Gohman475871a2008-07-27 21:46:04 +00006990SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006991 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6992 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006993 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006994 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006995 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6996 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006997 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006998 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00006999 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7000 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007001 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007002}
7003
Dan Gohman475871a2008-07-27 21:46:04 +00007004SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007005 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007006 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007007}
7008
Dan Gohman475871a2008-07-27 21:46:04 +00007009SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007010{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007011 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007012 SDValue Chain = Op.getOperand(0);
7013 SDValue Offset = Op.getOperand(1);
7014 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007015 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007016
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007017 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7018 getPointerTy());
7019 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007020
Dale Johannesene4d209d2009-02-03 20:21:25 +00007021 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007022 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007023 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007024 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007025 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007026 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007027
Dale Johannesene4d209d2009-02-03 20:21:25 +00007028 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007029 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007030 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007031}
7032
Dan Gohman475871a2008-07-27 21:46:04 +00007033SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007034 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007035 SDValue Root = Op.getOperand(0);
7036 SDValue Trmp = Op.getOperand(1); // trampoline
7037 SDValue FPtr = Op.getOperand(2); // nested function
7038 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007039 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007040
Dan Gohman69de1932008-02-06 22:27:42 +00007041 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007042
7043 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007044 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007045
7046 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007047 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7048 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007049
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007050 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7051 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007052
7053 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7054
7055 // Load the pointer to the nested function into R11.
7056 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007057 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007058 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007059 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007060
Owen Anderson825b72b2009-08-11 20:47:22 +00007061 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7062 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007063 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7064 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007065
7066 // Load the 'nest' parameter value into R10.
7067 // R10 is specified in X86CallingConv.td
7068 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007069 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7070 DAG.getConstant(10, MVT::i64));
7071 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007072 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007073
Owen Anderson825b72b2009-08-11 20:47:22 +00007074 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7075 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007076 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7077 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007078
7079 // Jump to the nested function.
7080 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007081 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7082 DAG.getConstant(20, MVT::i64));
7083 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007084 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007085
7086 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007087 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7088 DAG.getConstant(22, MVT::i64));
7089 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007090 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007091
Dan Gohman475871a2008-07-27 21:46:04 +00007092 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007093 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007094 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007095 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007096 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007097 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007098 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007099 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007100
7101 switch (CC) {
7102 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007103 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007104 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007105 case CallingConv::X86_StdCall: {
7106 // Pass 'nest' parameter in ECX.
7107 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007108 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007109
7110 // Check that ECX wasn't needed by an 'inreg' parameter.
7111 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007112 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007113
Chris Lattner58d74912008-03-12 17:45:29 +00007114 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007115 unsigned InRegCount = 0;
7116 unsigned Idx = 1;
7117
7118 for (FunctionType::param_iterator I = FTy->param_begin(),
7119 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007120 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007121 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007122 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007123
7124 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007125 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007126 }
7127 }
7128 break;
7129 }
7130 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007131 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007132 // Pass 'nest' parameter in EAX.
7133 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007134 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007135 break;
7136 }
7137
Dan Gohman475871a2008-07-27 21:46:04 +00007138 SDValue OutChains[4];
7139 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007140
Owen Anderson825b72b2009-08-11 20:47:22 +00007141 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7142 DAG.getConstant(10, MVT::i32));
7143 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007144
Chris Lattnera62fe662010-02-05 19:20:30 +00007145 // This is storing the opcode for MOV32ri.
7146 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007147 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007148 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007149 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007150 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007151
Owen Anderson825b72b2009-08-11 20:47:22 +00007152 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7153 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007154 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7155 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007156
Chris Lattnera62fe662010-02-05 19:20:30 +00007157 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007158 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7159 DAG.getConstant(5, MVT::i32));
7160 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007161 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007162
Owen Anderson825b72b2009-08-11 20:47:22 +00007163 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7164 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007165 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7166 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007167
Dan Gohman475871a2008-07-27 21:46:04 +00007168 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007170 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007171 }
7172}
7173
Dan Gohman475871a2008-07-27 21:46:04 +00007174SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007175 /*
7176 The rounding mode is in bits 11:10 of FPSR, and has the following
7177 settings:
7178 00 Round to nearest
7179 01 Round to -inf
7180 10 Round to +inf
7181 11 Round to 0
7182
7183 FLT_ROUNDS, on the other hand, expects the following:
7184 -1 Undefined
7185 0 Round to 0
7186 1 Round to nearest
7187 2 Round to +inf
7188 3 Round to -inf
7189
7190 To perform the conversion, we do:
7191 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7192 */
7193
7194 MachineFunction &MF = DAG.getMachineFunction();
7195 const TargetMachine &TM = MF.getTarget();
7196 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7197 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007198 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007199 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007200
7201 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007202 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007203 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007204
Owen Anderson825b72b2009-08-11 20:47:22 +00007205 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007206 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007207
7208 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007209 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7210 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007211
7212 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007213 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007214 DAG.getNode(ISD::SRL, dl, MVT::i16,
7215 DAG.getNode(ISD::AND, dl, MVT::i16,
7216 CWD, DAG.getConstant(0x800, MVT::i16)),
7217 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007218 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007219 DAG.getNode(ISD::SRL, dl, MVT::i16,
7220 DAG.getNode(ISD::AND, dl, MVT::i16,
7221 CWD, DAG.getConstant(0x400, MVT::i16)),
7222 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007223
Dan Gohman475871a2008-07-27 21:46:04 +00007224 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007225 DAG.getNode(ISD::AND, dl, MVT::i16,
7226 DAG.getNode(ISD::ADD, dl, MVT::i16,
7227 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7228 DAG.getConstant(1, MVT::i16)),
7229 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007230
7231
Duncan Sands83ec4b62008-06-06 12:08:01 +00007232 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007233 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007234}
7235
Dan Gohman475871a2008-07-27 21:46:04 +00007236SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007237 EVT VT = Op.getValueType();
7238 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007239 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007240 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007241
7242 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007243 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007244 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007245 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007246 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007247 }
Evan Cheng18efe262007-12-14 02:13:44 +00007248
Evan Cheng152804e2007-12-14 08:30:15 +00007249 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007251 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007252
7253 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007254 SDValue Ops[] = {
7255 Op,
7256 DAG.getConstant(NumBits+NumBits-1, OpVT),
7257 DAG.getConstant(X86::COND_E, MVT::i8),
7258 Op.getValue(1)
7259 };
7260 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007261
7262 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007263 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007264
Owen Anderson825b72b2009-08-11 20:47:22 +00007265 if (VT == MVT::i8)
7266 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007267 return Op;
7268}
7269
Dan Gohman475871a2008-07-27 21:46:04 +00007270SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007271 EVT VT = Op.getValueType();
7272 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007273 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007274 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007275
7276 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007277 if (VT == MVT::i8) {
7278 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007279 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007280 }
Evan Cheng152804e2007-12-14 08:30:15 +00007281
7282 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007283 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007284 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007285
7286 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007287 SDValue Ops[] = {
7288 Op,
7289 DAG.getConstant(NumBits, OpVT),
7290 DAG.getConstant(X86::COND_E, MVT::i8),
7291 Op.getValue(1)
7292 };
7293 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007294
Owen Anderson825b72b2009-08-11 20:47:22 +00007295 if (VT == MVT::i8)
7296 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007297 return Op;
7298}
7299
Mon P Wangaf9b9522008-12-18 21:42:19 +00007300SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007301 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007302 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007303 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007304
Mon P Wangaf9b9522008-12-18 21:42:19 +00007305 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7306 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7307 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7308 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7309 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7310 //
7311 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7312 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7313 // return AloBlo + AloBhi + AhiBlo;
7314
7315 SDValue A = Op.getOperand(0);
7316 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007317
Dale Johannesene4d209d2009-02-03 20:21:25 +00007318 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007319 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7320 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007321 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007322 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7323 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007324 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007325 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007326 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007327 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007328 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007329 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007330 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007331 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007332 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007333 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007334 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7335 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007336 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007337 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7338 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007339 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7340 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007341 return Res;
7342}
7343
7344
Bill Wendling74c37652008-12-09 22:08:41 +00007345SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7346 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7347 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007348 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7349 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007350 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007351 SDValue LHS = N->getOperand(0);
7352 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007353 unsigned BaseOp = 0;
7354 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007355 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007356
7357 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007358 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007359 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007360 // A subtract of one will be selected as a INC. Note that INC doesn't
7361 // set CF, so we can't do this for UADDO.
7362 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7363 if (C->getAPIntValue() == 1) {
7364 BaseOp = X86ISD::INC;
7365 Cond = X86::COND_O;
7366 break;
7367 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007368 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007369 Cond = X86::COND_O;
7370 break;
7371 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007372 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007373 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007374 break;
7375 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007376 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7377 // set CF, so we can't do this for USUBO.
7378 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7379 if (C->getAPIntValue() == 1) {
7380 BaseOp = X86ISD::DEC;
7381 Cond = X86::COND_O;
7382 break;
7383 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007384 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007385 Cond = X86::COND_O;
7386 break;
7387 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007388 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007389 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007390 break;
7391 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007392 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007393 Cond = X86::COND_O;
7394 break;
7395 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007396 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007397 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007398 break;
7399 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007400
Bill Wendling61edeb52008-12-02 01:06:39 +00007401 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007402 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007403 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007404
Bill Wendling61edeb52008-12-02 01:06:39 +00007405 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007406 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007407 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007408
Bill Wendling61edeb52008-12-02 01:06:39 +00007409 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7410 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007411}
7412
Dan Gohman475871a2008-07-27 21:46:04 +00007413SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007414 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007415 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007416 unsigned Reg = 0;
7417 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007418 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007419 default:
7420 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007421 case MVT::i8: Reg = X86::AL; size = 1; break;
7422 case MVT::i16: Reg = X86::AX; size = 2; break;
7423 case MVT::i32: Reg = X86::EAX; size = 4; break;
7424 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007425 assert(Subtarget->is64Bit() && "Node not type legal!");
7426 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007427 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007428 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007429 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007430 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007431 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007432 Op.getOperand(1),
7433 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007434 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007435 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007436 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007437 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007438 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007439 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007440 return cpOut;
7441}
7442
Duncan Sands1607f052008-12-01 11:39:25 +00007443SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007444 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007445 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007446 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007447 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007448 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007449 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007450 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7451 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007452 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007453 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7454 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007455 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007456 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007457 rdx.getValue(1)
7458 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007459 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007460}
7461
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007462SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7463 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007464 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007465 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007466 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007467 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007468 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007469 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007470 Node->getOperand(0),
7471 Node->getOperand(1), negOp,
7472 cast<AtomicSDNode>(Node)->getSrcValue(),
7473 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007474}
7475
Evan Cheng0db9fe62006-04-25 20:13:52 +00007476/// LowerOperation - Provide custom lowering hooks for some operations.
7477///
Dan Gohman475871a2008-07-27 21:46:04 +00007478SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007479 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007480 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007481 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7482 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007483 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007484 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007485 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7486 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7487 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7488 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7489 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7490 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007491 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007492 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007493 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007494 case ISD::SHL_PARTS:
7495 case ISD::SRA_PARTS:
7496 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7497 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007498 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007499 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007500 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007501 case ISD::FABS: return LowerFABS(Op, DAG);
7502 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007503 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007504 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007505 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007506 case ISD::SELECT: return LowerSELECT(Op, DAG);
7507 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007508 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007509 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007510 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007511 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007512 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007513 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7514 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007515 case ISD::FRAME_TO_ARGS_OFFSET:
7516 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007517 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007518 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007519 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007520 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007521 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7522 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007523 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007524 case ISD::SADDO:
7525 case ISD::UADDO:
7526 case ISD::SSUBO:
7527 case ISD::USUBO:
7528 case ISD::SMULO:
7529 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007530 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007531 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007532}
7533
Duncan Sands1607f052008-12-01 11:39:25 +00007534void X86TargetLowering::
7535ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7536 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007537 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007538 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007539 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007540
7541 SDValue Chain = Node->getOperand(0);
7542 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007544 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007545 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007546 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007547 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007549 SDValue Result =
7550 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7551 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007552 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007553 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007554 Results.push_back(Result.getValue(2));
7555}
7556
Duncan Sands126d9072008-07-04 11:47:58 +00007557/// ReplaceNodeResults - Replace a node with an illegal result type
7558/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007559void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7560 SmallVectorImpl<SDValue>&Results,
7561 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007562 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007563 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007564 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007565 assert(false && "Do not know how to custom type legalize this operation!");
7566 return;
7567 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007568 std::pair<SDValue,SDValue> Vals =
7569 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007570 SDValue FIST = Vals.first, StackSlot = Vals.second;
7571 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007572 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007573 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007574 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7575 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007576 }
7577 return;
7578 }
7579 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007580 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007581 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007582 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007583 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007584 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007585 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007586 eax.getValue(2));
7587 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7588 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007590 Results.push_back(edx.getValue(1));
7591 return;
7592 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007593 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007594 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007595 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007596 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7598 DAG.getConstant(0, MVT::i32));
7599 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7600 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007601 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7602 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007603 cpInL.getValue(1));
7604 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007605 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7606 DAG.getConstant(0, MVT::i32));
7607 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7608 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007609 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007610 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007611 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007612 swapInL.getValue(1));
7613 SDValue Ops[] = { swapInH.getValue(0),
7614 N->getOperand(1),
7615 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007616 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007617 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007618 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007619 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007620 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007621 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007622 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007623 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007624 Results.push_back(cpOutH.getValue(1));
7625 return;
7626 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007627 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007628 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7629 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007630 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007631 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7632 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007633 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007634 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7635 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007636 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007637 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7638 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007639 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007640 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7641 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007642 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007643 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7644 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007645 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007646 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7647 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007648 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007649}
7650
Evan Cheng72261582005-12-20 06:22:03 +00007651const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7652 switch (Opcode) {
7653 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007654 case X86ISD::BSF: return "X86ISD::BSF";
7655 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007656 case X86ISD::SHLD: return "X86ISD::SHLD";
7657 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007658 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007659 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007660 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007661 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007662 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007663 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007664 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7665 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7666 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007667 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007668 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007669 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007670 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007671 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007672 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007673 case X86ISD::COMI: return "X86ISD::COMI";
7674 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007675 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007676 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007677 case X86ISD::CMOV: return "X86ISD::CMOV";
7678 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007679 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007680 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7681 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007682 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007683 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007684 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007685 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007686 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007687 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7688 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007689 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007690 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007691 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007692 case X86ISD::FMAX: return "X86ISD::FMAX";
7693 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007694 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7695 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007696 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007697 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007698 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007699 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007700 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007701 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7702 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007703 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7704 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7705 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7706 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7707 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7708 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007709 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7710 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007711 case X86ISD::VSHL: return "X86ISD::VSHL";
7712 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007713 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7714 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7715 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7716 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7717 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7718 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7719 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7720 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7721 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7722 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007723 case X86ISD::ADD: return "X86ISD::ADD";
7724 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007725 case X86ISD::SMUL: return "X86ISD::SMUL";
7726 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007727 case X86ISD::INC: return "X86ISD::INC";
7728 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007729 case X86ISD::OR: return "X86ISD::OR";
7730 case X86ISD::XOR: return "X86ISD::XOR";
7731 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007732 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007733 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007734 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007735 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007736 }
7737}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007738
Chris Lattnerc9addb72007-03-30 23:15:24 +00007739// isLegalAddressingMode - Return true if the addressing mode represented
7740// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007741bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007742 const Type *Ty) const {
7743 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007744 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007745
Chris Lattnerc9addb72007-03-30 23:15:24 +00007746 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007747 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007748 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007749
Chris Lattnerc9addb72007-03-30 23:15:24 +00007750 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007751 unsigned GVFlags =
7752 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007753
Chris Lattnerdfed4132009-07-10 07:38:24 +00007754 // If a reference to this global requires an extra load, we can't fold it.
7755 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007756 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007757
Chris Lattnerdfed4132009-07-10 07:38:24 +00007758 // If BaseGV requires a register for the PIC base, we cannot also have a
7759 // BaseReg specified.
7760 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007761 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007762
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007763 // If lower 4G is not available, then we must use rip-relative addressing.
7764 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7765 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007766 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007767
Chris Lattnerc9addb72007-03-30 23:15:24 +00007768 switch (AM.Scale) {
7769 case 0:
7770 case 1:
7771 case 2:
7772 case 4:
7773 case 8:
7774 // These scales always work.
7775 break;
7776 case 3:
7777 case 5:
7778 case 9:
7779 // These scales are formed with basereg+scalereg. Only accept if there is
7780 // no basereg yet.
7781 if (AM.HasBaseReg)
7782 return false;
7783 break;
7784 default: // Other stuff never works.
7785 return false;
7786 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007787
Chris Lattnerc9addb72007-03-30 23:15:24 +00007788 return true;
7789}
7790
7791
Evan Cheng2bd122c2007-10-26 01:56:11 +00007792bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007793 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007794 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007795 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7796 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007797 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007798 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007799 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007800}
7801
Owen Andersone50ed302009-08-10 22:56:29 +00007802bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007803 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007804 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007805 unsigned NumBits1 = VT1.getSizeInBits();
7806 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007807 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007808 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007809 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007810}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007811
Dan Gohman97121ba2009-04-08 00:15:30 +00007812bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007813 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007814 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007815}
7816
Owen Andersone50ed302009-08-10 22:56:29 +00007817bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007818 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007819 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007820}
7821
Owen Andersone50ed302009-08-10 22:56:29 +00007822bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007823 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007824 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007825}
7826
Evan Cheng60c07e12006-07-05 22:17:51 +00007827/// isShuffleMaskLegal - Targets can use this to indicate that they only
7828/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7829/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7830/// are assumed to be legal.
7831bool
Eric Christopherfd179292009-08-27 18:07:15 +00007832X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007833 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007834 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007835 if (VT.getSizeInBits() == 64)
7836 return false;
7837
Nate Begemana09008b2009-10-19 02:17:23 +00007838 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007839 return (VT.getVectorNumElements() == 2 ||
7840 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7841 isMOVLMask(M, VT) ||
7842 isSHUFPMask(M, VT) ||
7843 isPSHUFDMask(M, VT) ||
7844 isPSHUFHWMask(M, VT) ||
7845 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007846 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007847 isUNPCKLMask(M, VT) ||
7848 isUNPCKHMask(M, VT) ||
7849 isUNPCKL_v_undef_Mask(M, VT) ||
7850 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007851}
7852
Dan Gohman7d8143f2008-04-09 20:09:42 +00007853bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007854X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007855 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007856 unsigned NumElts = VT.getVectorNumElements();
7857 // FIXME: This collection of masks seems suspect.
7858 if (NumElts == 2)
7859 return true;
7860 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7861 return (isMOVLMask(Mask, VT) ||
7862 isCommutedMOVLMask(Mask, VT, true) ||
7863 isSHUFPMask(Mask, VT) ||
7864 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007865 }
7866 return false;
7867}
7868
7869//===----------------------------------------------------------------------===//
7870// X86 Scheduler Hooks
7871//===----------------------------------------------------------------------===//
7872
Mon P Wang63307c32008-05-05 19:05:59 +00007873// private utility function
7874MachineBasicBlock *
7875X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7876 MachineBasicBlock *MBB,
7877 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007878 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007879 unsigned LoadOpc,
7880 unsigned CXchgOpc,
7881 unsigned copyOpc,
7882 unsigned notOpc,
7883 unsigned EAXreg,
7884 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007885 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007886 // For the atomic bitwise operator, we generate
7887 // thisMBB:
7888 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007889 // ld t1 = [bitinstr.addr]
7890 // op t2 = t1, [bitinstr.val]
7891 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007892 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7893 // bz newMBB
7894 // fallthrough -->nextMBB
7895 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7896 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007897 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007898 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007899
Mon P Wang63307c32008-05-05 19:05:59 +00007900 /// First build the CFG
7901 MachineFunction *F = MBB->getParent();
7902 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007903 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7904 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7905 F->insert(MBBIter, newMBB);
7906 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007907
Mon P Wang63307c32008-05-05 19:05:59 +00007908 // Move all successors to thisMBB to nextMBB
7909 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007910
Mon P Wang63307c32008-05-05 19:05:59 +00007911 // Update thisMBB to fall through to newMBB
7912 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007913
Mon P Wang63307c32008-05-05 19:05:59 +00007914 // newMBB jumps to itself and fall through to nextMBB
7915 newMBB->addSuccessor(nextMBB);
7916 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007917
Mon P Wang63307c32008-05-05 19:05:59 +00007918 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007919 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007920 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007921 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007922 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007923 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007924 int numArgs = bInstr->getNumOperands() - 1;
7925 for (int i=0; i < numArgs; ++i)
7926 argOpers[i] = &bInstr->getOperand(i+1);
7927
7928 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007929 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7930 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007931
Dale Johannesen140be2d2008-08-19 18:47:28 +00007932 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007933 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007934 for (int i=0; i <= lastAddrIndx; ++i)
7935 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007936
Dale Johannesen140be2d2008-08-19 18:47:28 +00007937 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007938 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007939 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007940 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007941 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007942 tt = t1;
7943
Dale Johannesen140be2d2008-08-19 18:47:28 +00007944 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007945 assert((argOpers[valArgIndx]->isReg() ||
7946 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007947 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007948 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007949 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007950 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007951 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007952 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007953 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007954
Dale Johannesene4d209d2009-02-03 20:21:25 +00007955 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007956 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007957
Dale Johannesene4d209d2009-02-03 20:21:25 +00007958 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007959 for (int i=0; i <= lastAddrIndx; ++i)
7960 (*MIB).addOperand(*argOpers[i]);
7961 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007962 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007963 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7964 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007965
Dale Johannesene4d209d2009-02-03 20:21:25 +00007966 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007967 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007968
Mon P Wang63307c32008-05-05 19:05:59 +00007969 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00007970 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007971
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007972 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007973 return nextMBB;
7974}
7975
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007976// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007977MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007978X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7979 MachineBasicBlock *MBB,
7980 unsigned regOpcL,
7981 unsigned regOpcH,
7982 unsigned immOpcL,
7983 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007984 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007985 // For the atomic bitwise operator, we generate
7986 // thisMBB (instructions are in pairs, except cmpxchg8b)
7987 // ld t1,t2 = [bitinstr.addr]
7988 // newMBB:
7989 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7990 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007991 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007992 // mov ECX, EBX <- t5, t6
7993 // mov EAX, EDX <- t1, t2
7994 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7995 // mov t3, t4 <- EAX, EDX
7996 // bz newMBB
7997 // result in out1, out2
7998 // fallthrough -->nextMBB
7999
8000 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8001 const unsigned LoadOpc = X86::MOV32rm;
8002 const unsigned copyOpc = X86::MOV32rr;
8003 const unsigned NotOpc = X86::NOT32r;
8004 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8005 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8006 MachineFunction::iterator MBBIter = MBB;
8007 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008008
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008009 /// First build the CFG
8010 MachineFunction *F = MBB->getParent();
8011 MachineBasicBlock *thisMBB = MBB;
8012 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8013 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8014 F->insert(MBBIter, newMBB);
8015 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008016
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008017 // Move all successors to thisMBB to nextMBB
8018 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008019
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008020 // Update thisMBB to fall through to newMBB
8021 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008022
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008023 // newMBB jumps to itself and fall through to nextMBB
8024 newMBB->addSuccessor(nextMBB);
8025 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008026
Dale Johannesene4d209d2009-02-03 20:21:25 +00008027 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008028 // Insert instructions into newMBB based on incoming instruction
8029 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008030 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008031 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008032 MachineOperand& dest1Oper = bInstr->getOperand(0);
8033 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008034 MachineOperand* argOpers[2 + X86AddrNumOperands];
8035 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008036 argOpers[i] = &bInstr->getOperand(i+2);
8037
Evan Chengad5b52f2010-01-08 19:14:57 +00008038 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008039 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008040
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008041 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008042 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008043 for (int i=0; i <= lastAddrIndx; ++i)
8044 (*MIB).addOperand(*argOpers[i]);
8045 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008046 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008047 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008048 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008049 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008050 MachineOperand newOp3 = *(argOpers[3]);
8051 if (newOp3.isImm())
8052 newOp3.setImm(newOp3.getImm()+4);
8053 else
8054 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008055 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008056 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008057
8058 // t3/4 are defined later, at the bottom of the loop
8059 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8060 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008061 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008062 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008063 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008064 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8065
Evan Cheng306b4ca2010-01-08 23:41:50 +00008066 // The subsequent operations should be using the destination registers of
8067 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008068 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008069 t1 = F->getRegInfo().createVirtualRegister(RC);
8070 t2 = F->getRegInfo().createVirtualRegister(RC);
8071 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8072 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008073 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008074 t1 = dest1Oper.getReg();
8075 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008076 }
8077
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008078 int valArgIndx = lastAddrIndx + 1;
8079 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008080 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008081 "invalid operand");
8082 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8083 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008084 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008085 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008086 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008087 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008088 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008089 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008090 (*MIB).addOperand(*argOpers[valArgIndx]);
8091 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008092 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008093 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008094 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008095 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008096 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008097 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008098 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008099 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008100 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008101 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008102
Dale Johannesene4d209d2009-02-03 20:21:25 +00008103 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008104 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008105 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008106 MIB.addReg(t2);
8107
Dale Johannesene4d209d2009-02-03 20:21:25 +00008108 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008109 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008110 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008111 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008112
Dale Johannesene4d209d2009-02-03 20:21:25 +00008113 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008114 for (int i=0; i <= lastAddrIndx; ++i)
8115 (*MIB).addOperand(*argOpers[i]);
8116
8117 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008118 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8119 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008120
Dale Johannesene4d209d2009-02-03 20:21:25 +00008121 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008122 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008123 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008124 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008125
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008126 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008127 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008128
8129 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8130 return nextMBB;
8131}
8132
8133// private utility function
8134MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008135X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8136 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008137 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008138 // For the atomic min/max operator, we generate
8139 // thisMBB:
8140 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008141 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008142 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008143 // cmp t1, t2
8144 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008145 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008146 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8147 // bz newMBB
8148 // fallthrough -->nextMBB
8149 //
8150 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8151 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008152 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008153 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008154
Mon P Wang63307c32008-05-05 19:05:59 +00008155 /// First build the CFG
8156 MachineFunction *F = MBB->getParent();
8157 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008158 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8159 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8160 F->insert(MBBIter, newMBB);
8161 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008162
Dan Gohmand6708ea2009-08-15 01:38:56 +00008163 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008164 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008165
Mon P Wang63307c32008-05-05 19:05:59 +00008166 // Update thisMBB to fall through to newMBB
8167 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008168
Mon P Wang63307c32008-05-05 19:05:59 +00008169 // newMBB jumps to newMBB and fall through to nextMBB
8170 newMBB->addSuccessor(nextMBB);
8171 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008172
Dale Johannesene4d209d2009-02-03 20:21:25 +00008173 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008174 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008175 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008176 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008177 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008178 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008179 int numArgs = mInstr->getNumOperands() - 1;
8180 for (int i=0; i < numArgs; ++i)
8181 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008182
Mon P Wang63307c32008-05-05 19:05:59 +00008183 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008184 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8185 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008186
Mon P Wangab3e7472008-05-05 22:56:23 +00008187 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008188 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008189 for (int i=0; i <= lastAddrIndx; ++i)
8190 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008191
Mon P Wang63307c32008-05-05 19:05:59 +00008192 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008193 assert((argOpers[valArgIndx]->isReg() ||
8194 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008195 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008196
8197 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008198 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008199 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008200 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008201 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008202 (*MIB).addOperand(*argOpers[valArgIndx]);
8203
Dale Johannesene4d209d2009-02-03 20:21:25 +00008204 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008205 MIB.addReg(t1);
8206
Dale Johannesene4d209d2009-02-03 20:21:25 +00008207 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008208 MIB.addReg(t1);
8209 MIB.addReg(t2);
8210
8211 // Generate movc
8212 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008213 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008214 MIB.addReg(t2);
8215 MIB.addReg(t1);
8216
8217 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008218 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008219 for (int i=0; i <= lastAddrIndx; ++i)
8220 (*MIB).addOperand(*argOpers[i]);
8221 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008222 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008223 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8224 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008225
Dale Johannesene4d209d2009-02-03 20:21:25 +00008226 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008227 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008228
Mon P Wang63307c32008-05-05 19:05:59 +00008229 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008230 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008231
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008232 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008233 return nextMBB;
8234}
8235
Eric Christopherf83a5de2009-08-27 18:08:16 +00008236// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8237// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008238MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008239X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008240 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008241
8242 MachineFunction *F = BB->getParent();
8243 DebugLoc dl = MI->getDebugLoc();
8244 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8245
8246 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008247 if (memArg)
8248 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8249 else
8250 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008251
8252 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8253
8254 for (unsigned i = 0; i < numArgs; ++i) {
8255 MachineOperand &Op = MI->getOperand(i+1);
8256
8257 if (!(Op.isReg() && Op.isImplicit()))
8258 MIB.addOperand(Op);
8259 }
8260
8261 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8262 .addReg(X86::XMM0);
8263
8264 F->DeleteMachineInstr(MI);
8265
8266 return BB;
8267}
8268
8269MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008270X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8271 MachineInstr *MI,
8272 MachineBasicBlock *MBB) const {
8273 // Emit code to save XMM registers to the stack. The ABI says that the
8274 // number of registers to save is given in %al, so it's theoretically
8275 // possible to do an indirect jump trick to avoid saving all of them,
8276 // however this code takes a simpler approach and just executes all
8277 // of the stores if %al is non-zero. It's less code, and it's probably
8278 // easier on the hardware branch predictor, and stores aren't all that
8279 // expensive anyway.
8280
8281 // Create the new basic blocks. One block contains all the XMM stores,
8282 // and one block is the final destination regardless of whether any
8283 // stores were performed.
8284 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8285 MachineFunction *F = MBB->getParent();
8286 MachineFunction::iterator MBBIter = MBB;
8287 ++MBBIter;
8288 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8289 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8290 F->insert(MBBIter, XMMSaveMBB);
8291 F->insert(MBBIter, EndMBB);
8292
8293 // Set up the CFG.
8294 // Move any original successors of MBB to the end block.
8295 EndMBB->transferSuccessors(MBB);
8296 // The original block will now fall through to the XMM save block.
8297 MBB->addSuccessor(XMMSaveMBB);
8298 // The XMMSaveMBB will fall through to the end block.
8299 XMMSaveMBB->addSuccessor(EndMBB);
8300
8301 // Now add the instructions.
8302 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8303 DebugLoc DL = MI->getDebugLoc();
8304
8305 unsigned CountReg = MI->getOperand(0).getReg();
8306 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8307 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8308
8309 if (!Subtarget->isTargetWin64()) {
8310 // If %al is 0, branch around the XMM save block.
8311 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008312 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008313 MBB->addSuccessor(EndMBB);
8314 }
8315
8316 // In the XMM save block, save all the XMM argument registers.
8317 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8318 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008319 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008320 F->getMachineMemOperand(
8321 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8322 MachineMemOperand::MOStore, Offset,
8323 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008324 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8325 .addFrameIndex(RegSaveFrameIndex)
8326 .addImm(/*Scale=*/1)
8327 .addReg(/*IndexReg=*/0)
8328 .addImm(/*Disp=*/Offset)
8329 .addReg(/*Segment=*/0)
8330 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008331 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008332 }
8333
8334 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8335
8336 return EndMBB;
8337}
Mon P Wang63307c32008-05-05 19:05:59 +00008338
Evan Cheng60c07e12006-07-05 22:17:51 +00008339MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008340X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008341 MachineBasicBlock *BB,
8342 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008343 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8344 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008345
Chris Lattner52600972009-09-02 05:57:00 +00008346 // To "insert" a SELECT_CC instruction, we actually have to insert the
8347 // diamond control-flow pattern. The incoming instruction knows the
8348 // destination vreg to set, the condition code register to branch on, the
8349 // true/false values to select between, and a branch opcode to use.
8350 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8351 MachineFunction::iterator It = BB;
8352 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008353
Chris Lattner52600972009-09-02 05:57:00 +00008354 // thisMBB:
8355 // ...
8356 // TrueVal = ...
8357 // cmpTY ccX, r1, r2
8358 // bCC copy1MBB
8359 // fallthrough --> copy0MBB
8360 MachineBasicBlock *thisMBB = BB;
8361 MachineFunction *F = BB->getParent();
8362 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8363 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8364 unsigned Opc =
8365 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8366 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8367 F->insert(It, copy0MBB);
8368 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008369 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008370 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008371 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008372 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008373 E = BB->succ_end(); I != E; ++I) {
8374 EM->insert(std::make_pair(*I, sinkMBB));
8375 sinkMBB->addSuccessor(*I);
8376 }
8377 // Next, remove all successors of the current block, and add the true
8378 // and fallthrough blocks as its successors.
8379 while (!BB->succ_empty())
8380 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008381 // Add the true and fallthrough blocks as its successors.
8382 BB->addSuccessor(copy0MBB);
8383 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008384
Chris Lattner52600972009-09-02 05:57:00 +00008385 // copy0MBB:
8386 // %FalseValue = ...
8387 // # fallthrough to sinkMBB
8388 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008389
Chris Lattner52600972009-09-02 05:57:00 +00008390 // Update machine-CFG edges
8391 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008392
Chris Lattner52600972009-09-02 05:57:00 +00008393 // sinkMBB:
8394 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8395 // ...
8396 BB = sinkMBB;
8397 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8398 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8399 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8400
8401 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8402 return BB;
8403}
8404
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008405MachineBasicBlock *
8406X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8407 MachineBasicBlock *BB,
8408 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8409 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8410 DebugLoc DL = MI->getDebugLoc();
8411 MachineFunction *F = BB->getParent();
8412
8413 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8414 // non-trivial part is impdef of ESP.
8415 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8416 // mingw-w64.
8417
8418 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8419 .addExternalSymbol("_alloca")
8420 .addReg(X86::EAX, RegState::Implicit)
8421 .addReg(X86::ESP, RegState::Implicit)
8422 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8423 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8424
8425 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8426 return BB;
8427}
Chris Lattner52600972009-09-02 05:57:00 +00008428
8429MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008430X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008431 MachineBasicBlock *BB,
8432 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008433 switch (MI->getOpcode()) {
8434 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008435 case X86::MINGW_ALLOCA:
8436 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008437 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008438 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008439 case X86::CMOV_FR32:
8440 case X86::CMOV_FR64:
8441 case X86::CMOV_V4F32:
8442 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008443 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008444 case X86::CMOV_GR16:
8445 case X86::CMOV_GR32:
8446 case X86::CMOV_RFP32:
8447 case X86::CMOV_RFP64:
8448 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008449 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008450
Dale Johannesen849f2142007-07-03 00:53:03 +00008451 case X86::FP32_TO_INT16_IN_MEM:
8452 case X86::FP32_TO_INT32_IN_MEM:
8453 case X86::FP32_TO_INT64_IN_MEM:
8454 case X86::FP64_TO_INT16_IN_MEM:
8455 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008456 case X86::FP64_TO_INT64_IN_MEM:
8457 case X86::FP80_TO_INT16_IN_MEM:
8458 case X86::FP80_TO_INT32_IN_MEM:
8459 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008460 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8461 DebugLoc DL = MI->getDebugLoc();
8462
Evan Cheng60c07e12006-07-05 22:17:51 +00008463 // Change the floating point control register to use "round towards zero"
8464 // mode when truncating to an integer value.
8465 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008466 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008467 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008468
8469 // Load the old value of the high byte of the control word...
8470 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008471 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008472 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008473 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008474
8475 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008476 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008477 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008478
8479 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008480 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008481
8482 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008483 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008484 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008485
8486 // Get the X86 opcode to use.
8487 unsigned Opc;
8488 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008489 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008490 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8491 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8492 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8493 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8494 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8495 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008496 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8497 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8498 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008499 }
8500
8501 X86AddressMode AM;
8502 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008503 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008504 AM.BaseType = X86AddressMode::RegBase;
8505 AM.Base.Reg = Op.getReg();
8506 } else {
8507 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008508 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008509 }
8510 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008511 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008512 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008513 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008514 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008515 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008516 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008517 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008518 AM.GV = Op.getGlobal();
8519 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008520 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008521 }
Chris Lattner52600972009-09-02 05:57:00 +00008522 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008523 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008524
8525 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008526 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008527
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008528 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008529 return BB;
8530 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008531 // DBG_VALUE. Only the frame index case is done here.
8532 case X86::DBG_VALUE: {
8533 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8534 DebugLoc DL = MI->getDebugLoc();
8535 X86AddressMode AM;
8536 MachineFunction *F = BB->getParent();
8537 AM.BaseType = X86AddressMode::FrameIndexBase;
8538 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8539 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8540 addImm(MI->getOperand(1).getImm()).
8541 addMetadata(MI->getOperand(2).getMetadata());
8542 F->DeleteMachineInstr(MI); // Remove pseudo.
8543 return BB;
8544 }
8545
Eric Christopherb120ab42009-08-18 22:50:32 +00008546 // String/text processing lowering.
8547 case X86::PCMPISTRM128REG:
8548 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8549 case X86::PCMPISTRM128MEM:
8550 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8551 case X86::PCMPESTRM128REG:
8552 return EmitPCMP(MI, BB, 5, false /* in mem */);
8553 case X86::PCMPESTRM128MEM:
8554 return EmitPCMP(MI, BB, 5, true /* in mem */);
8555
8556 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008557 case X86::ATOMAND32:
8558 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008559 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008560 X86::LCMPXCHG32, X86::MOV32rr,
8561 X86::NOT32r, X86::EAX,
8562 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008563 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008564 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8565 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008566 X86::LCMPXCHG32, X86::MOV32rr,
8567 X86::NOT32r, X86::EAX,
8568 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008569 case X86::ATOMXOR32:
8570 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008571 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008572 X86::LCMPXCHG32, X86::MOV32rr,
8573 X86::NOT32r, X86::EAX,
8574 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008575 case X86::ATOMNAND32:
8576 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008577 X86::AND32ri, X86::MOV32rm,
8578 X86::LCMPXCHG32, X86::MOV32rr,
8579 X86::NOT32r, X86::EAX,
8580 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008581 case X86::ATOMMIN32:
8582 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8583 case X86::ATOMMAX32:
8584 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8585 case X86::ATOMUMIN32:
8586 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8587 case X86::ATOMUMAX32:
8588 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008589
8590 case X86::ATOMAND16:
8591 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8592 X86::AND16ri, X86::MOV16rm,
8593 X86::LCMPXCHG16, X86::MOV16rr,
8594 X86::NOT16r, X86::AX,
8595 X86::GR16RegisterClass);
8596 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008597 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008598 X86::OR16ri, X86::MOV16rm,
8599 X86::LCMPXCHG16, X86::MOV16rr,
8600 X86::NOT16r, X86::AX,
8601 X86::GR16RegisterClass);
8602 case X86::ATOMXOR16:
8603 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8604 X86::XOR16ri, X86::MOV16rm,
8605 X86::LCMPXCHG16, X86::MOV16rr,
8606 X86::NOT16r, X86::AX,
8607 X86::GR16RegisterClass);
8608 case X86::ATOMNAND16:
8609 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8610 X86::AND16ri, X86::MOV16rm,
8611 X86::LCMPXCHG16, X86::MOV16rr,
8612 X86::NOT16r, X86::AX,
8613 X86::GR16RegisterClass, true);
8614 case X86::ATOMMIN16:
8615 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8616 case X86::ATOMMAX16:
8617 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8618 case X86::ATOMUMIN16:
8619 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8620 case X86::ATOMUMAX16:
8621 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8622
8623 case X86::ATOMAND8:
8624 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8625 X86::AND8ri, X86::MOV8rm,
8626 X86::LCMPXCHG8, X86::MOV8rr,
8627 X86::NOT8r, X86::AL,
8628 X86::GR8RegisterClass);
8629 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008630 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008631 X86::OR8ri, X86::MOV8rm,
8632 X86::LCMPXCHG8, X86::MOV8rr,
8633 X86::NOT8r, X86::AL,
8634 X86::GR8RegisterClass);
8635 case X86::ATOMXOR8:
8636 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8637 X86::XOR8ri, X86::MOV8rm,
8638 X86::LCMPXCHG8, X86::MOV8rr,
8639 X86::NOT8r, X86::AL,
8640 X86::GR8RegisterClass);
8641 case X86::ATOMNAND8:
8642 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8643 X86::AND8ri, X86::MOV8rm,
8644 X86::LCMPXCHG8, X86::MOV8rr,
8645 X86::NOT8r, X86::AL,
8646 X86::GR8RegisterClass, true);
8647 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008648 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008649 case X86::ATOMAND64:
8650 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008651 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008652 X86::LCMPXCHG64, X86::MOV64rr,
8653 X86::NOT64r, X86::RAX,
8654 X86::GR64RegisterClass);
8655 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008656 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8657 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008658 X86::LCMPXCHG64, X86::MOV64rr,
8659 X86::NOT64r, X86::RAX,
8660 X86::GR64RegisterClass);
8661 case X86::ATOMXOR64:
8662 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008663 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008664 X86::LCMPXCHG64, X86::MOV64rr,
8665 X86::NOT64r, X86::RAX,
8666 X86::GR64RegisterClass);
8667 case X86::ATOMNAND64:
8668 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8669 X86::AND64ri32, X86::MOV64rm,
8670 X86::LCMPXCHG64, X86::MOV64rr,
8671 X86::NOT64r, X86::RAX,
8672 X86::GR64RegisterClass, true);
8673 case X86::ATOMMIN64:
8674 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8675 case X86::ATOMMAX64:
8676 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8677 case X86::ATOMUMIN64:
8678 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8679 case X86::ATOMUMAX64:
8680 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008681
8682 // This group does 64-bit operations on a 32-bit host.
8683 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008684 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008685 X86::AND32rr, X86::AND32rr,
8686 X86::AND32ri, X86::AND32ri,
8687 false);
8688 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008689 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008690 X86::OR32rr, X86::OR32rr,
8691 X86::OR32ri, X86::OR32ri,
8692 false);
8693 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008694 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008695 X86::XOR32rr, X86::XOR32rr,
8696 X86::XOR32ri, X86::XOR32ri,
8697 false);
8698 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008699 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008700 X86::AND32rr, X86::AND32rr,
8701 X86::AND32ri, X86::AND32ri,
8702 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008703 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008704 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008705 X86::ADD32rr, X86::ADC32rr,
8706 X86::ADD32ri, X86::ADC32ri,
8707 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008708 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008709 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008710 X86::SUB32rr, X86::SBB32rr,
8711 X86::SUB32ri, X86::SBB32ri,
8712 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008713 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008714 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008715 X86::MOV32rr, X86::MOV32rr,
8716 X86::MOV32ri, X86::MOV32ri,
8717 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008718 case X86::VASTART_SAVE_XMM_REGS:
8719 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008720 }
8721}
8722
8723//===----------------------------------------------------------------------===//
8724// X86 Optimization Hooks
8725//===----------------------------------------------------------------------===//
8726
Dan Gohman475871a2008-07-27 21:46:04 +00008727void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008728 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008729 APInt &KnownZero,
8730 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008731 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008732 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008733 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008734 assert((Opc >= ISD::BUILTIN_OP_END ||
8735 Opc == ISD::INTRINSIC_WO_CHAIN ||
8736 Opc == ISD::INTRINSIC_W_CHAIN ||
8737 Opc == ISD::INTRINSIC_VOID) &&
8738 "Should use MaskedValueIsZero if you don't know whether Op"
8739 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008740
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008741 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008742 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008743 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008744 case X86ISD::ADD:
8745 case X86ISD::SUB:
8746 case X86ISD::SMUL:
8747 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008748 case X86ISD::INC:
8749 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008750 case X86ISD::OR:
8751 case X86ISD::XOR:
8752 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008753 // These nodes' second result is a boolean.
8754 if (Op.getResNo() == 0)
8755 break;
8756 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008757 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008758 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8759 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008760 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008761 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008762}
Chris Lattner259e97c2006-01-31 19:43:35 +00008763
Evan Cheng206ee9d2006-07-07 08:33:52 +00008764/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008765/// node is a GlobalAddress + offset.
8766bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8767 GlobalValue* &GA, int64_t &Offset) const{
8768 if (N->getOpcode() == X86ISD::Wrapper) {
8769 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008770 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008771 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008772 return true;
8773 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008774 }
Evan Chengad4196b2008-05-12 19:56:52 +00008775 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008776}
8777
Nate Begeman9008ca62009-04-27 18:41:29 +00008778static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008779 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008780 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008781 SelectionDAG &DAG, MachineFrameInfo *MFI,
8782 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008783 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008784 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008785 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008786 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008787 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008788 return false;
8789 continue;
8790 }
8791
Dan Gohman475871a2008-07-27 21:46:04 +00008792 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008793 if (!Elt.getNode() ||
8794 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008795 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008796 if (!LDBase) {
8797 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008798 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008799 LDBase = cast<LoadSDNode>(Elt.getNode());
8800 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008801 continue;
8802 }
8803 if (Elt.getOpcode() == ISD::UNDEF)
8804 continue;
8805
Nate Begemanabc01992009-06-05 21:37:30 +00008806 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008807 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008808 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008809 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008810 }
8811 return true;
8812}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008813
8814/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8815/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8816/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008817/// order. In the case of v2i64, it will see if it can rewrite the
8818/// shuffle to be an appropriate build vector so it can take advantage of
8819// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008820static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008821 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008822 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008823 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008824 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008825 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8826 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008827
Eli Friedman7a5e5552009-06-07 06:52:44 +00008828 if (VT.getSizeInBits() != 128)
8829 return SDValue();
8830
Mon P Wang1e955802009-04-03 02:43:30 +00008831 // Try to combine a vector_shuffle into a 128-bit load.
8832 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008833 LoadSDNode *LD = NULL;
8834 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008835 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008836 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008837 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008838
Eli Friedman7a5e5552009-06-07 06:52:44 +00008839 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008840 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008841 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8842 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008843 LD->isVolatile(), LD->isNonTemporal(), 0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008844 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008845 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008846 LD->isVolatile(), LD->isNonTemporal(),
8847 LD->getAlignment());
Eli Friedman7a5e5552009-06-07 06:52:44 +00008848 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008849 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008850 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8851 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008852 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8853 }
8854 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008855}
Evan Chengd880b972008-05-09 21:53:03 +00008856
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008857/// PerformShuffleCombine - Detect vector gather/scatter index generation
8858/// and convert it from being a bunch of shuffles and extracts to a simple
8859/// store and scalar loads to extract the elements.
8860static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8861 const TargetLowering &TLI) {
8862 SDValue InputVector = N->getOperand(0);
8863
8864 // Only operate on vectors of 4 elements, where the alternative shuffling
8865 // gets to be more expensive.
8866 if (InputVector.getValueType() != MVT::v4i32)
8867 return SDValue();
8868
8869 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8870 // single use which is a sign-extend or zero-extend, and all elements are
8871 // used.
8872 SmallVector<SDNode *, 4> Uses;
8873 unsigned ExtractedElements = 0;
8874 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8875 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8876 if (UI.getUse().getResNo() != InputVector.getResNo())
8877 return SDValue();
8878
8879 SDNode *Extract = *UI;
8880 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8881 return SDValue();
8882
8883 if (Extract->getValueType(0) != MVT::i32)
8884 return SDValue();
8885 if (!Extract->hasOneUse())
8886 return SDValue();
8887 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8888 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8889 return SDValue();
8890 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8891 return SDValue();
8892
8893 // Record which element was extracted.
8894 ExtractedElements |=
8895 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8896
8897 Uses.push_back(Extract);
8898 }
8899
8900 // If not all the elements were used, this may not be worthwhile.
8901 if (ExtractedElements != 15)
8902 return SDValue();
8903
8904 // Ok, we've now decided to do the transformation.
8905 DebugLoc dl = InputVector.getDebugLoc();
8906
8907 // Store the value to a temporary stack slot.
8908 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8909 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8910 false, false, 0);
8911
8912 // Replace each use (extract) with a load of the appropriate element.
8913 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8914 UE = Uses.end(); UI != UE; ++UI) {
8915 SDNode *Extract = *UI;
8916
8917 // Compute the element's address.
8918 SDValue Idx = Extract->getOperand(1);
8919 unsigned EltSize =
8920 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8921 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8922 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8923
8924 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8925
8926 // Load the scalar.
8927 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8928 NULL, 0, false, false, 0);
8929
8930 // Replace the exact with the load.
8931 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8932 }
8933
8934 // The replacement was made in place; don't return anything.
8935 return SDValue();
8936}
8937
Chris Lattner83e6c992006-10-04 06:57:07 +00008938/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008939static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008940 const X86Subtarget *Subtarget) {
8941 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008942 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008943 // Get the LHS/RHS of the select.
8944 SDValue LHS = N->getOperand(1);
8945 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008946
Dan Gohman670e5392009-09-21 18:03:22 +00008947 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008948 // instructions match the semantics of the common C idiom x<y?x:y but not
8949 // x<=y?x:y, because of how they handle negative zero (which can be
8950 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008951 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008952 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008953 Cond.getOpcode() == ISD::SETCC) {
8954 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008955
Chris Lattner47b4ce82009-03-11 05:48:52 +00008956 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008957 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008958 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8959 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008960 switch (CC) {
8961 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008962 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008963 // Converting this to a min would handle NaNs incorrectly, and swapping
8964 // the operands would cause it to handle comparisons between positive
8965 // and negative zero incorrectly.
8966 if (!FiniteOnlyFPMath() &&
8967 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8968 if (!UnsafeFPMath &&
8969 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8970 break;
8971 std::swap(LHS, RHS);
8972 }
Dan Gohman670e5392009-09-21 18:03:22 +00008973 Opcode = X86ISD::FMIN;
8974 break;
8975 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008976 // Converting this to a min would handle comparisons between positive
8977 // and negative zero incorrectly.
8978 if (!UnsafeFPMath &&
8979 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
8980 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008981 Opcode = X86ISD::FMIN;
8982 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008983 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00008984 // Converting this to a min would handle both negative zeros and NaNs
8985 // incorrectly, but we can swap the operands to fix both.
8986 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008987 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008988 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008989 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008990 Opcode = X86ISD::FMIN;
8991 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008992
Dan Gohman670e5392009-09-21 18:03:22 +00008993 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008994 // Converting this to a max would handle comparisons between positive
8995 // and negative zero incorrectly.
8996 if (!UnsafeFPMath &&
8997 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
8998 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008999 Opcode = X86ISD::FMAX;
9000 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009001 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009002 // Converting this to a max would handle NaNs incorrectly, and swapping
9003 // the operands would cause it to handle comparisons between positive
9004 // and negative zero incorrectly.
9005 if (!FiniteOnlyFPMath() &&
9006 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9007 if (!UnsafeFPMath &&
9008 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9009 break;
9010 std::swap(LHS, RHS);
9011 }
Dan Gohman670e5392009-09-21 18:03:22 +00009012 Opcode = X86ISD::FMAX;
9013 break;
9014 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009015 // Converting this to a max would handle both negative zeros and NaNs
9016 // incorrectly, but we can swap the operands to fix both.
9017 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009018 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009019 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009020 case ISD::SETGE:
9021 Opcode = X86ISD::FMAX;
9022 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009023 }
Dan Gohman670e5392009-09-21 18:03:22 +00009024 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009025 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9026 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009027 switch (CC) {
9028 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009029 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009030 // Converting this to a min would handle comparisons between positive
9031 // and negative zero incorrectly, and swapping the operands would
9032 // cause it to handle NaNs incorrectly.
9033 if (!UnsafeFPMath &&
9034 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9035 if (!FiniteOnlyFPMath() &&
9036 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9037 break;
9038 std::swap(LHS, RHS);
9039 }
Dan Gohman670e5392009-09-21 18:03:22 +00009040 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009041 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009042 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009043 // Converting this to a min would handle NaNs incorrectly.
9044 if (!UnsafeFPMath &&
9045 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9046 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009047 Opcode = X86ISD::FMIN;
9048 break;
9049 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009050 // Converting this to a min would handle both negative zeros and NaNs
9051 // incorrectly, but we can swap the operands to fix both.
9052 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009053 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009054 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009055 case ISD::SETGE:
9056 Opcode = X86ISD::FMIN;
9057 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009058
Dan Gohman670e5392009-09-21 18:03:22 +00009059 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009060 // Converting this to a max would handle NaNs incorrectly.
9061 if (!FiniteOnlyFPMath() &&
9062 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9063 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009064 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009065 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009066 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009067 // Converting this to a max would handle comparisons between positive
9068 // and negative zero incorrectly, and swapping the operands would
9069 // cause it to handle NaNs incorrectly.
9070 if (!UnsafeFPMath &&
9071 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9072 if (!FiniteOnlyFPMath() &&
9073 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9074 break;
9075 std::swap(LHS, RHS);
9076 }
Dan Gohman670e5392009-09-21 18:03:22 +00009077 Opcode = X86ISD::FMAX;
9078 break;
9079 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009080 // Converting this to a max would handle both negative zeros and NaNs
9081 // incorrectly, but we can swap the operands to fix both.
9082 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009083 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009084 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009085 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009086 Opcode = X86ISD::FMAX;
9087 break;
9088 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009089 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009090
Chris Lattner47b4ce82009-03-11 05:48:52 +00009091 if (Opcode)
9092 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009093 }
Eric Christopherfd179292009-08-27 18:07:15 +00009094
Chris Lattnerd1980a52009-03-12 06:52:53 +00009095 // If this is a select between two integer constants, try to do some
9096 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009097 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9098 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009099 // Don't do this for crazy integer types.
9100 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9101 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009102 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009103 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009104
Chris Lattnercee56e72009-03-13 05:53:31 +00009105 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009106 // Efficiently invertible.
9107 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9108 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9109 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9110 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009111 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009112 }
Eric Christopherfd179292009-08-27 18:07:15 +00009113
Chris Lattnerd1980a52009-03-12 06:52:53 +00009114 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009115 if (FalseC->getAPIntValue() == 0 &&
9116 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009117 if (NeedsCondInvert) // Invert the condition if needed.
9118 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9119 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009120
Chris Lattnerd1980a52009-03-12 06:52:53 +00009121 // Zero extend the condition if needed.
9122 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009123
Chris Lattnercee56e72009-03-13 05:53:31 +00009124 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009125 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009126 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009127 }
Eric Christopherfd179292009-08-27 18:07:15 +00009128
Chris Lattner97a29a52009-03-13 05:22:11 +00009129 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009130 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009131 if (NeedsCondInvert) // Invert the condition if needed.
9132 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9133 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009134
Chris Lattner97a29a52009-03-13 05:22:11 +00009135 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009136 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9137 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009138 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009139 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009140 }
Eric Christopherfd179292009-08-27 18:07:15 +00009141
Chris Lattnercee56e72009-03-13 05:53:31 +00009142 // Optimize cases that will turn into an LEA instruction. This requires
9143 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009144 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009145 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009146 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009147
Chris Lattnercee56e72009-03-13 05:53:31 +00009148 bool isFastMultiplier = false;
9149 if (Diff < 10) {
9150 switch ((unsigned char)Diff) {
9151 default: break;
9152 case 1: // result = add base, cond
9153 case 2: // result = lea base( , cond*2)
9154 case 3: // result = lea base(cond, cond*2)
9155 case 4: // result = lea base( , cond*4)
9156 case 5: // result = lea base(cond, cond*4)
9157 case 8: // result = lea base( , cond*8)
9158 case 9: // result = lea base(cond, cond*8)
9159 isFastMultiplier = true;
9160 break;
9161 }
9162 }
Eric Christopherfd179292009-08-27 18:07:15 +00009163
Chris Lattnercee56e72009-03-13 05:53:31 +00009164 if (isFastMultiplier) {
9165 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9166 if (NeedsCondInvert) // Invert the condition if needed.
9167 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9168 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009169
Chris Lattnercee56e72009-03-13 05:53:31 +00009170 // Zero extend the condition if needed.
9171 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9172 Cond);
9173 // Scale the condition by the difference.
9174 if (Diff != 1)
9175 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9176 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009177
Chris Lattnercee56e72009-03-13 05:53:31 +00009178 // Add the base if non-zero.
9179 if (FalseC->getAPIntValue() != 0)
9180 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9181 SDValue(FalseC, 0));
9182 return Cond;
9183 }
Eric Christopherfd179292009-08-27 18:07:15 +00009184 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009185 }
9186 }
Eric Christopherfd179292009-08-27 18:07:15 +00009187
Dan Gohman475871a2008-07-27 21:46:04 +00009188 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009189}
9190
Chris Lattnerd1980a52009-03-12 06:52:53 +00009191/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9192static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9193 TargetLowering::DAGCombinerInfo &DCI) {
9194 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009195
Chris Lattnerd1980a52009-03-12 06:52:53 +00009196 // If the flag operand isn't dead, don't touch this CMOV.
9197 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9198 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009199
Chris Lattnerd1980a52009-03-12 06:52:53 +00009200 // If this is a select between two integer constants, try to do some
9201 // optimizations. Note that the operands are ordered the opposite of SELECT
9202 // operands.
9203 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9204 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9205 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9206 // larger than FalseC (the false value).
9207 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009208
Chris Lattnerd1980a52009-03-12 06:52:53 +00009209 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9210 CC = X86::GetOppositeBranchCondition(CC);
9211 std::swap(TrueC, FalseC);
9212 }
Eric Christopherfd179292009-08-27 18:07:15 +00009213
Chris Lattnerd1980a52009-03-12 06:52:53 +00009214 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009215 // This is efficient for any integer data type (including i8/i16) and
9216 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009217 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9218 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009219 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9220 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009221
Chris Lattnerd1980a52009-03-12 06:52:53 +00009222 // Zero extend the condition if needed.
9223 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009224
Chris Lattnerd1980a52009-03-12 06:52:53 +00009225 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9226 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009227 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009228 if (N->getNumValues() == 2) // Dead flag value?
9229 return DCI.CombineTo(N, Cond, SDValue());
9230 return Cond;
9231 }
Eric Christopherfd179292009-08-27 18:07:15 +00009232
Chris Lattnercee56e72009-03-13 05:53:31 +00009233 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9234 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009235 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9236 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009237 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9238 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009239
Chris Lattner97a29a52009-03-13 05:22:11 +00009240 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009241 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9242 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009243 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9244 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009245
Chris Lattner97a29a52009-03-13 05:22:11 +00009246 if (N->getNumValues() == 2) // Dead flag value?
9247 return DCI.CombineTo(N, Cond, SDValue());
9248 return Cond;
9249 }
Eric Christopherfd179292009-08-27 18:07:15 +00009250
Chris Lattnercee56e72009-03-13 05:53:31 +00009251 // Optimize cases that will turn into an LEA instruction. This requires
9252 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009253 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009254 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009255 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009256
Chris Lattnercee56e72009-03-13 05:53:31 +00009257 bool isFastMultiplier = false;
9258 if (Diff < 10) {
9259 switch ((unsigned char)Diff) {
9260 default: break;
9261 case 1: // result = add base, cond
9262 case 2: // result = lea base( , cond*2)
9263 case 3: // result = lea base(cond, cond*2)
9264 case 4: // result = lea base( , cond*4)
9265 case 5: // result = lea base(cond, cond*4)
9266 case 8: // result = lea base( , cond*8)
9267 case 9: // result = lea base(cond, cond*8)
9268 isFastMultiplier = true;
9269 break;
9270 }
9271 }
Eric Christopherfd179292009-08-27 18:07:15 +00009272
Chris Lattnercee56e72009-03-13 05:53:31 +00009273 if (isFastMultiplier) {
9274 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9275 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009276 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9277 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009278 // Zero extend the condition if needed.
9279 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9280 Cond);
9281 // Scale the condition by the difference.
9282 if (Diff != 1)
9283 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9284 DAG.getConstant(Diff, Cond.getValueType()));
9285
9286 // Add the base if non-zero.
9287 if (FalseC->getAPIntValue() != 0)
9288 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9289 SDValue(FalseC, 0));
9290 if (N->getNumValues() == 2) // Dead flag value?
9291 return DCI.CombineTo(N, Cond, SDValue());
9292 return Cond;
9293 }
Eric Christopherfd179292009-08-27 18:07:15 +00009294 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009295 }
9296 }
9297 return SDValue();
9298}
9299
9300
Evan Cheng0b0cd912009-03-28 05:57:29 +00009301/// PerformMulCombine - Optimize a single multiply with constant into two
9302/// in order to implement it with two cheaper instructions, e.g.
9303/// LEA + SHL, LEA + LEA.
9304static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9305 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009306 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9307 return SDValue();
9308
Owen Andersone50ed302009-08-10 22:56:29 +00009309 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009310 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009311 return SDValue();
9312
9313 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9314 if (!C)
9315 return SDValue();
9316 uint64_t MulAmt = C->getZExtValue();
9317 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9318 return SDValue();
9319
9320 uint64_t MulAmt1 = 0;
9321 uint64_t MulAmt2 = 0;
9322 if ((MulAmt % 9) == 0) {
9323 MulAmt1 = 9;
9324 MulAmt2 = MulAmt / 9;
9325 } else if ((MulAmt % 5) == 0) {
9326 MulAmt1 = 5;
9327 MulAmt2 = MulAmt / 5;
9328 } else if ((MulAmt % 3) == 0) {
9329 MulAmt1 = 3;
9330 MulAmt2 = MulAmt / 3;
9331 }
9332 if (MulAmt2 &&
9333 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9334 DebugLoc DL = N->getDebugLoc();
9335
9336 if (isPowerOf2_64(MulAmt2) &&
9337 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9338 // If second multiplifer is pow2, issue it first. We want the multiply by
9339 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9340 // is an add.
9341 std::swap(MulAmt1, MulAmt2);
9342
9343 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009344 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009345 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009346 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009347 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009348 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009349 DAG.getConstant(MulAmt1, VT));
9350
Eric Christopherfd179292009-08-27 18:07:15 +00009351 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009352 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009353 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009354 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009355 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009356 DAG.getConstant(MulAmt2, VT));
9357
9358 // Do not add new nodes to DAG combiner worklist.
9359 DCI.CombineTo(N, NewMul, false);
9360 }
9361 return SDValue();
9362}
9363
Evan Chengad9c0a32009-12-15 00:53:42 +00009364static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9365 SDValue N0 = N->getOperand(0);
9366 SDValue N1 = N->getOperand(1);
9367 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9368 EVT VT = N0.getValueType();
9369
9370 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9371 // since the result of setcc_c is all zero's or all ones.
9372 if (N1C && N0.getOpcode() == ISD::AND &&
9373 N0.getOperand(1).getOpcode() == ISD::Constant) {
9374 SDValue N00 = N0.getOperand(0);
9375 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9376 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9377 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9378 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9379 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9380 APInt ShAmt = N1C->getAPIntValue();
9381 Mask = Mask.shl(ShAmt);
9382 if (Mask != 0)
9383 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9384 N00, DAG.getConstant(Mask, VT));
9385 }
9386 }
9387
9388 return SDValue();
9389}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009390
Nate Begeman740ab032009-01-26 00:52:55 +00009391/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9392/// when possible.
9393static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9394 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009395 EVT VT = N->getValueType(0);
9396 if (!VT.isVector() && VT.isInteger() &&
9397 N->getOpcode() == ISD::SHL)
9398 return PerformSHLCombine(N, DAG);
9399
Nate Begeman740ab032009-01-26 00:52:55 +00009400 // On X86 with SSE2 support, we can transform this to a vector shift if
9401 // all elements are shifted by the same amount. We can't do this in legalize
9402 // because the a constant vector is typically transformed to a constant pool
9403 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009404 if (!Subtarget->hasSSE2())
9405 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009406
Owen Anderson825b72b2009-08-11 20:47:22 +00009407 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009408 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009409
Mon P Wang3becd092009-01-28 08:12:05 +00009410 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009411 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009412 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009413 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009414 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9415 unsigned NumElts = VT.getVectorNumElements();
9416 unsigned i = 0;
9417 for (; i != NumElts; ++i) {
9418 SDValue Arg = ShAmtOp.getOperand(i);
9419 if (Arg.getOpcode() == ISD::UNDEF) continue;
9420 BaseShAmt = Arg;
9421 break;
9422 }
9423 for (; i != NumElts; ++i) {
9424 SDValue Arg = ShAmtOp.getOperand(i);
9425 if (Arg.getOpcode() == ISD::UNDEF) continue;
9426 if (Arg != BaseShAmt) {
9427 return SDValue();
9428 }
9429 }
9430 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009431 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009432 SDValue InVec = ShAmtOp.getOperand(0);
9433 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9434 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9435 unsigned i = 0;
9436 for (; i != NumElts; ++i) {
9437 SDValue Arg = InVec.getOperand(i);
9438 if (Arg.getOpcode() == ISD::UNDEF) continue;
9439 BaseShAmt = Arg;
9440 break;
9441 }
9442 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9443 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009444 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009445 if (C->getZExtValue() == SplatIdx)
9446 BaseShAmt = InVec.getOperand(1);
9447 }
9448 }
9449 if (BaseShAmt.getNode() == 0)
9450 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9451 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009452 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009453 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009454
Mon P Wangefa42202009-09-03 19:56:25 +00009455 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009456 if (EltVT.bitsGT(MVT::i32))
9457 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9458 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009459 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009460
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009461 // The shift amount is identical so we can do a vector shift.
9462 SDValue ValOp = N->getOperand(0);
9463 switch (N->getOpcode()) {
9464 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009465 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009466 break;
9467 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009468 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009469 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009470 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009471 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009472 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009473 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009474 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009475 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009476 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009477 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009478 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009479 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009480 break;
9481 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009482 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009483 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009484 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009485 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009486 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009487 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009488 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009489 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009490 break;
9491 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009492 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009493 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009494 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009495 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009496 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009497 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009498 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009499 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009500 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009501 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009502 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009503 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009504 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009505 }
9506 return SDValue();
9507}
9508
Evan Cheng760d1942010-01-04 21:22:48 +00009509static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9510 const X86Subtarget *Subtarget) {
9511 EVT VT = N->getValueType(0);
9512 if (VT != MVT::i64 || !Subtarget->is64Bit())
9513 return SDValue();
9514
9515 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9516 SDValue N0 = N->getOperand(0);
9517 SDValue N1 = N->getOperand(1);
9518 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9519 std::swap(N0, N1);
9520 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9521 return SDValue();
9522
9523 SDValue ShAmt0 = N0.getOperand(1);
9524 if (ShAmt0.getValueType() != MVT::i8)
9525 return SDValue();
9526 SDValue ShAmt1 = N1.getOperand(1);
9527 if (ShAmt1.getValueType() != MVT::i8)
9528 return SDValue();
9529 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9530 ShAmt0 = ShAmt0.getOperand(0);
9531 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9532 ShAmt1 = ShAmt1.getOperand(0);
9533
9534 DebugLoc DL = N->getDebugLoc();
9535 unsigned Opc = X86ISD::SHLD;
9536 SDValue Op0 = N0.getOperand(0);
9537 SDValue Op1 = N1.getOperand(0);
9538 if (ShAmt0.getOpcode() == ISD::SUB) {
9539 Opc = X86ISD::SHRD;
9540 std::swap(Op0, Op1);
9541 std::swap(ShAmt0, ShAmt1);
9542 }
9543
9544 if (ShAmt1.getOpcode() == ISD::SUB) {
9545 SDValue Sum = ShAmt1.getOperand(0);
9546 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9547 if (SumC->getSExtValue() == 64 &&
9548 ShAmt1.getOperand(1) == ShAmt0)
9549 return DAG.getNode(Opc, DL, VT,
9550 Op0, Op1,
9551 DAG.getNode(ISD::TRUNCATE, DL,
9552 MVT::i8, ShAmt0));
9553 }
9554 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9555 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9556 if (ShAmt0C &&
9557 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9558 return DAG.getNode(Opc, DL, VT,
9559 N0.getOperand(0), N1.getOperand(0),
9560 DAG.getNode(ISD::TRUNCATE, DL,
9561 MVT::i8, ShAmt0));
9562 }
9563
9564 return SDValue();
9565}
9566
Chris Lattner149a4e52008-02-22 02:09:43 +00009567/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009568static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009569 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009570 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9571 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009572 // A preferable solution to the general problem is to figure out the right
9573 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009574
9575 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009576 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009577 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009578 if (VT.getSizeInBits() != 64)
9579 return SDValue();
9580
Devang Patel578efa92009-06-05 21:57:13 +00009581 const Function *F = DAG.getMachineFunction().getFunction();
9582 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009583 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009584 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009585 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009586 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009587 isa<LoadSDNode>(St->getValue()) &&
9588 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9589 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009590 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009591 LoadSDNode *Ld = 0;
9592 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009593 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009594 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009595 // Must be a store of a load. We currently handle two cases: the load
9596 // is a direct child, and it's under an intervening TokenFactor. It is
9597 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009598 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009599 Ld = cast<LoadSDNode>(St->getChain());
9600 else if (St->getValue().hasOneUse() &&
9601 ChainVal->getOpcode() == ISD::TokenFactor) {
9602 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009603 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009604 TokenFactorIndex = i;
9605 Ld = cast<LoadSDNode>(St->getValue());
9606 } else
9607 Ops.push_back(ChainVal->getOperand(i));
9608 }
9609 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009610
Evan Cheng536e6672009-03-12 05:59:15 +00009611 if (!Ld || !ISD::isNormalLoad(Ld))
9612 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009613
Evan Cheng536e6672009-03-12 05:59:15 +00009614 // If this is not the MMX case, i.e. we are just turning i64 load/store
9615 // into f64 load/store, avoid the transformation if there are multiple
9616 // uses of the loaded value.
9617 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9618 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009619
Evan Cheng536e6672009-03-12 05:59:15 +00009620 DebugLoc LdDL = Ld->getDebugLoc();
9621 DebugLoc StDL = N->getDebugLoc();
9622 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9623 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9624 // pair instead.
9625 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009626 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009627 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9628 Ld->getBasePtr(), Ld->getSrcValue(),
9629 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009630 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009631 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009632 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009633 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009634 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009635 Ops.size());
9636 }
Evan Cheng536e6672009-03-12 05:59:15 +00009637 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009638 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009639 St->isVolatile(), St->isNonTemporal(),
9640 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009641 }
Evan Cheng536e6672009-03-12 05:59:15 +00009642
9643 // Otherwise, lower to two pairs of 32-bit loads / stores.
9644 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009645 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9646 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009647
Owen Anderson825b72b2009-08-11 20:47:22 +00009648 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009649 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009650 Ld->isVolatile(), Ld->isNonTemporal(),
9651 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009652 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009653 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009654 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009655 MinAlign(Ld->getAlignment(), 4));
9656
9657 SDValue NewChain = LoLd.getValue(1);
9658 if (TokenFactorIndex != -1) {
9659 Ops.push_back(LoLd);
9660 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009661 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009662 Ops.size());
9663 }
9664
9665 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009666 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9667 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009668
9669 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9670 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009671 St->isVolatile(), St->isNonTemporal(),
9672 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009673 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9674 St->getSrcValue(),
9675 St->getSrcValueOffset() + 4,
9676 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009677 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009678 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009679 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009680 }
Dan Gohman475871a2008-07-27 21:46:04 +00009681 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009682}
9683
Chris Lattner6cf73262008-01-25 06:14:17 +00009684/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9685/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009686static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009687 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9688 // F[X]OR(0.0, x) -> x
9689 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009690 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9691 if (C->getValueAPF().isPosZero())
9692 return N->getOperand(1);
9693 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9694 if (C->getValueAPF().isPosZero())
9695 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009696 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009697}
9698
9699/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009700static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009701 // FAND(0.0, x) -> 0.0
9702 // FAND(x, 0.0) -> 0.0
9703 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9704 if (C->getValueAPF().isPosZero())
9705 return N->getOperand(0);
9706 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9707 if (C->getValueAPF().isPosZero())
9708 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009709 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009710}
9711
Dan Gohmane5af2d32009-01-29 01:59:02 +00009712static SDValue PerformBTCombine(SDNode *N,
9713 SelectionDAG &DAG,
9714 TargetLowering::DAGCombinerInfo &DCI) {
9715 // BT ignores high bits in the bit index operand.
9716 SDValue Op1 = N->getOperand(1);
9717 if (Op1.hasOneUse()) {
9718 unsigned BitWidth = Op1.getValueSizeInBits();
9719 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9720 APInt KnownZero, KnownOne;
9721 TargetLowering::TargetLoweringOpt TLO(DAG);
9722 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9723 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9724 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9725 DCI.CommitTargetLoweringOpt(TLO);
9726 }
9727 return SDValue();
9728}
Chris Lattner83e6c992006-10-04 06:57:07 +00009729
Eli Friedman7a5e5552009-06-07 06:52:44 +00009730static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9731 SDValue Op = N->getOperand(0);
9732 if (Op.getOpcode() == ISD::BIT_CONVERT)
9733 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009734 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009735 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009736 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009737 OpVT.getVectorElementType().getSizeInBits()) {
9738 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9739 }
9740 return SDValue();
9741}
9742
Owen Anderson99177002009-06-29 18:04:45 +00009743// On X86 and X86-64, atomic operations are lowered to locked instructions.
9744// Locked instructions, in turn, have implicit fence semantics (all memory
9745// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009746// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009747// fence-atomic-fence.
9748static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9749 SDValue atomic = N->getOperand(0);
9750 switch (atomic.getOpcode()) {
9751 case ISD::ATOMIC_CMP_SWAP:
9752 case ISD::ATOMIC_SWAP:
9753 case ISD::ATOMIC_LOAD_ADD:
9754 case ISD::ATOMIC_LOAD_SUB:
9755 case ISD::ATOMIC_LOAD_AND:
9756 case ISD::ATOMIC_LOAD_OR:
9757 case ISD::ATOMIC_LOAD_XOR:
9758 case ISD::ATOMIC_LOAD_NAND:
9759 case ISD::ATOMIC_LOAD_MIN:
9760 case ISD::ATOMIC_LOAD_MAX:
9761 case ISD::ATOMIC_LOAD_UMIN:
9762 case ISD::ATOMIC_LOAD_UMAX:
9763 break;
9764 default:
9765 return SDValue();
9766 }
Eric Christopherfd179292009-08-27 18:07:15 +00009767
Owen Anderson99177002009-06-29 18:04:45 +00009768 SDValue fence = atomic.getOperand(0);
9769 if (fence.getOpcode() != ISD::MEMBARRIER)
9770 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009771
Owen Anderson99177002009-06-29 18:04:45 +00009772 switch (atomic.getOpcode()) {
9773 case ISD::ATOMIC_CMP_SWAP:
9774 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9775 atomic.getOperand(1), atomic.getOperand(2),
9776 atomic.getOperand(3));
9777 case ISD::ATOMIC_SWAP:
9778 case ISD::ATOMIC_LOAD_ADD:
9779 case ISD::ATOMIC_LOAD_SUB:
9780 case ISD::ATOMIC_LOAD_AND:
9781 case ISD::ATOMIC_LOAD_OR:
9782 case ISD::ATOMIC_LOAD_XOR:
9783 case ISD::ATOMIC_LOAD_NAND:
9784 case ISD::ATOMIC_LOAD_MIN:
9785 case ISD::ATOMIC_LOAD_MAX:
9786 case ISD::ATOMIC_LOAD_UMIN:
9787 case ISD::ATOMIC_LOAD_UMAX:
9788 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9789 atomic.getOperand(1), atomic.getOperand(2));
9790 default:
9791 return SDValue();
9792 }
9793}
9794
Evan Cheng2e489c42009-12-16 00:53:11 +00009795static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9796 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9797 // (and (i32 x86isd::setcc_carry), 1)
9798 // This eliminates the zext. This transformation is necessary because
9799 // ISD::SETCC is always legalized to i8.
9800 DebugLoc dl = N->getDebugLoc();
9801 SDValue N0 = N->getOperand(0);
9802 EVT VT = N->getValueType(0);
9803 if (N0.getOpcode() == ISD::AND &&
9804 N0.hasOneUse() &&
9805 N0.getOperand(0).hasOneUse()) {
9806 SDValue N00 = N0.getOperand(0);
9807 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9808 return SDValue();
9809 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9810 if (!C || C->getZExtValue() != 1)
9811 return SDValue();
9812 return DAG.getNode(ISD::AND, dl, VT,
9813 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9814 N00.getOperand(0), N00.getOperand(1)),
9815 DAG.getConstant(1, VT));
9816 }
9817
9818 return SDValue();
9819}
9820
Dan Gohman475871a2008-07-27 21:46:04 +00009821SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009822 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009823 SelectionDAG &DAG = DCI.DAG;
9824 switch (N->getOpcode()) {
9825 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009826 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009827 case ISD::EXTRACT_VECTOR_ELT:
9828 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009829 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009830 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009831 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009832 case ISD::SHL:
9833 case ISD::SRA:
9834 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009835 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009836 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009837 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009838 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9839 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009840 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009841 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009842 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009843 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009844 }
9845
Dan Gohman475871a2008-07-27 21:46:04 +00009846 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009847}
9848
Evan Cheng60c07e12006-07-05 22:17:51 +00009849//===----------------------------------------------------------------------===//
9850// X86 Inline Assembly Support
9851//===----------------------------------------------------------------------===//
9852
Chris Lattnerb8105652009-07-20 17:51:36 +00009853static bool LowerToBSwap(CallInst *CI) {
9854 // FIXME: this should verify that we are targetting a 486 or better. If not,
9855 // we will turn this bswap into something that will be lowered to logical ops
9856 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9857 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009858
Chris Lattnerb8105652009-07-20 17:51:36 +00009859 // Verify this is a simple bswap.
9860 if (CI->getNumOperands() != 2 ||
9861 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009862 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009863 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009864
Chris Lattnerb8105652009-07-20 17:51:36 +00009865 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9866 if (!Ty || Ty->getBitWidth() % 16 != 0)
9867 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009868
Chris Lattnerb8105652009-07-20 17:51:36 +00009869 // Okay, we can do this xform, do so now.
9870 const Type *Tys[] = { Ty };
9871 Module *M = CI->getParent()->getParent()->getParent();
9872 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009873
Chris Lattnerb8105652009-07-20 17:51:36 +00009874 Value *Op = CI->getOperand(1);
9875 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009876
Chris Lattnerb8105652009-07-20 17:51:36 +00009877 CI->replaceAllUsesWith(Op);
9878 CI->eraseFromParent();
9879 return true;
9880}
9881
9882bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9883 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9884 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9885
9886 std::string AsmStr = IA->getAsmString();
9887
9888 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009889 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009890 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9891
9892 switch (AsmPieces.size()) {
9893 default: return false;
9894 case 1:
9895 AsmStr = AsmPieces[0];
9896 AsmPieces.clear();
9897 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9898
9899 // bswap $0
9900 if (AsmPieces.size() == 2 &&
9901 (AsmPieces[0] == "bswap" ||
9902 AsmPieces[0] == "bswapq" ||
9903 AsmPieces[0] == "bswapl") &&
9904 (AsmPieces[1] == "$0" ||
9905 AsmPieces[1] == "${0:q}")) {
9906 // No need to check constraints, nothing other than the equivalent of
9907 // "=r,0" would be valid here.
9908 return LowerToBSwap(CI);
9909 }
9910 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009911 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009912 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009913 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009914 AsmPieces[1] == "$$8," &&
9915 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009916 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9917 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009918 const std::string &Constraints = IA->getConstraintString();
9919 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009920 std::sort(AsmPieces.begin(), AsmPieces.end());
9921 if (AsmPieces.size() == 4 &&
9922 AsmPieces[0] == "~{cc}" &&
9923 AsmPieces[1] == "~{dirflag}" &&
9924 AsmPieces[2] == "~{flags}" &&
9925 AsmPieces[3] == "~{fpsr}") {
9926 return LowerToBSwap(CI);
9927 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009928 }
9929 break;
9930 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009931 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009932 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009933 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9934 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9935 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009936 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009937 SplitString(AsmPieces[0], Words, " \t");
9938 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9939 Words.clear();
9940 SplitString(AsmPieces[1], Words, " \t");
9941 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9942 Words.clear();
9943 SplitString(AsmPieces[2], Words, " \t,");
9944 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9945 Words[2] == "%edx") {
9946 return LowerToBSwap(CI);
9947 }
9948 }
9949 }
9950 }
9951 break;
9952 }
9953 return false;
9954}
9955
9956
9957
Chris Lattnerf4dff842006-07-11 02:54:03 +00009958/// getConstraintType - Given a constraint letter, return the type of
9959/// constraint it is for this target.
9960X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009961X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9962 if (Constraint.size() == 1) {
9963 switch (Constraint[0]) {
9964 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009965 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009966 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009967 case 'r':
9968 case 'R':
9969 case 'l':
9970 case 'q':
9971 case 'Q':
9972 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009973 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009974 case 'Y':
9975 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009976 case 'e':
9977 case 'Z':
9978 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009979 default:
9980 break;
9981 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009982 }
Chris Lattner4234f572007-03-25 02:14:49 +00009983 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009984}
9985
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009986/// LowerXConstraint - try to replace an X constraint, which matches anything,
9987/// with another that has more specific requirements based on the type of the
9988/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009989const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009990LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009991 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9992 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009993 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009994 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009995 return "Y";
9996 if (Subtarget->hasSSE1())
9997 return "x";
9998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009999
Chris Lattner5e764232008-04-26 23:02:14 +000010000 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010001}
10002
Chris Lattner48884cd2007-08-25 00:47:38 +000010003/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10004/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010005void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010006 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010007 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010008 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010009 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010010 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010011
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010012 switch (Constraint) {
10013 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010014 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010015 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010016 if (C->getZExtValue() <= 31) {
10017 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010018 break;
10019 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010020 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010021 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010022 case 'J':
10023 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010024 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010025 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10026 break;
10027 }
10028 }
10029 return;
10030 case 'K':
10031 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010032 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010033 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10034 break;
10035 }
10036 }
10037 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010038 case 'N':
10039 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010040 if (C->getZExtValue() <= 255) {
10041 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010042 break;
10043 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010044 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010045 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010046 case 'e': {
10047 // 32-bit signed value
10048 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10049 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010050 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10051 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010052 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010053 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010054 break;
10055 }
10056 // FIXME gcc accepts some relocatable values here too, but only in certain
10057 // memory models; it's complicated.
10058 }
10059 return;
10060 }
10061 case 'Z': {
10062 // 32-bit unsigned value
10063 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10064 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010065 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10066 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010067 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10068 break;
10069 }
10070 }
10071 // FIXME gcc accepts some relocatable values here too, but only in certain
10072 // memory models; it's complicated.
10073 return;
10074 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010075 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010076 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010077 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010078 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010079 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010080 break;
10081 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010082
Chris Lattnerdc43a882007-05-03 16:52:29 +000010083 // If we are in non-pic codegen mode, we allow the address of a global (with
10084 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010085 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010086 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010087
Chris Lattner49921962009-05-08 18:23:14 +000010088 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10089 while (1) {
10090 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10091 Offset += GA->getOffset();
10092 break;
10093 } else if (Op.getOpcode() == ISD::ADD) {
10094 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10095 Offset += C->getZExtValue();
10096 Op = Op.getOperand(0);
10097 continue;
10098 }
10099 } else if (Op.getOpcode() == ISD::SUB) {
10100 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10101 Offset += -C->getZExtValue();
10102 Op = Op.getOperand(0);
10103 continue;
10104 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010105 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010106
Chris Lattner49921962009-05-08 18:23:14 +000010107 // Otherwise, this isn't something we can handle, reject it.
10108 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010109 }
Eric Christopherfd179292009-08-27 18:07:15 +000010110
Chris Lattner36c25012009-07-10 07:34:39 +000010111 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010112 // If we require an extra load to get this address, as in PIC mode, we
10113 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010114 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10115 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010116 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010117
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010118 if (hasMemory)
10119 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10120 else
10121 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010122 Result = Op;
10123 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010124 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010125 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010126
Gabor Greifba36cb52008-08-28 21:40:38 +000010127 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010128 Ops.push_back(Result);
10129 return;
10130 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010131 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10132 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010133}
10134
Chris Lattner259e97c2006-01-31 19:43:35 +000010135std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010136getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010137 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010138 if (Constraint.size() == 1) {
10139 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010140 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010141 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010142 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10143 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010144 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010145 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10146 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10147 X86::R10D,X86::R11D,X86::R12D,
10148 X86::R13D,X86::R14D,X86::R15D,
10149 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010150 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010151 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10152 X86::SI, X86::DI, X86::R8W,X86::R9W,
10153 X86::R10W,X86::R11W,X86::R12W,
10154 X86::R13W,X86::R14W,X86::R15W,
10155 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010156 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010157 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10158 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10159 X86::R10B,X86::R11B,X86::R12B,
10160 X86::R13B,X86::R14B,X86::R15B,
10161 X86::BPL, X86::SPL, 0);
10162
Owen Anderson825b72b2009-08-11 20:47:22 +000010163 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010164 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10165 X86::RSI, X86::RDI, X86::R8, X86::R9,
10166 X86::R10, X86::R11, X86::R12,
10167 X86::R13, X86::R14, X86::R15,
10168 X86::RBP, X86::RSP, 0);
10169
10170 break;
10171 }
Eric Christopherfd179292009-08-27 18:07:15 +000010172 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010173 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010174 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010175 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010176 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010177 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010178 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010179 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010180 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010181 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10182 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010183 }
10184 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010185
Chris Lattner1efa40f2006-02-22 00:56:39 +000010186 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010187}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010188
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010189std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010190X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010191 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010192 // First, see if this is a constraint that directly corresponds to an LLVM
10193 // register class.
10194 if (Constraint.size() == 1) {
10195 // GCC Constraint Letters
10196 switch (Constraint[0]) {
10197 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010198 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010199 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010200 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010201 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010202 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010203 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010204 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010205 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010206 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010207 case 'R': // LEGACY_REGS
10208 if (VT == MVT::i8)
10209 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10210 if (VT == MVT::i16)
10211 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10212 if (VT == MVT::i32 || !Subtarget->is64Bit())
10213 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10214 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010215 case 'f': // FP Stack registers.
10216 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10217 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010218 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010219 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010220 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010221 return std::make_pair(0U, X86::RFP64RegisterClass);
10222 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010223 case 'y': // MMX_REGS if MMX allowed.
10224 if (!Subtarget->hasMMX()) break;
10225 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010226 case 'Y': // SSE_REGS if SSE2 allowed
10227 if (!Subtarget->hasSSE2()) break;
10228 // FALL THROUGH.
10229 case 'x': // SSE_REGS if SSE1 allowed
10230 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010231
Owen Anderson825b72b2009-08-11 20:47:22 +000010232 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010233 default: break;
10234 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010235 case MVT::f32:
10236 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010237 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010238 case MVT::f64:
10239 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010240 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010241 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010242 case MVT::v16i8:
10243 case MVT::v8i16:
10244 case MVT::v4i32:
10245 case MVT::v2i64:
10246 case MVT::v4f32:
10247 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010248 return std::make_pair(0U, X86::VR128RegisterClass);
10249 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010250 break;
10251 }
10252 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010253
Chris Lattnerf76d1802006-07-31 23:26:50 +000010254 // Use the default implementation in TargetLowering to convert the register
10255 // constraint into a member of a register class.
10256 std::pair<unsigned, const TargetRegisterClass*> Res;
10257 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010258
10259 // Not found as a standard register?
10260 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010261 // Map st(0) -> st(7) -> ST0
10262 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10263 tolower(Constraint[1]) == 's' &&
10264 tolower(Constraint[2]) == 't' &&
10265 Constraint[3] == '(' &&
10266 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10267 Constraint[5] == ')' &&
10268 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010269
Chris Lattner56d77c72009-09-13 22:41:48 +000010270 Res.first = X86::ST0+Constraint[4]-'0';
10271 Res.second = X86::RFP80RegisterClass;
10272 return Res;
10273 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010274
Chris Lattner56d77c72009-09-13 22:41:48 +000010275 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010276 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010277 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010278 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010279 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010280 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010281
10282 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010283 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010284 Res.first = X86::EFLAGS;
10285 Res.second = X86::CCRRegisterClass;
10286 return Res;
10287 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010288
Dale Johannesen330169f2008-11-13 21:52:36 +000010289 // 'A' means EAX + EDX.
10290 if (Constraint == "A") {
10291 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010292 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010293 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010294 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010295 return Res;
10296 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010297
Chris Lattnerf76d1802006-07-31 23:26:50 +000010298 // Otherwise, check to see if this is a register class of the wrong value
10299 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10300 // turn into {ax},{dx}.
10301 if (Res.second->hasType(VT))
10302 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010303
Chris Lattnerf76d1802006-07-31 23:26:50 +000010304 // All of the single-register GCC register classes map their values onto
10305 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10306 // really want an 8-bit or 32-bit register, map to the appropriate register
10307 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010308 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010309 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010310 unsigned DestReg = 0;
10311 switch (Res.first) {
10312 default: break;
10313 case X86::AX: DestReg = X86::AL; break;
10314 case X86::DX: DestReg = X86::DL; break;
10315 case X86::CX: DestReg = X86::CL; break;
10316 case X86::BX: DestReg = X86::BL; break;
10317 }
10318 if (DestReg) {
10319 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010320 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010321 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010322 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010323 unsigned DestReg = 0;
10324 switch (Res.first) {
10325 default: break;
10326 case X86::AX: DestReg = X86::EAX; break;
10327 case X86::DX: DestReg = X86::EDX; break;
10328 case X86::CX: DestReg = X86::ECX; break;
10329 case X86::BX: DestReg = X86::EBX; break;
10330 case X86::SI: DestReg = X86::ESI; break;
10331 case X86::DI: DestReg = X86::EDI; break;
10332 case X86::BP: DestReg = X86::EBP; break;
10333 case X86::SP: DestReg = X86::ESP; break;
10334 }
10335 if (DestReg) {
10336 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010337 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010338 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010339 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010340 unsigned DestReg = 0;
10341 switch (Res.first) {
10342 default: break;
10343 case X86::AX: DestReg = X86::RAX; break;
10344 case X86::DX: DestReg = X86::RDX; break;
10345 case X86::CX: DestReg = X86::RCX; break;
10346 case X86::BX: DestReg = X86::RBX; break;
10347 case X86::SI: DestReg = X86::RSI; break;
10348 case X86::DI: DestReg = X86::RDI; break;
10349 case X86::BP: DestReg = X86::RBP; break;
10350 case X86::SP: DestReg = X86::RSP; break;
10351 }
10352 if (DestReg) {
10353 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010354 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010355 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010356 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010357 } else if (Res.second == X86::FR32RegisterClass ||
10358 Res.second == X86::FR64RegisterClass ||
10359 Res.second == X86::VR128RegisterClass) {
10360 // Handle references to XMM physical registers that got mapped into the
10361 // wrong class. This can happen with constraints like {xmm0} where the
10362 // target independent register mapper will just pick the first match it can
10363 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010364 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010365 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010366 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010367 Res.second = X86::FR64RegisterClass;
10368 else if (X86::VR128RegisterClass->hasType(VT))
10369 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010370 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010371
Chris Lattnerf76d1802006-07-31 23:26:50 +000010372 return Res;
10373}