blob: 849bda8f0cf16b8bb996bfc0932b8c8b89adfe4e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000234 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000277def brtarget : Operand<OtherVT> {
278 string EncoderMethod = "getBranchTargetOpValue";
279}
Evan Chenga8e29892007-01-19 07:51:42 +0000280
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000281// Call target.
282def bltarget : Operand<i32> {
283 // Encoded the same as branch targets.
284 string EncoderMethod = "getBranchTargetOpValue";
285}
286
Evan Chenga8e29892007-01-19 07:51:42 +0000287// A list of registers separated by comma. Used by load/store multiple.
288def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000289 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000290 let PrintMethod = "printRegisterList";
291}
292
Bill Wendling59914872010-11-08 00:39:58 +0000293def RegListAsmOperand : AsmOperandClass {
294 let Name = "RegList";
295 let SuperClasses = [];
296}
297
Evan Chenga8e29892007-01-19 07:51:42 +0000298// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
299def cpinst_operand : Operand<i32> {
300 let PrintMethod = "printCPInstOperand";
301}
302
303def jtblock_operand : Operand<i32> {
304 let PrintMethod = "printJTBlockOperand";
305}
Evan Cheng66ac5312009-07-25 00:33:29 +0000306def jt2block_operand : Operand<i32> {
307 let PrintMethod = "printJT2BlockOperand";
308}
Evan Chenga8e29892007-01-19 07:51:42 +0000309
310// Local PC labels.
311def pclabel : Operand<i32> {
312 let PrintMethod = "printPCLabel";
313}
314
Owen Anderson498ec202010-10-27 22:49:00 +0000315def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000316 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000317}
318
Jim Grosbachb35ad412010-10-13 19:56:10 +0000319// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
320def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
321 int32_t v = (int32_t)N->getZExtValue();
322 return v == 8 || v == 16 || v == 24; }]> {
323 string EncoderMethod = "getRotImmOpValue";
324}
325
Bob Wilson22f5dc72010-08-16 18:27:34 +0000326// shift_imm: An integer that encodes a shift amount and the type of shift
327// (currently either asr or lsl) using the same encoding used for the
328// immediates in so_reg operands.
329def shift_imm : Operand<i32> {
330 let PrintMethod = "printShiftImmOperand";
331}
332
Evan Chenga8e29892007-01-19 07:51:42 +0000333// shifter_operand operands: so_reg and so_imm.
334def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000335 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000336 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000337 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000338 let PrintMethod = "printSORegOperand";
339 let MIOperandInfo = (ops GPR, GPR, i32imm);
340}
Evan Chengf40deed2010-10-27 23:41:30 +0000341def shift_so_reg : Operand<i32>, // reg reg imm
342 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
343 [shl,srl,sra,rotr]> {
344 string EncoderMethod = "getSORegOpValue";
345 let PrintMethod = "printSORegOperand";
346 let MIOperandInfo = (ops GPR, GPR, i32imm);
347}
Evan Chenga8e29892007-01-19 07:51:42 +0000348
349// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
350// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
351// represented in the imm field in the same 12-bit form that they are encoded
352// into so_imm instructions: the 8-bit immediate is the least significant bits
353// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000354def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000355 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000356 let PrintMethod = "printSOImmOperand";
357}
358
Evan Chengc70d1842007-03-20 08:11:30 +0000359// Break so_imm's up into two pieces. This handles immediates with up to 16
360// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
361// get the first/second pieces.
362def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000363 PatLeaf<(imm), [{
364 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
365 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000366 let PrintMethod = "printSOImm2PartOperand";
367}
368
369def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000370 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000372}]>;
373
374def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000375 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000377}]>;
378
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000379def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
380 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
381 }]> {
382 let PrintMethod = "printSOImm2PartOperand";
383}
384
385def so_neg_imm2part_1 : SDNodeXForm<imm, [{
386 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
387 return CurDAG->getTargetConstant(V, MVT::i32);
388}]>;
389
390def so_neg_imm2part_2 : SDNodeXForm<imm, [{
391 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
392 return CurDAG->getTargetConstant(V, MVT::i32);
393}]>;
394
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000395/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
396def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
397 return (int32_t)N->getZExtValue() < 32;
398}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000399
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000400/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
401def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
402 return (int32_t)N->getZExtValue() < 32;
403}]> {
404 string EncoderMethod = "getImmMinusOneOpValue";
405}
406
Evan Chenga8e29892007-01-19 07:51:42 +0000407// Define ARM specific addressing modes.
408
Jim Grosbach3e556122010-10-26 22:37:02 +0000409
410// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000411//
Jim Grosbach3e556122010-10-26 22:37:02 +0000412def addrmode_imm12 : Operand<i32>,
413 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000414 // 12-bit immediate operand. Note that instructions using this encode
415 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
416 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000417
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000418 string EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000419 let PrintMethod = "printAddrModeImm12Operand";
420 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000421}
Jim Grosbach3e556122010-10-26 22:37:02 +0000422// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000423//
Jim Grosbach3e556122010-10-26 22:37:02 +0000424def ldst_so_reg : Operand<i32>,
425 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Jim Grosbach54fea632010-11-09 17:20:53 +0000426 string EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000427 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000428 let PrintMethod = "printAddrMode2Operand";
429 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
430}
431
Jim Grosbach3e556122010-10-26 22:37:02 +0000432// addrmode2 := reg +/- imm12
433// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000434//
435def addrmode2 : Operand<i32>,
436 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
437 let PrintMethod = "printAddrMode2Operand";
438 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
439}
440
441def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000442 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
443 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000444 let PrintMethod = "printAddrMode2OffsetOperand";
445 let MIOperandInfo = (ops GPR, i32imm);
446}
447
448// addrmode3 := reg +/- reg
449// addrmode3 := reg +/- imm8
450//
451def addrmode3 : Operand<i32>,
452 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000453 string EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000454 let PrintMethod = "printAddrMode3Operand";
455 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
456}
457
458def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000459 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
460 [], [SDNPWantRoot]> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000461 string EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000462 let PrintMethod = "printAddrMode3OffsetOperand";
463 let MIOperandInfo = (ops GPR, i32imm);
464}
465
Jim Grosbache6913602010-11-03 01:01:43 +0000466// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000467//
Jim Grosbache6913602010-11-03 01:01:43 +0000468def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000469 string EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000470 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000471}
472
Bill Wendling59914872010-11-08 00:39:58 +0000473def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000474 let Name = "MemMode5";
475 let SuperClasses = [];
476}
477
Evan Chenga8e29892007-01-19 07:51:42 +0000478// addrmode5 := reg +/- imm8*4
479//
480def addrmode5 : Operand<i32>,
481 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
482 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000483 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000484 let ParserMatchClass = MemMode5AsmOperand;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000485 string EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000486}
487
Bob Wilson8b024a52009-07-01 23:16:05 +0000488// addrmode6 := reg with optional writeback
489//
490def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000491 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000492 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000493 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersona2b50b32010-11-02 22:28:01 +0000494 string EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000495}
496
497def am6offset : Operand<i32> {
498 let PrintMethod = "printAddrMode6OffsetOperand";
499 let MIOperandInfo = (ops GPR);
Owen Andersona2b50b32010-11-02 22:28:01 +0000500 string EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000501}
502
Evan Chenga8e29892007-01-19 07:51:42 +0000503// addrmodepc := pc + reg
504//
505def addrmodepc : Operand<i32>,
506 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
507 let PrintMethod = "printAddrModePCOperand";
508 let MIOperandInfo = (ops GPR, i32imm);
509}
510
Bob Wilson4f38b382009-08-21 21:58:55 +0000511def nohash_imm : Operand<i32> {
512 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000513}
514
Evan Chenga8e29892007-01-19 07:51:42 +0000515//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000516
Evan Cheng37f25d92008-08-28 23:39:26 +0000517include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000518
519//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000520// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000521//
522
Evan Cheng3924f782008-08-29 07:36:24 +0000523/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000524/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000525multiclass AsI1_bin_irs<bits<4> opcod, string opc,
526 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
527 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000528 // The register-immediate version is re-materializable. This is useful
529 // in particular for taking the address of a local.
530 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000531 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
532 iii, opc, "\t$Rd, $Rn, $imm",
533 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
534 bits<4> Rd;
535 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000536 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000537 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000538 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000539 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000540 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000541 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000542 }
Jim Grosbach62547262010-10-11 18:51:51 +0000543 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
544 iir, opc, "\t$Rd, $Rn, $Rm",
545 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000546 bits<4> Rd;
547 bits<4> Rn;
548 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000549 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000550 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000551 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000552 let Inst{15-12} = Rd;
553 let Inst{11-4} = 0b00000000;
554 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000555 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000556 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
557 iis, opc, "\t$Rd, $Rn, $shift",
558 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000559 bits<4> Rd;
560 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000561 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000562 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000563 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000564 let Inst{15-12} = Rd;
565 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000566 }
Evan Chenga8e29892007-01-19 07:51:42 +0000567}
568
Evan Cheng1e249e32009-06-25 20:59:23 +0000569/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000570/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000571let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000572multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
573 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
574 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000575 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
576 iii, opc, "\t$Rd, $Rn, $imm",
577 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
578 bits<4> Rd;
579 bits<4> Rn;
580 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000581 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000582 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000583 let Inst{19-16} = Rn;
584 let Inst{15-12} = Rd;
585 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000586 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000587 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
588 iir, opc, "\t$Rd, $Rn, $Rm",
589 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
590 bits<4> Rd;
591 bits<4> Rn;
592 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000593 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000594 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000595 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000596 let Inst{19-16} = Rn;
597 let Inst{15-12} = Rd;
598 let Inst{11-4} = 0b00000000;
599 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000600 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000601 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
602 iis, opc, "\t$Rd, $Rn, $shift",
603 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
604 bits<4> Rd;
605 bits<4> Rn;
606 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000607 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000608 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000609 let Inst{19-16} = Rn;
610 let Inst{15-12} = Rd;
611 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000612 }
Evan Cheng071a2792007-09-11 19:55:27 +0000613}
Evan Chengc85e8322007-07-05 07:13:32 +0000614}
615
616/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000617/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000618/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000619let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000620multiclass AI1_cmp_irs<bits<4> opcod, string opc,
621 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
622 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000623 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
624 opc, "\t$Rn, $imm",
625 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000626 bits<4> Rn;
627 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000628 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000629 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000630 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000631 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000632 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000633 }
634 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
635 opc, "\t$Rn, $Rm",
636 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000637 bits<4> Rn;
638 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000639 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000640 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000641 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000642 let Inst{19-16} = Rn;
643 let Inst{15-12} = 0b0000;
644 let Inst{11-4} = 0b00000000;
645 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000646 }
647 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
648 opc, "\t$Rn, $shift",
649 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000650 bits<4> Rn;
651 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000652 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000653 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000654 let Inst{19-16} = Rn;
655 let Inst{15-12} = 0b0000;
656 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000657 }
Evan Cheng071a2792007-09-11 19:55:27 +0000658}
Evan Chenga8e29892007-01-19 07:51:42 +0000659}
660
Evan Cheng576a3962010-09-25 00:49:35 +0000661/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000662/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000663/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000664multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000665 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
666 IIC_iEXTr, opc, "\t$Rd, $Rm",
667 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000668 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000669 bits<4> Rd;
670 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000671 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000672 let Inst{15-12} = Rd;
673 let Inst{11-10} = 0b00;
674 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000675 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000676 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
677 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
678 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000679 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000680 bits<4> Rd;
681 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000682 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000683 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000684 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000685 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000686 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000687 }
Evan Chenga8e29892007-01-19 07:51:42 +0000688}
689
Evan Cheng576a3962010-09-25 00:49:35 +0000690multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000691 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
692 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000693 [/* For disassembly only; pattern left blank */]>,
694 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000695 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000696 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000697 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000698 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
699 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000700 [/* For disassembly only; pattern left blank */]>,
701 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000702 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000703 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000704 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000705 }
706}
707
Evan Cheng576a3962010-09-25 00:49:35 +0000708/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000709/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000710multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000711 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
712 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
713 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000714 Requires<[IsARM, HasV6]> {
715 let Inst{11-10} = 0b00;
716 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000717 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
718 rot_imm:$rot),
719 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
720 [(set GPR:$Rd, (opnode GPR:$Rn,
721 (rotr GPR:$Rm, rot_imm:$rot)))]>,
722 Requires<[IsARM, HasV6]> {
723 bits<4> Rn;
724 bits<2> rot;
725 let Inst{19-16} = Rn;
726 let Inst{11-10} = rot;
727 }
Evan Chenga8e29892007-01-19 07:51:42 +0000728}
729
Johnny Chen2ec5e492010-02-22 21:50:40 +0000730// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000731multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000732 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
733 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000734 [/* For disassembly only; pattern left blank */]>,
735 Requires<[IsARM, HasV6]> {
736 let Inst{11-10} = 0b00;
737 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000738 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
739 rot_imm:$rot),
740 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000741 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000742 Requires<[IsARM, HasV6]> {
743 bits<4> Rn;
744 bits<2> rot;
745 let Inst{19-16} = Rn;
746 let Inst{11-10} = rot;
747 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000748}
749
Evan Cheng62674222009-06-25 23:34:10 +0000750/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
751let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000752multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
753 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000754 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
755 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
756 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000757 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000758 bits<4> Rd;
759 bits<4> Rn;
760 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000761 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000762 let Inst{15-12} = Rd;
763 let Inst{19-16} = Rn;
764 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000765 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000766 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
767 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
768 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000769 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000770 bits<4> Rd;
771 bits<4> Rn;
772 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000773 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000774 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000775 let isCommutable = Commutable;
776 let Inst{3-0} = Rm;
777 let Inst{15-12} = Rd;
778 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000779 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000780 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
781 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
782 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000783 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000784 bits<4> Rd;
785 bits<4> Rn;
786 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000787 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000788 let Inst{11-0} = shift;
789 let Inst{15-12} = Rd;
790 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000791 }
Jim Grosbache5165492009-11-09 00:11:35 +0000792}
793// Carry setting variants
794let Defs = [CPSR] in {
795multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
796 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000797 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
798 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
799 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000800 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000801 bits<4> Rd;
802 bits<4> Rn;
803 bits<12> imm;
804 let Inst{15-12} = Rd;
805 let Inst{19-16} = Rn;
806 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000807 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000808 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000809 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000810 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
811 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
812 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000813 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000814 bits<4> Rd;
815 bits<4> Rn;
816 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000817 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000818 let isCommutable = Commutable;
819 let Inst{3-0} = Rm;
820 let Inst{15-12} = Rd;
821 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000822 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000823 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000824 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000825 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
826 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
827 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000828 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000829 bits<4> Rd;
830 bits<4> Rn;
831 bits<12> shift;
832 let Inst{11-0} = shift;
833 let Inst{15-12} = Rd;
834 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000835 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000836 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000837 }
Evan Cheng071a2792007-09-11 19:55:27 +0000838}
Evan Chengc85e8322007-07-05 07:13:32 +0000839}
Jim Grosbache5165492009-11-09 00:11:35 +0000840}
Evan Chengc85e8322007-07-05 07:13:32 +0000841
Jim Grosbach3e556122010-10-26 22:37:02 +0000842let canFoldAsLoad = 1, isReMaterializable = 1 in {
843multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
844 InstrItinClass iir, PatFrag opnode> {
845 // Note: We use the complex addrmode_imm12 rather than just an input
846 // GPR and a constrained immediate so that we can use this to match
847 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000848 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000849 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
850 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000851 bits<4> Rt;
852 bits<17> addr;
853 let Inst{23} = addr{12}; // U (add = ('U' == 1))
854 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000855 let Inst{15-12} = Rt;
856 let Inst{11-0} = addr{11-0}; // imm12
857 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000858 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000859 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
860 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000861 bits<4> Rt;
862 bits<17> shift;
863 let Inst{23} = shift{12}; // U (add = ('U' == 1))
864 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000865 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000866 let Inst{11-0} = shift{11-0};
867 }
868}
869}
870
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000871multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
872 InstrItinClass iir, PatFrag opnode> {
873 // Note: We use the complex addrmode_imm12 rather than just an input
874 // GPR and a constrained immediate so that we can use this to match
875 // frame index references and avoid matching constant pool references.
876 def i12 : AIldst1<0b010, opc22, 0, (outs),
877 (ins GPR:$Rt, addrmode_imm12:$addr),
878 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
879 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
880 bits<4> Rt;
881 bits<17> addr;
882 let Inst{23} = addr{12}; // U (add = ('U' == 1))
883 let Inst{19-16} = addr{16-13}; // Rn
884 let Inst{15-12} = Rt;
885 let Inst{11-0} = addr{11-0}; // imm12
886 }
887 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
888 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
889 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
890 bits<4> Rt;
891 bits<17> shift;
892 let Inst{23} = shift{12}; // U (add = ('U' == 1))
893 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000894 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000895 let Inst{11-0} = shift{11-0};
896 }
897}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000898//===----------------------------------------------------------------------===//
899// Instructions
900//===----------------------------------------------------------------------===//
901
Evan Chenga8e29892007-01-19 07:51:42 +0000902//===----------------------------------------------------------------------===//
903// Miscellaneous Instructions.
904//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000905
Evan Chenga8e29892007-01-19 07:51:42 +0000906/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
907/// the function. The first operand is the ID# for this instruction, the second
908/// is the index into the MachineConstantPool that this is, the third is the
909/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000910let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000911def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000912PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000913 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000914
Jim Grosbach4642ad32010-02-22 23:10:38 +0000915// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
916// from removing one half of the matched pairs. That breaks PEI, which assumes
917// these will always be in pairs, and asserts if it finds otherwise. Better way?
918let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000919def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000920PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000921 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000922
Jim Grosbach64171712010-02-16 21:07:46 +0000923def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000924PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000925 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000926}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000927
Johnny Chenf4d81052010-02-12 22:53:19 +0000928def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000929 [/* For disassembly only; pattern left blank */]>,
930 Requires<[IsARM, HasV6T2]> {
931 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000932 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000933 let Inst{7-0} = 0b00000000;
934}
935
Johnny Chenf4d81052010-02-12 22:53:19 +0000936def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
937 [/* For disassembly only; pattern left blank */]>,
938 Requires<[IsARM, HasV6T2]> {
939 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000940 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000941 let Inst{7-0} = 0b00000001;
942}
943
944def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
945 [/* For disassembly only; pattern left blank */]>,
946 Requires<[IsARM, HasV6T2]> {
947 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000948 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000949 let Inst{7-0} = 0b00000010;
950}
951
952def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
953 [/* For disassembly only; pattern left blank */]>,
954 Requires<[IsARM, HasV6T2]> {
955 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000956 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000957 let Inst{7-0} = 0b00000011;
958}
959
Johnny Chen2ec5e492010-02-22 21:50:40 +0000960def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
961 "\t$dst, $a, $b",
962 [/* For disassembly only; pattern left blank */]>,
963 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000964 bits<4> Rd;
965 bits<4> Rn;
966 bits<4> Rm;
967 let Inst{3-0} = Rm;
968 let Inst{15-12} = Rd;
969 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000970 let Inst{27-20} = 0b01101000;
971 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000972 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000973}
974
Johnny Chenf4d81052010-02-12 22:53:19 +0000975def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
976 [/* For disassembly only; pattern left blank */]>,
977 Requires<[IsARM, HasV6T2]> {
978 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000979 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000980 let Inst{7-0} = 0b00000100;
981}
982
Johnny Chenc6f7b272010-02-11 18:12:29 +0000983// The i32imm operand $val can be used by a debugger to store more information
984// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000985def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000986 [/* For disassembly only; pattern left blank */]>,
987 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000988 bits<16> val;
989 let Inst{3-0} = val{3-0};
990 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000991 let Inst{27-20} = 0b00010010;
992 let Inst{7-4} = 0b0111;
993}
994
Johnny Chenb98e1602010-02-12 18:55:33 +0000995// Change Processor State is a system instruction -- for disassembly only.
996// The singleton $opt operand contains the following information:
997// opt{4-0} = mode from Inst{4-0}
998// opt{5} = changemode from Inst{17}
999// opt{8-6} = AIF from Inst{8-6}
1000// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001001// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001002def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001003 [/* For disassembly only; pattern left blank */]>,
1004 Requires<[IsARM]> {
1005 let Inst{31-28} = 0b1111;
1006 let Inst{27-20} = 0b00010000;
1007 let Inst{16} = 0;
1008 let Inst{5} = 0;
1009}
1010
Johnny Chenb92a23f2010-02-21 04:42:01 +00001011// Preload signals the memory system of possible future data/instruction access.
1012// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001013multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001014
Evan Chengdfed19f2010-11-03 06:34:55 +00001015 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001016 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001017 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001018 bits<4> Rt;
1019 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001020 let Inst{31-26} = 0b111101;
1021 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001022 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001023 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001024 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001025 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001026 let Inst{19-16} = addr{16-13}; // Rn
1027 let Inst{15-12} = Rt;
1028 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001029 }
1030
Evan Chengdfed19f2010-11-03 06:34:55 +00001031 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001032 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001033 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001034 bits<4> Rt;
1035 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001036 let Inst{31-26} = 0b111101;
1037 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001038 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001039 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001040 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001041 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001042 let Inst{19-16} = shift{16-13}; // Rn
1043 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001044 }
1045}
1046
Evan Cheng416941d2010-11-04 05:19:35 +00001047defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1048defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1049defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001050
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001051def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1052 "setend\t$end",
1053 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001054 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001055 bits<1> end;
1056 let Inst{31-10} = 0b1111000100000001000000;
1057 let Inst{9} = end;
1058 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001059}
1060
Johnny Chenf4d81052010-02-12 22:53:19 +00001061def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001062 [/* For disassembly only; pattern left blank */]>,
1063 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001064 bits<4> opt;
1065 let Inst{27-4} = 0b001100100000111100001111;
1066 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001067}
1068
Johnny Chenba6e0332010-02-11 17:14:31 +00001069// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001070let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001071def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001072 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001073 Requires<[IsARM]> {
1074 let Inst{27-25} = 0b011;
1075 let Inst{24-20} = 0b11111;
1076 let Inst{7-5} = 0b111;
1077 let Inst{4} = 0b1;
1078}
1079
Evan Cheng12c3a532008-11-06 17:48:05 +00001080// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001081// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1082// classes (AXI1, et.al.) and so have encoding information and such,
1083// which is suboptimal. Once the rest of the code emitter (including
1084// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001085// pseudos. As is, the encoding information ends up being ignored,
1086// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001087let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001088def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001089 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001090 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001091
Evan Cheng325474e2008-01-07 23:56:57 +00001092let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001093def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001094 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001095 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001096
Evan Chengd87293c2008-11-06 08:47:38 +00001097def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001098 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001099 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1100
Evan Chengd87293c2008-11-06 08:47:38 +00001101def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001102 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001103 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1104
Evan Chengd87293c2008-11-06 08:47:38 +00001105def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001106 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001107 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1108
Evan Chengd87293c2008-11-06 08:47:38 +00001109def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001110 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001111 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1112}
Chris Lattner13c63102008-01-06 05:55:01 +00001113let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001114def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001115 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001116 [(store GPR:$src, addrmodepc:$addr)]>;
1117
Evan Chengd87293c2008-11-06 08:47:38 +00001118def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001119 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001120 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1121
Evan Chengd87293c2008-11-06 08:47:38 +00001122def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001123 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001124 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1125}
Evan Cheng12c3a532008-11-06 17:48:05 +00001126} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001127
Evan Chenge07715c2009-06-23 05:25:29 +00001128
1129// LEApcrel - Load a pc-relative address into a register without offending the
1130// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001131// FIXME: These are marked as pseudos, but they're really not(?). They're just
1132// the ADR instruction. Is this the right way to handle that? They need
1133// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001134let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001135let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001136def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001137 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001138 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001139
Jim Grosbacha967d112010-06-21 21:27:27 +00001140} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001141def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001142 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001143 Pseudo, IIC_iALUi,
1144 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001145 let Inst{25} = 1;
1146}
Evan Chenge07715c2009-06-23 05:25:29 +00001147
Evan Chenga8e29892007-01-19 07:51:42 +00001148//===----------------------------------------------------------------------===//
1149// Control Flow Instructions.
1150//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001151
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001152let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1153 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001154 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001155 "bx", "\tlr", [(ARMretflag)]>,
1156 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001157 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001158 }
1159
1160 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001161 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001162 "mov", "\tpc, lr", [(ARMretflag)]>,
1163 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001164 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001165 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001166}
Rafael Espindola27185192006-09-29 21:20:16 +00001167
Bob Wilson04ea6e52009-10-28 00:37:03 +00001168// Indirect branches
1169let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001170 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001171 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001172 [(brind GPR:$dst)]>,
1173 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001174 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001175 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001176 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001177 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001178
1179 // ARMV4 only
1180 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1181 [(brind GPR:$dst)]>,
1182 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001183 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001184 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001185 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001186 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001187}
1188
Evan Chenga8e29892007-01-19 07:51:42 +00001189// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001190// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001191let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001192 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbache6913602010-11-03 01:01:43 +00001193 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001194 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001195 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Jim Grosbache6913602010-11-03 01:01:43 +00001196 "ldm${mode}${p}\t$Rn!, $dsts",
Jim Grosbach866aa392010-11-10 23:12:48 +00001197 "$Rn = $wb", []> {
Jim Grosbach866aa392010-11-10 23:12:48 +00001198 let Inst{21} = 1;
1199}
Rafael Espindolaa2845842006-10-05 16:48:49 +00001200
Bob Wilson54fc1242009-06-22 21:01:46 +00001201// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001202let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001203 Defs = [R0, R1, R2, R3, R12, LR,
1204 D0, D1, D2, D3, D4, D5, D6, D7,
1205 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001206 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001207 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001208 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001209 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001210 Requires<[IsARM, IsNotDarwin]> {
1211 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001212 bits<24> func;
1213 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001214 }
Evan Cheng277f0742007-06-19 21:05:09 +00001215
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001216 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001217 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001218 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001219 Requires<[IsARM, IsNotDarwin]> {
1220 bits<24> func;
1221 let Inst{23-0} = func;
1222 }
Evan Cheng277f0742007-06-19 21:05:09 +00001223
Evan Chenga8e29892007-01-19 07:51:42 +00001224 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001225 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001226 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001227 [(ARMcall GPR:$func)]>,
1228 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001229 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001230 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001231 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001232 }
1233
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001234 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001235 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1236 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001237 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001238 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001239 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001240 bits<4> func;
1241 let Inst{27-4} = 0b000100101111111111110001;
1242 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001243 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001244
1245 // ARMv4
1246 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1247 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1248 [(ARMcall_nolink tGPR:$func)]>,
1249 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001250 bits<4> func;
1251 let Inst{27-4} = 0b000110100000111100000000;
1252 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001253 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001254}
1255
1256// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001257let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001258 Defs = [R0, R1, R2, R3, R9, R12, LR,
1259 D0, D1, D2, D3, D4, D5, D6, D7,
1260 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001261 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001262 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001263 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001264 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1265 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001266 bits<24> func;
1267 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001268 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001269
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001270 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001271 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001272 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001273 Requires<[IsARM, IsDarwin]> {
1274 bits<24> func;
1275 let Inst{23-0} = func;
1276 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001277
1278 // ARMv5T and above
1279 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001280 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001281 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001282 bits<4> func;
1283 let Inst{27-4} = 0b000100101111111111110011;
1284 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001285 }
1286
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001287 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001288 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1289 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001290 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001291 [(ARMcall_nolink tGPR:$func)]>,
1292 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001293 bits<4> func;
1294 let Inst{27-4} = 0b000100101111111111110001;
1295 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001296 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001297
1298 // ARMv4
1299 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1300 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1301 [(ARMcall_nolink tGPR:$func)]>,
1302 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001303 bits<4> func;
1304 let Inst{27-4} = 0b000110100000111100000000;
1305 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001306 }
Rafael Espindola35574632006-07-18 17:00:30 +00001307}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001308
Dale Johannesen51e28e62010-06-03 21:09:53 +00001309// Tail calls.
1310
Jim Grosbach832859d2010-10-13 22:09:34 +00001311// FIXME: These should probably be xformed into the non-TC versions of the
1312// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001313let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1314 // Darwin versions.
1315 let Defs = [R0, R1, R2, R3, R9, R12,
1316 D0, D1, D2, D3, D4, D5, D6, D7,
1317 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1318 D27, D28, D29, D30, D31, PC],
1319 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001320 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1321 Pseudo, IIC_Br,
1322 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001323
Evan Cheng6523d2f2010-06-19 00:11:54 +00001324 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1325 Pseudo, IIC_Br,
1326 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001327
Evan Cheng6523d2f2010-06-19 00:11:54 +00001328 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001329 IIC_Br, "b\t$dst @ TAILCALL",
1330 []>, Requires<[IsDarwin]>;
1331
1332 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001333 IIC_Br, "b.w\t$dst @ TAILCALL",
1334 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001335
Evan Cheng6523d2f2010-06-19 00:11:54 +00001336 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1337 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1338 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001339 bits<4> dst;
1340 let Inst{31-4} = 0b1110000100101111111111110001;
1341 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001342 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001343 }
1344
1345 // Non-Darwin versions (the difference is R9).
1346 let Defs = [R0, R1, R2, R3, R12,
1347 D0, D1, D2, D3, D4, D5, D6, D7,
1348 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1349 D27, D28, D29, D30, D31, PC],
1350 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001351 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1352 Pseudo, IIC_Br,
1353 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001354
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001355 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001356 Pseudo, IIC_Br,
1357 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001358
Evan Cheng6523d2f2010-06-19 00:11:54 +00001359 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1360 IIC_Br, "b\t$dst @ TAILCALL",
1361 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001362
Evan Cheng6523d2f2010-06-19 00:11:54 +00001363 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1364 IIC_Br, "b.w\t$dst @ TAILCALL",
1365 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001366
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001367 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001368 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1369 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001370 bits<4> dst;
1371 let Inst{31-4} = 0b1110000100101111111111110001;
1372 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001373 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001374 }
1375}
1376
David Goodwin1a8f36e2009-08-12 18:31:53 +00001377let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001378 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001379 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001380 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001381 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001382 "b\t$target", [(br bb:$target)]> {
1383 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001384 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001385 let Inst{23-0} = target;
1386 }
Evan Cheng44bec522007-05-15 01:29:07 +00001387
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001388 let isNotDuplicable = 1, isIndirectBranch = 1,
1389 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1390 isCodeGenOnly = 1 in {
1391 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1392 IIC_Br, "mov\tpc, $target$jt",
1393 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1394 let Inst{11-4} = 0b00000000;
1395 let Inst{15-12} = 0b1111;
1396 let Inst{20} = 0; // S Bit
1397 let Inst{24-21} = 0b1101;
1398 let Inst{27-25} = 0b000;
1399 }
1400 def BR_JTm : JTI<(outs),
1401 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1402 IIC_Br, "ldr\tpc, $target$jt",
1403 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1404 imm:$id)]> {
1405 let Inst{15-12} = 0b1111;
1406 let Inst{20} = 1; // L bit
1407 let Inst{21} = 0; // W bit
1408 let Inst{22} = 0; // B bit
1409 let Inst{24} = 1; // P bit
1410 let Inst{27-25} = 0b011;
1411 }
1412 def BR_JTadd : JTI<(outs),
1413 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1414 IIC_Br, "add\tpc, $target, $idx$jt",
1415 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1416 imm:$id)]> {
1417 let Inst{15-12} = 0b1111;
1418 let Inst{20} = 0; // S bit
1419 let Inst{24-21} = 0b0100;
1420 let Inst{27-25} = 0b000;
1421 }
1422 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001423 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001424
Evan Chengc85e8322007-07-05 07:13:32 +00001425 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001426 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001427 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001428 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001429 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1430 bits<24> target;
1431 let Inst{23-0} = target;
1432 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001433}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001434
Johnny Chena1e76212010-02-13 02:51:09 +00001435// Branch and Exchange Jazelle -- for disassembly only
1436def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1437 [/* For disassembly only; pattern left blank */]> {
1438 let Inst{23-20} = 0b0010;
1439 //let Inst{19-8} = 0xfff;
1440 let Inst{7-4} = 0b0010;
1441}
1442
Johnny Chen0296f3e2010-02-16 21:59:54 +00001443// Secure Monitor Call is a system instruction -- for disassembly only
1444def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1445 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001446 bits<4> opt;
1447 let Inst{23-4} = 0b01100000000000000111;
1448 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001449}
1450
Johnny Chen64dfb782010-02-16 20:04:27 +00001451// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001452let isCall = 1 in {
1453def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001454 [/* For disassembly only; pattern left blank */]> {
1455 bits<24> svc;
1456 let Inst{23-0} = svc;
1457}
Johnny Chen85d5a892010-02-10 18:02:25 +00001458}
1459
Johnny Chenfb566792010-02-17 21:39:10 +00001460// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001461let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001462def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1463 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001464 [/* For disassembly only; pattern left blank */]> {
1465 let Inst{31-28} = 0b1111;
1466 let Inst{22-20} = 0b110; // W = 1
1467}
1468
Jim Grosbache6913602010-11-03 01:01:43 +00001469def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1470 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001471 [/* For disassembly only; pattern left blank */]> {
1472 let Inst{31-28} = 0b1111;
1473 let Inst{22-20} = 0b100; // W = 0
1474}
1475
Johnny Chenfb566792010-02-17 21:39:10 +00001476// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001477def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1478 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001479 [/* For disassembly only; pattern left blank */]> {
1480 let Inst{31-28} = 0b1111;
1481 let Inst{22-20} = 0b011; // W = 1
1482}
1483
Jim Grosbache6913602010-11-03 01:01:43 +00001484def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1485 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001486 [/* For disassembly only; pattern left blank */]> {
1487 let Inst{31-28} = 0b1111;
1488 let Inst{22-20} = 0b001; // W = 0
1489}
Chris Lattner39ee0362010-10-31 19:10:56 +00001490} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001491
Evan Chenga8e29892007-01-19 07:51:42 +00001492//===----------------------------------------------------------------------===//
1493// Load / store Instructions.
1494//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001495
Evan Chenga8e29892007-01-19 07:51:42 +00001496// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001497
1498
Evan Cheng7e2fe912010-10-28 06:47:08 +00001499defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001500 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001501defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001502 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001503defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001504 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001505defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001506 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001507
Evan Chengfa775d02007-03-19 07:20:03 +00001508// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001509let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1510 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001511def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001512 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1513 bits<4> Rt;
1514 bits<17> addr;
1515 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1516 let Inst{19-16} = 0b1111;
1517 let Inst{15-12} = Rt;
1518 let Inst{11-0} = addr{11-0}; // imm12
1519}
Evan Chengfa775d02007-03-19 07:20:03 +00001520
Evan Chenga8e29892007-01-19 07:51:42 +00001521// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001522def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001523 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001524 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001525
Evan Chenga8e29892007-01-19 07:51:42 +00001526// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001527def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001528 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001529 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001530
David Goodwin5d598aa2009-08-19 18:00:44 +00001531def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001532 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001533 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001534
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001535let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1536 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001537// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001538def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001539 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001540 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001541
Evan Chenga8e29892007-01-19 07:51:42 +00001542// Indexed loads
Jim Grosbach2716e252010-11-12 21:28:15 +00001543def LDR_PRE : AI2ldstpr<1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001544 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001545 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001546
Jim Grosbach2716e252010-11-12 21:28:15 +00001547def LDR_POST : AI2ldstpo<1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach928f3322010-11-11 01:55:59 +00001548 (ins GPR:$Rn, am2offset:$offset), LdFrm, IIC_iLoad_ru,
1549 "ldr", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001550
Jim Grosbach928f3322010-11-11 01:55:59 +00001551def LDRH_PRE : AI3ldhpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001552 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001553 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001554
Jim Grosbach928f3322010-11-11 01:55:59 +00001555def LDRH_POST : AI3ldhpo<(outs GPR:$Rt, GPR:$Rn_wb),
1556 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1557 "ldrh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001558
Jim Grosbach2716e252010-11-12 21:28:15 +00001559def LDRB_PRE : AI2ldstpr<1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001560 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001561 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001562
Jim Grosbach2716e252010-11-12 21:28:15 +00001563def LDRB_POST : AI2ldstpo<1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach928f3322010-11-11 01:55:59 +00001564 (ins GPR:$Rn,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
1565 "ldrb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001566
Jim Grosbach928f3322010-11-11 01:55:59 +00001567def LDRSH_PRE : AI3ldshpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001568 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001569 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001570
Jim Grosbach928f3322010-11-11 01:55:59 +00001571def LDRSH_POST: AI3ldshpo<(outs GPR:$Rt, GPR:$Rn_wb),
1572 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1573 "ldrsh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001574
Jim Grosbach928f3322010-11-11 01:55:59 +00001575def LDRSB_PRE : AI3ldsbpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001576 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001577 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001578
Jim Grosbach928f3322010-11-11 01:55:59 +00001579def LDRSB_POST: AI3ldsbpo<(outs GPR:$Rt, GPR:$Rn_wb),
1580 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
1581 "ldrsb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001582
1583// For disassembly only
1584def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001585 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001586 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1587 Requires<[IsARM, HasV5TE]>;
1588
1589// For disassembly only
1590def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001591 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001592 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1593 Requires<[IsARM, HasV5TE]>;
1594
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001595} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001596
Johnny Chenadb561d2010-02-18 03:27:42 +00001597// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001598
Jim Grosbach2716e252010-11-12 21:28:15 +00001599def LDRT : AI2ldstpo<1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001600 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001601 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1602 let Inst{21} = 1; // overwrite
1603}
1604
Jim Grosbach2716e252010-11-12 21:28:15 +00001605def LDRBT : AI2ldstpo<1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001606 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001607 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1608 let Inst{21} = 1; // overwrite
1609}
1610
1611def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001612 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001613 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1614 let Inst{21} = 1; // overwrite
1615}
1616
1617def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001618 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001619 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1620 let Inst{21} = 1; // overwrite
1621}
1622
1623def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001624 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001625 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001626 let Inst{21} = 1; // overwrite
1627}
1628
Evan Chenga8e29892007-01-19 07:51:42 +00001629// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001630
1631// Stores with truncate
Jim Grosbach570a9222010-11-11 01:09:40 +00001632def STRH : AI3sth<(outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
1633 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1634 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001635
Evan Chenga8e29892007-01-19 07:51:42 +00001636// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001637let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1638 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001639def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001640 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001641 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001642
1643// Indexed stores
Jim Grosbach2716e252010-11-12 21:28:15 +00001644def STR_PRE : AI2ldstpr<0, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001645 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001646 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001647 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001648 [(set GPR:$base_wb,
1649 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1650
Jim Grosbach2716e252010-11-12 21:28:15 +00001651def STR_POST : AI2ldstpo<0, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001652 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001653 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001654 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001655 [(set GPR:$base_wb,
1656 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1657
Evan Chengd87293c2008-11-06 08:47:38 +00001658def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001659 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001660 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001661 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001662 [(set GPR:$base_wb,
1663 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1664
Evan Chengd87293c2008-11-06 08:47:38 +00001665def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001666 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001667 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001668 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001669 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1670 GPR:$base, am3offset:$offset))]>;
1671
Jim Grosbach2716e252010-11-12 21:28:15 +00001672def STRB_PRE : AI2ldstpr<0, 1, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001673 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001674 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001675 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001676 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1677 GPR:$base, am2offset:$offset))]>;
1678
Jim Grosbach2716e252010-11-12 21:28:15 +00001679def STRB_POST: AI2ldstpo<0, 1, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001680 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001681 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001682 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001683 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1684 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001685
Johnny Chen39a4bb32010-02-18 22:31:18 +00001686// For disassembly only
1687def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1688 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001689 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001690 "strd", "\t$src1, $src2, [$base, $offset]!",
1691 "$base = $base_wb", []>;
1692
1693// For disassembly only
1694def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1695 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001696 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001697 "strd", "\t$src1, $src2, [$base], $offset",
1698 "$base = $base_wb", []>;
1699
Johnny Chenad4df4c2010-03-01 19:22:00 +00001700// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001701
Jim Grosbach2716e252010-11-12 21:28:15 +00001702def STRT : AI2ldstpo<0, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001703 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001704 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001705 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1706 [/* For disassembly only; pattern left blank */]> {
1707 let Inst{21} = 1; // overwrite
1708}
1709
Jim Grosbach2716e252010-11-12 21:28:15 +00001710def STRBT : AI2ldstpo<0, 1, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001711 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001712 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001713 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1714 [/* For disassembly only; pattern left blank */]> {
1715 let Inst{21} = 1; // overwrite
1716}
1717
Johnny Chenad4df4c2010-03-01 19:22:00 +00001718def STRHT: AI3sthpo<(outs GPR:$base_wb),
1719 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001720 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001721 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1722 [/* For disassembly only; pattern left blank */]> {
1723 let Inst{21} = 1; // overwrite
1724}
1725
Evan Chenga8e29892007-01-19 07:51:42 +00001726//===----------------------------------------------------------------------===//
1727// Load / store multiple Instructions.
1728//
1729
Chris Lattner39ee0362010-10-31 19:10:56 +00001730let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1731 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001732def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001733 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001734 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Jim Grosbachc1235e22010-11-10 23:18:49 +00001735 "ldm${amode}${p}\t$Rn, $dsts", "", []> {
Jim Grosbachc1235e22010-11-10 23:18:49 +00001736 let Inst{21} = 0;
1737}
Evan Chenga8e29892007-01-19 07:51:42 +00001738
Jim Grosbache6913602010-11-03 01:01:43 +00001739def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001740 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001741 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001742 "ldm${amode}${p}\t$Rn!, $dsts",
Jim Grosbachc1235e22010-11-10 23:18:49 +00001743 "$Rn = $wb", []> {
Jim Grosbachc1235e22010-11-10 23:18:49 +00001744 let Inst{21} = 1;
1745}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001746} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001747
Chris Lattner39ee0362010-10-31 19:10:56 +00001748let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1749 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001750def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001751 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001752 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Jim Grosbach954ffff2010-11-10 23:44:32 +00001753 "stm${amode}${p}\t$Rn, $srcs", "", []> {
1754 let Inst{21} = 0;
1755}
Bob Wilson815baeb2010-03-13 01:08:20 +00001756
Jim Grosbache6913602010-11-03 01:01:43 +00001757def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001758 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001759 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001760 "stm${amode}${p}\t$Rn!, $srcs",
Jim Grosbach954ffff2010-11-10 23:44:32 +00001761 "$Rn = $wb", []> {
1762 bits<4> p;
1763 let Inst{31-28} = p;
1764 let Inst{21} = 1;
1765}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001766} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001767
1768//===----------------------------------------------------------------------===//
1769// Move Instructions.
1770//
1771
Evan Chengcd799b92009-06-12 20:46:18 +00001772let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001773def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1774 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1775 bits<4> Rd;
1776 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001777
Johnny Chen04301522009-11-07 00:54:36 +00001778 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001779 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001780 let Inst{3-0} = Rm;
1781 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001782}
1783
Dale Johannesen38d5f042010-06-15 22:24:08 +00001784// A version for the smaller set of tail call registers.
1785let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001786def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001787 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1788 bits<4> Rd;
1789 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001790
Dale Johannesen38d5f042010-06-15 22:24:08 +00001791 let Inst{11-4} = 0b00000000;
1792 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001793 let Inst{3-0} = Rm;
1794 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001795}
1796
Evan Chengf40deed2010-10-27 23:41:30 +00001797def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001798 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001799 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1800 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001801 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001802 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001803 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001804 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001805 let Inst{25} = 0;
1806}
Evan Chenga2515702007-03-19 07:09:02 +00001807
Evan Chengb3379fb2009-02-05 08:42:55 +00001808let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001809def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1810 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001811 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001812 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001813 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001814 let Inst{15-12} = Rd;
1815 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001816 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001817}
1818
1819let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001820def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001821 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001822 "movw", "\t$Rd, $imm",
1823 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001824 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001825 bits<4> Rd;
1826 bits<16> imm;
1827 let Inst{15-12} = Rd;
1828 let Inst{11-0} = imm{11-0};
1829 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001830 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001831 let Inst{25} = 1;
1832}
1833
Jim Grosbach1de588d2010-10-14 18:54:27 +00001834let Constraints = "$src = $Rd" in
1835def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001836 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001837 "movt", "\t$Rd, $imm",
1838 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001839 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001840 lo16AllZero:$imm))]>, UnaryDP,
1841 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001842 bits<4> Rd;
1843 bits<16> imm;
1844 let Inst{15-12} = Rd;
1845 let Inst{11-0} = imm{11-0};
1846 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001847 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001848 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001849}
Evan Cheng13ab0202007-07-10 18:08:01 +00001850
Evan Cheng20956592009-10-21 08:15:52 +00001851def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1852 Requires<[IsARM, HasV6T2]>;
1853
David Goodwinca01a8d2009-09-01 18:32:09 +00001854let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001855def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1856 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1857 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001858
1859// These aren't really mov instructions, but we have to define them this way
1860// due to flag operands.
1861
Evan Cheng071a2792007-09-11 19:55:27 +00001862let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001863def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1864 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1865 Requires<[IsARM]>;
1866def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1867 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1868 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001869}
Evan Chenga8e29892007-01-19 07:51:42 +00001870
Evan Chenga8e29892007-01-19 07:51:42 +00001871//===----------------------------------------------------------------------===//
1872// Extend Instructions.
1873//
1874
1875// Sign extenders
1876
Evan Cheng576a3962010-09-25 00:49:35 +00001877defm SXTB : AI_ext_rrot<0b01101010,
1878 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1879defm SXTH : AI_ext_rrot<0b01101011,
1880 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001881
Evan Cheng576a3962010-09-25 00:49:35 +00001882defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001883 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001884defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001885 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001886
Johnny Chen2ec5e492010-02-22 21:50:40 +00001887// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001888defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001889
1890// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001891defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001892
1893// Zero extenders
1894
1895let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001896defm UXTB : AI_ext_rrot<0b01101110,
1897 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1898defm UXTH : AI_ext_rrot<0b01101111,
1899 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1900defm UXTB16 : AI_ext_rrot<0b01101100,
1901 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001902
Jim Grosbach542f6422010-07-28 23:25:44 +00001903// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1904// The transformation should probably be done as a combiner action
1905// instead so we can include a check for masking back in the upper
1906// eight bits of the source into the lower eight bits of the result.
1907//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1908// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001909def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001910 (UXTB16r_rot GPR:$Src, 8)>;
1911
Evan Cheng576a3962010-09-25 00:49:35 +00001912defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001913 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001914defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001915 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001916}
1917
Evan Chenga8e29892007-01-19 07:51:42 +00001918// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001919// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001920defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001921
Evan Chenga8e29892007-01-19 07:51:42 +00001922
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001923def SBFX : I<(outs GPR:$Rd),
1924 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001925 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001926 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001927 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001928 bits<4> Rd;
1929 bits<4> Rn;
1930 bits<5> lsb;
1931 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001932 let Inst{27-21} = 0b0111101;
1933 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001934 let Inst{20-16} = width;
1935 let Inst{15-12} = Rd;
1936 let Inst{11-7} = lsb;
1937 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001938}
1939
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001940def UBFX : I<(outs GPR:$Rd),
1941 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001942 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001943 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001944 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001945 bits<4> Rd;
1946 bits<4> Rn;
1947 bits<5> lsb;
1948 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001949 let Inst{27-21} = 0b0111111;
1950 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001951 let Inst{20-16} = width;
1952 let Inst{15-12} = Rd;
1953 let Inst{11-7} = lsb;
1954 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001955}
1956
Evan Chenga8e29892007-01-19 07:51:42 +00001957//===----------------------------------------------------------------------===//
1958// Arithmetic Instructions.
1959//
1960
Jim Grosbach26421962008-10-14 20:36:24 +00001961defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001962 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001963 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001964defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001965 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001966 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001967
Evan Chengc85e8322007-07-05 07:13:32 +00001968// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001969defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001970 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001971 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1972defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001973 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001974 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001975
Evan Cheng62674222009-06-25 23:34:10 +00001976defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001977 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001978defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001979 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001980defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001981 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001982defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001983 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001984
Jim Grosbach84760882010-10-15 18:42:41 +00001985def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1986 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1987 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1988 bits<4> Rd;
1989 bits<4> Rn;
1990 bits<12> imm;
1991 let Inst{25} = 1;
1992 let Inst{15-12} = Rd;
1993 let Inst{19-16} = Rn;
1994 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001995}
Evan Cheng13ab0202007-07-10 18:08:01 +00001996
Bob Wilsoncff71782010-08-05 18:23:43 +00001997// The reg/reg form is only defined for the disassembler; for codegen it is
1998// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001999def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2000 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002001 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002002 bits<4> Rd;
2003 bits<4> Rn;
2004 bits<4> Rm;
2005 let Inst{11-4} = 0b00000000;
2006 let Inst{25} = 0;
2007 let Inst{3-0} = Rm;
2008 let Inst{15-12} = Rd;
2009 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002010}
2011
Jim Grosbach84760882010-10-15 18:42:41 +00002012def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2013 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2014 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2015 bits<4> Rd;
2016 bits<4> Rn;
2017 bits<12> shift;
2018 let Inst{25} = 0;
2019 let Inst{11-0} = shift;
2020 let Inst{15-12} = Rd;
2021 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002022}
Evan Chengc85e8322007-07-05 07:13:32 +00002023
2024// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002025let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002026def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2027 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2028 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2029 bits<4> Rd;
2030 bits<4> Rn;
2031 bits<12> imm;
2032 let Inst{25} = 1;
2033 let Inst{20} = 1;
2034 let Inst{15-12} = Rd;
2035 let Inst{19-16} = Rn;
2036 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002037}
Jim Grosbach84760882010-10-15 18:42:41 +00002038def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2039 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2040 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2041 bits<4> Rd;
2042 bits<4> Rn;
2043 bits<12> shift;
2044 let Inst{25} = 0;
2045 let Inst{20} = 1;
2046 let Inst{11-0} = shift;
2047 let Inst{15-12} = Rd;
2048 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002049}
Evan Cheng071a2792007-09-11 19:55:27 +00002050}
Evan Chengc85e8322007-07-05 07:13:32 +00002051
Evan Cheng62674222009-06-25 23:34:10 +00002052let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002053def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2054 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2055 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002056 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002057 bits<4> Rd;
2058 bits<4> Rn;
2059 bits<12> imm;
2060 let Inst{25} = 1;
2061 let Inst{15-12} = Rd;
2062 let Inst{19-16} = Rn;
2063 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002064}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002065// The reg/reg form is only defined for the disassembler; for codegen it is
2066// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002067def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2068 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002069 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002070 bits<4> Rd;
2071 bits<4> Rn;
2072 bits<4> Rm;
2073 let Inst{11-4} = 0b00000000;
2074 let Inst{25} = 0;
2075 let Inst{3-0} = Rm;
2076 let Inst{15-12} = Rd;
2077 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002078}
Jim Grosbach84760882010-10-15 18:42:41 +00002079def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2080 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2081 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002082 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002083 bits<4> Rd;
2084 bits<4> Rn;
2085 bits<12> shift;
2086 let Inst{25} = 0;
2087 let Inst{11-0} = shift;
2088 let Inst{15-12} = Rd;
2089 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002090}
Evan Cheng62674222009-06-25 23:34:10 +00002091}
2092
2093// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002094let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002095def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2096 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2097 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002098 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002099 bits<4> Rd;
2100 bits<4> Rn;
2101 bits<12> imm;
2102 let Inst{25} = 1;
2103 let Inst{20} = 1;
2104 let Inst{15-12} = Rd;
2105 let Inst{19-16} = Rn;
2106 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002107}
Jim Grosbach84760882010-10-15 18:42:41 +00002108def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2109 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2110 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002111 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002112 bits<4> Rd;
2113 bits<4> Rn;
2114 bits<12> shift;
2115 let Inst{25} = 0;
2116 let Inst{20} = 1;
2117 let Inst{11-0} = shift;
2118 let Inst{15-12} = Rd;
2119 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002120}
Evan Cheng071a2792007-09-11 19:55:27 +00002121}
Evan Cheng2c614c52007-06-06 10:17:05 +00002122
Evan Chenga8e29892007-01-19 07:51:42 +00002123// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002124// The assume-no-carry-in form uses the negation of the input since add/sub
2125// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2126// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2127// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002128def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2129 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002130def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2131 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2132// The with-carry-in form matches bitwise not instead of the negation.
2133// Effectively, the inverse interpretation of the carry flag already accounts
2134// for part of the negation.
2135def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2136 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002137
2138// Note: These are implemented in C++ code, because they have to generate
2139// ADD/SUBrs instructions, which use a complex pattern that a xform function
2140// cannot produce.
2141// (mul X, 2^n+1) -> (add (X << n), X)
2142// (mul X, 2^n-1) -> (rsb X, (X << n))
2143
Johnny Chen667d1272010-02-22 18:50:54 +00002144// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002145// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002146class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002147 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002148 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2149 opc, "\t$Rd, $Rn, $Rm", pattern> {
2150 bits<4> Rd;
2151 bits<4> Rn;
2152 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002153 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002154 let Inst{11-4} = op11_4;
2155 let Inst{19-16} = Rn;
2156 let Inst{15-12} = Rd;
2157 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002158}
2159
Johnny Chen667d1272010-02-22 18:50:54 +00002160// Saturating add/subtract -- for disassembly only
2161
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002162def QADD : AAI<0b00010000, 0b00000101, "qadd",
2163 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2164def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2165 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2166def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2167def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2168
2169def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2170def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2171def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2172def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2173def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2174def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2175def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2176def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2177def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2178def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2179def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2180def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002181
2182// Signed/Unsigned add/subtract -- for disassembly only
2183
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002184def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2185def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2186def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2187def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2188def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2189def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2190def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2191def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2192def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2193def USAX : AAI<0b01100101, 0b11110101, "usax">;
2194def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2195def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002196
2197// Signed/Unsigned halving add/subtract -- for disassembly only
2198
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002199def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2200def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2201def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2202def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2203def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2204def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2205def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2206def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2207def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2208def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2209def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2210def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002211
Johnny Chenadc77332010-02-26 22:04:29 +00002212// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002213
Jim Grosbach70987fb2010-10-18 23:35:38 +00002214def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002215 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002216 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002217 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002218 bits<4> Rd;
2219 bits<4> Rn;
2220 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002221 let Inst{27-20} = 0b01111000;
2222 let Inst{15-12} = 0b1111;
2223 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002224 let Inst{19-16} = Rd;
2225 let Inst{11-8} = Rm;
2226 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002227}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002228def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002229 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002230 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002231 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002232 bits<4> Rd;
2233 bits<4> Rn;
2234 bits<4> Rm;
2235 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002236 let Inst{27-20} = 0b01111000;
2237 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002238 let Inst{19-16} = Rd;
2239 let Inst{15-12} = Ra;
2240 let Inst{11-8} = Rm;
2241 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002242}
2243
2244// Signed/Unsigned saturate -- for disassembly only
2245
Jim Grosbach70987fb2010-10-18 23:35:38 +00002246def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2247 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002248 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002249 bits<4> Rd;
2250 bits<5> sat_imm;
2251 bits<4> Rn;
2252 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002253 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002254 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002255 let Inst{20-16} = sat_imm;
2256 let Inst{15-12} = Rd;
2257 let Inst{11-7} = sh{7-3};
2258 let Inst{6} = sh{0};
2259 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002260}
2261
Jim Grosbach70987fb2010-10-18 23:35:38 +00002262def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2263 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002264 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002265 bits<4> Rd;
2266 bits<4> sat_imm;
2267 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002268 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002269 let Inst{11-4} = 0b11110011;
2270 let Inst{15-12} = Rd;
2271 let Inst{19-16} = sat_imm;
2272 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002273}
2274
Jim Grosbach70987fb2010-10-18 23:35:38 +00002275def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2276 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002277 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002278 bits<4> Rd;
2279 bits<5> sat_imm;
2280 bits<4> Rn;
2281 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002282 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002283 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002284 let Inst{15-12} = Rd;
2285 let Inst{11-7} = sh{7-3};
2286 let Inst{6} = sh{0};
2287 let Inst{20-16} = sat_imm;
2288 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002289}
2290
Jim Grosbach70987fb2010-10-18 23:35:38 +00002291def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2292 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002293 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002294 bits<4> Rd;
2295 bits<4> sat_imm;
2296 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002297 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002298 let Inst{11-4} = 0b11110011;
2299 let Inst{15-12} = Rd;
2300 let Inst{19-16} = sat_imm;
2301 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002302}
Evan Chenga8e29892007-01-19 07:51:42 +00002303
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002304def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2305def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002306
Evan Chenga8e29892007-01-19 07:51:42 +00002307//===----------------------------------------------------------------------===//
2308// Bitwise Instructions.
2309//
2310
Jim Grosbach26421962008-10-14 20:36:24 +00002311defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002312 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002313 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002314defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002315 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002316 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002317defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002318 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002319 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002320defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002321 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002322 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002323
Jim Grosbach3fea191052010-10-21 22:03:21 +00002324def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002325 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002326 "bfc", "\t$Rd, $imm", "$src = $Rd",
2327 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002328 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002329 bits<4> Rd;
2330 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002331 let Inst{27-21} = 0b0111110;
2332 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002333 let Inst{15-12} = Rd;
2334 let Inst{11-7} = imm{4-0}; // lsb
2335 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002336}
2337
Johnny Chenb2503c02010-02-17 06:31:48 +00002338// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002339def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002340 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002341 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2342 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002343 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002344 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002345 bits<4> Rd;
2346 bits<4> Rn;
2347 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002348 let Inst{27-21} = 0b0111110;
2349 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002350 let Inst{15-12} = Rd;
2351 let Inst{11-7} = imm{4-0}; // lsb
2352 let Inst{20-16} = imm{9-5}; // width
2353 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002354}
2355
Jim Grosbach36860462010-10-21 22:19:32 +00002356def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2357 "mvn", "\t$Rd, $Rm",
2358 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2359 bits<4> Rd;
2360 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002361 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002362 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002363 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002364 let Inst{15-12} = Rd;
2365 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002366}
Jim Grosbach36860462010-10-21 22:19:32 +00002367def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2368 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2369 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2370 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002371 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002372 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002373 let Inst{19-16} = 0b0000;
2374 let Inst{15-12} = Rd;
2375 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002376}
Evan Chengb3379fb2009-02-05 08:42:55 +00002377let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002378def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2379 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2380 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2381 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002382 bits<12> imm;
2383 let Inst{25} = 1;
2384 let Inst{19-16} = 0b0000;
2385 let Inst{15-12} = Rd;
2386 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002387}
Evan Chenga8e29892007-01-19 07:51:42 +00002388
2389def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2390 (BICri GPR:$src, so_imm_not:$imm)>;
2391
2392//===----------------------------------------------------------------------===//
2393// Multiply Instructions.
2394//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002395class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2396 string opc, string asm, list<dag> pattern>
2397 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2398 bits<4> Rd;
2399 bits<4> Rm;
2400 bits<4> Rn;
2401 let Inst{19-16} = Rd;
2402 let Inst{11-8} = Rm;
2403 let Inst{3-0} = Rn;
2404}
2405class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2406 string opc, string asm, list<dag> pattern>
2407 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2408 bits<4> RdLo;
2409 bits<4> RdHi;
2410 bits<4> Rm;
2411 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002412 let Inst{19-16} = RdHi;
2413 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002414 let Inst{11-8} = Rm;
2415 let Inst{3-0} = Rn;
2416}
Evan Chenga8e29892007-01-19 07:51:42 +00002417
Evan Cheng8de898a2009-06-26 00:19:44 +00002418let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002419def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2420 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2421 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002422
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002423def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2424 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2425 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2426 bits<4> Ra;
2427 let Inst{15-12} = Ra;
2428}
Evan Chenga8e29892007-01-19 07:51:42 +00002429
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002430def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002431 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002432 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002433 Requires<[IsARM, HasV6T2]> {
2434 bits<4> Rd;
2435 bits<4> Rm;
2436 bits<4> Rn;
2437 let Inst{19-16} = Rd;
2438 let Inst{11-8} = Rm;
2439 let Inst{3-0} = Rn;
2440}
Evan Chengedcbada2009-07-06 22:05:45 +00002441
Evan Chenga8e29892007-01-19 07:51:42 +00002442// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002443
Evan Chengcd799b92009-06-12 20:46:18 +00002444let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002445let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002446def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2447 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2448 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002449
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002450def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2451 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2452 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002453}
Evan Chenga8e29892007-01-19 07:51:42 +00002454
2455// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002456def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2457 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2458 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002459
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002460def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2461 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2462 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002463
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002464def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2465 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2466 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2467 Requires<[IsARM, HasV6]> {
2468 bits<4> RdLo;
2469 bits<4> RdHi;
2470 bits<4> Rm;
2471 bits<4> Rn;
2472 let Inst{19-16} = RdLo;
2473 let Inst{15-12} = RdHi;
2474 let Inst{11-8} = Rm;
2475 let Inst{3-0} = Rn;
2476}
Evan Chengcd799b92009-06-12 20:46:18 +00002477} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002478
2479// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002480def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2481 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2482 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002483 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002484 let Inst{15-12} = 0b1111;
2485}
Evan Cheng13ab0202007-07-10 18:08:01 +00002486
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002487def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2488 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002489 [/* For disassembly only; pattern left blank */]>,
2490 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002491 let Inst{15-12} = 0b1111;
2492}
2493
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002494def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2495 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2496 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2497 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2498 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002499
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002500def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2501 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2502 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002503 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002504 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002505
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002506def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2507 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2508 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2509 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2510 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002511
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002512def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2513 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2514 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002515 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002516 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002517
Raul Herbster37fb5b12007-08-30 23:25:47 +00002518multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002519 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2520 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2521 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2522 (sext_inreg GPR:$Rm, i16)))]>,
2523 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002524
Jim Grosbach3870b752010-10-22 18:35:16 +00002525 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2526 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2527 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2528 (sra GPR:$Rm, (i32 16))))]>,
2529 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002530
Jim Grosbach3870b752010-10-22 18:35:16 +00002531 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2532 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2533 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2534 (sext_inreg GPR:$Rm, i16)))]>,
2535 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002536
Jim Grosbach3870b752010-10-22 18:35:16 +00002537 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2538 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2539 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2540 (sra GPR:$Rm, (i32 16))))]>,
2541 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002542
Jim Grosbach3870b752010-10-22 18:35:16 +00002543 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2544 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2545 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2546 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2547 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002548
Jim Grosbach3870b752010-10-22 18:35:16 +00002549 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2550 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2551 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2552 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2553 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002554}
2555
Raul Herbster37fb5b12007-08-30 23:25:47 +00002556
2557multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002558 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002559 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2560 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2561 [(set GPR:$Rd, (add GPR:$Ra,
2562 (opnode (sext_inreg GPR:$Rn, i16),
2563 (sext_inreg GPR:$Rm, i16))))]>,
2564 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002565
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002566 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002567 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2568 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2569 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2570 (sra GPR:$Rm, (i32 16)))))]>,
2571 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002572
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002573 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002574 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2575 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2576 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2577 (sext_inreg GPR:$Rm, i16))))]>,
2578 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002579
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002580 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002581 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2582 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2583 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2584 (sra GPR:$Rm, (i32 16)))))]>,
2585 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002586
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002587 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002588 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2589 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2590 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2591 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2592 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002593
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002594 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002595 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2596 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2597 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2598 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2599 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002600}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002601
Raul Herbster37fb5b12007-08-30 23:25:47 +00002602defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2603defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002604
Johnny Chen83498e52010-02-12 21:59:23 +00002605// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002606def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2607 (ins GPR:$Rn, GPR:$Rm),
2608 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002609 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002610 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002611
Jim Grosbach3870b752010-10-22 18:35:16 +00002612def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2613 (ins GPR:$Rn, GPR:$Rm),
2614 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002615 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002616 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002617
Jim Grosbach3870b752010-10-22 18:35:16 +00002618def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2619 (ins GPR:$Rn, GPR:$Rm),
2620 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002621 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002622 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002623
Jim Grosbach3870b752010-10-22 18:35:16 +00002624def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2625 (ins GPR:$Rn, GPR:$Rm),
2626 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002627 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002628 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002629
Johnny Chen667d1272010-02-22 18:50:54 +00002630// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002631class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2632 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002633 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002634 bits<4> Rn;
2635 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002636 let Inst{4} = 1;
2637 let Inst{5} = swap;
2638 let Inst{6} = sub;
2639 let Inst{7} = 0;
2640 let Inst{21-20} = 0b00;
2641 let Inst{22} = long;
2642 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002643 let Inst{11-8} = Rm;
2644 let Inst{3-0} = Rn;
2645}
2646class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2647 InstrItinClass itin, string opc, string asm>
2648 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2649 bits<4> Rd;
2650 let Inst{15-12} = 0b1111;
2651 let Inst{19-16} = Rd;
2652}
2653class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2654 InstrItinClass itin, string opc, string asm>
2655 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2656 bits<4> Ra;
2657 let Inst{15-12} = Ra;
2658}
2659class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2660 InstrItinClass itin, string opc, string asm>
2661 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2662 bits<4> RdLo;
2663 bits<4> RdHi;
2664 let Inst{19-16} = RdHi;
2665 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002666}
2667
2668multiclass AI_smld<bit sub, string opc> {
2669
Jim Grosbach385e1362010-10-22 19:15:30 +00002670 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2671 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002672
Jim Grosbach385e1362010-10-22 19:15:30 +00002673 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2674 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002675
Jim Grosbach385e1362010-10-22 19:15:30 +00002676 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2677 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2678 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002679
Jim Grosbach385e1362010-10-22 19:15:30 +00002680 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2681 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2682 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002683
2684}
2685
2686defm SMLA : AI_smld<0, "smla">;
2687defm SMLS : AI_smld<1, "smls">;
2688
Johnny Chen2ec5e492010-02-22 21:50:40 +00002689multiclass AI_sdml<bit sub, string opc> {
2690
Jim Grosbach385e1362010-10-22 19:15:30 +00002691 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2692 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2693 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2694 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002695}
2696
2697defm SMUA : AI_sdml<0, "smua">;
2698defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002699
Evan Chenga8e29892007-01-19 07:51:42 +00002700//===----------------------------------------------------------------------===//
2701// Misc. Arithmetic Instructions.
2702//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002703
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002704def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2705 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2706 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002707
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002708def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2709 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2710 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2711 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002712
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002713def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2714 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2715 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002716
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002717def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2718 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2719 [(set GPR:$Rd,
2720 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2721 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2722 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2723 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2724 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002725
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002726def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2727 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2728 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002729 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002730 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2731 (shl GPR:$Rm, (i32 8))), i16))]>,
2732 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002733
Bob Wilsonf955f292010-08-17 17:23:19 +00002734def lsl_shift_imm : SDNodeXForm<imm, [{
2735 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2736 return CurDAG->getTargetConstant(Sh, MVT::i32);
2737}]>;
2738
2739def lsl_amt : PatLeaf<(i32 imm), [{
2740 return (N->getZExtValue() < 32);
2741}], lsl_shift_imm>;
2742
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002743def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2744 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2745 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2746 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2747 (and (shl GPR:$Rm, lsl_amt:$sh),
2748 0xFFFF0000)))]>,
2749 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002750
Evan Chenga8e29892007-01-19 07:51:42 +00002751// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002752def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2753 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2754def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2755 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002756
Bob Wilsonf955f292010-08-17 17:23:19 +00002757def asr_shift_imm : SDNodeXForm<imm, [{
2758 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2759 return CurDAG->getTargetConstant(Sh, MVT::i32);
2760}]>;
2761
2762def asr_amt : PatLeaf<(i32 imm), [{
2763 return (N->getZExtValue() <= 32);
2764}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002765
Bob Wilsondc66eda2010-08-16 22:26:55 +00002766// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2767// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002768def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2769 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2770 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2771 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2772 (and (sra GPR:$Rm, asr_amt:$sh),
2773 0xFFFF)))]>,
2774 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002775
Evan Chenga8e29892007-01-19 07:51:42 +00002776// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2777// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002778def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002779 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002780def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002781 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2782 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002783
Evan Chenga8e29892007-01-19 07:51:42 +00002784//===----------------------------------------------------------------------===//
2785// Comparison Instructions...
2786//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002787
Jim Grosbach26421962008-10-14 20:36:24 +00002788defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002789 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002790 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002791
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002792// FIXME: We have to be careful when using the CMN instruction and comparison
2793// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002794// results:
2795//
2796// rsbs r1, r1, 0
2797// cmp r0, r1
2798// mov r0, #0
2799// it ls
2800// mov r0, #1
2801//
2802// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002803//
Bill Wendling6165e872010-08-26 18:33:51 +00002804// cmn r0, r1
2805// mov r0, #0
2806// it ls
2807// mov r0, #1
2808//
2809// However, the CMN gives the *opposite* result when r1 is 0. This is because
2810// the carry flag is set in the CMP case but not in the CMN case. In short, the
2811// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2812// value of r0 and the carry bit (because the "carry bit" parameter to
2813// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2814// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2815// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2816// parameter to AddWithCarry is defined as 0).
2817//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002818// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002819//
2820// x = 0
2821// ~x = 0xFFFF FFFF
2822// ~x + 1 = 0x1 0000 0000
2823// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2824//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002825// Therefore, we should disable CMN when comparing against zero, until we can
2826// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2827// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002828//
2829// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2830//
2831// This is related to <rdar://problem/7569620>.
2832//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002833//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2834// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002835
Evan Chenga8e29892007-01-19 07:51:42 +00002836// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002837defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002838 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002839 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002840defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002841 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002842 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002843
David Goodwinc0309b42009-06-29 15:33:01 +00002844defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002845 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002846 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2847defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002848 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002849 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002850
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002851//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2852// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002853
David Goodwinc0309b42009-06-29 15:33:01 +00002854def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002855 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002856
Evan Cheng218977b2010-07-13 19:27:42 +00002857// Pseudo i64 compares for some floating point compares.
2858let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2859 Defs = [CPSR] in {
2860def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002861 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002862 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002863 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2864
2865def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002866 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002867 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2868} // usesCustomInserter
2869
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002870
Evan Chenga8e29892007-01-19 07:51:42 +00002871// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002872// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002873// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002874// FIXME: These should all be pseudo-instructions that get expanded to
2875// the normal MOV instructions. That would fix the dependency on
2876// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002877let neverHasSideEffects = 1 in {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002878let isAsCheapAsAMove = 1 in
Jim Grosbach89c898f2010-10-13 00:50:27 +00002879def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2880 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2881 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2882 RegConstraint<"$false = $Rd">, UnaryDP {
2883 bits<4> Rd;
2884 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002885 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002886 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002887 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002888 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002889 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002890}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002891
Jim Grosbach27e90082010-10-29 19:28:17 +00002892def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2893 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2894 "mov", "\t$Rd, $shift",
2895 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2896 RegConstraint<"$false = $Rd">, UnaryDP {
2897 bits<4> Rd;
2898 bits<4> Rn;
2899 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002900 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002901 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002902 let Inst{19-16} = Rn;
2903 let Inst{15-12} = Rd;
2904 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002905}
2906
Evan Cheng875a6ac2010-11-12 22:42:47 +00002907let isAsCheapAsAMove = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00002908def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2909 DPFrm, IIC_iMOVi,
2910 "movw", "\t$Rd, $imm",
2911 []>,
2912 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2913 UnaryDP {
2914 bits<4> Rd;
2915 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002916 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002917 let Inst{20} = 0;
2918 let Inst{19-16} = imm{15-12};
2919 let Inst{15-12} = Rd;
2920 let Inst{11-0} = imm{11-0};
2921}
2922
Evan Cheng875a6ac2010-11-12 22:42:47 +00002923let isAsCheapAsAMove = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00002924def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2925 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2926 "mov", "\t$Rd, $imm",
2927 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2928 RegConstraint<"$false = $Rd">, UnaryDP {
2929 bits<4> Rd;
2930 bits<12> imm;
2931 let Inst{25} = 1;
2932 let Inst{20} = 0;
2933 let Inst{19-16} = 0b0000;
2934 let Inst{15-12} = Rd;
2935 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002936}
Evan Cheng875a6ac2010-11-12 22:42:47 +00002937
2938let isAsCheapAsAMove = 1 in
2939def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
2940 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2941 "mvn", "\t$Rd, $imm",
2942 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
2943 RegConstraint<"$false = $Rd">, UnaryDP {
2944 bits<4> Rd;
2945 bits<12> imm;
2946 let Inst{25} = 1;
2947 let Inst{20} = 0;
2948 let Inst{19-16} = 0b0000;
2949 let Inst{15-12} = Rd;
2950 let Inst{11-0} = imm;
2951}
Owen Andersonf523e472010-09-23 23:45:25 +00002952} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002953
Jim Grosbach3728e962009-12-10 00:11:09 +00002954//===----------------------------------------------------------------------===//
2955// Atomic operations intrinsics
2956//
2957
Bob Wilsonf74a4292010-10-30 00:54:37 +00002958def memb_opt : Operand<i32> {
2959 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002960}
Jim Grosbach3728e962009-12-10 00:11:09 +00002961
Bob Wilsonf74a4292010-10-30 00:54:37 +00002962// memory barriers protect the atomic sequences
2963let hasSideEffects = 1 in {
2964def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2965 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2966 Requires<[IsARM, HasDB]> {
2967 bits<4> opt;
2968 let Inst{31-4} = 0xf57ff05;
2969 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002970}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002971
Johnny Chen7def14f2010-08-11 23:35:12 +00002972def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002973 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002974 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002975 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002976 // FIXME: add encoding
2977}
Jim Grosbach3728e962009-12-10 00:11:09 +00002978}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002979
Bob Wilsonf74a4292010-10-30 00:54:37 +00002980def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2981 "dsb", "\t$opt",
2982 [/* For disassembly only; pattern left blank */]>,
2983 Requires<[IsARM, HasDB]> {
2984 bits<4> opt;
2985 let Inst{31-4} = 0xf57ff04;
2986 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002987}
2988
Johnny Chenfd6037d2010-02-18 00:19:08 +00002989// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002990def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2991 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002992 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002993 let Inst{3-0} = 0b1111;
2994}
2995
Jim Grosbach66869102009-12-11 18:52:41 +00002996let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002997 let Uses = [CPSR] in {
2998 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002999 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003000 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3001 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003002 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003003 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3004 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003005 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003006 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3007 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003008 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003009 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3010 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003011 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003012 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3013 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003014 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003015 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3016 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003017 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003018 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3019 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003020 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003021 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3022 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003023 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003024 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3025 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003026 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003027 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3028 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003029 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003030 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3031 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003032 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003033 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3034 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003035 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003036 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3037 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003038 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003039 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3040 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003041 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003042 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3043 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003044 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003045 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3046 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003047 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003048 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3049 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003050 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003051 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3052
3053 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003054 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003055 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3056 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003057 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003058 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3059 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003060 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003061 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3062
Jim Grosbache801dc42009-12-12 01:40:06 +00003063 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003064 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003065 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3066 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003067 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003068 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3069 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003070 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003071 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3072}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003073}
3074
3075let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003076def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3077 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003078 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003079def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3080 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003081 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003082def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3083 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003084 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003085def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003086 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003087 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003088 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003089}
3090
Jim Grosbach86875a22010-10-29 19:58:57 +00003091let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3092def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003093 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003094 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003095 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003096def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003097 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003098 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003099 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003100def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003101 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003102 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003103 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003104def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3105 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003106 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003107 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003108 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003109}
3110
Johnny Chenb9436272010-02-17 22:37:58 +00003111// Clear-Exclusive is for disassembly only.
3112def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3113 [/* For disassembly only; pattern left blank */]>,
3114 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003115 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003116}
3117
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003118// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3119let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003120def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3121 [/* For disassembly only; pattern left blank */]>;
3122def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3123 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003124}
3125
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003126//===----------------------------------------------------------------------===//
3127// TLS Instructions
3128//
3129
3130// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003131// FIXME: This needs to be a pseudo of some sort so that we can get the
3132// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003133let isCall = 1,
3134 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003135 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003136 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003137 [(set R0, ARMthread_pointer)]>;
3138}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003139
Evan Chenga8e29892007-01-19 07:51:42 +00003140//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003141// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003142// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003143// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003144// Since by its nature we may be coming from some other function to get
3145// here, and we're using the stack frame for the containing function to
3146// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003147// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003148// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003149// except for our own input by listing the relevant registers in Defs. By
3150// doing so, we also cause the prologue/epilogue code to actively preserve
3151// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003152// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003153//
3154// These are pseudo-instructions and are lowered to individual MC-insts, so
3155// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003156let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003157 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3158 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003159 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003160 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003161 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003162 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003163 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003164 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3165 Requires<[IsARM, HasVFP2]>;
3166}
3167
3168let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003169 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3170 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003171 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3172 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003173 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003174 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3175 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003176}
3177
Jim Grosbach5eb19512010-05-22 01:06:18 +00003178// FIXME: Non-Darwin version(s)
3179let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3180 Defs = [ R7, LR, SP ] in {
3181def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3182 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003183 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003184 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3185 Requires<[IsARM, IsDarwin]>;
3186}
3187
Jim Grosbache4ad3872010-10-19 23:27:08 +00003188// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003189// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003190// handled when the pseudo is expanded (which happens before any passes
3191// that need the instruction size).
3192let isBarrier = 1, hasSideEffects = 1 in
3193def Int_eh_sjlj_dispatchsetup :
3194 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3195 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3196 Requires<[IsDarwin]>;
3197
Jim Grosbach0e0da732009-05-12 23:59:14 +00003198//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003199// Non-Instruction Patterns
3200//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003201
Evan Chenga8e29892007-01-19 07:51:42 +00003202// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003203
Evan Chenga8e29892007-01-19 07:51:42 +00003204// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003205// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003206let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003207def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3208 IIC_iMOVix2, "",
3209 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003210 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003211
Evan Chenga8e29892007-01-19 07:51:42 +00003212def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003213 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3214 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003215def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003216 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3217 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003218def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3219 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3220 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003221def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3222 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3223 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003224
Evan Cheng5adb66a2009-09-28 09:14:39 +00003225// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003226// This is a single pseudo instruction, the benefit is that it can be remat'd
3227// as a single unit instead of having to handle reg inputs.
3228// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003229let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003230def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3231 [(set GPR:$dst, (i32 imm:$src))]>,
3232 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003233
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003234// ConstantPool, GlobalAddress, and JumpTable
3235def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3236 Requires<[IsARM, DontUseMovt]>;
3237def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3238def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3239 Requires<[IsARM, UseMovt]>;
3240def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3241 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3242
Evan Chenga8e29892007-01-19 07:51:42 +00003243// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003244
Dale Johannesen51e28e62010-06-03 21:09:53 +00003245// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003246def : ARMPat<(ARMtcret tcGPR:$dst),
3247 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003248
3249def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3250 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3251
3252def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3253 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3254
Dale Johannesen38d5f042010-06-15 22:24:08 +00003255def : ARMPat<(ARMtcret tcGPR:$dst),
3256 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003257
3258def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3259 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3260
3261def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3262 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003263
Evan Chenga8e29892007-01-19 07:51:42 +00003264// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003265def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003266 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003267def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003268 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003269
Evan Chenga8e29892007-01-19 07:51:42 +00003270// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003271def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3272def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003273
Evan Chenga8e29892007-01-19 07:51:42 +00003274// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003275def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3276def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3277def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3278def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3279
Evan Chenga8e29892007-01-19 07:51:42 +00003280def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003281
Evan Cheng83b5cf02008-11-05 23:22:34 +00003282def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3283def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3284
Evan Cheng34b12d22007-01-19 20:27:35 +00003285// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003286def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3287 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003288 (SMULBB GPR:$a, GPR:$b)>;
3289def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3290 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003291def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3292 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003293 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003294def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003295 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003296def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3297 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003298 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003299def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003300 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003301def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3302 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003303 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003304def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003305 (SMULWB GPR:$a, GPR:$b)>;
3306
3307def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003308 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3309 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003310 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3311def : ARMV5TEPat<(add GPR:$acc,
3312 (mul sext_16_node:$a, sext_16_node:$b)),
3313 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3314def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003315 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3316 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003317 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3318def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003319 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003320 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3321def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003322 (mul (sra GPR:$a, (i32 16)),
3323 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003324 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3325def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003326 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003327 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3328def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003329 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3330 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003331 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3332def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003333 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003334 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3335
Evan Chenga8e29892007-01-19 07:51:42 +00003336//===----------------------------------------------------------------------===//
3337// Thumb Support
3338//
3339
3340include "ARMInstrThumb.td"
3341
3342//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003343// Thumb2 Support
3344//
3345
3346include "ARMInstrThumb2.td"
3347
3348//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003349// Floating Point Support
3350//
3351
3352include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003353
3354//===----------------------------------------------------------------------===//
3355// Advanced SIMD (NEON) Support
3356//
3357
3358include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003359
3360//===----------------------------------------------------------------------===//
3361// Coprocessor Instructions. For disassembly only.
3362//
3363
3364def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3365 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3366 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3367 [/* For disassembly only; pattern left blank */]> {
3368 let Inst{4} = 0;
3369}
3370
3371def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3372 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3373 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3374 [/* For disassembly only; pattern left blank */]> {
3375 let Inst{31-28} = 0b1111;
3376 let Inst{4} = 0;
3377}
3378
Johnny Chen64dfb782010-02-16 20:04:27 +00003379class ACI<dag oops, dag iops, string opc, string asm>
3380 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3381 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3382 let Inst{27-25} = 0b110;
3383}
3384
3385multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3386
3387 def _OFFSET : ACI<(outs),
3388 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3389 opc, "\tp$cop, cr$CRd, $addr"> {
3390 let Inst{31-28} = op31_28;
3391 let Inst{24} = 1; // P = 1
3392 let Inst{21} = 0; // W = 0
3393 let Inst{22} = 0; // D = 0
3394 let Inst{20} = load;
3395 }
3396
3397 def _PRE : ACI<(outs),
3398 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3399 opc, "\tp$cop, cr$CRd, $addr!"> {
3400 let Inst{31-28} = op31_28;
3401 let Inst{24} = 1; // P = 1
3402 let Inst{21} = 1; // W = 1
3403 let Inst{22} = 0; // D = 0
3404 let Inst{20} = load;
3405 }
3406
3407 def _POST : ACI<(outs),
3408 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3409 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3410 let Inst{31-28} = op31_28;
3411 let Inst{24} = 0; // P = 0
3412 let Inst{21} = 1; // W = 1
3413 let Inst{22} = 0; // D = 0
3414 let Inst{20} = load;
3415 }
3416
3417 def _OPTION : ACI<(outs),
3418 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3419 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3420 let Inst{31-28} = op31_28;
3421 let Inst{24} = 0; // P = 0
3422 let Inst{23} = 1; // U = 1
3423 let Inst{21} = 0; // W = 0
3424 let Inst{22} = 0; // D = 0
3425 let Inst{20} = load;
3426 }
3427
3428 def L_OFFSET : ACI<(outs),
3429 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003430 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003431 let Inst{31-28} = op31_28;
3432 let Inst{24} = 1; // P = 1
3433 let Inst{21} = 0; // W = 0
3434 let Inst{22} = 1; // D = 1
3435 let Inst{20} = load;
3436 }
3437
3438 def L_PRE : ACI<(outs),
3439 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003440 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003441 let Inst{31-28} = op31_28;
3442 let Inst{24} = 1; // P = 1
3443 let Inst{21} = 1; // W = 1
3444 let Inst{22} = 1; // D = 1
3445 let Inst{20} = load;
3446 }
3447
3448 def L_POST : ACI<(outs),
3449 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003450 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003451 let Inst{31-28} = op31_28;
3452 let Inst{24} = 0; // P = 0
3453 let Inst{21} = 1; // W = 1
3454 let Inst{22} = 1; // D = 1
3455 let Inst{20} = load;
3456 }
3457
3458 def L_OPTION : ACI<(outs),
3459 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003460 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003461 let Inst{31-28} = op31_28;
3462 let Inst{24} = 0; // P = 0
3463 let Inst{23} = 1; // U = 1
3464 let Inst{21} = 0; // W = 0
3465 let Inst{22} = 1; // D = 1
3466 let Inst{20} = load;
3467 }
3468}
3469
3470defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3471defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3472defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3473defm STC2 : LdStCop<0b1111, 0, "stc2">;
3474
Johnny Chen906d57f2010-02-12 01:44:23 +00003475def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3476 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3477 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3478 [/* For disassembly only; pattern left blank */]> {
3479 let Inst{20} = 0;
3480 let Inst{4} = 1;
3481}
3482
3483def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3484 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3485 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3486 [/* For disassembly only; pattern left blank */]> {
3487 let Inst{31-28} = 0b1111;
3488 let Inst{20} = 0;
3489 let Inst{4} = 1;
3490}
3491
3492def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3493 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3494 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3495 [/* For disassembly only; pattern left blank */]> {
3496 let Inst{20} = 1;
3497 let Inst{4} = 1;
3498}
3499
3500def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3501 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3502 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3503 [/* For disassembly only; pattern left blank */]> {
3504 let Inst{31-28} = 0b1111;
3505 let Inst{20} = 1;
3506 let Inst{4} = 1;
3507}
3508
3509def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3510 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3511 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3512 [/* For disassembly only; pattern left blank */]> {
3513 let Inst{23-20} = 0b0100;
3514}
3515
3516def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3517 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3518 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3519 [/* For disassembly only; pattern left blank */]> {
3520 let Inst{31-28} = 0b1111;
3521 let Inst{23-20} = 0b0100;
3522}
3523
3524def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3525 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3526 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3527 [/* For disassembly only; pattern left blank */]> {
3528 let Inst{23-20} = 0b0101;
3529}
3530
3531def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3532 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3533 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3534 [/* For disassembly only; pattern left blank */]> {
3535 let Inst{31-28} = 0b1111;
3536 let Inst{23-20} = 0b0101;
3537}
3538
Johnny Chenb98e1602010-02-12 18:55:33 +00003539//===----------------------------------------------------------------------===//
3540// Move between special register and ARM core register -- for disassembly only
3541//
3542
3543def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3544 [/* For disassembly only; pattern left blank */]> {
3545 let Inst{23-20} = 0b0000;
3546 let Inst{7-4} = 0b0000;
3547}
3548
3549def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3550 [/* For disassembly only; pattern left blank */]> {
3551 let Inst{23-20} = 0b0100;
3552 let Inst{7-4} = 0b0000;
3553}
3554
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003555def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3556 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003557 [/* For disassembly only; pattern left blank */]> {
3558 let Inst{23-20} = 0b0010;
3559 let Inst{7-4} = 0b0000;
3560}
3561
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003562def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3563 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003564 [/* For disassembly only; pattern left blank */]> {
3565 let Inst{23-20} = 0b0010;
3566 let Inst{7-4} = 0b0000;
3567}
3568
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003569def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3570 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003571 [/* For disassembly only; pattern left blank */]> {
3572 let Inst{23-20} = 0b0110;
3573 let Inst{7-4} = 0b0000;
3574}
3575
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003576def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3577 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003578 [/* For disassembly only; pattern left blank */]> {
3579 let Inst{23-20} = 0b0110;
3580 let Inst{7-4} = 0b0000;
3581}