Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | #define DEBUG_TYPE "liveintervals" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Misha Brukman | 08a6c76 | 2004-09-03 18:25:53 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 21 | #include "llvm/Value.h" |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 22 | #include "llvm/Analysis/AliasAnalysis.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/LiveVariables.h" |
| 24 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineLoopInfo.h" |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineMemOperand.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/Passes.h" |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/ProcessImplicitDefs.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 32 | #include "llvm/Target/TargetRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetInstrInfo.h" |
| 34 | #include "llvm/Target/TargetMachine.h" |
Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 35 | #include "llvm/Target/TargetOptions.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 36 | #include "llvm/Support/CommandLine.h" |
| 37 | #include "llvm/Support/Debug.h" |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 38 | #include "llvm/Support/ErrorHandling.h" |
| 39 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/DepthFirstIterator.h" |
| 41 | #include "llvm/ADT/SmallSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 42 | #include "llvm/ADT/Statistic.h" |
| 43 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 44 | #include <algorithm> |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 45 | #include <limits> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 46 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 47 | using namespace llvm; |
| 48 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 49 | // Hidden options for help debugging. |
| 50 | static cl::opt<bool> DisableReMat("disable-rematerialization", |
| 51 | cl::init(false), cl::Hidden); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 52 | |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 53 | static cl::opt<bool> EnableFastSpilling("fast-spill", |
| 54 | cl::init(false), cl::Hidden); |
| 55 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 56 | STATISTIC(numIntervals , "Number of original intervals"); |
| 57 | STATISTIC(numFolds , "Number of loads/stores folded into instructions"); |
| 58 | STATISTIC(numSplits , "Number of intervals split"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 59 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 60 | char LiveIntervals::ID = 0; |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 61 | static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 62 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 63 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
Dan Gohman | 845012e | 2009-07-31 23:37:33 +0000 | [diff] [blame] | 64 | AU.setPreservesCFG(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 65 | AU.addRequired<AliasAnalysis>(); |
| 66 | AU.addPreserved<AliasAnalysis>(); |
David Greene | 2513330 | 2007-06-08 17:18:56 +0000 | [diff] [blame] | 67 | AU.addPreserved<LiveVariables>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 68 | AU.addRequired<LiveVariables>(); |
Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 69 | AU.addPreservedID(MachineLoopInfoID); |
| 70 | AU.addPreservedID(MachineDominatorsID); |
Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 71 | |
| 72 | if (!StrongPHIElim) { |
| 73 | AU.addPreservedID(PHIEliminationID); |
| 74 | AU.addRequiredID(PHIEliminationID); |
| 75 | } |
| 76 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 77 | AU.addRequiredID(TwoAddressInstructionPassID); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 78 | AU.addPreserved<ProcessImplicitDefs>(); |
| 79 | AU.addRequired<ProcessImplicitDefs>(); |
| 80 | AU.addPreserved<SlotIndexes>(); |
| 81 | AU.addRequiredTransitive<SlotIndexes>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 82 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 83 | } |
| 84 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 85 | void LiveIntervals::releaseMemory() { |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 86 | // Free the live intervals themselves. |
Owen Anderson | 20e2839 | 2008-08-13 22:08:30 +0000 | [diff] [blame] | 87 | for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(), |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 88 | E = r2iMap_.end(); I != E; ++I) |
| 89 | delete I->second; |
| 90 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 91 | r2iMap_.clear(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 92 | |
Evan Cheng | dd199d2 | 2007-09-06 01:07:24 +0000 | [diff] [blame] | 93 | // Release VNInfo memroy regions after all VNInfo objects are dtor'd. |
| 94 | VNInfoAllocator.Reset(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 95 | while (!CloneMIs.empty()) { |
| 96 | MachineInstr *MI = CloneMIs.back(); |
| 97 | CloneMIs.pop_back(); |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 98 | mf_->DeleteMachineInstr(MI); |
| 99 | } |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 100 | } |
| 101 | |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 102 | /// runOnMachineFunction - Register allocate the whole function |
| 103 | /// |
| 104 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
| 105 | mf_ = &fn; |
| 106 | mri_ = &mf_->getRegInfo(); |
| 107 | tm_ = &fn.getTarget(); |
| 108 | tri_ = tm_->getRegisterInfo(); |
| 109 | tii_ = tm_->getInstrInfo(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 110 | aa_ = &getAnalysis<AliasAnalysis>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 111 | lv_ = &getAnalysis<LiveVariables>(); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 112 | indexes_ = &getAnalysis<SlotIndexes>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 113 | allocatableRegs_ = tri_->getAllocatableSet(fn); |
| 114 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 115 | computeIntervals(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 116 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 117 | numIntervals += getNumIntervals(); |
| 118 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 119 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 120 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 121 | } |
| 122 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 123 | /// print - Implement the dump method. |
Chris Lattner | 45cfe54 | 2009-08-23 06:03:38 +0000 | [diff] [blame] | 124 | void LiveIntervals::print(raw_ostream &OS, const Module* ) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 125 | OS << "********** INTERVALS **********\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 126 | for (const_iterator I = begin(), E = end(); I != E; ++I) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 127 | I->second->print(OS, tri_); |
| 128 | OS << "\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 129 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 130 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 131 | printInstrs(OS); |
| 132 | } |
| 133 | |
| 134 | void LiveIntervals::printInstrs(raw_ostream &OS) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 135 | OS << "********** MACHINEINSTRS **********\n"; |
| 136 | |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 137 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 138 | mbbi != mbbe; ++mbbi) { |
Jakob Stoklund Olesen | 6cd8103 | 2009-11-20 18:54:59 +0000 | [diff] [blame] | 139 | OS << "BB#" << mbbi->getNumber() |
| 140 | << ":\t\t# derived from " << mbbi->getName() << "\n"; |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 141 | for (MachineBasicBlock::iterator mii = mbbi->begin(), |
| 142 | mie = mbbi->end(); mii != mie; ++mii) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 143 | OS << getInstructionIndex(mii) << '\t' << *mii; |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 144 | } |
| 145 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 146 | } |
| 147 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 148 | void LiveIntervals::dumpInstrs() const { |
| 149 | printInstrs(errs()); |
| 150 | } |
| 151 | |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 152 | bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li, |
| 153 | VirtRegMap &vrm, unsigned reg) { |
| 154 | // We don't handle fancy stuff crossing basic block boundaries |
| 155 | if (li.ranges.size() != 1) |
| 156 | return true; |
| 157 | const LiveRange &range = li.ranges.front(); |
| 158 | SlotIndex idx = range.start.getBaseIndex(); |
| 159 | SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex(); |
Jakob Stoklund Olesen | f4811a9 | 2009-12-03 20:49:10 +0000 | [diff] [blame] | 160 | |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 161 | // Skip deleted instructions |
| 162 | MachineInstr *firstMI = getInstructionFromIndex(idx); |
| 163 | while (!firstMI && idx != end) { |
| 164 | idx = idx.getNextIndex(); |
| 165 | firstMI = getInstructionFromIndex(idx); |
| 166 | } |
| 167 | if (!firstMI) |
| 168 | return false; |
| 169 | |
| 170 | // Find last instruction in range |
| 171 | SlotIndex lastIdx = end.getPrevIndex(); |
| 172 | MachineInstr *lastMI = getInstructionFromIndex(lastIdx); |
| 173 | while (!lastMI && lastIdx != idx) { |
| 174 | lastIdx = lastIdx.getPrevIndex(); |
| 175 | lastMI = getInstructionFromIndex(lastIdx); |
| 176 | } |
| 177 | if (!lastMI) |
| 178 | return false; |
| 179 | |
| 180 | // Range cannot cross basic block boundaries or terminators |
| 181 | MachineBasicBlock *MBB = firstMI->getParent(); |
| 182 | if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator()) |
| 183 | return true; |
| 184 | |
| 185 | MachineBasicBlock::const_iterator E = lastMI; |
| 186 | ++E; |
| 187 | for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) { |
| 188 | const MachineInstr &MI = *I; |
| 189 | |
| 190 | // Allow copies to and from li.reg |
| 191 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 192 | if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
| 193 | if (SrcReg == li.reg || DstReg == li.reg) |
| 194 | continue; |
| 195 | |
| 196 | // Check for operands using reg |
| 197 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 198 | const MachineOperand& mop = MI.getOperand(i); |
| 199 | if (!mop.isReg()) |
| 200 | continue; |
| 201 | unsigned PhysReg = mop.getReg(); |
| 202 | if (PhysReg == 0 || PhysReg == li.reg) |
| 203 | continue; |
| 204 | if (TargetRegisterInfo::isVirtualRegister(PhysReg)) { |
| 205 | if (!vrm.hasPhys(PhysReg)) |
Bill Wendling | dc492e0 | 2009-12-05 07:30:23 +0000 | [diff] [blame] | 206 | continue; |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 207 | PhysReg = vrm.getPhys(PhysReg); |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 208 | } |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 209 | if (PhysReg && tri_->regsOverlap(PhysReg, reg)) |
| 210 | return true; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 211 | } |
| 212 | } |
| 213 | |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 214 | // No conflicts found. |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 215 | return false; |
| 216 | } |
| 217 | |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 218 | /// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except |
| 219 | /// it can check use as well. |
| 220 | bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li, |
| 221 | unsigned Reg, bool CheckUse, |
| 222 | SmallPtrSet<MachineInstr*,32> &JoinedCopies) { |
| 223 | for (LiveInterval::Ranges::const_iterator |
| 224 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 225 | for (SlotIndex index = I->start.getBaseIndex(), |
| 226 | end = I->end.getPrevSlot().getBaseIndex().getNextIndex(); |
| 227 | index != end; |
| 228 | index = index.getNextIndex()) { |
Jakob Stoklund Olesen | f4811a9 | 2009-12-03 20:49:10 +0000 | [diff] [blame] | 229 | MachineInstr *MI = getInstructionFromIndex(index); |
| 230 | if (!MI) |
| 231 | continue; // skip deleted instructions |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 232 | |
| 233 | if (JoinedCopies.count(MI)) |
| 234 | continue; |
| 235 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 236 | MachineOperand& MO = MI->getOperand(i); |
| 237 | if (!MO.isReg()) |
| 238 | continue; |
| 239 | if (MO.isUse() && !CheckUse) |
| 240 | continue; |
| 241 | unsigned PhysReg = MO.getReg(); |
| 242 | if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg)) |
| 243 | continue; |
| 244 | if (tri_->isSubRegister(Reg, PhysReg)) |
| 245 | return true; |
| 246 | } |
| 247 | } |
| 248 | } |
| 249 | |
| 250 | return false; |
| 251 | } |
| 252 | |
Daniel Dunbar | 504f9a6 | 2009-09-15 20:31:12 +0000 | [diff] [blame] | 253 | #ifndef NDEBUG |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 254 | static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 255 | if (TargetRegisterInfo::isPhysicalRegister(reg)) |
Daniel Dunbar | 3f0e830 | 2009-07-24 09:53:24 +0000 | [diff] [blame] | 256 | errs() << tri_->getName(reg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 257 | else |
Daniel Dunbar | 3f0e830 | 2009-07-24 09:53:24 +0000 | [diff] [blame] | 258 | errs() << "%reg" << reg; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 259 | } |
Daniel Dunbar | 504f9a6 | 2009-09-15 20:31:12 +0000 | [diff] [blame] | 260 | #endif |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 261 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 262 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 263 | MachineBasicBlock::iterator mi, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 264 | SlotIndex MIIdx, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 265 | MachineOperand& MO, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 266 | unsigned MOIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 267 | LiveInterval &interval) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 268 | DEBUG({ |
| 269 | errs() << "\t\tregister: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 270 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 271 | }); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 272 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 273 | // Virtual registers may be defined multiple times (due to phi |
| 274 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 275 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 276 | // time we see a vreg. |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 277 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 278 | if (interval.empty()) { |
| 279 | // Get the Idx of the defining instructions. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 280 | SlotIndex defIndex = MIIdx.getDefIndex(); |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 281 | // Earlyclobbers move back one, so that they overlap the live range |
| 282 | // of inputs. |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 283 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 284 | defIndex = MIIdx.getUseIndex(); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 285 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 286 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 287 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 288 | if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 289 | mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 290 | mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 291 | tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 292 | CopyMI = mi; |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 293 | // Earlyclobbers move back one. |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 294 | ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 295 | |
| 296 | assert(ValNo->id == 0 && "First value in interval is not 0?"); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 297 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 298 | // Loop over all of the blocks that the vreg is defined in. There are |
| 299 | // two cases we have to handle here. The most common case is a vreg |
| 300 | // whose lifetime is contained within a basic block. In this case there |
| 301 | // will be a single kill, in MBB, which comes after the definition. |
| 302 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 303 | // FIXME: what about dead vars? |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 304 | SlotIndex killIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 305 | if (vi.Kills[0] != mi) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 306 | killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 307 | else |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 308 | killIdx = defIndex.getStoreIndex(); |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 309 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 310 | // If the kill happens after the definition, we have an intra-block |
| 311 | // live range. |
| 312 | if (killIdx > defIndex) { |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 313 | assert(vi.AliveBlocks.empty() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 314 | "Shouldn't be alive across any blocks!"); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 315 | LiveRange LR(defIndex, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 316 | interval.addRange(LR); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 317 | DEBUG(errs() << " +" << LR << "\n"); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 318 | ValNo->addKill(killIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 319 | return; |
| 320 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 321 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 322 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 323 | // The other case we handle is when a virtual register lives to the end |
| 324 | // of the defining block, potentially live across some blocks, then is |
| 325 | // live into some number of blocks, but gets killed. Start by adding a |
| 326 | // range that goes from this definition to the end of the defining block. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 327 | LiveRange NewLR(defIndex, getMBBEndIdx(mbb).getNextIndex().getLoadIndex(), |
| 328 | ValNo); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 329 | DEBUG(errs() << " +" << NewLR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 330 | interval.addRange(NewLR); |
| 331 | |
| 332 | // Iterate over all of the blocks that the variable is completely |
| 333 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 334 | // live interval. |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 335 | for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(), |
| 336 | E = vi.AliveBlocks.end(); I != E; ++I) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 337 | LiveRange LR( |
| 338 | getMBBStartIdx(mf_->getBlockNumbered(*I)), |
| 339 | getMBBEndIdx(mf_->getBlockNumbered(*I)).getNextIndex().getLoadIndex(), |
| 340 | ValNo); |
Dan Gohman | 4a829ec | 2008-11-13 16:31:27 +0000 | [diff] [blame] | 341 | interval.addRange(LR); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 342 | DEBUG(errs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 343 | } |
| 344 | |
| 345 | // Finally, this virtual register is live from the start of any killing |
| 346 | // block to the 'use' slot of the killing instruction. |
| 347 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 348 | MachineInstr *Kill = vi.Kills[i]; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 349 | SlotIndex killIdx = |
| 350 | getInstructionIndex(Kill).getDefIndex(); |
Evan Cheng | b0f5973 | 2009-09-21 04:32:32 +0000 | [diff] [blame] | 351 | LiveRange LR(getMBBStartIdx(Kill->getParent()), killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 352 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 353 | ValNo->addKill(killIdx); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 354 | DEBUG(errs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 355 | } |
| 356 | |
| 357 | } else { |
| 358 | // If this is the second time we see a virtual register definition, it |
| 359 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 360 | // the result of two address elimination, then the vreg is one of the |
| 361 | // def-and-use register operand. |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 362 | if (mi->isRegTiedToUseOperand(MOIdx)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 363 | // If this is a two-address definition, then we have already processed |
| 364 | // the live range. The only problem is that we didn't realize there |
| 365 | // are actually two values in the live interval. Because of this we |
| 366 | // need to take the LiveRegion that defines this register and split it |
| 367 | // into two values. |
Evan Cheng | a07cec9 | 2008-01-10 08:22:10 +0000 | [diff] [blame] | 368 | assert(interval.containsOneValue()); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 369 | SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex(); |
| 370 | SlotIndex RedefIndex = MIIdx.getDefIndex(); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 371 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 372 | RedefIndex = MIIdx.getUseIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 373 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 374 | const LiveRange *OldLR = |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 375 | interval.getLiveRangeContaining(RedefIndex.getUseIndex()); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 376 | VNInfo *OldValNo = OldLR->valno; |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 377 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 378 | // Delete the initial value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 379 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 380 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 381 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 382 | // Two-address vregs should always only be redefined once. This means |
| 383 | // that at this point, there should be exactly one value number in it. |
| 384 | assert(interval.containsOneValue() && "Unexpected 2-addr liveint!"); |
| 385 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 386 | // The new value number (#1) is defined by the instruction we claimed |
| 387 | // defined value #0. |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 388 | VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(), |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 389 | false, // update at * |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 390 | VNInfoAllocator); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 391 | ValNo->setFlags(OldValNo->getFlags()); // * <- updating here |
| 392 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 393 | // Value#0 is now defined by the 2-addr instruction. |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 394 | OldValNo->def = RedefIndex; |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 395 | OldValNo->setCopy(0); |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 396 | |
| 397 | // Add the new live interval which replaces the range for the input copy. |
| 398 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 399 | DEBUG(errs() << " replace range with " << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 400 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 401 | ValNo->addKill(RedefIndex); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 402 | |
| 403 | // If this redefinition is dead, we need to add a dummy unit live |
| 404 | // range covering the def slot. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 405 | if (MO.isDead()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 406 | interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(), |
| 407 | OldValNo)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 408 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 409 | DEBUG({ |
| 410 | errs() << " RESULT: "; |
| 411 | interval.print(errs(), tri_); |
| 412 | }); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 413 | } else { |
| 414 | // Otherwise, this must be because of phi elimination. If this is the |
| 415 | // first redefinition of the vreg that we have seen, go back and change |
| 416 | // the live range in the PHI block to be a different value number. |
| 417 | if (interval.containsOneValue()) { |
Jakob Stoklund Olesen | 74215fc | 2009-12-16 18:55:53 +0000 | [diff] [blame] | 418 | |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 419 | VNInfo *VNI = interval.getValNumInfo(0); |
Jakob Stoklund Olesen | 74215fc | 2009-12-16 18:55:53 +0000 | [diff] [blame] | 420 | // Phi elimination may have reused the register for multiple identical |
| 421 | // phi nodes. There will be a kill per phi. Remove the old ranges that |
| 422 | // we now know have an incorrect number. |
| 423 | for (unsigned ki=0, ke=vi.Kills.size(); ki != ke; ++ki) { |
| 424 | MachineInstr *Killer = vi.Kills[ki]; |
| 425 | SlotIndex Start = getMBBStartIdx(Killer->getParent()); |
| 426 | SlotIndex End = getInstructionIndex(Killer).getDefIndex(); |
| 427 | DEBUG({ |
| 428 | errs() << "\n\t\trenaming [" << Start << "," << End << "] in: "; |
| 429 | interval.print(errs(), tri_); |
| 430 | }); |
| 431 | interval.removeRange(Start, End); |
| 432 | |
| 433 | // Replace the interval with one of a NEW value number. Note that |
| 434 | // this value number isn't actually defined by an instruction, weird |
| 435 | // huh? :) |
| 436 | LiveRange LR(Start, End, |
| 437 | interval.getNextValue(SlotIndex(Start, true), |
| 438 | 0, false, VNInfoAllocator)); |
| 439 | LR.valno->setIsPHIDef(true); |
| 440 | interval.addRange(LR); |
| 441 | LR.valno->addKill(End); |
| 442 | } |
| 443 | |
Lang Hames | 6194569 | 2009-12-09 05:39:12 +0000 | [diff] [blame] | 444 | MachineBasicBlock *killMBB = getMBBFromIndex(VNI->def); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 445 | VNI->addKill(indexes_->getTerminatorGap(killMBB)); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 446 | VNI->setHasPHIKill(true); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 447 | DEBUG({ |
| 448 | errs() << " RESULT: "; |
| 449 | interval.print(errs(), tri_); |
| 450 | }); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 451 | } |
| 452 | |
| 453 | // In the case of PHI elimination, each variable definition is only |
| 454 | // live until the end of the block. We've already taken care of the |
| 455 | // rest of the live range. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 456 | SlotIndex defIndex = MIIdx.getDefIndex(); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 457 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 458 | defIndex = MIIdx.getUseIndex(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 459 | |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 460 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 461 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 462 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 463 | if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 464 | mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 465 | mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 466 | tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 467 | CopyMI = mi; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 468 | ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator); |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 469 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 470 | SlotIndex killIndex = getMBBEndIdx(mbb).getNextIndex().getLoadIndex(); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 471 | LiveRange LR(defIndex, killIndex, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 472 | interval.addRange(LR); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 473 | ValNo->addKill(indexes_->getTerminatorGap(mbb)); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 474 | ValNo->setHasPHIKill(true); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 475 | DEBUG(errs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 476 | } |
| 477 | } |
| 478 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 479 | DEBUG(errs() << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 480 | } |
| 481 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 482 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 483 | MachineBasicBlock::iterator mi, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 484 | SlotIndex MIIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 485 | MachineOperand& MO, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 486 | LiveInterval &interval, |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 487 | MachineInstr *CopyMI) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 488 | // A physical register cannot be live across basic block, so its |
| 489 | // lifetime must end somewhere in its defining basic block. |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 490 | DEBUG({ |
| 491 | errs() << "\t\tregister: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 492 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 493 | }); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 494 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 495 | SlotIndex baseIndex = MIIdx; |
| 496 | SlotIndex start = baseIndex.getDefIndex(); |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 497 | // Earlyclobbers move back one. |
| 498 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 499 | start = MIIdx.getUseIndex(); |
| 500 | SlotIndex end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 501 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 502 | // If it is not used after definition, it is considered dead at |
| 503 | // the instruction defining it. Hence its interval is: |
| 504 | // [defSlot(def), defSlot(def)+1) |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 505 | // For earlyclobbers, the defSlot was pushed back one; the extra |
| 506 | // advance below compensates. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 507 | if (MO.isDead()) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 508 | DEBUG(errs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 509 | end = start.getStoreIndex(); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 510 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 511 | } |
| 512 | |
| 513 | // If it is not dead on definition, it must be killed by a |
| 514 | // subsequent instruction. Hence its interval is: |
| 515 | // [defSlot(def), useSlot(kill)+1) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 516 | baseIndex = baseIndex.getNextIndex(); |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 517 | while (++mi != MBB->end()) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 518 | |
| 519 | if (getInstructionFromIndex(baseIndex) == 0) |
| 520 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
| 521 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 522 | if (mi->killsRegister(interval.reg, tri_)) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 523 | DEBUG(errs() << " killed"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 524 | end = baseIndex.getDefIndex(); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 525 | goto exit; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 526 | } else { |
| 527 | int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_); |
| 528 | if (DefIdx != -1) { |
| 529 | if (mi->isRegTiedToUseOperand(DefIdx)) { |
| 530 | // Two-address instruction. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 531 | end = baseIndex.getDefIndex(); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 532 | } else { |
| 533 | // Another instruction redefines the register before it is ever read. |
| 534 | // Then the register is essentially dead at the instruction that defines |
| 535 | // it. Hence its interval is: |
| 536 | // [defSlot(def), defSlot(def)+1) |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 537 | DEBUG(errs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 538 | end = start.getStoreIndex(); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 539 | } |
| 540 | goto exit; |
| 541 | } |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 542 | } |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 543 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 544 | baseIndex = baseIndex.getNextIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 545 | } |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 546 | |
| 547 | // The only case we should have a dead physreg here without a killing or |
| 548 | // instruction where we know it's dead is if it is live-in to the function |
Evan Cheng | d521bc9 | 2009-04-27 17:36:47 +0000 | [diff] [blame] | 549 | // and never used. Another possible case is the implicit use of the |
| 550 | // physical register has been deleted by two-address pass. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 551 | end = start.getStoreIndex(); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 552 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 553 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 554 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 555 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 556 | // Already exists? Extend old live interval. |
| 557 | LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start); |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 558 | bool Extend = OldLR != interval.end(); |
| 559 | VNInfo *ValNo = Extend |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 560 | ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator); |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 561 | if (MO.isEarlyClobber() && Extend) |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 562 | ValNo->setHasRedefByEC(true); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 563 | LiveRange LR(start, end, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 564 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 565 | LR.valno->addKill(end); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 566 | DEBUG(errs() << " +" << LR << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 567 | } |
| 568 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 569 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 570 | MachineBasicBlock::iterator MI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 571 | SlotIndex MIIdx, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 572 | MachineOperand& MO, |
| 573 | unsigned MOIdx) { |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 574 | if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 575 | handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 576 | getOrCreateInterval(MO.getReg())); |
| 577 | else if (allocatableRegs_[MO.getReg()]) { |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 578 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 579 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 580 | if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 581 | MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 582 | MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 583 | tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 584 | CopyMI = MI; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 585 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 586 | getOrCreateInterval(MO.getReg()), CopyMI); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 587 | // Def of a register also defines its sub-registers. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 588 | for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 589 | // If MI also modifies the sub-register explicitly, avoid processing it |
| 590 | // more than once. Do not pass in TRI here so it checks for exact match. |
| 591 | if (!MI->modifiesRegister(*AS)) |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 592 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 593 | getOrCreateInterval(*AS), 0); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 594 | } |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 595 | } |
| 596 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 597 | void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 598 | SlotIndex MIIdx, |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 599 | LiveInterval &interval, bool isAlias) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 600 | DEBUG({ |
| 601 | errs() << "\t\tlivein register: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 602 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 603 | }); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 604 | |
| 605 | // Look for kills, if it reaches a def before it's killed, then it shouldn't |
| 606 | // be considered a livein. |
| 607 | MachineBasicBlock::iterator mi = MBB->begin(); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 608 | SlotIndex baseIndex = MIIdx; |
| 609 | SlotIndex start = baseIndex; |
| 610 | if (getInstructionFromIndex(baseIndex) == 0) |
| 611 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
| 612 | |
| 613 | SlotIndex end = baseIndex; |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 614 | bool SeenDefUse = false; |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 615 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 616 | while (mi != MBB->end()) { |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 617 | if (mi->killsRegister(interval.reg, tri_)) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 618 | DEBUG(errs() << " killed"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 619 | end = baseIndex.getDefIndex(); |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 620 | SeenDefUse = true; |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 621 | break; |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 622 | } else if (mi->modifiesRegister(interval.reg, tri_)) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 623 | // Another instruction redefines the register before it is ever read. |
| 624 | // Then the register is essentially dead at the instruction that defines |
| 625 | // it. Hence its interval is: |
| 626 | // [defSlot(def), defSlot(def)+1) |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 627 | DEBUG(errs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 628 | end = start.getStoreIndex(); |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 629 | SeenDefUse = true; |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 630 | break; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 631 | } |
| 632 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 633 | ++mi; |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 634 | if (mi != MBB->end()) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 635 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 636 | } |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 637 | } |
| 638 | |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 639 | // Live-in register might not be used at all. |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 640 | if (!SeenDefUse) { |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 641 | if (isAlias) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 642 | DEBUG(errs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 643 | end = MIIdx.getStoreIndex(); |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 644 | } else { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 645 | DEBUG(errs() << " live through"); |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 646 | end = baseIndex; |
| 647 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 648 | } |
| 649 | |
Lang Hames | 10382fb | 2009-06-19 02:17:53 +0000 | [diff] [blame] | 650 | VNInfo *vni = |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 651 | interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true), |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 652 | 0, false, VNInfoAllocator); |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 653 | vni->setIsPHIDef(true); |
| 654 | LiveRange LR(start, end, vni); |
Jakob Stoklund Olesen | 3de23e6 | 2009-11-07 01:58:40 +0000 | [diff] [blame] | 655 | |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 656 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 657 | LR.valno->addKill(end); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 658 | DEBUG(errs() << " +" << LR << '\n'); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 659 | } |
| 660 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 661 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 662 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 663 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 664 | /// which a variable is live |
Dale Johannesen | 91aac10 | 2008-09-17 21:13:11 +0000 | [diff] [blame] | 665 | void LiveIntervals::computeIntervals() { |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 666 | DEBUG(errs() << "********** COMPUTING LIVE INTERVALS **********\n" |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 667 | << "********** Function: " |
| 668 | << ((Value*)mf_->getFunction())->getName() << '\n'); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 669 | |
| 670 | SmallVector<unsigned, 8> UndefUses; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 671 | for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end(); |
| 672 | MBBI != E; ++MBBI) { |
| 673 | MachineBasicBlock *MBB = MBBI; |
Owen Anderson | 134eb73 | 2008-09-21 20:43:24 +0000 | [diff] [blame] | 674 | // Track the index of the current machine instr. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 675 | SlotIndex MIIndex = getMBBStartIdx(MBB); |
Jakob Stoklund Olesen | 324da76 | 2009-11-20 01:17:03 +0000 | [diff] [blame] | 676 | DEBUG(errs() << MBB->getName() << ":\n"); |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 677 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 678 | MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 679 | |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 680 | // Create intervals for live-ins to this BB first. |
| 681 | for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(), |
| 682 | LE = MBB->livein_end(); LI != LE; ++LI) { |
| 683 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI)); |
| 684 | // Multiple live-ins can alias the same register. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 685 | for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS) |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 686 | if (!hasInterval(*AS)) |
| 687 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS), |
| 688 | true); |
Chris Lattner | dffb2e8 | 2006-09-04 18:27:40 +0000 | [diff] [blame] | 689 | } |
| 690 | |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 691 | // Skip over empty initial indices. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 692 | if (getInstructionFromIndex(MIIndex) == 0) |
| 693 | MIIndex = indexes_->getNextNonNullIndex(MIIndex); |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 694 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 695 | for (; MI != miEnd; ++MI) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 696 | DEBUG(errs() << MIIndex << "\t" << *MI); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 697 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 698 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 699 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 700 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 701 | if (!MO.isReg() || !MO.getReg()) |
| 702 | continue; |
| 703 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 704 | // handle register defs - build intervals |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 705 | if (MO.isDef()) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 706 | handleRegisterDef(MBB, MI, MIIndex, MO, i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 707 | else if (MO.isUndef()) |
| 708 | UndefUses.push_back(MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 709 | } |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 710 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 711 | // Move to the next instr slot. |
| 712 | MIIndex = indexes_->getNextNonNullIndex(MIIndex); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 713 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 714 | } |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 715 | |
| 716 | // Create empty intervals for registers defined by implicit_def's (except |
| 717 | // for those implicit_def that define values which are liveout of their |
| 718 | // blocks. |
| 719 | for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) { |
| 720 | unsigned UndefReg = UndefUses[i]; |
| 721 | (void)getOrCreateInterval(UndefReg); |
| 722 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 723 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 724 | |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 725 | LiveInterval* LiveIntervals::createInterval(unsigned reg) { |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 726 | float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F; |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 727 | return new LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 728 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 729 | |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 730 | /// dupInterval - Duplicate a live interval. The caller is responsible for |
| 731 | /// managing the allocated memory. |
| 732 | LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) { |
| 733 | LiveInterval *NewLI = createInterval(li->reg); |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 734 | NewLI->Copy(*li, mri_, getVNInfoAllocator()); |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 735 | return NewLI; |
| 736 | } |
| 737 | |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 738 | /// getVNInfoSourceReg - Helper function that parses the specified VNInfo |
| 739 | /// copy field and returns the source register that defines it. |
| 740 | unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const { |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 741 | if (!VNI->getCopy()) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 742 | return 0; |
| 743 | |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 744 | if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) { |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 745 | // If it's extracting out of a physical register, return the sub-register. |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 746 | unsigned Reg = VNI->getCopy()->getOperand(1).getReg(); |
Evan Cheng | ac94863 | 2009-12-11 06:01:00 +0000 | [diff] [blame] | 747 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
| 748 | unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm(); |
| 749 | unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg(); |
| 750 | if (SrcSubReg == DstSubReg) |
| 751 | // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3 |
| 752 | // reg1034 can still be coalesced to EDX. |
| 753 | return Reg; |
| 754 | assert(DstSubReg == 0); |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 755 | Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm()); |
Evan Cheng | ac94863 | 2009-12-11 06:01:00 +0000 | [diff] [blame] | 756 | } |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 757 | return Reg; |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 758 | } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
| 759 | VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) |
| 760 | return VNI->getCopy()->getOperand(2).getReg(); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 761 | |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 762 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 763 | if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 764 | return SrcReg; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 765 | llvm_unreachable("Unrecognized copy instruction!"); |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 766 | return 0; |
| 767 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 768 | |
| 769 | //===----------------------------------------------------------------------===// |
| 770 | // Register allocator hooks. |
| 771 | // |
| 772 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 773 | /// getReMatImplicitUse - If the remat definition MI has one (for now, we only |
| 774 | /// allow one) virtual register operand, then its uses are implicitly using |
| 775 | /// the register. Returns the virtual register. |
| 776 | unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li, |
| 777 | MachineInstr *MI) const { |
| 778 | unsigned RegOp = 0; |
| 779 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 780 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 781 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 782 | continue; |
| 783 | unsigned Reg = MO.getReg(); |
| 784 | if (Reg == 0 || Reg == li.reg) |
| 785 | continue; |
Chris Lattner | 1873d0c | 2009-06-27 04:06:41 +0000 | [diff] [blame] | 786 | |
| 787 | if (TargetRegisterInfo::isPhysicalRegister(Reg) && |
| 788 | !allocatableRegs_[Reg]) |
| 789 | continue; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 790 | // FIXME: For now, only remat MI with at most one register operand. |
| 791 | assert(!RegOp && |
| 792 | "Can't rematerialize instruction with multiple register operand!"); |
| 793 | RegOp = MO.getReg(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 794 | #ifndef NDEBUG |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 795 | break; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 796 | #endif |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 797 | } |
| 798 | return RegOp; |
| 799 | } |
| 800 | |
| 801 | /// isValNoAvailableAt - Return true if the val# of the specified interval |
| 802 | /// which reaches the given instruction also reaches the specified use index. |
| 803 | bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 804 | SlotIndex UseIdx) const { |
| 805 | SlotIndex Index = getInstructionIndex(MI); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 806 | VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno; |
| 807 | LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx); |
| 808 | return UI != li.end() && UI->valno == ValNo; |
| 809 | } |
| 810 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 811 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 812 | /// val# of the specified interval is re-materializable. |
| 813 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 814 | const VNInfo *ValNo, MachineInstr *MI, |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 815 | SmallVectorImpl<LiveInterval*> &SpillIs, |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 816 | bool &isLoad) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 817 | if (DisableReMat) |
| 818 | return false; |
| 819 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 820 | if (!tii_->isTriviallyReMaterializable(MI, aa_)) |
| 821 | return false; |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 822 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 823 | // Target-specific code can mark an instruction as being rematerializable |
| 824 | // if it has one virtual reg use, though it had better be something like |
| 825 | // a PIC base register which is likely to be live everywhere. |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 826 | unsigned ImpUse = getReMatImplicitUse(li, MI); |
| 827 | if (ImpUse) { |
| 828 | const LiveInterval &ImpLi = getInterval(ImpUse); |
| 829 | for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg), |
| 830 | re = mri_->use_end(); ri != re; ++ri) { |
| 831 | MachineInstr *UseMI = &*ri; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 832 | SlotIndex UseIdx = getInstructionIndex(UseMI); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 833 | if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo) |
| 834 | continue; |
| 835 | if (!isValNoAvailableAt(ImpLi, MI, UseIdx)) |
| 836 | return false; |
| 837 | } |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 838 | |
| 839 | // If a register operand of the re-materialized instruction is going to |
| 840 | // be spilled next, then it's not legal to re-materialize this instruction. |
| 841 | for (unsigned i = 0, e = SpillIs.size(); i != e; ++i) |
| 842 | if (ImpUse == SpillIs[i]->reg) |
| 843 | return false; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 844 | } |
| 845 | return true; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 846 | } |
| 847 | |
Evan Cheng | 0658749 | 2008-10-24 02:05:00 +0000 | [diff] [blame] | 848 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 849 | /// val# of the specified interval is re-materializable. |
| 850 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 851 | const VNInfo *ValNo, MachineInstr *MI) { |
| 852 | SmallVector<LiveInterval*, 4> Dummy1; |
| 853 | bool Dummy2; |
| 854 | return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2); |
| 855 | } |
| 856 | |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 857 | /// isReMaterializable - Returns true if every definition of MI of every |
| 858 | /// val# of the specified interval is re-materializable. |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 859 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 860 | SmallVectorImpl<LiveInterval*> &SpillIs, |
| 861 | bool &isLoad) { |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 862 | isLoad = false; |
| 863 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 864 | i != e; ++i) { |
| 865 | const VNInfo *VNI = *i; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 866 | if (VNI->isUnused()) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 867 | continue; // Dead val#. |
| 868 | // Is the def for the val# rematerializable? |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 869 | if (!VNI->isDefAccurate()) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 870 | return false; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 871 | MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def); |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 872 | bool DefIsLoad = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 873 | if (!ReMatDefMI || |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 874 | !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad)) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 875 | return false; |
| 876 | isLoad |= DefIsLoad; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 877 | } |
| 878 | return true; |
| 879 | } |
| 880 | |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 881 | /// FilterFoldedOps - Filter out two-address use operands. Return |
| 882 | /// true if it finds any issue with the operands that ought to prevent |
| 883 | /// folding. |
| 884 | static bool FilterFoldedOps(MachineInstr *MI, |
| 885 | SmallVector<unsigned, 2> &Ops, |
| 886 | unsigned &MRInfo, |
| 887 | SmallVector<unsigned, 2> &FoldOps) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 888 | MRInfo = 0; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 889 | for (unsigned i = 0, e = Ops.size(); i != e; ++i) { |
| 890 | unsigned OpIdx = Ops[i]; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 891 | MachineOperand &MO = MI->getOperand(OpIdx); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 892 | // FIXME: fold subreg use. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 893 | if (MO.getSubReg()) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 894 | return true; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 895 | if (MO.isDef()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 896 | MRInfo |= (unsigned)VirtRegMap::isMod; |
| 897 | else { |
| 898 | // Filter out two-address use operand(s). |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 899 | if (MI->isRegTiedToDefOperand(OpIdx)) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 900 | MRInfo = VirtRegMap::isModRef; |
| 901 | continue; |
| 902 | } |
| 903 | MRInfo |= (unsigned)VirtRegMap::isRef; |
| 904 | } |
| 905 | FoldOps.push_back(OpIdx); |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 906 | } |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 907 | return false; |
| 908 | } |
| 909 | |
| 910 | |
| 911 | /// tryFoldMemoryOperand - Attempts to fold either a spill / restore from |
| 912 | /// slot / to reg or any rematerialized load into ith operand of specified |
| 913 | /// MI. If it is successul, MI is updated with the newly created MI and |
| 914 | /// returns true. |
| 915 | bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI, |
| 916 | VirtRegMap &vrm, MachineInstr *DefMI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 917 | SlotIndex InstrIdx, |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 918 | SmallVector<unsigned, 2> &Ops, |
| 919 | bool isSS, int Slot, unsigned Reg) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 920 | // If it is an implicit def instruction, just delete it. |
Evan Cheng | 20ccded | 2008-03-15 00:19:36 +0000 | [diff] [blame] | 921 | if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 922 | RemoveMachineInstrFromMaps(MI); |
| 923 | vrm.RemoveMachineInstrFromMaps(MI); |
| 924 | MI->eraseFromParent(); |
| 925 | ++numFolds; |
| 926 | return true; |
| 927 | } |
| 928 | |
| 929 | // Filter the list of operand indexes that are to be folded. Abort if |
| 930 | // any operand will prevent folding. |
| 931 | unsigned MRInfo = 0; |
| 932 | SmallVector<unsigned, 2> FoldOps; |
| 933 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 934 | return false; |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 935 | |
Evan Cheng | 427f4c1 | 2008-03-31 23:19:51 +0000 | [diff] [blame] | 936 | // The only time it's safe to fold into a two address instruction is when |
| 937 | // it's folding reload and spill from / into a spill stack slot. |
| 938 | if (DefMI && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 249ded3 | 2008-02-23 03:38:34 +0000 | [diff] [blame] | 939 | return false; |
| 940 | |
Evan Cheng | f2f8c2a | 2008-02-08 22:05:27 +0000 | [diff] [blame] | 941 | MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot) |
| 942 | : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 943 | if (fmi) { |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 944 | // Remember this instruction uses the spill slot. |
| 945 | if (isSS) vrm.addSpillSlotUse(Slot, fmi); |
| 946 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 947 | // Attempt to fold the memory reference into the instruction. If |
| 948 | // we can do this, we don't need to insert spill code. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 949 | MachineBasicBlock &MBB = *MI->getParent(); |
Evan Cheng | 8480293 | 2008-01-10 08:24:38 +0000 | [diff] [blame] | 950 | if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot)) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 951 | vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 952 | vrm.transferSpillPts(MI, fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 953 | vrm.transferRestorePts(MI, fmi); |
Evan Cheng | c1f53c7 | 2008-03-11 21:34:46 +0000 | [diff] [blame] | 954 | vrm.transferEmergencySpills(MI, fmi); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 955 | ReplaceMachineInstrInMaps(MI, fmi); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 956 | MI = MBB.insert(MBB.erase(MI), fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 957 | ++numFolds; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 958 | return true; |
| 959 | } |
| 960 | return false; |
| 961 | } |
| 962 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 963 | /// canFoldMemoryOperand - Returns true if the specified load / store |
| 964 | /// folding is possible. |
| 965 | bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI, |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 966 | SmallVector<unsigned, 2> &Ops, |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 967 | bool ReMat) const { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 968 | // Filter the list of operand indexes that are to be folded. Abort if |
| 969 | // any operand will prevent folding. |
| 970 | unsigned MRInfo = 0; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 971 | SmallVector<unsigned, 2> FoldOps; |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 972 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 973 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 974 | |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 975 | // It's only legal to remat for a use, not a def. |
| 976 | if (ReMat && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 977 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 978 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 979 | return tii_->canFoldMemoryOperand(MI, FoldOps); |
| 980 | } |
| 981 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 982 | bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 983 | LiveInterval::Ranges::const_iterator itr = li.ranges.begin(); |
| 984 | |
| 985 | MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end); |
| 986 | |
| 987 | if (mbb == 0) |
| 988 | return false; |
| 989 | |
| 990 | for (++itr; itr != li.ranges.end(); ++itr) { |
| 991 | MachineBasicBlock *mbb2 = |
| 992 | indexes_->getMBBCoveringRange(itr->start, itr->end); |
| 993 | |
| 994 | if (mbb2 != mbb) |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 995 | return false; |
| 996 | } |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 997 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 998 | return true; |
| 999 | } |
| 1000 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1001 | /// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of |
| 1002 | /// interval on to-be re-materialized operands of MI) with new register. |
| 1003 | void LiveIntervals::rewriteImplicitOps(const LiveInterval &li, |
| 1004 | MachineInstr *MI, unsigned NewVReg, |
| 1005 | VirtRegMap &vrm) { |
| 1006 | // There is an implicit use. That means one of the other operand is |
| 1007 | // being remat'ed and the remat'ed instruction has li.reg as an |
| 1008 | // use operand. Make sure we rewrite that as well. |
| 1009 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1010 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1011 | if (!MO.isReg()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1012 | continue; |
| 1013 | unsigned Reg = MO.getReg(); |
| 1014 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 1015 | continue; |
| 1016 | if (!vrm.isReMaterialized(Reg)) |
| 1017 | continue; |
| 1018 | MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1019 | MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg); |
| 1020 | if (UseMO) |
| 1021 | UseMO->setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1022 | } |
| 1023 | } |
| 1024 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1025 | /// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions |
| 1026 | /// for addIntervalsForSpills to rewrite uses / defs for the given live range. |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1027 | bool LiveIntervals:: |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1028 | rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1029 | bool TrySplit, SlotIndex index, SlotIndex end, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1030 | MachineInstr *MI, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1031 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1032 | unsigned Slot, int LdSlot, |
| 1033 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1034 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1035 | const TargetRegisterClass* rc, |
| 1036 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1037 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1038 | unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1039 | DenseMap<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1040 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1041 | bool CanFold = false; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1042 | RestartInstruction: |
| 1043 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 1044 | MachineOperand& mop = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1045 | if (!mop.isReg()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1046 | continue; |
| 1047 | unsigned Reg = mop.getReg(); |
| 1048 | unsigned RegI = Reg; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1049 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1050 | continue; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1051 | if (Reg != li.reg) |
| 1052 | continue; |
| 1053 | |
| 1054 | bool TryFold = !DefIsReMat; |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1055 | bool FoldSS = true; // Default behavior unless it's a remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1056 | int FoldSlot = Slot; |
| 1057 | if (DefIsReMat) { |
| 1058 | // If this is the rematerializable definition MI itself and |
| 1059 | // all of its uses are rematerialized, simply delete it. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1060 | if (MI == ReMatOrigDefMI && CanDelete) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1061 | DEBUG(errs() << "\t\t\t\tErasing re-materlizable def: " |
| 1062 | << MI << '\n'); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1063 | RemoveMachineInstrFromMaps(MI); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1064 | vrm.RemoveMachineInstrFromMaps(MI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1065 | MI->eraseFromParent(); |
| 1066 | break; |
| 1067 | } |
| 1068 | |
| 1069 | // If def for this use can't be rematerialized, then try folding. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1070 | // If def is rematerializable and it's a load, also try folding. |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1071 | TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad)); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1072 | if (isLoad) { |
| 1073 | // Try fold loads (from stack slot, constant pool, etc.) into uses. |
| 1074 | FoldSS = isLoadSS; |
| 1075 | FoldSlot = LdSlot; |
| 1076 | } |
| 1077 | } |
| 1078 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1079 | // Scan all of the operands of this instruction rewriting operands |
| 1080 | // to use NewVReg instead of li.reg as appropriate. We do this for |
| 1081 | // two reasons: |
| 1082 | // |
| 1083 | // 1. If the instr reads the same spilled vreg multiple times, we |
| 1084 | // want to reuse the NewVReg. |
| 1085 | // 2. If the instr is a two-addr instruction, we are required to |
| 1086 | // keep the src/dst regs pinned. |
| 1087 | // |
| 1088 | // Keep track of whether we replace a use and/or def so that we can |
| 1089 | // create the spill interval with the appropriate range. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1090 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1091 | HasUse = mop.isUse(); |
| 1092 | HasDef = mop.isDef(); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1093 | SmallVector<unsigned, 2> Ops; |
| 1094 | Ops.push_back(i); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1095 | for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1096 | const MachineOperand &MOj = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1097 | if (!MOj.isReg()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1098 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1099 | unsigned RegJ = MOj.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1100 | if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1101 | continue; |
| 1102 | if (RegJ == RegI) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1103 | Ops.push_back(j); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1104 | if (!MOj.isUndef()) { |
| 1105 | HasUse |= MOj.isUse(); |
| 1106 | HasDef |= MOj.isDef(); |
| 1107 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1108 | } |
| 1109 | } |
| 1110 | |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1111 | // Create a new virtual register for the spill interval. |
| 1112 | // Create the new register now so we can map the fold instruction |
| 1113 | // to the new register so when it is unfolded we get the correct |
| 1114 | // answer. |
| 1115 | bool CreatedNewVReg = false; |
| 1116 | if (NewVReg == 0) { |
| 1117 | NewVReg = mri_->createVirtualRegister(rc); |
| 1118 | vrm.grow(); |
| 1119 | CreatedNewVReg = true; |
Jakob Stoklund Olesen | ce7a663 | 2009-11-30 22:55:54 +0000 | [diff] [blame] | 1120 | |
| 1121 | // The new virtual register should get the same allocation hints as the |
| 1122 | // old one. |
| 1123 | std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg); |
| 1124 | if (Hint.first || Hint.second) |
| 1125 | mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second); |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1126 | } |
| 1127 | |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1128 | if (!TryFold) |
| 1129 | CanFold = false; |
| 1130 | else { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1131 | // Do not fold load / store here if we are splitting. We'll find an |
| 1132 | // optimal point to insert a load / store later. |
| 1133 | if (!TrySplit) { |
| 1134 | if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1135 | Ops, FoldSS, FoldSlot, NewVReg)) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1136 | // Folding the load/store can completely change the instruction in |
| 1137 | // unpredictable ways, rescan it from the beginning. |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1138 | |
| 1139 | if (FoldSS) { |
| 1140 | // We need to give the new vreg the same stack slot as the |
| 1141 | // spilled interval. |
| 1142 | vrm.assignVirt2StackSlot(NewVReg, FoldSlot); |
| 1143 | } |
| 1144 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1145 | HasUse = false; |
| 1146 | HasDef = false; |
| 1147 | CanFold = false; |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1148 | if (isNotInMIMap(MI)) |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1149 | break; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1150 | goto RestartInstruction; |
| 1151 | } |
| 1152 | } else { |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1153 | // We'll try to fold it later if it's profitable. |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1154 | CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1155 | } |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1156 | } |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1157 | |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1158 | mop.setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1159 | if (mop.isImplicit()) |
| 1160 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1161 | |
| 1162 | // Reuse NewVReg for other reads. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1163 | for (unsigned j = 0, e = Ops.size(); j != e; ++j) { |
| 1164 | MachineOperand &mopj = MI->getOperand(Ops[j]); |
| 1165 | mopj.setReg(NewVReg); |
| 1166 | if (mopj.isImplicit()) |
| 1167 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
| 1168 | } |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1169 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1170 | if (CreatedNewVReg) { |
| 1171 | if (DefIsReMat) { |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 1172 | vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1173 | if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1174 | // Each valnum may have its own remat id. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1175 | ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1176 | } else { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1177 | vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1178 | } |
| 1179 | if (!CanDelete || (HasUse && HasDef)) { |
| 1180 | // If this is a two-addr instruction then its use operands are |
| 1181 | // rematerializable but its def is not. It should be assigned a |
| 1182 | // stack slot. |
| 1183 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1184 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1185 | } else { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1186 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1187 | } |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1188 | } else if (HasUse && HasDef && |
| 1189 | vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) { |
| 1190 | // If this interval hasn't been assigned a stack slot (because earlier |
| 1191 | // def is a deleted remat def), do it now. |
| 1192 | assert(Slot != VirtRegMap::NO_STACK_SLOT); |
| 1193 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1194 | } |
| 1195 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1196 | // Re-matting an instruction with virtual register use. Add the |
| 1197 | // register as an implicit use on the use MI. |
| 1198 | if (DefIsReMat && ImpUse) |
| 1199 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1200 | |
Evan Cheng | 5b69eba | 2009-04-21 22:46:52 +0000 | [diff] [blame] | 1201 | // Create a new register interval for this spill / remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1202 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1203 | if (CreatedNewVReg) { |
| 1204 | NewLIs.push_back(&nI); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1205 | MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg)); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1206 | if (TrySplit) |
| 1207 | vrm.setIsSplitFromReg(NewVReg, li.reg); |
| 1208 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1209 | |
| 1210 | if (HasUse) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1211 | if (CreatedNewVReg) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1212 | LiveRange LR(index.getLoadIndex(), index.getDefIndex(), |
| 1213 | nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator)); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1214 | DEBUG(errs() << " +" << LR); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1215 | nI.addRange(LR); |
| 1216 | } else { |
| 1217 | // Extend the split live interval to this def / use. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1218 | SlotIndex End = index.getDefIndex(); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1219 | LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End, |
| 1220 | nI.getValNumInfo(nI.getNumValNums()-1)); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1221 | DEBUG(errs() << " +" << LR); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1222 | nI.addRange(LR); |
| 1223 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1224 | } |
| 1225 | if (HasDef) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1226 | LiveRange LR(index.getDefIndex(), index.getStoreIndex(), |
| 1227 | nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator)); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1228 | DEBUG(errs() << " +" << LR); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1229 | nI.addRange(LR); |
| 1230 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1231 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1232 | DEBUG({ |
| 1233 | errs() << "\t\t\t\tAdded new interval: "; |
| 1234 | nI.print(errs(), tri_); |
| 1235 | errs() << '\n'; |
| 1236 | }); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1237 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1238 | return CanFold; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1239 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1240 | bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1241 | const VNInfo *VNI, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1242 | MachineBasicBlock *MBB, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1243 | SlotIndex Idx) const { |
| 1244 | SlotIndex End = getMBBEndIdx(MBB); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1245 | for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1246 | if (VNI->kills[j].isPHI()) |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 1247 | continue; |
| 1248 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1249 | SlotIndex KillIdx = VNI->kills[j]; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1250 | if (KillIdx > Idx && KillIdx < End) |
| 1251 | return true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1252 | } |
| 1253 | return false; |
| 1254 | } |
| 1255 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1256 | /// RewriteInfo - Keep track of machine instrs that will be rewritten |
| 1257 | /// during spilling. |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1258 | namespace { |
| 1259 | struct RewriteInfo { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1260 | SlotIndex Index; |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1261 | MachineInstr *MI; |
| 1262 | bool HasUse; |
| 1263 | bool HasDef; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1264 | RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d) |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1265 | : Index(i), MI(mi), HasUse(u), HasDef(d) {} |
| 1266 | }; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1267 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1268 | struct RewriteInfoCompare { |
| 1269 | bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const { |
| 1270 | return LHS.Index < RHS.Index; |
| 1271 | } |
| 1272 | }; |
| 1273 | } |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1274 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1275 | void LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1276 | rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1277 | LiveInterval::Ranges::const_iterator &I, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1278 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1279 | unsigned Slot, int LdSlot, |
| 1280 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1281 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1282 | const TargetRegisterClass* rc, |
| 1283 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1284 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1285 | BitVector &SpillMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1286 | DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1287 | BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1288 | DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes, |
| 1289 | DenseMap<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1290 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1291 | bool AllCanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1292 | unsigned NewVReg = 0; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1293 | SlotIndex start = I->start.getBaseIndex(); |
| 1294 | SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex(); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1295 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1296 | // First collect all the def / use in this live range that will be rewritten. |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1297 | // Make sure they are sorted according to instruction index. |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1298 | std::vector<RewriteInfo> RewriteMIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1299 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 1300 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1301 | MachineInstr *MI = &*ri; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1302 | MachineOperand &O = ri.getOperand(); |
| 1303 | ++ri; |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1304 | assert(!O.isImplicit() && "Spilling register that's used as implicit use?"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1305 | SlotIndex index = getInstructionIndex(MI); |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1306 | if (index < start || index >= end) |
| 1307 | continue; |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1308 | |
| 1309 | if (O.isUndef()) |
Evan Cheng | 79a796c | 2008-07-12 01:56:02 +0000 | [diff] [blame] | 1310 | // Must be defined by an implicit def. It should not be spilled. Note, |
| 1311 | // this is for correctness reason. e.g. |
| 1312 | // 8 %reg1024<def> = IMPLICIT_DEF |
| 1313 | // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2 |
| 1314 | // The live range [12, 14) are not part of the r1024 live interval since |
| 1315 | // it's defined by an implicit def. It will not conflicts with live |
| 1316 | // interval of r1025. Now suppose both registers are spilled, you can |
Evan Cheng | b9890ae | 2008-07-12 02:22:07 +0000 | [diff] [blame] | 1317 | // easily see a situation where both registers are reloaded before |
Evan Cheng | 79a796c | 2008-07-12 01:56:02 +0000 | [diff] [blame] | 1318 | // the INSERT_SUBREG and both target registers that would overlap. |
| 1319 | continue; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1320 | RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef())); |
| 1321 | } |
| 1322 | std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare()); |
| 1323 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1324 | unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1325 | // Now rewrite the defs and uses. |
| 1326 | for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) { |
| 1327 | RewriteInfo &rwi = RewriteMIs[i]; |
| 1328 | ++i; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1329 | SlotIndex index = rwi.Index; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1330 | bool MIHasUse = rwi.HasUse; |
| 1331 | bool MIHasDef = rwi.HasDef; |
| 1332 | MachineInstr *MI = rwi.MI; |
| 1333 | // If MI def and/or use the same register multiple times, then there |
| 1334 | // are multiple entries. |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1335 | unsigned NumUses = MIHasUse; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1336 | while (i != e && RewriteMIs[i].MI == MI) { |
| 1337 | assert(RewriteMIs[i].Index == index); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1338 | bool isUse = RewriteMIs[i].HasUse; |
| 1339 | if (isUse) ++NumUses; |
| 1340 | MIHasUse |= isUse; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1341 | MIHasDef |= RewriteMIs[i].HasDef; |
| 1342 | ++i; |
| 1343 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1344 | MachineBasicBlock *MBB = MI->getParent(); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1345 | |
Evan Cheng | 0a891ed | 2008-05-23 23:00:04 +0000 | [diff] [blame] | 1346 | if (ImpUse && MI != ReMatDefMI) { |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1347 | // Re-matting an instruction with virtual register use. Update the |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1348 | // register interval's spill weight to HUGE_VALF to prevent it from |
| 1349 | // being spilled. |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1350 | LiveInterval &ImpLi = getInterval(ImpUse); |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1351 | ImpLi.weight = HUGE_VALF; |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1352 | } |
| 1353 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1354 | unsigned MBBId = MBB->getNumber(); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1355 | unsigned ThisVReg = 0; |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1356 | if (TrySplit) { |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1357 | DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1358 | if (NVI != MBBVRegsMap.end()) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1359 | ThisVReg = NVI->second; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1360 | // One common case: |
| 1361 | // x = use |
| 1362 | // ... |
| 1363 | // ... |
| 1364 | // def = ... |
| 1365 | // = use |
| 1366 | // It's better to start a new interval to avoid artifically |
| 1367 | // extend the new interval. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1368 | if (MIHasDef && !MIHasUse) { |
| 1369 | MBBVRegsMap.erase(MBB->getNumber()); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1370 | ThisVReg = 0; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1371 | } |
| 1372 | } |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1373 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1374 | |
| 1375 | bool IsNew = ThisVReg == 0; |
| 1376 | if (IsNew) { |
| 1377 | // This ends the previous live interval. If all of its def / use |
| 1378 | // can be folded, give it a low spill weight. |
| 1379 | if (NewVReg && TrySplit && AllCanFold) { |
| 1380 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 1381 | nI.weight /= 10.0F; |
| 1382 | } |
| 1383 | AllCanFold = true; |
| 1384 | } |
| 1385 | NewVReg = ThisVReg; |
| 1386 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1387 | bool HasDef = false; |
| 1388 | bool HasUse = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1389 | bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit, |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1390 | index, end, MI, ReMatOrigDefMI, ReMatDefMI, |
| 1391 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
| 1392 | CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1393 | ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1394 | if (!HasDef && !HasUse) |
| 1395 | continue; |
| 1396 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1397 | AllCanFold &= CanFold; |
| 1398 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1399 | // Update weight of spill interval. |
| 1400 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1401 | if (!TrySplit) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1402 | // The spill weight is now infinity as it cannot be spilled again. |
| 1403 | nI.weight = HUGE_VALF; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1404 | continue; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1405 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1406 | |
| 1407 | // Keep track of the last def and first use in each MBB. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1408 | if (HasDef) { |
| 1409 | if (MI != ReMatOrigDefMI || !CanDelete) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1410 | bool HasKill = false; |
| 1411 | if (!HasUse) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1412 | HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex()); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1413 | else { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1414 | // If this is a two-address code, then this index starts a new VNInfo. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1415 | const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex()); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1416 | if (VNI) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1417 | HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex()); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1418 | } |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1419 | DenseMap<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1420 | SpillIdxes.find(MBBId); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1421 | if (!HasKill) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1422 | if (SII == SpillIdxes.end()) { |
| 1423 | std::vector<SRInfo> S; |
| 1424 | S.push_back(SRInfo(index, NewVReg, true)); |
| 1425 | SpillIdxes.insert(std::make_pair(MBBId, S)); |
| 1426 | } else if (SII->second.back().vreg != NewVReg) { |
| 1427 | SII->second.push_back(SRInfo(index, NewVReg, true)); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1428 | } else if (index > SII->second.back().index) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1429 | // If there is an earlier def and this is a two-address |
| 1430 | // instruction, then it's not possible to fold the store (which |
| 1431 | // would also fold the load). |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1432 | SRInfo &Info = SII->second.back(); |
| 1433 | Info.index = index; |
| 1434 | Info.canFold = !HasUse; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1435 | } |
| 1436 | SpillMBBs.set(MBBId); |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1437 | } else if (SII != SpillIdxes.end() && |
| 1438 | SII->second.back().vreg == NewVReg && |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1439 | index > SII->second.back().index) { |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1440 | // There is an earlier def that's not killed (must be two-address). |
| 1441 | // The spill is no longer needed. |
| 1442 | SII->second.pop_back(); |
| 1443 | if (SII->second.empty()) { |
| 1444 | SpillIdxes.erase(MBBId); |
| 1445 | SpillMBBs.reset(MBBId); |
| 1446 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1447 | } |
| 1448 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1449 | } |
| 1450 | |
| 1451 | if (HasUse) { |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1452 | DenseMap<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1453 | SpillIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1454 | if (SII != SpillIdxes.end() && |
| 1455 | SII->second.back().vreg == NewVReg && |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1456 | index > SII->second.back().index) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1457 | // Use(s) following the last def, it's not safe to fold the spill. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1458 | SII->second.back().canFold = false; |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1459 | DenseMap<unsigned, std::vector<SRInfo> >::iterator RII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1460 | RestoreIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1461 | if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1462 | // If we are splitting live intervals, only fold if it's the first |
| 1463 | // use and there isn't another use later in the MBB. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1464 | RII->second.back().canFold = false; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1465 | else if (IsNew) { |
| 1466 | // Only need a reload if there isn't an earlier def / use. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1467 | if (RII == RestoreIdxes.end()) { |
| 1468 | std::vector<SRInfo> Infos; |
| 1469 | Infos.push_back(SRInfo(index, NewVReg, true)); |
| 1470 | RestoreIdxes.insert(std::make_pair(MBBId, Infos)); |
| 1471 | } else { |
| 1472 | RII->second.push_back(SRInfo(index, NewVReg, true)); |
| 1473 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1474 | RestoreMBBs.set(MBBId); |
| 1475 | } |
| 1476 | } |
| 1477 | |
| 1478 | // Update spill weight. |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1479 | unsigned loopDepth = loopInfo->getLoopDepth(MBB); |
Evan Cheng | c341760 | 2008-06-21 06:45:54 +0000 | [diff] [blame] | 1480 | nI.weight += getSpillWeight(HasDef, HasUse, loopDepth); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1481 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1482 | |
| 1483 | if (NewVReg && TrySplit && AllCanFold) { |
| 1484 | // If all of its def / use can be folded, give it a low spill weight. |
| 1485 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 1486 | nI.weight /= 10.0F; |
| 1487 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1488 | } |
| 1489 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1490 | bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1491 | unsigned vr, BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1492 | DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1493 | if (!RestoreMBBs[Id]) |
| 1494 | return false; |
| 1495 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 1496 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 1497 | if (Restores[i].index == index && |
| 1498 | Restores[i].vreg == vr && |
| 1499 | Restores[i].canFold) |
| 1500 | return true; |
| 1501 | return false; |
| 1502 | } |
| 1503 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1504 | void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1505 | unsigned vr, BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1506 | DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1507 | if (!RestoreMBBs[Id]) |
| 1508 | return; |
| 1509 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 1510 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 1511 | if (Restores[i].index == index && Restores[i].vreg) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1512 | Restores[i].index = SlotIndex(); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1513 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1514 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1515 | /// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being |
| 1516 | /// spilled and create empty intervals for their uses. |
| 1517 | void |
| 1518 | LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm, |
| 1519 | const TargetRegisterClass* rc, |
| 1520 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1521 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 1522 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1523 | MachineOperand &O = ri.getOperand(); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1524 | MachineInstr *MI = &*ri; |
| 1525 | ++ri; |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1526 | if (O.isDef()) { |
| 1527 | assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF && |
| 1528 | "Register def was not rewritten?"); |
| 1529 | RemoveMachineInstrFromMaps(MI); |
| 1530 | vrm.RemoveMachineInstrFromMaps(MI); |
| 1531 | MI->eraseFromParent(); |
| 1532 | } else { |
| 1533 | // This must be an use of an implicit_def so it's not part of the live |
| 1534 | // interval. Create a new empty live interval for it. |
| 1535 | // FIXME: Can we simply erase some of the instructions? e.g. Stores? |
| 1536 | unsigned NewVReg = mri_->createVirtualRegister(rc); |
| 1537 | vrm.grow(); |
| 1538 | vrm.setIsImplicitlyDefined(NewVReg); |
| 1539 | NewLIs.push_back(&getOrCreateInterval(NewVReg)); |
| 1540 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1541 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 1542 | if (MO.isReg() && MO.getReg() == li.reg) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1543 | MO.setReg(NewVReg); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 1544 | MO.setIsUndef(); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 1545 | } |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1546 | } |
| 1547 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1548 | } |
| 1549 | } |
| 1550 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1551 | std::vector<LiveInterval*> LiveIntervals:: |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1552 | addIntervalsForSpillsFast(const LiveInterval &li, |
| 1553 | const MachineLoopInfo *loopInfo, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1554 | VirtRegMap &vrm) { |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 1555 | unsigned slot = vrm.assignVirt2StackSlot(li.reg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1556 | |
| 1557 | std::vector<LiveInterval*> added; |
| 1558 | |
| 1559 | assert(li.weight != HUGE_VALF && |
| 1560 | "attempt to spill already spilled interval!"); |
| 1561 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1562 | DEBUG({ |
| 1563 | errs() << "\t\t\t\tadding intervals for spills for interval: "; |
| 1564 | li.dump(); |
| 1565 | errs() << '\n'; |
| 1566 | }); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1567 | |
| 1568 | const TargetRegisterClass* rc = mri_->getRegClass(li.reg); |
| 1569 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1570 | MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg); |
| 1571 | while (RI != mri_->reg_end()) { |
| 1572 | MachineInstr* MI = &*RI; |
| 1573 | |
| 1574 | SmallVector<unsigned, 2> Indices; |
| 1575 | bool HasUse = false; |
| 1576 | bool HasDef = false; |
| 1577 | |
| 1578 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 1579 | MachineOperand& mop = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1580 | if (!mop.isReg() || mop.getReg() != li.reg) continue; |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1581 | |
| 1582 | HasUse |= MI->getOperand(i).isUse(); |
| 1583 | HasDef |= MI->getOperand(i).isDef(); |
| 1584 | |
| 1585 | Indices.push_back(i); |
| 1586 | } |
| 1587 | |
| 1588 | if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI), |
| 1589 | Indices, true, slot, li.reg)) { |
| 1590 | unsigned NewVReg = mri_->createVirtualRegister(rc); |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 1591 | vrm.grow(); |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 1592 | vrm.assignVirt2StackSlot(NewVReg, slot); |
| 1593 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1594 | // create a new register for this spill |
| 1595 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1596 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1597 | // the spill weight is now infinity as it |
| 1598 | // cannot be spilled again |
| 1599 | nI.weight = HUGE_VALF; |
| 1600 | |
| 1601 | // Rewrite register operands to use the new vreg. |
| 1602 | for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(), |
| 1603 | E = Indices.end(); I != E; ++I) { |
| 1604 | MI->getOperand(*I).setReg(NewVReg); |
| 1605 | |
| 1606 | if (MI->getOperand(*I).isUse()) |
| 1607 | MI->getOperand(*I).setIsKill(true); |
| 1608 | } |
| 1609 | |
| 1610 | // Fill in the new live interval. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1611 | SlotIndex index = getInstructionIndex(MI); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1612 | if (HasUse) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1613 | LiveRange LR(index.getLoadIndex(), index.getUseIndex(), |
| 1614 | nI.getNextValue(SlotIndex(), 0, false, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1615 | getVNInfoAllocator())); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1616 | DEBUG(errs() << " +" << LR); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1617 | nI.addRange(LR); |
| 1618 | vrm.addRestorePoint(NewVReg, MI); |
| 1619 | } |
| 1620 | if (HasDef) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1621 | LiveRange LR(index.getDefIndex(), index.getStoreIndex(), |
| 1622 | nI.getNextValue(SlotIndex(), 0, false, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1623 | getVNInfoAllocator())); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1624 | DEBUG(errs() << " +" << LR); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1625 | nI.addRange(LR); |
| 1626 | vrm.addSpillPoint(NewVReg, true, MI); |
| 1627 | } |
| 1628 | |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 1629 | added.push_back(&nI); |
Owen Anderson | 8dc2cbe | 2008-08-18 18:38:12 +0000 | [diff] [blame] | 1630 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1631 | DEBUG({ |
| 1632 | errs() << "\t\t\t\tadded new interval: "; |
| 1633 | nI.dump(); |
| 1634 | errs() << '\n'; |
| 1635 | }); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1636 | } |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 1637 | |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 1638 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1639 | RI = mri_->reg_begin(li.reg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1640 | } |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1641 | |
| 1642 | return added; |
| 1643 | } |
| 1644 | |
| 1645 | std::vector<LiveInterval*> LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1646 | addIntervalsForSpills(const LiveInterval &li, |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1647 | SmallVectorImpl<LiveInterval*> &SpillIs, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1648 | const MachineLoopInfo *loopInfo, VirtRegMap &vrm) { |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 1649 | |
| 1650 | if (EnableFastSpilling) |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1651 | return addIntervalsForSpillsFast(li, loopInfo, vrm); |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 1652 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1653 | assert(li.weight != HUGE_VALF && |
| 1654 | "attempt to spill already spilled interval!"); |
| 1655 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1656 | DEBUG({ |
| 1657 | errs() << "\t\t\t\tadding intervals for spills for interval: "; |
| 1658 | li.print(errs(), tri_); |
| 1659 | errs() << '\n'; |
| 1660 | }); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1661 | |
Evan Cheng | 72eeb94 | 2008-12-05 17:00:16 +0000 | [diff] [blame] | 1662 | // Each bit specify whether a spill is required in the MBB. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1663 | BitVector SpillMBBs(mf_->getNumBlockIDs()); |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1664 | DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1665 | BitVector RestoreMBBs(mf_->getNumBlockIDs()); |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1666 | DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes; |
| 1667 | DenseMap<unsigned,unsigned> MBBVRegsMap; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1668 | std::vector<LiveInterval*> NewLIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1669 | const TargetRegisterClass* rc = mri_->getRegClass(li.reg); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1670 | |
| 1671 | unsigned NumValNums = li.getNumValNums(); |
| 1672 | SmallVector<MachineInstr*, 4> ReMatDefs; |
| 1673 | ReMatDefs.resize(NumValNums, NULL); |
| 1674 | SmallVector<MachineInstr*, 4> ReMatOrigDefs; |
| 1675 | ReMatOrigDefs.resize(NumValNums, NULL); |
| 1676 | SmallVector<int, 4> ReMatIds; |
| 1677 | ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT); |
| 1678 | BitVector ReMatDelete(NumValNums); |
| 1679 | unsigned Slot = VirtRegMap::MAX_STACK_SLOT; |
| 1680 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1681 | // Spilling a split live interval. It cannot be split any further. Also, |
| 1682 | // it's also guaranteed to be a single val# / range interval. |
| 1683 | if (vrm.getPreSplitReg(li.reg)) { |
| 1684 | vrm.setIsSplitFromReg(li.reg, 0); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1685 | // Unset the split kill marker on the last use. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1686 | SlotIndex KillIdx = vrm.getKillPoint(li.reg); |
| 1687 | if (KillIdx != SlotIndex()) { |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1688 | MachineInstr *KillMI = getInstructionFromIndex(KillIdx); |
| 1689 | assert(KillMI && "Last use disappeared?"); |
| 1690 | int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true); |
| 1691 | assert(KillOp != -1 && "Last use disappeared?"); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 1692 | KillMI->getOperand(KillOp).setIsKill(false); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1693 | } |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 1694 | vrm.removeKillPoint(li.reg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1695 | bool DefIsReMat = vrm.isReMaterialized(li.reg); |
| 1696 | Slot = vrm.getStackSlot(li.reg); |
| 1697 | assert(Slot != VirtRegMap::MAX_STACK_SLOT); |
| 1698 | MachineInstr *ReMatDefMI = DefIsReMat ? |
| 1699 | vrm.getReMaterializedMI(li.reg) : NULL; |
| 1700 | int LdSlot = 0; |
| 1701 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 1702 | bool isLoad = isLoadSS || |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1703 | (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad())); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1704 | bool IsFirstRange = true; |
| 1705 | for (LiveInterval::Ranges::const_iterator |
| 1706 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 1707 | // If this is a split live interval with multiple ranges, it means there |
| 1708 | // are two-address instructions that re-defined the value. Only the |
| 1709 | // first def can be rematerialized! |
| 1710 | if (IsFirstRange) { |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1711 | // Note ReMatOrigDefMI has already been deleted. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1712 | rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI, |
| 1713 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1714 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1715 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1716 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1717 | } else { |
| 1718 | rewriteInstructionsForSpills(li, false, I, NULL, 0, |
| 1719 | Slot, 0, false, false, false, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1720 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1721 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1722 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1723 | } |
| 1724 | IsFirstRange = false; |
| 1725 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1726 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1727 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1728 | return NewLIs; |
| 1729 | } |
| 1730 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1731 | bool TrySplit = !intervalIsInOneMBB(li); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1732 | if (TrySplit) |
| 1733 | ++numSplits; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1734 | bool NeedStackSlot = false; |
| 1735 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 1736 | i != e; ++i) { |
| 1737 | const VNInfo *VNI = *i; |
| 1738 | unsigned VN = VNI->id; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1739 | if (VNI->isUnused()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1740 | continue; // Dead val#. |
| 1741 | // Is the def for the val# rematerializable? |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1742 | MachineInstr *ReMatDefMI = VNI->isDefAccurate() |
| 1743 | ? getInstructionFromIndex(VNI->def) : 0; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1744 | bool dummy; |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1745 | if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1746 | // Remember how to remat the def of this val#. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1747 | ReMatOrigDefs[VN] = ReMatDefMI; |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 1748 | // Original def may be modified so we have to make a copy here. |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 1749 | MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1750 | CloneMIs.push_back(Clone); |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 1751 | ReMatDefs[VN] = Clone; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1752 | |
| 1753 | bool CanDelete = true; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1754 | if (VNI->hasPHIKill()) { |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 1755 | // A kill is a phi node, not all of its uses can be rematerialized. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1756 | // It must not be deleted. |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 1757 | CanDelete = false; |
| 1758 | // Need a stack slot if there is any live range where uses cannot be |
| 1759 | // rematerialized. |
| 1760 | NeedStackSlot = true; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1761 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1762 | if (CanDelete) |
| 1763 | ReMatDelete.set(VN); |
| 1764 | } else { |
| 1765 | // Need a stack slot if there is any live range where uses cannot be |
| 1766 | // rematerialized. |
| 1767 | NeedStackSlot = true; |
| 1768 | } |
| 1769 | } |
| 1770 | |
| 1771 | // One stack slot per live interval. |
Owen Anderson | b98bbb7 | 2009-03-26 18:53:38 +0000 | [diff] [blame] | 1772 | if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) { |
| 1773 | if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT) |
| 1774 | Slot = vrm.assignVirt2StackSlot(li.reg); |
| 1775 | |
| 1776 | // This case only occurs when the prealloc splitter has already assigned |
| 1777 | // a stack slot to this vreg. |
| 1778 | else |
| 1779 | Slot = vrm.getStackSlot(li.reg); |
| 1780 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1781 | |
| 1782 | // Create new intervals and rewrite defs and uses. |
| 1783 | for (LiveInterval::Ranges::const_iterator |
| 1784 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1785 | MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id]; |
| 1786 | MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id]; |
| 1787 | bool DefIsReMat = ReMatDefMI != NULL; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1788 | bool CanDelete = ReMatDelete[I->valno->id]; |
| 1789 | int LdSlot = 0; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1790 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1791 | bool isLoad = isLoadSS || |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1792 | (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad()); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1793 | rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1794 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1795 | CanDelete, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1796 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1797 | MBBVRegsMap, NewLIs); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1798 | } |
| 1799 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1800 | // Insert spills / restores if we are splitting. |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1801 | if (!TrySplit) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1802 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1803 | return NewLIs; |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1804 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1805 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1806 | SmallPtrSet<LiveInterval*, 4> AddedKill; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1807 | SmallVector<unsigned, 2> Ops; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1808 | if (NeedStackSlot) { |
| 1809 | int Id = SpillMBBs.find_first(); |
| 1810 | while (Id != -1) { |
| 1811 | std::vector<SRInfo> &spills = SpillIdxes[Id]; |
| 1812 | for (unsigned i = 0, e = spills.size(); i != e; ++i) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1813 | SlotIndex index = spills[i].index; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1814 | unsigned VReg = spills[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1815 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1816 | bool isReMat = vrm.isReMaterialized(VReg); |
| 1817 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1818 | bool CanFold = false; |
| 1819 | bool FoundUse = false; |
| 1820 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1821 | if (spills[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1822 | CanFold = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1823 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 1824 | MachineOperand &MO = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1825 | if (!MO.isReg() || MO.getReg() != VReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1826 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1827 | |
| 1828 | Ops.push_back(j); |
| 1829 | if (MO.isDef()) |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1830 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1831 | if (isReMat || |
| 1832 | (!FoundUse && !alsoFoldARestore(Id, index, VReg, |
| 1833 | RestoreMBBs, RestoreIdxes))) { |
| 1834 | // MI has two-address uses of the same register. If the use |
| 1835 | // isn't the first and only use in the BB, then we can't fold |
| 1836 | // it. FIXME: Move this to rewriteInstructionsForSpills. |
| 1837 | CanFold = false; |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1838 | break; |
| 1839 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1840 | FoundUse = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1841 | } |
| 1842 | } |
| 1843 | // Fold the store into the def if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1844 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1845 | if (CanFold && !Ops.empty()) { |
| 1846 | if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){ |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1847 | Folded = true; |
Sebastian Redl | 48fe635 | 2009-03-19 23:26:52 +0000 | [diff] [blame] | 1848 | if (FoundUse) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1849 | // Also folded uses, do not issue a load. |
| 1850 | eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1851 | nI.removeRange(index.getLoadIndex(), index.getDefIndex()); |
Evan Cheng | f38d14f | 2007-12-05 09:05:34 +0000 | [diff] [blame] | 1852 | } |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1853 | nI.removeRange(index.getDefIndex(), index.getStoreIndex()); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1854 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1855 | } |
| 1856 | |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1857 | // Otherwise tell the spiller to issue a spill. |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1858 | if (!Folded) { |
| 1859 | LiveRange *LR = &nI.ranges[nI.ranges.size()-1]; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1860 | bool isKill = LR->end == index.getStoreIndex(); |
Evan Cheng | b0a6f62 | 2008-05-20 08:10:37 +0000 | [diff] [blame] | 1861 | if (!MI->registerDefIsDead(nI.reg)) |
| 1862 | // No need to spill a dead def. |
| 1863 | vrm.addSpillPoint(VReg, isKill, MI); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1864 | if (isKill) |
| 1865 | AddedKill.insert(&nI); |
| 1866 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1867 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1868 | Id = SpillMBBs.find_next(Id); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1869 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1870 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1871 | |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1872 | int Id = RestoreMBBs.find_first(); |
| 1873 | while (Id != -1) { |
| 1874 | std::vector<SRInfo> &restores = RestoreIdxes[Id]; |
| 1875 | for (unsigned i = 0, e = restores.size(); i != e; ++i) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1876 | SlotIndex index = restores[i].index; |
| 1877 | if (index == SlotIndex()) |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1878 | continue; |
| 1879 | unsigned VReg = restores[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1880 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1881 | bool isReMat = vrm.isReMaterialized(VReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1882 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1883 | bool CanFold = false; |
| 1884 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1885 | if (restores[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1886 | CanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1887 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 1888 | MachineOperand &MO = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1889 | if (!MO.isReg() || MO.getReg() != VReg) |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1890 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1891 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1892 | if (MO.isDef()) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1893 | // If this restore were to be folded, it would have been folded |
| 1894 | // already. |
| 1895 | CanFold = false; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1896 | break; |
| 1897 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1898 | Ops.push_back(j); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1899 | } |
| 1900 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1901 | |
| 1902 | // Fold the load into the use if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1903 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1904 | if (CanFold && !Ops.empty()) { |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1905 | if (!isReMat) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1906 | Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg); |
| 1907 | else { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1908 | MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg); |
| 1909 | int LdSlot = 0; |
| 1910 | bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 1911 | // If the rematerializable def is a load, also try to fold it. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1912 | if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1913 | Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
| 1914 | Ops, isLoadSS, LdSlot, VReg); |
Evan Cheng | 650d7f3 | 2008-12-05 17:41:31 +0000 | [diff] [blame] | 1915 | if (!Folded) { |
| 1916 | unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI); |
| 1917 | if (ImpUse) { |
| 1918 | // Re-matting an instruction with virtual register use. Add the |
| 1919 | // register as an implicit use on the use MI and update the register |
| 1920 | // interval's spill weight to HUGE_VALF to prevent it from being |
| 1921 | // spilled. |
| 1922 | LiveInterval &ImpLi = getInterval(ImpUse); |
| 1923 | ImpLi.weight = HUGE_VALF; |
| 1924 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1925 | } |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1926 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1927 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1928 | } |
| 1929 | // If folding is not possible / failed, then tell the spiller to issue a |
| 1930 | // load / rematerialization for us. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1931 | if (Folded) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1932 | nI.removeRange(index.getLoadIndex(), index.getDefIndex()); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1933 | else |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1934 | vrm.addRestorePoint(VReg, MI); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1935 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1936 | Id = RestoreMBBs.find_next(Id); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1937 | } |
| 1938 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1939 | // Finalize intervals: add kills, finalize spill weights, and filter out |
| 1940 | // dead intervals. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1941 | std::vector<LiveInterval*> RetNewLIs; |
| 1942 | for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) { |
| 1943 | LiveInterval *LI = NewLIs[i]; |
| 1944 | if (!LI->empty()) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1945 | LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1946 | if (!AddedKill.count(LI)) { |
| 1947 | LiveRange *LR = &LI->ranges[LI->ranges.size()-1]; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1948 | SlotIndex LastUseIdx = LR->end.getBaseIndex(); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1949 | MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1950 | int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1951 | assert(UseIdx != -1); |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 1952 | if (!LastUse->isRegTiedToDefOperand(UseIdx)) { |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1953 | LastUse->getOperand(UseIdx).setIsKill(); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1954 | vrm.addKillPoint(LI->reg, LastUseIdx); |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 1955 | } |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1956 | } |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1957 | RetNewLIs.push_back(LI); |
| 1958 | } |
| 1959 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1960 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1961 | handleSpilledImpDefs(li, vrm, rc, RetNewLIs); |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1962 | return RetNewLIs; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1963 | } |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 1964 | |
| 1965 | /// hasAllocatableSuperReg - Return true if the specified physical register has |
| 1966 | /// any super register that's allocatable. |
| 1967 | bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const { |
| 1968 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) |
| 1969 | if (allocatableRegs_[*AS] && hasInterval(*AS)) |
| 1970 | return true; |
| 1971 | return false; |
| 1972 | } |
| 1973 | |
| 1974 | /// getRepresentativeReg - Find the largest super register of the specified |
| 1975 | /// physical register. |
| 1976 | unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const { |
| 1977 | // Find the largest super-register that is allocatable. |
| 1978 | unsigned BestReg = Reg; |
| 1979 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) { |
| 1980 | unsigned SuperReg = *AS; |
| 1981 | if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) { |
| 1982 | BestReg = SuperReg; |
| 1983 | break; |
| 1984 | } |
| 1985 | } |
| 1986 | return BestReg; |
| 1987 | } |
| 1988 | |
| 1989 | /// getNumConflictsWithPhysReg - Return the number of uses and defs of the |
| 1990 | /// specified interval that conflicts with the specified physical register. |
| 1991 | unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li, |
| 1992 | unsigned PhysReg) const { |
| 1993 | unsigned NumConflicts = 0; |
| 1994 | const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg)); |
| 1995 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 1996 | E = mri_->reg_end(); I != E; ++I) { |
| 1997 | MachineOperand &O = I.getOperand(); |
| 1998 | MachineInstr *MI = O.getParent(); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1999 | SlotIndex Index = getInstructionIndex(MI); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2000 | if (pli.liveAt(Index)) |
| 2001 | ++NumConflicts; |
| 2002 | } |
| 2003 | return NumConflicts; |
| 2004 | } |
| 2005 | |
| 2006 | /// spillPhysRegAroundRegDefsUses - Spill the specified physical register |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2007 | /// around all defs and uses of the specified interval. Return true if it |
| 2008 | /// was able to cut its interval. |
| 2009 | bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li, |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2010 | unsigned PhysReg, VirtRegMap &vrm) { |
| 2011 | unsigned SpillReg = getRepresentativeReg(PhysReg); |
| 2012 | |
| 2013 | for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS) |
| 2014 | // If there are registers which alias PhysReg, but which are not a |
| 2015 | // sub-register of the chosen representative super register. Assert |
| 2016 | // since we can't handle it yet. |
Dan Gohman | 70f2f65 | 2009-04-13 15:22:29 +0000 | [diff] [blame] | 2017 | assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) || |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2018 | tri_->isSuperRegister(*AS, SpillReg)); |
| 2019 | |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2020 | bool Cut = false; |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2021 | SmallVector<unsigned, 4> PRegs; |
| 2022 | if (hasInterval(SpillReg)) |
| 2023 | PRegs.push_back(SpillReg); |
| 2024 | else { |
| 2025 | SmallSet<unsigned, 4> Added; |
| 2026 | for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) |
| 2027 | if (Added.insert(*AS) && hasInterval(*AS)) { |
| 2028 | PRegs.push_back(*AS); |
| 2029 | for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS) |
| 2030 | Added.insert(*ASS); |
| 2031 | } |
| 2032 | } |
| 2033 | |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2034 | SmallPtrSet<MachineInstr*, 8> SeenMIs; |
| 2035 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 2036 | E = mri_->reg_end(); I != E; ++I) { |
| 2037 | MachineOperand &O = I.getOperand(); |
| 2038 | MachineInstr *MI = O.getParent(); |
| 2039 | if (SeenMIs.count(MI)) |
| 2040 | continue; |
| 2041 | SeenMIs.insert(MI); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2042 | SlotIndex Index = getInstructionIndex(MI); |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2043 | for (unsigned i = 0, e = PRegs.size(); i != e; ++i) { |
| 2044 | unsigned PReg = PRegs[i]; |
| 2045 | LiveInterval &pli = getInterval(PReg); |
| 2046 | if (!pli.liveAt(Index)) |
| 2047 | continue; |
| 2048 | vrm.addEmergencySpill(PReg, MI); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2049 | SlotIndex StartIdx = Index.getLoadIndex(); |
| 2050 | SlotIndex EndIdx = Index.getNextIndex().getBaseIndex(); |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2051 | if (pli.isInOneLiveRange(StartIdx, EndIdx)) { |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2052 | pli.removeRange(StartIdx, EndIdx); |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2053 | Cut = true; |
| 2054 | } else { |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2055 | std::string msg; |
| 2056 | raw_string_ostream Msg(msg); |
| 2057 | Msg << "Ran out of registers during register allocation!"; |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2058 | if (MI->getOpcode() == TargetInstrInfo::INLINEASM) { |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2059 | Msg << "\nPlease check your inline asm statement for invalid " |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2060 | << "constraints:\n"; |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2061 | MI->print(Msg, tm_); |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2062 | } |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2063 | llvm_report_error(Msg.str()); |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2064 | } |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2065 | for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) { |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2066 | if (!hasInterval(*AS)) |
| 2067 | continue; |
| 2068 | LiveInterval &spli = getInterval(*AS); |
| 2069 | if (spli.liveAt(Index)) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2070 | spli.removeRange(Index.getLoadIndex(), |
| 2071 | Index.getNextIndex().getBaseIndex()); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2072 | } |
| 2073 | } |
| 2074 | } |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2075 | return Cut; |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2076 | } |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2077 | |
| 2078 | LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg, |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 2079 | MachineInstr* startInst) { |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2080 | LiveInterval& Interval = getOrCreateInterval(reg); |
| 2081 | VNInfo* VN = Interval.getNextValue( |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2082 | SlotIndex(getInstructionIndex(startInst).getDefIndex()), |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2083 | startInst, true, getVNInfoAllocator()); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 2084 | VN->setHasPHIKill(true); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2085 | VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent())); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2086 | LiveRange LR( |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2087 | SlotIndex(getInstructionIndex(startInst).getDefIndex()), |
| 2088 | getMBBEndIdx(startInst->getParent()).getNextIndex().getBaseIndex(), VN); |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2089 | Interval.addRange(LR); |
| 2090 | |
| 2091 | return LR; |
| 2092 | } |
David Greene | b525766 | 2009-08-03 21:55:09 +0000 | [diff] [blame] | 2093 | |