blob: 8c3b707e8fcdb78b97e666c096699a701b3dc9a8 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
336 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000337 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000339 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000348
Evan Chengd2cde682008-03-10 19:38:10 +0000349 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000351
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000598 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000599 }
600
Evan Chengc7ce29b2009-02-13 22:36:38 +0000601 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
602 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000603 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
605 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
606 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
607 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
608 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000609
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
611 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
612 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
613 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
616 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
617 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
618 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000619
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
621 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::AND, MVT::v8i8, Promote);
624 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
625 setOperationAction(ISD::AND, MVT::v4i16, Promote);
626 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
627 setOperationAction(ISD::AND, MVT::v2i32, Promote);
628 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
629 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::OR, MVT::v8i8, Promote);
632 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
633 setOperationAction(ISD::OR, MVT::v4i16, Promote);
634 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
635 setOperationAction(ISD::OR, MVT::v2i32, Promote);
636 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
637 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
640 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
641 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
642 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
643 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
644 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
645 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
648 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
649 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
650 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
651 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
652 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
653 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
654 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
655 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000656
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
658 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
659 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
660 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
661 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000662
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
664 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
665 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
666 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000667
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
669 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
670 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
671 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000672
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
676 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
677 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
678 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
679 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
680 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
681 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
682 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
683 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000684 }
685
Evan Cheng92722532009-03-26 23:06:32 +0000686 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
690 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
691 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
692 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
693 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
694 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
695 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
696 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
697 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
698 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
699 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000705
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000706 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
707 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
709 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
710 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
711 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000712
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
714 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
715 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
716 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
717 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
718 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
719 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
720 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
721 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
722 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
723 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
724 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
725 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
726 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
727 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
728 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
731 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
732 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
733 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000734
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
736 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000740
Evan Cheng2c3ae372006-04-12 21:21:57 +0000741 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
743 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000744 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000745 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000746 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000747 // Do not attempt to custom lower non-128-bit vectors
748 if (!VT.is128BitVector())
749 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::BUILD_VECTOR,
751 VT.getSimpleVT().SimpleTy, Custom);
752 setOperationAction(ISD::VECTOR_SHUFFLE,
753 VT.getSimpleVT().SimpleTy, Custom);
754 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
755 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000756 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000757
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
759 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
760 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
761 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
762 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
763 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000764
Nate Begemancdd1eec2008-02-12 22:51:28 +0000765 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
767 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000768 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000770 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
772 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000773 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000774
775 // Do not attempt to promote non-128-bit vectors
776 if (!VT.is128BitVector()) {
777 continue;
778 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000779 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000781 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000783 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000785 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000787 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000789 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000792
Evan Cheng2c3ae372006-04-12 21:21:57 +0000793 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
795 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
796 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
797 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000798
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
800 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000801 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
803 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000804 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000805 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000806
Nate Begeman14d12ca2008-02-11 04:19:36 +0000807 if (Subtarget->hasSSE41()) {
808 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000810
811 // i8 and i16 vectors are custom , because the source register and source
812 // source memory operand types are not the same width. f32 vectors are
813 // custom since the immediate controlling the insert encodes additional
814 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
817 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
818 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
821 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
822 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000824
825 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000828 }
829 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830
Nate Begeman30a0de92008-07-17 16:51:19 +0000831 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000833 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000834
David Greene9b9838d2009-06-29 16:47:10 +0000835 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
837 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
838 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
839 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
842 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
843 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
844 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
845 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
846 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
847 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
848 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
849 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
850 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
851 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
852 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
853 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
854 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
855 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000856
857 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
859 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
860 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
861 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
862 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
863 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
864 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
865 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
866 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
867 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
868 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
869 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
870 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
871 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000872
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
874 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
875 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
876 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000877
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
879 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
880 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
881 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
882 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000883
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
885 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
886 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
888 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000890
891#if 0
892 // Not sure we want to do this since there are no 256-bit integer
893 // operations in AVX
894
895 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
896 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
898 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000899
900 // Do not attempt to custom lower non-power-of-2 vectors
901 if (!isPowerOf2_32(VT.getVectorNumElements()))
902 continue;
903
904 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
905 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
906 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
907 }
908
909 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
911 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000912 }
David Greene9b9838d2009-06-29 16:47:10 +0000913#endif
914
915#if 0
916 // Not sure we want to do this since there are no 256-bit integer
917 // operations in AVX
918
919 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
920 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
922 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000923
924 if (!VT.is256BitVector()) {
925 continue;
926 }
927 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000929 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000933 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000935 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000937 }
938
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000940#endif
941 }
942
Evan Cheng6be2c582006-04-05 23:38:46 +0000943 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000945
Bill Wendling74c37652008-12-09 22:08:41 +0000946 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::SADDO, MVT::i32, Custom);
948 setOperationAction(ISD::SADDO, MVT::i64, Custom);
949 setOperationAction(ISD::UADDO, MVT::i32, Custom);
950 setOperationAction(ISD::UADDO, MVT::i64, Custom);
951 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
952 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
953 setOperationAction(ISD::USUBO, MVT::i32, Custom);
954 setOperationAction(ISD::USUBO, MVT::i64, Custom);
955 setOperationAction(ISD::SMULO, MVT::i32, Custom);
956 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000957
Evan Chengd54f2d52009-03-31 19:38:51 +0000958 if (!Subtarget->is64Bit()) {
959 // These libcalls are not available in 32-bit.
960 setLibcallName(RTLIB::SHL_I128, 0);
961 setLibcallName(RTLIB::SRL_I128, 0);
962 setLibcallName(RTLIB::SRA_I128, 0);
963 }
964
Evan Cheng206ee9d2006-07-07 08:33:52 +0000965 // We have target-specific dag combine patterns for the following nodes:
966 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000967 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000968 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000969 setTargetDAGCombine(ISD::SHL);
970 setTargetDAGCombine(ISD::SRA);
971 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000972 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000973 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000974 if (Subtarget->is64Bit())
975 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000976
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000977 computeRegisterProperties();
978
Mon P Wangcd6e7252009-11-30 02:42:02 +0000979 // Divide and reminder operations have no vector equivalent and can
980 // trap. Do a custom widening for these operations in which we never
981 // generate more divides/remainder than the original vector width.
982 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
983 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
984 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
985 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
986 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
987 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
988 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
989 }
990 }
991
Evan Cheng87ed7162006-02-14 08:25:08 +0000992 // FIXME: These should be based on subtarget info. Plus, the values should
993 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000994 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
995 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
996 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000997 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000998 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000999}
1000
Scott Michel5b8f82e2008-03-10 15:42:14 +00001001
Owen Anderson825b72b2009-08-11 20:47:22 +00001002MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1003 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001004}
1005
1006
Evan Cheng29286502008-01-23 23:17:41 +00001007/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1008/// the desired ByVal argument alignment.
1009static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1010 if (MaxAlign == 16)
1011 return;
1012 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1013 if (VTy->getBitWidth() == 128)
1014 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001015 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1016 unsigned EltAlign = 0;
1017 getMaxByValAlign(ATy->getElementType(), EltAlign);
1018 if (EltAlign > MaxAlign)
1019 MaxAlign = EltAlign;
1020 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1021 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1022 unsigned EltAlign = 0;
1023 getMaxByValAlign(STy->getElementType(i), EltAlign);
1024 if (EltAlign > MaxAlign)
1025 MaxAlign = EltAlign;
1026 if (MaxAlign == 16)
1027 break;
1028 }
1029 }
1030 return;
1031}
1032
1033/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1034/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001035/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1036/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001037unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001038 if (Subtarget->is64Bit()) {
1039 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001040 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001041 if (TyAlign > 8)
1042 return TyAlign;
1043 return 8;
1044 }
1045
Evan Cheng29286502008-01-23 23:17:41 +00001046 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001047 if (Subtarget->hasSSE1())
1048 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001049 return Align;
1050}
Chris Lattner2b02a442007-02-25 08:29:00 +00001051
Evan Chengf0df0312008-05-15 08:39:06 +00001052/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001053/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001054/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001055/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001056EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001057X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001058 bool isSrcConst, bool isSrcStr,
1059 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001060 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1061 // linux. This is because the stack realignment code can't handle certain
1062 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001063 const Function *F = DAG.getMachineFunction().getFunction();
1064 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1065 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001066 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001067 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001068 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001069 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001070 }
Evan Chengf0df0312008-05-15 08:39:06 +00001071 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001072 return MVT::i64;
1073 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001074}
1075
Evan Chengcc415862007-11-09 01:32:10 +00001076/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1077/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001078SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001079 SelectionDAG &DAG) const {
1080 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001081 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001082 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001083 // This doesn't have DebugLoc associated with it, but is not really the
1084 // same as a Register.
1085 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1086 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001087 return Table;
1088}
1089
Bill Wendlingb4202b82009-07-01 18:50:55 +00001090/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001091unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001092 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001093}
1094
Chris Lattner2b02a442007-02-25 08:29:00 +00001095//===----------------------------------------------------------------------===//
1096// Return Value Calling Convention Implementation
1097//===----------------------------------------------------------------------===//
1098
Chris Lattner59ed56b2007-02-28 04:55:35 +00001099#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001100
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001101bool
1102X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1103 const SmallVectorImpl<EVT> &OutTys,
1104 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1105 SelectionDAG &DAG) {
1106 SmallVector<CCValAssign, 16> RVLocs;
1107 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1108 RVLocs, *DAG.getContext());
1109 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1110}
1111
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112SDValue
1113X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001114 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001115 const SmallVectorImpl<ISD::OutputArg> &Outs,
1116 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001117
Chris Lattner9774c912007-02-27 05:28:59 +00001118 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001119 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1120 RVLocs, *DAG.getContext());
1121 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001122
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001123 // If this is the first return lowered for this function, add the regs to the
1124 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001125 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001126 for (unsigned i = 0; i != RVLocs.size(); ++i)
1127 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001128 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001129 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001130
Dan Gohman475871a2008-07-27 21:46:04 +00001131 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001132
Dan Gohman475871a2008-07-27 21:46:04 +00001133 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001134 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1135 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001136 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001137
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001138 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001139 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1140 CCValAssign &VA = RVLocs[i];
1141 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001142 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001143
Chris Lattner447ff682008-03-11 03:23:40 +00001144 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1145 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001146 if (VA.getLocReg() == X86::ST0 ||
1147 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001148 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1149 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001150 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001152 RetOps.push_back(ValToCopy);
1153 // Don't emit a copytoreg.
1154 continue;
1155 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001156
Evan Cheng242b38b2009-02-23 09:03:22 +00001157 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1158 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001159 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001160 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001161 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001162 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001163 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001164 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001165 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001166 }
1167
Dale Johannesendd64c412009-02-04 00:33:20 +00001168 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001169 Flag = Chain.getValue(1);
1170 }
Dan Gohman61a92132008-04-21 23:59:07 +00001171
1172 // The x86-64 ABI for returning structs by value requires that we copy
1173 // the sret argument into %rax for the return. We saved the argument into
1174 // a virtual register in the entry block, so now we copy the value out
1175 // and into %rax.
1176 if (Subtarget->is64Bit() &&
1177 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1178 MachineFunction &MF = DAG.getMachineFunction();
1179 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1180 unsigned Reg = FuncInfo->getSRetReturnReg();
1181 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001182 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001183 FuncInfo->setSRetReturnReg(Reg);
1184 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001185 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001186
Dale Johannesendd64c412009-02-04 00:33:20 +00001187 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001188 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001189
1190 // RAX now acts like a return value.
1191 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001192 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001193
Chris Lattner447ff682008-03-11 03:23:40 +00001194 RetOps[0] = Chain; // Update chain.
1195
1196 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001197 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001198 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001199
1200 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001201 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001202}
1203
Dan Gohman98ca4f22009-08-05 01:29:28 +00001204/// LowerCallResult - Lower the result values of a call into the
1205/// appropriate copies out of appropriate physical registers.
1206///
1207SDValue
1208X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001209 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001210 const SmallVectorImpl<ISD::InputArg> &Ins,
1211 DebugLoc dl, SelectionDAG &DAG,
1212 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001213
Chris Lattnere32bbf62007-02-28 07:09:55 +00001214 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001215 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001216 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001218 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001219 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001220
Chris Lattner3085e152007-02-25 08:59:22 +00001221 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001222 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001223 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001224 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001225
Torok Edwin3f142c32009-02-01 18:15:56 +00001226 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001228 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001229 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001230 }
1231
Chris Lattner8e6da152008-03-10 21:08:41 +00001232 // If this is a call to a function that returns an fp value on the floating
1233 // point stack, but where we prefer to use the value in xmm registers, copy
1234 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001235 if ((VA.getLocReg() == X86::ST0 ||
1236 VA.getLocReg() == X86::ST1) &&
1237 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001239 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001240
Evan Cheng79fb3b42009-02-20 20:43:02 +00001241 SDValue Val;
1242 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001243 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1244 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1245 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001246 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001247 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1249 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001250 } else {
1251 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001252 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001253 Val = Chain.getValue(0);
1254 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001255 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1256 } else {
1257 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1258 CopyVT, InFlag).getValue(1);
1259 Val = Chain.getValue(0);
1260 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001261 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001262
Dan Gohman37eed792009-02-04 17:28:58 +00001263 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001264 // Round the F80 the right size, which also moves to the appropriate xmm
1265 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001266 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001267 // This truncation won't change the value.
1268 DAG.getIntPtrConstant(1));
1269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001270
Dan Gohman98ca4f22009-08-05 01:29:28 +00001271 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001272 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001273
Dan Gohman98ca4f22009-08-05 01:29:28 +00001274 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001275}
1276
1277
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001278//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001279// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001280//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001281// StdCall calling convention seems to be standard for many Windows' API
1282// routines and around. It differs from C calling convention just a little:
1283// callee should clean up the stack, not caller. Symbols should be also
1284// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001285// For info on fast calling convention see Fast Calling Convention (tail call)
1286// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001287
Dan Gohman98ca4f22009-08-05 01:29:28 +00001288/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001289/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001290static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1291 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001292 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001293
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001295}
1296
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001297/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001298/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001299static bool
1300ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1301 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001302 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001303
Dan Gohman98ca4f22009-08-05 01:29:28 +00001304 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001305}
1306
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001307/// IsCalleePop - Determines whether the callee is required to pop its
1308/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001309bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001310 if (IsVarArg)
1311 return false;
1312
Dan Gohman095cc292008-09-13 01:54:27 +00001313 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001314 default:
1315 return false;
1316 case CallingConv::X86_StdCall:
1317 return !Subtarget->is64Bit();
1318 case CallingConv::X86_FastCall:
1319 return !Subtarget->is64Bit();
1320 case CallingConv::Fast:
1321 return PerformTailCallOpt;
1322 }
1323}
1324
Dan Gohman095cc292008-09-13 01:54:27 +00001325/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1326/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001327CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001328 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001329 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001330 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001331 else
1332 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001333 }
1334
Gordon Henriksen86737662008-01-05 16:56:59 +00001335 if (CC == CallingConv::X86_FastCall)
1336 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001337 else if (CC == CallingConv::Fast)
1338 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001339 else
1340 return CC_X86_32_C;
1341}
1342
Dan Gohman98ca4f22009-08-05 01:29:28 +00001343/// NameDecorationForCallConv - Selects the appropriate decoration to
1344/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001345NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001346X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001348 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001350 return StdCall;
1351 return None;
1352}
1353
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001354
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001355/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1356/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001357/// the specific parameter attribute. The copy will be passed as a byval
1358/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001359static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001360CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001361 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1362 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001363 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001364 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001365 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001366}
1367
Dan Gohman98ca4f22009-08-05 01:29:28 +00001368SDValue
1369X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001370 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001371 const SmallVectorImpl<ISD::InputArg> &Ins,
1372 DebugLoc dl, SelectionDAG &DAG,
1373 const CCValAssign &VA,
1374 MachineFrameInfo *MFI,
1375 unsigned i) {
1376
Rafael Espindola7effac52007-09-14 15:48:13 +00001377 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1379 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001380 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001381 EVT ValVT;
1382
1383 // If value is passed by pointer we have address passed instead of the value
1384 // itself.
1385 if (VA.getLocInfo() == CCValAssign::Indirect)
1386 ValVT = VA.getLocVT();
1387 else
1388 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001389
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001390 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001391 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001392 // In case of tail call optimization mark all arguments mutable. Since they
1393 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001394 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001395 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001397 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001398 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001399 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001400 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001401}
1402
Dan Gohman475871a2008-07-27 21:46:04 +00001403SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001405 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001406 bool isVarArg,
1407 const SmallVectorImpl<ISD::InputArg> &Ins,
1408 DebugLoc dl,
1409 SelectionDAG &DAG,
1410 SmallVectorImpl<SDValue> &InVals) {
1411
Evan Cheng1bc78042006-04-26 01:20:17 +00001412 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001413 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001414
Gordon Henriksen86737662008-01-05 16:56:59 +00001415 const Function* Fn = MF.getFunction();
1416 if (Fn->hasExternalLinkage() &&
1417 Subtarget->isTargetCygMing() &&
1418 Fn->getName() == "main")
1419 FuncInfo->setForceFramePointer(true);
1420
1421 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001423
Evan Cheng1bc78042006-04-26 01:20:17 +00001424 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001426 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001427
Dan Gohman98ca4f22009-08-05 01:29:28 +00001428 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001429 "Var args not supported with calling convention fastcc");
1430
Chris Lattner638402b2007-02-28 07:00:42 +00001431 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001432 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001433 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1434 ArgLocs, *DAG.getContext());
1435 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001436
Chris Lattnerf39f7712007-02-28 05:46:49 +00001437 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001438 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001439 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1440 CCValAssign &VA = ArgLocs[i];
1441 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1442 // places.
1443 assert(VA.getValNo() != LastVal &&
1444 "Don't support value assigned to multiple locs yet");
1445 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001446
Chris Lattnerf39f7712007-02-28 05:46:49 +00001447 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001448 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001449 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001450 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001451 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001452 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001453 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001454 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001455 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001456 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001457 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001458 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001459 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001460 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1461 RC = X86::VR64RegisterClass;
1462 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001463 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001464
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001465 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001467
Chris Lattnerf39f7712007-02-28 05:46:49 +00001468 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1469 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1470 // right size.
1471 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001472 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001473 DAG.getValueType(VA.getValVT()));
1474 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001475 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001476 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001477 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001478 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001479
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001480 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001481 // Handle MMX values passed in XMM regs.
1482 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1484 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001485 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1486 } else
1487 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001488 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001489 } else {
1490 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001491 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001492 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001493
1494 // If value is passed via pointer - do a load.
1495 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001496 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001497
Dan Gohman98ca4f22009-08-05 01:29:28 +00001498 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001499 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001500
Dan Gohman61a92132008-04-21 23:59:07 +00001501 // The x86-64 ABI for returning structs by value requires that we copy
1502 // the sret argument into %rax for the return. Save the argument into
1503 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001504 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001505 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1506 unsigned Reg = FuncInfo->getSRetReturnReg();
1507 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001508 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001509 FuncInfo->setSRetReturnReg(Reg);
1510 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001511 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001512 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001513 }
1514
Chris Lattnerf39f7712007-02-28 05:46:49 +00001515 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001516 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001517 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001518 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001519
Evan Cheng1bc78042006-04-26 01:20:17 +00001520 // If the function takes variable number of arguments, make a frame index for
1521 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001522 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001523 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001524 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 }
1526 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001527 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1528
1529 // FIXME: We should really autogenerate these arrays
1530 static const unsigned GPR64ArgRegsWin64[] = {
1531 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001532 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001533 static const unsigned XMMArgRegsWin64[] = {
1534 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1535 };
1536 static const unsigned GPR64ArgRegs64Bit[] = {
1537 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1538 };
1539 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001540 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1541 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1542 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001543 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1544
1545 if (IsWin64) {
1546 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1547 GPR64ArgRegs = GPR64ArgRegsWin64;
1548 XMMArgRegs = XMMArgRegsWin64;
1549 } else {
1550 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1551 GPR64ArgRegs = GPR64ArgRegs64Bit;
1552 XMMArgRegs = XMMArgRegs64Bit;
1553 }
1554 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1555 TotalNumIntRegs);
1556 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1557 TotalNumXMMRegs);
1558
Devang Patel578efa92009-06-05 21:57:13 +00001559 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001560 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001561 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001562 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001563 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001564 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001565 // Kernel mode asks for SSE to be disabled, so don't push them
1566 // on the stack.
1567 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001568
Gordon Henriksen86737662008-01-05 16:56:59 +00001569 // For X86-64, if there are vararg parameters that are passed via
1570 // registers, then we must store them to their spots on the stack so they
1571 // may be loaded by deferencing the result of va_next.
1572 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001573 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1574 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001575 TotalNumXMMRegs * 16, 16,
1576 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001577
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001579 SmallVector<SDValue, 8> MemOps;
1580 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001581 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001582 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001583 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1584 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001585 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1586 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001588 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001589 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001590 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001591 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001593 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001594 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001595
Dan Gohmanface41a2009-08-16 21:24:25 +00001596 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1597 // Now store the XMM (fp + vector) parameter registers.
1598 SmallVector<SDValue, 11> SaveXMMOps;
1599 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001600
Dan Gohmanface41a2009-08-16 21:24:25 +00001601 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1602 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1603 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001604
Dan Gohmanface41a2009-08-16 21:24:25 +00001605 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1606 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001607
Dan Gohmanface41a2009-08-16 21:24:25 +00001608 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1609 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1610 X86::VR128RegisterClass);
1611 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1612 SaveXMMOps.push_back(Val);
1613 }
1614 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1615 MVT::Other,
1616 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001617 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001618
1619 if (!MemOps.empty())
1620 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1621 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001622 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001623 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001624
Gordon Henriksen86737662008-01-05 16:56:59 +00001625 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001627 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001628 BytesCallerReserves = 0;
1629 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001630 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001631 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001632 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001633 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001634 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001635 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001636
Gordon Henriksen86737662008-01-05 16:56:59 +00001637 if (!Is64Bit) {
1638 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001639 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001640 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1641 }
Evan Cheng25caf632006-05-23 21:06:34 +00001642
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001643 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001644
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001646}
1647
Dan Gohman475871a2008-07-27 21:46:04 +00001648SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001649X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1650 SDValue StackPtr, SDValue Arg,
1651 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001652 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001653 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001654 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001655 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001656 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001657 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001658 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001659 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001660 }
Dale Johannesenace16102009-02-03 19:33:06 +00001661 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001662 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001663}
1664
Bill Wendling64e87322009-01-16 19:25:27 +00001665/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001666/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001667SDValue
1668X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001669 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001670 SDValue Chain,
1671 bool IsTailCall,
1672 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001673 int FPDiff,
1674 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001675 if (!IsTailCall || FPDiff==0) return Chain;
1676
1677 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001678 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001680
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001681 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001682 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001683 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001684}
1685
1686/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1687/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001688static SDValue
1689EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001690 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001691 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001692 // Store the return address to the appropriate stack slot.
1693 if (!FPDiff) return Chain;
1694 // Calculate the new stack slot for the return address.
1695 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001696 int NewReturnAddrFI =
David Greene3f2bf852009-11-12 20:49:22 +00001697 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize,
1698 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001700 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001701 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001702 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001703 return Chain;
1704}
1705
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706SDValue
1707X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001708 CallingConv::ID CallConv, bool isVarArg,
1709 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 const SmallVectorImpl<ISD::OutputArg> &Outs,
1711 const SmallVectorImpl<ISD::InputArg> &Ins,
1712 DebugLoc dl, SelectionDAG &DAG,
1713 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001714
Dan Gohman98ca4f22009-08-05 01:29:28 +00001715 MachineFunction &MF = DAG.getMachineFunction();
1716 bool Is64Bit = Subtarget->is64Bit();
1717 bool IsStructRet = CallIsStructReturn(Outs);
1718
1719 assert((!isTailCall ||
1720 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1721 "IsEligibleForTailCallOptimization missed a case!");
1722 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001723 "Var args not supported with calling convention fastcc");
1724
Chris Lattner638402b2007-02-28 07:00:42 +00001725 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001726 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1728 ArgLocs, *DAG.getContext());
1729 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001730
Chris Lattner423c5f42007-02-28 05:31:48 +00001731 // Get a count of how many bytes are to be pushed on the stack.
1732 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001734 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001735
Gordon Henriksen86737662008-01-05 16:56:59 +00001736 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001737 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001738 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001739 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001740 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1741 FPDiff = NumBytesCallerPushed - NumBytes;
1742
1743 // Set the delta of movement of the returnaddr stackslot.
1744 // But only set if delta is greater than previous delta.
1745 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1746 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1747 }
1748
Chris Lattnere563bbc2008-10-11 22:08:30 +00001749 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001750
Dan Gohman475871a2008-07-27 21:46:04 +00001751 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001752 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001754 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001755
Dan Gohman475871a2008-07-27 21:46:04 +00001756 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1757 SmallVector<SDValue, 8> MemOpChains;
1758 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001759
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001760 // Walk the register/memloc assignments, inserting copies/loads. In the case
1761 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001762 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1763 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001764 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765 SDValue Arg = Outs[i].Val;
1766 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001767 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001768
Chris Lattner423c5f42007-02-28 05:31:48 +00001769 // Promote the value if needed.
1770 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001771 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001772 case CCValAssign::Full: break;
1773 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001774 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001775 break;
1776 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001777 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001778 break;
1779 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001780 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1781 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1783 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1784 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001785 } else
1786 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1787 break;
1788 case CCValAssign::BCvt:
1789 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001790 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001791 case CCValAssign::Indirect: {
1792 // Store the argument.
1793 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001794 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001795 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001796 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001797 Arg = SpillSlot;
1798 break;
1799 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001800 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001801
Chris Lattner423c5f42007-02-28 05:31:48 +00001802 if (VA.isRegLoc()) {
1803 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1804 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001805 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001806 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001807 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001808 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001809
Dan Gohman98ca4f22009-08-05 01:29:28 +00001810 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1811 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001812 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001813 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001814 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001815
Evan Cheng32fe1032006-05-25 00:59:30 +00001816 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001818 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001819
Evan Cheng347d5f72006-04-28 21:29:37 +00001820 // Build a sequence of copy-to-reg nodes chained together with token chain
1821 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001822 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001823 // Tail call byval lowering might overwrite argument registers so in case of
1824 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001826 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001827 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001828 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001829 InFlag = Chain.getValue(1);
1830 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001831
Eric Christopherfd179292009-08-27 18:07:15 +00001832
Chris Lattner88e1fd52009-07-09 04:24:46 +00001833 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001834 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1835 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001837 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1838 DAG.getNode(X86ISD::GlobalBaseReg,
1839 DebugLoc::getUnknownLoc(),
1840 getPointerTy()),
1841 InFlag);
1842 InFlag = Chain.getValue(1);
1843 } else {
1844 // If we are tail calling and generating PIC/GOT style code load the
1845 // address of the callee into ECX. The value in ecx is used as target of
1846 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1847 // for tail calls on PIC/GOT architectures. Normally we would just put the
1848 // address of GOT into ebx and then call target@PLT. But for tail calls
1849 // ebx would be restored (since ebx is callee saved) before jumping to the
1850 // target@PLT.
1851
1852 // Note: The actual moving to ECX is done further down.
1853 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1854 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1855 !G->getGlobal()->hasProtectedVisibility())
1856 Callee = LowerGlobalAddress(Callee, DAG);
1857 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001858 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001859 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001860 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001861
Gordon Henriksen86737662008-01-05 16:56:59 +00001862 if (Is64Bit && isVarArg) {
1863 // From AMD64 ABI document:
1864 // For calls that may call functions that use varargs or stdargs
1865 // (prototype-less calls or calls to functions containing ellipsis (...) in
1866 // the declaration) %al is used as hidden argument to specify the number
1867 // of SSE registers used. The contents of %al do not need to match exactly
1868 // the number of registers, but must be an ubound on the number of SSE
1869 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001870
1871 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001872 // Count the number of XMM registers allocated.
1873 static const unsigned XMMArgRegs[] = {
1874 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1875 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1876 };
1877 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001878 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001879 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001880
Dale Johannesendd64c412009-02-04 00:33:20 +00001881 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001882 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001883 InFlag = Chain.getValue(1);
1884 }
1885
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001886
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001887 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 if (isTailCall) {
1889 // Force all the incoming stack arguments to be loaded from the stack
1890 // before any new outgoing arguments are stored to the stack, because the
1891 // outgoing stack slots may alias the incoming argument stack slots, and
1892 // the alias isn't otherwise explicit. This is slightly more conservative
1893 // than necessary, because it means that each store effectively depends
1894 // on every argument instead of just those arguments it would clobber.
1895 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1896
Dan Gohman475871a2008-07-27 21:46:04 +00001897 SmallVector<SDValue, 8> MemOpChains2;
1898 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001899 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001900 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001901 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001902 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1903 CCValAssign &VA = ArgLocs[i];
1904 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001905 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906 SDValue Arg = Outs[i].Val;
1907 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001908 // Create frame index.
1909 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001910 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001911 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001912 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001913
Duncan Sands276dcbd2008-03-21 09:14:45 +00001914 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001915 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001916 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001917 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001918 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001919 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001920 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001921
Dan Gohman98ca4f22009-08-05 01:29:28 +00001922 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1923 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001924 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001926 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001927 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001929 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001930 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001931 }
1932 }
1933
1934 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001936 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001937
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001938 // Copy arguments to their registers.
1939 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001940 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001941 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001942 InFlag = Chain.getValue(1);
1943 }
Dan Gohman475871a2008-07-27 21:46:04 +00001944 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001945
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001947 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001948 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 }
1950
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001951 bool WasGlobalOrExternal = false;
1952 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
1953 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
1954 // In the 64-bit large code model, we have to make all calls
1955 // through a register, since the call instruction's 32-bit
1956 // pc-relative offset may not be large enough to hold the whole
1957 // address.
1958 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1959 WasGlobalOrExternal = true;
1960 // If the callee is a GlobalAddress node (quite common, every direct call
1961 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
1962 // it.
1963
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001964 // We should use extra load for direct calls to dllimported functions in
1965 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001966 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001967 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001968 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001969
Chris Lattner48a7d022009-07-09 05:02:21 +00001970 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1971 // external symbols most go through the PLT in PIC mode. If the symbol
1972 // has hidden or protected visibility, or if it is static or local, then
1973 // we don't need to use the PLT - we can directly call it.
1974 if (Subtarget->isTargetELF() &&
1975 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001976 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001977 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001978 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001979 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1980 Subtarget->getDarwinVers() < 9) {
1981 // PC-relative references to external symbols should go through $stub,
1982 // unless we're building with the leopard linker or later, which
1983 // automatically synthesizes these stubs.
1984 OpFlags = X86II::MO_DARWIN_STUB;
1985 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001986
Chris Lattner74e726e2009-07-09 05:27:35 +00001987 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001988 G->getOffset(), OpFlags);
1989 }
Bill Wendling056292f2008-09-16 21:48:12 +00001990 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001991 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00001992 unsigned char OpFlags = 0;
1993
1994 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1995 // symbols should go through the PLT.
1996 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001997 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001998 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001999 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002000 Subtarget->getDarwinVers() < 9) {
2001 // PC-relative references to external symbols should go through $stub,
2002 // unless we're building with the leopard linker or later, which
2003 // automatically synthesizes these stubs.
2004 OpFlags = X86II::MO_DARWIN_STUB;
2005 }
Eric Christopherfd179292009-08-27 18:07:15 +00002006
Chris Lattner48a7d022009-07-09 05:02:21 +00002007 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2008 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002009 }
2010
2011 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002012 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002013
Dale Johannesendd64c412009-02-04 00:33:20 +00002014 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002015 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 Callee,InFlag);
2017 Callee = DAG.getRegister(Opc, getPointerTy());
2018 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002019 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002020 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002021
Chris Lattnerd96d0722007-02-25 06:40:16 +00002022 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002024 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002025
Dan Gohman98ca4f22009-08-05 01:29:28 +00002026 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002027 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2028 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002029 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002031
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002032 Ops.push_back(Chain);
2033 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002034
Dan Gohman98ca4f22009-08-05 01:29:28 +00002035 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002037
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 // Add argument registers to the end of the list so that they are known live
2039 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002040 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2041 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2042 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002043
Evan Cheng586ccac2008-03-18 23:36:35 +00002044 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002045 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002046 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2047
2048 // Add an implicit use of AL for x86 vararg functions.
2049 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002051
Gabor Greifba36cb52008-08-28 21:40:38 +00002052 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002053 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002054
Dan Gohman98ca4f22009-08-05 01:29:28 +00002055 if (isTailCall) {
2056 // If this is the first return lowered for this function, add the regs
2057 // to the liveout set for the function.
2058 if (MF.getRegInfo().liveout_empty()) {
2059 SmallVector<CCValAssign, 16> RVLocs;
2060 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2061 *DAG.getContext());
2062 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2063 for (unsigned i = 0; i != RVLocs.size(); ++i)
2064 if (RVLocs[i].isRegLoc())
2065 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2066 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002067
Dan Gohman98ca4f22009-08-05 01:29:28 +00002068 assert(((Callee.getOpcode() == ISD::Register &&
2069 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2070 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2071 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2072 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2073 "Expecting an global address, external symbol, or register");
2074
2075 return DAG.getNode(X86ISD::TC_RETURN, dl,
2076 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002077 }
2078
Dale Johannesenace16102009-02-03 19:33:06 +00002079 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002080 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002081
Chris Lattner2d297092006-05-23 18:50:38 +00002082 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002083 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002085 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002086 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002087 // If this is is a call to a struct-return function, the callee
2088 // pops the hidden struct pointer, so we have to push it back.
2089 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002090 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002091 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002092 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002093
Gordon Henriksenae636f82008-01-03 16:47:34 +00002094 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002095 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002096 DAG.getIntPtrConstant(NumBytes, true),
2097 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2098 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002099 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002100 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002101
Chris Lattner3085e152007-02-25 08:59:22 +00002102 // Handle result values, copying them out of physregs into vregs that we
2103 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002104 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2105 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002106}
2107
Evan Cheng25ab6902006-09-08 06:48:29 +00002108
2109//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002110// Fast Calling Convention (tail call) implementation
2111//===----------------------------------------------------------------------===//
2112
2113// Like std call, callee cleans arguments, convention except that ECX is
2114// reserved for storing the tail called function address. Only 2 registers are
2115// free for argument passing (inreg). Tail call optimization is performed
2116// provided:
2117// * tailcallopt is enabled
2118// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002119// On X86_64 architecture with GOT-style position independent code only local
2120// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002121// To keep the stack aligned according to platform abi the function
2122// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2123// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002124// If a tail called function callee has more arguments than the caller the
2125// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002126// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002127// original REtADDR, but before the saved framepointer or the spilled registers
2128// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2129// stack layout:
2130// arg1
2131// arg2
2132// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002133// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002134// move area ]
2135// (possible EBP)
2136// ESI
2137// EDI
2138// local1 ..
2139
2140/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2141/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002142unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002143 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002144 MachineFunction &MF = DAG.getMachineFunction();
2145 const TargetMachine &TM = MF.getTarget();
2146 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2147 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002148 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002149 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002150 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002151 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2152 // Number smaller than 12 so just add the difference.
2153 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2154 } else {
2155 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002156 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002157 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002158 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002159 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002160}
2161
Dan Gohman98ca4f22009-08-05 01:29:28 +00002162/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2163/// for tail call optimization. Targets which want to do tail call
2164/// optimization should implement this function.
2165bool
2166X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002167 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002168 bool isVarArg,
2169 const SmallVectorImpl<ISD::InputArg> &Ins,
2170 SelectionDAG& DAG) const {
2171 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002172 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002174}
2175
Dan Gohman3df24e62008-09-03 23:12:08 +00002176FastISel *
2177X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002178 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002179 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002180 DenseMap<const Value *, unsigned> &vm,
2181 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002182 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002183 DenseMap<const AllocaInst *, int> &am
2184#ifndef NDEBUG
2185 , SmallSet<Instruction*, 8> &cil
2186#endif
2187 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002188 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002189#ifndef NDEBUG
2190 , cil
2191#endif
2192 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002193}
2194
2195
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002196//===----------------------------------------------------------------------===//
2197// Other Lowering Hooks
2198//===----------------------------------------------------------------------===//
2199
2200
Dan Gohman475871a2008-07-27 21:46:04 +00002201SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002202 MachineFunction &MF = DAG.getMachineFunction();
2203 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2204 int ReturnAddrIndex = FuncInfo->getRAIndex();
2205
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002206 if (ReturnAddrIndex == 0) {
2207 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002208 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002209 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2210 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002211 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002212 }
2213
Evan Cheng25ab6902006-09-08 06:48:29 +00002214 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002215}
2216
2217
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002218bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2219 bool hasSymbolicDisplacement) {
2220 // Offset should fit into 32 bit immediate field.
2221 if (!isInt32(Offset))
2222 return false;
2223
2224 // If we don't have a symbolic displacement - we don't have any extra
2225 // restrictions.
2226 if (!hasSymbolicDisplacement)
2227 return true;
2228
2229 // FIXME: Some tweaks might be needed for medium code model.
2230 if (M != CodeModel::Small && M != CodeModel::Kernel)
2231 return false;
2232
2233 // For small code model we assume that latest object is 16MB before end of 31
2234 // bits boundary. We may also accept pretty large negative constants knowing
2235 // that all objects are in the positive half of address space.
2236 if (M == CodeModel::Small && Offset < 16*1024*1024)
2237 return true;
2238
2239 // For kernel code model we know that all object resist in the negative half
2240 // of 32bits address space. We may not accept negative offsets, since they may
2241 // be just off and we may accept pretty large positive ones.
2242 if (M == CodeModel::Kernel && Offset > 0)
2243 return true;
2244
2245 return false;
2246}
2247
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002248/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2249/// specific condition code, returning the condition code and the LHS/RHS of the
2250/// comparison to make.
2251static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2252 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002253 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002254 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2255 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2256 // X > -1 -> X == 0, jump !sign.
2257 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002258 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002259 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2260 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002261 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002262 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002263 // X < 1 -> X <= 0
2264 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002265 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002266 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002267 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002268
Evan Chengd9558e02006-01-06 00:43:03 +00002269 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002270 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002271 case ISD::SETEQ: return X86::COND_E;
2272 case ISD::SETGT: return X86::COND_G;
2273 case ISD::SETGE: return X86::COND_GE;
2274 case ISD::SETLT: return X86::COND_L;
2275 case ISD::SETLE: return X86::COND_LE;
2276 case ISD::SETNE: return X86::COND_NE;
2277 case ISD::SETULT: return X86::COND_B;
2278 case ISD::SETUGT: return X86::COND_A;
2279 case ISD::SETULE: return X86::COND_BE;
2280 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002281 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002283
Chris Lattner4c78e022008-12-23 23:42:27 +00002284 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002285
Chris Lattner4c78e022008-12-23 23:42:27 +00002286 // If LHS is a foldable load, but RHS is not, flip the condition.
2287 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2288 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2289 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2290 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002291 }
2292
Chris Lattner4c78e022008-12-23 23:42:27 +00002293 switch (SetCCOpcode) {
2294 default: break;
2295 case ISD::SETOLT:
2296 case ISD::SETOLE:
2297 case ISD::SETUGT:
2298 case ISD::SETUGE:
2299 std::swap(LHS, RHS);
2300 break;
2301 }
2302
2303 // On a floating point condition, the flags are set as follows:
2304 // ZF PF CF op
2305 // 0 | 0 | 0 | X > Y
2306 // 0 | 0 | 1 | X < Y
2307 // 1 | 0 | 0 | X == Y
2308 // 1 | 1 | 1 | unordered
2309 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002310 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002311 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002312 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002313 case ISD::SETOLT: // flipped
2314 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002315 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002316 case ISD::SETOLE: // flipped
2317 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002318 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002319 case ISD::SETUGT: // flipped
2320 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002321 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002322 case ISD::SETUGE: // flipped
2323 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002324 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002325 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002326 case ISD::SETNE: return X86::COND_NE;
2327 case ISD::SETUO: return X86::COND_P;
2328 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002329 case ISD::SETOEQ:
2330 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002331 }
Evan Chengd9558e02006-01-06 00:43:03 +00002332}
2333
Evan Cheng4a460802006-01-11 00:33:36 +00002334/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2335/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002336/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002337static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002338 switch (X86CC) {
2339 default:
2340 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002341 case X86::COND_B:
2342 case X86::COND_BE:
2343 case X86::COND_E:
2344 case X86::COND_P:
2345 case X86::COND_A:
2346 case X86::COND_AE:
2347 case X86::COND_NE:
2348 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002349 return true;
2350 }
2351}
2352
Evan Chengeb2f9692009-10-27 19:56:55 +00002353/// isFPImmLegal - Returns true if the target can instruction select the
2354/// specified FP immediate natively. If false, the legalizer will
2355/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002356bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002357 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2358 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2359 return true;
2360 }
2361 return false;
2362}
2363
Nate Begeman9008ca62009-04-27 18:41:29 +00002364/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2365/// the specified range (L, H].
2366static bool isUndefOrInRange(int Val, int Low, int Hi) {
2367 return (Val < 0) || (Val >= Low && Val < Hi);
2368}
2369
2370/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2371/// specified value.
2372static bool isUndefOrEqual(int Val, int CmpVal) {
2373 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002374 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002375 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002376}
2377
Nate Begeman9008ca62009-04-27 18:41:29 +00002378/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2379/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2380/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002381static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002383 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002385 return (Mask[0] < 2 && Mask[1] < 2);
2386 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002387}
2388
Nate Begeman9008ca62009-04-27 18:41:29 +00002389bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002390 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002391 N->getMask(M);
2392 return ::isPSHUFDMask(M, N->getValueType(0));
2393}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002394
Nate Begeman9008ca62009-04-27 18:41:29 +00002395/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2396/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002397static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002399 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002400
Nate Begeman9008ca62009-04-27 18:41:29 +00002401 // Lower quadword copied in order or undef.
2402 for (int i = 0; i != 4; ++i)
2403 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002404 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002405
Evan Cheng506d3df2006-03-29 23:07:14 +00002406 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002407 for (int i = 4; i != 8; ++i)
2408 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002409 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002410
Evan Cheng506d3df2006-03-29 23:07:14 +00002411 return true;
2412}
2413
Nate Begeman9008ca62009-04-27 18:41:29 +00002414bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002415 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002416 N->getMask(M);
2417 return ::isPSHUFHWMask(M, N->getValueType(0));
2418}
Evan Cheng506d3df2006-03-29 23:07:14 +00002419
Nate Begeman9008ca62009-04-27 18:41:29 +00002420/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2421/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002422static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002423 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002424 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002425
Rafael Espindola15684b22009-04-24 12:40:33 +00002426 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002427 for (int i = 4; i != 8; ++i)
2428 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002429 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002430
Rafael Espindola15684b22009-04-24 12:40:33 +00002431 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002432 for (int i = 0; i != 4; ++i)
2433 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002434 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002435
Rafael Espindola15684b22009-04-24 12:40:33 +00002436 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002437}
2438
Nate Begeman9008ca62009-04-27 18:41:29 +00002439bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002440 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002441 N->getMask(M);
2442 return ::isPSHUFLWMask(M, N->getValueType(0));
2443}
2444
Nate Begemana09008b2009-10-19 02:17:23 +00002445/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2446/// is suitable for input to PALIGNR.
2447static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2448 bool hasSSSE3) {
2449 int i, e = VT.getVectorNumElements();
2450
2451 // Do not handle v2i64 / v2f64 shuffles with palignr.
2452 if (e < 4 || !hasSSSE3)
2453 return false;
2454
2455 for (i = 0; i != e; ++i)
2456 if (Mask[i] >= 0)
2457 break;
2458
2459 // All undef, not a palignr.
2460 if (i == e)
2461 return false;
2462
2463 // Determine if it's ok to perform a palignr with only the LHS, since we
2464 // don't have access to the actual shuffle elements to see if RHS is undef.
2465 bool Unary = Mask[i] < (int)e;
2466 bool NeedsUnary = false;
2467
2468 int s = Mask[i] - i;
2469
2470 // Check the rest of the elements to see if they are consecutive.
2471 for (++i; i != e; ++i) {
2472 int m = Mask[i];
2473 if (m < 0)
2474 continue;
2475
2476 Unary = Unary && (m < (int)e);
2477 NeedsUnary = NeedsUnary || (m < s);
2478
2479 if (NeedsUnary && !Unary)
2480 return false;
2481 if (Unary && m != ((s+i) & (e-1)))
2482 return false;
2483 if (!Unary && m != (s+i))
2484 return false;
2485 }
2486 return true;
2487}
2488
2489bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2490 SmallVector<int, 8> M;
2491 N->getMask(M);
2492 return ::isPALIGNRMask(M, N->getValueType(0), true);
2493}
2494
Evan Cheng14aed5e2006-03-24 01:18:28 +00002495/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2496/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002497static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002498 int NumElems = VT.getVectorNumElements();
2499 if (NumElems != 2 && NumElems != 4)
2500 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002501
Nate Begeman9008ca62009-04-27 18:41:29 +00002502 int Half = NumElems / 2;
2503 for (int i = 0; i < Half; ++i)
2504 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002505 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002506 for (int i = Half; i < NumElems; ++i)
2507 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002508 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002509
Evan Cheng14aed5e2006-03-24 01:18:28 +00002510 return true;
2511}
2512
Nate Begeman9008ca62009-04-27 18:41:29 +00002513bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2514 SmallVector<int, 8> M;
2515 N->getMask(M);
2516 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002517}
2518
Evan Cheng213d2cf2007-05-17 18:45:50 +00002519/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002520/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2521/// half elements to come from vector 1 (which would equal the dest.) and
2522/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002523static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002524 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002525
2526 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002527 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002528
Nate Begeman9008ca62009-04-27 18:41:29 +00002529 int Half = NumElems / 2;
2530 for (int i = 0; i < Half; ++i)
2531 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002532 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002533 for (int i = Half; i < NumElems; ++i)
2534 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002535 return false;
2536 return true;
2537}
2538
Nate Begeman9008ca62009-04-27 18:41:29 +00002539static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2540 SmallVector<int, 8> M;
2541 N->getMask(M);
2542 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002543}
2544
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002545/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2546/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002547bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2548 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002549 return false;
2550
Evan Cheng2064a2b2006-03-28 06:50:32 +00002551 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2553 isUndefOrEqual(N->getMaskElt(1), 7) &&
2554 isUndefOrEqual(N->getMaskElt(2), 2) &&
2555 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002556}
2557
Nate Begeman0b10b912009-11-07 23:17:15 +00002558/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2559/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2560/// <2, 3, 2, 3>
2561bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2562 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2563
2564 if (NumElems != 4)
2565 return false;
2566
2567 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2568 isUndefOrEqual(N->getMaskElt(1), 3) &&
2569 isUndefOrEqual(N->getMaskElt(2), 2) &&
2570 isUndefOrEqual(N->getMaskElt(3), 3);
2571}
2572
Evan Cheng5ced1d82006-04-06 23:23:56 +00002573/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2574/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002575bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2576 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002577
Evan Cheng5ced1d82006-04-06 23:23:56 +00002578 if (NumElems != 2 && NumElems != 4)
2579 return false;
2580
Evan Chengc5cdff22006-04-07 21:53:05 +00002581 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002582 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002583 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002584
Evan Chengc5cdff22006-04-07 21:53:05 +00002585 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002586 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002587 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002588
2589 return true;
2590}
2591
Nate Begeman0b10b912009-11-07 23:17:15 +00002592/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2593/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2594bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002595 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002596
Evan Cheng5ced1d82006-04-06 23:23:56 +00002597 if (NumElems != 2 && NumElems != 4)
2598 return false;
2599
Evan Chengc5cdff22006-04-07 21:53:05 +00002600 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002601 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002602 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002603
Nate Begeman9008ca62009-04-27 18:41:29 +00002604 for (unsigned i = 0; i < NumElems/2; ++i)
2605 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002606 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002607
2608 return true;
2609}
2610
Evan Cheng0038e592006-03-28 00:39:58 +00002611/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2612/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002613static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002614 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002615 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002616 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002617 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002618
Nate Begeman9008ca62009-04-27 18:41:29 +00002619 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2620 int BitI = Mask[i];
2621 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002622 if (!isUndefOrEqual(BitI, j))
2623 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002624 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002625 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002626 return false;
2627 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002628 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002629 return false;
2630 }
Evan Cheng0038e592006-03-28 00:39:58 +00002631 }
Evan Cheng0038e592006-03-28 00:39:58 +00002632 return true;
2633}
2634
Nate Begeman9008ca62009-04-27 18:41:29 +00002635bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2636 SmallVector<int, 8> M;
2637 N->getMask(M);
2638 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002639}
2640
Evan Cheng4fcb9222006-03-28 02:43:26 +00002641/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2642/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002643static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002644 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002645 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002646 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002647 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002648
Nate Begeman9008ca62009-04-27 18:41:29 +00002649 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2650 int BitI = Mask[i];
2651 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002652 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002653 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002654 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002655 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002656 return false;
2657 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002658 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002659 return false;
2660 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002661 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002662 return true;
2663}
2664
Nate Begeman9008ca62009-04-27 18:41:29 +00002665bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2666 SmallVector<int, 8> M;
2667 N->getMask(M);
2668 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002669}
2670
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002671/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2672/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2673/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002674static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002676 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002677 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002678
Nate Begeman9008ca62009-04-27 18:41:29 +00002679 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2680 int BitI = Mask[i];
2681 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002682 if (!isUndefOrEqual(BitI, j))
2683 return false;
2684 if (!isUndefOrEqual(BitI1, j))
2685 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002686 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002687 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002688}
2689
Nate Begeman9008ca62009-04-27 18:41:29 +00002690bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2691 SmallVector<int, 8> M;
2692 N->getMask(M);
2693 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2694}
2695
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002696/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2697/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2698/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002699static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002700 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002701 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2702 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002703
Nate Begeman9008ca62009-04-27 18:41:29 +00002704 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2705 int BitI = Mask[i];
2706 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002707 if (!isUndefOrEqual(BitI, j))
2708 return false;
2709 if (!isUndefOrEqual(BitI1, j))
2710 return false;
2711 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002712 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002713}
2714
Nate Begeman9008ca62009-04-27 18:41:29 +00002715bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2716 SmallVector<int, 8> M;
2717 N->getMask(M);
2718 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2719}
2720
Evan Cheng017dcc62006-04-21 01:05:10 +00002721/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2722/// specifies a shuffle of elements that is suitable for input to MOVSS,
2723/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002724static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002725 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002726 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002727
2728 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002729
Nate Begeman9008ca62009-04-27 18:41:29 +00002730 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002731 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002732
Nate Begeman9008ca62009-04-27 18:41:29 +00002733 for (int i = 1; i < NumElts; ++i)
2734 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002735 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002736
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002737 return true;
2738}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002739
Nate Begeman9008ca62009-04-27 18:41:29 +00002740bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2741 SmallVector<int, 8> M;
2742 N->getMask(M);
2743 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002744}
2745
Evan Cheng017dcc62006-04-21 01:05:10 +00002746/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2747/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002748/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002749static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002750 bool V2IsSplat = false, bool V2IsUndef = false) {
2751 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002752 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002753 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002754
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002756 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002757
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 for (int i = 1; i < NumOps; ++i)
2759 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2760 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2761 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002762 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002763
Evan Cheng39623da2006-04-20 08:58:49 +00002764 return true;
2765}
2766
Nate Begeman9008ca62009-04-27 18:41:29 +00002767static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002768 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 SmallVector<int, 8> M;
2770 N->getMask(M);
2771 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002772}
2773
Evan Chengd9539472006-04-14 21:59:03 +00002774/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2775/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002776bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2777 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002778 return false;
2779
2780 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002781 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 int Elt = N->getMaskElt(i);
2783 if (Elt >= 0 && Elt != 1)
2784 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002785 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002786
2787 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002788 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002789 int Elt = N->getMaskElt(i);
2790 if (Elt >= 0 && Elt != 3)
2791 return false;
2792 if (Elt == 3)
2793 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002794 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002795 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002797 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002798}
2799
2800/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2801/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002802bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2803 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002804 return false;
2805
2806 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 for (unsigned i = 0; i < 2; ++i)
2808 if (N->getMaskElt(i) > 0)
2809 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002810
2811 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002812 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002813 int Elt = N->getMaskElt(i);
2814 if (Elt >= 0 && Elt != 2)
2815 return false;
2816 if (Elt == 2)
2817 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002818 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002819 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002820 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002821}
2822
Evan Cheng0b457f02008-09-25 20:50:48 +00002823/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2824/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002825bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2826 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002827
Nate Begeman9008ca62009-04-27 18:41:29 +00002828 for (int i = 0; i < e; ++i)
2829 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002830 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002831 for (int i = 0; i < e; ++i)
2832 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002833 return false;
2834 return true;
2835}
2836
Evan Cheng63d33002006-03-22 08:01:21 +00002837/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002838/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002839unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2841 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2842
Evan Chengb9df0ca2006-03-22 02:53:00 +00002843 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2844 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002845 for (int i = 0; i < NumOperands; ++i) {
2846 int Val = SVOp->getMaskElt(NumOperands-i-1);
2847 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002848 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002849 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002850 if (i != NumOperands - 1)
2851 Mask <<= Shift;
2852 }
Evan Cheng63d33002006-03-22 08:01:21 +00002853 return Mask;
2854}
2855
Evan Cheng506d3df2006-03-29 23:07:14 +00002856/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002857/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002858unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002860 unsigned Mask = 0;
2861 // 8 nodes, but we only care about the last 4.
2862 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 int Val = SVOp->getMaskElt(i);
2864 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002865 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002866 if (i != 4)
2867 Mask <<= 2;
2868 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002869 return Mask;
2870}
2871
2872/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002873/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002874unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002876 unsigned Mask = 0;
2877 // 8 nodes, but we only care about the first 4.
2878 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 int Val = SVOp->getMaskElt(i);
2880 if (Val >= 0)
2881 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002882 if (i != 0)
2883 Mask <<= 2;
2884 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002885 return Mask;
2886}
2887
Nate Begemana09008b2009-10-19 02:17:23 +00002888/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2889/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2890unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2891 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2892 EVT VVT = N->getValueType(0);
2893 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2894 int Val = 0;
2895
2896 unsigned i, e;
2897 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2898 Val = SVOp->getMaskElt(i);
2899 if (Val >= 0)
2900 break;
2901 }
2902 return (Val - i) * EltSize;
2903}
2904
Evan Cheng37b73872009-07-30 08:33:02 +00002905/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2906/// constant +0.0.
2907bool X86::isZeroNode(SDValue Elt) {
2908 return ((isa<ConstantSDNode>(Elt) &&
2909 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2910 (isa<ConstantFPSDNode>(Elt) &&
2911 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2912}
2913
Nate Begeman9008ca62009-04-27 18:41:29 +00002914/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2915/// their permute mask.
2916static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2917 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002918 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002919 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002921
Nate Begeman5a5ca152009-04-29 05:20:52 +00002922 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 int idx = SVOp->getMaskElt(i);
2924 if (idx < 0)
2925 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002926 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002927 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002928 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002930 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002931 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2932 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002933}
2934
Evan Cheng779ccea2007-12-07 21:30:01 +00002935/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2936/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002937static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002938 unsigned NumElems = VT.getVectorNumElements();
2939 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 int idx = Mask[i];
2941 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002942 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002943 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002945 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002947 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002948}
2949
Evan Cheng533a0aa2006-04-19 20:35:22 +00002950/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2951/// match movhlps. The lower half elements should come from upper half of
2952/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002953/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002954static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2955 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002956 return false;
2957 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002959 return false;
2960 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002962 return false;
2963 return true;
2964}
2965
Evan Cheng5ced1d82006-04-06 23:23:56 +00002966/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002967/// is promoted to a vector. It also returns the LoadSDNode by reference if
2968/// required.
2969static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002970 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2971 return false;
2972 N = N->getOperand(0).getNode();
2973 if (!ISD::isNON_EXTLoad(N))
2974 return false;
2975 if (LD)
2976 *LD = cast<LoadSDNode>(N);
2977 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002978}
2979
Evan Cheng533a0aa2006-04-19 20:35:22 +00002980/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2981/// match movlp{s|d}. The lower half elements should come from lower half of
2982/// V1 (and in order), and the upper half elements should come from the upper
2983/// half of V2 (and in order). And since V1 will become the source of the
2984/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002985static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2986 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002987 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002988 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002989 // Is V2 is a vector load, don't do this transformation. We will try to use
2990 // load folding shufps op.
2991 if (ISD::isNON_EXTLoad(V2))
2992 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002993
Nate Begeman5a5ca152009-04-29 05:20:52 +00002994 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002995
Evan Cheng533a0aa2006-04-19 20:35:22 +00002996 if (NumElems != 2 && NumElems != 4)
2997 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002998 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002999 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003000 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003001 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003003 return false;
3004 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003005}
3006
Evan Cheng39623da2006-04-20 08:58:49 +00003007/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3008/// all the same.
3009static bool isSplatVector(SDNode *N) {
3010 if (N->getOpcode() != ISD::BUILD_VECTOR)
3011 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003012
Dan Gohman475871a2008-07-27 21:46:04 +00003013 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003014 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3015 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003016 return false;
3017 return true;
3018}
3019
Evan Cheng213d2cf2007-05-17 18:45:50 +00003020/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003021/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003022/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003023static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003024 SDValue V1 = N->getOperand(0);
3025 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003026 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3027 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003029 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003030 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003031 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3032 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003033 if (Opc != ISD::BUILD_VECTOR ||
3034 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003035 return false;
3036 } else if (Idx >= 0) {
3037 unsigned Opc = V1.getOpcode();
3038 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3039 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003040 if (Opc != ISD::BUILD_VECTOR ||
3041 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003042 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003043 }
3044 }
3045 return true;
3046}
3047
3048/// getZeroVector - Returns a vector of specified type with all zero elements.
3049///
Owen Andersone50ed302009-08-10 22:56:29 +00003050static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003051 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003052 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003053
Chris Lattner8a594482007-11-25 00:24:49 +00003054 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3055 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003056 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003057 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003058 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3059 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003060 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003061 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3062 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003063 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003064 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3065 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003066 }
Dale Johannesenace16102009-02-03 19:33:06 +00003067 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003068}
3069
Chris Lattner8a594482007-11-25 00:24:49 +00003070/// getOnesVector - Returns a vector of specified type with all bits set.
3071///
Owen Andersone50ed302009-08-10 22:56:29 +00003072static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003073 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003074
Chris Lattner8a594482007-11-25 00:24:49 +00003075 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3076 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003077 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003078 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003079 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003080 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003081 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003082 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003083 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003084}
3085
3086
Evan Cheng39623da2006-04-20 08:58:49 +00003087/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3088/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003089static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003090 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003091 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003092
Evan Cheng39623da2006-04-20 08:58:49 +00003093 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003094 SmallVector<int, 8> MaskVec;
3095 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003096
Nate Begeman5a5ca152009-04-29 05:20:52 +00003097 for (unsigned i = 0; i != NumElems; ++i) {
3098 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 MaskVec[i] = NumElems;
3100 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003101 }
Evan Cheng39623da2006-04-20 08:58:49 +00003102 }
Evan Cheng39623da2006-04-20 08:58:49 +00003103 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3105 SVOp->getOperand(1), &MaskVec[0]);
3106 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003107}
3108
Evan Cheng017dcc62006-04-21 01:05:10 +00003109/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3110/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003111static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 SDValue V2) {
3113 unsigned NumElems = VT.getVectorNumElements();
3114 SmallVector<int, 8> Mask;
3115 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003116 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003117 Mask.push_back(i);
3118 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003119}
3120
Nate Begeman9008ca62009-04-27 18:41:29 +00003121/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003122static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 SDValue V2) {
3124 unsigned NumElems = VT.getVectorNumElements();
3125 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003126 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003127 Mask.push_back(i);
3128 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003129 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003131}
3132
Nate Begeman9008ca62009-04-27 18:41:29 +00003133/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003134static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 SDValue V2) {
3136 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003137 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003139 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003140 Mask.push_back(i + Half);
3141 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003142 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003143 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003144}
3145
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003146/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003147static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 bool HasSSE2) {
3149 if (SV->getValueType(0).getVectorNumElements() <= 4)
3150 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003151
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003153 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003154 DebugLoc dl = SV->getDebugLoc();
3155 SDValue V1 = SV->getOperand(0);
3156 int NumElems = VT.getVectorNumElements();
3157 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003158
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 // unpack elements to the correct location
3160 while (NumElems > 4) {
3161 if (EltNo < NumElems/2) {
3162 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3163 } else {
3164 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3165 EltNo -= NumElems/2;
3166 }
3167 NumElems >>= 1;
3168 }
Eric Christopherfd179292009-08-27 18:07:15 +00003169
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 // Perform the splat.
3171 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003172 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3174 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003175}
3176
Evan Chengba05f722006-04-21 23:03:30 +00003177/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003178/// vector of zero or undef vector. This produces a shuffle where the low
3179/// element of V2 is swizzled into the zero/undef vector, landing at element
3180/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003181static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003182 bool isZero, bool HasSSE2,
3183 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003184 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003185 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3187 unsigned NumElems = VT.getVectorNumElements();
3188 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003189 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 // If this is the insertion idx, put the low elt of V2 here.
3191 MaskVec.push_back(i == Idx ? NumElems : i);
3192 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003193}
3194
Evan Chengf26ffe92008-05-29 08:22:04 +00003195/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3196/// a shuffle that is zero.
3197static
Nate Begeman9008ca62009-04-27 18:41:29 +00003198unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3199 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003200 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003202 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 int Idx = SVOp->getMaskElt(Index);
3204 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003205 ++NumZeros;
3206 continue;
3207 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003209 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003210 ++NumZeros;
3211 else
3212 break;
3213 }
3214 return NumZeros;
3215}
3216
3217/// isVectorShift - Returns true if the shuffle can be implemented as a
3218/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003219/// FIXME: split into pslldqi, psrldqi, palignr variants.
3220static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003221 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003223
3224 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003225 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003226 if (!NumZeros) {
3227 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003228 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003229 if (!NumZeros)
3230 return false;
3231 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003232 bool SeenV1 = false;
3233 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 for (int i = NumZeros; i < NumElems; ++i) {
3235 int Val = isLeft ? (i - NumZeros) : i;
3236 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3237 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003238 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003239 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003240 SeenV1 = true;
3241 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003242 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003243 SeenV2 = true;
3244 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003245 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003246 return false;
3247 }
3248 if (SeenV1 && SeenV2)
3249 return false;
3250
Nate Begeman9008ca62009-04-27 18:41:29 +00003251 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003252 ShAmt = NumZeros;
3253 return true;
3254}
3255
3256
Evan Chengc78d3b42006-04-24 18:01:45 +00003257/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3258///
Dan Gohman475871a2008-07-27 21:46:04 +00003259static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003260 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003261 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003262 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003263 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003264
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003265 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003266 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003267 bool First = true;
3268 for (unsigned i = 0; i < 16; ++i) {
3269 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3270 if (ThisIsNonZero && First) {
3271 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003273 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003274 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003275 First = false;
3276 }
3277
3278 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003279 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003280 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3281 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003282 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003284 }
3285 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3287 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3288 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003289 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003291 } else
3292 ThisElt = LastElt;
3293
Gabor Greifba36cb52008-08-28 21:40:38 +00003294 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003296 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003297 }
3298 }
3299
Owen Anderson825b72b2009-08-11 20:47:22 +00003300 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003301}
3302
Bill Wendlinga348c562007-03-22 18:42:45 +00003303/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003304///
Dan Gohman475871a2008-07-27 21:46:04 +00003305static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003306 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003307 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003308 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003309 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003310
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003311 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003312 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003313 bool First = true;
3314 for (unsigned i = 0; i < 8; ++i) {
3315 bool isNonZero = (NonZeros & (1 << i)) != 0;
3316 if (isNonZero) {
3317 if (First) {
3318 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003319 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003320 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003322 First = false;
3323 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003324 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003325 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003326 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003327 }
3328 }
3329
3330 return V;
3331}
3332
Evan Chengf26ffe92008-05-29 08:22:04 +00003333/// getVShift - Return a vector logical shift node.
3334///
Owen Andersone50ed302009-08-10 22:56:29 +00003335static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 unsigned NumBits, SelectionDAG &DAG,
3337 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003338 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003340 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003341 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3342 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3343 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003344 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003345}
3346
Dan Gohman475871a2008-07-27 21:46:04 +00003347SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003348X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3349 SelectionDAG &DAG) {
3350
3351 // Check if the scalar load can be widened into a vector load. And if
3352 // the address is "base + cst" see if the cst can be "absorbed" into
3353 // the shuffle mask.
3354 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3355 SDValue Ptr = LD->getBasePtr();
3356 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3357 return SDValue();
3358 EVT PVT = LD->getValueType(0);
3359 if (PVT != MVT::i32 && PVT != MVT::f32)
3360 return SDValue();
3361
3362 int FI = -1;
3363 int64_t Offset = 0;
3364 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3365 FI = FINode->getIndex();
3366 Offset = 0;
3367 } else if (Ptr.getOpcode() == ISD::ADD &&
3368 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3369 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3370 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3371 Offset = Ptr.getConstantOperandVal(1);
3372 Ptr = Ptr.getOperand(0);
3373 } else {
3374 return SDValue();
3375 }
3376
3377 SDValue Chain = LD->getChain();
3378 // Make sure the stack object alignment is at least 16.
3379 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3380 if (DAG.InferPtrAlignment(Ptr) < 16) {
3381 if (MFI->isFixedObjectIndex(FI)) {
3382 // Can't change the alignment. Reference stack + offset explicitly
3383 // if stack pointer is at least 16-byte aligned.
3384 unsigned StackAlign = Subtarget->getStackAlignment();
3385 if (StackAlign < 16)
3386 return SDValue();
3387 Offset = MFI->getObjectOffset(FI) + Offset;
3388 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
3389 getPointerTy());
3390 Ptr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
3391 DAG.getConstant(Offset & ~15, getPointerTy()));
3392 Offset %= 16;
3393 } else {
3394 MFI->setObjectAlignment(FI, 16);
3395 }
3396 }
3397
3398 // (Offset % 16) must be multiple of 4. Then address is then
3399 // Ptr + (Offset & ~15).
3400 if (Offset < 0)
3401 return SDValue();
3402 if ((Offset % 16) & 3)
3403 return SDValue();
3404 int64_t StartOffset = Offset & ~15;
3405 if (StartOffset)
3406 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3407 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3408
3409 int EltNo = (Offset - StartOffset) >> 2;
3410 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3411 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3412 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3413 // Canonicalize it to a v4i32 shuffle.
3414 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3415 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3416 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3417 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3418 }
3419
3420 return SDValue();
3421}
3422
3423SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003424X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003425 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003426 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003427 if (ISD::isBuildVectorAllZeros(Op.getNode())
3428 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003429 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3430 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3431 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003433 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003434
Gabor Greifba36cb52008-08-28 21:40:38 +00003435 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003436 return getOnesVector(Op.getValueType(), DAG, dl);
3437 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003438 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003439
Owen Andersone50ed302009-08-10 22:56:29 +00003440 EVT VT = Op.getValueType();
3441 EVT ExtVT = VT.getVectorElementType();
3442 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003443
3444 unsigned NumElems = Op.getNumOperands();
3445 unsigned NumZero = 0;
3446 unsigned NumNonZero = 0;
3447 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003448 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003449 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003450 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003451 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003452 if (Elt.getOpcode() == ISD::UNDEF)
3453 continue;
3454 Values.insert(Elt);
3455 if (Elt.getOpcode() != ISD::Constant &&
3456 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003457 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003458 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003459 NumZero++;
3460 else {
3461 NonZeros |= (1 << i);
3462 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003463 }
3464 }
3465
Dan Gohman7f321562007-06-25 16:23:39 +00003466 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003467 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003468 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003469 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003470
Chris Lattner67f453a2008-03-09 05:42:06 +00003471 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003472 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003473 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003474 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003475
Chris Lattner62098042008-03-09 01:05:04 +00003476 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3477 // the value are obviously zero, truncate the value to i32 and do the
3478 // insertion that way. Only do this if the value is non-constant or if the
3479 // value is a constant being inserted into element 0. It is cheaper to do
3480 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003482 (!IsAllConstants || Idx == 0)) {
3483 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3484 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3486 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003487
Chris Lattner62098042008-03-09 01:05:04 +00003488 // Truncate the value (which may itself be a constant) to i32, and
3489 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003491 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003492 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3493 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003494
Chris Lattner62098042008-03-09 01:05:04 +00003495 // Now we have our 32-bit value zero extended in the low element of
3496 // a vector. If Idx != 0, swizzle it into place.
3497 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003498 SmallVector<int, 4> Mask;
3499 Mask.push_back(Idx);
3500 for (unsigned i = 1; i != VecElts; ++i)
3501 Mask.push_back(i);
3502 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003503 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003504 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003505 }
Dale Johannesenace16102009-02-03 19:33:06 +00003506 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003507 }
3508 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003509
Chris Lattner19f79692008-03-08 22:59:52 +00003510 // If we have a constant or non-constant insertion into the low element of
3511 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3512 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003513 // depending on what the source datatype is.
3514 if (Idx == 0) {
3515 if (NumZero == 0) {
3516 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3518 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003519 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3520 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3521 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3522 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3524 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3525 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003526 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3527 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3528 Subtarget->hasSSE2(), DAG);
3529 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3530 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003531 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003532
3533 // Is it a vector logical left shift?
3534 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003535 X86::isZeroNode(Op.getOperand(0)) &&
3536 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003537 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003538 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003539 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003540 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003541 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003542 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003543
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003544 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003545 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003546
Chris Lattner19f79692008-03-08 22:59:52 +00003547 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3548 // is a non-constant being inserted into an element other than the low one,
3549 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3550 // movd/movss) to move this into the low element, then shuffle it into
3551 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003552 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003553 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003554
Evan Cheng0db9fe62006-04-25 20:13:52 +00003555 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003556 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3557 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003558 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003559 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003560 MaskVec.push_back(i == Idx ? 0 : 1);
3561 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003562 }
3563 }
3564
Chris Lattner67f453a2008-03-09 05:42:06 +00003565 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003566 if (Values.size() == 1) {
3567 if (EVTBits == 32) {
3568 // Instead of a shuffle like this:
3569 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3570 // Check if it's possible to issue this instead.
3571 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3572 unsigned Idx = CountTrailingZeros_32(NonZeros);
3573 SDValue Item = Op.getOperand(Idx);
3574 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3575 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3576 }
Dan Gohman475871a2008-07-27 21:46:04 +00003577 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003578 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003579
Dan Gohmana3941172007-07-24 22:55:08 +00003580 // A vector full of immediates; various special cases are already
3581 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003582 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003583 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003584
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003585 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003586 if (EVTBits == 64) {
3587 if (NumNonZero == 1) {
3588 // One half is zero or undef.
3589 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003590 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003591 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003592 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3593 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003594 }
Dan Gohman475871a2008-07-27 21:46:04 +00003595 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003596 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003597
3598 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003599 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003600 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003601 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003602 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003603 }
3604
Bill Wendling826f36f2007-03-28 00:57:11 +00003605 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003606 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003607 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003608 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003609 }
3610
3611 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003612 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003613 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003614 if (NumElems == 4 && NumZero > 0) {
3615 for (unsigned i = 0; i < 4; ++i) {
3616 bool isZero = !(NonZeros & (1 << i));
3617 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003618 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003619 else
Dale Johannesenace16102009-02-03 19:33:06 +00003620 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003621 }
3622
3623 for (unsigned i = 0; i < 2; ++i) {
3624 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3625 default: break;
3626 case 0:
3627 V[i] = V[i*2]; // Must be a zero vector.
3628 break;
3629 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003630 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003631 break;
3632 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003633 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003634 break;
3635 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003636 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003637 break;
3638 }
3639 }
3640
Nate Begeman9008ca62009-04-27 18:41:29 +00003641 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003642 bool Reverse = (NonZeros & 0x3) == 2;
3643 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003644 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003645 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3646 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003647 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3648 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003649 }
3650
3651 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003652 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3653 // values to be inserted is equal to the number of elements, in which case
3654 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003655 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003656 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003657 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003658 getSubtarget()->hasSSE41()) {
3659 V[0] = DAG.getUNDEF(VT);
3660 for (unsigned i = 0; i < NumElems; ++i)
3661 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3662 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3663 Op.getOperand(i), DAG.getIntPtrConstant(i));
3664 return V[0];
3665 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003666 // Expand into a number of unpckl*.
3667 // e.g. for v4f32
3668 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3669 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3670 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003671 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003672 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003673 NumElems >>= 1;
3674 while (NumElems != 0) {
3675 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003676 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003677 NumElems >>= 1;
3678 }
3679 return V[0];
3680 }
3681
Dan Gohman475871a2008-07-27 21:46:04 +00003682 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003683}
3684
Nate Begemanb9a47b82009-02-23 08:49:38 +00003685// v8i16 shuffles - Prefer shuffles in the following order:
3686// 1. [all] pshuflw, pshufhw, optional move
3687// 2. [ssse3] 1 x pshufb
3688// 3. [ssse3] 2 x pshufb + 1 x por
3689// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003690static
Nate Begeman9008ca62009-04-27 18:41:29 +00003691SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3692 SelectionDAG &DAG, X86TargetLowering &TLI) {
3693 SDValue V1 = SVOp->getOperand(0);
3694 SDValue V2 = SVOp->getOperand(1);
3695 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003696 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003697
Nate Begemanb9a47b82009-02-23 08:49:38 +00003698 // Determine if more than 1 of the words in each of the low and high quadwords
3699 // of the result come from the same quadword of one of the two inputs. Undef
3700 // mask values count as coming from any quadword, for better codegen.
3701 SmallVector<unsigned, 4> LoQuad(4);
3702 SmallVector<unsigned, 4> HiQuad(4);
3703 BitVector InputQuads(4);
3704 for (unsigned i = 0; i < 8; ++i) {
3705 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003706 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003707 MaskVals.push_back(EltIdx);
3708 if (EltIdx < 0) {
3709 ++Quad[0];
3710 ++Quad[1];
3711 ++Quad[2];
3712 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003713 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003714 }
3715 ++Quad[EltIdx / 4];
3716 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003717 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003718
Nate Begemanb9a47b82009-02-23 08:49:38 +00003719 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003720 unsigned MaxQuad = 1;
3721 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003722 if (LoQuad[i] > MaxQuad) {
3723 BestLoQuad = i;
3724 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003725 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003726 }
3727
Nate Begemanb9a47b82009-02-23 08:49:38 +00003728 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003729 MaxQuad = 1;
3730 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003731 if (HiQuad[i] > MaxQuad) {
3732 BestHiQuad = i;
3733 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003734 }
3735 }
3736
Nate Begemanb9a47b82009-02-23 08:49:38 +00003737 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003738 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003739 // single pshufb instruction is necessary. If There are more than 2 input
3740 // quads, disable the next transformation since it does not help SSSE3.
3741 bool V1Used = InputQuads[0] || InputQuads[1];
3742 bool V2Used = InputQuads[2] || InputQuads[3];
3743 if (TLI.getSubtarget()->hasSSSE3()) {
3744 if (InputQuads.count() == 2 && V1Used && V2Used) {
3745 BestLoQuad = InputQuads.find_first();
3746 BestHiQuad = InputQuads.find_next(BestLoQuad);
3747 }
3748 if (InputQuads.count() > 2) {
3749 BestLoQuad = -1;
3750 BestHiQuad = -1;
3751 }
3752 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003753
Nate Begemanb9a47b82009-02-23 08:49:38 +00003754 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3755 // the shuffle mask. If a quad is scored as -1, that means that it contains
3756 // words from all 4 input quadwords.
3757 SDValue NewV;
3758 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003759 SmallVector<int, 8> MaskV;
3760 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3761 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003762 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3764 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3765 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003766
Nate Begemanb9a47b82009-02-23 08:49:38 +00003767 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3768 // source words for the shuffle, to aid later transformations.
3769 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003770 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003771 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003772 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003773 if (idx != (int)i)
3774 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003775 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003776 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003777 AllWordsInNewV = false;
3778 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003779 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003780
Nate Begemanb9a47b82009-02-23 08:49:38 +00003781 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3782 if (AllWordsInNewV) {
3783 for (int i = 0; i != 8; ++i) {
3784 int idx = MaskVals[i];
3785 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003786 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003787 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003788 if ((idx != i) && idx < 4)
3789 pshufhw = false;
3790 if ((idx != i) && idx > 3)
3791 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003792 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003793 V1 = NewV;
3794 V2Used = false;
3795 BestLoQuad = 0;
3796 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003797 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003798
Nate Begemanb9a47b82009-02-23 08:49:38 +00003799 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3800 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003801 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003802 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003804 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003805 }
Eric Christopherfd179292009-08-27 18:07:15 +00003806
Nate Begemanb9a47b82009-02-23 08:49:38 +00003807 // If we have SSSE3, and all words of the result are from 1 input vector,
3808 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3809 // is present, fall back to case 4.
3810 if (TLI.getSubtarget()->hasSSSE3()) {
3811 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003812
Nate Begemanb9a47b82009-02-23 08:49:38 +00003813 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003814 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003815 // mask, and elements that come from V1 in the V2 mask, so that the two
3816 // results can be OR'd together.
3817 bool TwoInputs = V1Used && V2Used;
3818 for (unsigned i = 0; i != 8; ++i) {
3819 int EltIdx = MaskVals[i] * 2;
3820 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3822 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003823 continue;
3824 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3826 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003827 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003829 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003830 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003832 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003833 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003834
Nate Begemanb9a47b82009-02-23 08:49:38 +00003835 // Calculate the shuffle mask for the second input, shuffle it, and
3836 // OR it with the first shuffled input.
3837 pshufbMask.clear();
3838 for (unsigned i = 0; i != 8; ++i) {
3839 int EltIdx = MaskVals[i] * 2;
3840 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003841 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3842 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003843 continue;
3844 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3846 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003847 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003849 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003850 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 MVT::v16i8, &pshufbMask[0], 16));
3852 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3853 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003854 }
3855
3856 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3857 // and update MaskVals with new element order.
3858 BitVector InOrder(8);
3859 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003860 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003861 for (int i = 0; i != 4; ++i) {
3862 int idx = MaskVals[i];
3863 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003864 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003865 InOrder.set(i);
3866 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003867 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003868 InOrder.set(i);
3869 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003870 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003871 }
3872 }
3873 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003874 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003875 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003876 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003877 }
Eric Christopherfd179292009-08-27 18:07:15 +00003878
Nate Begemanb9a47b82009-02-23 08:49:38 +00003879 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3880 // and update MaskVals with the new element order.
3881 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003882 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003883 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003884 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003885 for (unsigned i = 4; i != 8; ++i) {
3886 int idx = MaskVals[i];
3887 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003888 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003889 InOrder.set(i);
3890 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003891 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003892 InOrder.set(i);
3893 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003894 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003895 }
3896 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003897 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003898 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003899 }
Eric Christopherfd179292009-08-27 18:07:15 +00003900
Nate Begemanb9a47b82009-02-23 08:49:38 +00003901 // In case BestHi & BestLo were both -1, which means each quadword has a word
3902 // from each of the four input quadwords, calculate the InOrder bitvector now
3903 // before falling through to the insert/extract cleanup.
3904 if (BestLoQuad == -1 && BestHiQuad == -1) {
3905 NewV = V1;
3906 for (int i = 0; i != 8; ++i)
3907 if (MaskVals[i] < 0 || MaskVals[i] == i)
3908 InOrder.set(i);
3909 }
Eric Christopherfd179292009-08-27 18:07:15 +00003910
Nate Begemanb9a47b82009-02-23 08:49:38 +00003911 // The other elements are put in the right place using pextrw and pinsrw.
3912 for (unsigned i = 0; i != 8; ++i) {
3913 if (InOrder[i])
3914 continue;
3915 int EltIdx = MaskVals[i];
3916 if (EltIdx < 0)
3917 continue;
3918 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003920 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003922 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003924 DAG.getIntPtrConstant(i));
3925 }
3926 return NewV;
3927}
3928
3929// v16i8 shuffles - Prefer shuffles in the following order:
3930// 1. [ssse3] 1 x pshufb
3931// 2. [ssse3] 2 x pshufb + 1 x por
3932// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3933static
Nate Begeman9008ca62009-04-27 18:41:29 +00003934SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3935 SelectionDAG &DAG, X86TargetLowering &TLI) {
3936 SDValue V1 = SVOp->getOperand(0);
3937 SDValue V2 = SVOp->getOperand(1);
3938 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003939 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003940 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003941
Nate Begemanb9a47b82009-02-23 08:49:38 +00003942 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003943 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003944 // present, fall back to case 3.
3945 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3946 bool V1Only = true;
3947 bool V2Only = true;
3948 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003949 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003950 if (EltIdx < 0)
3951 continue;
3952 if (EltIdx < 16)
3953 V2Only = false;
3954 else
3955 V1Only = false;
3956 }
Eric Christopherfd179292009-08-27 18:07:15 +00003957
Nate Begemanb9a47b82009-02-23 08:49:38 +00003958 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3959 if (TLI.getSubtarget()->hasSSSE3()) {
3960 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003961
Nate Begemanb9a47b82009-02-23 08:49:38 +00003962 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003963 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003964 //
3965 // Otherwise, we have elements from both input vectors, and must zero out
3966 // elements that come from V2 in the first mask, and V1 in the second mask
3967 // so that we can OR them together.
3968 bool TwoInputs = !(V1Only || V2Only);
3969 for (unsigned i = 0; i != 16; ++i) {
3970 int EltIdx = MaskVals[i];
3971 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003973 continue;
3974 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003976 }
3977 // If all the elements are from V2, assign it to V1 and return after
3978 // building the first pshufb.
3979 if (V2Only)
3980 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003981 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003982 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003983 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003984 if (!TwoInputs)
3985 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003986
Nate Begemanb9a47b82009-02-23 08:49:38 +00003987 // Calculate the shuffle mask for the second input, shuffle it, and
3988 // OR it with the first shuffled input.
3989 pshufbMask.clear();
3990 for (unsigned i = 0; i != 16; ++i) {
3991 int EltIdx = MaskVals[i];
3992 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003993 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003994 continue;
3995 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003996 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003997 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003998 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003999 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004000 MVT::v16i8, &pshufbMask[0], 16));
4001 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004002 }
Eric Christopherfd179292009-08-27 18:07:15 +00004003
Nate Begemanb9a47b82009-02-23 08:49:38 +00004004 // No SSSE3 - Calculate in place words and then fix all out of place words
4005 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4006 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4008 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004009 SDValue NewV = V2Only ? V2 : V1;
4010 for (int i = 0; i != 8; ++i) {
4011 int Elt0 = MaskVals[i*2];
4012 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004013
Nate Begemanb9a47b82009-02-23 08:49:38 +00004014 // This word of the result is all undef, skip it.
4015 if (Elt0 < 0 && Elt1 < 0)
4016 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004017
Nate Begemanb9a47b82009-02-23 08:49:38 +00004018 // This word of the result is already in the correct place, skip it.
4019 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4020 continue;
4021 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4022 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004023
Nate Begemanb9a47b82009-02-23 08:49:38 +00004024 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4025 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4026 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004027
4028 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4029 // using a single extract together, load it and store it.
4030 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004031 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004032 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004034 DAG.getIntPtrConstant(i));
4035 continue;
4036 }
4037
Nate Begemanb9a47b82009-02-23 08:49:38 +00004038 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004039 // source byte is not also odd, shift the extracted word left 8 bits
4040 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004041 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004043 DAG.getIntPtrConstant(Elt1 / 2));
4044 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004046 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004047 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4049 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004050 }
4051 // If Elt0 is defined, extract it from the appropriate source. If the
4052 // source byte is not also even, shift the extracted word right 8 bits. If
4053 // Elt1 was also defined, OR the extracted values together before
4054 // inserting them in the result.
4055 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004057 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4058 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004059 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004060 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004061 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4063 DAG.getConstant(0x00FF, MVT::i16));
4064 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004065 : InsElt0;
4066 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068 DAG.getIntPtrConstant(i));
4069 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004070 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004071}
4072
Evan Cheng7a831ce2007-12-15 03:00:47 +00004073/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4074/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4075/// done when every pair / quad of shuffle mask elements point to elements in
4076/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004077/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4078static
Nate Begeman9008ca62009-04-27 18:41:29 +00004079SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4080 SelectionDAG &DAG,
4081 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004082 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004083 SDValue V1 = SVOp->getOperand(0);
4084 SDValue V2 = SVOp->getOperand(1);
4085 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004086 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004087 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004088 EVT MaskEltVT = MaskVT.getVectorElementType();
4089 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004090 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004091 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004092 case MVT::v4f32: NewVT = MVT::v2f64; break;
4093 case MVT::v4i32: NewVT = MVT::v2i64; break;
4094 case MVT::v8i16: NewVT = MVT::v4i32; break;
4095 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004096 }
4097
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004098 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004099 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004101 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004102 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004103 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004104 int Scale = NumElems / NewWidth;
4105 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004106 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004107 int StartIdx = -1;
4108 for (int j = 0; j < Scale; ++j) {
4109 int EltIdx = SVOp->getMaskElt(i+j);
4110 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004111 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004112 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004113 StartIdx = EltIdx - (EltIdx % Scale);
4114 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004115 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004116 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004117 if (StartIdx == -1)
4118 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004119 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004120 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004121 }
4122
Dale Johannesenace16102009-02-03 19:33:06 +00004123 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4124 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004125 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004126}
4127
Evan Chengd880b972008-05-09 21:53:03 +00004128/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004129///
Owen Andersone50ed302009-08-10 22:56:29 +00004130static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004131 SDValue SrcOp, SelectionDAG &DAG,
4132 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004134 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004135 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004136 LD = dyn_cast<LoadSDNode>(SrcOp);
4137 if (!LD) {
4138 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4139 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004140 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4141 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004142 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4143 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004144 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004145 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004147 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4148 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4149 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4150 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004151 SrcOp.getOperand(0)
4152 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004153 }
4154 }
4155 }
4156
Dale Johannesenace16102009-02-03 19:33:06 +00004157 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4158 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004159 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004160 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004161}
4162
Evan Chengace3c172008-07-22 21:13:36 +00004163/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4164/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004165static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004166LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4167 SDValue V1 = SVOp->getOperand(0);
4168 SDValue V2 = SVOp->getOperand(1);
4169 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004170 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004171
Evan Chengace3c172008-07-22 21:13:36 +00004172 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004173 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004174 SmallVector<int, 8> Mask1(4U, -1);
4175 SmallVector<int, 8> PermMask;
4176 SVOp->getMask(PermMask);
4177
Evan Chengace3c172008-07-22 21:13:36 +00004178 unsigned NumHi = 0;
4179 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004180 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004181 int Idx = PermMask[i];
4182 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004183 Locs[i] = std::make_pair(-1, -1);
4184 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004185 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4186 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004187 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004189 NumLo++;
4190 } else {
4191 Locs[i] = std::make_pair(1, NumHi);
4192 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004194 NumHi++;
4195 }
4196 }
4197 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004198
Evan Chengace3c172008-07-22 21:13:36 +00004199 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004200 // If no more than two elements come from either vector. This can be
4201 // implemented with two shuffles. First shuffle gather the elements.
4202 // The second shuffle, which takes the first shuffle as both of its
4203 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004205
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004207
Evan Chengace3c172008-07-22 21:13:36 +00004208 for (unsigned i = 0; i != 4; ++i) {
4209 if (Locs[i].first == -1)
4210 continue;
4211 else {
4212 unsigned Idx = (i < 2) ? 0 : 4;
4213 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004215 }
4216 }
4217
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004219 } else if (NumLo == 3 || NumHi == 3) {
4220 // Otherwise, we must have three elements from one vector, call it X, and
4221 // one element from the other, call it Y. First, use a shufps to build an
4222 // intermediate vector with the one element from Y and the element from X
4223 // that will be in the same half in the final destination (the indexes don't
4224 // matter). Then, use a shufps to build the final vector, taking the half
4225 // containing the element from Y from the intermediate, and the other half
4226 // from X.
4227 if (NumHi == 3) {
4228 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004230 std::swap(V1, V2);
4231 }
4232
4233 // Find the element from V2.
4234 unsigned HiIndex;
4235 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 int Val = PermMask[HiIndex];
4237 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004238 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004239 if (Val >= 4)
4240 break;
4241 }
4242
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 Mask1[0] = PermMask[HiIndex];
4244 Mask1[1] = -1;
4245 Mask1[2] = PermMask[HiIndex^1];
4246 Mask1[3] = -1;
4247 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004248
4249 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 Mask1[0] = PermMask[0];
4251 Mask1[1] = PermMask[1];
4252 Mask1[2] = HiIndex & 1 ? 6 : 4;
4253 Mask1[3] = HiIndex & 1 ? 4 : 6;
4254 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004255 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 Mask1[0] = HiIndex & 1 ? 2 : 0;
4257 Mask1[1] = HiIndex & 1 ? 0 : 2;
4258 Mask1[2] = PermMask[2];
4259 Mask1[3] = PermMask[3];
4260 if (Mask1[2] >= 0)
4261 Mask1[2] += 4;
4262 if (Mask1[3] >= 0)
4263 Mask1[3] += 4;
4264 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004265 }
Evan Chengace3c172008-07-22 21:13:36 +00004266 }
4267
4268 // Break it into (shuffle shuffle_hi, shuffle_lo).
4269 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004270 SmallVector<int,8> LoMask(4U, -1);
4271 SmallVector<int,8> HiMask(4U, -1);
4272
4273 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004274 unsigned MaskIdx = 0;
4275 unsigned LoIdx = 0;
4276 unsigned HiIdx = 2;
4277 for (unsigned i = 0; i != 4; ++i) {
4278 if (i == 2) {
4279 MaskPtr = &HiMask;
4280 MaskIdx = 1;
4281 LoIdx = 0;
4282 HiIdx = 2;
4283 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004284 int Idx = PermMask[i];
4285 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004286 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004287 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004288 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004289 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004290 LoIdx++;
4291 } else {
4292 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004293 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004294 HiIdx++;
4295 }
4296 }
4297
Nate Begeman9008ca62009-04-27 18:41:29 +00004298 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4299 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4300 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004301 for (unsigned i = 0; i != 4; ++i) {
4302 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004303 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004304 } else {
4305 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004306 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004307 }
4308 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004310}
4311
Dan Gohman475871a2008-07-27 21:46:04 +00004312SDValue
4313X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004315 SDValue V1 = Op.getOperand(0);
4316 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004317 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004318 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004320 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004321 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4322 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004323 bool V1IsSplat = false;
4324 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004325
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004327 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004328
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 // Promote splats to v4f32.
4330 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004331 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 return Op;
4333 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004334 }
4335
Evan Cheng7a831ce2007-12-15 03:00:47 +00004336 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4337 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004338 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004339 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004340 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004341 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004342 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004344 // FIXME: Figure out a cleaner way to do this.
4345 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004346 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004348 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4350 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4351 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004352 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004353 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004354 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4355 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004356 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004358 }
4359 }
Eric Christopherfd179292009-08-27 18:07:15 +00004360
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 if (X86::isPSHUFDMask(SVOp))
4362 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004363
Evan Chengf26ffe92008-05-29 08:22:04 +00004364 // Check if this can be converted into a logical shift.
4365 bool isLeft = false;
4366 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004367 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004368 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004369 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004370 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004371 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004372 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004373 EVT EltVT = VT.getVectorElementType();
4374 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004375 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004376 }
Eric Christopherfd179292009-08-27 18:07:15 +00004377
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004379 if (V1IsUndef)
4380 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004381 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004382 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004383 if (!isMMX)
4384 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004385 }
Eric Christopherfd179292009-08-27 18:07:15 +00004386
Nate Begeman9008ca62009-04-27 18:41:29 +00004387 // FIXME: fold these into legal mask.
4388 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4389 X86::isMOVSLDUPMask(SVOp) ||
4390 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004391 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004392 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004393 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004394
Nate Begeman9008ca62009-04-27 18:41:29 +00004395 if (ShouldXformToMOVHLPS(SVOp) ||
4396 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4397 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004398
Evan Chengf26ffe92008-05-29 08:22:04 +00004399 if (isShift) {
4400 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004401 EVT EltVT = VT.getVectorElementType();
4402 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004403 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004404 }
Eric Christopherfd179292009-08-27 18:07:15 +00004405
Evan Cheng9eca5e82006-10-25 21:49:50 +00004406 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004407 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4408 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004409 V1IsSplat = isSplatVector(V1.getNode());
4410 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004411
Chris Lattner8a594482007-11-25 00:24:49 +00004412 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004413 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004414 Op = CommuteVectorShuffle(SVOp, DAG);
4415 SVOp = cast<ShuffleVectorSDNode>(Op);
4416 V1 = SVOp->getOperand(0);
4417 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004418 std::swap(V1IsSplat, V2IsSplat);
4419 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004420 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004421 }
4422
Nate Begeman9008ca62009-04-27 18:41:29 +00004423 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4424 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004425 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004426 return V1;
4427 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4428 // the instruction selector will not match, so get a canonical MOVL with
4429 // swapped operands to undo the commute.
4430 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004431 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004432
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4434 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4435 X86::isUNPCKLMask(SVOp) ||
4436 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004437 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004438
Evan Cheng9bbbb982006-10-25 20:48:19 +00004439 if (V2IsSplat) {
4440 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004441 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004442 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004443 SDValue NewMask = NormalizeMask(SVOp, DAG);
4444 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4445 if (NSVOp != SVOp) {
4446 if (X86::isUNPCKLMask(NSVOp, true)) {
4447 return NewMask;
4448 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4449 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004450 }
4451 }
4452 }
4453
Evan Cheng9eca5e82006-10-25 21:49:50 +00004454 if (Commuted) {
4455 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004456 // FIXME: this seems wrong.
4457 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4458 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4459 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4460 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4461 X86::isUNPCKLMask(NewSVOp) ||
4462 X86::isUNPCKHMask(NewSVOp))
4463 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004464 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004465
Nate Begemanb9a47b82009-02-23 08:49:38 +00004466 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004467
4468 // Normalize the node to match x86 shuffle ops if needed
4469 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4470 return CommuteVectorShuffle(SVOp, DAG);
4471
4472 // Check for legal shuffle and return?
4473 SmallVector<int, 16> PermMask;
4474 SVOp->getMask(PermMask);
4475 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004476 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004477
Evan Cheng14b32e12007-12-11 01:46:18 +00004478 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004479 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004481 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004482 return NewOp;
4483 }
4484
Owen Anderson825b72b2009-08-11 20:47:22 +00004485 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004486 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004487 if (NewOp.getNode())
4488 return NewOp;
4489 }
Eric Christopherfd179292009-08-27 18:07:15 +00004490
Evan Chengace3c172008-07-22 21:13:36 +00004491 // Handle all 4 wide cases with a number of shuffles except for MMX.
4492 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004493 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004494
Dan Gohman475871a2008-07-27 21:46:04 +00004495 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004496}
4497
Dan Gohman475871a2008-07-27 21:46:04 +00004498SDValue
4499X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004500 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004501 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004502 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004503 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004504 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004505 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004506 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004507 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004508 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004509 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004510 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4511 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4512 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004513 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4514 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004515 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004516 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004517 Op.getOperand(0)),
4518 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004519 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004520 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004521 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004522 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004523 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004524 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004525 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4526 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004527 // result has a single use which is a store or a bitcast to i32. And in
4528 // the case of a store, it's not worth it if the index is a constant 0,
4529 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004530 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004531 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004532 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004533 if ((User->getOpcode() != ISD::STORE ||
4534 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4535 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004536 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004537 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004538 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004539 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4540 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004541 Op.getOperand(0)),
4542 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004543 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4544 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004545 // ExtractPS works with constant index.
4546 if (isa<ConstantSDNode>(Op.getOperand(1)))
4547 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004548 }
Dan Gohman475871a2008-07-27 21:46:04 +00004549 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004550}
4551
4552
Dan Gohman475871a2008-07-27 21:46:04 +00004553SDValue
4554X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004555 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004556 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004557
Evan Cheng62a3f152008-03-24 21:52:23 +00004558 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004559 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004560 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004561 return Res;
4562 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004563
Owen Andersone50ed302009-08-10 22:56:29 +00004564 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004565 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004566 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004567 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004568 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004569 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004570 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004571 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4572 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004573 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004574 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004575 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004576 // Transform it so it match pextrw which produces a 32-bit result.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004577 EVT EltVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
4578 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004579 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004580 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004581 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004582 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004583 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004584 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004585 if (Idx == 0)
4586 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004587
Evan Cheng0db9fe62006-04-25 20:13:52 +00004588 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004589 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004590 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004591 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004592 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004593 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004594 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004595 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004596 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4597 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4598 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004599 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004600 if (Idx == 0)
4601 return Op;
4602
4603 // UNPCKHPD the element to the lowest double word, then movsd.
4604 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4605 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004607 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004608 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004609 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004610 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004611 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004612 }
4613
Dan Gohman475871a2008-07-27 21:46:04 +00004614 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004615}
4616
Dan Gohman475871a2008-07-27 21:46:04 +00004617SDValue
4618X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004619 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004620 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004621 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004622
Dan Gohman475871a2008-07-27 21:46:04 +00004623 SDValue N0 = Op.getOperand(0);
4624 SDValue N1 = Op.getOperand(1);
4625 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004626
Dan Gohman8a55ce42009-09-23 21:02:20 +00004627 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004628 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004629 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4630 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004631 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4632 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004633 if (N1.getValueType() != MVT::i32)
4634 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4635 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004636 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004637 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004638 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004639 // Bits [7:6] of the constant are the source select. This will always be
4640 // zero here. The DAG Combiner may combine an extract_elt index into these
4641 // bits. For example (insert (extract, 3), 2) could be matched by putting
4642 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004643 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004644 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004645 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004646 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004647 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004648 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004650 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004651 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004652 // PINSR* works with constant index.
4653 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004654 }
Dan Gohman475871a2008-07-27 21:46:04 +00004655 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004656}
4657
Dan Gohman475871a2008-07-27 21:46:04 +00004658SDValue
4659X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004660 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004661 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004662
4663 if (Subtarget->hasSSE41())
4664 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4665
Dan Gohman8a55ce42009-09-23 21:02:20 +00004666 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004667 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004668
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004669 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004670 SDValue N0 = Op.getOperand(0);
4671 SDValue N1 = Op.getOperand(1);
4672 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004673
Dan Gohman8a55ce42009-09-23 21:02:20 +00004674 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004675 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4676 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 if (N1.getValueType() != MVT::i32)
4678 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4679 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004680 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004681 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004682 }
Dan Gohman475871a2008-07-27 21:46:04 +00004683 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004684}
4685
Dan Gohman475871a2008-07-27 21:46:04 +00004686SDValue
4687X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004688 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004689 if (Op.getValueType() == MVT::v2f32)
4690 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4691 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4692 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004693 Op.getOperand(0))));
4694
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4696 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004697
Owen Anderson825b72b2009-08-11 20:47:22 +00004698 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4699 EVT VT = MVT::v2i32;
4700 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004701 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004702 case MVT::v16i8:
4703 case MVT::v8i16:
4704 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004705 break;
4706 }
Dale Johannesenace16102009-02-03 19:33:06 +00004707 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4708 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004709}
4710
Bill Wendling056292f2008-09-16 21:48:12 +00004711// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4712// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4713// one of the above mentioned nodes. It has to be wrapped because otherwise
4714// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4715// be used to form addressing mode. These wrapped nodes will be selected
4716// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004717SDValue
4718X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004719 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004720
Chris Lattner41621a22009-06-26 19:22:52 +00004721 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4722 // global base reg.
4723 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004724 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004725 CodeModel::Model M = getTargetMachine().getCodeModel();
4726
Chris Lattner4f066492009-07-11 20:29:19 +00004727 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004728 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004729 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004730 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004731 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004732 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004733 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004734
Evan Cheng1606e8e2009-03-13 07:51:59 +00004735 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004736 CP->getAlignment(),
4737 CP->getOffset(), OpFlag);
4738 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004739 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004740 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004741 if (OpFlag) {
4742 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004743 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004744 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004745 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004746 }
4747
4748 return Result;
4749}
4750
Chris Lattner18c59872009-06-27 04:16:01 +00004751SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4752 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004753
Chris Lattner18c59872009-06-27 04:16:01 +00004754 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4755 // global base reg.
4756 unsigned char OpFlag = 0;
4757 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004758 CodeModel::Model M = getTargetMachine().getCodeModel();
4759
Chris Lattner4f066492009-07-11 20:29:19 +00004760 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004761 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004762 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004763 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004764 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004765 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004766 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004767
Chris Lattner18c59872009-06-27 04:16:01 +00004768 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4769 OpFlag);
4770 DebugLoc DL = JT->getDebugLoc();
4771 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004772
Chris Lattner18c59872009-06-27 04:16:01 +00004773 // With PIC, the address is actually $g + Offset.
4774 if (OpFlag) {
4775 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4776 DAG.getNode(X86ISD::GlobalBaseReg,
4777 DebugLoc::getUnknownLoc(), getPointerTy()),
4778 Result);
4779 }
Eric Christopherfd179292009-08-27 18:07:15 +00004780
Chris Lattner18c59872009-06-27 04:16:01 +00004781 return Result;
4782}
4783
4784SDValue
4785X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4786 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004787
Chris Lattner18c59872009-06-27 04:16:01 +00004788 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4789 // global base reg.
4790 unsigned char OpFlag = 0;
4791 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004792 CodeModel::Model M = getTargetMachine().getCodeModel();
4793
Chris Lattner4f066492009-07-11 20:29:19 +00004794 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004795 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004796 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004797 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004798 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004799 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004800 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004801
Chris Lattner18c59872009-06-27 04:16:01 +00004802 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004803
Chris Lattner18c59872009-06-27 04:16:01 +00004804 DebugLoc DL = Op.getDebugLoc();
4805 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004806
4807
Chris Lattner18c59872009-06-27 04:16:01 +00004808 // With PIC, the address is actually $g + Offset.
4809 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004810 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004811 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4812 DAG.getNode(X86ISD::GlobalBaseReg,
4813 DebugLoc::getUnknownLoc(),
4814 getPointerTy()),
4815 Result);
4816 }
Eric Christopherfd179292009-08-27 18:07:15 +00004817
Chris Lattner18c59872009-06-27 04:16:01 +00004818 return Result;
4819}
4820
Dan Gohman475871a2008-07-27 21:46:04 +00004821SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004822X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004823 // Create the TargetBlockAddressAddress node.
4824 unsigned char OpFlags =
4825 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004826 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004827 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4828 DebugLoc dl = Op.getDebugLoc();
4829 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4830 /*isTarget=*/true, OpFlags);
4831
Dan Gohmanf705adb2009-10-30 01:28:02 +00004832 if (Subtarget->isPICStyleRIPRel() &&
4833 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00004834 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4835 else
4836 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00004837
Dan Gohman29cbade2009-11-20 23:18:13 +00004838 // With PIC, the address is actually $g + Offset.
4839 if (isGlobalRelativeToPICBase(OpFlags)) {
4840 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4841 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4842 Result);
4843 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00004844
4845 return Result;
4846}
4847
4848SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004849X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004850 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004851 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004852 // Create the TargetGlobalAddress node, folding in the constant
4853 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004854 unsigned char OpFlags =
4855 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004856 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004857 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004858 if (OpFlags == X86II::MO_NO_FLAG &&
4859 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004860 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004861 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004862 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004863 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004864 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004865 }
Eric Christopherfd179292009-08-27 18:07:15 +00004866
Chris Lattner4f066492009-07-11 20:29:19 +00004867 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004868 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004869 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4870 else
4871 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004872
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004873 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004874 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004875 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4876 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004877 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004878 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004879
Chris Lattner36c25012009-07-10 07:34:39 +00004880 // For globals that require a load from a stub to get the address, emit the
4881 // load.
4882 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004883 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004884 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004885
Dan Gohman6520e202008-10-18 02:06:02 +00004886 // If there was a non-zero offset that we didn't fold, create an explicit
4887 // addition for it.
4888 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004889 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004890 DAG.getConstant(Offset, getPointerTy()));
4891
Evan Cheng0db9fe62006-04-25 20:13:52 +00004892 return Result;
4893}
4894
Evan Chengda43bcf2008-09-24 00:05:32 +00004895SDValue
4896X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4897 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004898 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004899 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004900}
4901
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004902static SDValue
4903GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004904 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004905 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00004906 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004908 DebugLoc dl = GA->getDebugLoc();
4909 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4910 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004911 GA->getOffset(),
4912 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004913 if (InFlag) {
4914 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004915 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004916 } else {
4917 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004918 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004919 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00004920
4921 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
4922 MFI->setHasCalls(true);
4923
Rafael Espindola15f1b662009-04-24 12:59:40 +00004924 SDValue Flag = Chain.getValue(1);
4925 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004926}
4927
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004928// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004929static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004930LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004931 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004932 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004933 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4934 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004935 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004936 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004937 PtrVT), InFlag);
4938 InFlag = Chain.getValue(1);
4939
Chris Lattnerb903bed2009-06-26 21:20:29 +00004940 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004941}
4942
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004943// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004944static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004945LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004946 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004947 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4948 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004949}
4950
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004951// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4952// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004953static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004954 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004955 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004956 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004957 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004958 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4959 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004960 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004961 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004962
4963 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4964 NULL, 0);
4965
Chris Lattnerb903bed2009-06-26 21:20:29 +00004966 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004967 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4968 // initialexec.
4969 unsigned WrapperKind = X86ISD::Wrapper;
4970 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004971 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004972 } else if (is64Bit) {
4973 assert(model == TLSModel::InitialExec);
4974 OperandFlags = X86II::MO_GOTTPOFF;
4975 WrapperKind = X86ISD::WrapperRIP;
4976 } else {
4977 assert(model == TLSModel::InitialExec);
4978 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004979 }
Eric Christopherfd179292009-08-27 18:07:15 +00004980
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004981 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4982 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004983 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004984 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004985 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004986
Rafael Espindola9a580232009-02-27 13:37:18 +00004987 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004988 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004989 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004990
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004991 // The address of the thread local variable is the add of the thread
4992 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004993 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004994}
4995
Dan Gohman475871a2008-07-27 21:46:04 +00004996SDValue
4997X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004998 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004999 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005000 assert(Subtarget->isTargetELF() &&
5001 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005002 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005003 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005004
Chris Lattnerb903bed2009-06-26 21:20:29 +00005005 // If GV is an alias then use the aliasee for determining
5006 // thread-localness.
5007 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5008 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005009
Chris Lattnerb903bed2009-06-26 21:20:29 +00005010 TLSModel::Model model = getTLSModel(GV,
5011 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005012
Chris Lattnerb903bed2009-06-26 21:20:29 +00005013 switch (model) {
5014 case TLSModel::GeneralDynamic:
5015 case TLSModel::LocalDynamic: // not implemented
5016 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005017 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005018 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005019
Chris Lattnerb903bed2009-06-26 21:20:29 +00005020 case TLSModel::InitialExec:
5021 case TLSModel::LocalExec:
5022 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5023 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005024 }
Eric Christopherfd179292009-08-27 18:07:15 +00005025
Torok Edwinc23197a2009-07-14 16:55:14 +00005026 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005027 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005028}
5029
Evan Cheng0db9fe62006-04-25 20:13:52 +00005030
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005031/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005032/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005033SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005034 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005035 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005036 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005037 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005038 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005039 SDValue ShOpLo = Op.getOperand(0);
5040 SDValue ShOpHi = Op.getOperand(1);
5041 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005042 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005043 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005044 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005045
Dan Gohman475871a2008-07-27 21:46:04 +00005046 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005047 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005048 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5049 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005050 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005051 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5052 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005053 }
Evan Chenge3413162006-01-09 18:33:28 +00005054
Owen Anderson825b72b2009-08-11 20:47:22 +00005055 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5056 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005057 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005058 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005059
Dan Gohman475871a2008-07-27 21:46:04 +00005060 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005061 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005062 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5063 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005064
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005065 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005066 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5067 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005068 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005069 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5070 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005071 }
5072
Dan Gohman475871a2008-07-27 21:46:04 +00005073 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005074 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075}
Evan Chenga3195e82006-01-12 22:54:21 +00005076
Dan Gohman475871a2008-07-27 21:46:04 +00005077SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005078 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005079
5080 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005081 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005082 return Op;
5083 }
5084 return SDValue();
5085 }
5086
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005088 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005089
Eli Friedman36df4992009-05-27 00:47:34 +00005090 // These are really Legal; return the operand so the caller accepts it as
5091 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005093 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005094 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005095 Subtarget->is64Bit()) {
5096 return Op;
5097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005098
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005099 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005100 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005101 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005102 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005103 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005104 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005105 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005106 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005107 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5108}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005109
Owen Andersone50ed302009-08-10 22:56:29 +00005110SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005111 SDValue StackSlot,
5112 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005113 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005114 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005115 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005116 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005117 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005118 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005119 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005121 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005122 Ops.push_back(Chain);
5123 Ops.push_back(StackSlot);
5124 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00005125 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00005126 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005127
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005128 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005129 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005130 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005131
5132 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5133 // shouldn't be necessary except that RFP cannot be live across
5134 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005135 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005136 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005137 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005138 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005139 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00005140 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005141 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005142 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005143 Ops.push_back(DAG.getValueType(Op.getValueType()));
5144 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00005145 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
5146 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005147 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005148 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005149
Evan Cheng0db9fe62006-04-25 20:13:52 +00005150 return Result;
5151}
5152
Bill Wendling8b8a6362009-01-17 03:56:04 +00005153// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5154SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5155 // This algorithm is not obvious. Here it is in C code, more or less:
5156 /*
5157 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5158 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5159 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005160
Bill Wendling8b8a6362009-01-17 03:56:04 +00005161 // Copy ints to xmm registers.
5162 __m128i xh = _mm_cvtsi32_si128( hi );
5163 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005164
Bill Wendling8b8a6362009-01-17 03:56:04 +00005165 // Combine into low half of a single xmm register.
5166 __m128i x = _mm_unpacklo_epi32( xh, xl );
5167 __m128d d;
5168 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005169
Bill Wendling8b8a6362009-01-17 03:56:04 +00005170 // Merge in appropriate exponents to give the integer bits the right
5171 // magnitude.
5172 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005173
Bill Wendling8b8a6362009-01-17 03:56:04 +00005174 // Subtract away the biases to deal with the IEEE-754 double precision
5175 // implicit 1.
5176 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005177
Bill Wendling8b8a6362009-01-17 03:56:04 +00005178 // All conversions up to here are exact. The correctly rounded result is
5179 // calculated using the current rounding mode using the following
5180 // horizontal add.
5181 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5182 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5183 // store doesn't really need to be here (except
5184 // maybe to zero the other double)
5185 return sd;
5186 }
5187 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005188
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005189 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005190 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005191
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005192 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005193 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005194 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5195 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5196 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5197 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005198 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005199 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005200
Bill Wendling8b8a6362009-01-17 03:56:04 +00005201 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005202 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005203 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005204 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005205 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005206 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005207 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005208
Owen Anderson825b72b2009-08-11 20:47:22 +00005209 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5210 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005211 Op.getOperand(0),
5212 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005213 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5214 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005215 Op.getOperand(0),
5216 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005217 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5218 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005219 PseudoSourceValue::getConstantPool(), 0,
5220 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5222 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5223 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005224 PseudoSourceValue::getConstantPool(), 0,
5225 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005227
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005228 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005229 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005230 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5231 DAG.getUNDEF(MVT::v2f64), ShufMask);
5232 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5233 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005234 DAG.getIntPtrConstant(0));
5235}
5236
Bill Wendling8b8a6362009-01-17 03:56:04 +00005237// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5238SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005239 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005240 // FP constant to bias correct the final result.
5241 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005242 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005243
5244 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005245 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5246 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005247 Op.getOperand(0),
5248 DAG.getIntPtrConstant(0)));
5249
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5251 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005252 DAG.getIntPtrConstant(0));
5253
5254 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5256 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005257 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 MVT::v2f64, Load)),
5259 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005260 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005261 MVT::v2f64, Bias)));
5262 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5263 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005264 DAG.getIntPtrConstant(0));
5265
5266 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005268
5269 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005270 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005271
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005273 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005274 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005275 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005276 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005277 }
5278
5279 // Handle final rounding.
5280 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005281}
5282
5283SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005284 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005285 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005286
Evan Chenga06ec9e2009-01-19 08:08:22 +00005287 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5288 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5289 // the optimization here.
5290 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005291 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005292
Owen Andersone50ed302009-08-10 22:56:29 +00005293 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005294 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005295 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005296 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005297 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005298
Bill Wendling8b8a6362009-01-17 03:56:04 +00005299 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005300 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005301 return LowerUINT_TO_FP_i32(Op, DAG);
5302 }
5303
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005305
5306 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005307 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005308 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5309 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5310 getPointerTy(), StackSlot, WordOff);
5311 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5312 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005313 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005314 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005315 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005316}
5317
Dan Gohman475871a2008-07-27 21:46:04 +00005318std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005319FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005320 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005321
Owen Andersone50ed302009-08-10 22:56:29 +00005322 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005323
5324 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005325 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5326 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005327 }
5328
Owen Anderson825b72b2009-08-11 20:47:22 +00005329 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5330 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005331 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005332
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005333 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005334 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005335 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005336 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005337 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005338 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005339 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005340 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005341
Evan Cheng87c89352007-10-15 20:11:21 +00005342 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5343 // stack slot.
5344 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005345 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005346 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005347 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005348
Evan Cheng0db9fe62006-04-25 20:13:52 +00005349 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005350 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005351 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005352 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5353 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5354 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005356
Dan Gohman475871a2008-07-27 21:46:04 +00005357 SDValue Chain = DAG.getEntryNode();
5358 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005359 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005361 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005362 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005363 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005364 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005365 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5366 };
Dale Johannesenace16102009-02-03 19:33:06 +00005367 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005368 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005369 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005370 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5371 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005372
Evan Cheng0db9fe62006-04-25 20:13:52 +00005373 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005374 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005375 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005376
Chris Lattner27a6c732007-11-24 07:07:01 +00005377 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005378}
5379
Dan Gohman475871a2008-07-27 21:46:04 +00005380SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005381 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005382 if (Op.getValueType() == MVT::v2i32 &&
5383 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005384 return Op;
5385 }
5386 return SDValue();
5387 }
5388
Eli Friedman948e95a2009-05-23 09:59:16 +00005389 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005390 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005391 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5392 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005393
Chris Lattner27a6c732007-11-24 07:07:01 +00005394 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005395 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005396 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005397}
5398
Eli Friedman948e95a2009-05-23 09:59:16 +00005399SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5400 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5401 SDValue FIST = Vals.first, StackSlot = Vals.second;
5402 assert(FIST.getNode() && "Unexpected failure");
5403
5404 // Load the result.
5405 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5406 FIST, StackSlot, NULL, 0);
5407}
5408
Dan Gohman475871a2008-07-27 21:46:04 +00005409SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005410 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005411 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005412 EVT VT = Op.getValueType();
5413 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005414 if (VT.isVector())
5415 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005416 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005417 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005418 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005419 CV.push_back(C);
5420 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005421 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005422 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005423 CV.push_back(C);
5424 CV.push_back(C);
5425 CV.push_back(C);
5426 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005427 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005428 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005429 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005430 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005431 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005432 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005433 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005434}
5435
Dan Gohman475871a2008-07-27 21:46:04 +00005436SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005437 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005438 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005439 EVT VT = Op.getValueType();
5440 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005441 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005442 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005443 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005444 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005445 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005446 CV.push_back(C);
5447 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005448 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005449 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005450 CV.push_back(C);
5451 CV.push_back(C);
5452 CV.push_back(C);
5453 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005454 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005455 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005456 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005457 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005458 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005459 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005460 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005461 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005462 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5463 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005464 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005465 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005466 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005467 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005468 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005469}
5470
Dan Gohman475871a2008-07-27 21:46:04 +00005471SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005472 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005473 SDValue Op0 = Op.getOperand(0);
5474 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005475 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005476 EVT VT = Op.getValueType();
5477 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005478
5479 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005480 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005481 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005482 SrcVT = VT;
5483 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005484 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005485 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005486 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005487 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005488 }
5489
5490 // At this point the operands and the result should have the same
5491 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005492
Evan Cheng68c47cb2007-01-05 07:55:56 +00005493 // First get the sign bit of second operand.
5494 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005496 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5497 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005498 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005499 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5500 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5501 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5502 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005503 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005504 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005505 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005506 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005507 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005508 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005509 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005510
5511 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005512 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005513 // Op0 is MVT::f32, Op1 is MVT::f64.
5514 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5515 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5516 DAG.getConstant(32, MVT::i32));
5517 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5518 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005519 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005520 }
5521
Evan Cheng73d6cf12007-01-05 21:37:56 +00005522 // Clear first operand sign bit.
5523 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005525 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5526 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005527 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005528 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5529 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5530 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5531 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005532 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005533 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005534 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005535 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005536 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005537 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005538 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005539
5540 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005541 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005542}
5543
Dan Gohman076aee32009-03-04 19:44:21 +00005544/// Emit nodes that will be selected as "test Op0,Op0", or something
5545/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005546SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5547 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005548 DebugLoc dl = Op.getDebugLoc();
5549
Dan Gohman31125812009-03-07 01:58:32 +00005550 // CF and OF aren't always set the way we want. Determine which
5551 // of these we need.
5552 bool NeedCF = false;
5553 bool NeedOF = false;
5554 switch (X86CC) {
5555 case X86::COND_A: case X86::COND_AE:
5556 case X86::COND_B: case X86::COND_BE:
5557 NeedCF = true;
5558 break;
5559 case X86::COND_G: case X86::COND_GE:
5560 case X86::COND_L: case X86::COND_LE:
5561 case X86::COND_O: case X86::COND_NO:
5562 NeedOF = true;
5563 break;
5564 default: break;
5565 }
5566
Dan Gohman076aee32009-03-04 19:44:21 +00005567 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005568 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5569 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5570 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005571 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005572 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005573 switch (Op.getNode()->getOpcode()) {
5574 case ISD::ADD:
5575 // Due to an isel shortcoming, be conservative if this add is likely to
5576 // be selected as part of a load-modify-store instruction. When the root
5577 // node in a match is a store, isel doesn't know how to remap non-chain
5578 // non-flag uses of other nodes in the match, such as the ADD in this
5579 // case. This leads to the ADD being left around and reselected, with
5580 // the result being two adds in the output.
5581 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5582 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5583 if (UI->getOpcode() == ISD::STORE)
5584 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005585 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005586 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5587 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005588 if (C->getAPIntValue() == 1) {
5589 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005590 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005591 break;
5592 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005593 // An add of negative one (subtract of one) will be selected as a DEC.
5594 if (C->getAPIntValue().isAllOnesValue()) {
5595 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005596 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005597 break;
5598 }
5599 }
Dan Gohman076aee32009-03-04 19:44:21 +00005600 // Otherwise use a regular EFLAGS-setting add.
5601 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005602 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005603 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005604 case ISD::AND: {
5605 // If the primary and result isn't used, don't bother using X86ISD::AND,
5606 // because a TEST instruction will be better.
5607 bool NonFlagUse = false;
5608 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5609 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5610 if (UI->getOpcode() != ISD::BRCOND &&
5611 UI->getOpcode() != ISD::SELECT &&
5612 UI->getOpcode() != ISD::SETCC) {
5613 NonFlagUse = true;
5614 break;
5615 }
5616 if (!NonFlagUse)
5617 break;
5618 }
5619 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005620 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005621 case ISD::OR:
5622 case ISD::XOR:
5623 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005624 // likely to be selected as part of a load-modify-store instruction.
5625 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5626 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5627 if (UI->getOpcode() == ISD::STORE)
5628 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005629 // Otherwise use a regular EFLAGS-setting instruction.
5630 switch (Op.getNode()->getOpcode()) {
5631 case ISD::SUB: Opcode = X86ISD::SUB; break;
5632 case ISD::OR: Opcode = X86ISD::OR; break;
5633 case ISD::XOR: Opcode = X86ISD::XOR; break;
5634 case ISD::AND: Opcode = X86ISD::AND; break;
5635 default: llvm_unreachable("unexpected operator!");
5636 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005637 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005638 break;
5639 case X86ISD::ADD:
5640 case X86ISD::SUB:
5641 case X86ISD::INC:
5642 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005643 case X86ISD::OR:
5644 case X86ISD::XOR:
5645 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005646 return SDValue(Op.getNode(), 1);
5647 default:
5648 default_case:
5649 break;
5650 }
5651 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005653 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005654 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005655 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005656 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005657 DAG.ReplaceAllUsesWith(Op, New);
5658 return SDValue(New.getNode(), 1);
5659 }
5660 }
5661
5662 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005664 DAG.getConstant(0, Op.getValueType()));
5665}
5666
5667/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5668/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005669SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5670 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005671 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5672 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005673 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005674
5675 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005677}
5678
Dan Gohman475871a2008-07-27 21:46:04 +00005679SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005680 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005681 SDValue Op0 = Op.getOperand(0);
5682 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005683 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005684 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005685
Dan Gohmane5af2d32009-01-29 01:59:02 +00005686 // Lower (X & (1 << N)) == 0 to BT(X, N).
5687 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5688 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005689 if (Op0.getOpcode() == ISD::AND &&
5690 Op0.hasOneUse() &&
5691 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005692 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005693 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005694 SDValue LHS, RHS;
5695 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5696 if (ConstantSDNode *Op010C =
5697 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5698 if (Op010C->getZExtValue() == 1) {
5699 LHS = Op0.getOperand(0);
5700 RHS = Op0.getOperand(1).getOperand(1);
5701 }
5702 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5703 if (ConstantSDNode *Op000C =
5704 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5705 if (Op000C->getZExtValue() == 1) {
5706 LHS = Op0.getOperand(1);
5707 RHS = Op0.getOperand(0).getOperand(1);
5708 }
5709 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5710 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5711 SDValue AndLHS = Op0.getOperand(0);
5712 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5713 LHS = AndLHS.getOperand(0);
5714 RHS = AndLHS.getOperand(1);
5715 }
5716 }
Evan Cheng0488db92007-09-25 01:57:46 +00005717
Dan Gohmane5af2d32009-01-29 01:59:02 +00005718 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005719 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5720 // instruction. Since the shift amount is in-range-or-undefined, we know
5721 // that doing a bittest on the i16 value is ok. We extend to i32 because
5722 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 if (LHS.getValueType() == MVT::i8)
5724 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005725
5726 // If the operand types disagree, extend the shift amount to match. Since
5727 // BT ignores high bits (like shifts) we can use anyextend.
5728 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005729 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005730
Owen Anderson825b72b2009-08-11 20:47:22 +00005731 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005732 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005733 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5734 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005735 }
5736 }
5737
5738 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5739 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005740 if (X86CC == X86::COND_INVALID)
5741 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005742
Dan Gohman31125812009-03-07 01:58:32 +00005743 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005744 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5745 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005746}
5747
Dan Gohman475871a2008-07-27 21:46:04 +00005748SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5749 SDValue Cond;
5750 SDValue Op0 = Op.getOperand(0);
5751 SDValue Op1 = Op.getOperand(1);
5752 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005753 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005754 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5755 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005756 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005757
5758 if (isFP) {
5759 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005760 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005761 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5762 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005763 bool Swap = false;
5764
5765 switch (SetCCOpcode) {
5766 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005767 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005768 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005769 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005770 case ISD::SETGT: Swap = true; // Fallthrough
5771 case ISD::SETLT:
5772 case ISD::SETOLT: SSECC = 1; break;
5773 case ISD::SETOGE:
5774 case ISD::SETGE: Swap = true; // Fallthrough
5775 case ISD::SETLE:
5776 case ISD::SETOLE: SSECC = 2; break;
5777 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005778 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005779 case ISD::SETNE: SSECC = 4; break;
5780 case ISD::SETULE: Swap = true;
5781 case ISD::SETUGE: SSECC = 5; break;
5782 case ISD::SETULT: Swap = true;
5783 case ISD::SETUGT: SSECC = 6; break;
5784 case ISD::SETO: SSECC = 7; break;
5785 }
5786 if (Swap)
5787 std::swap(Op0, Op1);
5788
Nate Begemanfb8ead02008-07-25 19:05:58 +00005789 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005790 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005791 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005792 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5794 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005795 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005796 }
5797 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005798 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005799 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5800 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005801 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005802 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005803 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005804 }
5805 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005806 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005807 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005808
Nate Begeman30a0de92008-07-17 16:51:19 +00005809 // We are handling one of the integer comparisons here. Since SSE only has
5810 // GT and EQ comparisons for integer, swapping operands and multiple
5811 // operations may be required for some comparisons.
5812 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5813 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005814
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005816 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 case MVT::v8i8:
5818 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5819 case MVT::v4i16:
5820 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5821 case MVT::v2i32:
5822 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5823 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005824 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005825
Nate Begeman30a0de92008-07-17 16:51:19 +00005826 switch (SetCCOpcode) {
5827 default: break;
5828 case ISD::SETNE: Invert = true;
5829 case ISD::SETEQ: Opc = EQOpc; break;
5830 case ISD::SETLT: Swap = true;
5831 case ISD::SETGT: Opc = GTOpc; break;
5832 case ISD::SETGE: Swap = true;
5833 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5834 case ISD::SETULT: Swap = true;
5835 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5836 case ISD::SETUGE: Swap = true;
5837 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5838 }
5839 if (Swap)
5840 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005841
Nate Begeman30a0de92008-07-17 16:51:19 +00005842 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5843 // bits of the inputs before performing those operations.
5844 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005845 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005846 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5847 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005848 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005849 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5850 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005851 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5852 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005853 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005854
Dale Johannesenace16102009-02-03 19:33:06 +00005855 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005856
5857 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005858 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005859 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005860
Nate Begeman30a0de92008-07-17 16:51:19 +00005861 return Result;
5862}
Evan Cheng0488db92007-09-25 01:57:46 +00005863
Evan Cheng370e5342008-12-03 08:38:43 +00005864// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005865static bool isX86LogicalCmp(SDValue Op) {
5866 unsigned Opc = Op.getNode()->getOpcode();
5867 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5868 return true;
5869 if (Op.getResNo() == 1 &&
5870 (Opc == X86ISD::ADD ||
5871 Opc == X86ISD::SUB ||
5872 Opc == X86ISD::SMUL ||
5873 Opc == X86ISD::UMUL ||
5874 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005875 Opc == X86ISD::DEC ||
5876 Opc == X86ISD::OR ||
5877 Opc == X86ISD::XOR ||
5878 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005879 return true;
5880
5881 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005882}
5883
Dan Gohman475871a2008-07-27 21:46:04 +00005884SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005885 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005886 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005887 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005888 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005889
Dan Gohman1a492952009-10-20 16:22:37 +00005890 if (Cond.getOpcode() == ISD::SETCC) {
5891 SDValue NewCond = LowerSETCC(Cond, DAG);
5892 if (NewCond.getNode())
5893 Cond = NewCond;
5894 }
Evan Cheng734503b2006-09-11 02:19:56 +00005895
Evan Cheng3f41d662007-10-08 22:16:29 +00005896 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5897 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005898 if (Cond.getOpcode() == X86ISD::SETCC) {
5899 CC = Cond.getOperand(0);
5900
Dan Gohman475871a2008-07-27 21:46:04 +00005901 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005902 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005903 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005904
Evan Cheng3f41d662007-10-08 22:16:29 +00005905 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005906 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005907 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005908 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005909
Chris Lattnerd1980a52009-03-12 06:52:53 +00005910 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5911 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005912 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005913 addTest = false;
5914 }
5915 }
5916
5917 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005919 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005920 }
5921
Owen Anderson825b72b2009-08-11 20:47:22 +00005922 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005923 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005924 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5925 // condition is true.
5926 Ops.push_back(Op.getOperand(2));
5927 Ops.push_back(Op.getOperand(1));
5928 Ops.push_back(CC);
5929 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005930 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005931}
5932
Evan Cheng370e5342008-12-03 08:38:43 +00005933// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5934// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5935// from the AND / OR.
5936static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5937 Opc = Op.getOpcode();
5938 if (Opc != ISD::OR && Opc != ISD::AND)
5939 return false;
5940 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5941 Op.getOperand(0).hasOneUse() &&
5942 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5943 Op.getOperand(1).hasOneUse());
5944}
5945
Evan Cheng961d6d42009-02-02 08:19:07 +00005946// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5947// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005948static bool isXor1OfSetCC(SDValue Op) {
5949 if (Op.getOpcode() != ISD::XOR)
5950 return false;
5951 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5952 if (N1C && N1C->getAPIntValue() == 1) {
5953 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5954 Op.getOperand(0).hasOneUse();
5955 }
5956 return false;
5957}
5958
Dan Gohman475871a2008-07-27 21:46:04 +00005959SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005960 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005961 SDValue Chain = Op.getOperand(0);
5962 SDValue Cond = Op.getOperand(1);
5963 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005964 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005965 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005966
Dan Gohman1a492952009-10-20 16:22:37 +00005967 if (Cond.getOpcode() == ISD::SETCC) {
5968 SDValue NewCond = LowerSETCC(Cond, DAG);
5969 if (NewCond.getNode())
5970 Cond = NewCond;
5971 }
Chris Lattnere55484e2008-12-25 05:34:37 +00005972#if 0
5973 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005974 else if (Cond.getOpcode() == X86ISD::ADD ||
5975 Cond.getOpcode() == X86ISD::SUB ||
5976 Cond.getOpcode() == X86ISD::SMUL ||
5977 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005978 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005979#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005980
Evan Cheng3f41d662007-10-08 22:16:29 +00005981 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5982 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005983 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005984 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005985
Dan Gohman475871a2008-07-27 21:46:04 +00005986 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005987 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005988 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005989 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005990 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005991 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005992 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005993 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005994 default: break;
5995 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005996 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005997 // These can only come from an arithmetic instruction with overflow,
5998 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005999 Cond = Cond.getNode()->getOperand(1);
6000 addTest = false;
6001 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006002 }
Evan Cheng0488db92007-09-25 01:57:46 +00006003 }
Evan Cheng370e5342008-12-03 08:38:43 +00006004 } else {
6005 unsigned CondOpc;
6006 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6007 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006008 if (CondOpc == ISD::OR) {
6009 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6010 // two branches instead of an explicit OR instruction with a
6011 // separate test.
6012 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006013 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006014 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006015 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006016 Chain, Dest, CC, Cmp);
6017 CC = Cond.getOperand(1).getOperand(0);
6018 Cond = Cmp;
6019 addTest = false;
6020 }
6021 } else { // ISD::AND
6022 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6023 // two branches instead of an explicit AND instruction with a
6024 // separate test. However, we only do this if this block doesn't
6025 // have a fall-through edge, because this requires an explicit
6026 // jmp when the condition is false.
6027 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006028 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006029 Op.getNode()->hasOneUse()) {
6030 X86::CondCode CCode =
6031 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6032 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006033 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006034 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6035 // Look for an unconditional branch following this conditional branch.
6036 // We need this because we need to reverse the successors in order
6037 // to implement FCMP_OEQ.
6038 if (User.getOpcode() == ISD::BR) {
6039 SDValue FalseBB = User.getOperand(1);
6040 SDValue NewBR =
6041 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6042 assert(NewBR == User);
6043 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006044
Dale Johannesene4d209d2009-02-03 20:21:25 +00006045 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006046 Chain, Dest, CC, Cmp);
6047 X86::CondCode CCode =
6048 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6049 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006050 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006051 Cond = Cmp;
6052 addTest = false;
6053 }
6054 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006055 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006056 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6057 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6058 // It should be transformed during dag combiner except when the condition
6059 // is set by a arithmetics with overflow node.
6060 X86::CondCode CCode =
6061 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6062 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006063 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006064 Cond = Cond.getOperand(0).getOperand(1);
6065 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006066 }
Evan Cheng0488db92007-09-25 01:57:46 +00006067 }
6068
6069 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006070 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006071 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006072 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006073 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006074 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006075}
6076
Anton Korobeynikove060b532007-04-17 19:34:00 +00006077
6078// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6079// Calls to _alloca is needed to probe the stack when allocating more than 4k
6080// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6081// that the guard pages used by the OS virtual memory manager are allocated in
6082// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006083SDValue
6084X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006085 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006086 assert(Subtarget->isTargetCygMing() &&
6087 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006088 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006089
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006090 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006091 SDValue Chain = Op.getOperand(0);
6092 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006093 // FIXME: Ensure alignment here
6094
Dan Gohman475871a2008-07-27 21:46:04 +00006095 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006096
Owen Andersone50ed302009-08-10 22:56:29 +00006097 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006098 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006099
Chris Lattnere563bbc2008-10-11 22:08:30 +00006100 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006101
Dale Johannesendd64c412009-02-04 00:33:20 +00006102 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006103 Flag = Chain.getValue(1);
6104
Owen Anderson825b72b2009-08-11 20:47:22 +00006105 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006106 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006107 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006108 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006109 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006110 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006111 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006112 Flag = Chain.getValue(1);
6113
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006114 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006115 DAG.getIntPtrConstant(0, true),
6116 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006117 Flag);
6118
Dale Johannesendd64c412009-02-04 00:33:20 +00006119 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006120
Dan Gohman475871a2008-07-27 21:46:04 +00006121 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006122 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006123}
6124
Dan Gohman475871a2008-07-27 21:46:04 +00006125SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006126X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006127 SDValue Chain,
6128 SDValue Dst, SDValue Src,
6129 SDValue Size, unsigned Align,
6130 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006131 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006132 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006133
Bill Wendling6f287b22008-09-30 21:22:07 +00006134 // If not DWORD aligned or size is more than the threshold, call the library.
6135 // The libc version is likely to be faster for these cases. It can use the
6136 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006137 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006138 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006139 ConstantSize->getZExtValue() >
6140 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006141 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006142
6143 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006144 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006145
Bill Wendling6158d842008-10-01 00:59:58 +00006146 if (const char *bzeroEntry = V &&
6147 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006148 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006149 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006150 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006151 TargetLowering::ArgListEntry Entry;
6152 Entry.Node = Dst;
6153 Entry.Ty = IntPtrTy;
6154 Args.push_back(Entry);
6155 Entry.Node = Size;
6156 Args.push_back(Entry);
6157 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006158 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6159 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006160 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006161 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006162 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006163 }
6164
Dan Gohman707e0182008-04-12 04:36:06 +00006165 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006166 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006167 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006168
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006169 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006170 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006171 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006172 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006173 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006174 unsigned BytesLeft = 0;
6175 bool TwoRepStos = false;
6176 if (ValC) {
6177 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006178 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006179
Evan Cheng0db9fe62006-04-25 20:13:52 +00006180 // If the value is a constant, then we can potentially use larger sets.
6181 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006182 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006183 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006184 ValReg = X86::AX;
6185 Val = (Val << 8) | Val;
6186 break;
6187 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006188 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006189 ValReg = X86::EAX;
6190 Val = (Val << 8) | Val;
6191 Val = (Val << 16) | Val;
6192 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006193 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006194 ValReg = X86::RAX;
6195 Val = (Val << 32) | Val;
6196 }
6197 break;
6198 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006199 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006200 ValReg = X86::AL;
6201 Count = DAG.getIntPtrConstant(SizeVal);
6202 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006203 }
6204
Owen Anderson825b72b2009-08-11 20:47:22 +00006205 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006206 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006207 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6208 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006209 }
6210
Dale Johannesen0f502f62009-02-03 22:26:09 +00006211 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006212 InFlag);
6213 InFlag = Chain.getValue(1);
6214 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006215 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006216 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006217 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006218 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006219 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006220
Scott Michelfdc40a02009-02-17 22:15:04 +00006221 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006222 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006223 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006224 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006225 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006226 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006227 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006228 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006229
Owen Anderson825b72b2009-08-11 20:47:22 +00006230 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006231 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006232 Ops.push_back(Chain);
6233 Ops.push_back(DAG.getValueType(AVT));
6234 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006235 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006236
Evan Cheng0db9fe62006-04-25 20:13:52 +00006237 if (TwoRepStos) {
6238 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006239 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006240 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006241 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006242 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6243 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006244 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006245 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006246 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006247 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006248 Ops.clear();
6249 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006250 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006251 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006252 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006253 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006254 // Handle the last 1 - 7 bytes.
6255 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006256 EVT AddrVT = Dst.getValueType();
6257 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006258
Dale Johannesen0f502f62009-02-03 22:26:09 +00006259 Chain = DAG.getMemset(Chain, dl,
6260 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006261 DAG.getConstant(Offset, AddrVT)),
6262 Src,
6263 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006264 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006265 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006266
Dan Gohman707e0182008-04-12 04:36:06 +00006267 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006268 return Chain;
6269}
Evan Cheng11e15b32006-04-03 20:53:28 +00006270
Dan Gohman475871a2008-07-27 21:46:04 +00006271SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006272X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006273 SDValue Chain, SDValue Dst, SDValue Src,
6274 SDValue Size, unsigned Align,
6275 bool AlwaysInline,
6276 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006277 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006278 // This requires the copy size to be a constant, preferrably
6279 // within a subtarget-specific limit.
6280 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6281 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006282 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006283 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006284 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006285 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006286
Evan Cheng1887c1c2008-08-21 21:00:15 +00006287 /// If not DWORD aligned, call the library.
6288 if ((Align & 3) != 0)
6289 return SDValue();
6290
6291 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006292 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006293 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006294 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006295
Duncan Sands83ec4b62008-06-06 12:08:01 +00006296 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006297 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006298 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006299 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006300
Dan Gohman475871a2008-07-27 21:46:04 +00006301 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006302 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006303 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006304 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006305 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006306 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006307 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006308 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006309 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006310 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006311 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006312 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006313 InFlag = Chain.getValue(1);
6314
Owen Anderson825b72b2009-08-11 20:47:22 +00006315 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006316 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006317 Ops.push_back(Chain);
6318 Ops.push_back(DAG.getValueType(AVT));
6319 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006320 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006321
Dan Gohman475871a2008-07-27 21:46:04 +00006322 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006323 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006324 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006325 // Handle the last 1 - 7 bytes.
6326 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006327 EVT DstVT = Dst.getValueType();
6328 EVT SrcVT = Src.getValueType();
6329 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006330 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006331 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006332 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006333 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006334 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006335 DAG.getConstant(BytesLeft, SizeVT),
6336 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006337 DstSV, DstSVOff + Offset,
6338 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006339 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006340
Owen Anderson825b72b2009-08-11 20:47:22 +00006341 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006342 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006343}
6344
Dan Gohman475871a2008-07-27 21:46:04 +00006345SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006346 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006347 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006348
Evan Cheng25ab6902006-09-08 06:48:29 +00006349 if (!Subtarget->is64Bit()) {
6350 // vastart just stores the address of the VarArgsFrameIndex slot into the
6351 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006352 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006353 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006354 }
6355
6356 // __va_list_tag:
6357 // gp_offset (0 - 6 * 8)
6358 // fp_offset (48 - 48 + 8 * 16)
6359 // overflow_arg_area (point to parameters coming in memory).
6360 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006361 SmallVector<SDValue, 8> MemOps;
6362 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006363 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006364 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006365 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006366 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006367 MemOps.push_back(Store);
6368
6369 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006370 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006371 FIN, DAG.getIntPtrConstant(4));
6372 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006373 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006374 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006375 MemOps.push_back(Store);
6376
6377 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006378 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006379 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006380 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006381 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006382 MemOps.push_back(Store);
6383
6384 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006385 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006386 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006387 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006388 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006389 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006390 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006391 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006392}
6393
Dan Gohman475871a2008-07-27 21:46:04 +00006394SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006395 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6396 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006397 SDValue Chain = Op.getOperand(0);
6398 SDValue SrcPtr = Op.getOperand(1);
6399 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006400
Torok Edwindac237e2009-07-08 20:53:28 +00006401 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006402 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006403}
6404
Dan Gohman475871a2008-07-27 21:46:04 +00006405SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006406 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006407 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006408 SDValue Chain = Op.getOperand(0);
6409 SDValue DstPtr = Op.getOperand(1);
6410 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006411 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6412 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006413 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006414
Dale Johannesendd64c412009-02-04 00:33:20 +00006415 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006416 DAG.getIntPtrConstant(24), 8, false,
6417 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006418}
6419
Dan Gohman475871a2008-07-27 21:46:04 +00006420SDValue
6421X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006422 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006423 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006424 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006425 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006426 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006427 case Intrinsic::x86_sse_comieq_ss:
6428 case Intrinsic::x86_sse_comilt_ss:
6429 case Intrinsic::x86_sse_comile_ss:
6430 case Intrinsic::x86_sse_comigt_ss:
6431 case Intrinsic::x86_sse_comige_ss:
6432 case Intrinsic::x86_sse_comineq_ss:
6433 case Intrinsic::x86_sse_ucomieq_ss:
6434 case Intrinsic::x86_sse_ucomilt_ss:
6435 case Intrinsic::x86_sse_ucomile_ss:
6436 case Intrinsic::x86_sse_ucomigt_ss:
6437 case Intrinsic::x86_sse_ucomige_ss:
6438 case Intrinsic::x86_sse_ucomineq_ss:
6439 case Intrinsic::x86_sse2_comieq_sd:
6440 case Intrinsic::x86_sse2_comilt_sd:
6441 case Intrinsic::x86_sse2_comile_sd:
6442 case Intrinsic::x86_sse2_comigt_sd:
6443 case Intrinsic::x86_sse2_comige_sd:
6444 case Intrinsic::x86_sse2_comineq_sd:
6445 case Intrinsic::x86_sse2_ucomieq_sd:
6446 case Intrinsic::x86_sse2_ucomilt_sd:
6447 case Intrinsic::x86_sse2_ucomile_sd:
6448 case Intrinsic::x86_sse2_ucomigt_sd:
6449 case Intrinsic::x86_sse2_ucomige_sd:
6450 case Intrinsic::x86_sse2_ucomineq_sd: {
6451 unsigned Opc = 0;
6452 ISD::CondCode CC = ISD::SETCC_INVALID;
6453 switch (IntNo) {
6454 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006455 case Intrinsic::x86_sse_comieq_ss:
6456 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006457 Opc = X86ISD::COMI;
6458 CC = ISD::SETEQ;
6459 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006460 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006461 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006462 Opc = X86ISD::COMI;
6463 CC = ISD::SETLT;
6464 break;
6465 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006466 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006467 Opc = X86ISD::COMI;
6468 CC = ISD::SETLE;
6469 break;
6470 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006471 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006472 Opc = X86ISD::COMI;
6473 CC = ISD::SETGT;
6474 break;
6475 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006476 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006477 Opc = X86ISD::COMI;
6478 CC = ISD::SETGE;
6479 break;
6480 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006481 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006482 Opc = X86ISD::COMI;
6483 CC = ISD::SETNE;
6484 break;
6485 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006486 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006487 Opc = X86ISD::UCOMI;
6488 CC = ISD::SETEQ;
6489 break;
6490 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006491 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006492 Opc = X86ISD::UCOMI;
6493 CC = ISD::SETLT;
6494 break;
6495 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006496 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006497 Opc = X86ISD::UCOMI;
6498 CC = ISD::SETLE;
6499 break;
6500 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006501 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006502 Opc = X86ISD::UCOMI;
6503 CC = ISD::SETGT;
6504 break;
6505 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006506 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006507 Opc = X86ISD::UCOMI;
6508 CC = ISD::SETGE;
6509 break;
6510 case Intrinsic::x86_sse_ucomineq_ss:
6511 case Intrinsic::x86_sse2_ucomineq_sd:
6512 Opc = X86ISD::UCOMI;
6513 CC = ISD::SETNE;
6514 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006515 }
Evan Cheng734503b2006-09-11 02:19:56 +00006516
Dan Gohman475871a2008-07-27 21:46:04 +00006517 SDValue LHS = Op.getOperand(1);
6518 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006519 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006520 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006521 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6522 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6523 DAG.getConstant(X86CC, MVT::i8), Cond);
6524 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006525 }
Eric Christopher71c67532009-07-29 00:28:05 +00006526 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006527 // an integer value, not just an instruction so lower it to the ptest
6528 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006529 case Intrinsic::x86_sse41_ptestz:
6530 case Intrinsic::x86_sse41_ptestc:
6531 case Intrinsic::x86_sse41_ptestnzc:{
6532 unsigned X86CC = 0;
6533 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006534 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006535 case Intrinsic::x86_sse41_ptestz:
6536 // ZF = 1
6537 X86CC = X86::COND_E;
6538 break;
6539 case Intrinsic::x86_sse41_ptestc:
6540 // CF = 1
6541 X86CC = X86::COND_B;
6542 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006543 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006544 // ZF and CF = 0
6545 X86CC = X86::COND_A;
6546 break;
6547 }
Eric Christopherfd179292009-08-27 18:07:15 +00006548
Eric Christopher71c67532009-07-29 00:28:05 +00006549 SDValue LHS = Op.getOperand(1);
6550 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006551 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6552 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6553 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6554 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006555 }
Evan Cheng5759f972008-05-04 09:15:50 +00006556
6557 // Fix vector shift instructions where the last operand is a non-immediate
6558 // i32 value.
6559 case Intrinsic::x86_sse2_pslli_w:
6560 case Intrinsic::x86_sse2_pslli_d:
6561 case Intrinsic::x86_sse2_pslli_q:
6562 case Intrinsic::x86_sse2_psrli_w:
6563 case Intrinsic::x86_sse2_psrli_d:
6564 case Intrinsic::x86_sse2_psrli_q:
6565 case Intrinsic::x86_sse2_psrai_w:
6566 case Intrinsic::x86_sse2_psrai_d:
6567 case Intrinsic::x86_mmx_pslli_w:
6568 case Intrinsic::x86_mmx_pslli_d:
6569 case Intrinsic::x86_mmx_pslli_q:
6570 case Intrinsic::x86_mmx_psrli_w:
6571 case Intrinsic::x86_mmx_psrli_d:
6572 case Intrinsic::x86_mmx_psrli_q:
6573 case Intrinsic::x86_mmx_psrai_w:
6574 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006575 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006576 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006577 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006578
6579 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006580 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006581 switch (IntNo) {
6582 case Intrinsic::x86_sse2_pslli_w:
6583 NewIntNo = Intrinsic::x86_sse2_psll_w;
6584 break;
6585 case Intrinsic::x86_sse2_pslli_d:
6586 NewIntNo = Intrinsic::x86_sse2_psll_d;
6587 break;
6588 case Intrinsic::x86_sse2_pslli_q:
6589 NewIntNo = Intrinsic::x86_sse2_psll_q;
6590 break;
6591 case Intrinsic::x86_sse2_psrli_w:
6592 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6593 break;
6594 case Intrinsic::x86_sse2_psrli_d:
6595 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6596 break;
6597 case Intrinsic::x86_sse2_psrli_q:
6598 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6599 break;
6600 case Intrinsic::x86_sse2_psrai_w:
6601 NewIntNo = Intrinsic::x86_sse2_psra_w;
6602 break;
6603 case Intrinsic::x86_sse2_psrai_d:
6604 NewIntNo = Intrinsic::x86_sse2_psra_d;
6605 break;
6606 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006607 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006608 switch (IntNo) {
6609 case Intrinsic::x86_mmx_pslli_w:
6610 NewIntNo = Intrinsic::x86_mmx_psll_w;
6611 break;
6612 case Intrinsic::x86_mmx_pslli_d:
6613 NewIntNo = Intrinsic::x86_mmx_psll_d;
6614 break;
6615 case Intrinsic::x86_mmx_pslli_q:
6616 NewIntNo = Intrinsic::x86_mmx_psll_q;
6617 break;
6618 case Intrinsic::x86_mmx_psrli_w:
6619 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6620 break;
6621 case Intrinsic::x86_mmx_psrli_d:
6622 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6623 break;
6624 case Intrinsic::x86_mmx_psrli_q:
6625 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6626 break;
6627 case Intrinsic::x86_mmx_psrai_w:
6628 NewIntNo = Intrinsic::x86_mmx_psra_w;
6629 break;
6630 case Intrinsic::x86_mmx_psrai_d:
6631 NewIntNo = Intrinsic::x86_mmx_psra_d;
6632 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006633 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006634 }
6635 break;
6636 }
6637 }
Mon P Wangefa42202009-09-03 19:56:25 +00006638
6639 // The vector shift intrinsics with scalars uses 32b shift amounts but
6640 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6641 // to be zero.
6642 SDValue ShOps[4];
6643 ShOps[0] = ShAmt;
6644 ShOps[1] = DAG.getConstant(0, MVT::i32);
6645 if (ShAmtVT == MVT::v4i32) {
6646 ShOps[2] = DAG.getUNDEF(MVT::i32);
6647 ShOps[3] = DAG.getUNDEF(MVT::i32);
6648 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6649 } else {
6650 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6651 }
6652
Owen Andersone50ed302009-08-10 22:56:29 +00006653 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006654 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006655 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006656 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006657 Op.getOperand(1), ShAmt);
6658 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006659 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006660}
Evan Cheng72261582005-12-20 06:22:03 +00006661
Dan Gohman475871a2008-07-27 21:46:04 +00006662SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006663 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006664 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006665
6666 if (Depth > 0) {
6667 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6668 SDValue Offset =
6669 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006670 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006671 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006672 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006673 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006674 NULL, 0);
6675 }
6676
6677 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006678 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006679 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006680 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006681}
6682
Dan Gohman475871a2008-07-27 21:46:04 +00006683SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006684 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6685 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006686 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006687 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006688 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6689 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006690 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006691 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006692 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006693 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006694}
6695
Dan Gohman475871a2008-07-27 21:46:04 +00006696SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006697 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006698 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006699}
6700
Dan Gohman475871a2008-07-27 21:46:04 +00006701SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006702{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006703 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006704 SDValue Chain = Op.getOperand(0);
6705 SDValue Offset = Op.getOperand(1);
6706 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006707 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006708
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006709 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6710 getPointerTy());
6711 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006712
Dale Johannesene4d209d2009-02-03 20:21:25 +00006713 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006714 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006715 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6716 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006717 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006718 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006719
Dale Johannesene4d209d2009-02-03 20:21:25 +00006720 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006721 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006722 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006723}
6724
Dan Gohman475871a2008-07-27 21:46:04 +00006725SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006726 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006727 SDValue Root = Op.getOperand(0);
6728 SDValue Trmp = Op.getOperand(1); // trampoline
6729 SDValue FPtr = Op.getOperand(2); // nested function
6730 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006731 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006732
Dan Gohman69de1932008-02-06 22:27:42 +00006733 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006734
Duncan Sands339e14f2008-01-16 22:55:25 +00006735 const X86InstrInfo *TII =
6736 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6737
Duncan Sandsb116fac2007-07-27 20:02:49 +00006738 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006739 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006740
6741 // Large code-model.
6742
6743 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6744 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6745
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006746 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6747 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006748
6749 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6750
6751 // Load the pointer to the nested function into R11.
6752 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006753 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006754 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006755 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006756
Owen Anderson825b72b2009-08-11 20:47:22 +00006757 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6758 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006759 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006760
6761 // Load the 'nest' parameter value into R10.
6762 // R10 is specified in X86CallingConv.td
6763 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006764 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6765 DAG.getConstant(10, MVT::i64));
6766 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006767 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006768
Owen Anderson825b72b2009-08-11 20:47:22 +00006769 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6770 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006771 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006772
6773 // Jump to the nested function.
6774 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006775 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6776 DAG.getConstant(20, MVT::i64));
6777 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006778 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006779
6780 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6782 DAG.getConstant(22, MVT::i64));
6783 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006784 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006785
Dan Gohman475871a2008-07-27 21:46:04 +00006786 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006787 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006788 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006789 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006790 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006791 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006792 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006793 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006794
6795 switch (CC) {
6796 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006797 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006798 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006799 case CallingConv::X86_StdCall: {
6800 // Pass 'nest' parameter in ECX.
6801 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006802 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006803
6804 // Check that ECX wasn't needed by an 'inreg' parameter.
6805 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006806 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006807
Chris Lattner58d74912008-03-12 17:45:29 +00006808 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006809 unsigned InRegCount = 0;
6810 unsigned Idx = 1;
6811
6812 for (FunctionType::param_iterator I = FTy->param_begin(),
6813 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006814 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006815 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006816 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006817
6818 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006819 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006820 }
6821 }
6822 break;
6823 }
6824 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006825 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006826 // Pass 'nest' parameter in EAX.
6827 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006828 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006829 break;
6830 }
6831
Dan Gohman475871a2008-07-27 21:46:04 +00006832 SDValue OutChains[4];
6833 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006834
Owen Anderson825b72b2009-08-11 20:47:22 +00006835 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6836 DAG.getConstant(10, MVT::i32));
6837 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006838
Duncan Sands339e14f2008-01-16 22:55:25 +00006839 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006840 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006841 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006842 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006843 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006844
Owen Anderson825b72b2009-08-11 20:47:22 +00006845 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6846 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006847 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006848
Duncan Sands339e14f2008-01-16 22:55:25 +00006849 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006850 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6851 DAG.getConstant(5, MVT::i32));
6852 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006853 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006854
Owen Anderson825b72b2009-08-11 20:47:22 +00006855 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6856 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006857 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006858
Dan Gohman475871a2008-07-27 21:46:04 +00006859 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006860 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006861 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006862 }
6863}
6864
Dan Gohman475871a2008-07-27 21:46:04 +00006865SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006866 /*
6867 The rounding mode is in bits 11:10 of FPSR, and has the following
6868 settings:
6869 00 Round to nearest
6870 01 Round to -inf
6871 10 Round to +inf
6872 11 Round to 0
6873
6874 FLT_ROUNDS, on the other hand, expects the following:
6875 -1 Undefined
6876 0 Round to 0
6877 1 Round to nearest
6878 2 Round to +inf
6879 3 Round to -inf
6880
6881 To perform the conversion, we do:
6882 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6883 */
6884
6885 MachineFunction &MF = DAG.getMachineFunction();
6886 const TargetMachine &TM = MF.getTarget();
6887 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6888 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006889 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006890 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006891
6892 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00006893 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006894 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006895
Owen Anderson825b72b2009-08-11 20:47:22 +00006896 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006897 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006898
6899 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006900 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006901
6902 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006903 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006904 DAG.getNode(ISD::SRL, dl, MVT::i16,
6905 DAG.getNode(ISD::AND, dl, MVT::i16,
6906 CWD, DAG.getConstant(0x800, MVT::i16)),
6907 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006908 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006909 DAG.getNode(ISD::SRL, dl, MVT::i16,
6910 DAG.getNode(ISD::AND, dl, MVT::i16,
6911 CWD, DAG.getConstant(0x400, MVT::i16)),
6912 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006913
Dan Gohman475871a2008-07-27 21:46:04 +00006914 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006915 DAG.getNode(ISD::AND, dl, MVT::i16,
6916 DAG.getNode(ISD::ADD, dl, MVT::i16,
6917 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6918 DAG.getConstant(1, MVT::i16)),
6919 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006920
6921
Duncan Sands83ec4b62008-06-06 12:08:01 +00006922 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006923 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006924}
6925
Dan Gohman475871a2008-07-27 21:46:04 +00006926SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006927 EVT VT = Op.getValueType();
6928 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006929 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006930 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006931
6932 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006933 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006934 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006935 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006936 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006937 }
Evan Cheng18efe262007-12-14 02:13:44 +00006938
Evan Cheng152804e2007-12-14 08:30:15 +00006939 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006940 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006941 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006942
6943 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006944 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006945 Ops.push_back(Op);
6946 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006947 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006948 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006949 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006950
6951 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006952 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006953
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 if (VT == MVT::i8)
6955 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006956 return Op;
6957}
6958
Dan Gohman475871a2008-07-27 21:46:04 +00006959SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006960 EVT VT = Op.getValueType();
6961 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006962 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006963 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006964
6965 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006966 if (VT == MVT::i8) {
6967 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006968 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006969 }
Evan Cheng152804e2007-12-14 08:30:15 +00006970
6971 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006972 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006973 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006974
6975 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006976 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006977 Ops.push_back(Op);
6978 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006979 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006980 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006981 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006982
Owen Anderson825b72b2009-08-11 20:47:22 +00006983 if (VT == MVT::i8)
6984 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006985 return Op;
6986}
6987
Mon P Wangaf9b9522008-12-18 21:42:19 +00006988SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006989 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006990 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006991 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006992
Mon P Wangaf9b9522008-12-18 21:42:19 +00006993 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6994 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6995 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6996 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6997 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6998 //
6999 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7000 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7001 // return AloBlo + AloBhi + AhiBlo;
7002
7003 SDValue A = Op.getOperand(0);
7004 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007005
Dale Johannesene4d209d2009-02-03 20:21:25 +00007006 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007007 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7008 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007009 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007010 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7011 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007012 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007013 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007014 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007015 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007016 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007017 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007018 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007019 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007020 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007021 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007022 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7023 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007024 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007025 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7026 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007027 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7028 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007029 return Res;
7030}
7031
7032
Bill Wendling74c37652008-12-09 22:08:41 +00007033SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7034 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7035 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007036 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7037 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007038 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007039 SDValue LHS = N->getOperand(0);
7040 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007041 unsigned BaseOp = 0;
7042 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007043 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007044
7045 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007046 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007047 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007048 // A subtract of one will be selected as a INC. Note that INC doesn't
7049 // set CF, so we can't do this for UADDO.
7050 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7051 if (C->getAPIntValue() == 1) {
7052 BaseOp = X86ISD::INC;
7053 Cond = X86::COND_O;
7054 break;
7055 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007056 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007057 Cond = X86::COND_O;
7058 break;
7059 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007060 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007061 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007062 break;
7063 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007064 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7065 // set CF, so we can't do this for USUBO.
7066 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7067 if (C->getAPIntValue() == 1) {
7068 BaseOp = X86ISD::DEC;
7069 Cond = X86::COND_O;
7070 break;
7071 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007072 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007073 Cond = X86::COND_O;
7074 break;
7075 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007076 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007077 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007078 break;
7079 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007080 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007081 Cond = X86::COND_O;
7082 break;
7083 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007084 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007085 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007086 break;
7087 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007088
Bill Wendling61edeb52008-12-02 01:06:39 +00007089 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007090 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007091 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007092
Bill Wendling61edeb52008-12-02 01:06:39 +00007093 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007094 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007095 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007096
Bill Wendling61edeb52008-12-02 01:06:39 +00007097 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7098 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007099}
7100
Dan Gohman475871a2008-07-27 21:46:04 +00007101SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007102 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007103 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007104 unsigned Reg = 0;
7105 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007106 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007107 default:
7108 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007109 case MVT::i8: Reg = X86::AL; size = 1; break;
7110 case MVT::i16: Reg = X86::AX; size = 2; break;
7111 case MVT::i32: Reg = X86::EAX; size = 4; break;
7112 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007113 assert(Subtarget->is64Bit() && "Node not type legal!");
7114 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007115 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007116 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007117 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007118 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007119 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007120 Op.getOperand(1),
7121 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007122 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007123 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007124 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007125 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007126 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007127 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007128 return cpOut;
7129}
7130
Duncan Sands1607f052008-12-01 11:39:25 +00007131SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007132 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007133 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007134 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007135 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007136 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007137 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007138 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7139 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007140 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007141 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7142 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007143 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007144 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007145 rdx.getValue(1)
7146 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007147 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007148}
7149
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007150SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7151 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007152 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007153 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007154 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007155 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007156 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007157 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007158 Node->getOperand(0),
7159 Node->getOperand(1), negOp,
7160 cast<AtomicSDNode>(Node)->getSrcValue(),
7161 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007162}
7163
Evan Cheng0db9fe62006-04-25 20:13:52 +00007164/// LowerOperation - Provide custom lowering hooks for some operations.
7165///
Dan Gohman475871a2008-07-27 21:46:04 +00007166SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007167 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007168 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007169 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7170 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007171 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7172 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7173 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7174 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7175 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7176 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7177 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007178 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007179 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007180 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007181 case ISD::SHL_PARTS:
7182 case ISD::SRA_PARTS:
7183 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7184 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007185 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007186 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007187 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007188 case ISD::FABS: return LowerFABS(Op, DAG);
7189 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007190 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007191 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007192 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007193 case ISD::SELECT: return LowerSELECT(Op, DAG);
7194 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007195 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007196 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007197 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007198 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007199 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007200 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7201 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007202 case ISD::FRAME_TO_ARGS_OFFSET:
7203 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007204 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007205 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007206 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007207 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007208 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7209 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007210 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007211 case ISD::SADDO:
7212 case ISD::UADDO:
7213 case ISD::SSUBO:
7214 case ISD::USUBO:
7215 case ISD::SMULO:
7216 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007217 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007218 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007219}
7220
Duncan Sands1607f052008-12-01 11:39:25 +00007221void X86TargetLowering::
7222ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7223 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007224 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007225 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007226 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007227
7228 SDValue Chain = Node->getOperand(0);
7229 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007230 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007231 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007232 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007233 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007234 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007235 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007236 SDValue Result =
7237 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7238 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007239 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007240 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007241 Results.push_back(Result.getValue(2));
7242}
7243
Duncan Sands126d9072008-07-04 11:47:58 +00007244/// ReplaceNodeResults - Replace a node with an illegal result type
7245/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007246void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7247 SmallVectorImpl<SDValue>&Results,
7248 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007249 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007250 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007251 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007252 assert(false && "Do not know how to custom type legalize this operation!");
7253 return;
7254 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007255 std::pair<SDValue,SDValue> Vals =
7256 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007257 SDValue FIST = Vals.first, StackSlot = Vals.second;
7258 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007259 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007260 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007261 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007262 }
7263 return;
7264 }
7265 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007266 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007267 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007268 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007269 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007270 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007271 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007272 eax.getValue(2));
7273 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7274 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007275 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007276 Results.push_back(edx.getValue(1));
7277 return;
7278 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007279 case ISD::SDIV:
7280 case ISD::UDIV:
7281 case ISD::SREM:
7282 case ISD::UREM: {
7283 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7284 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7285 return;
7286 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007287 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007288 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007289 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007290 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007291 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7292 DAG.getConstant(0, MVT::i32));
7293 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7294 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007295 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7296 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007297 cpInL.getValue(1));
7298 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007299 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7300 DAG.getConstant(0, MVT::i32));
7301 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7302 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007303 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007304 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007305 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007306 swapInL.getValue(1));
7307 SDValue Ops[] = { swapInH.getValue(0),
7308 N->getOperand(1),
7309 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007310 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007311 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007312 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007313 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007314 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007315 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007316 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007317 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007318 Results.push_back(cpOutH.getValue(1));
7319 return;
7320 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007321 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007322 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7323 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007324 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007325 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7326 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007327 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007328 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7329 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007330 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007331 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7332 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007333 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007334 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7335 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007336 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007337 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7338 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007339 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007340 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7341 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007342 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007343}
7344
Evan Cheng72261582005-12-20 06:22:03 +00007345const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7346 switch (Opcode) {
7347 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007348 case X86ISD::BSF: return "X86ISD::BSF";
7349 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007350 case X86ISD::SHLD: return "X86ISD::SHLD";
7351 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007352 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007353 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007354 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007355 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007356 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007357 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007358 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7359 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7360 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007361 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007362 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007363 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007364 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007365 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007366 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007367 case X86ISD::COMI: return "X86ISD::COMI";
7368 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007369 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007370 case X86ISD::CMOV: return "X86ISD::CMOV";
7371 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007372 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007373 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7374 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007375 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007376 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007377 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007378 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007379 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007380 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7381 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007382 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007383 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007384 case X86ISD::FMAX: return "X86ISD::FMAX";
7385 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007386 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7387 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007388 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007389 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007390 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007391 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007392 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007393 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7394 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007395 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7396 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7397 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7398 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7399 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7400 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007401 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7402 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007403 case X86ISD::VSHL: return "X86ISD::VSHL";
7404 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007405 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7406 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7407 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7408 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7409 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7410 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7411 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7412 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7413 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7414 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007415 case X86ISD::ADD: return "X86ISD::ADD";
7416 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007417 case X86ISD::SMUL: return "X86ISD::SMUL";
7418 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007419 case X86ISD::INC: return "X86ISD::INC";
7420 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007421 case X86ISD::OR: return "X86ISD::OR";
7422 case X86ISD::XOR: return "X86ISD::XOR";
7423 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007424 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007425 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007426 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007427 }
7428}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007429
Chris Lattnerc9addb72007-03-30 23:15:24 +00007430// isLegalAddressingMode - Return true if the addressing mode represented
7431// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007432bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007433 const Type *Ty) const {
7434 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007435 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007436
Chris Lattnerc9addb72007-03-30 23:15:24 +00007437 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007438 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007439 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007440
Chris Lattnerc9addb72007-03-30 23:15:24 +00007441 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007442 unsigned GVFlags =
7443 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007444
Chris Lattnerdfed4132009-07-10 07:38:24 +00007445 // If a reference to this global requires an extra load, we can't fold it.
7446 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007447 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007448
Chris Lattnerdfed4132009-07-10 07:38:24 +00007449 // If BaseGV requires a register for the PIC base, we cannot also have a
7450 // BaseReg specified.
7451 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007452 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007453
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007454 // If lower 4G is not available, then we must use rip-relative addressing.
7455 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7456 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007457 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007458
Chris Lattnerc9addb72007-03-30 23:15:24 +00007459 switch (AM.Scale) {
7460 case 0:
7461 case 1:
7462 case 2:
7463 case 4:
7464 case 8:
7465 // These scales always work.
7466 break;
7467 case 3:
7468 case 5:
7469 case 9:
7470 // These scales are formed with basereg+scalereg. Only accept if there is
7471 // no basereg yet.
7472 if (AM.HasBaseReg)
7473 return false;
7474 break;
7475 default: // Other stuff never works.
7476 return false;
7477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007478
Chris Lattnerc9addb72007-03-30 23:15:24 +00007479 return true;
7480}
7481
7482
Evan Cheng2bd122c2007-10-26 01:56:11 +00007483bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7484 if (!Ty1->isInteger() || !Ty2->isInteger())
7485 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007486 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7487 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007488 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007489 return false;
7490 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007491}
7492
Owen Andersone50ed302009-08-10 22:56:29 +00007493bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007494 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007495 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007496 unsigned NumBits1 = VT1.getSizeInBits();
7497 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007498 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007499 return false;
7500 return Subtarget->is64Bit() || NumBits1 < 64;
7501}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007502
Dan Gohman97121ba2009-04-08 00:15:30 +00007503bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007504 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007505 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7506 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007507}
7508
Owen Andersone50ed302009-08-10 22:56:29 +00007509bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007510 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007511 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007512}
7513
Owen Andersone50ed302009-08-10 22:56:29 +00007514bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007515 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007516 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007517}
7518
Evan Cheng60c07e12006-07-05 22:17:51 +00007519/// isShuffleMaskLegal - Targets can use this to indicate that they only
7520/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7521/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7522/// are assumed to be legal.
7523bool
Eric Christopherfd179292009-08-27 18:07:15 +00007524X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007525 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007526 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007527 if (VT.getSizeInBits() == 64)
7528 return false;
7529
Nate Begemana09008b2009-10-19 02:17:23 +00007530 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007531 return (VT.getVectorNumElements() == 2 ||
7532 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7533 isMOVLMask(M, VT) ||
7534 isSHUFPMask(M, VT) ||
7535 isPSHUFDMask(M, VT) ||
7536 isPSHUFHWMask(M, VT) ||
7537 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007538 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007539 isUNPCKLMask(M, VT) ||
7540 isUNPCKHMask(M, VT) ||
7541 isUNPCKL_v_undef_Mask(M, VT) ||
7542 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007543}
7544
Dan Gohman7d8143f2008-04-09 20:09:42 +00007545bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007546X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007547 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007548 unsigned NumElts = VT.getVectorNumElements();
7549 // FIXME: This collection of masks seems suspect.
7550 if (NumElts == 2)
7551 return true;
7552 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7553 return (isMOVLMask(Mask, VT) ||
7554 isCommutedMOVLMask(Mask, VT, true) ||
7555 isSHUFPMask(Mask, VT) ||
7556 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007557 }
7558 return false;
7559}
7560
7561//===----------------------------------------------------------------------===//
7562// X86 Scheduler Hooks
7563//===----------------------------------------------------------------------===//
7564
Mon P Wang63307c32008-05-05 19:05:59 +00007565// private utility function
7566MachineBasicBlock *
7567X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7568 MachineBasicBlock *MBB,
7569 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007570 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007571 unsigned LoadOpc,
7572 unsigned CXchgOpc,
7573 unsigned copyOpc,
7574 unsigned notOpc,
7575 unsigned EAXreg,
7576 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007577 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007578 // For the atomic bitwise operator, we generate
7579 // thisMBB:
7580 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007581 // ld t1 = [bitinstr.addr]
7582 // op t2 = t1, [bitinstr.val]
7583 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007584 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7585 // bz newMBB
7586 // fallthrough -->nextMBB
7587 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7588 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007589 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007590 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007591
Mon P Wang63307c32008-05-05 19:05:59 +00007592 /// First build the CFG
7593 MachineFunction *F = MBB->getParent();
7594 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007595 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7596 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7597 F->insert(MBBIter, newMBB);
7598 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007599
Mon P Wang63307c32008-05-05 19:05:59 +00007600 // Move all successors to thisMBB to nextMBB
7601 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007602
Mon P Wang63307c32008-05-05 19:05:59 +00007603 // Update thisMBB to fall through to newMBB
7604 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007605
Mon P Wang63307c32008-05-05 19:05:59 +00007606 // newMBB jumps to itself and fall through to nextMBB
7607 newMBB->addSuccessor(nextMBB);
7608 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007609
Mon P Wang63307c32008-05-05 19:05:59 +00007610 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007611 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007612 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007613 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007614 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007615 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007616 int numArgs = bInstr->getNumOperands() - 1;
7617 for (int i=0; i < numArgs; ++i)
7618 argOpers[i] = &bInstr->getOperand(i+1);
7619
7620 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007621 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7622 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007623
Dale Johannesen140be2d2008-08-19 18:47:28 +00007624 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007625 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007626 for (int i=0; i <= lastAddrIndx; ++i)
7627 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007628
Dale Johannesen140be2d2008-08-19 18:47:28 +00007629 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007630 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007631 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007632 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007633 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007634 tt = t1;
7635
Dale Johannesen140be2d2008-08-19 18:47:28 +00007636 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007637 assert((argOpers[valArgIndx]->isReg() ||
7638 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007639 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007640 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007641 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007642 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007643 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007644 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007645 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007646
Dale Johannesene4d209d2009-02-03 20:21:25 +00007647 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007648 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007649
Dale Johannesene4d209d2009-02-03 20:21:25 +00007650 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007651 for (int i=0; i <= lastAddrIndx; ++i)
7652 (*MIB).addOperand(*argOpers[i]);
7653 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007654 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007655 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7656 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007657
Dale Johannesene4d209d2009-02-03 20:21:25 +00007658 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007659 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007660
Mon P Wang63307c32008-05-05 19:05:59 +00007661 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007662 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007663
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007664 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007665 return nextMBB;
7666}
7667
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007668// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007669MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007670X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7671 MachineBasicBlock *MBB,
7672 unsigned regOpcL,
7673 unsigned regOpcH,
7674 unsigned immOpcL,
7675 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007676 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007677 // For the atomic bitwise operator, we generate
7678 // thisMBB (instructions are in pairs, except cmpxchg8b)
7679 // ld t1,t2 = [bitinstr.addr]
7680 // newMBB:
7681 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7682 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007683 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007684 // mov ECX, EBX <- t5, t6
7685 // mov EAX, EDX <- t1, t2
7686 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7687 // mov t3, t4 <- EAX, EDX
7688 // bz newMBB
7689 // result in out1, out2
7690 // fallthrough -->nextMBB
7691
7692 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7693 const unsigned LoadOpc = X86::MOV32rm;
7694 const unsigned copyOpc = X86::MOV32rr;
7695 const unsigned NotOpc = X86::NOT32r;
7696 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7697 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7698 MachineFunction::iterator MBBIter = MBB;
7699 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007700
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007701 /// First build the CFG
7702 MachineFunction *F = MBB->getParent();
7703 MachineBasicBlock *thisMBB = MBB;
7704 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7705 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7706 F->insert(MBBIter, newMBB);
7707 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007708
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007709 // Move all successors to thisMBB to nextMBB
7710 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007711
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007712 // Update thisMBB to fall through to newMBB
7713 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007714
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007715 // newMBB jumps to itself and fall through to nextMBB
7716 newMBB->addSuccessor(nextMBB);
7717 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007718
Dale Johannesene4d209d2009-02-03 20:21:25 +00007719 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007720 // Insert instructions into newMBB based on incoming instruction
7721 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007722 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007723 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007724 MachineOperand& dest1Oper = bInstr->getOperand(0);
7725 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007726 MachineOperand* argOpers[2 + X86AddrNumOperands];
7727 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007728 argOpers[i] = &bInstr->getOperand(i+2);
7729
7730 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007731 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007732
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007733 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007734 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007735 for (int i=0; i <= lastAddrIndx; ++i)
7736 (*MIB).addOperand(*argOpers[i]);
7737 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007738 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007739 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007740 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007741 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007742 MachineOperand newOp3 = *(argOpers[3]);
7743 if (newOp3.isImm())
7744 newOp3.setImm(newOp3.getImm()+4);
7745 else
7746 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007747 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007748 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007749
7750 // t3/4 are defined later, at the bottom of the loop
7751 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7752 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007753 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007754 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007755 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007756 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7757
7758 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7759 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007760 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007761 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7762 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007763 } else {
7764 tt1 = t1;
7765 tt2 = t2;
7766 }
7767
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007768 int valArgIndx = lastAddrIndx + 1;
7769 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007770 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007771 "invalid operand");
7772 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7773 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007774 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007775 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007776 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007777 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007778 if (regOpcL != X86::MOV32rr)
7779 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007780 (*MIB).addOperand(*argOpers[valArgIndx]);
7781 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007782 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007783 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007784 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007785 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007786 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007787 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007788 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007789 if (regOpcH != X86::MOV32rr)
7790 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007791 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007792
Dale Johannesene4d209d2009-02-03 20:21:25 +00007793 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007794 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007795 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007796 MIB.addReg(t2);
7797
Dale Johannesene4d209d2009-02-03 20:21:25 +00007798 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007799 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007800 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007801 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007802
Dale Johannesene4d209d2009-02-03 20:21:25 +00007803 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007804 for (int i=0; i <= lastAddrIndx; ++i)
7805 (*MIB).addOperand(*argOpers[i]);
7806
7807 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007808 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7809 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007810
Dale Johannesene4d209d2009-02-03 20:21:25 +00007811 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007812 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007813 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007814 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007815
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007816 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007817 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007818
7819 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7820 return nextMBB;
7821}
7822
7823// private utility function
7824MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007825X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7826 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007827 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007828 // For the atomic min/max operator, we generate
7829 // thisMBB:
7830 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007831 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007832 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007833 // cmp t1, t2
7834 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007835 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007836 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7837 // bz newMBB
7838 // fallthrough -->nextMBB
7839 //
7840 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7841 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007842 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007843 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007844
Mon P Wang63307c32008-05-05 19:05:59 +00007845 /// First build the CFG
7846 MachineFunction *F = MBB->getParent();
7847 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007848 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7849 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7850 F->insert(MBBIter, newMBB);
7851 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007852
Dan Gohmand6708ea2009-08-15 01:38:56 +00007853 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007854 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007855
Mon P Wang63307c32008-05-05 19:05:59 +00007856 // Update thisMBB to fall through to newMBB
7857 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007858
Mon P Wang63307c32008-05-05 19:05:59 +00007859 // newMBB jumps to newMBB and fall through to nextMBB
7860 newMBB->addSuccessor(nextMBB);
7861 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007862
Dale Johannesene4d209d2009-02-03 20:21:25 +00007863 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007864 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007865 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007866 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007867 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007868 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007869 int numArgs = mInstr->getNumOperands() - 1;
7870 for (int i=0; i < numArgs; ++i)
7871 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007872
Mon P Wang63307c32008-05-05 19:05:59 +00007873 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007874 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7875 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007876
Mon P Wangab3e7472008-05-05 22:56:23 +00007877 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007878 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007879 for (int i=0; i <= lastAddrIndx; ++i)
7880 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007881
Mon P Wang63307c32008-05-05 19:05:59 +00007882 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007883 assert((argOpers[valArgIndx]->isReg() ||
7884 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007885 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007886
7887 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007888 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007889 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007890 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007891 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007892 (*MIB).addOperand(*argOpers[valArgIndx]);
7893
Dale Johannesene4d209d2009-02-03 20:21:25 +00007894 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007895 MIB.addReg(t1);
7896
Dale Johannesene4d209d2009-02-03 20:21:25 +00007897 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007898 MIB.addReg(t1);
7899 MIB.addReg(t2);
7900
7901 // Generate movc
7902 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007903 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007904 MIB.addReg(t2);
7905 MIB.addReg(t1);
7906
7907 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007908 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007909 for (int i=0; i <= lastAddrIndx; ++i)
7910 (*MIB).addOperand(*argOpers[i]);
7911 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007912 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007913 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7914 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007915
Dale Johannesene4d209d2009-02-03 20:21:25 +00007916 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007917 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007918
Mon P Wang63307c32008-05-05 19:05:59 +00007919 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007920 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007921
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007922 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007923 return nextMBB;
7924}
7925
Eric Christopherf83a5de2009-08-27 18:08:16 +00007926// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7927// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007928MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007929X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007930 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007931
7932 MachineFunction *F = BB->getParent();
7933 DebugLoc dl = MI->getDebugLoc();
7934 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7935
7936 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007937 if (memArg)
7938 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7939 else
7940 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007941
7942 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7943
7944 for (unsigned i = 0; i < numArgs; ++i) {
7945 MachineOperand &Op = MI->getOperand(i+1);
7946
7947 if (!(Op.isReg() && Op.isImplicit()))
7948 MIB.addOperand(Op);
7949 }
7950
7951 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7952 .addReg(X86::XMM0);
7953
7954 F->DeleteMachineInstr(MI);
7955
7956 return BB;
7957}
7958
7959MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007960X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7961 MachineInstr *MI,
7962 MachineBasicBlock *MBB) const {
7963 // Emit code to save XMM registers to the stack. The ABI says that the
7964 // number of registers to save is given in %al, so it's theoretically
7965 // possible to do an indirect jump trick to avoid saving all of them,
7966 // however this code takes a simpler approach and just executes all
7967 // of the stores if %al is non-zero. It's less code, and it's probably
7968 // easier on the hardware branch predictor, and stores aren't all that
7969 // expensive anyway.
7970
7971 // Create the new basic blocks. One block contains all the XMM stores,
7972 // and one block is the final destination regardless of whether any
7973 // stores were performed.
7974 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7975 MachineFunction *F = MBB->getParent();
7976 MachineFunction::iterator MBBIter = MBB;
7977 ++MBBIter;
7978 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7979 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7980 F->insert(MBBIter, XMMSaveMBB);
7981 F->insert(MBBIter, EndMBB);
7982
7983 // Set up the CFG.
7984 // Move any original successors of MBB to the end block.
7985 EndMBB->transferSuccessors(MBB);
7986 // The original block will now fall through to the XMM save block.
7987 MBB->addSuccessor(XMMSaveMBB);
7988 // The XMMSaveMBB will fall through to the end block.
7989 XMMSaveMBB->addSuccessor(EndMBB);
7990
7991 // Now add the instructions.
7992 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7993 DebugLoc DL = MI->getDebugLoc();
7994
7995 unsigned CountReg = MI->getOperand(0).getReg();
7996 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7997 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7998
7999 if (!Subtarget->isTargetWin64()) {
8000 // If %al is 0, branch around the XMM save block.
8001 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8002 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8003 MBB->addSuccessor(EndMBB);
8004 }
8005
8006 // In the XMM save block, save all the XMM argument registers.
8007 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8008 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008009 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008010 F->getMachineMemOperand(
8011 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8012 MachineMemOperand::MOStore, Offset,
8013 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008014 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8015 .addFrameIndex(RegSaveFrameIndex)
8016 .addImm(/*Scale=*/1)
8017 .addReg(/*IndexReg=*/0)
8018 .addImm(/*Disp=*/Offset)
8019 .addReg(/*Segment=*/0)
8020 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008021 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008022 }
8023
8024 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8025
8026 return EndMBB;
8027}
Mon P Wang63307c32008-05-05 19:05:59 +00008028
Evan Cheng60c07e12006-07-05 22:17:51 +00008029MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008030X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008031 MachineBasicBlock *BB,
8032 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008033 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8034 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008035
Chris Lattner52600972009-09-02 05:57:00 +00008036 // To "insert" a SELECT_CC instruction, we actually have to insert the
8037 // diamond control-flow pattern. The incoming instruction knows the
8038 // destination vreg to set, the condition code register to branch on, the
8039 // true/false values to select between, and a branch opcode to use.
8040 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8041 MachineFunction::iterator It = BB;
8042 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008043
Chris Lattner52600972009-09-02 05:57:00 +00008044 // thisMBB:
8045 // ...
8046 // TrueVal = ...
8047 // cmpTY ccX, r1, r2
8048 // bCC copy1MBB
8049 // fallthrough --> copy0MBB
8050 MachineBasicBlock *thisMBB = BB;
8051 MachineFunction *F = BB->getParent();
8052 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8053 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8054 unsigned Opc =
8055 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8056 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8057 F->insert(It, copy0MBB);
8058 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008059 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008060 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008061 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008062 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008063 E = BB->succ_end(); I != E; ++I) {
8064 EM->insert(std::make_pair(*I, sinkMBB));
8065 sinkMBB->addSuccessor(*I);
8066 }
8067 // Next, remove all successors of the current block, and add the true
8068 // and fallthrough blocks as its successors.
8069 while (!BB->succ_empty())
8070 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008071 // Add the true and fallthrough blocks as its successors.
8072 BB->addSuccessor(copy0MBB);
8073 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008074
Chris Lattner52600972009-09-02 05:57:00 +00008075 // copy0MBB:
8076 // %FalseValue = ...
8077 // # fallthrough to sinkMBB
8078 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008079
Chris Lattner52600972009-09-02 05:57:00 +00008080 // Update machine-CFG edges
8081 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008082
Chris Lattner52600972009-09-02 05:57:00 +00008083 // sinkMBB:
8084 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8085 // ...
8086 BB = sinkMBB;
8087 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8088 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8089 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8090
8091 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8092 return BB;
8093}
8094
8095
8096MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008097X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008098 MachineBasicBlock *BB,
8099 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008100 switch (MI->getOpcode()) {
8101 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008102 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008103 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008104 case X86::CMOV_FR32:
8105 case X86::CMOV_FR64:
8106 case X86::CMOV_V4F32:
8107 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008108 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008109 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008110
Dale Johannesen849f2142007-07-03 00:53:03 +00008111 case X86::FP32_TO_INT16_IN_MEM:
8112 case X86::FP32_TO_INT32_IN_MEM:
8113 case X86::FP32_TO_INT64_IN_MEM:
8114 case X86::FP64_TO_INT16_IN_MEM:
8115 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008116 case X86::FP64_TO_INT64_IN_MEM:
8117 case X86::FP80_TO_INT16_IN_MEM:
8118 case X86::FP80_TO_INT32_IN_MEM:
8119 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008120 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8121 DebugLoc DL = MI->getDebugLoc();
8122
Evan Cheng60c07e12006-07-05 22:17:51 +00008123 // Change the floating point control register to use "round towards zero"
8124 // mode when truncating to an integer value.
8125 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008126 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008127 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008128
8129 // Load the old value of the high byte of the control word...
8130 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008131 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008132 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008133 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008134
8135 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008136 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008137 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008138
8139 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008140 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008141
8142 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008143 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008144 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008145
8146 // Get the X86 opcode to use.
8147 unsigned Opc;
8148 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008149 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008150 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8151 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8152 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8153 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8154 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8155 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008156 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8157 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8158 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008159 }
8160
8161 X86AddressMode AM;
8162 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008163 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008164 AM.BaseType = X86AddressMode::RegBase;
8165 AM.Base.Reg = Op.getReg();
8166 } else {
8167 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008168 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008169 }
8170 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008171 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008172 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008173 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008174 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008175 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008176 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008177 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008178 AM.GV = Op.getGlobal();
8179 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008180 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008181 }
Chris Lattner52600972009-09-02 05:57:00 +00008182 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008183 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008184
8185 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008186 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008187
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008188 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008189 return BB;
8190 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008191 // String/text processing lowering.
8192 case X86::PCMPISTRM128REG:
8193 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8194 case X86::PCMPISTRM128MEM:
8195 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8196 case X86::PCMPESTRM128REG:
8197 return EmitPCMP(MI, BB, 5, false /* in mem */);
8198 case X86::PCMPESTRM128MEM:
8199 return EmitPCMP(MI, BB, 5, true /* in mem */);
8200
8201 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008202 case X86::ATOMAND32:
8203 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008204 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008205 X86::LCMPXCHG32, X86::MOV32rr,
8206 X86::NOT32r, X86::EAX,
8207 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008208 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008209 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8210 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008211 X86::LCMPXCHG32, X86::MOV32rr,
8212 X86::NOT32r, X86::EAX,
8213 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008214 case X86::ATOMXOR32:
8215 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008216 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008217 X86::LCMPXCHG32, X86::MOV32rr,
8218 X86::NOT32r, X86::EAX,
8219 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008220 case X86::ATOMNAND32:
8221 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008222 X86::AND32ri, X86::MOV32rm,
8223 X86::LCMPXCHG32, X86::MOV32rr,
8224 X86::NOT32r, X86::EAX,
8225 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008226 case X86::ATOMMIN32:
8227 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8228 case X86::ATOMMAX32:
8229 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8230 case X86::ATOMUMIN32:
8231 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8232 case X86::ATOMUMAX32:
8233 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008234
8235 case X86::ATOMAND16:
8236 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8237 X86::AND16ri, X86::MOV16rm,
8238 X86::LCMPXCHG16, X86::MOV16rr,
8239 X86::NOT16r, X86::AX,
8240 X86::GR16RegisterClass);
8241 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008242 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008243 X86::OR16ri, X86::MOV16rm,
8244 X86::LCMPXCHG16, X86::MOV16rr,
8245 X86::NOT16r, X86::AX,
8246 X86::GR16RegisterClass);
8247 case X86::ATOMXOR16:
8248 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8249 X86::XOR16ri, X86::MOV16rm,
8250 X86::LCMPXCHG16, X86::MOV16rr,
8251 X86::NOT16r, X86::AX,
8252 X86::GR16RegisterClass);
8253 case X86::ATOMNAND16:
8254 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8255 X86::AND16ri, X86::MOV16rm,
8256 X86::LCMPXCHG16, X86::MOV16rr,
8257 X86::NOT16r, X86::AX,
8258 X86::GR16RegisterClass, true);
8259 case X86::ATOMMIN16:
8260 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8261 case X86::ATOMMAX16:
8262 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8263 case X86::ATOMUMIN16:
8264 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8265 case X86::ATOMUMAX16:
8266 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8267
8268 case X86::ATOMAND8:
8269 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8270 X86::AND8ri, X86::MOV8rm,
8271 X86::LCMPXCHG8, X86::MOV8rr,
8272 X86::NOT8r, X86::AL,
8273 X86::GR8RegisterClass);
8274 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008275 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008276 X86::OR8ri, X86::MOV8rm,
8277 X86::LCMPXCHG8, X86::MOV8rr,
8278 X86::NOT8r, X86::AL,
8279 X86::GR8RegisterClass);
8280 case X86::ATOMXOR8:
8281 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8282 X86::XOR8ri, X86::MOV8rm,
8283 X86::LCMPXCHG8, X86::MOV8rr,
8284 X86::NOT8r, X86::AL,
8285 X86::GR8RegisterClass);
8286 case X86::ATOMNAND8:
8287 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8288 X86::AND8ri, X86::MOV8rm,
8289 X86::LCMPXCHG8, X86::MOV8rr,
8290 X86::NOT8r, X86::AL,
8291 X86::GR8RegisterClass, true);
8292 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008293 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008294 case X86::ATOMAND64:
8295 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008296 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008297 X86::LCMPXCHG64, X86::MOV64rr,
8298 X86::NOT64r, X86::RAX,
8299 X86::GR64RegisterClass);
8300 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008301 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8302 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008303 X86::LCMPXCHG64, X86::MOV64rr,
8304 X86::NOT64r, X86::RAX,
8305 X86::GR64RegisterClass);
8306 case X86::ATOMXOR64:
8307 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008308 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008309 X86::LCMPXCHG64, X86::MOV64rr,
8310 X86::NOT64r, X86::RAX,
8311 X86::GR64RegisterClass);
8312 case X86::ATOMNAND64:
8313 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8314 X86::AND64ri32, X86::MOV64rm,
8315 X86::LCMPXCHG64, X86::MOV64rr,
8316 X86::NOT64r, X86::RAX,
8317 X86::GR64RegisterClass, true);
8318 case X86::ATOMMIN64:
8319 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8320 case X86::ATOMMAX64:
8321 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8322 case X86::ATOMUMIN64:
8323 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8324 case X86::ATOMUMAX64:
8325 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008326
8327 // This group does 64-bit operations on a 32-bit host.
8328 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008329 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008330 X86::AND32rr, X86::AND32rr,
8331 X86::AND32ri, X86::AND32ri,
8332 false);
8333 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008334 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008335 X86::OR32rr, X86::OR32rr,
8336 X86::OR32ri, X86::OR32ri,
8337 false);
8338 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008339 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008340 X86::XOR32rr, X86::XOR32rr,
8341 X86::XOR32ri, X86::XOR32ri,
8342 false);
8343 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008344 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008345 X86::AND32rr, X86::AND32rr,
8346 X86::AND32ri, X86::AND32ri,
8347 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008348 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008349 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008350 X86::ADD32rr, X86::ADC32rr,
8351 X86::ADD32ri, X86::ADC32ri,
8352 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008353 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008354 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008355 X86::SUB32rr, X86::SBB32rr,
8356 X86::SUB32ri, X86::SBB32ri,
8357 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008358 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008359 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008360 X86::MOV32rr, X86::MOV32rr,
8361 X86::MOV32ri, X86::MOV32ri,
8362 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008363 case X86::VASTART_SAVE_XMM_REGS:
8364 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008365 }
8366}
8367
8368//===----------------------------------------------------------------------===//
8369// X86 Optimization Hooks
8370//===----------------------------------------------------------------------===//
8371
Dan Gohman475871a2008-07-27 21:46:04 +00008372void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008373 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008374 APInt &KnownZero,
8375 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008376 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008377 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008378 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008379 assert((Opc >= ISD::BUILTIN_OP_END ||
8380 Opc == ISD::INTRINSIC_WO_CHAIN ||
8381 Opc == ISD::INTRINSIC_W_CHAIN ||
8382 Opc == ISD::INTRINSIC_VOID) &&
8383 "Should use MaskedValueIsZero if you don't know whether Op"
8384 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008385
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008386 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008387 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008388 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008389 case X86ISD::ADD:
8390 case X86ISD::SUB:
8391 case X86ISD::SMUL:
8392 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008393 case X86ISD::INC:
8394 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008395 case X86ISD::OR:
8396 case X86ISD::XOR:
8397 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008398 // These nodes' second result is a boolean.
8399 if (Op.getResNo() == 0)
8400 break;
8401 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008402 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008403 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8404 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008405 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008406 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008407}
Chris Lattner259e97c2006-01-31 19:43:35 +00008408
Evan Cheng206ee9d2006-07-07 08:33:52 +00008409/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008410/// node is a GlobalAddress + offset.
8411bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8412 GlobalValue* &GA, int64_t &Offset) const{
8413 if (N->getOpcode() == X86ISD::Wrapper) {
8414 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008415 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008416 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008417 return true;
8418 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008419 }
Evan Chengad4196b2008-05-12 19:56:52 +00008420 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008421}
8422
Nate Begeman9008ca62009-04-27 18:41:29 +00008423static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008424 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008425 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008426 SelectionDAG &DAG, MachineFrameInfo *MFI,
8427 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008428 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008429 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008430 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008431 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008432 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008433 return false;
8434 continue;
8435 }
8436
Dan Gohman475871a2008-07-27 21:46:04 +00008437 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008438 if (!Elt.getNode() ||
8439 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008440 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008441 if (!LDBase) {
8442 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008443 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008444 LDBase = cast<LoadSDNode>(Elt.getNode());
8445 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008446 continue;
8447 }
8448 if (Elt.getOpcode() == ISD::UNDEF)
8449 continue;
8450
Nate Begemanabc01992009-06-05 21:37:30 +00008451 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008452 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008453 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008454 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008455 }
8456 return true;
8457}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008458
8459/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8460/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8461/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008462/// order. In the case of v2i64, it will see if it can rewrite the
8463/// shuffle to be an appropriate build vector so it can take advantage of
8464// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008465static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008466 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008467 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008468 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008469 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008470 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8471 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008472
Eli Friedman7a5e5552009-06-07 06:52:44 +00008473 if (VT.getSizeInBits() != 128)
8474 return SDValue();
8475
Mon P Wang1e955802009-04-03 02:43:30 +00008476 // Try to combine a vector_shuffle into a 128-bit load.
8477 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008478 LoadSDNode *LD = NULL;
8479 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008480 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008481 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008482 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008483
Eli Friedman7a5e5552009-06-07 06:52:44 +00008484 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008485 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008486 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8487 LD->getSrcValue(), LD->getSrcValueOffset(),
8488 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008489 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008490 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008491 LD->isVolatile(), LD->getAlignment());
8492 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008493 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008494 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8495 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008496 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8497 }
8498 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008499}
Evan Chengd880b972008-05-09 21:53:03 +00008500
Chris Lattner83e6c992006-10-04 06:57:07 +00008501/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008502static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008503 const X86Subtarget *Subtarget) {
8504 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008505 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008506 // Get the LHS/RHS of the select.
8507 SDValue LHS = N->getOperand(1);
8508 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008509
Dan Gohman670e5392009-09-21 18:03:22 +00008510 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8511 // instructions have the peculiarity that if either operand is a NaN,
8512 // they chose what we call the RHS operand (and as such are not symmetric).
8513 // It happens that this matches the semantics of the common C idiom
8514 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008515 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008516 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008517 Cond.getOpcode() == ISD::SETCC) {
8518 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008519
Chris Lattner47b4ce82009-03-11 05:48:52 +00008520 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008521 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008522 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8523 switch (CC) {
8524 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008525 case ISD::SETULT:
8526 // This can be a min if we can prove that at least one of the operands
8527 // is not a nan.
8528 if (!FiniteOnlyFPMath()) {
8529 if (DAG.isKnownNeverNaN(RHS)) {
8530 // Put the potential NaN in the RHS so that SSE will preserve it.
8531 std::swap(LHS, RHS);
8532 } else if (!DAG.isKnownNeverNaN(LHS))
8533 break;
8534 }
8535 Opcode = X86ISD::FMIN;
8536 break;
8537 case ISD::SETOLE:
8538 // This can be a min if we can prove that at least one of the operands
8539 // is not a nan.
8540 if (!FiniteOnlyFPMath()) {
8541 if (DAG.isKnownNeverNaN(LHS)) {
8542 // Put the potential NaN in the RHS so that SSE will preserve it.
8543 std::swap(LHS, RHS);
8544 } else if (!DAG.isKnownNeverNaN(RHS))
8545 break;
8546 }
8547 Opcode = X86ISD::FMIN;
8548 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008549 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008550 // This can be a min, but if either operand is a NaN we need it to
8551 // preserve the original LHS.
8552 std::swap(LHS, RHS);
8553 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008554 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008555 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008556 Opcode = X86ISD::FMIN;
8557 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008558
Dan Gohman670e5392009-09-21 18:03:22 +00008559 case ISD::SETOGE:
8560 // This can be a max if we can prove that at least one of the operands
8561 // is not a nan.
8562 if (!FiniteOnlyFPMath()) {
8563 if (DAG.isKnownNeverNaN(LHS)) {
8564 // Put the potential NaN in the RHS so that SSE will preserve it.
8565 std::swap(LHS, RHS);
8566 } else if (!DAG.isKnownNeverNaN(RHS))
8567 break;
8568 }
8569 Opcode = X86ISD::FMAX;
8570 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008571 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008572 // This can be a max if we can prove that at least one of the operands
8573 // is not a nan.
8574 if (!FiniteOnlyFPMath()) {
8575 if (DAG.isKnownNeverNaN(RHS)) {
8576 // Put the potential NaN in the RHS so that SSE will preserve it.
8577 std::swap(LHS, RHS);
8578 } else if (!DAG.isKnownNeverNaN(LHS))
8579 break;
8580 }
8581 Opcode = X86ISD::FMAX;
8582 break;
8583 case ISD::SETUGE:
8584 // This can be a max, but if either operand is a NaN we need it to
8585 // preserve the original LHS.
8586 std::swap(LHS, RHS);
8587 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008588 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008589 case ISD::SETGE:
8590 Opcode = X86ISD::FMAX;
8591 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008592 }
Dan Gohman670e5392009-09-21 18:03:22 +00008593 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008594 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8595 switch (CC) {
8596 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008597 case ISD::SETOGE:
8598 // This can be a min if we can prove that at least one of the operands
8599 // is not a nan.
8600 if (!FiniteOnlyFPMath()) {
8601 if (DAG.isKnownNeverNaN(RHS)) {
8602 // Put the potential NaN in the RHS so that SSE will preserve it.
8603 std::swap(LHS, RHS);
8604 } else if (!DAG.isKnownNeverNaN(LHS))
8605 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008606 }
Dan Gohman670e5392009-09-21 18:03:22 +00008607 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008608 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008609 case ISD::SETUGT:
8610 // This can be a min if we can prove that at least one of the operands
8611 // is not a nan.
8612 if (!FiniteOnlyFPMath()) {
8613 if (DAG.isKnownNeverNaN(LHS)) {
8614 // Put the potential NaN in the RHS so that SSE will preserve it.
8615 std::swap(LHS, RHS);
8616 } else if (!DAG.isKnownNeverNaN(RHS))
8617 break;
8618 }
8619 Opcode = X86ISD::FMIN;
8620 break;
8621 case ISD::SETUGE:
8622 // This can be a min, but if either operand is a NaN we need it to
8623 // preserve the original LHS.
8624 std::swap(LHS, RHS);
8625 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008626 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008627 case ISD::SETGE:
8628 Opcode = X86ISD::FMIN;
8629 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008630
Dan Gohman670e5392009-09-21 18:03:22 +00008631 case ISD::SETULT:
8632 // This can be a max if we can prove that at least one of the operands
8633 // is not a nan.
8634 if (!FiniteOnlyFPMath()) {
8635 if (DAG.isKnownNeverNaN(LHS)) {
8636 // Put the potential NaN in the RHS so that SSE will preserve it.
8637 std::swap(LHS, RHS);
8638 } else if (!DAG.isKnownNeverNaN(RHS))
8639 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008640 }
Dan Gohman670e5392009-09-21 18:03:22 +00008641 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008642 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008643 case ISD::SETOLE:
8644 // This can be a max if we can prove that at least one of the operands
8645 // is not a nan.
8646 if (!FiniteOnlyFPMath()) {
8647 if (DAG.isKnownNeverNaN(RHS)) {
8648 // Put the potential NaN in the RHS so that SSE will preserve it.
8649 std::swap(LHS, RHS);
8650 } else if (!DAG.isKnownNeverNaN(LHS))
8651 break;
8652 }
8653 Opcode = X86ISD::FMAX;
8654 break;
8655 case ISD::SETULE:
8656 // This can be a max, but if either operand is a NaN we need it to
8657 // preserve the original LHS.
8658 std::swap(LHS, RHS);
8659 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008660 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008661 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008662 Opcode = X86ISD::FMAX;
8663 break;
8664 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008665 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008666
Chris Lattner47b4ce82009-03-11 05:48:52 +00008667 if (Opcode)
8668 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008669 }
Eric Christopherfd179292009-08-27 18:07:15 +00008670
Chris Lattnerd1980a52009-03-12 06:52:53 +00008671 // If this is a select between two integer constants, try to do some
8672 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008673 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8674 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008675 // Don't do this for crazy integer types.
8676 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8677 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008678 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008679 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008680
Chris Lattnercee56e72009-03-13 05:53:31 +00008681 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008682 // Efficiently invertible.
8683 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8684 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8685 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8686 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008687 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008688 }
Eric Christopherfd179292009-08-27 18:07:15 +00008689
Chris Lattnerd1980a52009-03-12 06:52:53 +00008690 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008691 if (FalseC->getAPIntValue() == 0 &&
8692 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008693 if (NeedsCondInvert) // Invert the condition if needed.
8694 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8695 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008696
Chris Lattnerd1980a52009-03-12 06:52:53 +00008697 // Zero extend the condition if needed.
8698 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008699
Chris Lattnercee56e72009-03-13 05:53:31 +00008700 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008701 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008702 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008703 }
Eric Christopherfd179292009-08-27 18:07:15 +00008704
Chris Lattner97a29a52009-03-13 05:22:11 +00008705 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008706 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008707 if (NeedsCondInvert) // Invert the condition if needed.
8708 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8709 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008710
Chris Lattner97a29a52009-03-13 05:22:11 +00008711 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008712 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8713 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008714 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008715 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008716 }
Eric Christopherfd179292009-08-27 18:07:15 +00008717
Chris Lattnercee56e72009-03-13 05:53:31 +00008718 // Optimize cases that will turn into an LEA instruction. This requires
8719 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008720 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008721 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008722 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008723
Chris Lattnercee56e72009-03-13 05:53:31 +00008724 bool isFastMultiplier = false;
8725 if (Diff < 10) {
8726 switch ((unsigned char)Diff) {
8727 default: break;
8728 case 1: // result = add base, cond
8729 case 2: // result = lea base( , cond*2)
8730 case 3: // result = lea base(cond, cond*2)
8731 case 4: // result = lea base( , cond*4)
8732 case 5: // result = lea base(cond, cond*4)
8733 case 8: // result = lea base( , cond*8)
8734 case 9: // result = lea base(cond, cond*8)
8735 isFastMultiplier = true;
8736 break;
8737 }
8738 }
Eric Christopherfd179292009-08-27 18:07:15 +00008739
Chris Lattnercee56e72009-03-13 05:53:31 +00008740 if (isFastMultiplier) {
8741 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8742 if (NeedsCondInvert) // Invert the condition if needed.
8743 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8744 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008745
Chris Lattnercee56e72009-03-13 05:53:31 +00008746 // Zero extend the condition if needed.
8747 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8748 Cond);
8749 // Scale the condition by the difference.
8750 if (Diff != 1)
8751 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8752 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008753
Chris Lattnercee56e72009-03-13 05:53:31 +00008754 // Add the base if non-zero.
8755 if (FalseC->getAPIntValue() != 0)
8756 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8757 SDValue(FalseC, 0));
8758 return Cond;
8759 }
Eric Christopherfd179292009-08-27 18:07:15 +00008760 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008761 }
8762 }
Eric Christopherfd179292009-08-27 18:07:15 +00008763
Dan Gohman475871a2008-07-27 21:46:04 +00008764 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008765}
8766
Chris Lattnerd1980a52009-03-12 06:52:53 +00008767/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8768static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8769 TargetLowering::DAGCombinerInfo &DCI) {
8770 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008771
Chris Lattnerd1980a52009-03-12 06:52:53 +00008772 // If the flag operand isn't dead, don't touch this CMOV.
8773 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8774 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008775
Chris Lattnerd1980a52009-03-12 06:52:53 +00008776 // If this is a select between two integer constants, try to do some
8777 // optimizations. Note that the operands are ordered the opposite of SELECT
8778 // operands.
8779 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8780 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8781 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8782 // larger than FalseC (the false value).
8783 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008784
Chris Lattnerd1980a52009-03-12 06:52:53 +00008785 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8786 CC = X86::GetOppositeBranchCondition(CC);
8787 std::swap(TrueC, FalseC);
8788 }
Eric Christopherfd179292009-08-27 18:07:15 +00008789
Chris Lattnerd1980a52009-03-12 06:52:53 +00008790 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008791 // This is efficient for any integer data type (including i8/i16) and
8792 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008793 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8794 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008795 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8796 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008797
Chris Lattnerd1980a52009-03-12 06:52:53 +00008798 // Zero extend the condition if needed.
8799 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008800
Chris Lattnerd1980a52009-03-12 06:52:53 +00008801 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8802 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008803 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008804 if (N->getNumValues() == 2) // Dead flag value?
8805 return DCI.CombineTo(N, Cond, SDValue());
8806 return Cond;
8807 }
Eric Christopherfd179292009-08-27 18:07:15 +00008808
Chris Lattnercee56e72009-03-13 05:53:31 +00008809 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8810 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008811 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8812 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008813 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8814 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008815
Chris Lattner97a29a52009-03-13 05:22:11 +00008816 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008817 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8818 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008819 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8820 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008821
Chris Lattner97a29a52009-03-13 05:22:11 +00008822 if (N->getNumValues() == 2) // Dead flag value?
8823 return DCI.CombineTo(N, Cond, SDValue());
8824 return Cond;
8825 }
Eric Christopherfd179292009-08-27 18:07:15 +00008826
Chris Lattnercee56e72009-03-13 05:53:31 +00008827 // Optimize cases that will turn into an LEA instruction. This requires
8828 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008829 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008830 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008831 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008832
Chris Lattnercee56e72009-03-13 05:53:31 +00008833 bool isFastMultiplier = false;
8834 if (Diff < 10) {
8835 switch ((unsigned char)Diff) {
8836 default: break;
8837 case 1: // result = add base, cond
8838 case 2: // result = lea base( , cond*2)
8839 case 3: // result = lea base(cond, cond*2)
8840 case 4: // result = lea base( , cond*4)
8841 case 5: // result = lea base(cond, cond*4)
8842 case 8: // result = lea base( , cond*8)
8843 case 9: // result = lea base(cond, cond*8)
8844 isFastMultiplier = true;
8845 break;
8846 }
8847 }
Eric Christopherfd179292009-08-27 18:07:15 +00008848
Chris Lattnercee56e72009-03-13 05:53:31 +00008849 if (isFastMultiplier) {
8850 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8851 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008852 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8853 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008854 // Zero extend the condition if needed.
8855 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8856 Cond);
8857 // Scale the condition by the difference.
8858 if (Diff != 1)
8859 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8860 DAG.getConstant(Diff, Cond.getValueType()));
8861
8862 // Add the base if non-zero.
8863 if (FalseC->getAPIntValue() != 0)
8864 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8865 SDValue(FalseC, 0));
8866 if (N->getNumValues() == 2) // Dead flag value?
8867 return DCI.CombineTo(N, Cond, SDValue());
8868 return Cond;
8869 }
Eric Christopherfd179292009-08-27 18:07:15 +00008870 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008871 }
8872 }
8873 return SDValue();
8874}
8875
8876
Evan Cheng0b0cd912009-03-28 05:57:29 +00008877/// PerformMulCombine - Optimize a single multiply with constant into two
8878/// in order to implement it with two cheaper instructions, e.g.
8879/// LEA + SHL, LEA + LEA.
8880static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8881 TargetLowering::DAGCombinerInfo &DCI) {
8882 if (DAG.getMachineFunction().
8883 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8884 return SDValue();
8885
8886 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8887 return SDValue();
8888
Owen Andersone50ed302009-08-10 22:56:29 +00008889 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008890 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008891 return SDValue();
8892
8893 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8894 if (!C)
8895 return SDValue();
8896 uint64_t MulAmt = C->getZExtValue();
8897 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8898 return SDValue();
8899
8900 uint64_t MulAmt1 = 0;
8901 uint64_t MulAmt2 = 0;
8902 if ((MulAmt % 9) == 0) {
8903 MulAmt1 = 9;
8904 MulAmt2 = MulAmt / 9;
8905 } else if ((MulAmt % 5) == 0) {
8906 MulAmt1 = 5;
8907 MulAmt2 = MulAmt / 5;
8908 } else if ((MulAmt % 3) == 0) {
8909 MulAmt1 = 3;
8910 MulAmt2 = MulAmt / 3;
8911 }
8912 if (MulAmt2 &&
8913 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8914 DebugLoc DL = N->getDebugLoc();
8915
8916 if (isPowerOf2_64(MulAmt2) &&
8917 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8918 // If second multiplifer is pow2, issue it first. We want the multiply by
8919 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8920 // is an add.
8921 std::swap(MulAmt1, MulAmt2);
8922
8923 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008924 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008925 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008926 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008927 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008928 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008929 DAG.getConstant(MulAmt1, VT));
8930
Eric Christopherfd179292009-08-27 18:07:15 +00008931 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008932 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008933 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008934 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008935 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008936 DAG.getConstant(MulAmt2, VT));
8937
8938 // Do not add new nodes to DAG combiner worklist.
8939 DCI.CombineTo(N, NewMul, false);
8940 }
8941 return SDValue();
8942}
8943
8944
Nate Begeman740ab032009-01-26 00:52:55 +00008945/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8946/// when possible.
8947static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8948 const X86Subtarget *Subtarget) {
8949 // On X86 with SSE2 support, we can transform this to a vector shift if
8950 // all elements are shifted by the same amount. We can't do this in legalize
8951 // because the a constant vector is typically transformed to a constant pool
8952 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008953 if (!Subtarget->hasSSE2())
8954 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008955
Owen Andersone50ed302009-08-10 22:56:29 +00008956 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008957 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008958 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008959
Mon P Wang3becd092009-01-28 08:12:05 +00008960 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008961 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008962 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00008963 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00008964 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8965 unsigned NumElts = VT.getVectorNumElements();
8966 unsigned i = 0;
8967 for (; i != NumElts; ++i) {
8968 SDValue Arg = ShAmtOp.getOperand(i);
8969 if (Arg.getOpcode() == ISD::UNDEF) continue;
8970 BaseShAmt = Arg;
8971 break;
8972 }
8973 for (; i != NumElts; ++i) {
8974 SDValue Arg = ShAmtOp.getOperand(i);
8975 if (Arg.getOpcode() == ISD::UNDEF) continue;
8976 if (Arg != BaseShAmt) {
8977 return SDValue();
8978 }
8979 }
8980 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008981 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00008982 SDValue InVec = ShAmtOp.getOperand(0);
8983 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
8984 unsigned NumElts = InVec.getValueType().getVectorNumElements();
8985 unsigned i = 0;
8986 for (; i != NumElts; ++i) {
8987 SDValue Arg = InVec.getOperand(i);
8988 if (Arg.getOpcode() == ISD::UNDEF) continue;
8989 BaseShAmt = Arg;
8990 break;
8991 }
8992 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
8993 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
8994 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
8995 if (C->getZExtValue() == SplatIdx)
8996 BaseShAmt = InVec.getOperand(1);
8997 }
8998 }
8999 if (BaseShAmt.getNode() == 0)
9000 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9001 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009002 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009003 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009004
Mon P Wangefa42202009-09-03 19:56:25 +00009005 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009006 if (EltVT.bitsGT(MVT::i32))
9007 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9008 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009009 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009010
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009011 // The shift amount is identical so we can do a vector shift.
9012 SDValue ValOp = N->getOperand(0);
9013 switch (N->getOpcode()) {
9014 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009015 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009016 break;
9017 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009018 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009019 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009020 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009021 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009022 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009023 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009024 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009025 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009026 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009027 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009028 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009029 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009030 break;
9031 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009032 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009033 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009034 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009035 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009036 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009037 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009038 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009039 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009040 break;
9041 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009042 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009043 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009044 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009045 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009046 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009047 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009048 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009049 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009050 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009051 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009052 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009053 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009054 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009055 }
9056 return SDValue();
9057}
9058
Chris Lattner149a4e52008-02-22 02:09:43 +00009059/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009060static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009061 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009062 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9063 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009064 // A preferable solution to the general problem is to figure out the right
9065 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009066
9067 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009068 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009069 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009070 if (VT.getSizeInBits() != 64)
9071 return SDValue();
9072
Devang Patel578efa92009-06-05 21:57:13 +00009073 const Function *F = DAG.getMachineFunction().getFunction();
9074 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009075 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009076 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009077 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009078 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009079 isa<LoadSDNode>(St->getValue()) &&
9080 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9081 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009082 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009083 LoadSDNode *Ld = 0;
9084 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009085 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009086 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009087 // Must be a store of a load. We currently handle two cases: the load
9088 // is a direct child, and it's under an intervening TokenFactor. It is
9089 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009090 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009091 Ld = cast<LoadSDNode>(St->getChain());
9092 else if (St->getValue().hasOneUse() &&
9093 ChainVal->getOpcode() == ISD::TokenFactor) {
9094 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009095 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009096 TokenFactorIndex = i;
9097 Ld = cast<LoadSDNode>(St->getValue());
9098 } else
9099 Ops.push_back(ChainVal->getOperand(i));
9100 }
9101 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009102
Evan Cheng536e6672009-03-12 05:59:15 +00009103 if (!Ld || !ISD::isNormalLoad(Ld))
9104 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009105
Evan Cheng536e6672009-03-12 05:59:15 +00009106 // If this is not the MMX case, i.e. we are just turning i64 load/store
9107 // into f64 load/store, avoid the transformation if there are multiple
9108 // uses of the loaded value.
9109 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9110 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009111
Evan Cheng536e6672009-03-12 05:59:15 +00009112 DebugLoc LdDL = Ld->getDebugLoc();
9113 DebugLoc StDL = N->getDebugLoc();
9114 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9115 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9116 // pair instead.
9117 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009118 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009119 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9120 Ld->getBasePtr(), Ld->getSrcValue(),
9121 Ld->getSrcValueOffset(), Ld->isVolatile(),
9122 Ld->getAlignment());
9123 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009124 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009125 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009126 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009127 Ops.size());
9128 }
Evan Cheng536e6672009-03-12 05:59:15 +00009129 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009130 St->getSrcValue(), St->getSrcValueOffset(),
9131 St->isVolatile(), St->getAlignment());
9132 }
Evan Cheng536e6672009-03-12 05:59:15 +00009133
9134 // Otherwise, lower to two pairs of 32-bit loads / stores.
9135 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009136 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9137 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009138
Owen Anderson825b72b2009-08-11 20:47:22 +00009139 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009140 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9141 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009142 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009143 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9144 Ld->isVolatile(),
9145 MinAlign(Ld->getAlignment(), 4));
9146
9147 SDValue NewChain = LoLd.getValue(1);
9148 if (TokenFactorIndex != -1) {
9149 Ops.push_back(LoLd);
9150 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009151 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009152 Ops.size());
9153 }
9154
9155 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009156 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9157 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009158
9159 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9160 St->getSrcValue(), St->getSrcValueOffset(),
9161 St->isVolatile(), St->getAlignment());
9162 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9163 St->getSrcValue(),
9164 St->getSrcValueOffset() + 4,
9165 St->isVolatile(),
9166 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009167 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009168 }
Dan Gohman475871a2008-07-27 21:46:04 +00009169 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009170}
9171
Chris Lattner6cf73262008-01-25 06:14:17 +00009172/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9173/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009174static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009175 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9176 // F[X]OR(0.0, x) -> x
9177 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009178 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9179 if (C->getValueAPF().isPosZero())
9180 return N->getOperand(1);
9181 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9182 if (C->getValueAPF().isPosZero())
9183 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009184 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009185}
9186
9187/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009188static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009189 // FAND(0.0, x) -> 0.0
9190 // FAND(x, 0.0) -> 0.0
9191 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9192 if (C->getValueAPF().isPosZero())
9193 return N->getOperand(0);
9194 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9195 if (C->getValueAPF().isPosZero())
9196 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009197 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009198}
9199
Dan Gohmane5af2d32009-01-29 01:59:02 +00009200static SDValue PerformBTCombine(SDNode *N,
9201 SelectionDAG &DAG,
9202 TargetLowering::DAGCombinerInfo &DCI) {
9203 // BT ignores high bits in the bit index operand.
9204 SDValue Op1 = N->getOperand(1);
9205 if (Op1.hasOneUse()) {
9206 unsigned BitWidth = Op1.getValueSizeInBits();
9207 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9208 APInt KnownZero, KnownOne;
9209 TargetLowering::TargetLoweringOpt TLO(DAG);
9210 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9211 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9212 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9213 DCI.CommitTargetLoweringOpt(TLO);
9214 }
9215 return SDValue();
9216}
Chris Lattner83e6c992006-10-04 06:57:07 +00009217
Eli Friedman7a5e5552009-06-07 06:52:44 +00009218static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9219 SDValue Op = N->getOperand(0);
9220 if (Op.getOpcode() == ISD::BIT_CONVERT)
9221 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009222 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009223 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009224 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009225 OpVT.getVectorElementType().getSizeInBits()) {
9226 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9227 }
9228 return SDValue();
9229}
9230
Owen Anderson99177002009-06-29 18:04:45 +00009231// On X86 and X86-64, atomic operations are lowered to locked instructions.
9232// Locked instructions, in turn, have implicit fence semantics (all memory
9233// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009234// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009235// fence-atomic-fence.
9236static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9237 SDValue atomic = N->getOperand(0);
9238 switch (atomic.getOpcode()) {
9239 case ISD::ATOMIC_CMP_SWAP:
9240 case ISD::ATOMIC_SWAP:
9241 case ISD::ATOMIC_LOAD_ADD:
9242 case ISD::ATOMIC_LOAD_SUB:
9243 case ISD::ATOMIC_LOAD_AND:
9244 case ISD::ATOMIC_LOAD_OR:
9245 case ISD::ATOMIC_LOAD_XOR:
9246 case ISD::ATOMIC_LOAD_NAND:
9247 case ISD::ATOMIC_LOAD_MIN:
9248 case ISD::ATOMIC_LOAD_MAX:
9249 case ISD::ATOMIC_LOAD_UMIN:
9250 case ISD::ATOMIC_LOAD_UMAX:
9251 break;
9252 default:
9253 return SDValue();
9254 }
Eric Christopherfd179292009-08-27 18:07:15 +00009255
Owen Anderson99177002009-06-29 18:04:45 +00009256 SDValue fence = atomic.getOperand(0);
9257 if (fence.getOpcode() != ISD::MEMBARRIER)
9258 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009259
Owen Anderson99177002009-06-29 18:04:45 +00009260 switch (atomic.getOpcode()) {
9261 case ISD::ATOMIC_CMP_SWAP:
9262 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9263 atomic.getOperand(1), atomic.getOperand(2),
9264 atomic.getOperand(3));
9265 case ISD::ATOMIC_SWAP:
9266 case ISD::ATOMIC_LOAD_ADD:
9267 case ISD::ATOMIC_LOAD_SUB:
9268 case ISD::ATOMIC_LOAD_AND:
9269 case ISD::ATOMIC_LOAD_OR:
9270 case ISD::ATOMIC_LOAD_XOR:
9271 case ISD::ATOMIC_LOAD_NAND:
9272 case ISD::ATOMIC_LOAD_MIN:
9273 case ISD::ATOMIC_LOAD_MAX:
9274 case ISD::ATOMIC_LOAD_UMIN:
9275 case ISD::ATOMIC_LOAD_UMAX:
9276 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9277 atomic.getOperand(1), atomic.getOperand(2));
9278 default:
9279 return SDValue();
9280 }
9281}
9282
Dan Gohman475871a2008-07-27 21:46:04 +00009283SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009284 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009285 SelectionDAG &DAG = DCI.DAG;
9286 switch (N->getOpcode()) {
9287 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009288 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009289 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009290 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009291 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009292 case ISD::SHL:
9293 case ISD::SRA:
9294 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009295 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009296 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009297 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9298 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009299 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009300 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009301 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009302 }
9303
Dan Gohman475871a2008-07-27 21:46:04 +00009304 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009305}
9306
Evan Cheng60c07e12006-07-05 22:17:51 +00009307//===----------------------------------------------------------------------===//
9308// X86 Inline Assembly Support
9309//===----------------------------------------------------------------------===//
9310
Chris Lattnerb8105652009-07-20 17:51:36 +00009311static bool LowerToBSwap(CallInst *CI) {
9312 // FIXME: this should verify that we are targetting a 486 or better. If not,
9313 // we will turn this bswap into something that will be lowered to logical ops
9314 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9315 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009316
Chris Lattnerb8105652009-07-20 17:51:36 +00009317 // Verify this is a simple bswap.
9318 if (CI->getNumOperands() != 2 ||
9319 CI->getType() != CI->getOperand(1)->getType() ||
9320 !CI->getType()->isInteger())
9321 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009322
Chris Lattnerb8105652009-07-20 17:51:36 +00009323 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9324 if (!Ty || Ty->getBitWidth() % 16 != 0)
9325 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009326
Chris Lattnerb8105652009-07-20 17:51:36 +00009327 // Okay, we can do this xform, do so now.
9328 const Type *Tys[] = { Ty };
9329 Module *M = CI->getParent()->getParent()->getParent();
9330 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009331
Chris Lattnerb8105652009-07-20 17:51:36 +00009332 Value *Op = CI->getOperand(1);
9333 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009334
Chris Lattnerb8105652009-07-20 17:51:36 +00009335 CI->replaceAllUsesWith(Op);
9336 CI->eraseFromParent();
9337 return true;
9338}
9339
9340bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9341 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9342 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9343
9344 std::string AsmStr = IA->getAsmString();
9345
9346 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9347 std::vector<std::string> AsmPieces;
9348 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9349
9350 switch (AsmPieces.size()) {
9351 default: return false;
9352 case 1:
9353 AsmStr = AsmPieces[0];
9354 AsmPieces.clear();
9355 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9356
9357 // bswap $0
9358 if (AsmPieces.size() == 2 &&
9359 (AsmPieces[0] == "bswap" ||
9360 AsmPieces[0] == "bswapq" ||
9361 AsmPieces[0] == "bswapl") &&
9362 (AsmPieces[1] == "$0" ||
9363 AsmPieces[1] == "${0:q}")) {
9364 // No need to check constraints, nothing other than the equivalent of
9365 // "=r,0" would be valid here.
9366 return LowerToBSwap(CI);
9367 }
9368 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009369 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009370 AsmPieces.size() == 3 &&
9371 AsmPieces[0] == "rorw" &&
9372 AsmPieces[1] == "$$8," &&
9373 AsmPieces[2] == "${0:w}" &&
9374 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9375 return LowerToBSwap(CI);
9376 }
9377 break;
9378 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009379 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009380 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009381 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9382 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9383 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9384 std::vector<std::string> Words;
9385 SplitString(AsmPieces[0], Words, " \t");
9386 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9387 Words.clear();
9388 SplitString(AsmPieces[1], Words, " \t");
9389 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9390 Words.clear();
9391 SplitString(AsmPieces[2], Words, " \t,");
9392 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9393 Words[2] == "%edx") {
9394 return LowerToBSwap(CI);
9395 }
9396 }
9397 }
9398 }
9399 break;
9400 }
9401 return false;
9402}
9403
9404
9405
Chris Lattnerf4dff842006-07-11 02:54:03 +00009406/// getConstraintType - Given a constraint letter, return the type of
9407/// constraint it is for this target.
9408X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009409X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9410 if (Constraint.size() == 1) {
9411 switch (Constraint[0]) {
9412 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009413 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009414 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009415 case 'r':
9416 case 'R':
9417 case 'l':
9418 case 'q':
9419 case 'Q':
9420 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009421 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009422 case 'Y':
9423 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009424 case 'e':
9425 case 'Z':
9426 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009427 default:
9428 break;
9429 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009430 }
Chris Lattner4234f572007-03-25 02:14:49 +00009431 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009432}
9433
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009434/// LowerXConstraint - try to replace an X constraint, which matches anything,
9435/// with another that has more specific requirements based on the type of the
9436/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009437const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009438LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009439 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9440 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009441 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009442 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009443 return "Y";
9444 if (Subtarget->hasSSE1())
9445 return "x";
9446 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009447
Chris Lattner5e764232008-04-26 23:02:14 +00009448 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009449}
9450
Chris Lattner48884cd2007-08-25 00:47:38 +00009451/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9452/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009453void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009454 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009455 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009456 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009457 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009458 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009459
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009460 switch (Constraint) {
9461 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009462 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009463 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009464 if (C->getZExtValue() <= 31) {
9465 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009466 break;
9467 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009468 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009469 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009470 case 'J':
9471 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009472 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009473 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9474 break;
9475 }
9476 }
9477 return;
9478 case 'K':
9479 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009480 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009481 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9482 break;
9483 }
9484 }
9485 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009486 case 'N':
9487 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009488 if (C->getZExtValue() <= 255) {
9489 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009490 break;
9491 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009492 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009493 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009494 case 'e': {
9495 // 32-bit signed value
9496 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9497 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009498 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9499 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009500 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009501 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009502 break;
9503 }
9504 // FIXME gcc accepts some relocatable values here too, but only in certain
9505 // memory models; it's complicated.
9506 }
9507 return;
9508 }
9509 case 'Z': {
9510 // 32-bit unsigned value
9511 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9512 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009513 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9514 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009515 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9516 break;
9517 }
9518 }
9519 // FIXME gcc accepts some relocatable values here too, but only in certain
9520 // memory models; it's complicated.
9521 return;
9522 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009523 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009524 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009525 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009526 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009528 break;
9529 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009530
Chris Lattnerdc43a882007-05-03 16:52:29 +00009531 // If we are in non-pic codegen mode, we allow the address of a global (with
9532 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009533 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009534 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009535
Chris Lattner49921962009-05-08 18:23:14 +00009536 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9537 while (1) {
9538 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9539 Offset += GA->getOffset();
9540 break;
9541 } else if (Op.getOpcode() == ISD::ADD) {
9542 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9543 Offset += C->getZExtValue();
9544 Op = Op.getOperand(0);
9545 continue;
9546 }
9547 } else if (Op.getOpcode() == ISD::SUB) {
9548 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9549 Offset += -C->getZExtValue();
9550 Op = Op.getOperand(0);
9551 continue;
9552 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009553 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009554
Chris Lattner49921962009-05-08 18:23:14 +00009555 // Otherwise, this isn't something we can handle, reject it.
9556 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009557 }
Eric Christopherfd179292009-08-27 18:07:15 +00009558
Chris Lattner36c25012009-07-10 07:34:39 +00009559 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009560 // If we require an extra load to get this address, as in PIC mode, we
9561 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009562 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9563 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009564 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009565
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009566 if (hasMemory)
9567 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9568 else
9569 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009570 Result = Op;
9571 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009572 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009573 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009574
Gabor Greifba36cb52008-08-28 21:40:38 +00009575 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009576 Ops.push_back(Result);
9577 return;
9578 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009579 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9580 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009581}
9582
Chris Lattner259e97c2006-01-31 19:43:35 +00009583std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009584getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009585 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009586 if (Constraint.size() == 1) {
9587 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009588 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009589 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009590 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9591 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009592 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009593 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9594 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9595 X86::R10D,X86::R11D,X86::R12D,
9596 X86::R13D,X86::R14D,X86::R15D,
9597 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009598 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009599 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9600 X86::SI, X86::DI, X86::R8W,X86::R9W,
9601 X86::R10W,X86::R11W,X86::R12W,
9602 X86::R13W,X86::R14W,X86::R15W,
9603 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009604 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009605 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9606 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9607 X86::R10B,X86::R11B,X86::R12B,
9608 X86::R13B,X86::R14B,X86::R15B,
9609 X86::BPL, X86::SPL, 0);
9610
Owen Anderson825b72b2009-08-11 20:47:22 +00009611 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009612 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9613 X86::RSI, X86::RDI, X86::R8, X86::R9,
9614 X86::R10, X86::R11, X86::R12,
9615 X86::R13, X86::R14, X86::R15,
9616 X86::RBP, X86::RSP, 0);
9617
9618 break;
9619 }
Eric Christopherfd179292009-08-27 18:07:15 +00009620 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009621 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009622 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009623 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009624 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009625 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009626 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009627 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009628 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009629 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9630 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009631 }
9632 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009633
Chris Lattner1efa40f2006-02-22 00:56:39 +00009634 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009635}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009636
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009637std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009638X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009639 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009640 // First, see if this is a constraint that directly corresponds to an LLVM
9641 // register class.
9642 if (Constraint.size() == 1) {
9643 // GCC Constraint Letters
9644 switch (Constraint[0]) {
9645 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009646 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009647 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009648 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009649 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009650 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009651 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009652 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009653 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009654 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009655 case 'R': // LEGACY_REGS
9656 if (VT == MVT::i8)
9657 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9658 if (VT == MVT::i16)
9659 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9660 if (VT == MVT::i32 || !Subtarget->is64Bit())
9661 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9662 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009663 case 'f': // FP Stack registers.
9664 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9665 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009666 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009667 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009668 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009669 return std::make_pair(0U, X86::RFP64RegisterClass);
9670 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009671 case 'y': // MMX_REGS if MMX allowed.
9672 if (!Subtarget->hasMMX()) break;
9673 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009674 case 'Y': // SSE_REGS if SSE2 allowed
9675 if (!Subtarget->hasSSE2()) break;
9676 // FALL THROUGH.
9677 case 'x': // SSE_REGS if SSE1 allowed
9678 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009679
Owen Anderson825b72b2009-08-11 20:47:22 +00009680 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009681 default: break;
9682 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009683 case MVT::f32:
9684 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009685 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009686 case MVT::f64:
9687 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009688 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009689 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009690 case MVT::v16i8:
9691 case MVT::v8i16:
9692 case MVT::v4i32:
9693 case MVT::v2i64:
9694 case MVT::v4f32:
9695 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009696 return std::make_pair(0U, X86::VR128RegisterClass);
9697 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009698 break;
9699 }
9700 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009701
Chris Lattnerf76d1802006-07-31 23:26:50 +00009702 // Use the default implementation in TargetLowering to convert the register
9703 // constraint into a member of a register class.
9704 std::pair<unsigned, const TargetRegisterClass*> Res;
9705 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009706
9707 // Not found as a standard register?
9708 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009709 // Map st(0) -> st(7) -> ST0
9710 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9711 tolower(Constraint[1]) == 's' &&
9712 tolower(Constraint[2]) == 't' &&
9713 Constraint[3] == '(' &&
9714 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9715 Constraint[5] == ')' &&
9716 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009717
Chris Lattner56d77c72009-09-13 22:41:48 +00009718 Res.first = X86::ST0+Constraint[4]-'0';
9719 Res.second = X86::RFP80RegisterClass;
9720 return Res;
9721 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009722
Chris Lattner56d77c72009-09-13 22:41:48 +00009723 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009724 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +00009725 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009726 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009727 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009728 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009729
9730 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009731 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009732 Res.first = X86::EFLAGS;
9733 Res.second = X86::CCRRegisterClass;
9734 return Res;
9735 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009736
Dale Johannesen330169f2008-11-13 21:52:36 +00009737 // 'A' means EAX + EDX.
9738 if (Constraint == "A") {
9739 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009740 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009741 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009742 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009743 return Res;
9744 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009745
Chris Lattnerf76d1802006-07-31 23:26:50 +00009746 // Otherwise, check to see if this is a register class of the wrong value
9747 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9748 // turn into {ax},{dx}.
9749 if (Res.second->hasType(VT))
9750 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009751
Chris Lattnerf76d1802006-07-31 23:26:50 +00009752 // All of the single-register GCC register classes map their values onto
9753 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9754 // really want an 8-bit or 32-bit register, map to the appropriate register
9755 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009756 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009757 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009758 unsigned DestReg = 0;
9759 switch (Res.first) {
9760 default: break;
9761 case X86::AX: DestReg = X86::AL; break;
9762 case X86::DX: DestReg = X86::DL; break;
9763 case X86::CX: DestReg = X86::CL; break;
9764 case X86::BX: DestReg = X86::BL; break;
9765 }
9766 if (DestReg) {
9767 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009768 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009769 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009770 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009771 unsigned DestReg = 0;
9772 switch (Res.first) {
9773 default: break;
9774 case X86::AX: DestReg = X86::EAX; break;
9775 case X86::DX: DestReg = X86::EDX; break;
9776 case X86::CX: DestReg = X86::ECX; break;
9777 case X86::BX: DestReg = X86::EBX; break;
9778 case X86::SI: DestReg = X86::ESI; break;
9779 case X86::DI: DestReg = X86::EDI; break;
9780 case X86::BP: DestReg = X86::EBP; break;
9781 case X86::SP: DestReg = X86::ESP; break;
9782 }
9783 if (DestReg) {
9784 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009785 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009786 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009787 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009788 unsigned DestReg = 0;
9789 switch (Res.first) {
9790 default: break;
9791 case X86::AX: DestReg = X86::RAX; break;
9792 case X86::DX: DestReg = X86::RDX; break;
9793 case X86::CX: DestReg = X86::RCX; break;
9794 case X86::BX: DestReg = X86::RBX; break;
9795 case X86::SI: DestReg = X86::RSI; break;
9796 case X86::DI: DestReg = X86::RDI; break;
9797 case X86::BP: DestReg = X86::RBP; break;
9798 case X86::SP: DestReg = X86::RSP; break;
9799 }
9800 if (DestReg) {
9801 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009802 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009803 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009804 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009805 } else if (Res.second == X86::FR32RegisterClass ||
9806 Res.second == X86::FR64RegisterClass ||
9807 Res.second == X86::VR128RegisterClass) {
9808 // Handle references to XMM physical registers that got mapped into the
9809 // wrong class. This can happen with constraints like {xmm0} where the
9810 // target independent register mapper will just pick the first match it can
9811 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009812 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009813 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009814 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009815 Res.second = X86::FR64RegisterClass;
9816 else if (X86::VR128RegisterClass->hasType(VT))
9817 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009818 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009819
Chris Lattnerf76d1802006-07-31 23:26:50 +00009820 return Res;
9821}
Mon P Wang0c397192008-10-30 08:01:45 +00009822
9823//===----------------------------------------------------------------------===//
9824// X86 Widen vector type
9825//===----------------------------------------------------------------------===//
9826
9827/// getWidenVectorType: given a vector type, returns the type to widen
9828/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009829/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009830/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009831/// scalarizing vs using the wider vector type.
9832
Owen Andersone50ed302009-08-10 22:56:29 +00009833EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009834 assert(VT.isVector());
9835 if (isTypeLegal(VT))
9836 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009837
Mon P Wang0c397192008-10-30 08:01:45 +00009838 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9839 // type based on element type. This would speed up our search (though
9840 // it may not be worth it since the size of the list is relatively
9841 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009842 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009843 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009844
Mon P Wang0c397192008-10-30 08:01:45 +00009845 // On X86, it make sense to widen any vector wider than 1
9846 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009847 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009848
Owen Anderson825b72b2009-08-11 20:47:22 +00009849 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9850 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9851 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009852
9853 if (isTypeLegal(SVT) &&
9854 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009855 SVT.getVectorNumElements() > NElts)
9856 return SVT;
9857 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009858 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009859}