blob: 2e31908f9fe2fffcf5427b529e49975c412188f5 [file] [log] [blame]
Lang Hames233a60e2009-11-03 23:52:08 +00001//===---------------------- ProcessImplicitDefs.cpp -----------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "processimplicitdefs"
11
12#include "llvm/CodeGen/ProcessImplicitDefs.h"
13
14#include "llvm/ADT/DepthFirstIterator.h"
15#include "llvm/ADT/SmallSet.h"
16#include "llvm/Analysis/AliasAnalysis.h"
17#include "llvm/CodeGen/LiveVariables.h"
18#include "llvm/CodeGen/MachineInstr.h"
19#include "llvm/CodeGen/MachineRegisterInfo.h"
20#include "llvm/CodeGen/Passes.h"
21#include "llvm/Support/Debug.h"
22#include "llvm/Target/TargetInstrInfo.h"
23#include "llvm/Target/TargetRegisterInfo.h"
24
25
26using namespace llvm;
27
28char ProcessImplicitDefs::ID = 0;
29static RegisterPass<ProcessImplicitDefs> X("processimpdefs",
30 "Process Implicit Definitions.");
31
32void ProcessImplicitDefs::getAnalysisUsage(AnalysisUsage &AU) const {
33 AU.setPreservesCFG();
34 AU.addPreserved<AliasAnalysis>();
35 AU.addPreserved<LiveVariables>();
36 AU.addRequired<LiveVariables>();
37 AU.addPreservedID(MachineLoopInfoID);
38 AU.addPreservedID(MachineDominatorsID);
39 AU.addPreservedID(TwoAddressInstructionPassID);
40 AU.addPreservedID(PHIEliminationID);
41 MachineFunctionPass::getAnalysisUsage(AU);
42}
43
Evan Chengdb898092010-07-14 01:22:19 +000044bool
45ProcessImplicitDefs::CanTurnIntoImplicitDef(MachineInstr *MI,
46 unsigned Reg, unsigned OpIdx,
47 const TargetInstrInfo *tii_,
48 SmallSet<unsigned, 8> &ImpDefRegs) {
Lang Hames233a60e2009-11-03 23:52:08 +000049 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
50 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
Evan Chengdb898092010-07-14 01:22:19 +000051 Reg == SrcReg &&
52 (DstSubReg == 0 || ImpDefRegs.count(DstReg)))
Lang Hames233a60e2009-11-03 23:52:08 +000053 return true;
54
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +000055 switch(OpIdx) {
Evan Chengdb898092010-07-14 01:22:19 +000056 case 1:
57 return MI->isCopy() && (MI->getOperand(0).getSubReg() == 0 ||
58 ImpDefRegs.count(MI->getOperand(0).getReg()));
59 case 2:
60 return MI->isSubregToReg() && (MI->getOperand(0).getSubReg() == 0 ||
61 ImpDefRegs.count(MI->getOperand(0).getReg()));
62 default: return false;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +000063 }
Lang Hames233a60e2009-11-03 23:52:08 +000064}
65
Evan Chengdb898092010-07-14 01:22:19 +000066static bool isUndefCopy(MachineInstr *MI, unsigned Reg,
67 const TargetInstrInfo *tii_,
68 SmallSet<unsigned, 8> &ImpDefRegs) {
69 if (MI->isCopy()) {
70 MachineOperand &MO0 = MI->getOperand(0);
71 MachineOperand &MO1 = MI->getOperand(1);
72 if (MO1.getReg() != Reg)
73 return false;
74 if (!MO0.getSubReg() || ImpDefRegs.count(MO0.getReg()))
75 return true;
76 return false;
77 }
78
79 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
80 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
81 if (Reg != SrcReg)
82 return false;
83 if (DstSubReg == 0 || ImpDefRegs.count(DstReg))
84 return true;
85 }
86 return false;
87}
88
Lang Hames233a60e2009-11-03 23:52:08 +000089/// processImplicitDefs - Process IMPLICIT_DEF instructions and make sure
90/// there is one implicit_def for each use. Add isUndef marker to
91/// implicit_def defs and their uses.
92bool ProcessImplicitDefs::runOnMachineFunction(MachineFunction &fn) {
93
David Greene7530efb2010-01-05 01:24:28 +000094 DEBUG(dbgs() << "********** PROCESS IMPLICIT DEFS **********\n"
Lang Hames233a60e2009-11-03 23:52:08 +000095 << "********** Function: "
96 << ((Value*)fn.getFunction())->getName() << '\n');
97
98 bool Changed = false;
99
100 const TargetInstrInfo *tii_ = fn.getTarget().getInstrInfo();
101 const TargetRegisterInfo *tri_ = fn.getTarget().getRegisterInfo();
102 MachineRegisterInfo *mri_ = &fn.getRegInfo();
103
104 LiveVariables *lv_ = &getAnalysis<LiveVariables>();
105
106 SmallSet<unsigned, 8> ImpDefRegs;
107 SmallVector<MachineInstr*, 8> ImpDefMIs;
Evan Chenge7c91952009-11-25 21:13:39 +0000108 SmallVector<MachineInstr*, 4> RUses;
Lang Hames233a60e2009-11-03 23:52:08 +0000109 SmallPtrSet<MachineBasicBlock*,16> Visited;
Evan Cheng285a7d52009-11-16 05:52:06 +0000110 SmallPtrSet<MachineInstr*, 8> ModInsts;
Lang Hames233a60e2009-11-03 23:52:08 +0000111
Evan Chenge7c91952009-11-25 21:13:39 +0000112 MachineBasicBlock *Entry = fn.begin();
Lang Hames233a60e2009-11-03 23:52:08 +0000113 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
114 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
115 DFI != E; ++DFI) {
116 MachineBasicBlock *MBB = *DFI;
117 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
118 I != E; ) {
119 MachineInstr *MI = &*I;
120 ++I;
Chris Lattner518bb532010-02-09 19:54:29 +0000121 if (MI->isImplicitDef()) {
Evan Cheng9cc9bfa2010-05-10 21:25:30 +0000122 if (MI->getOperand(0).getSubReg())
123 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000124 unsigned Reg = MI->getOperand(0).getReg();
125 ImpDefRegs.insert(Reg);
126 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
127 for (const unsigned *SS = tri_->getSubRegisters(Reg); *SS; ++SS)
128 ImpDefRegs.insert(*SS);
129 }
130 ImpDefMIs.push_back(MI);
131 continue;
132 }
133
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000134 // Eliminate %reg1032:sub<def> = COPY undef.
135 if (MI->isCopy() && MI->getOperand(0).getSubReg()) {
136 MachineOperand &MO = MI->getOperand(1);
Evan Chengdb898092010-07-14 01:22:19 +0000137 if (MO.isUndef() || ImpDefRegs.count(MO.getReg())) {
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000138 if (MO.isKill()) {
139 LiveVariables::VarInfo& vi = lv_->getVarInfo(MO.getReg());
140 vi.removeKill(MI);
141 }
142 MI->eraseFromParent();
143 Changed = true;
144 continue;
145 }
146 }
147
Lang Hames233a60e2009-11-03 23:52:08 +0000148 bool ChangedToImpDef = false;
149 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
150 MachineOperand& MO = MI->getOperand(i);
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000151 if (!MO.isReg() || (MO.isDef() && !MO.getSubReg()) || MO.isUndef())
Lang Hames233a60e2009-11-03 23:52:08 +0000152 continue;
153 unsigned Reg = MO.getReg();
154 if (!Reg)
155 continue;
156 if (!ImpDefRegs.count(Reg))
157 continue;
158 // Use is a copy, just turn it into an implicit_def.
Evan Chengdb898092010-07-14 01:22:19 +0000159 if (CanTurnIntoImplicitDef(MI, Reg, i, tii_, ImpDefRegs)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000160 bool isKill = MO.isKill();
Chris Lattner518bb532010-02-09 19:54:29 +0000161 MI->setDesc(tii_->get(TargetOpcode::IMPLICIT_DEF));
Lang Hames233a60e2009-11-03 23:52:08 +0000162 for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
163 MI->RemoveOperand(j);
164 if (isKill) {
165 ImpDefRegs.erase(Reg);
166 LiveVariables::VarInfo& vi = lv_->getVarInfo(Reg);
167 vi.removeKill(MI);
168 }
169 ChangedToImpDef = true;
170 Changed = true;
171 break;
172 }
173
174 Changed = true;
175 MO.setIsUndef();
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000176 // This is a partial register redef of an implicit def.
177 // Make sure the whole register is defined by the instruction.
178 if (MO.isDef()) {
179 MI->addRegisterDefined(Reg);
180 continue;
181 }
Lang Hames233a60e2009-11-03 23:52:08 +0000182 if (MO.isKill() || MI->isRegTiedToDefOperand(i)) {
183 // Make sure other uses of
184 for (unsigned j = i+1; j != e; ++j) {
185 MachineOperand &MOJ = MI->getOperand(j);
186 if (MOJ.isReg() && MOJ.isUse() && MOJ.getReg() == Reg)
187 MOJ.setIsUndef();
188 }
189 ImpDefRegs.erase(Reg);
190 }
191 }
192
193 if (ChangedToImpDef) {
194 // Backtrack to process this new implicit_def.
195 --I;
196 } else {
197 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
198 MachineOperand& MO = MI->getOperand(i);
199 if (!MO.isReg() || !MO.isDef())
200 continue;
201 ImpDefRegs.erase(MO.getReg());
202 }
203 }
204 }
205
206 // Any outstanding liveout implicit_def's?
207 for (unsigned i = 0, e = ImpDefMIs.size(); i != e; ++i) {
208 MachineInstr *MI = ImpDefMIs[i];
209 unsigned Reg = MI->getOperand(0).getReg();
210 if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
211 !ImpDefRegs.count(Reg)) {
212 // Delete all "local" implicit_def's. That include those which define
213 // physical registers since they cannot be liveout.
214 MI->eraseFromParent();
215 Changed = true;
216 continue;
217 }
218
219 // If there are multiple defs of the same register and at least one
220 // is not an implicit_def, do not insert implicit_def's before the
221 // uses.
222 bool Skip = false;
Evan Cheng40ea0e22009-11-26 00:32:36 +0000223 SmallVector<MachineInstr*, 4> DeadImpDefs;
Lang Hames233a60e2009-11-03 23:52:08 +0000224 for (MachineRegisterInfo::def_iterator DI = mri_->def_begin(Reg),
225 DE = mri_->def_end(); DI != DE; ++DI) {
Evan Cheng40ea0e22009-11-26 00:32:36 +0000226 MachineInstr *DeadImpDef = &*DI;
Chris Lattner518bb532010-02-09 19:54:29 +0000227 if (!DeadImpDef->isImplicitDef()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000228 Skip = true;
229 break;
230 }
Evan Cheng40ea0e22009-11-26 00:32:36 +0000231 DeadImpDefs.push_back(DeadImpDef);
Lang Hames233a60e2009-11-03 23:52:08 +0000232 }
233 if (Skip)
234 continue;
235
236 // The only implicit_def which we want to keep are those that are live
237 // out of its block.
Evan Cheng40ea0e22009-11-26 00:32:36 +0000238 for (unsigned j = 0, ee = DeadImpDefs.size(); j != ee; ++j)
239 DeadImpDefs[j]->eraseFromParent();
Lang Hames233a60e2009-11-03 23:52:08 +0000240 Changed = true;
241
Evan Chenge7c91952009-11-25 21:13:39 +0000242 // Process each use instruction once.
Lang Hames233a60e2009-11-03 23:52:08 +0000243 for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(Reg),
Evan Chenge7c91952009-11-25 21:13:39 +0000244 UE = mri_->use_end(); UI != UE; ++UI) {
Jakob Stoklund Olesen8eea48a2010-02-15 22:03:29 +0000245 if (UI.getOperand().isUndef())
Lang Hames233a60e2009-11-03 23:52:08 +0000246 continue;
Jakob Stoklund Olesen8eea48a2010-02-15 22:03:29 +0000247 MachineInstr *RMI = &*UI;
Evan Chenge7c91952009-11-25 21:13:39 +0000248 if (ModInsts.insert(RMI))
249 RUses.push_back(RMI);
250 }
251
252 for (unsigned i = 0, e = RUses.size(); i != e; ++i) {
253 MachineInstr *RMI = RUses[i];
Lang Hames233a60e2009-11-03 23:52:08 +0000254
255 // Turn a copy use into an implicit_def.
Evan Chengdb898092010-07-14 01:22:19 +0000256 if (isUndefCopy(RMI, Reg, tii_, ImpDefRegs)) {
Chris Lattner518bb532010-02-09 19:54:29 +0000257 RMI->setDesc(tii_->get(TargetOpcode::IMPLICIT_DEF));
Evan Chenge7c91952009-11-25 21:13:39 +0000258
259 bool isKill = false;
260 SmallVector<unsigned, 4> Ops;
261 for (unsigned j = 0, ee = RMI->getNumOperands(); j != ee; ++j) {
262 MachineOperand &RRMO = RMI->getOperand(j);
263 if (RRMO.isReg() && RRMO.getReg() == Reg) {
264 Ops.push_back(j);
265 if (RRMO.isKill())
266 isKill = true;
267 }
268 }
269 // Leave the other operands along.
270 for (unsigned j = 0, ee = Ops.size(); j != ee; ++j) {
271 unsigned OpIdx = Ops[j];
272 RMI->RemoveOperand(OpIdx-j);
273 }
274
275 // Update LiveVariables varinfo if the instruction is a kill.
276 if (isKill) {
Lang Hames79ac32d2009-11-16 02:07:31 +0000277 LiveVariables::VarInfo& vi = lv_->getVarInfo(Reg);
278 vi.removeKill(RMI);
279 }
Lang Hames233a60e2009-11-03 23:52:08 +0000280 continue;
281 }
282
Evan Chenge7c91952009-11-25 21:13:39 +0000283 // Replace Reg with a new vreg that's marked implicit.
Lang Hames233a60e2009-11-03 23:52:08 +0000284 const TargetRegisterClass* RC = mri_->getRegClass(Reg);
285 unsigned NewVReg = mri_->createVirtualRegister(RC);
Evan Chenge7c91952009-11-25 21:13:39 +0000286 bool isKill = true;
287 for (unsigned j = 0, ee = RMI->getNumOperands(); j != ee; ++j) {
288 MachineOperand &RRMO = RMI->getOperand(j);
289 if (RRMO.isReg() && RRMO.getReg() == Reg) {
290 RRMO.setReg(NewVReg);
291 RRMO.setIsUndef();
292 if (isKill) {
293 // Only the first operand of NewVReg is marked kill.
294 RRMO.setIsKill();
295 isKill = false;
296 }
297 }
298 }
Lang Hames233a60e2009-11-03 23:52:08 +0000299 }
Evan Chenge7c91952009-11-25 21:13:39 +0000300 RUses.clear();
Jakob Stoklund Olesene4d2d962010-02-04 18:46:28 +0000301 ModInsts.clear();
Lang Hames233a60e2009-11-03 23:52:08 +0000302 }
Lang Hames233a60e2009-11-03 23:52:08 +0000303 ImpDefRegs.clear();
304 ImpDefMIs.clear();
305 }
306
307 return Changed;
308}
309