blob: b485b5ea16d3fe3071e336ba7e784809bed79db9 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000028#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/CallingConvLower.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/CodeGen/ValueTypes.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000036#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000039#include "llvm/Support/raw_ostream.h"
40
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041using namespace llvm;
42
Akira Hatanaka2b861be2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
46EnableMipsTailCalls("enable-mips-tail-calls", cl::Hidden,
47 cl::desc("MIPS: Enable tail calls."), cl::init(false));
48
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000049static const uint16_t O32IntRegs[4] = {
50 Mips::A0, Mips::A1, Mips::A2, Mips::A3
51};
52
53static const uint16_t Mips64IntRegs[8] = {
54 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
55 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
56};
57
58static const uint16_t Mips64DPRegs[8] = {
59 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
60 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
61};
62
Jia Liubb481f82012-02-28 07:46:26 +000063// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000064// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000065// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000066static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000067 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000068 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000069
Akira Hatanakad6bc5232011-12-05 21:26:34 +000070 Size = CountPopulation_64(I);
71 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000072 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000073}
74
Akira Hatanaka648f00c2012-02-24 22:34:47 +000075static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
76 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
77 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
78}
79
Chris Lattnerf0144122009-07-28 03:13:23 +000080const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
81 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000082 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000083 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000084 case MipsISD::Hi: return "MipsISD::Hi";
85 case MipsISD::Lo: return "MipsISD::Lo";
86 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000087 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000088 case MipsISD::Ret: return "MipsISD::Ret";
89 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
90 case MipsISD::FPCmp: return "MipsISD::FPCmp";
91 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
92 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
93 case MipsISD::FPRound: return "MipsISD::FPRound";
94 case MipsISD::MAdd: return "MipsISD::MAdd";
95 case MipsISD::MAddu: return "MipsISD::MAddu";
96 case MipsISD::MSub: return "MipsISD::MSub";
97 case MipsISD::MSubu: return "MipsISD::MSubu";
98 case MipsISD::DivRem: return "MipsISD::DivRem";
99 case MipsISD::DivRemU: return "MipsISD::DivRemU";
100 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
101 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000102 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +0000103 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +0000104 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000105 case MipsISD::Ext: return "MipsISD::Ext";
106 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000107 case MipsISD::LWL: return "MipsISD::LWL";
108 case MipsISD::LWR: return "MipsISD::LWR";
109 case MipsISD::SWL: return "MipsISD::SWL";
110 case MipsISD::SWR: return "MipsISD::SWR";
111 case MipsISD::LDL: return "MipsISD::LDL";
112 case MipsISD::LDR: return "MipsISD::LDR";
113 case MipsISD::SDL: return "MipsISD::SDL";
114 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000115 case MipsISD::EXTP: return "MipsISD::EXTP";
116 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
117 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
118 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
119 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
120 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
121 case MipsISD::SHILO: return "MipsISD::SHILO";
122 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
123 case MipsISD::MULT: return "MipsISD::MULT";
124 case MipsISD::MULTU: return "MipsISD::MULTU";
125 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSPDSP";
126 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
127 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
128 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000129 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000130 }
131}
132
133MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000134MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000135 : TargetLowering(TM, new MipsTargetObjectFile()),
136 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000137 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
138 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000139
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000140 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000141 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000142 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000143 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000144
145 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000146 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000147
Akira Hatanaka95934842011-09-24 01:34:44 +0000148 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000149 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000150
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000151 if (Subtarget->inMips16Mode()) {
152 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000153 }
154
Akira Hatanakab430cec2012-09-21 23:58:31 +0000155 if (Subtarget->hasDSP()) {
156 MVT::SimpleValueType VecTys[2] = {MVT::v2i16, MVT::v4i8};
157
158 for (unsigned i = 0; i < array_lengthof(VecTys); ++i) {
159 addRegisterClass(VecTys[i], &Mips::DSPRegsRegClass);
160
161 // Expand all builtin opcodes.
162 for (unsigned Opc = 0; Opc < ISD::BUILTIN_OP_END; ++Opc)
163 setOperationAction(Opc, VecTys[i], Expand);
164
165 setOperationAction(ISD::LOAD, VecTys[i], Legal);
166 setOperationAction(ISD::STORE, VecTys[i], Legal);
167 setOperationAction(ISD::BITCAST, VecTys[i], Legal);
168 }
169 }
170
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000171 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000172 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000173
174 // When dealing with single precision only, use libcalls
175 if (!Subtarget->isSingleFloat()) {
176 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000177 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000178 else
Craig Topper420761a2012-04-20 07:30:17 +0000179 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000180 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000181 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000182
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000183 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
185 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
186 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000187
Eli Friedman6055a6a2009-07-17 04:07:24 +0000188 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
190 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000191
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000192 // Used by legalize types to correctly generate the setcc result.
193 // Without this, every float setcc comes with a AND/OR with the result,
194 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000195 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000197
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000198 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000200 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
202 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
203 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
204 setOperationAction(ISD::SELECT, MVT::f32, Custom);
205 setOperationAction(ISD::SELECT, MVT::f64, Custom);
206 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000207 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
208 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000209 setOperationAction(ISD::SETCC, MVT::f32, Custom);
210 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000212 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000213 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
214 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Reed Kotler8834a202012-10-29 16:16:54 +0000215 if (Subtarget->inMips16Mode()) {
216 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
217 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
218 }
219 else {
220 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
221 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
222 }
Akira Hatanakaf934d152012-09-15 01:02:03 +0000223 if (!Subtarget->inMips16Mode()) {
224 setOperationAction(ISD::LOAD, MVT::i32, Custom);
225 setOperationAction(ISD::STORE, MVT::i32, Custom);
226 }
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000227
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000228 if (!TM.Options.NoNaNsFPMath) {
229 setOperationAction(ISD::FABS, MVT::f32, Custom);
230 setOperationAction(ISD::FABS, MVT::f64, Custom);
231 }
232
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000233 if (HasMips64) {
234 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
235 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
236 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
237 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
238 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
239 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000240 setOperationAction(ISD::LOAD, MVT::i64, Custom);
241 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000242 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000243
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000244 if (!HasMips64) {
245 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
246 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
247 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
248 }
249
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000250 setOperationAction(ISD::SDIV, MVT::i32, Expand);
251 setOperationAction(ISD::SREM, MVT::i32, Expand);
252 setOperationAction(ISD::UDIV, MVT::i32, Expand);
253 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000254 setOperationAction(ISD::SDIV, MVT::i64, Expand);
255 setOperationAction(ISD::SREM, MVT::i64, Expand);
256 setOperationAction(ISD::UDIV, MVT::i64, Expand);
257 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000258
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000259 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
261 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
262 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
263 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000264 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000266 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
268 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000269 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000271 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000272 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
273 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
274 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
275 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000277 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000278 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
279 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000280
Akira Hatanaka56633442011-09-20 23:53:09 +0000281 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000282 setOperationAction(ISD::ROTR, MVT::i32, Expand);
283
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000284 if (!Subtarget->hasMips64r2())
285 setOperationAction(ISD::ROTR, MVT::i64, Expand);
286
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000288 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000290 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
292 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000293 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FLOG, MVT::f32, Expand);
295 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
296 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
297 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000298 setOperationAction(ISD::FMA, MVT::f32, Expand);
299 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000300 setOperationAction(ISD::FREM, MVT::f32, Expand);
301 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000302
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000303 if (!TM.Options.NoNaNsFPMath) {
304 setOperationAction(ISD::FNEG, MVT::f32, Expand);
305 setOperationAction(ISD::FNEG, MVT::f64, Expand);
306 }
307
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000308 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000309 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000310 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000311 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000312
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000313 setOperationAction(ISD::VAARG, MVT::Other, Expand);
314 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
315 setOperationAction(ISD::VAEND, MVT::Other, Expand);
316
Akira Hatanakab430cec2012-09-21 23:58:31 +0000317 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
318 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
319
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000320 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
322 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000323
Jia Liubb481f82012-02-28 07:46:26 +0000324 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
325 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
326 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
327 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000328
Reed Kotler8834a202012-10-29 16:16:54 +0000329 if (Subtarget->inMips16Mode()) {
330 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
331 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
332 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
333 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
334 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
335 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
336 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
337 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
338 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
339 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
340 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
341 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
342 }
343
Eli Friedman26689ac2011-08-03 21:06:02 +0000344 setInsertFencesForAtomic(true);
345
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000346 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
348 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000349 }
350
Akira Hatanakac79507a2011-12-21 00:20:27 +0000351 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000353 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
354 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000355
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000356 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000358 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
359 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000360
Akira Hatanaka7664f052012-06-02 00:04:42 +0000361 if (HasMips64) {
362 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
363 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
364 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
365 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
366 }
367
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000368 setTargetDAGCombine(ISD::ADDE);
369 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000370 setTargetDAGCombine(ISD::SDIVREM);
371 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000372 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000373 setTargetDAGCombine(ISD::AND);
374 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000375 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000376
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000377 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000378
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000379 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000380 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000381
Akira Hatanaka590baca2012-02-02 03:13:40 +0000382 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
383 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000384
385 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000386}
387
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000388bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000389 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000390
Akira Hatanakaf934d152012-09-15 01:02:03 +0000391 if (Subtarget->inMips16Mode())
392 return false;
393
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000394 switch (SVT) {
395 case MVT::i64:
396 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000397 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000398 default:
399 return false;
400 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000401}
402
Duncan Sands28b77e92011-09-06 19:07:46 +0000403EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000405}
406
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000407// SelectMadd -
408// Transforms a subgraph in CurDAG if the following pattern is found:
409// (addc multLo, Lo0), (adde multHi, Hi0),
410// where,
411// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000412// Lo0: initial value of Lo register
413// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000414// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000415static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000416 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000417 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000418 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000419
420 if (ADDCNode->getOpcode() != ISD::ADDC)
421 return false;
422
423 SDValue MultHi = ADDENode->getOperand(0);
424 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000425 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000426 unsigned MultOpc = MultHi.getOpcode();
427
428 // MultHi and MultLo must be generated by the same node,
429 if (MultLo.getNode() != MultNode)
430 return false;
431
432 // and it must be a multiplication.
433 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
434 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000435
436 // MultLo amd MultHi must be the first and second output of MultNode
437 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000438 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
439 return false;
440
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000441 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000442 // of the values of MultNode, in which case MultNode will be removed in later
443 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000444 // If there exist users other than ADDENode or ADDCNode, this function returns
445 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000446 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000447 // produced.
448 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
449 return false;
450
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000451 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000452 DebugLoc dl = ADDENode->getDebugLoc();
453
454 // create MipsMAdd(u) node
455 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000456
Akira Hatanaka82099682011-12-19 19:52:25 +0000457 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000458 MultNode->getOperand(0),// Factor 0
459 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000460 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000461 ADDENode->getOperand(1));// Hi0
462
463 // create CopyFromReg nodes
464 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
465 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000466 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000467 Mips::HI, MVT::i32,
468 CopyFromLo.getValue(2));
469
470 // replace uses of adde and addc here
471 if (!SDValue(ADDCNode, 0).use_empty())
472 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
473
474 if (!SDValue(ADDENode, 0).use_empty())
475 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
476
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000477 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000478}
479
480// SelectMsub -
481// Transforms a subgraph in CurDAG if the following pattern is found:
482// (addc Lo0, multLo), (sube Hi0, multHi),
483// where,
484// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000485// Lo0: initial value of Lo register
486// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000487// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000488static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000489 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000490 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000491 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000492
493 if (SUBCNode->getOpcode() != ISD::SUBC)
494 return false;
495
496 SDValue MultHi = SUBENode->getOperand(1);
497 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000498 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000499 unsigned MultOpc = MultHi.getOpcode();
500
501 // MultHi and MultLo must be generated by the same node,
502 if (MultLo.getNode() != MultNode)
503 return false;
504
505 // and it must be a multiplication.
506 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
507 return false;
508
509 // MultLo amd MultHi must be the first and second output of MultNode
510 // respectively.
511 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
512 return false;
513
514 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
515 // of the values of MultNode, in which case MultNode will be removed in later
516 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000517 // If there exist users other than SUBENode or SUBCNode, this function returns
518 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000519 // instruction node rather than a pair of MULT and MSUB instructions being
520 // produced.
521 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
522 return false;
523
524 SDValue Chain = CurDAG->getEntryNode();
525 DebugLoc dl = SUBENode->getDebugLoc();
526
527 // create MipsSub(u) node
528 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
529
Akira Hatanaka82099682011-12-19 19:52:25 +0000530 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000531 MultNode->getOperand(0),// Factor 0
532 MultNode->getOperand(1),// Factor 1
533 SUBCNode->getOperand(0),// Lo0
534 SUBENode->getOperand(0));// Hi0
535
536 // create CopyFromReg nodes
537 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
538 MSub);
539 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
540 Mips::HI, MVT::i32,
541 CopyFromLo.getValue(2));
542
543 // replace uses of sube and subc here
544 if (!SDValue(SUBCNode, 0).use_empty())
545 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
546
547 if (!SDValue(SUBENode, 0).use_empty())
548 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
549
550 return true;
551}
552
Akira Hatanaka864f6602012-06-14 21:10:56 +0000553static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000554 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000555 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000556 if (DCI.isBeforeLegalize())
557 return SDValue();
558
Akira Hatanakae184fec2011-11-11 04:18:21 +0000559 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
560 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000561 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000562
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000563 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000564}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000565
Akira Hatanaka864f6602012-06-14 21:10:56 +0000566static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000567 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000568 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000569 if (DCI.isBeforeLegalize())
570 return SDValue();
571
Akira Hatanakae184fec2011-11-11 04:18:21 +0000572 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
573 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000574 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000575
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000576 return SDValue();
577}
578
Akira Hatanaka864f6602012-06-14 21:10:56 +0000579static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000580 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000581 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000582 if (DCI.isBeforeLegalizeOps())
583 return SDValue();
584
Akira Hatanakadda4a072011-10-03 21:06:13 +0000585 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000586 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
587 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000588 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
589 MipsISD::DivRemU;
590 DebugLoc dl = N->getDebugLoc();
591
592 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
593 N->getOperand(0), N->getOperand(1));
594 SDValue InChain = DAG.getEntryNode();
595 SDValue InGlue = DivRem;
596
597 // insert MFLO
598 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000599 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000600 InGlue);
601 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
602 InChain = CopyFromLo.getValue(1);
603 InGlue = CopyFromLo.getValue(2);
604 }
605
606 // insert MFHI
607 if (N->hasAnyUseOfValue(1)) {
608 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000609 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000610 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
611 }
612
613 return SDValue();
614}
615
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000616static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
617 switch (CC) {
618 default: llvm_unreachable("Unknown fp condition code!");
619 case ISD::SETEQ:
620 case ISD::SETOEQ: return Mips::FCOND_OEQ;
621 case ISD::SETUNE: return Mips::FCOND_UNE;
622 case ISD::SETLT:
623 case ISD::SETOLT: return Mips::FCOND_OLT;
624 case ISD::SETGT:
625 case ISD::SETOGT: return Mips::FCOND_OGT;
626 case ISD::SETLE:
627 case ISD::SETOLE: return Mips::FCOND_OLE;
628 case ISD::SETGE:
629 case ISD::SETOGE: return Mips::FCOND_OGE;
630 case ISD::SETULT: return Mips::FCOND_ULT;
631 case ISD::SETULE: return Mips::FCOND_ULE;
632 case ISD::SETUGT: return Mips::FCOND_UGT;
633 case ISD::SETUGE: return Mips::FCOND_UGE;
634 case ISD::SETUO: return Mips::FCOND_UN;
635 case ISD::SETO: return Mips::FCOND_OR;
636 case ISD::SETNE:
637 case ISD::SETONE: return Mips::FCOND_ONE;
638 case ISD::SETUEQ: return Mips::FCOND_UEQ;
639 }
640}
641
642
643// Returns true if condition code has to be inverted.
644static bool InvertFPCondCode(Mips::CondCode CC) {
645 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
646 return false;
647
Akira Hatanaka82099682011-12-19 19:52:25 +0000648 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
649 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000650
Akira Hatanaka82099682011-12-19 19:52:25 +0000651 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000652}
653
654// Creates and returns an FPCmp node from a setcc node.
655// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000656static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000657 // must be a SETCC node
658 if (Op.getOpcode() != ISD::SETCC)
659 return Op;
660
661 SDValue LHS = Op.getOperand(0);
662
663 if (!LHS.getValueType().isFloatingPoint())
664 return Op;
665
666 SDValue RHS = Op.getOperand(1);
667 DebugLoc dl = Op.getDebugLoc();
668
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000669 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
670 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000671 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
672
673 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
674 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
675}
676
677// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000678static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000679 SDValue False, DebugLoc DL) {
680 bool invert = InvertFPCondCode((Mips::CondCode)
681 cast<ConstantSDNode>(Cond.getOperand(2))
682 ->getSExtValue());
683
684 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
685 True.getValueType(), True, False, Cond);
686}
687
Akira Hatanaka864f6602012-06-14 21:10:56 +0000688static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000689 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000690 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000691 if (DCI.isBeforeLegalizeOps())
692 return SDValue();
693
694 SDValue SetCC = N->getOperand(0);
695
696 if ((SetCC.getOpcode() != ISD::SETCC) ||
697 !SetCC.getOperand(0).getValueType().isInteger())
698 return SDValue();
699
700 SDValue False = N->getOperand(2);
701 EVT FalseTy = False.getValueType();
702
703 if (!FalseTy.isInteger())
704 return SDValue();
705
706 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
707
708 if (!CN || CN->getZExtValue())
709 return SDValue();
710
711 const DebugLoc DL = N->getDebugLoc();
712 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
713 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000714
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000715 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
716 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000717
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000718 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
719}
720
Akira Hatanaka864f6602012-06-14 21:10:56 +0000721static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000722 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000723 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000724 // Pattern match EXT.
725 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
726 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000727 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000728 return SDValue();
729
730 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000731 unsigned ShiftRightOpc = ShiftRight.getOpcode();
732
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000733 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000734 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000735 return SDValue();
736
737 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000738 ConstantSDNode *CN;
739 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
740 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000741
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000742 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000743 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000744
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000745 // Op's second operand must be a shifted mask.
746 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000747 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000748 return SDValue();
749
750 // Return if the shifted mask does not start at bit 0 or the sum of its size
751 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000752 EVT ValTy = N->getValueType(0);
753 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000754 return SDValue();
755
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000756 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000757 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000758 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000759}
Jia Liubb481f82012-02-28 07:46:26 +0000760
Akira Hatanaka864f6602012-06-14 21:10:56 +0000761static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000762 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000763 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000764 // Pattern match INS.
765 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000766 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000767 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000768 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000769 return SDValue();
770
771 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
772 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
773 ConstantSDNode *CN;
774
775 // See if Op's first operand matches (and $src1 , mask0).
776 if (And0.getOpcode() != ISD::AND)
777 return SDValue();
778
779 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000780 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000781 return SDValue();
782
783 // See if Op's second operand matches (and (shl $src, pos), mask1).
784 if (And1.getOpcode() != ISD::AND)
785 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000786
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000787 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000788 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000789 return SDValue();
790
791 // The shift masks must have the same position and size.
792 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
793 return SDValue();
794
795 SDValue Shl = And1.getOperand(0);
796 if (Shl.getOpcode() != ISD::SHL)
797 return SDValue();
798
799 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
800 return SDValue();
801
802 unsigned Shamt = CN->getZExtValue();
803
804 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000805 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000806 EVT ValTy = N->getValueType(0);
807 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000808 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000809
Akira Hatanaka82099682011-12-19 19:52:25 +0000810 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000811 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000812 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000813}
Jia Liubb481f82012-02-28 07:46:26 +0000814
Akira Hatanaka864f6602012-06-14 21:10:56 +0000815static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000816 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000817 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000818 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
819
820 if (DCI.isBeforeLegalizeOps())
821 return SDValue();
822
823 SDValue Add = N->getOperand(1);
824
825 if (Add.getOpcode() != ISD::ADD)
826 return SDValue();
827
828 SDValue Lo = Add.getOperand(1);
829
830 if ((Lo.getOpcode() != MipsISD::Lo) ||
831 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
832 return SDValue();
833
834 EVT ValTy = N->getValueType(0);
835 DebugLoc DL = N->getDebugLoc();
836
837 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
838 Add.getOperand(0));
839 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
840}
841
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000842SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000843 const {
844 SelectionDAG &DAG = DCI.DAG;
845 unsigned opc = N->getOpcode();
846
847 switch (opc) {
848 default: break;
849 case ISD::ADDE:
850 return PerformADDECombine(N, DAG, DCI, Subtarget);
851 case ISD::SUBE:
852 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000853 case ISD::SDIVREM:
854 case ISD::UDIVREM:
855 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000856 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +0000857 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000858 case ISD::AND:
859 return PerformANDCombine(N, DAG, DCI, Subtarget);
860 case ISD::OR:
861 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000862 case ISD::ADD:
863 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000864 }
865
866 return SDValue();
867}
868
Akira Hatanakab430cec2012-09-21 23:58:31 +0000869void
870MipsTargetLowering::LowerOperationWrapper(SDNode *N,
871 SmallVectorImpl<SDValue> &Results,
872 SelectionDAG &DAG) const {
873 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
874
875 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
876 Results.push_back(Res.getValue(I));
877}
878
879void
880MipsTargetLowering::ReplaceNodeResults(SDNode *N,
881 SmallVectorImpl<SDValue> &Results,
882 SelectionDAG &DAG) const {
883 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
884
885 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
886 Results.push_back(Res.getValue(I));
887}
888
Dan Gohman475871a2008-07-27 21:46:04 +0000889SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000890LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000891{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000892 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000893 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000894 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000895 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000896 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000897 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000898 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
899 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000900 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000901 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000902 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000903 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000904 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000905 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000906 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000907 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000908 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000909 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000910 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
911 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
912 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +0000913 case ISD::LOAD: return LowerLOAD(Op, DAG);
914 case ISD::STORE: return LowerSTORE(Op, DAG);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +0000915 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
916 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000917 }
Dan Gohman475871a2008-07-27 21:46:04 +0000918 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000919}
920
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000921//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000922// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000923//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000924
925// AddLiveIn - This helper function adds the specified physical register to the
926// MachineFunction as a live in value. It also creates a corresponding
927// virtual register for it.
928static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000929AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000930{
931 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000932 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
933 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000934 return VReg;
935}
936
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000937// Get fp branch code (not opcode) from condition code.
938static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
939 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
940 return Mips::BRANCH_T;
941
Akira Hatanaka82099682011-12-19 19:52:25 +0000942 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
943 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000944
Akira Hatanaka82099682011-12-19 19:52:25 +0000945 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000946}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000947
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000948/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000949static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
950 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000951 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +0000952 const TargetInstrInfo *TII,
953 bool isFPCmp, unsigned Opc) {
954 // There is no need to expand CMov instructions if target has
955 // conditional moves.
956 if (Subtarget->hasCondMov())
957 return BB;
958
959 // To "insert" a SELECT_CC instruction, we actually have to insert the
960 // diamond control-flow pattern. The incoming instruction knows the
961 // destination vreg to set, the condition code register to branch on, the
962 // true/false values to select between, and a branch opcode to use.
963 const BasicBlock *LLVM_BB = BB->getBasicBlock();
964 MachineFunction::iterator It = BB;
965 ++It;
966
967 // thisMBB:
968 // ...
969 // TrueVal = ...
970 // setcc r1, r2, r3
971 // bNE r1, r0, copy1MBB
972 // fallthrough --> copy0MBB
973 MachineBasicBlock *thisMBB = BB;
974 MachineFunction *F = BB->getParent();
975 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
976 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
977 F->insert(It, copy0MBB);
978 F->insert(It, sinkMBB);
979
980 // Transfer the remainder of BB and its successor edges to sinkMBB.
981 sinkMBB->splice(sinkMBB->begin(), BB,
982 llvm::next(MachineBasicBlock::iterator(MI)),
983 BB->end());
984 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
985
986 // Next, add the true and fallthrough blocks as its successors.
987 BB->addSuccessor(copy0MBB);
988 BB->addSuccessor(sinkMBB);
989
990 // Emit the right instruction according to the type of the operands compared
991 if (isFPCmp)
992 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
993 else
994 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
995 .addReg(Mips::ZERO).addMBB(sinkMBB);
996
997 // copy0MBB:
998 // %FalseValue = ...
999 // # fallthrough to sinkMBB
1000 BB = copy0MBB;
1001
1002 // Update machine-CFG edges
1003 BB->addSuccessor(sinkMBB);
1004
1005 // sinkMBB:
1006 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1007 // ...
1008 BB = sinkMBB;
1009
1010 if (isFPCmp)
1011 BuildMI(*BB, BB->begin(), dl,
1012 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1013 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
1014 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1015 else
1016 BuildMI(*BB, BB->begin(), dl,
1017 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1018 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
1019 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1020
1021 MI->eraseFromParent(); // The pseudo instruction is gone now.
1022 return BB;
1023}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001024*/
Akira Hatanaka01f70892012-09-27 02:15:57 +00001025
1026MachineBasicBlock *
1027MipsTargetLowering::EmitBPOSGE32(MachineInstr *MI, MachineBasicBlock *BB) const{
1028 // $bb:
1029 // bposge32_pseudo $vr0
1030 // =>
1031 // $bb:
1032 // bposge32 $tbb
1033 // $fbb:
1034 // li $vr2, 0
1035 // b $sink
1036 // $tbb:
1037 // li $vr1, 1
1038 // $sink:
1039 // $vr0 = phi($vr2, $fbb, $vr1, $tbb)
1040
1041 MachineRegisterInfo &RegInfo = BB->getParent()->getRegInfo();
1042 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1043 const TargetRegisterClass *RC = &Mips::CPURegsRegClass;
1044 DebugLoc DL = MI->getDebugLoc();
1045 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1046 MachineFunction::iterator It = llvm::next(MachineFunction::iterator(BB));
1047 MachineFunction *F = BB->getParent();
1048 MachineBasicBlock *FBB = F->CreateMachineBasicBlock(LLVM_BB);
1049 MachineBasicBlock *TBB = F->CreateMachineBasicBlock(LLVM_BB);
1050 MachineBasicBlock *Sink = F->CreateMachineBasicBlock(LLVM_BB);
1051 F->insert(It, FBB);
1052 F->insert(It, TBB);
1053 F->insert(It, Sink);
1054
1055 // Transfer the remainder of BB and its successor edges to Sink.
1056 Sink->splice(Sink->begin(), BB, llvm::next(MachineBasicBlock::iterator(MI)),
1057 BB->end());
1058 Sink->transferSuccessorsAndUpdatePHIs(BB);
1059
1060 // Add successors.
1061 BB->addSuccessor(FBB);
1062 BB->addSuccessor(TBB);
1063 FBB->addSuccessor(Sink);
1064 TBB->addSuccessor(Sink);
1065
1066 // Insert the real bposge32 instruction to $BB.
1067 BuildMI(BB, DL, TII->get(Mips::BPOSGE32)).addMBB(TBB);
1068
1069 // Fill $FBB.
1070 unsigned VR2 = RegInfo.createVirtualRegister(RC);
1071 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::ADDiu), VR2)
1072 .addReg(Mips::ZERO).addImm(0);
1073 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::B)).addMBB(Sink);
1074
1075 // Fill $TBB.
1076 unsigned VR1 = RegInfo.createVirtualRegister(RC);
1077 BuildMI(*TBB, TBB->end(), DL, TII->get(Mips::ADDiu), VR1)
1078 .addReg(Mips::ZERO).addImm(1);
1079
1080 // Insert phi function to $Sink.
1081 BuildMI(*Sink, Sink->begin(), DL, TII->get(Mips::PHI),
1082 MI->getOperand(0).getReg())
1083 .addReg(VR2).addMBB(FBB).addReg(VR1).addMBB(TBB);
1084
1085 MI->eraseFromParent(); // The pseudo instruction is gone now.
1086 return Sink;
1087}
1088
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001089MachineBasicBlock *
1090MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001091 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001092 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00001093 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001094 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001095 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001096 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
1097 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001098 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001099 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
1100 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001101 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001102 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001103 case Mips::ATOMIC_LOAD_ADD_I64:
1104 case Mips::ATOMIC_LOAD_ADD_I64_P8:
1105 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001106
1107 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001108 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001109 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
1110 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001111 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001112 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
1113 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001114 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001115 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +00001116 case Mips::ATOMIC_LOAD_AND_I64:
1117 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +00001118 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001119
1120 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001121 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001122 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
1123 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001124 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001125 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
1126 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001127 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001128 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001129 case Mips::ATOMIC_LOAD_OR_I64:
1130 case Mips::ATOMIC_LOAD_OR_I64_P8:
1131 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001132
1133 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001134 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001135 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
1136 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001137 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001138 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
1139 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001140 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001141 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001142 case Mips::ATOMIC_LOAD_XOR_I64:
1143 case Mips::ATOMIC_LOAD_XOR_I64_P8:
1144 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001145
1146 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001147 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001148 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
1149 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001150 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001151 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
1152 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001153 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001154 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001155 case Mips::ATOMIC_LOAD_NAND_I64:
1156 case Mips::ATOMIC_LOAD_NAND_I64_P8:
1157 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001158
1159 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001160 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001161 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
1162 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001163 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001164 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1165 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001166 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001167 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001168 case Mips::ATOMIC_LOAD_SUB_I64:
1169 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1170 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001171
1172 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001173 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001174 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1175 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001176 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001177 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1178 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001179 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001180 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001181 case Mips::ATOMIC_SWAP_I64:
1182 case Mips::ATOMIC_SWAP_I64_P8:
1183 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001184
1185 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001186 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001187 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1188 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001189 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001190 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1191 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001192 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001193 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001194 case Mips::ATOMIC_CMP_SWAP_I64:
1195 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1196 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka01f70892012-09-27 02:15:57 +00001197 case Mips::BPOSGE32_PSEUDO:
1198 return EmitBPOSGE32(MI, BB);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001199 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001200}
1201
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001202// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1203// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1204MachineBasicBlock *
1205MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001206 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001207 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001208 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001209
1210 MachineFunction *MF = BB->getParent();
1211 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001212 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001213 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1214 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001215 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1216
1217 if (Size == 4) {
1218 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1219 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1220 AND = Mips::AND;
1221 NOR = Mips::NOR;
1222 ZERO = Mips::ZERO;
1223 BEQ = Mips::BEQ;
1224 }
1225 else {
1226 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1227 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1228 AND = Mips::AND64;
1229 NOR = Mips::NOR64;
1230 ZERO = Mips::ZERO_64;
1231 BEQ = Mips::BEQ64;
1232 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001233
Akira Hatanaka4061da12011-07-19 20:11:17 +00001234 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001235 unsigned Ptr = MI->getOperand(1).getReg();
1236 unsigned Incr = MI->getOperand(2).getReg();
1237
Akira Hatanaka4061da12011-07-19 20:11:17 +00001238 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1239 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1240 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001241
1242 // insert new blocks after the current block
1243 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1244 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1245 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1246 MachineFunction::iterator It = BB;
1247 ++It;
1248 MF->insert(It, loopMBB);
1249 MF->insert(It, exitMBB);
1250
1251 // Transfer the remainder of BB and its successor edges to exitMBB.
1252 exitMBB->splice(exitMBB->begin(), BB,
1253 llvm::next(MachineBasicBlock::iterator(MI)),
1254 BB->end());
1255 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1256
1257 // thisMBB:
1258 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001259 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001260 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001261 loopMBB->addSuccessor(loopMBB);
1262 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263
1264 // loopMBB:
1265 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001266 // <binop> storeval, oldval, incr
1267 // sc success, storeval, 0(ptr)
1268 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001269 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001270 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001271 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001272 // and andres, oldval, incr
1273 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001274 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1275 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001276 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001277 // <binop> storeval, oldval, incr
1278 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001279 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001280 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001281 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001282 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1283 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001284
1285 MI->eraseFromParent(); // The instruction is gone now.
1286
Akira Hatanaka939ece12011-07-19 03:42:13 +00001287 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001288}
1289
1290MachineBasicBlock *
1291MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001292 MachineBasicBlock *BB,
1293 unsigned Size, unsigned BinOpcode,
1294 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001295 assert((Size == 1 || Size == 2) &&
1296 "Unsupported size for EmitAtomicBinaryPartial.");
1297
1298 MachineFunction *MF = BB->getParent();
1299 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1300 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1301 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1302 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001303 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1304 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001305
1306 unsigned Dest = MI->getOperand(0).getReg();
1307 unsigned Ptr = MI->getOperand(1).getReg();
1308 unsigned Incr = MI->getOperand(2).getReg();
1309
Akira Hatanaka4061da12011-07-19 20:11:17 +00001310 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1311 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001312 unsigned Mask = RegInfo.createVirtualRegister(RC);
1313 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001314 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1315 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001316 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001317 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1318 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1319 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1320 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1321 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001322 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001323 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1324 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1325 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1326 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1327 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001328
1329 // insert new blocks after the current block
1330 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1331 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001332 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1334 MachineFunction::iterator It = BB;
1335 ++It;
1336 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001337 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001338 MF->insert(It, exitMBB);
1339
1340 // Transfer the remainder of BB and its successor edges to exitMBB.
1341 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001342 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001343 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1344
Akira Hatanaka81b44112011-07-19 17:09:53 +00001345 BB->addSuccessor(loopMBB);
1346 loopMBB->addSuccessor(loopMBB);
1347 loopMBB->addSuccessor(sinkMBB);
1348 sinkMBB->addSuccessor(exitMBB);
1349
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001350 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001351 // addiu masklsb2,$0,-4 # 0xfffffffc
1352 // and alignedaddr,ptr,masklsb2
1353 // andi ptrlsb2,ptr,3
1354 // sll shiftamt,ptrlsb2,3
1355 // ori maskupper,$0,255 # 0xff
1356 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001357 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001358 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001359
1360 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001361 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1362 .addReg(Mips::ZERO).addImm(-4);
1363 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1364 .addReg(Ptr).addReg(MaskLSB2);
1365 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1366 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1367 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1368 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001369 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1370 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001371 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001372 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001373
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001374 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001375 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001376 // ll oldval,0(alignedaddr)
1377 // binop binopres,oldval,incr2
1378 // and newval,binopres,mask
1379 // and maskedoldval0,oldval,mask2
1380 // or storeval,maskedoldval0,newval
1381 // sc success,storeval,0(alignedaddr)
1382 // beq success,$0,loopMBB
1383
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001384 // atomic.swap
1385 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001386 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001387 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001388 // and maskedoldval0,oldval,mask2
1389 // or storeval,maskedoldval0,newval
1390 // sc success,storeval,0(alignedaddr)
1391 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001392
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001393 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001394 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001395 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001396 // and andres, oldval, incr2
1397 // nor binopres, $0, andres
1398 // and newval, binopres, mask
1399 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1400 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1401 .addReg(Mips::ZERO).addReg(AndRes);
1402 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001403 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001404 // <binop> binopres, oldval, incr2
1405 // and newval, binopres, mask
1406 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1407 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001408 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001409 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001410 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001411 }
Jia Liubb481f82012-02-28 07:46:26 +00001412
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001413 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001414 .addReg(OldVal).addReg(Mask2);
1415 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001416 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001417 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001418 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001419 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001420 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001421
Akira Hatanaka939ece12011-07-19 03:42:13 +00001422 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001423 // and maskedoldval1,oldval,mask
1424 // srl srlres,maskedoldval1,shiftamt
1425 // sll sllres,srlres,24
1426 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001427 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001428 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001429
Akira Hatanaka4061da12011-07-19 20:11:17 +00001430 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1431 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001432 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1433 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001434 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1435 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001436 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001437 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001438
1439 MI->eraseFromParent(); // The instruction is gone now.
1440
Akira Hatanaka939ece12011-07-19 03:42:13 +00001441 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001442}
1443
1444MachineBasicBlock *
1445MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001446 MachineBasicBlock *BB,
1447 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001448 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001449
1450 MachineFunction *MF = BB->getParent();
1451 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001452 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001453 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1454 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001455 unsigned LL, SC, ZERO, BNE, BEQ;
1456
1457 if (Size == 4) {
1458 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1459 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1460 ZERO = Mips::ZERO;
1461 BNE = Mips::BNE;
1462 BEQ = Mips::BEQ;
1463 }
1464 else {
1465 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1466 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1467 ZERO = Mips::ZERO_64;
1468 BNE = Mips::BNE64;
1469 BEQ = Mips::BEQ64;
1470 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001471
1472 unsigned Dest = MI->getOperand(0).getReg();
1473 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001474 unsigned OldVal = MI->getOperand(2).getReg();
1475 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001476
Akira Hatanaka4061da12011-07-19 20:11:17 +00001477 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001478
1479 // insert new blocks after the current block
1480 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1481 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1482 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1483 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1484 MachineFunction::iterator It = BB;
1485 ++It;
1486 MF->insert(It, loop1MBB);
1487 MF->insert(It, loop2MBB);
1488 MF->insert(It, exitMBB);
1489
1490 // Transfer the remainder of BB and its successor edges to exitMBB.
1491 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001492 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001493 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1494
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001495 // thisMBB:
1496 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001497 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001498 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001499 loop1MBB->addSuccessor(exitMBB);
1500 loop1MBB->addSuccessor(loop2MBB);
1501 loop2MBB->addSuccessor(loop1MBB);
1502 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001503
1504 // loop1MBB:
1505 // ll dest, 0(ptr)
1506 // bne dest, oldval, exitMBB
1507 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001508 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1509 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001510 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001511
1512 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001513 // sc success, newval, 0(ptr)
1514 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001515 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001516 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001517 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001518 BuildMI(BB, dl, TII->get(BEQ))
1519 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001520
1521 MI->eraseFromParent(); // The instruction is gone now.
1522
Akira Hatanaka939ece12011-07-19 03:42:13 +00001523 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001524}
1525
1526MachineBasicBlock *
1527MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001528 MachineBasicBlock *BB,
1529 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001530 assert((Size == 1 || Size == 2) &&
1531 "Unsupported size for EmitAtomicCmpSwapPartial.");
1532
1533 MachineFunction *MF = BB->getParent();
1534 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1535 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1536 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1537 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001538 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1539 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001540
1541 unsigned Dest = MI->getOperand(0).getReg();
1542 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001543 unsigned CmpVal = MI->getOperand(2).getReg();
1544 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001545
Akira Hatanaka4061da12011-07-19 20:11:17 +00001546 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1547 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001548 unsigned Mask = RegInfo.createVirtualRegister(RC);
1549 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001550 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1551 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1552 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1553 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1554 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1555 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1556 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1557 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1558 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1559 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1560 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1561 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1562 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1563 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001564
1565 // insert new blocks after the current block
1566 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1567 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1568 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001569 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001570 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1571 MachineFunction::iterator It = BB;
1572 ++It;
1573 MF->insert(It, loop1MBB);
1574 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001575 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001576 MF->insert(It, exitMBB);
1577
1578 // Transfer the remainder of BB and its successor edges to exitMBB.
1579 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001580 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001581 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1582
Akira Hatanaka81b44112011-07-19 17:09:53 +00001583 BB->addSuccessor(loop1MBB);
1584 loop1MBB->addSuccessor(sinkMBB);
1585 loop1MBB->addSuccessor(loop2MBB);
1586 loop2MBB->addSuccessor(loop1MBB);
1587 loop2MBB->addSuccessor(sinkMBB);
1588 sinkMBB->addSuccessor(exitMBB);
1589
Akira Hatanaka70564a92011-07-19 18:14:26 +00001590 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001591 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001592 // addiu masklsb2,$0,-4 # 0xfffffffc
1593 // and alignedaddr,ptr,masklsb2
1594 // andi ptrlsb2,ptr,3
1595 // sll shiftamt,ptrlsb2,3
1596 // ori maskupper,$0,255 # 0xff
1597 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001598 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001599 // andi maskedcmpval,cmpval,255
1600 // sll shiftedcmpval,maskedcmpval,shiftamt
1601 // andi maskednewval,newval,255
1602 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001603 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001604 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1605 .addReg(Mips::ZERO).addImm(-4);
1606 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1607 .addReg(Ptr).addReg(MaskLSB2);
1608 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1609 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1610 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1611 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001612 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1613 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001614 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001615 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1616 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001617 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1618 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001619 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1620 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001621 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1622 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001623
1624 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001625 // ll oldval,0(alginedaddr)
1626 // and maskedoldval0,oldval,mask
1627 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001628 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001629 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001630 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1631 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001632 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001633 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001634
1635 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001636 // and maskedoldval1,oldval,mask2
1637 // or storeval,maskedoldval1,shiftednewval
1638 // sc success,storeval,0(alignedaddr)
1639 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001640 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001641 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1642 .addReg(OldVal).addReg(Mask2);
1643 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1644 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001645 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001646 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001647 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001648 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001649
Akira Hatanaka939ece12011-07-19 03:42:13 +00001650 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001651 // srl srlres,maskedoldval0,shiftamt
1652 // sll sllres,srlres,24
1653 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001654 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001655 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001656
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001657 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1658 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001659 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1660 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001661 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001662 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001663
1664 MI->eraseFromParent(); // The instruction is gone now.
1665
Akira Hatanaka939ece12011-07-19 03:42:13 +00001666 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001667}
1668
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001669//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001670// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001671//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001672SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001673LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001674{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001675 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001676 // the block to branch to if the condition is true.
1677 SDValue Chain = Op.getOperand(0);
1678 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001679 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001680
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001681 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1682
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001683 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001684 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001685 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001686
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001687 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001688 Mips::CondCode CC =
1689 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001690 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001691
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001692 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001693 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001694}
1695
1696SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001697LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001698{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001699 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001700
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001701 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001702 if (Cond.getOpcode() != MipsISD::FPCmp)
1703 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001704
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001705 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1706 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001707}
1708
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001709SDValue MipsTargetLowering::
1710LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
1711{
1712 DebugLoc DL = Op.getDebugLoc();
1713 EVT Ty = Op.getOperand(0).getValueType();
1714 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1715 Op.getOperand(0), Op.getOperand(1),
1716 Op.getOperand(4));
1717
1718 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1719 Op.getOperand(3));
1720}
1721
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001722SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1723 SDValue Cond = CreateFPCmp(DAG, Op);
1724
1725 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1726 "Floating point operand expected.");
1727
1728 SDValue True = DAG.getConstant(1, MVT::i32);
1729 SDValue False = DAG.getConstant(0, MVT::i32);
1730
1731 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1732}
1733
Dan Gohmand858e902010-04-17 15:26:15 +00001734SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1735 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001736 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001737 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001738 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001739
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001740 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001741 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001742
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001743 const MipsTargetObjectFile &TLOF =
1744 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001745
Chris Lattnere3736f82009-08-13 05:41:27 +00001746 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001747 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1748 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001749 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001750 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001751 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
1752 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001753 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001754 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001755 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1756 MipsII::MO_ABS_HI);
1757 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1758 MipsII::MO_ABS_LO);
1759 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1760 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001762 }
1763
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001764 EVT ValTy = Op.getValueType();
1765 bool HasGotOfst = (GV->hasInternalLinkage() ||
1766 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001767 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001768 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001769 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001770 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001771 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001772 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1773 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001774 // On functions and global targets not internal linked only
1775 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001776 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001777 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001778 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001779 HasMips64 ? MipsII::MO_GOT_OFST :
1780 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001781 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1782 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001783}
1784
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001785SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1786 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001787 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1788 // FIXME there isn't actually debug info here
1789 DebugLoc dl = Op.getDebugLoc();
1790
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001791 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001792 // %hi/%lo relocation
Reed Kotlerdfb8dbb2012-10-05 18:27:54 +00001793 SDValue BAHi =
1794 DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_HI);
1795 SDValue BALo =
1796 DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001797 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1798 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1799 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001800 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001801
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001802 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001803 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1804 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001805 SDValue BAGOTOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001806 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1807 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001808 SDValue BALOOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001809 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001810 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001811 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1812 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001813}
1814
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001815SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001816LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001817{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001818 // If the relocation model is PIC, use the General Dynamic TLS Model or
1819 // Local Dynamic TLS model, otherwise use the Initial Exec or
1820 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001821
1822 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1823 DebugLoc dl = GA->getDebugLoc();
1824 const GlobalValue *GV = GA->getGlobal();
1825 EVT PtrVT = getPointerTy();
1826
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001827 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1828
1829 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001830 // General Dynamic and Local Dynamic TLS Model.
1831 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1832 : MipsII::MO_TLSGD;
1833
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001834 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001835 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1836 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001837 unsigned PtrSize = PtrVT.getSizeInBits();
1838 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1839
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001840 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001841
1842 ArgListTy Args;
1843 ArgListEntry Entry;
1844 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001845 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001846 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001847
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001848 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001849 false, false, false, false, 0, CallingConv::C,
1850 /*isTailCall=*/false, /*doesNotRet=*/false,
1851 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001852 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001853 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001854
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001855 SDValue Ret = CallResult.first;
1856
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001857 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001858 return Ret;
1859
1860 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1861 MipsII::MO_DTPREL_HI);
1862 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1863 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1864 MipsII::MO_DTPREL_LO);
1865 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1866 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1867 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001868 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001869
1870 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001871 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001872 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001873 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001874 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001875 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1876 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001877 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001878 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001879 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001880 } else {
1881 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001882 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001883 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001884 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001885 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001886 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001887 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1888 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1889 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001890 }
1891
1892 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1893 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001894}
1895
1896SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001897LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001898{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001899 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001900 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001901 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001902 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001903 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001904 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001905
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001906 if (!IsPIC && !IsN64) {
1907 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1908 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1909 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001910 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001911 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1912 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001913 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001914 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1915 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001916 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1917 MachinePointerInfo(), false, false, false, 0);
1918 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001919 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001920
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001921 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1922 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001923}
1924
Dan Gohman475871a2008-07-27 21:46:04 +00001925SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001926LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001927{
Dan Gohman475871a2008-07-27 21:46:04 +00001928 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001929 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001930 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001931 // FIXME there isn't actually debug info here
1932 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001933
1934 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001935 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001936 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001937 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001938 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001939 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1941 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001942 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001943
Akira Hatanaka13daee32012-03-27 02:55:31 +00001944 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001945 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001946 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001947 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001948 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001949 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1950 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001952 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001953 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001954 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1955 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001956 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1957 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001958 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001959 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1960 MachinePointerInfo::getConstantPool(), false,
1961 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001962 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1963 N->getOffset(), OFSTFlag);
1964 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1965 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001966 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001967
1968 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001969}
1970
Dan Gohmand858e902010-04-17 15:26:15 +00001971SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001972 MachineFunction &MF = DAG.getMachineFunction();
1973 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1974
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001975 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001976 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1977 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001978
1979 // vastart just stores the address of the VarArgsFrameIndex slot into the
1980 // memory location argument.
1981 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001982 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001983 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001984}
Jia Liubb481f82012-02-28 07:46:26 +00001985
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001986static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1987 EVT TyX = Op.getOperand(0).getValueType();
1988 EVT TyY = Op.getOperand(1).getValueType();
1989 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1990 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1991 DebugLoc DL = Op.getDebugLoc();
1992 SDValue Res;
1993
1994 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1995 // to i32.
1996 SDValue X = (TyX == MVT::f32) ?
1997 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1998 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1999 Const1);
2000 SDValue Y = (TyY == MVT::f32) ?
2001 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
2002 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
2003 Const1);
2004
2005 if (HasR2) {
2006 // ext E, Y, 31, 1 ; extract bit31 of Y
2007 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
2008 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
2009 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
2010 } else {
2011 // sll SllX, X, 1
2012 // srl SrlX, SllX, 1
2013 // srl SrlY, Y, 31
2014 // sll SllY, SrlX, 31
2015 // or Or, SrlX, SllY
2016 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2017 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2018 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
2019 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
2020 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
2021 }
2022
2023 if (TyX == MVT::f32)
2024 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
2025
2026 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2027 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2028 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002029}
2030
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002031static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2032 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
2033 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
2034 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
2035 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2036 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00002037
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002038 // Bitcast to integer nodes.
2039 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
2040 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002041
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002042 if (HasR2) {
2043 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
2044 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
2045 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
2046 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002047
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002048 if (WidthX > WidthY)
2049 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
2050 else if (WidthY > WidthX)
2051 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002052
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002053 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
2054 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
2055 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
2056 }
2057
2058 // (d)sll SllX, X, 1
2059 // (d)srl SrlX, SllX, 1
2060 // (d)srl SrlY, Y, width(Y)-1
2061 // (d)sll SllY, SrlX, width(Y)-1
2062 // or Or, SrlX, SllY
2063 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
2064 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
2065 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
2066 DAG.getConstant(WidthY - 1, MVT::i32));
2067
2068 if (WidthX > WidthY)
2069 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
2070 else if (WidthY > WidthX)
2071 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
2072
2073 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
2074 DAG.getConstant(WidthX - 1, MVT::i32));
2075 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
2076 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002077}
2078
Akira Hatanaka82099682011-12-19 19:52:25 +00002079SDValue
2080MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002081 if (Subtarget->hasMips64())
2082 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002083
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002084 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002085}
2086
Akira Hatanakac12a6e62012-04-11 22:49:04 +00002087static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2088 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2089 DebugLoc DL = Op.getDebugLoc();
2090
2091 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2092 // to i32.
2093 SDValue X = (Op.getValueType() == MVT::f32) ?
2094 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2095 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2096 Const1);
2097
2098 // Clear MSB.
2099 if (HasR2)
2100 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
2101 DAG.getRegister(Mips::ZERO, MVT::i32),
2102 DAG.getConstant(31, MVT::i32), Const1, X);
2103 else {
2104 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2105 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2106 }
2107
2108 if (Op.getValueType() == MVT::f32)
2109 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
2110
2111 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2112 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2113 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
2114}
2115
2116static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2117 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2118 DebugLoc DL = Op.getDebugLoc();
2119
2120 // Bitcast to integer node.
2121 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
2122
2123 // Clear MSB.
2124 if (HasR2)
2125 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
2126 DAG.getRegister(Mips::ZERO_64, MVT::i64),
2127 DAG.getConstant(63, MVT::i32), Const1, X);
2128 else {
2129 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
2130 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
2131 }
2132
2133 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
2134}
2135
2136SDValue
2137MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
2138 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
2139 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
2140
2141 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
2142}
2143
Akira Hatanaka2e591472011-06-02 00:24:44 +00002144SDValue MipsTargetLowering::
2145LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00002146 // check the depth
2147 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00002148 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00002149
2150 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2151 MFI->setFrameAddressIsTaken(true);
2152 EVT VT = Op.getValueType();
2153 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00002154 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2155 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00002156 return FrameAddr;
2157}
2158
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002159SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
2160 SelectionDAG &DAG) const {
2161 // check the depth
2162 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2163 "Return address can be determined only for current frame.");
2164
2165 MachineFunction &MF = DAG.getMachineFunction();
2166 MachineFrameInfo *MFI = MF.getFrameInfo();
2167 EVT VT = Op.getValueType();
2168 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2169 MFI->setReturnAddressIsTaken(true);
2170
2171 // Return RA, which contains the return address. Mark it an implicit live-in.
2172 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2173 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2174}
2175
Akira Hatanakadb548262011-07-19 23:30:50 +00002176// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002177SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002178MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002179 unsigned SType = 0;
2180 DebugLoc dl = Op.getDebugLoc();
2181 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2182 DAG.getConstant(SType, MVT::i32));
2183}
2184
Eli Friedman14648462011-07-27 22:21:52 +00002185SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002186 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002187 // FIXME: Need pseudo-fence for 'singlethread' fences
2188 // FIXME: Set SType for weaker fences where supported/appropriate.
2189 unsigned SType = 0;
2190 DebugLoc dl = Op.getDebugLoc();
2191 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2192 DAG.getConstant(SType, MVT::i32));
2193}
2194
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002195SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002196 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002197 DebugLoc DL = Op.getDebugLoc();
2198 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2199 SDValue Shamt = Op.getOperand(2);
2200
2201 // if shamt < 32:
2202 // lo = (shl lo, shamt)
2203 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2204 // else:
2205 // lo = 0
2206 // hi = (shl lo, shamt[4:0])
2207 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2208 DAG.getConstant(-1, MVT::i32));
2209 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2210 DAG.getConstant(1, MVT::i32));
2211 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2212 Not);
2213 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2214 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2215 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2216 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2217 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002218 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2219 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002220 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2221
2222 SDValue Ops[2] = {Lo, Hi};
2223 return DAG.getMergeValues(Ops, 2, DL);
2224}
2225
Akira Hatanaka864f6602012-06-14 21:10:56 +00002226SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002227 bool IsSRA) const {
2228 DebugLoc DL = Op.getDebugLoc();
2229 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2230 SDValue Shamt = Op.getOperand(2);
2231
2232 // if shamt < 32:
2233 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2234 // if isSRA:
2235 // hi = (sra hi, shamt)
2236 // else:
2237 // hi = (srl hi, shamt)
2238 // else:
2239 // if isSRA:
2240 // lo = (sra hi, shamt[4:0])
2241 // hi = (sra hi, 31)
2242 // else:
2243 // lo = (srl hi, shamt[4:0])
2244 // hi = 0
2245 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2246 DAG.getConstant(-1, MVT::i32));
2247 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2248 DAG.getConstant(1, MVT::i32));
2249 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2250 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2251 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2252 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2253 Hi, Shamt);
2254 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2255 DAG.getConstant(0x20, MVT::i32));
2256 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2257 DAG.getConstant(31, MVT::i32));
2258 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2259 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2260 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2261 ShiftRightHi);
2262
2263 SDValue Ops[2] = {Lo, Hi};
2264 return DAG.getMergeValues(Ops, 2, DL);
2265}
2266
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002267static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2268 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002269 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002270 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002271 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002272 DebugLoc DL = LD->getDebugLoc();
2273 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2274
2275 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002276 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002277 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002278
2279 SDValue Ops[] = { Chain, Ptr, Src };
2280 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2281 LD->getMemOperand());
2282}
2283
2284// Expand an unaligned 32 or 64-bit integer load node.
2285SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2286 LoadSDNode *LD = cast<LoadSDNode>(Op);
2287 EVT MemVT = LD->getMemoryVT();
2288
2289 // Return if load is aligned or if MemVT is neither i32 nor i64.
2290 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2291 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2292 return SDValue();
2293
2294 bool IsLittle = Subtarget->isLittle();
2295 EVT VT = Op.getValueType();
2296 ISD::LoadExtType ExtType = LD->getExtensionType();
2297 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2298
2299 assert((VT == MVT::i32) || (VT == MVT::i64));
2300
2301 // Expand
2302 // (set dst, (i64 (load baseptr)))
2303 // to
2304 // (set tmp, (ldl (add baseptr, 7), undef))
2305 // (set dst, (ldr baseptr, tmp))
2306 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2307 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2308 IsLittle ? 7 : 0);
2309 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2310 IsLittle ? 0 : 7);
2311 }
2312
2313 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2314 IsLittle ? 3 : 0);
2315 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2316 IsLittle ? 0 : 3);
2317
2318 // Expand
2319 // (set dst, (i32 (load baseptr))) or
2320 // (set dst, (i64 (sextload baseptr))) or
2321 // (set dst, (i64 (extload baseptr)))
2322 // to
2323 // (set tmp, (lwl (add baseptr, 3), undef))
2324 // (set dst, (lwr baseptr, tmp))
2325 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2326 (ExtType == ISD::EXTLOAD))
2327 return LWR;
2328
2329 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2330
2331 // Expand
2332 // (set dst, (i64 (zextload baseptr)))
2333 // to
2334 // (set tmp0, (lwl (add baseptr, 3), undef))
2335 // (set tmp1, (lwr baseptr, tmp0))
2336 // (set tmp2, (shl tmp1, 32))
2337 // (set dst, (srl tmp2, 32))
2338 DebugLoc DL = LD->getDebugLoc();
2339 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2340 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002341 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2342 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002343 return DAG.getMergeValues(Ops, 2, DL);
2344}
2345
2346static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2347 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002348 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2349 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002350 DebugLoc DL = SD->getDebugLoc();
2351 SDVTList VTList = DAG.getVTList(MVT::Other);
2352
2353 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002354 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002355 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002356
2357 SDValue Ops[] = { Chain, Value, Ptr };
2358 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2359 SD->getMemOperand());
2360}
2361
2362// Expand an unaligned 32 or 64-bit integer store node.
2363SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2364 StoreSDNode *SD = cast<StoreSDNode>(Op);
2365 EVT MemVT = SD->getMemoryVT();
2366
2367 // Return if store is aligned or if MemVT is neither i32 nor i64.
2368 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2369 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2370 return SDValue();
2371
2372 bool IsLittle = Subtarget->isLittle();
2373 SDValue Value = SD->getValue(), Chain = SD->getChain();
2374 EVT VT = Value.getValueType();
2375
2376 // Expand
2377 // (store val, baseptr) or
2378 // (truncstore val, baseptr)
2379 // to
2380 // (swl val, (add baseptr, 3))
2381 // (swr val, baseptr)
2382 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2383 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2384 IsLittle ? 3 : 0);
2385 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2386 }
2387
2388 assert(VT == MVT::i64);
2389
2390 // Expand
2391 // (store val, baseptr)
2392 // to
2393 // (sdl val, (add baseptr, 7))
2394 // (sdr val, baseptr)
2395 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2396 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2397}
2398
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002399// This function expands mips intrinsic nodes which have 64-bit input operands
2400// or output values.
2401//
2402// out64 = intrinsic-node in64
2403// =>
2404// lo = copy (extract-element (in64, 0))
2405// hi = copy (extract-element (in64, 1))
2406// mips-specific-node
2407// v0 = copy lo
2408// v1 = copy hi
2409// out64 = merge-values (v0, v1)
2410//
2411static SDValue LowerDSPIntr(SDValue Op, SelectionDAG &DAG,
2412 unsigned Opc, bool HasI64In, bool HasI64Out) {
2413 DebugLoc DL = Op.getDebugLoc();
2414 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2415 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2416 SmallVector<SDValue, 3> Ops;
2417
2418 if (HasI64In) {
2419 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2420 Op->getOperand(1 + HasChainIn),
2421 DAG.getConstant(0, MVT::i32));
2422 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2423 Op->getOperand(1 + HasChainIn),
2424 DAG.getConstant(1, MVT::i32));
2425
2426 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2427 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2428
2429 Ops.push_back(Chain);
2430 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2431 Ops.push_back(Chain.getValue(1));
2432 } else {
2433 Ops.push_back(Chain);
2434 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2435 }
2436
2437 if (!HasI64Out)
2438 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2439 Ops.begin(), Ops.size());
2440
2441 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2442 Ops.begin(), Ops.size());
2443 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2444 Intr.getValue(1));
2445 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2446 OutLo.getValue(2));
2447 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2448
2449 if (!HasChainIn)
2450 return Out;
2451
2452 SDValue Vals[] = { Out, OutHi.getValue(1) };
2453 return DAG.getMergeValues(Vals, 2, DL);
2454}
2455
2456SDValue MipsTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
2457 SelectionDAG &DAG) const {
2458 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2459 default:
2460 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002461 case Intrinsic::mips_shilo:
2462 return LowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
2463 case Intrinsic::mips_dpau_h_qbl:
2464 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
2465 case Intrinsic::mips_dpau_h_qbr:
2466 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
2467 case Intrinsic::mips_dpsu_h_qbl:
2468 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
2469 case Intrinsic::mips_dpsu_h_qbr:
2470 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
2471 case Intrinsic::mips_dpa_w_ph:
2472 return LowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
2473 case Intrinsic::mips_dps_w_ph:
2474 return LowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
2475 case Intrinsic::mips_dpax_w_ph:
2476 return LowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
2477 case Intrinsic::mips_dpsx_w_ph:
2478 return LowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
2479 case Intrinsic::mips_mulsa_w_ph:
2480 return LowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
2481 case Intrinsic::mips_mult:
2482 return LowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
2483 case Intrinsic::mips_multu:
2484 return LowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
2485 case Intrinsic::mips_madd:
2486 return LowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
2487 case Intrinsic::mips_maddu:
2488 return LowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
2489 case Intrinsic::mips_msub:
2490 return LowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
2491 case Intrinsic::mips_msubu:
2492 return LowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002493 }
2494}
2495
2496SDValue MipsTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
2497 SelectionDAG &DAG) const {
2498 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2499 default:
2500 return SDValue();
2501 case Intrinsic::mips_extp:
2502 return LowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
2503 case Intrinsic::mips_extpdp:
2504 return LowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
2505 case Intrinsic::mips_extr_w:
2506 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
2507 case Intrinsic::mips_extr_r_w:
2508 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
2509 case Intrinsic::mips_extr_rs_w:
2510 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
2511 case Intrinsic::mips_extr_s_h:
2512 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002513 case Intrinsic::mips_mthlip:
2514 return LowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
2515 case Intrinsic::mips_mulsaq_s_w_ph:
2516 return LowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
2517 case Intrinsic::mips_maq_s_w_phl:
2518 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
2519 case Intrinsic::mips_maq_s_w_phr:
2520 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
2521 case Intrinsic::mips_maq_sa_w_phl:
2522 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
2523 case Intrinsic::mips_maq_sa_w_phr:
2524 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
2525 case Intrinsic::mips_dpaq_s_w_ph:
2526 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
2527 case Intrinsic::mips_dpsq_s_w_ph:
2528 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
2529 case Intrinsic::mips_dpaq_sa_l_w:
2530 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
2531 case Intrinsic::mips_dpsq_sa_l_w:
2532 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
2533 case Intrinsic::mips_dpaqx_s_w_ph:
2534 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
2535 case Intrinsic::mips_dpaqx_sa_w_ph:
2536 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
2537 case Intrinsic::mips_dpsqx_s_w_ph:
2538 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
2539 case Intrinsic::mips_dpsqx_sa_w_ph:
2540 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002541 }
2542}
2543
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002544//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002545// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002546//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002547
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002548//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002549// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002550// Mips O32 ABI rules:
2551// ---
2552// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002553// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002554// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002555// f64 - Only passed in two aliased f32 registers if no int reg has been used
2556// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002557// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2558// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002559//
2560// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002561//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002562
Duncan Sands1e96bab2010-11-04 10:49:57 +00002563static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002564 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002565 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2566
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002567 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002568
Craig Topperc5eaae42012-03-11 07:57:25 +00002569 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002570 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2571 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002572 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002573 Mips::F12, Mips::F14
2574 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002575 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002576 Mips::D6, Mips::D7
2577 };
2578
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002579 // Do not process byval args here.
2580 if (ArgFlags.isByVal())
2581 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002582
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002583 // Promote i8 and i16
2584 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2585 LocVT = MVT::i32;
2586 if (ArgFlags.isSExt())
2587 LocInfo = CCValAssign::SExt;
2588 else if (ArgFlags.isZExt())
2589 LocInfo = CCValAssign::ZExt;
2590 else
2591 LocInfo = CCValAssign::AExt;
2592 }
2593
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002594 unsigned Reg;
2595
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002596 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2597 // is true: function is vararg, argument is 3rd or higher, there is previous
2598 // argument which is not f32 or f64.
2599 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2600 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002601 unsigned OrigAlign = ArgFlags.getOrigAlign();
2602 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002603
2604 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002605 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002606 // If this is the first part of an i64 arg,
2607 // the allocated register must be either A0 or A2.
2608 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2609 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002610 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002611 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2612 // Allocate int register and shadow next int register. If first
2613 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002614 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2615 if (Reg == Mips::A1 || Reg == Mips::A3)
2616 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2617 State.AllocateReg(IntRegs, IntRegsSize);
2618 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002619 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2620 // we are guaranteed to find an available float register
2621 if (ValVT == MVT::f32) {
2622 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2623 // Shadow int register
2624 State.AllocateReg(IntRegs, IntRegsSize);
2625 } else {
2626 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2627 // Shadow int registers
2628 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2629 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2630 State.AllocateReg(IntRegs, IntRegsSize);
2631 State.AllocateReg(IntRegs, IntRegsSize);
2632 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002633 } else
2634 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002635
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002636 if (!Reg) {
2637 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2638 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002639 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002640 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002641 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002642
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002643 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002644}
2645
2646#include "MipsGenCallingConv.inc"
2647
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002648//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002649// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002650//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002651
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002652static const unsigned O32IntRegsSize = 4;
2653
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002654// Return next O32 integer argument register.
2655static unsigned getNextIntArgReg(unsigned Reg) {
2656 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2657 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2658}
2659
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002660/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2661/// for tail call optimization.
2662bool MipsTargetLowering::
Akira Hatanaka21a9a982012-10-27 00:56:56 +00002663IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo, bool IsVarArg,
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002664 unsigned NextStackOffset) const {
2665 if (!EnableMipsTailCalls)
2666 return false;
2667
Akira Hatanaka21a9a982012-10-27 00:56:56 +00002668 if (MipsCCInfo.hasByValArg() || IsVarArg)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002669 return false;
2670
Akira Hatanaka21a9a982012-10-27 00:56:56 +00002671 // Return true if no arguments are passed on stack.
2672 return MipsCCInfo.reservedArgArea() == NextStackOffset;
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002673}
2674
Dan Gohman98ca4f22009-08-05 01:29:28 +00002675/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002676/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002677SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002678MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002679 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002680 SelectionDAG &DAG = CLI.DAG;
2681 DebugLoc &dl = CLI.DL;
2682 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2683 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2684 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002685 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002686 SDValue Callee = CLI.Callee;
2687 bool &isTailCall = CLI.IsTailCall;
2688 CallingConv::ID CallConv = CLI.CallConv;
2689 bool isVarArg = CLI.IsVarArg;
2690
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002691 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002692 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002693 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002694 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002695
2696 // Analyze operands of the call, assigning locations to each operand.
2697 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002698 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002699 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002700 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002701
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002702 MipsCCInfo.analyzeCallOperands(Outs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002703
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002704 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002705 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002706 unsigned StackAlignment = TFL->getStackAlignment();
2707 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
2708
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002709 // Check if it's really possible to do a tail call.
2710 if (isTailCall)
Akira Hatanaka21a9a982012-10-27 00:56:56 +00002711 isTailCall = IsEligibleForTailCallOptimization(MipsCCInfo, isVarArg,
2712 NextStackOffset);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002713
2714 if (isTailCall)
2715 ++NumTailCalls;
2716
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002717 // Chain is the output chain of the last Load/Store or CopyToReg node.
2718 // ByValChain is the output chain of the last Memcpy node created for copying
2719 // byval arguments to the stack.
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002720 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002721
2722 if (!isTailCall)
2723 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002724
2725 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
2726 IsN64 ? Mips::SP_64 : Mips::SP,
2727 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002728
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002729 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002730 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2731 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002732 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002733
2734 // Walk the register/memloc assignments, inserting copies/loads.
2735 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002736 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002737 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002738 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002739 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2740
2741 // ByVal Arg.
2742 if (Flags.isByVal()) {
2743 assert(Flags.getByValSize() &&
2744 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002745 assert(ByValArg != MipsCCInfo.byval_end());
2746 passByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
2747 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2748 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002749 continue;
2750 }
Jia Liubb481f82012-02-28 07:46:26 +00002751
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002752 // Promote the value if needed.
2753 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002754 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002755 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002756 if (VA.isRegLoc()) {
2757 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2758 (ValVT == MVT::f64 && LocVT == MVT::i64))
2759 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2760 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002761 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2762 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002763 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2764 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002765 if (!Subtarget->isLittle())
2766 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002767 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002768 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2769 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2770 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002771 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002772 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002773 }
2774 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002775 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002776 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002777 break;
2778 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002779 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002780 break;
2781 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002782 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002783 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002784 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002785
2786 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002787 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002788 if (VA.isRegLoc()) {
2789 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002790 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002791 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002792
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002793 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002794 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002795
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002796 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002797 // parameter value to a stack Location
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002798 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
2799 DAG.getIntPtrConstant(VA.getLocMemOffset()));
Chris Lattner8026a9d2010-09-21 17:50:43 +00002800 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002801 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002802 }
2803
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002804 // Transform all store nodes into one single node because all store
2805 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002806 if (!MemOpChains.empty())
2807 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002808 &MemOpChains[0], MemOpChains.size());
2809
Bill Wendling056292f2008-09-16 21:48:12 +00002810 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002811 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2812 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002813 unsigned char OpFlag;
2814 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002815 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002816 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002817
2818 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002819 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2820 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2821 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2822 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2823 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002824 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002825 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002826 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002827 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002828 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2829 getPointerTy(), 0, OpFlag);
2830 }
2831
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002832 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002833 }
2834 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002835 if (IsN64 || (!IsO32 && IsPIC))
2836 OpFlag = MipsII::MO_GOT_DISP;
2837 else if (!IsPIC) // !N64 && static
2838 OpFlag = MipsII::MO_NO_FLAG;
2839 else // O32 & PIC
2840 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002841 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2842 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002843 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002844 }
2845
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002846 SDValue InFlag;
2847
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002848 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002849 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002850 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002851 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002852 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2853 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002854 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2855 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002856 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002857
2858 // Use GOT+LO if callee has internal linkage.
2859 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002860 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2861 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002862 } else
2863 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002864 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002865 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002866
Akira Hatanakae11246c2012-07-26 02:24:43 +00002867 // T9 register operand.
2868 SDValue T9;
2869
Jia Liubb481f82012-02-28 07:46:26 +00002870 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002871 // -reloction-model=pic or it is an indirect call.
2872 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002873 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002874 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2875 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002876 InFlag = Chain.getValue(1);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002877
2878 if (Subtarget->inMips16Mode())
2879 T9 = DAG.getRegister(T9Reg, getPointerTy());
2880 else
2881 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002882 }
Bill Wendling056292f2008-09-16 21:48:12 +00002883
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002884 // Insert node "GP copy globalreg" before call to function.
2885 // Lazy-binding stubs require GP to point to the GOT.
2886 if (IsPICCall) {
2887 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2888 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2889 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2890 }
2891
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002892 // Build a sequence of copy-to-reg nodes chained together with token
2893 // chain and flag operands which copy the outgoing args into registers.
2894 // The InFlag in necessary since all emitted instructions must be
2895 // stuck together.
2896 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2897 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2898 RegsToPass[i].second, InFlag);
2899 InFlag = Chain.getValue(1);
2900 }
2901
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002902 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002903 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002904 //
2905 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002906 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002907 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002908 Ops.push_back(Chain);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002909 Ops.push_back(Callee);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002910
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002911 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002912 // known live into the call.
2913 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2914 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2915 RegsToPass[i].second.getValueType()));
2916
Akira Hatanakae11246c2012-07-26 02:24:43 +00002917 // Add T9 register operand.
2918 if (T9.getNode())
2919 Ops.push_back(T9);
2920
Akira Hatanakab2930b92012-03-01 22:27:29 +00002921 // Add a register mask operand representing the call-preserved registers.
2922 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2923 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2924 assert(Mask && "Missing call preserved mask for calling convention");
2925 Ops.push_back(DAG.getRegisterMask(Mask));
2926
Gabor Greifba36cb52008-08-28 21:40:38 +00002927 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002928 Ops.push_back(InFlag);
2929
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002930 if (isTailCall)
2931 return DAG.getNode(MipsISD::TailCall, dl, MVT::Other, &Ops[0], Ops.size());
2932
Dale Johannesen33c960f2009-02-04 20:06:27 +00002933 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002934 InFlag = Chain.getValue(1);
2935
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002936 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002937 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002938 DAG.getIntPtrConstant(0, true), InFlag);
2939 InFlag = Chain.getValue(1);
2940
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002941 // Handle result values, copying them out of physregs into vregs that we
2942 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002943 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2944 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002945}
2946
Dan Gohman98ca4f22009-08-05 01:29:28 +00002947/// LowerCallResult - Lower the result values of a call into the
2948/// appropriate copies out of appropriate physical registers.
2949SDValue
2950MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002951 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002952 const SmallVectorImpl<ISD::InputArg> &Ins,
2953 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002954 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002955 // Assign locations to each value returned by this call.
2956 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002957 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002958 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002959
Dan Gohman98ca4f22009-08-05 01:29:28 +00002960 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002961
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002962 // Copy all of the result registers out of their specified physreg.
2963 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002964 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002965 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002966 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002967 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002968 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002969
Dan Gohman98ca4f22009-08-05 01:29:28 +00002970 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002971}
2972
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002973//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002974// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002975//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002976/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002977/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002978SDValue
2979MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002980 CallingConv::ID CallConv,
2981 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002982 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002983 DebugLoc dl, SelectionDAG &DAG,
2984 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002985 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002986 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002987 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002988 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002989
Dan Gohman1e93df62010-04-17 14:41:14 +00002990 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002991
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002992 // Used with vargs to acumulate store chains.
2993 std::vector<SDValue> OutChains;
2994
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002995 // Assign locations to all of the incoming arguments.
2996 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002997 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002998 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002999 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003000
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003001 MipsCCInfo.analyzeFormalArguments(Ins);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003002
Akira Hatanakab4549e12012-03-27 03:13:56 +00003003 Function::const_arg_iterator FuncArg =
3004 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003005 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003006 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003007
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003008 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003009 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003010 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
3011 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003012 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003013 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3014 bool IsRegLoc = VA.isRegLoc();
3015
3016 if (Flags.isByVal()) {
3017 assert(Flags.getByValSize() &&
3018 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003019 assert(ByValArg != MipsCCInfo.byval_end());
3020 copyByValRegs(Chain, dl, OutChains, DAG, Flags, InVals, &*FuncArg,
3021 MipsCCInfo, *ByValArg);
3022 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003023 continue;
3024 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003025
3026 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003027 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003028 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003029 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003030 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003031
Owen Anderson825b72b2009-08-11 20:47:22 +00003032 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00003033 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003034 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003035 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003036 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003037 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003038 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003039 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003040 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003041 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003042
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003043 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003044 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003045 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003046 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003047
3048 // If this is an 8 or 16-bit value, it has been passed promoted
3049 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003050 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003051 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003052 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003053 if (VA.getLocInfo() == CCValAssign::SExt)
3054 Opcode = ISD::AssertSext;
3055 else if (VA.getLocInfo() == CCValAssign::ZExt)
3056 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003057 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003058 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003059 DAG.getValueType(ValVT));
3060 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003061 }
3062
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003063 // Handle floating point arguments passed in integer registers.
3064 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3065 (RegVT == MVT::i64 && ValVT == MVT::f64))
3066 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3067 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3068 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3069 getNextIntArgReg(ArgReg), RC);
3070 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3071 if (!Subtarget->isLittle())
3072 std::swap(ArgValue, ArgValue2);
3073 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3074 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003075 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003076
Dan Gohman98ca4f22009-08-05 01:29:28 +00003077 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003078 } else { // VA.isRegLoc()
3079
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003080 // sanity check
3081 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003082
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003083 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003084 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003085 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003086
3087 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003088 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003089 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003090 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003091 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003092 }
3093 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003094
3095 // The mips ABIs for returning structs by value requires that we copy
3096 // the sret argument into $v0 for the return. Save the argument into
3097 // a virtual register so that we can access it from the return points.
3098 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3099 unsigned Reg = MipsFI->getSRetReturnReg();
3100 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00003101 Reg = MF.getRegInfo().
3102 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003103 MipsFI->setSRetReturnReg(Reg);
3104 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003105 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003106 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003107 }
3108
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003109 if (isVarArg)
3110 writeVarArgRegs(OutChains, MipsCCInfo, Chain, dl, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003111
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003112 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003113 // the size of Ins and InVals. This only happens when on varg functions
3114 if (!OutChains.empty()) {
3115 OutChains.push_back(Chain);
3116 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3117 &OutChains[0], OutChains.size());
3118 }
3119
Dan Gohman98ca4f22009-08-05 01:29:28 +00003120 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003121}
3122
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003123//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003124// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003125//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003126
Akira Hatanaka97d9f082012-10-10 01:27:09 +00003127bool
3128MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3129 MachineFunction &MF, bool isVarArg,
3130 const SmallVectorImpl<ISD::OutputArg> &Outs,
3131 LLVMContext &Context) const {
3132 SmallVector<CCValAssign, 16> RVLocs;
3133 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3134 RVLocs, Context);
3135 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3136}
3137
Dan Gohman98ca4f22009-08-05 01:29:28 +00003138SDValue
3139MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003140 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003141 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003142 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003143 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003144
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003145 // CCValAssign - represent the assignment of
3146 // the return value to a location
3147 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003148
3149 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003150 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003151 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003152
Dan Gohman98ca4f22009-08-05 01:29:28 +00003153 // Analize return values.
3154 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003155
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003156 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003157 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003158 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003159 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003160 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003161 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003162 }
3163
Dan Gohman475871a2008-07-27 21:46:04 +00003164 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003165
3166 // Copy the result values into the output registers.
3167 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3168 CCValAssign &VA = RVLocs[i];
3169 assert(VA.isRegLoc() && "Can only return in registers!");
3170
Akira Hatanaka82099682011-12-19 19:52:25 +00003171 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003172
3173 // guarantee that all emitted copies are
3174 // stuck together, avoiding something bad
3175 Flag = Chain.getValue(1);
3176 }
3177
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003178 // The mips ABIs for returning structs by value requires that we copy
3179 // the sret argument into $v0 for the return. We saved the argument into
3180 // a virtual register in the entry block, so now we copy the value out
3181 // and into $v0.
3182 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3183 MachineFunction &MF = DAG.getMachineFunction();
3184 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3185 unsigned Reg = MipsFI->getSRetReturnReg();
3186
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003187 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003188 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003189 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003190 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003191
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003192 Chain = DAG.getCopyToReg(Chain, dl, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003193 Flag = Chain.getValue(1);
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003194 MF.getRegInfo().addLiveOut(V0);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003195 }
3196
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003197 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003198 if (Flag.getNode())
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003199 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain, Flag);
3200
3201 // Return Void
3202 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003203}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003204
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003205//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003206// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003207//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003208
3209/// getConstraintType - Given a constraint letter, return the type of
3210/// constraint it is for this target.
3211MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003212getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003213{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003214 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003215 // GCC config/mips/constraints.md
3216 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003217 // 'd' : An address register. Equivalent to r
3218 // unless generating MIPS16 code.
3219 // 'y' : Equivalent to r; retained for
3220 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003221 // 'c' : A register suitable for use in an indirect
3222 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003223 // 'l' : The lo register. 1 word storage.
3224 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003225 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003226 switch (Constraint[0]) {
3227 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003228 case 'd':
3229 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003230 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003231 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003232 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003233 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003234 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003235 }
3236 }
3237 return TargetLowering::getConstraintType(Constraint);
3238}
3239
John Thompson44ab89e2010-10-29 17:29:13 +00003240/// Examine constraint type and operand type and determine a weight value.
3241/// This object must already have been set up with the operand type
3242/// and the current alternative constraint selected.
3243TargetLowering::ConstraintWeight
3244MipsTargetLowering::getSingleConstraintMatchWeight(
3245 AsmOperandInfo &info, const char *constraint) const {
3246 ConstraintWeight weight = CW_Invalid;
3247 Value *CallOperandVal = info.CallOperandVal;
3248 // If we don't have a value, we can't do a match,
3249 // but allow it at the lowest weight.
3250 if (CallOperandVal == NULL)
3251 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003252 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003253 // Look at the constraint type.
3254 switch (*constraint) {
3255 default:
3256 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3257 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003258 case 'd':
3259 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003260 if (type->isIntegerTy())
3261 weight = CW_Register;
3262 break;
3263 case 'f':
3264 if (type->isFloatTy())
3265 weight = CW_Register;
3266 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003267 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003268 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003269 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003270 if (type->isIntegerTy())
3271 weight = CW_SpecificReg;
3272 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003273 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003274 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003275 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003276 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003277 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003278 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003279 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003280 if (isa<ConstantInt>(CallOperandVal))
3281 weight = CW_Constant;
3282 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003283 }
3284 return weight;
3285}
3286
Eric Christopher38d64262011-06-29 19:33:04 +00003287/// Given a register class constraint, like 'r', if this corresponds directly
3288/// to an LLVM register class, return a register of 0 and the register class
3289/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003290std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003291getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003292{
3293 if (Constraint.size() == 1) {
3294 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003295 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3296 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003297 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003298 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3299 if (Subtarget->inMips16Mode())
3300 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003301 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003302 }
Jack Carter10de0252012-07-02 23:35:23 +00003303 if (VT == MVT::i64 && !HasMips64)
3304 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003305 if (VT == MVT::i64 && HasMips64)
3306 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3307 // This will generate an error message
3308 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003309 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003310 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003311 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003312 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3313 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003314 return std::make_pair(0U, &Mips::FGR64RegClass);
3315 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003316 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003317 break;
3318 case 'c': // register suitable for indirect jump
3319 if (VT == MVT::i32)
3320 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3321 assert(VT == MVT::i64 && "Unexpected type.");
3322 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003323 case 'l': // register suitable for indirect jump
3324 if (VT == MVT::i32)
3325 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3326 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003327 case 'x': // register suitable for indirect jump
3328 // Fixme: Not triggering the use of both hi and low
3329 // This will generate an error message
3330 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003331 }
3332 }
3333 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3334}
3335
Eric Christopher50ab0392012-05-07 03:13:32 +00003336/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3337/// vector. If it is invalid, don't add anything to Ops.
3338void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3339 std::string &Constraint,
3340 std::vector<SDValue>&Ops,
3341 SelectionDAG &DAG) const {
3342 SDValue Result(0, 0);
3343
3344 // Only support length 1 constraints for now.
3345 if (Constraint.length() > 1) return;
3346
3347 char ConstraintLetter = Constraint[0];
3348 switch (ConstraintLetter) {
3349 default: break; // This will fall through to the generic implementation
3350 case 'I': // Signed 16 bit constant
3351 // If this fails, the parent routine will give an error
3352 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3353 EVT Type = Op.getValueType();
3354 int64_t Val = C->getSExtValue();
3355 if (isInt<16>(Val)) {
3356 Result = DAG.getTargetConstant(Val, Type);
3357 break;
3358 }
3359 }
3360 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003361 case 'J': // integer zero
3362 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3363 EVT Type = Op.getValueType();
3364 int64_t Val = C->getZExtValue();
3365 if (Val == 0) {
3366 Result = DAG.getTargetConstant(0, Type);
3367 break;
3368 }
3369 }
3370 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003371 case 'K': // unsigned 16 bit immediate
3372 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3373 EVT Type = Op.getValueType();
3374 uint64_t Val = (uint64_t)C->getZExtValue();
3375 if (isUInt<16>(Val)) {
3376 Result = DAG.getTargetConstant(Val, Type);
3377 break;
3378 }
3379 }
3380 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003381 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3382 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3383 EVT Type = Op.getValueType();
3384 int64_t Val = C->getSExtValue();
3385 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3386 Result = DAG.getTargetConstant(Val, Type);
3387 break;
3388 }
3389 }
3390 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003391 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3392 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3393 EVT Type = Op.getValueType();
3394 int64_t Val = C->getSExtValue();
3395 if ((Val >= -65535) && (Val <= -1)) {
3396 Result = DAG.getTargetConstant(Val, Type);
3397 break;
3398 }
3399 }
3400 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003401 case 'O': // signed 15 bit immediate
3402 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3403 EVT Type = Op.getValueType();
3404 int64_t Val = C->getSExtValue();
3405 if ((isInt<15>(Val))) {
3406 Result = DAG.getTargetConstant(Val, Type);
3407 break;
3408 }
3409 }
3410 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003411 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3412 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3413 EVT Type = Op.getValueType();
3414 int64_t Val = C->getSExtValue();
3415 if ((Val <= 65535) && (Val >= 1)) {
3416 Result = DAG.getTargetConstant(Val, Type);
3417 break;
3418 }
3419 }
3420 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003421 }
3422
3423 if (Result.getNode()) {
3424 Ops.push_back(Result);
3425 return;
3426 }
3427
3428 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3429}
3430
Dan Gohman6520e202008-10-18 02:06:02 +00003431bool
3432MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3433 // The Mips target isn't yet aware of offsets.
3434 return false;
3435}
Evan Chengeb2f9692009-10-27 19:56:55 +00003436
Akira Hatanakae193b322012-06-13 19:33:32 +00003437EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
3438 unsigned SrcAlign, bool IsZeroVal,
3439 bool MemcpyStrSrc,
3440 MachineFunction &MF) const {
3441 if (Subtarget->hasMips64())
3442 return MVT::i64;
3443
3444 return MVT::i32;
3445}
3446
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003447bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3448 if (VT != MVT::f32 && VT != MVT::f64)
3449 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003450 if (Imm.isNegZero())
3451 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003452 return Imm.isZero();
3453}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003454
3455unsigned MipsTargetLowering::getJumpTableEncoding() const {
3456 if (IsN64)
3457 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003458
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003459 return TargetLowering::getJumpTableEncoding();
3460}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003461
3462MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CallConv, bool IsVarArg,
3463 bool IsO32, CCState &Info) : CCInfo(Info) {
3464 UseRegsForByval = true;
3465
3466 if (IsO32) {
3467 RegSize = 4;
3468 NumIntArgRegs = array_lengthof(O32IntRegs);
3469 ReservedArgArea = 16;
3470 IntArgRegs = ShadowRegs = O32IntRegs;
3471 FixedFn = VarFn = CC_MipsO32;
3472 } else {
3473 RegSize = 8;
3474 NumIntArgRegs = array_lengthof(Mips64IntRegs);
3475 ReservedArgArea = 0;
3476 IntArgRegs = Mips64IntRegs;
3477 ShadowRegs = Mips64DPRegs;
3478 FixedFn = CC_MipsN;
3479 VarFn = CC_MipsN_VarArg;
3480 }
3481
3482 if (CallConv == CallingConv::Fast) {
3483 assert(!IsVarArg);
3484 UseRegsForByval = false;
3485 ReservedArgArea = 0;
3486 FixedFn = VarFn = CC_Mips_FastCC;
3487 }
3488
3489 // Pre-allocate reserved argument area.
3490 CCInfo.AllocateStack(ReservedArgArea, 1);
3491}
3492
3493void MipsTargetLowering::MipsCC::
3494analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args) {
3495 unsigned NumOpnds = Args.size();
3496
3497 for (unsigned I = 0; I != NumOpnds; ++I) {
3498 MVT ArgVT = Args[I].VT;
3499 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3500 bool R;
3501
3502 if (ArgFlags.isByVal()) {
3503 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3504 continue;
3505 }
3506
3507 if (Args[I].IsFixed)
3508 R = FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3509 else
3510 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3511
3512 if (R) {
3513#ifndef NDEBUG
3514 dbgs() << "Call operand #" << I << " has unhandled type "
3515 << EVT(ArgVT).getEVTString();
3516#endif
3517 llvm_unreachable(0);
3518 }
3519 }
3520}
3521
3522void MipsTargetLowering::MipsCC::
3523analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args) {
3524 unsigned NumArgs = Args.size();
3525
3526 for (unsigned I = 0; I != NumArgs; ++I) {
3527 MVT ArgVT = Args[I].VT;
3528 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3529
3530 if (ArgFlags.isByVal()) {
3531 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3532 continue;
3533 }
3534
3535 if (!FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
3536 continue;
3537
3538#ifndef NDEBUG
3539 dbgs() << "Formal Arg #" << I << " has unhandled type "
3540 << EVT(ArgVT).getEVTString();
3541#endif
3542 llvm_unreachable(0);
3543 }
3544}
3545
3546void
3547MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3548 MVT LocVT,
3549 CCValAssign::LocInfo LocInfo,
3550 ISD::ArgFlagsTy ArgFlags) {
3551 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3552
3553 struct ByValArgInfo ByVal;
3554 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3555 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3556 RegSize * 2);
3557
3558 if (UseRegsForByval)
3559 allocateRegs(ByVal, ByValSize, Align);
3560
3561 // Allocate space on caller's stack.
3562 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3563 Align);
3564 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3565 LocInfo));
3566 ByValArgs.push_back(ByVal);
3567}
3568
3569void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3570 unsigned ByValSize,
3571 unsigned Align) {
3572 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3573 "Byval argument's size and alignment should be a multiple of"
3574 "RegSize.");
3575
3576 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3577
3578 // If Align > RegSize, the first arg register must be even.
3579 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3580 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3581 ++ByVal.FirstIdx;
3582 }
3583
3584 // Mark the registers allocated.
3585 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3586 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3587 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3588}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003589
3590void MipsTargetLowering::
3591copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3592 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3593 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3594 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3595 MachineFunction &MF = DAG.getMachineFunction();
3596 MachineFrameInfo *MFI = MF.getFrameInfo();
3597 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3598 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3599 int FrameObjOffset;
3600
3601 if (RegAreaSize)
3602 FrameObjOffset = (int)CC.reservedArgArea() -
3603 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3604 else
3605 FrameObjOffset = ByVal.Address;
3606
3607 // Create frame object.
3608 EVT PtrTy = getPointerTy();
3609 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3610 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3611 InVals.push_back(FIN);
3612
3613 if (!ByVal.NumRegs)
3614 return;
3615
3616 // Copy arg registers.
3617 EVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
3618 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3619
3620 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3621 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
3622 unsigned VReg = AddLiveIn(MF, ArgReg, RC);
3623 unsigned Offset = I * CC.regSize();
3624 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3625 DAG.getConstant(Offset, PtrTy));
3626 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3627 StorePtr, MachinePointerInfo(FuncArg, Offset),
3628 false, false, 0);
3629 OutChains.push_back(Store);
3630 }
3631}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003632
3633// Copy byVal arg to registers and stack.
3634void MipsTargetLowering::
3635passByValArg(SDValue Chain, DebugLoc DL,
3636 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
3637 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3638 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3639 const MipsCC &CC, const ByValArgInfo &ByVal,
3640 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3641 unsigned ByValSize = Flags.getByValSize();
3642 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3643 unsigned RegSize = CC.regSize();
3644 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3645 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3646
3647 if (ByVal.NumRegs) {
3648 const uint16_t *ArgRegs = CC.intArgRegs();
3649 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3650 unsigned I = 0;
3651
3652 // Copy words to registers.
3653 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3654 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3655 DAG.getConstant(Offset, PtrTy));
3656 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3657 MachinePointerInfo(), false, false, false,
3658 Alignment);
3659 MemOpChains.push_back(LoadVal.getValue(1));
3660 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3661 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3662 }
3663
3664 // Return if the struct has been fully copied.
3665 if (ByValSize == Offset)
3666 return;
3667
3668 // Copy the remainder of the byval argument with sub-word loads and shifts.
3669 if (LeftoverBytes) {
3670 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3671 "Size of the remainder should be smaller than RegSize.");
3672 SDValue Val;
3673
3674 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3675 Offset < ByValSize; LoadSize /= 2) {
3676 unsigned RemSize = ByValSize - Offset;
3677
3678 if (RemSize < LoadSize)
3679 continue;
3680
3681 // Load subword.
3682 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3683 DAG.getConstant(Offset, PtrTy));
3684 SDValue LoadVal =
3685 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3686 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3687 false, false, Alignment);
3688 MemOpChains.push_back(LoadVal.getValue(1));
3689
3690 // Shift the loaded value.
3691 unsigned Shamt;
3692
3693 if (isLittle)
3694 Shamt = TotalSizeLoaded;
3695 else
3696 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3697
3698 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3699 DAG.getConstant(Shamt, MVT::i32));
3700
3701 if (Val.getNode())
3702 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3703 else
3704 Val = Shift;
3705
3706 Offset += LoadSize;
3707 TotalSizeLoaded += LoadSize;
3708 Alignment = std::min(Alignment, LoadSize);
3709 }
3710
3711 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3712 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3713 return;
3714 }
3715 }
3716
3717 // Copy remainder of byval arg to it with memcpy.
3718 unsigned MemCpySize = ByValSize - Offset;
3719 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3720 DAG.getConstant(Offset, PtrTy));
3721 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3722 DAG.getIntPtrConstant(ByVal.Address));
3723 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3724 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3725 /*isVolatile=*/false, /*AlwaysInline=*/false,
3726 MachinePointerInfo(0), MachinePointerInfo(0));
3727 MemOpChains.push_back(Chain);
3728}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003729
3730void
3731MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3732 const MipsCC &CC, SDValue Chain,
3733 DebugLoc DL, SelectionDAG &DAG) const {
3734 unsigned NumRegs = CC.numIntArgRegs();
3735 const uint16_t *ArgRegs = CC.intArgRegs();
3736 const CCState &CCInfo = CC.getCCInfo();
3737 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3738 unsigned RegSize = CC.regSize();
3739 EVT RegTy = MVT::getIntegerVT(RegSize * 8);
3740 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3741 MachineFunction &MF = DAG.getMachineFunction();
3742 MachineFrameInfo *MFI = MF.getFrameInfo();
3743 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3744
3745 // Offset of the first variable argument from stack pointer.
3746 int VaArgOffset;
3747
3748 if (NumRegs == Idx)
3749 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3750 else
3751 VaArgOffset =
3752 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3753
3754 // Record the frame index of the first variable argument
3755 // which is a value necessary to VASTART.
3756 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3757 MipsFI->setVarArgsFrameIndex(FI);
3758
3759 // Copy the integer registers that have not been used for argument passing
3760 // to the argument register save area. For O32, the save area is allocated
3761 // in the caller's stack frame, while for N32/64, it is allocated in the
3762 // callee's stack frame.
3763 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
3764 unsigned Reg = AddLiveIn(MF, ArgRegs[I], RC);
3765 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3766 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3767 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3768 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3769 MachinePointerInfo(), false, false, 0);
3770 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3771 OutChains.push_back(Store);
3772 }
3773}