blob: cac098bacea81f784da3d559e2855acc42d1d4c3 [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Owen Anderson1ed5b712009-03-11 22:31:21 +000019#define DEBUG_TYPE "virtregmap"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Evan Chengc781a242009-05-03 18:32:42 +000022#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000024#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000027#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000028#include "llvm/Target/TargetInstrInfo.h"
Mike Stumpfe095f32009-05-04 18:40:41 +000029#include "llvm/Target/TargetRegisterInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000030#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000031#include "llvm/Support/Compiler.h"
Evan Cheng752272a2009-02-11 08:24:21 +000032#include "llvm/Support/Debug.h"
Daniel Dunbar1cd1d982009-07-24 10:36:58 +000033#include "llvm/Support/raw_ostream.h"
Evan Cheng957840b2007-02-21 02:22:03 +000034#include "llvm/ADT/BitVector.h"
Evan Chengcb742662008-06-04 09:16:33 +000035#include "llvm/ADT/DenseMap.h"
Evan Cheng752272a2009-02-11 08:24:21 +000036#include "llvm/ADT/DepthFirstIterator.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000037#include "llvm/ADT/Statistic.h"
38#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000039#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000040#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000041using namespace llvm;
42
Evan Cheng87bb9912008-06-13 23:58:02 +000043STATISTIC(NumSpills , "Number of register spills");
Dan Gohman844731a2008-05-13 00:00:25 +000044
Chris Lattner8c4d88d2004-09-30 01:54:45 +000045//===----------------------------------------------------------------------===//
46// VirtRegMap implementation
47//===----------------------------------------------------------------------===//
48
Owen Anderson49c8aa02009-03-13 05:55:11 +000049char VirtRegMap::ID = 0;
50
51static RegisterPass<VirtRegMap>
52X("virtregmap", "Virtual Register Map");
53
54bool VirtRegMap::runOnMachineFunction(MachineFunction &mf) {
Evan Cheng90f95f82009-06-14 20:22:55 +000055 MRI = &mf.getRegInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000056 TII = mf.getTarget().getInstrInfo();
Mike Stumpfe095f32009-05-04 18:40:41 +000057 TRI = mf.getTarget().getRegisterInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000058 MF = &mf;
59
60 ReMatId = MAX_STACK_SLOT+1;
61 LowSpillSlot = HighSpillSlot = NO_STACK_SLOT;
62
63 Virt2PhysMap.clear();
64 Virt2StackSlotMap.clear();
65 Virt2ReMatIdMap.clear();
66 Virt2SplitMap.clear();
67 Virt2SplitKillMap.clear();
68 ReMatMap.clear();
69 ImplicitDefed.clear();
70 SpillSlotToUsesMap.clear();
71 MI2VirtMap.clear();
72 SpillPt2VirtMap.clear();
73 RestorePt2VirtMap.clear();
74 EmergencySpillMap.clear();
75 EmergencySpillSlots.clear();
76
Evan Chengd3653122008-02-27 03:04:06 +000077 SpillSlotToUsesMap.resize(8);
Owen Anderson49c8aa02009-03-13 05:55:11 +000078 ImplicitDefed.resize(MF->getRegInfo().getLastVirtReg()+1-
Evan Cheng4cce6b42008-04-11 17:53:36 +000079 TargetRegisterInfo::FirstVirtualRegister);
Mike Stumpfe095f32009-05-04 18:40:41 +000080
81 allocatableRCRegs.clear();
82 for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
83 E = TRI->regclass_end(); I != E; ++I)
84 allocatableRCRegs.insert(std::make_pair(*I,
85 TRI->getAllocatableSet(mf, *I)));
86
Chris Lattner29268692006-09-05 02:12:02 +000087 grow();
Owen Anderson49c8aa02009-03-13 05:55:11 +000088
89 return false;
Chris Lattner29268692006-09-05 02:12:02 +000090}
91
Chris Lattner8c4d88d2004-09-30 01:54:45 +000092void VirtRegMap::grow() {
Owen Anderson49c8aa02009-03-13 05:55:11 +000093 unsigned LastVirtReg = MF->getRegInfo().getLastVirtReg();
Evan Cheng549f27d32007-08-13 23:45:17 +000094 Virt2PhysMap.grow(LastVirtReg);
95 Virt2StackSlotMap.grow(LastVirtReg);
96 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000097 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000098 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000099 ReMatMap.grow(LastVirtReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +0000100 ImplicitDefed.resize(LastVirtReg-TargetRegisterInfo::FirstVirtualRegister+1);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000101}
102
Evan Cheng90f95f82009-06-14 20:22:55 +0000103unsigned VirtRegMap::getRegAllocPref(unsigned virtReg) {
Evan Cheng358dec52009-06-15 08:28:29 +0000104 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(virtReg);
105 unsigned physReg = Hint.second;
106 if (physReg &&
107 TargetRegisterInfo::isVirtualRegister(physReg) && hasPhys(physReg))
108 physReg = getPhys(physReg);
109 if (Hint.first == 0)
110 return (physReg && TargetRegisterInfo::isPhysicalRegister(physReg))
111 ? physReg : 0;
112 return TRI->ResolveRegAllocHint(Hint.first, physReg, *MF);
Evan Cheng90f95f82009-06-14 20:22:55 +0000113}
114
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000115int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000116 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000117 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000118 "attempt to assign stack slot to already spilled register");
Owen Anderson49c8aa02009-03-13 05:55:11 +0000119 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg);
120 int SS = MF->getFrameInfo()->CreateStackObject(RC->getSize(),
Evan Cheng491f54f2009-10-17 09:20:14 +0000121 RC->getAlignment(), /*isSS*/true);
Evan Chengd3653122008-02-27 03:04:06 +0000122 if (LowSpillSlot == NO_STACK_SLOT)
123 LowSpillSlot = SS;
124 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
125 HighSpillSlot = SS;
126 unsigned Idx = SS-LowSpillSlot;
127 while (Idx >= SpillSlotToUsesMap.size())
128 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
129 Virt2StackSlotMap[virtReg] = SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000130 ++NumSpills;
Evan Chengd3653122008-02-27 03:04:06 +0000131 return SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000132}
133
Evan Chengd3653122008-02-27 03:04:06 +0000134void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000135 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000136 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000137 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000138 assert((SS >= 0 ||
Owen Anderson49c8aa02009-03-13 05:55:11 +0000139 (SS >= MF->getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000140 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000141 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000142}
143
Evan Cheng2638e1a2007-03-20 08:13:50 +0000144int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000145 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000146 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000147 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000148 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000149 return ReMatId++;
150}
151
Evan Cheng549f27d32007-08-13 23:45:17 +0000152void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000153 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000154 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
155 "attempt to assign re-mat id to already spilled register");
156 Virt2ReMatIdMap[virtReg] = id;
157}
158
Evan Cheng676dd7c2008-03-11 07:19:34 +0000159int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
160 std::map<const TargetRegisterClass*, int>::iterator I =
161 EmergencySpillSlots.find(RC);
162 if (I != EmergencySpillSlots.end())
163 return I->second;
Owen Anderson49c8aa02009-03-13 05:55:11 +0000164 int SS = MF->getFrameInfo()->CreateStackObject(RC->getSize(),
Evan Cheng491f54f2009-10-17 09:20:14 +0000165 RC->getAlignment(), /*isSS*/true);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000166 if (LowSpillSlot == NO_STACK_SLOT)
167 LowSpillSlot = SS;
168 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
169 HighSpillSlot = SS;
Dan Gohman4daa9072008-10-06 18:00:07 +0000170 EmergencySpillSlots[RC] = SS;
Evan Cheng676dd7c2008-03-11 07:19:34 +0000171 return SS;
172}
173
Evan Chengd3653122008-02-27 03:04:06 +0000174void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
Owen Anderson49c8aa02009-03-13 05:55:11 +0000175 if (!MF->getFrameInfo()->isFixedObjectIndex(FI)) {
David Greenecff86082008-05-22 21:12:21 +0000176 // If FI < LowSpillSlot, this stack reference was produced by
177 // instruction selection and is not a spill
178 if (FI >= LowSpillSlot) {
179 assert(FI >= 0 && "Spill slot index should not be negative!");
Bill Wendlingf3061f82008-05-23 01:29:08 +0000180 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000181 && "Invalid spill slot");
182 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
183 }
Evan Chengd3653122008-02-27 03:04:06 +0000184 }
185}
186
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000187void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000188 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000189 // Move previous memory references folded to new instruction.
190 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000191 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000192 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
193 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000194 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000195 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000196
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000197 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000198 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000199}
200
Evan Cheng7f566252007-10-13 02:50:24 +0000201void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
202 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
203 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
204}
205
Evan Chengd3653122008-02-27 03:04:06 +0000206void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
207 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
208 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000209 if (!MO.isFI())
Evan Chengd3653122008-02-27 03:04:06 +0000210 continue;
211 int FI = MO.getIndex();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000212 if (MF->getFrameInfo()->isFixedObjectIndex(FI))
Evan Chengd3653122008-02-27 03:04:06 +0000213 continue;
David Greenecff86082008-05-22 21:12:21 +0000214 // This stack reference was produced by instruction selection and
Bill Wendlinge67f5e42009-03-31 08:41:31 +0000215 // is not a spill
David Greenecff86082008-05-22 21:12:21 +0000216 if (FI < LowSpillSlot)
217 continue;
Bill Wendlingf3061f82008-05-23 01:29:08 +0000218 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000219 && "Invalid spill slot");
Evan Chengd3653122008-02-27 03:04:06 +0000220 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
221 }
222 MI2VirtMap.erase(MI);
223 SpillPt2VirtMap.erase(MI);
224 RestorePt2VirtMap.erase(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000225 EmergencySpillMap.erase(MI);
Evan Chengd3653122008-02-27 03:04:06 +0000226}
227
Evan Chengc781a242009-05-03 18:32:42 +0000228/// FindUnusedRegisters - Gather a list of allocatable registers that
229/// have not been allocated to any virtual register.
Evan Cheng90f95f82009-06-14 20:22:55 +0000230bool VirtRegMap::FindUnusedRegisters(LiveIntervals* LIs) {
Evan Chengc781a242009-05-03 18:32:42 +0000231 unsigned NumRegs = TRI->getNumRegs();
232 UnusedRegs.reset();
233 UnusedRegs.resize(NumRegs);
234
235 BitVector Used(NumRegs);
236 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
237 e = MF->getRegInfo().getLastVirtReg(); i <= e; ++i)
238 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
239 Used.set(Virt2PhysMap[i]);
240
241 BitVector Allocatable = TRI->getAllocatableSet(*MF);
242 bool AnyUnused = false;
243 for (unsigned Reg = 1; Reg < NumRegs; ++Reg) {
244 if (Allocatable[Reg] && !Used[Reg] && !LIs->hasInterval(Reg)) {
245 bool ReallyUnused = true;
246 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) {
247 if (Used[*AS] || LIs->hasInterval(*AS)) {
248 ReallyUnused = false;
249 break;
250 }
251 }
252 if (ReallyUnused) {
253 AnyUnused = true;
254 UnusedRegs.set(Reg);
255 }
256 }
257 }
258
259 return AnyUnused;
260}
261
Daniel Dunbar1cd1d982009-07-24 10:36:58 +0000262void VirtRegMap::print(raw_ostream &OS, const Module* M) const {
Owen Anderson49c8aa02009-03-13 05:55:11 +0000263 const TargetRegisterInfo* TRI = MF->getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000264
Chris Lattner7f690e62004-09-30 02:15:18 +0000265 OS << "********** REGISTER MAP **********\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000266 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Owen Anderson49c8aa02009-03-13 05:55:11 +0000267 e = MF->getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner7f690e62004-09-30 02:15:18 +0000268 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000269 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i])
Bill Wendling74ab84c2008-02-26 21:11:01 +0000270 << "]\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000271 }
272
Dan Gohman6f0d0242008-02-10 18:45:23 +0000273 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Owen Anderson49c8aa02009-03-13 05:55:11 +0000274 e = MF->getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner7f690e62004-09-30 02:15:18 +0000275 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
276 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
277 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000278}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000279
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000280void VirtRegMap::dump() const {
Chris Lattnerd9ea85a2009-08-23 08:43:55 +0000281 print(errs());
Daniel Dunbarcfbf05e2009-03-14 01:53:05 +0000282}