blob: 27024b4e9e5a9b274afc70fbd0b9ad00bd142494 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000048#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
David Greenef125a292011-02-08 19:04:41 +000059static cl::opt<bool>
60Disable256Bit("disable-256bit", cl::Hidden,
61 cl::desc("Disable use of 256-bit vectors"));
62
Evan Cheng10e86422008-04-25 19:11:04 +000063// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000064static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000065 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000066
David Greenea5f26012011-02-07 19:36:54 +000067static SDValue Insert128BitVector(SDValue Result,
68 SDValue Vec,
69 SDValue Idx,
70 SelectionDAG &DAG,
71 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000072
David Greenea5f26012011-02-07 19:36:54 +000073static SDValue Extract128BitVector(SDValue Vec,
74 SDValue Idx,
75 SelectionDAG &DAG,
76 DebugLoc dl);
77
David Greenef125a292011-02-08 19:04:41 +000078static SDValue ConcatVectors(SDValue Lower, SDValue Upper, SelectionDAG &DAG);
79
80
David Greenea5f26012011-02-07 19:36:54 +000081/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
82/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000083/// simple subregister reference. Idx is an index in the 128 bits we
84/// want. It need not be aligned to a 128-bit bounday. That makes
85/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000086static SDValue Extract128BitVector(SDValue Vec,
87 SDValue Idx,
88 SelectionDAG &DAG,
89 DebugLoc dl) {
90 EVT VT = Vec.getValueType();
91 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
92
93 EVT ElVT = VT.getVectorElementType();
94
95 int Factor = VT.getSizeInBits() / 128;
96
97 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(),
98 ElVT,
99 VT.getVectorNumElements() / Factor);
100
101 // Extract from UNDEF is UNDEF.
102 if (Vec.getOpcode() == ISD::UNDEF)
103 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
104
105 if (isa<ConstantSDNode>(Idx)) {
106 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
107
108 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
109 // we can match to VEXTRACTF128.
110 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
111
112 // This is the index of the first element of the 128-bit chunk
113 // we want.
114 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
115 * ElemsPerChunk);
116
117 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
118
119 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
120 VecIdx);
121
122 return Result;
123 }
124
125 return SDValue();
126}
127
128/// Generate a DAG to put 128-bits into a vector > 128 bits. This
129/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000130/// simple superregister reference. Idx is an index in the 128 bits
131/// we want. It need not be aligned to a 128-bit bounday. That makes
132/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000133static SDValue Insert128BitVector(SDValue Result,
134 SDValue Vec,
135 SDValue Idx,
136 SelectionDAG &DAG,
137 DebugLoc dl) {
138 if (isa<ConstantSDNode>(Idx)) {
139 EVT VT = Vec.getValueType();
140 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
141
142 EVT ElVT = VT.getVectorElementType();
143
144 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
145
146 EVT ResultVT = Result.getValueType();
147
148 // Insert the relevant 128 bits.
149 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
150
151 // This is the index of the first element of the 128-bit chunk
152 // we want.
153 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
154 * ElemsPerChunk);
155
156 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
157
158 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
159 VecIdx);
160 return Result;
161 }
162
163 return SDValue();
164}
165
David Greenef125a292011-02-08 19:04:41 +0000166/// Given two vectors, concat them.
167static SDValue ConcatVectors(SDValue Lower, SDValue Upper, SelectionDAG &DAG) {
168 DebugLoc dl = Lower.getDebugLoc();
169
170 assert(Lower.getValueType() == Upper.getValueType() && "Mismatched vectors!");
171
172 EVT VT = EVT::getVectorVT(*DAG.getContext(),
173 Lower.getValueType().getVectorElementType(),
174 Lower.getValueType().getVectorNumElements() * 2);
175
176 // TODO: Generalize to arbitrary vector length (this assumes 256-bit vectors).
177 assert(VT.getSizeInBits() == 256 && "Unsupported vector concat!");
178
179 // Insert the upper subvector.
180 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Upper,
181 DAG.getConstant(
182 // This is half the length of the result
183 // vector. Start inserting the upper 128
184 // bits here.
185 Lower.getValueType().getVectorNumElements(),
186 MVT::i32),
187 DAG, dl);
188
189 // Insert the lower subvector.
190 Vec = Insert128BitVector(Vec, Lower, DAG.getConstant(0, MVT::i32), DAG, dl);
191 return Vec;
192}
193
Chris Lattnerf0144122009-07-28 03:13:23 +0000194static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000195 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
196 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000197
Evan Cheng2bffee22011-02-01 01:14:13 +0000198 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000199 if (is64Bit)
200 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000201 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000202 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000203
Evan Cheng2bffee22011-02-01 01:14:13 +0000204 if (Subtarget->isTargetELF()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000205 if (is64Bit)
206 return new X8664_ELFTargetObjectFile(TM);
207 return new X8632_ELFTargetObjectFile(TM);
208 }
Evan Cheng2bffee22011-02-01 01:14:13 +0000209 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000210 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000211 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000212}
213
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000214X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000215 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000216 Subtarget = &TM.getSubtarget<X86Subtarget>();
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000217 X86ScalarSSEf64 = Subtarget->hasXMMInt();
218 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000220
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000221 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000222 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000223
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000225 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226
227 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000229 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +0000230 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000231 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000232
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000233 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000234 // Setup Windows compiler runtime calls.
235 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000236 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
237 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000238 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000239 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000240 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000241 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
242 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000243 }
244
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000245 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000246 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000247 setUseUnderscoreSetJmp(false);
248 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000249 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000250 // MS runtime is weird: it exports _setjmp, but longjmp!
251 setUseUnderscoreSetJmp(true);
252 setUseUnderscoreLongJmp(false);
253 } else {
254 setUseUnderscoreSetJmp(true);
255 setUseUnderscoreLongJmp(true);
256 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000257
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000258 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000260 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000264
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000266
Scott Michelfdc40a02009-02-17 22:15:04 +0000267 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000269 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000271 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
273 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000274
275 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
277 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
278 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
279 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
280 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
281 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000282
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000283 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
284 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
286 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
287 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000288
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
291 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000292 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000293 // We have an algorithm for SSE2->double, and we turn this into a
294 // 64-bit FILD followed by conditional FADD for other targets.
295 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000296 // We have an algorithm for SSE2, and we turn this into a 64-bit
297 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000298 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000300
301 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
302 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
304 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000305
Devang Patel6a784892009-06-05 18:48:29 +0000306 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000307 // SSE has no i16 to fp conversion, only i32
308 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000310 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000312 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
314 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000315 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000316 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
318 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Dale Johannesen73328d12007-09-19 23:55:34 +0000321 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
322 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
324 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000325
Evan Cheng02568ff2006-01-30 22:13:22 +0000326 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
327 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
329 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000330
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000331 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000333 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000335 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
337 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000338 }
339
340 // Handle FP_TO_UINT by promoting the destination to a larger signed
341 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
343 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
344 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000345
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
348 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000349 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000350 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000351 // Expand FP_TO_UINT into a select.
352 // FIXME: We would like to use a Custom expander here eventually to do
353 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000355 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000356 // With SSE3 we can use fisttpll to convert to a signed i64; without
357 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000359 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000360
Chris Lattner399610a2006-12-05 18:22:22 +0000361 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000362 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000363 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
364 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000365 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000366 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000367 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000368 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000369 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000370 }
Chris Lattner21f66852005-12-23 05:15:23 +0000371
Dan Gohmanb00ee212008-02-18 19:34:53 +0000372 // Scalar integer divide and remainder are lowered to use operations that
373 // produce two results, to match the available instructions. This exposes
374 // the two-result form to trivial CSE, which is able to combine x/y and x%y
375 // into a single instruction.
376 //
377 // Scalar integer multiply-high is also lowered to use two-result
378 // operations, to match the available instructions. However, plain multiply
379 // (low) operations are left as Legal, as there are single-result
380 // instructions for this in x86. Using the two-result multiply instructions
381 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000382 for (unsigned i = 0, e = 4; i != e; ++i) {
383 MVT VT = IntVTs[i];
384 setOperationAction(ISD::MULHS, VT, Expand);
385 setOperationAction(ISD::MULHU, VT, Expand);
386 setOperationAction(ISD::SDIV, VT, Expand);
387 setOperationAction(ISD::UDIV, VT, Expand);
388 setOperationAction(ISD::SREM, VT, Expand);
389 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000390
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000391 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000392 setOperationAction(ISD::ADDC, VT, Custom);
393 setOperationAction(ISD::ADDE, VT, Custom);
394 setOperationAction(ISD::SUBC, VT, Custom);
395 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000396 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
399 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
400 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
401 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000402 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
404 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
405 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
406 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
407 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
408 setOperationAction(ISD::FREM , MVT::f32 , Expand);
409 setOperationAction(ISD::FREM , MVT::f64 , Expand);
410 setOperationAction(ISD::FREM , MVT::f80 , Expand);
411 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
414 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000415 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
416 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
418 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
421 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 }
423
Benjamin Kramer1292c222010-12-04 20:32:23 +0000424 if (Subtarget->hasPOPCNT()) {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
426 } else {
427 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
428 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
429 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
430 if (Subtarget->is64Bit())
431 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
432 }
433
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
435 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000436
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000440 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000441 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
445 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
446 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000447 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
451 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
454 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000455 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000457
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000458 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
460 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
461 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
462 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000463 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
465 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000466 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000467 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
469 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
470 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
471 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000472 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000473 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000474 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
476 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
477 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000478 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
480 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
481 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000482 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000483
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000484 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000486
Eric Christopher9a9d2752010-07-22 02:48:34 +0000487 // We may not have a libcall for MEMBARRIER so we should lower this.
488 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000489
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000490 // On X86 and X86-64, atomic operations are lowered to locked instructions.
491 // Locked instructions, in turn, have implicit fence semantics (all memory
492 // operations are flushed before issuing the locked instruction, and they
493 // are not buffered), so we can fold away the common pattern of
494 // fence-atomic-fence.
495 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000496
Mon P Wang63307c32008-05-05 19:05:59 +0000497 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000498 for (unsigned i = 0, e = 4; i != e; ++i) {
499 MVT VT = IntVTs[i];
500 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
502 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000503
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000504 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000512 }
513
Evan Cheng3c992d22006-03-07 02:02:57 +0000514 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000515 if (!Subtarget->isTargetDarwin() &&
516 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000517 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000519 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000520
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
522 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
523 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
524 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000526 setExceptionPointerRegister(X86::RAX);
527 setExceptionSelectorRegister(X86::RDX);
528 } else {
529 setExceptionPointerRegister(X86::EAX);
530 setExceptionSelectorRegister(X86::EDX);
531 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
533 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000552 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000554 if (Subtarget->isTargetCygMing() || Subtarget->isTargetWindows())
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000556 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000558
Evan Chengc7ce29b2009-02-13 22:36:38 +0000559 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000560 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000561 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
563 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000564
Evan Cheng223547a2006-01-31 22:28:30 +0000565 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 setOperationAction(ISD::FABS , MVT::f64, Custom);
567 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000568
569 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FNEG , MVT::f64, Custom);
571 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
Evan Cheng68c47cb2007-01-05 07:55:56 +0000573 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
575 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000576
Evan Chengd25e9e82006-02-02 00:28:23 +0000577 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FSIN , MVT::f64, Expand);
579 setOperationAction(ISD::FCOS , MVT::f64, Expand);
580 setOperationAction(ISD::FSIN , MVT::f32, Expand);
581 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000582
Chris Lattnera54aa942006-01-29 06:26:08 +0000583 // Expand FP immediates into loads from the stack, except for the special
584 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000585 addLegalFPImmediate(APFloat(+0.0)); // xorpd
586 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000587 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000588 // Use SSE for f32, x87 for f64.
589 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
591 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000595
596 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000597 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
603 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FSIN , MVT::f32, Expand);
607 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
Nate Begemane1795842008-02-14 08:57:00 +0000609 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610 addLegalFPImmediate(APFloat(+0.0f)); // xorps
611 addLegalFPImmediate(APFloat(+0.0)); // FLD0
612 addLegalFPImmediate(APFloat(+1.0)); // FLD1
613 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
614 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
615
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
618 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000619 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000622 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
624 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
627 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
628 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
629 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000630
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000631 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
633 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000635 addLegalFPImmediate(APFloat(+0.0)); // FLD0
636 addLegalFPImmediate(APFloat(+1.0)); // FLD1
637 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
638 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000639 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
640 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
641 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
642 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000643 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000644
Dale Johannesen59a58732007-08-05 18:49:15 +0000645 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000646 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
648 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
649 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000650 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000651 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000652 addLegalFPImmediate(TmpFlt); // FLD0
653 TmpFlt.changeSign();
654 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000655
656 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000657 APFloat TmpFlt2(+1.0);
658 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
659 &ignored);
660 addLegalFPImmediate(TmpFlt2); // FLD1
661 TmpFlt2.changeSign();
662 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
663 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000664
Evan Chengc7ce29b2009-02-13 22:36:38 +0000665 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
667 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000669 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000670
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000671 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
673 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
674 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::FLOG, MVT::f80, Expand);
677 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
678 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
679 setOperationAction(ISD::FEXP, MVT::f80, Expand);
680 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000681
Mon P Wangf007a8b2008-11-06 05:31:54 +0000682 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000683 // (for widening) or expand (for scalarization). Then we will selectively
684 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
686 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
687 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000703 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
704 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000736 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000737 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
741 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
742 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
743 setTruncStoreAction((MVT::SimpleValueType)VT,
744 (MVT::SimpleValueType)InnerVT, Expand);
745 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
747 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000748 }
749
Evan Chengc7ce29b2009-02-13 22:36:38 +0000750 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
751 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000752 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000753 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000754 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000755 }
756
Dale Johannesen0488fb62010-09-30 23:57:10 +0000757 // MMX-sized vectors (other than x86mmx) are expected to be expanded
758 // into smaller operations.
759 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
760 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
761 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
762 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
763 setOperationAction(ISD::AND, MVT::v8i8, Expand);
764 setOperationAction(ISD::AND, MVT::v4i16, Expand);
765 setOperationAction(ISD::AND, MVT::v2i32, Expand);
766 setOperationAction(ISD::AND, MVT::v1i64, Expand);
767 setOperationAction(ISD::OR, MVT::v8i8, Expand);
768 setOperationAction(ISD::OR, MVT::v4i16, Expand);
769 setOperationAction(ISD::OR, MVT::v2i32, Expand);
770 setOperationAction(ISD::OR, MVT::v1i64, Expand);
771 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
772 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
773 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
774 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
778 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
779 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
780 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
781 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
782 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
783 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000784 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
787 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000788
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000789 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000791
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
793 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
794 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
795 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
796 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
797 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
798 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
799 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
800 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
801 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
802 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
803 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804 }
805
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000806 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000808
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000809 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
810 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
814 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000815
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
817 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
818 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
819 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
820 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
821 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
822 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
823 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
824 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
825 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
826 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
827 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
828 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
829 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
830 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
831 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000832
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
834 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
835 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
836 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
839 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000843
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
848 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
849
Evan Cheng2c3ae372006-04-12 21:21:57 +0000850 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
852 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000853 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000854 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000855 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000856 // Do not attempt to custom lower non-128-bit vectors
857 if (!VT.is128BitVector())
858 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 setOperationAction(ISD::BUILD_VECTOR,
860 VT.getSimpleVT().SimpleTy, Custom);
861 setOperationAction(ISD::VECTOR_SHUFFLE,
862 VT.getSimpleVT().SimpleTy, Custom);
863 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
864 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000865 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
868 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
870 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
871 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
872 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000873
Nate Begemancdd1eec2008-02-12 22:51:28 +0000874 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
876 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000877 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000878
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000879 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
881 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000882 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000883
884 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000885 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000886 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000887
Owen Andersond6662ad2009-08-10 20:46:15 +0000888 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000890 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000892 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000894 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000896 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000898 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000899
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000901
Evan Cheng2c3ae372006-04-12 21:21:57 +0000902 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
904 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
905 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
906 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
909 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000910 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000911
Nate Begeman14d12ca2008-02-11 04:19:36 +0000912 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000913 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
914 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
915 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
916 setOperationAction(ISD::FRINT, MVT::f32, Legal);
917 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
918 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
919 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
920 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
921 setOperationAction(ISD::FRINT, MVT::f64, Legal);
922 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
923
Nate Begeman14d12ca2008-02-11 04:19:36 +0000924 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000926
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000927 // Can turn SHL into an integer multiply.
928 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000929 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000930
Nate Begeman14d12ca2008-02-11 04:19:36 +0000931 // i8 and i16 vectors are custom , because the source register and source
932 // source memory operand types are not the same width. f32 vectors are
933 // custom since the immediate controlling the insert encodes additional
934 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000939
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000944
945 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
947 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 }
949 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000950
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000951 if (Subtarget->hasSSE42())
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000953
David Greene9b9838d2009-06-29 16:47:10 +0000954 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
956 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
957 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
958 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000959 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000960
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
962 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
963 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
964 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000965
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
967 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
968 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
969 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
970 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
971 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000972
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
974 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
975 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
976 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
977 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
978 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000979
David Greene54d8eba2011-01-27 22:38:56 +0000980 // Custom lower build_vector, vector_shuffle, scalar_to_vector,
981 // insert_vector_elt extract_subvector and extract_vector_elt for
982 // 256-bit types.
983 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
984 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE;
985 ++i) {
986 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
987 // Do not attempt to custom lower non-256-bit vectors
988 if (!isPowerOf2_32(MVT(VT).getVectorNumElements())
989 || (MVT(VT).getSizeInBits() < 256))
David Greene9b9838d2009-06-29 16:47:10 +0000990 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000991 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
992 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
David Greene54d8eba2011-01-27 22:38:56 +0000993 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000994 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
David Greene54d8eba2011-01-27 22:38:56 +0000995 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000996 }
David Greene54d8eba2011-01-27 22:38:56 +0000997 // Custom-lower insert_subvector and extract_subvector based on
998 // the result type.
999 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1000 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE;
1001 ++i) {
1002 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
1003 // Do not attempt to custom lower non-256-bit vectors
1004 if (!isPowerOf2_32(MVT(VT).getVectorNumElements()))
David Greene9b9838d2009-06-29 16:47:10 +00001005 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001006
1007 if (MVT(VT).getSizeInBits() == 128) {
1008 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001009 }
David Greene54d8eba2011-01-27 22:38:56 +00001010 else if (MVT(VT).getSizeInBits() == 256) {
1011 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1012 }
David Greene9b9838d2009-06-29 16:47:10 +00001013 }
1014
David Greene54d8eba2011-01-27 22:38:56 +00001015 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
1016 // Don't promote loads because we need them for VPERM vector index versions.
1017
1018 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1019 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE;
1020 VT++) {
1021 if (!isPowerOf2_32(MVT((MVT::SimpleValueType)VT).getVectorNumElements())
1022 || (MVT((MVT::SimpleValueType)VT).getSizeInBits() < 256))
1023 continue;
1024 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
1025 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v4i64);
1026 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
1027 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v4i64);
1028 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
1029 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v4i64);
1030 //setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
1031 //AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v4i64);
1032 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
1033 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v4i64);
1034 }
David Greene9b9838d2009-06-29 16:47:10 +00001035 }
1036
Evan Cheng6be2c582006-04-05 23:38:46 +00001037 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001039
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001040
Eli Friedman962f5492010-06-02 19:35:46 +00001041 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1042 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001043 //
Eli Friedman962f5492010-06-02 19:35:46 +00001044 // FIXME: We really should do custom legalization for addition and
1045 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1046 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001047 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1048 // Add/Sub/Mul with overflow operations are custom lowered.
1049 MVT VT = IntVTs[i];
1050 setOperationAction(ISD::SADDO, VT, Custom);
1051 setOperationAction(ISD::UADDO, VT, Custom);
1052 setOperationAction(ISD::SSUBO, VT, Custom);
1053 setOperationAction(ISD::USUBO, VT, Custom);
1054 setOperationAction(ISD::SMULO, VT, Custom);
1055 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001056 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001057
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001058 // There are no 8-bit 3-address imul/mul instructions
1059 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1060 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001061
Evan Chengd54f2d52009-03-31 19:38:51 +00001062 if (!Subtarget->is64Bit()) {
1063 // These libcalls are not available in 32-bit.
1064 setLibcallName(RTLIB::SHL_I128, 0);
1065 setLibcallName(RTLIB::SRL_I128, 0);
1066 setLibcallName(RTLIB::SRA_I128, 0);
1067 }
1068
Evan Cheng206ee9d2006-07-07 08:33:52 +00001069 // We have target-specific dag combine patterns for the following nodes:
1070 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001071 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001072 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001073 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001074 setTargetDAGCombine(ISD::SHL);
1075 setTargetDAGCombine(ISD::SRA);
1076 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001077 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001078 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001079 setTargetDAGCombine(ISD::ADD);
1080 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001081 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001082 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001083 if (Subtarget->is64Bit())
1084 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001085
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001086 computeRegisterProperties();
1087
Evan Cheng05219282011-01-06 06:52:41 +00001088 // On Darwin, -Os means optimize for size without hurting performance,
1089 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001090 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001091 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001092 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001093 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1094 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1095 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001096 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001097 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001098}
1099
Scott Michel5b8f82e2008-03-10 15:42:14 +00001100
Owen Anderson825b72b2009-08-11 20:47:22 +00001101MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1102 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001103}
1104
1105
Evan Cheng29286502008-01-23 23:17:41 +00001106/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1107/// the desired ByVal argument alignment.
1108static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1109 if (MaxAlign == 16)
1110 return;
1111 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1112 if (VTy->getBitWidth() == 128)
1113 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001114 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1115 unsigned EltAlign = 0;
1116 getMaxByValAlign(ATy->getElementType(), EltAlign);
1117 if (EltAlign > MaxAlign)
1118 MaxAlign = EltAlign;
1119 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1120 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1121 unsigned EltAlign = 0;
1122 getMaxByValAlign(STy->getElementType(i), EltAlign);
1123 if (EltAlign > MaxAlign)
1124 MaxAlign = EltAlign;
1125 if (MaxAlign == 16)
1126 break;
1127 }
1128 }
1129 return;
1130}
1131
1132/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1133/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001134/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1135/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001136unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001137 if (Subtarget->is64Bit()) {
1138 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001139 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001140 if (TyAlign > 8)
1141 return TyAlign;
1142 return 8;
1143 }
1144
Evan Cheng29286502008-01-23 23:17:41 +00001145 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001146 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001147 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001148 return Align;
1149}
Chris Lattner2b02a442007-02-25 08:29:00 +00001150
Evan Chengf0df0312008-05-15 08:39:06 +00001151/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001152/// and store operations as a result of memset, memcpy, and memmove
1153/// lowering. If DstAlign is zero that means it's safe to destination
1154/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1155/// means there isn't a need to check it against alignment requirement,
1156/// probably because the source does not need to be loaded. If
1157/// 'NonScalarIntSafe' is true, that means it's safe to return a
1158/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1159/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1160/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001161/// It returns EVT::Other if the type should be determined using generic
1162/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001163EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001164X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1165 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001166 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001167 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001168 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001169 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1170 // linux. This is because the stack realignment code can't handle certain
1171 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001172 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001173 if (NonScalarIntSafe &&
1174 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001175 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001176 (Subtarget->isUnalignedMemAccessFast() ||
1177 ((DstAlign == 0 || DstAlign >= 16) &&
1178 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001179 Subtarget->getStackAlignment() >= 16) {
1180 if (Subtarget->hasSSE2())
1181 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001182 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001183 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001184 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001185 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001186 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001187 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001188 // Do not use f64 to lower memcpy if source is string constant. It's
1189 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001190 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001191 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001192 }
Evan Chengf0df0312008-05-15 08:39:06 +00001193 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001194 return MVT::i64;
1195 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001196}
1197
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001198/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1199/// current function. The returned value is a member of the
1200/// MachineJumpTableInfo::JTEntryKind enum.
1201unsigned X86TargetLowering::getJumpTableEncoding() const {
1202 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1203 // symbol.
1204 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1205 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001206 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001207
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001208 // Otherwise, use the normal jump table encoding heuristics.
1209 return TargetLowering::getJumpTableEncoding();
1210}
1211
Chris Lattnerc64daab2010-01-26 05:02:42 +00001212const MCExpr *
1213X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1214 const MachineBasicBlock *MBB,
1215 unsigned uid,MCContext &Ctx) const{
1216 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1217 Subtarget->isPICStyleGOT());
1218 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1219 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001220 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1221 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001222}
1223
Evan Chengcc415862007-11-09 01:32:10 +00001224/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1225/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001226SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001227 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001228 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001229 // This doesn't have DebugLoc associated with it, but is not really the
1230 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001231 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001232 return Table;
1233}
1234
Chris Lattner589c6f62010-01-26 06:28:43 +00001235/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1236/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1237/// MCExpr.
1238const MCExpr *X86TargetLowering::
1239getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1240 MCContext &Ctx) const {
1241 // X86-64 uses RIP relative addressing based on the jump table label.
1242 if (Subtarget->isPICStyleRIPRel())
1243 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1244
1245 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001246 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001247}
1248
Bill Wendlingb4202b82009-07-01 18:50:55 +00001249/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001250unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001251 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001252}
1253
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001254// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001255std::pair<const TargetRegisterClass*, uint8_t>
1256X86TargetLowering::findRepresentativeClass(EVT VT) const{
1257 const TargetRegisterClass *RRC = 0;
1258 uint8_t Cost = 1;
1259 switch (VT.getSimpleVT().SimpleTy) {
1260 default:
1261 return TargetLowering::findRepresentativeClass(VT);
1262 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1263 RRC = (Subtarget->is64Bit()
1264 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1265 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001266 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001267 RRC = X86::VR64RegisterClass;
1268 break;
1269 case MVT::f32: case MVT::f64:
1270 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1271 case MVT::v4f32: case MVT::v2f64:
1272 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1273 case MVT::v4f64:
1274 RRC = X86::VR128RegisterClass;
1275 break;
1276 }
1277 return std::make_pair(RRC, Cost);
1278}
1279
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001280// FIXME: Why this routine is here? Move to RegInfo!
Evan Cheng70017e42010-07-24 00:39:05 +00001281unsigned
1282X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1283 MachineFunction &MF) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001284 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +00001285
1286 unsigned FPDiff = TFI->hasFP(MF) ? 1 : 0;
Evan Cheng70017e42010-07-24 00:39:05 +00001287 switch (RC->getID()) {
1288 default:
1289 return 0;
1290 case X86::GR32RegClassID:
1291 return 4 - FPDiff;
1292 case X86::GR64RegClassID:
1293 return 8 - FPDiff;
1294 case X86::VR128RegClassID:
1295 return Subtarget->is64Bit() ? 10 : 4;
1296 case X86::VR64RegClassID:
1297 return 4;
1298 }
1299}
1300
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001301bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1302 unsigned &Offset) const {
1303 if (!Subtarget->isTargetLinux())
1304 return false;
1305
1306 if (Subtarget->is64Bit()) {
1307 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1308 Offset = 0x28;
1309 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1310 AddressSpace = 256;
1311 else
1312 AddressSpace = 257;
1313 } else {
1314 // %gs:0x14 on i386
1315 Offset = 0x14;
1316 AddressSpace = 256;
1317 }
1318 return true;
1319}
1320
1321
Chris Lattner2b02a442007-02-25 08:29:00 +00001322//===----------------------------------------------------------------------===//
1323// Return Value Calling Convention Implementation
1324//===----------------------------------------------------------------------===//
1325
Chris Lattner59ed56b2007-02-28 04:55:35 +00001326#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001327
Michael J. Spencerec38de22010-10-10 22:04:20 +00001328bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001329X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001330 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001331 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001332 SmallVector<CCValAssign, 16> RVLocs;
1333 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001334 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001335 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001336}
1337
Dan Gohman98ca4f22009-08-05 01:29:28 +00001338SDValue
1339X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001340 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001341 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001342 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001343 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001344 MachineFunction &MF = DAG.getMachineFunction();
1345 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001346
Chris Lattner9774c912007-02-27 05:28:59 +00001347 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001348 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1349 RVLocs, *DAG.getContext());
1350 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001351
Evan Chengdcea1632010-02-04 02:40:39 +00001352 // Add the regs to the liveout set for the function.
1353 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1354 for (unsigned i = 0; i != RVLocs.size(); ++i)
1355 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1356 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001357
Dan Gohman475871a2008-07-27 21:46:04 +00001358 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001359
Dan Gohman475871a2008-07-27 21:46:04 +00001360 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001361 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1362 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001363 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1364 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001365
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001366 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001367 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1368 CCValAssign &VA = RVLocs[i];
1369 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001370 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001371 EVT ValVT = ValToCopy.getValueType();
1372
Dale Johannesenc4510512010-09-24 19:05:48 +00001373 // If this is x86-64, and we disabled SSE, we can't return FP values,
1374 // or SSE or MMX vectors.
1375 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1376 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001377 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001378 report_fatal_error("SSE register return with SSE disabled");
1379 }
1380 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1381 // llvm-gcc has never done it right and no one has noticed, so this
1382 // should be OK for now.
1383 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001384 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001385 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001386
Chris Lattner447ff682008-03-11 03:23:40 +00001387 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1388 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001389 if (VA.getLocReg() == X86::ST0 ||
1390 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001391 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1392 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001393 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001394 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001395 RetOps.push_back(ValToCopy);
1396 // Don't emit a copytoreg.
1397 continue;
1398 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001399
Evan Cheng242b38b2009-02-23 09:03:22 +00001400 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1401 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001402 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001403 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001404 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001405 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001406 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1407 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001408 // If we don't have SSE2 available, convert to v4f32 so the generated
1409 // register is legal.
1410 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001411 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001412 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001413 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001414 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001415
Dale Johannesendd64c412009-02-04 00:33:20 +00001416 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001417 Flag = Chain.getValue(1);
1418 }
Dan Gohman61a92132008-04-21 23:59:07 +00001419
1420 // The x86-64 ABI for returning structs by value requires that we copy
1421 // the sret argument into %rax for the return. We saved the argument into
1422 // a virtual register in the entry block, so now we copy the value out
1423 // and into %rax.
1424 if (Subtarget->is64Bit() &&
1425 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1426 MachineFunction &MF = DAG.getMachineFunction();
1427 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1428 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001429 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001430 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001431 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001432
Dale Johannesendd64c412009-02-04 00:33:20 +00001433 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001434 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001435
1436 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001437 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001438 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001439
Chris Lattner447ff682008-03-11 03:23:40 +00001440 RetOps[0] = Chain; // Update chain.
1441
1442 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001443 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001444 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
1446 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001447 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001448}
1449
Evan Cheng3d2125c2010-11-30 23:55:39 +00001450bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1451 if (N->getNumValues() != 1)
1452 return false;
1453 if (!N->hasNUsesOfValue(1, 0))
1454 return false;
1455
1456 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001457 if (Copy->getOpcode() != ISD::CopyToReg &&
1458 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001459 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001460
1461 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001462 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001463 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001464 if (UI->getOpcode() != X86ISD::RET_FLAG)
1465 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001466 HasRet = true;
1467 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001468
Evan Cheng1bf891a2010-12-01 22:59:46 +00001469 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001470}
1471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472/// LowerCallResult - Lower the result values of a call into the
1473/// appropriate copies out of appropriate physical registers.
1474///
1475SDValue
1476X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001477 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 const SmallVectorImpl<ISD::InputArg> &Ins,
1479 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001480 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001481
Chris Lattnere32bbf62007-02-28 07:09:55 +00001482 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001483 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001484 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001486 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Chris Lattner3085e152007-02-25 08:59:22 +00001489 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001490 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001491 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001492 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001493
Torok Edwin3f142c32009-02-01 18:15:56 +00001494 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001495 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001496 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001497 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001498 }
1499
Evan Cheng79fb3b42009-02-20 20:43:02 +00001500 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001501
1502 // If this is a call to a function that returns an fp value on the floating
1503 // point stack, we must guarantee the the value is popped from the stack, so
1504 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1505 // if the return value is not used. We use the FpGET_ST0 instructions
1506 // instead.
1507 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1508 // If we prefer to use the value in xmm registers, copy it out as f80 and
1509 // use a truncate to move it from fp stack reg to xmm reg.
1510 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1511 bool isST0 = VA.getLocReg() == X86::ST0;
1512 unsigned Opc = 0;
1513 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1514 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1515 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1516 SDValue Ops[] = { Chain, InFlag };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001517 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Glue,
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001518 Ops, 2), 1);
1519 Val = Chain.getValue(0);
1520
1521 // Round the f80 to the right size, which also moves it to the appropriate
1522 // xmm register.
1523 if (CopyVT != VA.getValVT())
1524 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1525 // This truncation won't change the value.
1526 DAG.getIntPtrConstant(1));
1527 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001528 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1529 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1530 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001531 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001532 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1534 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001535 } else {
1536 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001538 Val = Chain.getValue(0);
1539 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 Val = DAG.getNode(ISD::BITCAST, dl, CopyVT, Val);
Evan Cheng79fb3b42009-02-20 20:43:02 +00001541 } else {
1542 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1543 CopyVT, InFlag).getValue(1);
1544 Val = Chain.getValue(0);
1545 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001546 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001547 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001548 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001549
Dan Gohman98ca4f22009-08-05 01:29:28 +00001550 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001551}
1552
1553
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001554//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001555// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001556//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001557// StdCall calling convention seems to be standard for many Windows' API
1558// routines and around. It differs from C calling convention just a little:
1559// callee should clean up the stack, not caller. Symbols should be also
1560// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001561// For info on fast calling convention see Fast Calling Convention (tail call)
1562// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001563
Dan Gohman98ca4f22009-08-05 01:29:28 +00001564/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001565/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001566static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1567 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001568 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001569
Dan Gohman98ca4f22009-08-05 01:29:28 +00001570 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001571}
1572
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001573/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001574/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001575static bool
1576ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1577 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001579
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001581}
1582
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001583/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1584/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001585/// the specific parameter attribute. The copy will be passed as a byval
1586/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001587static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001588CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001589 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1590 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001591 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001592
Dale Johannesendd64c412009-02-04 00:33:20 +00001593 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001594 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001595 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001596}
1597
Chris Lattner29689432010-03-11 00:22:57 +00001598/// IsTailCallConvention - Return true if the calling convention is one that
1599/// supports tail call optimization.
1600static bool IsTailCallConvention(CallingConv::ID CC) {
1601 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1602}
1603
Evan Cheng0c439eb2010-01-27 00:07:07 +00001604/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1605/// a tailcall target by changing its ABI.
1606static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001607 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001608}
1609
Dan Gohman98ca4f22009-08-05 01:29:28 +00001610SDValue
1611X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001612 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001613 const SmallVectorImpl<ISD::InputArg> &Ins,
1614 DebugLoc dl, SelectionDAG &DAG,
1615 const CCValAssign &VA,
1616 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001617 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001618 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001620 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001621 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001622 EVT ValVT;
1623
1624 // If value is passed by pointer we have address passed instead of the value
1625 // itself.
1626 if (VA.getLocInfo() == CCValAssign::Indirect)
1627 ValVT = VA.getLocVT();
1628 else
1629 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001630
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001631 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001632 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001633 // In case of tail call optimization mark all arguments mutable. Since they
1634 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001635 if (Flags.isByVal()) {
1636 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001637 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001638 return DAG.getFrameIndex(FI, getPointerTy());
1639 } else {
1640 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001641 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001642 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1643 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001644 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001645 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001646 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001647}
1648
Dan Gohman475871a2008-07-27 21:46:04 +00001649SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001651 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 bool isVarArg,
1653 const SmallVectorImpl<ISD::InputArg> &Ins,
1654 DebugLoc dl,
1655 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001656 SmallVectorImpl<SDValue> &InVals)
1657 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001658 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001659 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001660
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 const Function* Fn = MF.getFunction();
1662 if (Fn->hasExternalLinkage() &&
1663 Subtarget->isTargetCygMing() &&
1664 Fn->getName() == "main")
1665 FuncInfo->setForceFramePointer(true);
1666
Evan Cheng1bc78042006-04-26 01:20:17 +00001667 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001668 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001669 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001670
Chris Lattner29689432010-03-11 00:22:57 +00001671 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1672 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001673
Chris Lattner638402b2007-02-28 07:00:42 +00001674 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001675 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001676 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1677 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001678
1679 // Allocate shadow area for Win64
1680 if (IsWin64) {
1681 CCInfo.AllocateStack(32, 8);
1682 }
1683
Duncan Sands45907662010-10-31 13:21:44 +00001684 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001685
Chris Lattnerf39f7712007-02-28 05:46:49 +00001686 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001687 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001688 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1689 CCValAssign &VA = ArgLocs[i];
1690 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1691 // places.
1692 assert(VA.getValNo() != LastVal &&
1693 "Don't support value assigned to multiple locs yet");
1694 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001695
Chris Lattnerf39f7712007-02-28 05:46:49 +00001696 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001697 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001698 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001700 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001707 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1708 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001709 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001710 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001711 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001712 RC = X86::VR64RegisterClass;
1713 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001714 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001715
Devang Patele9a7ea62011-01-31 21:38:14 +00001716 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC, dl);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001718
Chris Lattnerf39f7712007-02-28 05:46:49 +00001719 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1720 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1721 // right size.
1722 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001723 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001724 DAG.getValueType(VA.getValVT()));
1725 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001726 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001727 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001728 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001729 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001730
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001731 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001732 // Handle MMX values passed in XMM regs.
1733 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001734 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1735 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001736 } else
1737 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001738 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001739 } else {
1740 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001742 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001743
1744 // If value is passed via pointer - do a load.
1745 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001746 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1747 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001748
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001750 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001751
Dan Gohman61a92132008-04-21 23:59:07 +00001752 // The x86-64 ABI for returning structs by value requires that we copy
1753 // the sret argument into %rax for the return. Save the argument into
1754 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001755 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001756 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1757 unsigned Reg = FuncInfo->getSRetReturnReg();
1758 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001760 FuncInfo->setSRetReturnReg(Reg);
1761 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001764 }
1765
Chris Lattnerf39f7712007-02-28 05:46:49 +00001766 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001767 // Align stack specially for tail calls.
1768 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001769 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001770
Evan Cheng1bc78042006-04-26 01:20:17 +00001771 // If the function takes variable number of arguments, make a frame index for
1772 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001773 if (isVarArg) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001774 if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1775 CallConv != CallingConv::X86_ThisCall))) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001776 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001777 }
1778 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001779 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1780
1781 // FIXME: We should really autogenerate these arrays
1782 static const unsigned GPR64ArgRegsWin64[] = {
1783 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001784 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001785 static const unsigned GPR64ArgRegs64Bit[] = {
1786 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1787 };
1788 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001789 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1790 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1791 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001792 const unsigned *GPR64ArgRegs;
1793 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001794
1795 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001796 // The XMM registers which might contain var arg parameters are shadowed
1797 // in their paired GPR. So we only need to save the GPR to their home
1798 // slots.
1799 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001800 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001801 } else {
1802 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1803 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001804
1805 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001806 }
1807 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1808 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001809
Devang Patel578efa92009-06-05 21:57:13 +00001810 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001811 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001812 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001813 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001814 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001815 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001816 // Kernel mode asks for SSE to be disabled, so don't push them
1817 // on the stack.
1818 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001819
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001820 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001821 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001822 // Get to the caller-allocated home save location. Add 8 to account
1823 // for the return address.
1824 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001825 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001826 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001827 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
1828 } else {
1829 // For X86-64, if there are vararg parameters that are passed via
1830 // registers, then we must store them to their spots on the stack so they
1831 // may be loaded by deferencing the result of va_next.
1832 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1833 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1834 FuncInfo->setRegSaveFrameIndex(
1835 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001836 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001837 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001838
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001840 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001841 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1842 getPointerTy());
1843 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001844 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001845 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1846 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001847 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patele9a7ea62011-01-31 21:38:14 +00001848 X86::GR64RegisterClass, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001850 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001851 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001852 MachinePointerInfo::getFixedStack(
1853 FuncInfo->getRegSaveFrameIndex(), Offset),
1854 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001855 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001856 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001858
Dan Gohmanface41a2009-08-16 21:24:25 +00001859 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1860 // Now store the XMM (fp + vector) parameter registers.
1861 SmallVector<SDValue, 11> SaveXMMOps;
1862 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001863
Devang Patele9a7ea62011-01-31 21:38:14 +00001864 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass, dl);
Dan Gohmanface41a2009-08-16 21:24:25 +00001865 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1866 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001867
Dan Gohman1e93df62010-04-17 14:41:14 +00001868 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1869 FuncInfo->getRegSaveFrameIndex()));
1870 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1871 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001872
Dan Gohmanface41a2009-08-16 21:24:25 +00001873 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001874 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patele9a7ea62011-01-31 21:38:14 +00001875 X86::VR128RegisterClass, dl);
Dan Gohmanface41a2009-08-16 21:24:25 +00001876 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1877 SaveXMMOps.push_back(Val);
1878 }
1879 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1880 MVT::Other,
1881 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001882 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001883
1884 if (!MemOps.empty())
1885 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1886 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001887 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001888 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001889
Gordon Henriksen86737662008-01-05 16:56:59 +00001890 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001891 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001892 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001893 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001894 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001895 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001896 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001897 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001898 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001899
Gordon Henriksen86737662008-01-05 16:56:59 +00001900 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001901 // RegSaveFrameIndex is X86-64 only.
1902 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001903 if (CallConv == CallingConv::X86_FastCall ||
1904 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001905 // fastcc functions can't have varargs.
1906 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001907 }
Evan Cheng25caf632006-05-23 21:06:34 +00001908
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001910}
1911
Dan Gohman475871a2008-07-27 21:46:04 +00001912SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1914 SDValue StackPtr, SDValue Arg,
1915 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001916 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001917 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001918 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001919 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001920 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001921 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001922 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001923
1924 return DAG.getStore(Chain, dl, Arg, PtrOff,
1925 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001926 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001927}
1928
Bill Wendling64e87322009-01-16 19:25:27 +00001929/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001930/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001931SDValue
1932X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001933 SDValue &OutRetAddr, SDValue Chain,
1934 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001935 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001936 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001937 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001938 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001939
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001940 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001941 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1942 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001943 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001944}
1945
1946/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1947/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001948static SDValue
1949EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001951 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001952 // Store the return address to the appropriate stack slot.
1953 if (!FPDiff) return Chain;
1954 // Calculate the new stack slot for the return address.
1955 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001956 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001957 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001959 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001960 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001961 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001962 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001963 return Chain;
1964}
1965
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001967X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001968 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001969 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001970 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001971 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 const SmallVectorImpl<ISD::InputArg> &Ins,
1973 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001974 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 MachineFunction &MF = DAG.getMachineFunction();
1976 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00001977 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001978 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001979 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001980
Evan Cheng5f941932010-02-05 02:21:12 +00001981 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001982 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001983 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1984 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001985 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001986
1987 // Sibcalls are automatically detected tailcalls which do not require
1988 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001989 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001990 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001991
1992 if (isTailCall)
1993 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001994 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001995
Chris Lattner29689432010-03-11 00:22:57 +00001996 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1997 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001998
Chris Lattner638402b2007-02-28 07:00:42 +00001999 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002000 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002001 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2002 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002003
2004 // Allocate shadow area for Win64
2005 if (IsWin64) {
2006 CCInfo.AllocateStack(32, 8);
2007 }
2008
Duncan Sands45907662010-10-31 13:21:44 +00002009 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002010
Chris Lattner423c5f42007-02-28 05:31:48 +00002011 // Get a count of how many bytes are to be pushed on the stack.
2012 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002013 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002014 // This is a sibcall. The memory operands are available in caller's
2015 // own caller's stack.
2016 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002017 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002018 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002019
Gordon Henriksen86737662008-01-05 16:56:59 +00002020 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002021 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002022 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002023 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002024 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2025 FPDiff = NumBytesCallerPushed - NumBytes;
2026
2027 // Set the delta of movement of the returnaddr stackslot.
2028 // But only set if delta is greater than previous delta.
2029 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2030 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2031 }
2032
Evan Chengf22f9b32010-02-06 03:28:46 +00002033 if (!IsSibcall)
2034 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002035
Dan Gohman475871a2008-07-27 21:46:04 +00002036 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002037 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002038 if (isTailCall && FPDiff)
2039 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2040 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002041
Dan Gohman475871a2008-07-27 21:46:04 +00002042 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2043 SmallVector<SDValue, 8> MemOpChains;
2044 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002045
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 // Walk the register/memloc assignments, inserting copies/loads. In the case
2047 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002048 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2049 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002050 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002051 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002052 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002053 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002054
Chris Lattner423c5f42007-02-28 05:31:48 +00002055 // Promote the value if needed.
2056 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002057 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002058 case CCValAssign::Full: break;
2059 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002060 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002061 break;
2062 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002063 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002064 break;
2065 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002066 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2067 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002068 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2070 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002071 } else
2072 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2073 break;
2074 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002075 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002076 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002077 case CCValAssign::Indirect: {
2078 // Store the argument.
2079 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002080 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002081 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002082 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002083 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002084 Arg = SpillSlot;
2085 break;
2086 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002087 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002088
Chris Lattner423c5f42007-02-28 05:31:48 +00002089 if (VA.isRegLoc()) {
2090 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002091 if (isVarArg && IsWin64) {
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002092 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2093 // shadow reg if callee is a varargs function.
2094 unsigned ShadowReg = 0;
2095 switch (VA.getLocReg()) {
2096 case X86::XMM0: ShadowReg = X86::RCX; break;
2097 case X86::XMM1: ShadowReg = X86::RDX; break;
2098 case X86::XMM2: ShadowReg = X86::R8; break;
2099 case X86::XMM3: ShadowReg = X86::R9; break;
2100 }
2101 if (ShadowReg)
2102 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2103 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002104 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002105 assert(VA.isMemLoc());
2106 if (StackPtr.getNode() == 0)
2107 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2108 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2109 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002110 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002111 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002112
Evan Cheng32fe1032006-05-25 00:59:30 +00002113 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002115 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002116
Evan Cheng347d5f72006-04-28 21:29:37 +00002117 // Build a sequence of copy-to-reg nodes chained together with token chain
2118 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002119 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002120 // Tail call byval lowering might overwrite argument registers so in case of
2121 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002123 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002124 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002125 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002126 InFlag = Chain.getValue(1);
2127 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002128
Chris Lattner88e1fd52009-07-09 04:24:46 +00002129 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002130 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2131 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002133 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2134 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002135 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002136 InFlag);
2137 InFlag = Chain.getValue(1);
2138 } else {
2139 // If we are tail calling and generating PIC/GOT style code load the
2140 // address of the callee into ECX. The value in ecx is used as target of
2141 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2142 // for tail calls on PIC/GOT architectures. Normally we would just put the
2143 // address of GOT into ebx and then call target@PLT. But for tail calls
2144 // ebx would be restored (since ebx is callee saved) before jumping to the
2145 // target@PLT.
2146
2147 // Note: The actual moving to ECX is done further down.
2148 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2149 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2150 !G->getGlobal()->hasProtectedVisibility())
2151 Callee = LowerGlobalAddress(Callee, DAG);
2152 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002153 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002154 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002155 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002156
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002157 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002158 // From AMD64 ABI document:
2159 // For calls that may call functions that use varargs or stdargs
2160 // (prototype-less calls or calls to functions containing ellipsis (...) in
2161 // the declaration) %al is used as hidden argument to specify the number
2162 // of SSE registers used. The contents of %al do not need to match exactly
2163 // the number of registers, but must be an ubound on the number of SSE
2164 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002165
Gordon Henriksen86737662008-01-05 16:56:59 +00002166 // Count the number of XMM registers allocated.
2167 static const unsigned XMMArgRegs[] = {
2168 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2169 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2170 };
2171 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002172 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002173 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002174
Dale Johannesendd64c412009-02-04 00:33:20 +00002175 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002176 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002177 InFlag = Chain.getValue(1);
2178 }
2179
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002180
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002181 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002182 if (isTailCall) {
2183 // Force all the incoming stack arguments to be loaded from the stack
2184 // before any new outgoing arguments are stored to the stack, because the
2185 // outgoing stack slots may alias the incoming argument stack slots, and
2186 // the alias isn't otherwise explicit. This is slightly more conservative
2187 // than necessary, because it means that each store effectively depends
2188 // on every argument instead of just those arguments it would clobber.
2189 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2190
Dan Gohman475871a2008-07-27 21:46:04 +00002191 SmallVector<SDValue, 8> MemOpChains2;
2192 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002193 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002194 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002195 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002196 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002197 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2198 CCValAssign &VA = ArgLocs[i];
2199 if (VA.isRegLoc())
2200 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002201 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002202 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002203 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002204 // Create frame index.
2205 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002206 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002207 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002208 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002209
Duncan Sands276dcbd2008-03-21 09:14:45 +00002210 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002211 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002212 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002213 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002214 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002215 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002216 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002217
Dan Gohman98ca4f22009-08-05 01:29:28 +00002218 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2219 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002220 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002221 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002222 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002223 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002224 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002225 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002226 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002227 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002228 }
2229 }
2230
2231 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002233 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002234
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 // Copy arguments to their registers.
2236 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002237 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002238 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002239 InFlag = Chain.getValue(1);
2240 }
Dan Gohman475871a2008-07-27 21:46:04 +00002241 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002242
Gordon Henriksen86737662008-01-05 16:56:59 +00002243 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002244 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002245 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002246 }
2247
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002248 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2249 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2250 // In the 64-bit large code model, we have to make all calls
2251 // through a register, since the call instruction's 32-bit
2252 // pc-relative offset may not be large enough to hold the whole
2253 // address.
2254 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002255 // If the callee is a GlobalAddress node (quite common, every direct call
2256 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2257 // it.
2258
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002259 // We should use extra load for direct calls to dllimported functions in
2260 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002261 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002262 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002263 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002264
Chris Lattner48a7d022009-07-09 05:02:21 +00002265 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2266 // external symbols most go through the PLT in PIC mode. If the symbol
2267 // has hidden or protected visibility, or if it is static or local, then
2268 // we don't need to use the PLT - we can directly call it.
2269 if (Subtarget->isTargetELF() &&
2270 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002271 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002272 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002273 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002274 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2275 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002276 // PC-relative references to external symbols should go through $stub,
2277 // unless we're building with the leopard linker or later, which
2278 // automatically synthesizes these stubs.
2279 OpFlags = X86II::MO_DARWIN_STUB;
2280 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002281
Devang Patel0d881da2010-07-06 22:08:15 +00002282 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002283 G->getOffset(), OpFlags);
2284 }
Bill Wendling056292f2008-09-16 21:48:12 +00002285 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002286 unsigned char OpFlags = 0;
2287
Evan Cheng1bf891a2010-12-01 22:59:46 +00002288 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2289 // external symbols should go through the PLT.
2290 if (Subtarget->isTargetELF() &&
2291 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2292 OpFlags = X86II::MO_PLT;
2293 } else if (Subtarget->isPICStyleStubAny() &&
2294 Subtarget->getDarwinVers() < 9) {
2295 // PC-relative references to external symbols should go through $stub,
2296 // unless we're building with the leopard linker or later, which
2297 // automatically synthesizes these stubs.
2298 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002299 }
Eric Christopherfd179292009-08-27 18:07:15 +00002300
Chris Lattner48a7d022009-07-09 05:02:21 +00002301 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2302 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002303 }
2304
Chris Lattnerd96d0722007-02-25 06:40:16 +00002305 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002306 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002307 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002308
Evan Chengf22f9b32010-02-06 03:28:46 +00002309 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002310 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2311 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002312 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002313 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002314
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002315 Ops.push_back(Chain);
2316 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002317
Dan Gohman98ca4f22009-08-05 01:29:28 +00002318 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002319 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002320
Gordon Henriksen86737662008-01-05 16:56:59 +00002321 // Add argument registers to the end of the list so that they are known live
2322 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002323 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2324 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2325 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002326
Evan Cheng586ccac2008-03-18 23:36:35 +00002327 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002328 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002329 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2330
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002331 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002332 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002333 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002334
Gabor Greifba36cb52008-08-28 21:40:38 +00002335 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002336 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002337
Dan Gohman98ca4f22009-08-05 01:29:28 +00002338 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002339 // We used to do:
2340 //// If this is the first return lowered for this function, add the regs
2341 //// to the liveout set for the function.
2342 // This isn't right, although it's probably harmless on x86; liveouts
2343 // should be computed from returns not tail calls. Consider a void
2344 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002345 return DAG.getNode(X86ISD::TC_RETURN, dl,
2346 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002347 }
2348
Dale Johannesenace16102009-02-03 19:33:06 +00002349 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002350 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002351
Chris Lattner2d297092006-05-23 18:50:38 +00002352 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002353 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002354 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002356 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002357 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002358 // pops the hidden struct pointer, so we have to push it back.
2359 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002360 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002362 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002363
Gordon Henriksenae636f82008-01-03 16:47:34 +00002364 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002365 if (!IsSibcall) {
2366 Chain = DAG.getCALLSEQ_END(Chain,
2367 DAG.getIntPtrConstant(NumBytes, true),
2368 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2369 true),
2370 InFlag);
2371 InFlag = Chain.getValue(1);
2372 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002373
Chris Lattner3085e152007-02-25 08:59:22 +00002374 // Handle result values, copying them out of physregs into vregs that we
2375 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002376 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2377 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002378}
2379
Evan Cheng25ab6902006-09-08 06:48:29 +00002380
2381//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002382// Fast Calling Convention (tail call) implementation
2383//===----------------------------------------------------------------------===//
2384
2385// Like std call, callee cleans arguments, convention except that ECX is
2386// reserved for storing the tail called function address. Only 2 registers are
2387// free for argument passing (inreg). Tail call optimization is performed
2388// provided:
2389// * tailcallopt is enabled
2390// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002391// On X86_64 architecture with GOT-style position independent code only local
2392// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002393// To keep the stack aligned according to platform abi the function
2394// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2395// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002396// If a tail called function callee has more arguments than the caller the
2397// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002398// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002399// original REtADDR, but before the saved framepointer or the spilled registers
2400// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2401// stack layout:
2402// arg1
2403// arg2
2404// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002405// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002406// move area ]
2407// (possible EBP)
2408// ESI
2409// EDI
2410// local1 ..
2411
2412/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2413/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002414unsigned
2415X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2416 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002417 MachineFunction &MF = DAG.getMachineFunction();
2418 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002419 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002420 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002421 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002422 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002423 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002424 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2425 // Number smaller than 12 so just add the difference.
2426 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2427 } else {
2428 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002429 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002430 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002431 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002432 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002433}
2434
Evan Cheng5f941932010-02-05 02:21:12 +00002435/// MatchingStackOffset - Return true if the given stack call argument is
2436/// already available in the same position (relatively) of the caller's
2437/// incoming argument stack.
2438static
2439bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2440 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2441 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002442 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2443 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002444 if (Arg.getOpcode() == ISD::CopyFromReg) {
2445 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002446 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002447 return false;
2448 MachineInstr *Def = MRI->getVRegDef(VR);
2449 if (!Def)
2450 return false;
2451 if (!Flags.isByVal()) {
2452 if (!TII->isLoadFromStackSlot(Def, FI))
2453 return false;
2454 } else {
2455 unsigned Opcode = Def->getOpcode();
2456 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2457 Def->getOperand(1).isFI()) {
2458 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002459 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002460 } else
2461 return false;
2462 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002463 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2464 if (Flags.isByVal())
2465 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002466 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002467 // define @foo(%struct.X* %A) {
2468 // tail call @bar(%struct.X* byval %A)
2469 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002470 return false;
2471 SDValue Ptr = Ld->getBasePtr();
2472 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2473 if (!FINode)
2474 return false;
2475 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002476 } else
2477 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002478
Evan Cheng4cae1332010-03-05 08:38:04 +00002479 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002480 if (!MFI->isFixedObjectIndex(FI))
2481 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002482 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002483}
2484
Dan Gohman98ca4f22009-08-05 01:29:28 +00002485/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2486/// for tail call optimization. Targets which want to do tail call
2487/// optimization should implement this function.
2488bool
2489X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002490 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002491 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002492 bool isCalleeStructRet,
2493 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002494 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002495 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002496 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002497 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002498 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002499 CalleeCC != CallingConv::C)
2500 return false;
2501
Evan Cheng7096ae42010-01-29 06:45:59 +00002502 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002503 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002504 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002505 CallingConv::ID CallerCC = CallerF->getCallingConv();
2506 bool CCMatch = CallerCC == CalleeCC;
2507
Dan Gohman1797ed52010-02-08 20:27:50 +00002508 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002509 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002510 return true;
2511 return false;
2512 }
2513
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002514 // Look for obvious safe cases to perform tail call optimization that do not
2515 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002516
Evan Cheng2c12cb42010-03-26 16:26:03 +00002517 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2518 // emit a special epilogue.
2519 if (RegInfo->needsStackRealignment(MF))
2520 return false;
2521
Eric Christopher90eb4022010-07-22 00:26:08 +00002522 // Do not sibcall optimize vararg calls unless the call site is not passing
2523 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002524 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002525 return false;
2526
Evan Chenga375d472010-03-15 18:54:48 +00002527 // Also avoid sibcall optimization if either caller or callee uses struct
2528 // return semantics.
2529 if (isCalleeStructRet || isCallerStructRet)
2530 return false;
2531
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002532 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2533 // Therefore if it's not used by the call it is not safe to optimize this into
2534 // a sibcall.
2535 bool Unused = false;
2536 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2537 if (!Ins[i].Used) {
2538 Unused = true;
2539 break;
2540 }
2541 }
2542 if (Unused) {
2543 SmallVector<CCValAssign, 16> RVLocs;
2544 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2545 RVLocs, *DAG.getContext());
2546 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002547 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002548 CCValAssign &VA = RVLocs[i];
2549 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2550 return false;
2551 }
2552 }
2553
Evan Cheng13617962010-04-30 01:12:32 +00002554 // If the calling conventions do not match, then we'd better make sure the
2555 // results are returned in the same way as what the caller expects.
2556 if (!CCMatch) {
2557 SmallVector<CCValAssign, 16> RVLocs1;
2558 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2559 RVLocs1, *DAG.getContext());
2560 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2561
2562 SmallVector<CCValAssign, 16> RVLocs2;
2563 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2564 RVLocs2, *DAG.getContext());
2565 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2566
2567 if (RVLocs1.size() != RVLocs2.size())
2568 return false;
2569 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2570 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2571 return false;
2572 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2573 return false;
2574 if (RVLocs1[i].isRegLoc()) {
2575 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2576 return false;
2577 } else {
2578 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2579 return false;
2580 }
2581 }
2582 }
2583
Evan Chenga6bff982010-01-30 01:22:00 +00002584 // If the callee takes no arguments then go on to check the results of the
2585 // call.
2586 if (!Outs.empty()) {
2587 // Check if stack adjustment is needed. For now, do not do this if any
2588 // argument is passed on the stack.
2589 SmallVector<CCValAssign, 16> ArgLocs;
2590 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2591 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002592
2593 // Allocate shadow area for Win64
2594 if (Subtarget->isTargetWin64()) {
2595 CCInfo.AllocateStack(32, 8);
2596 }
2597
Duncan Sands45907662010-10-31 13:21:44 +00002598 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Evan Chengb2c92902010-02-02 02:22:50 +00002599 if (CCInfo.getNextStackOffset()) {
2600 MachineFunction &MF = DAG.getMachineFunction();
2601 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2602 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002603
2604 // Check if the arguments are already laid out in the right way as
2605 // the caller's fixed stack objects.
2606 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002607 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2608 const X86InstrInfo *TII =
2609 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002610 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2611 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002612 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002613 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002614 if (VA.getLocInfo() == CCValAssign::Indirect)
2615 return false;
2616 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002617 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2618 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002619 return false;
2620 }
2621 }
2622 }
Evan Cheng9c044672010-05-29 01:35:22 +00002623
2624 // If the tailcall address may be in a register, then make sure it's
2625 // possible to register allocate for it. In 32-bit, the call address can
2626 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002627 // callee-saved registers are restored. These happen to be the same
2628 // registers used to pass 'inreg' arguments so watch out for those.
2629 if (!Subtarget->is64Bit() &&
2630 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002631 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002632 unsigned NumInRegs = 0;
2633 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2634 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002635 if (!VA.isRegLoc())
2636 continue;
2637 unsigned Reg = VA.getLocReg();
2638 switch (Reg) {
2639 default: break;
2640 case X86::EAX: case X86::EDX: case X86::ECX:
2641 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002642 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002643 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002644 }
2645 }
2646 }
Evan Chenga6bff982010-01-30 01:22:00 +00002647 }
Evan Chengb1712452010-01-27 06:25:16 +00002648
Dale Johannesend155d7e2010-10-25 22:17:05 +00002649 // An stdcall caller is expected to clean up its arguments; the callee
Dale Johannesen0e034562010-11-12 00:43:18 +00002650 // isn't going to do that.
Dale Johannesend155d7e2010-10-25 22:17:05 +00002651 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2652 return false;
2653
Evan Cheng86809cc2010-02-03 03:28:02 +00002654 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002655}
2656
Dan Gohman3df24e62008-09-03 23:12:08 +00002657FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002658X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2659 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002660}
2661
2662
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002663//===----------------------------------------------------------------------===//
2664// Other Lowering Hooks
2665//===----------------------------------------------------------------------===//
2666
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002667static bool MayFoldLoad(SDValue Op) {
2668 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2669}
2670
2671static bool MayFoldIntoStore(SDValue Op) {
2672 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2673}
2674
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002675static bool isTargetShuffle(unsigned Opcode) {
2676 switch(Opcode) {
2677 default: return false;
2678 case X86ISD::PSHUFD:
2679 case X86ISD::PSHUFHW:
2680 case X86ISD::PSHUFLW:
2681 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002682 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002683 case X86ISD::SHUFPS:
2684 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002685 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002686 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002687 case X86ISD::MOVLPS:
2688 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002689 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002690 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002691 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002692 case X86ISD::MOVSS:
2693 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002694 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002695 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002696 case X86ISD::PUNPCKLWD:
2697 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002698 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002699 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002700 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002701 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002702 case X86ISD::PUNPCKHWD:
2703 case X86ISD::PUNPCKHBW:
2704 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002705 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002706 return true;
2707 }
2708 return false;
2709}
2710
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002711static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002712 SDValue V1, SelectionDAG &DAG) {
2713 switch(Opc) {
2714 default: llvm_unreachable("Unknown x86 shuffle node");
2715 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002716 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002717 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002718 return DAG.getNode(Opc, dl, VT, V1);
2719 }
2720
2721 return SDValue();
2722}
2723
2724static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002725 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002726 switch(Opc) {
2727 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002728 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002729 case X86ISD::PSHUFHW:
2730 case X86ISD::PSHUFLW:
2731 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2732 }
2733
2734 return SDValue();
2735}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002736
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002737static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2738 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2739 switch(Opc) {
2740 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002741 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002742 case X86ISD::SHUFPD:
2743 case X86ISD::SHUFPS:
2744 return DAG.getNode(Opc, dl, VT, V1, V2,
2745 DAG.getConstant(TargetMask, MVT::i8));
2746 }
2747 return SDValue();
2748}
2749
2750static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2751 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2752 switch(Opc) {
2753 default: llvm_unreachable("Unknown x86 shuffle node");
2754 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002755 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002756 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002757 case X86ISD::MOVLPS:
2758 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002759 case X86ISD::MOVSS:
2760 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002761 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002762 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002763 case X86ISD::PUNPCKLWD:
2764 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002765 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002766 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002767 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002768 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002769 case X86ISD::PUNPCKHWD:
2770 case X86ISD::PUNPCKHBW:
2771 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002772 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002773 return DAG.getNode(Opc, dl, VT, V1, V2);
2774 }
2775 return SDValue();
2776}
2777
Dan Gohmand858e902010-04-17 15:26:15 +00002778SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002779 MachineFunction &MF = DAG.getMachineFunction();
2780 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2781 int ReturnAddrIndex = FuncInfo->getRAIndex();
2782
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002783 if (ReturnAddrIndex == 0) {
2784 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002785 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002786 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002787 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002788 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002789 }
2790
Evan Cheng25ab6902006-09-08 06:48:29 +00002791 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002792}
2793
2794
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002795bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2796 bool hasSymbolicDisplacement) {
2797 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002798 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002799 return false;
2800
2801 // If we don't have a symbolic displacement - we don't have any extra
2802 // restrictions.
2803 if (!hasSymbolicDisplacement)
2804 return true;
2805
2806 // FIXME: Some tweaks might be needed for medium code model.
2807 if (M != CodeModel::Small && M != CodeModel::Kernel)
2808 return false;
2809
2810 // For small code model we assume that latest object is 16MB before end of 31
2811 // bits boundary. We may also accept pretty large negative constants knowing
2812 // that all objects are in the positive half of address space.
2813 if (M == CodeModel::Small && Offset < 16*1024*1024)
2814 return true;
2815
2816 // For kernel code model we know that all object resist in the negative half
2817 // of 32bits address space. We may not accept negative offsets, since they may
2818 // be just off and we may accept pretty large positive ones.
2819 if (M == CodeModel::Kernel && Offset > 0)
2820 return true;
2821
2822 return false;
2823}
2824
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002825/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2826/// specific condition code, returning the condition code and the LHS/RHS of the
2827/// comparison to make.
2828static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2829 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002830 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002831 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2832 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2833 // X > -1 -> X == 0, jump !sign.
2834 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002835 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002836 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2837 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002838 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002839 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002840 // X < 1 -> X <= 0
2841 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002842 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002843 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002844 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002845
Evan Chengd9558e02006-01-06 00:43:03 +00002846 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002847 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002848 case ISD::SETEQ: return X86::COND_E;
2849 case ISD::SETGT: return X86::COND_G;
2850 case ISD::SETGE: return X86::COND_GE;
2851 case ISD::SETLT: return X86::COND_L;
2852 case ISD::SETLE: return X86::COND_LE;
2853 case ISD::SETNE: return X86::COND_NE;
2854 case ISD::SETULT: return X86::COND_B;
2855 case ISD::SETUGT: return X86::COND_A;
2856 case ISD::SETULE: return X86::COND_BE;
2857 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002858 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002859 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002860
Chris Lattner4c78e022008-12-23 23:42:27 +00002861 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002862
Chris Lattner4c78e022008-12-23 23:42:27 +00002863 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002864 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2865 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002866 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2867 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002868 }
2869
Chris Lattner4c78e022008-12-23 23:42:27 +00002870 switch (SetCCOpcode) {
2871 default: break;
2872 case ISD::SETOLT:
2873 case ISD::SETOLE:
2874 case ISD::SETUGT:
2875 case ISD::SETUGE:
2876 std::swap(LHS, RHS);
2877 break;
2878 }
2879
2880 // On a floating point condition, the flags are set as follows:
2881 // ZF PF CF op
2882 // 0 | 0 | 0 | X > Y
2883 // 0 | 0 | 1 | X < Y
2884 // 1 | 0 | 0 | X == Y
2885 // 1 | 1 | 1 | unordered
2886 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002887 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002888 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002889 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002890 case ISD::SETOLT: // flipped
2891 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002892 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002893 case ISD::SETOLE: // flipped
2894 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002895 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002896 case ISD::SETUGT: // flipped
2897 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002898 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002899 case ISD::SETUGE: // flipped
2900 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002901 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002902 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002903 case ISD::SETNE: return X86::COND_NE;
2904 case ISD::SETUO: return X86::COND_P;
2905 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002906 case ISD::SETOEQ:
2907 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002908 }
Evan Chengd9558e02006-01-06 00:43:03 +00002909}
2910
Evan Cheng4a460802006-01-11 00:33:36 +00002911/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2912/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002913/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002914static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002915 switch (X86CC) {
2916 default:
2917 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002918 case X86::COND_B:
2919 case X86::COND_BE:
2920 case X86::COND_E:
2921 case X86::COND_P:
2922 case X86::COND_A:
2923 case X86::COND_AE:
2924 case X86::COND_NE:
2925 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002926 return true;
2927 }
2928}
2929
Evan Chengeb2f9692009-10-27 19:56:55 +00002930/// isFPImmLegal - Returns true if the target can instruction select the
2931/// specified FP immediate natively. If false, the legalizer will
2932/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002933bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002934 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2935 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2936 return true;
2937 }
2938 return false;
2939}
2940
Nate Begeman9008ca62009-04-27 18:41:29 +00002941/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2942/// the specified range (L, H].
2943static bool isUndefOrInRange(int Val, int Low, int Hi) {
2944 return (Val < 0) || (Val >= Low && Val < Hi);
2945}
2946
2947/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2948/// specified value.
2949static bool isUndefOrEqual(int Val, int CmpVal) {
2950 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002951 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002953}
2954
Nate Begeman9008ca62009-04-27 18:41:29 +00002955/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2956/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2957/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002958static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002959 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002961 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 return (Mask[0] < 2 && Mask[1] < 2);
2963 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002964}
2965
Nate Begeman9008ca62009-04-27 18:41:29 +00002966bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002967 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002968 N->getMask(M);
2969 return ::isPSHUFDMask(M, N->getValueType(0));
2970}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002971
Nate Begeman9008ca62009-04-27 18:41:29 +00002972/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2973/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002974static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002975 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002976 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002977
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 // Lower quadword copied in order or undef.
2979 for (int i = 0; i != 4; ++i)
2980 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002981 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002982
Evan Cheng506d3df2006-03-29 23:07:14 +00002983 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002984 for (int i = 4; i != 8; ++i)
2985 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002986 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002987
Evan Cheng506d3df2006-03-29 23:07:14 +00002988 return true;
2989}
2990
Nate Begeman9008ca62009-04-27 18:41:29 +00002991bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002992 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002993 N->getMask(M);
2994 return ::isPSHUFHWMask(M, N->getValueType(0));
2995}
Evan Cheng506d3df2006-03-29 23:07:14 +00002996
Nate Begeman9008ca62009-04-27 18:41:29 +00002997/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2998/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002999static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003000 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003001 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003002
Rafael Espindola15684b22009-04-24 12:40:33 +00003003 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003004 for (int i = 4; i != 8; ++i)
3005 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003006 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003007
Rafael Espindola15684b22009-04-24 12:40:33 +00003008 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003009 for (int i = 0; i != 4; ++i)
3010 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003011 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003012
Rafael Espindola15684b22009-04-24 12:40:33 +00003013 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003014}
3015
Nate Begeman9008ca62009-04-27 18:41:29 +00003016bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003017 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 N->getMask(M);
3019 return ::isPSHUFLWMask(M, N->getValueType(0));
3020}
3021
Nate Begemana09008b2009-10-19 02:17:23 +00003022/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3023/// is suitable for input to PALIGNR.
3024static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3025 bool hasSSSE3) {
3026 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003027
Nate Begemana09008b2009-10-19 02:17:23 +00003028 // Do not handle v2i64 / v2f64 shuffles with palignr.
3029 if (e < 4 || !hasSSSE3)
3030 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003031
Nate Begemana09008b2009-10-19 02:17:23 +00003032 for (i = 0; i != e; ++i)
3033 if (Mask[i] >= 0)
3034 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003035
Nate Begemana09008b2009-10-19 02:17:23 +00003036 // All undef, not a palignr.
3037 if (i == e)
3038 return false;
3039
3040 // Determine if it's ok to perform a palignr with only the LHS, since we
3041 // don't have access to the actual shuffle elements to see if RHS is undef.
3042 bool Unary = Mask[i] < (int)e;
3043 bool NeedsUnary = false;
3044
3045 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003046
Nate Begemana09008b2009-10-19 02:17:23 +00003047 // Check the rest of the elements to see if they are consecutive.
3048 for (++i; i != e; ++i) {
3049 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00003050 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00003051 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003052
Nate Begemana09008b2009-10-19 02:17:23 +00003053 Unary = Unary && (m < (int)e);
3054 NeedsUnary = NeedsUnary || (m < s);
3055
3056 if (NeedsUnary && !Unary)
3057 return false;
3058 if (Unary && m != ((s+i) & (e-1)))
3059 return false;
3060 if (!Unary && m != (s+i))
3061 return false;
3062 }
3063 return true;
3064}
3065
3066bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
3067 SmallVector<int, 8> M;
3068 N->getMask(M);
3069 return ::isPALIGNRMask(M, N->getValueType(0), true);
3070}
3071
Evan Cheng14aed5e2006-03-24 01:18:28 +00003072/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3073/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00003074static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 int NumElems = VT.getVectorNumElements();
3076 if (NumElems != 2 && NumElems != 4)
3077 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003078
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 int Half = NumElems / 2;
3080 for (int i = 0; i < Half; ++i)
3081 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003082 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 for (int i = Half; i < NumElems; ++i)
3084 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003085 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003086
Evan Cheng14aed5e2006-03-24 01:18:28 +00003087 return true;
3088}
3089
Nate Begeman9008ca62009-04-27 18:41:29 +00003090bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3091 SmallVector<int, 8> M;
3092 N->getMask(M);
3093 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003094}
3095
Evan Cheng213d2cf2007-05-17 18:45:50 +00003096/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003097/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3098/// half elements to come from vector 1 (which would equal the dest.) and
3099/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003100static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003102
3103 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003105
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 int Half = NumElems / 2;
3107 for (int i = 0; i < Half; ++i)
3108 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003109 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 for (int i = Half; i < NumElems; ++i)
3111 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003112 return false;
3113 return true;
3114}
3115
Nate Begeman9008ca62009-04-27 18:41:29 +00003116static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3117 SmallVector<int, 8> M;
3118 N->getMask(M);
3119 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003120}
3121
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003122/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3123/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003124bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3125 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003126 return false;
3127
Evan Cheng2064a2b2006-03-28 06:50:32 +00003128 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3130 isUndefOrEqual(N->getMaskElt(1), 7) &&
3131 isUndefOrEqual(N->getMaskElt(2), 2) &&
3132 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003133}
3134
Nate Begeman0b10b912009-11-07 23:17:15 +00003135/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3136/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3137/// <2, 3, 2, 3>
3138bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3139 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003140
Nate Begeman0b10b912009-11-07 23:17:15 +00003141 if (NumElems != 4)
3142 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003143
Nate Begeman0b10b912009-11-07 23:17:15 +00003144 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3145 isUndefOrEqual(N->getMaskElt(1), 3) &&
3146 isUndefOrEqual(N->getMaskElt(2), 2) &&
3147 isUndefOrEqual(N->getMaskElt(3), 3);
3148}
3149
Evan Cheng5ced1d82006-04-06 23:23:56 +00003150/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3151/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003152bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3153 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003154
Evan Cheng5ced1d82006-04-06 23:23:56 +00003155 if (NumElems != 2 && NumElems != 4)
3156 return false;
3157
Evan Chengc5cdff22006-04-07 21:53:05 +00003158 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003160 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003161
Evan Chengc5cdff22006-04-07 21:53:05 +00003162 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003164 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003165
3166 return true;
3167}
3168
Nate Begeman0b10b912009-11-07 23:17:15 +00003169/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3170/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3171bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003173
Evan Cheng5ced1d82006-04-06 23:23:56 +00003174 if (NumElems != 2 && NumElems != 4)
3175 return false;
3176
Evan Chengc5cdff22006-04-07 21:53:05 +00003177 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003179 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003180
Nate Begeman9008ca62009-04-27 18:41:29 +00003181 for (unsigned i = 0; i < NumElems/2; ++i)
3182 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003183 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003184
3185 return true;
3186}
3187
Evan Cheng0038e592006-03-28 00:39:58 +00003188/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3189/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003190static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003191 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003193 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003194 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3197 int BitI = Mask[i];
3198 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003199 if (!isUndefOrEqual(BitI, j))
3200 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003201 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003202 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003203 return false;
3204 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003205 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003206 return false;
3207 }
Evan Cheng0038e592006-03-28 00:39:58 +00003208 }
Evan Cheng0038e592006-03-28 00:39:58 +00003209 return true;
3210}
3211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3213 SmallVector<int, 8> M;
3214 N->getMask(M);
3215 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003216}
3217
Evan Cheng4fcb9222006-03-28 02:43:26 +00003218/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3219/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003220static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003223 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003224 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003225
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3227 int BitI = Mask[i];
3228 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003229 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003230 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003231 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003232 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003233 return false;
3234 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003235 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003236 return false;
3237 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003238 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003239 return true;
3240}
3241
Nate Begeman9008ca62009-04-27 18:41:29 +00003242bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3243 SmallVector<int, 8> M;
3244 N->getMask(M);
3245 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003246}
3247
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003248/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3249/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3250/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003251static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003253 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003254 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003255
Nate Begeman9008ca62009-04-27 18:41:29 +00003256 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3257 int BitI = Mask[i];
3258 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003259 if (!isUndefOrEqual(BitI, j))
3260 return false;
3261 if (!isUndefOrEqual(BitI1, j))
3262 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003263 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003264 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003265}
3266
Nate Begeman9008ca62009-04-27 18:41:29 +00003267bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3268 SmallVector<int, 8> M;
3269 N->getMask(M);
3270 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3271}
3272
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003273/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3274/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3275/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003276static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003277 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003278 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3279 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003280
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3282 int BitI = Mask[i];
3283 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003284 if (!isUndefOrEqual(BitI, j))
3285 return false;
3286 if (!isUndefOrEqual(BitI1, j))
3287 return false;
3288 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003289 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003290}
3291
Nate Begeman9008ca62009-04-27 18:41:29 +00003292bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3293 SmallVector<int, 8> M;
3294 N->getMask(M);
3295 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3296}
3297
Evan Cheng017dcc62006-04-21 01:05:10 +00003298/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3299/// specifies a shuffle of elements that is suitable for input to MOVSS,
3300/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003301static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003302 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003303 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003304
3305 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003306
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003308 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003309
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 for (int i = 1; i < NumElts; ++i)
3311 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003312 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003313
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003314 return true;
3315}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003316
Nate Begeman9008ca62009-04-27 18:41:29 +00003317bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3318 SmallVector<int, 8> M;
3319 N->getMask(M);
3320 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003321}
3322
Evan Cheng017dcc62006-04-21 01:05:10 +00003323/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3324/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003325/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003326static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 bool V2IsSplat = false, bool V2IsUndef = false) {
3328 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003329 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003330 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003331
Nate Begeman9008ca62009-04-27 18:41:29 +00003332 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003333 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003334
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 for (int i = 1; i < NumOps; ++i)
3336 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3337 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3338 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003339 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003340
Evan Cheng39623da2006-04-20 08:58:49 +00003341 return true;
3342}
3343
Nate Begeman9008ca62009-04-27 18:41:29 +00003344static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003345 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003346 SmallVector<int, 8> M;
3347 N->getMask(M);
3348 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003349}
3350
Evan Chengd9539472006-04-14 21:59:03 +00003351/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3352/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003353bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3354 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003355 return false;
3356
3357 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003358 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 int Elt = N->getMaskElt(i);
3360 if (Elt >= 0 && Elt != 1)
3361 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003362 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003363
3364 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003365 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 int Elt = N->getMaskElt(i);
3367 if (Elt >= 0 && Elt != 3)
3368 return false;
3369 if (Elt == 3)
3370 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003371 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003372 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003374 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003375}
3376
3377/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3378/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003379bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3380 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003381 return false;
3382
3383 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 for (unsigned i = 0; i < 2; ++i)
3385 if (N->getMaskElt(i) > 0)
3386 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003387
3388 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003389 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 int Elt = N->getMaskElt(i);
3391 if (Elt >= 0 && Elt != 2)
3392 return false;
3393 if (Elt == 2)
3394 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003395 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003397 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003398}
3399
Evan Cheng0b457f02008-09-25 20:50:48 +00003400/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3401/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003402bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3403 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003404
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 for (int i = 0; i < e; ++i)
3406 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003407 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 for (int i = 0; i < e; ++i)
3409 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003410 return false;
3411 return true;
3412}
3413
David Greenec38a03e2011-02-03 15:50:00 +00003414/// isVEXTRACTF128Index - Return true if the specified
3415/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3416/// suitable for input to VEXTRACTF128.
3417bool X86::isVEXTRACTF128Index(SDNode *N) {
3418 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3419 return false;
3420
3421 // The index should be aligned on a 128-bit boundary.
3422 uint64_t Index =
3423 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3424
3425 unsigned VL = N->getValueType(0).getVectorNumElements();
3426 unsigned VBits = N->getValueType(0).getSizeInBits();
3427 unsigned ElSize = VBits / VL;
3428 bool Result = (Index * ElSize) % 128 == 0;
3429
3430 return Result;
3431}
3432
David Greeneccacdc12011-02-04 16:08:29 +00003433/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3434/// operand specifies a subvector insert that is suitable for input to
3435/// VINSERTF128.
3436bool X86::isVINSERTF128Index(SDNode *N) {
3437 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3438 return false;
3439
3440 // The index should be aligned on a 128-bit boundary.
3441 uint64_t Index =
3442 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3443
3444 unsigned VL = N->getValueType(0).getVectorNumElements();
3445 unsigned VBits = N->getValueType(0).getSizeInBits();
3446 unsigned ElSize = VBits / VL;
3447 bool Result = (Index * ElSize) % 128 == 0;
3448
3449 return Result;
3450}
3451
Evan Cheng63d33002006-03-22 08:01:21 +00003452/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003453/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003454unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3456 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3457
Evan Chengb9df0ca2006-03-22 02:53:00 +00003458 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3459 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003460 for (int i = 0; i < NumOperands; ++i) {
3461 int Val = SVOp->getMaskElt(NumOperands-i-1);
3462 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003463 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003464 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003465 if (i != NumOperands - 1)
3466 Mask <<= Shift;
3467 }
Evan Cheng63d33002006-03-22 08:01:21 +00003468 return Mask;
3469}
3470
Evan Cheng506d3df2006-03-29 23:07:14 +00003471/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003472/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003473unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003475 unsigned Mask = 0;
3476 // 8 nodes, but we only care about the last 4.
3477 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003478 int Val = SVOp->getMaskElt(i);
3479 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003480 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003481 if (i != 4)
3482 Mask <<= 2;
3483 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003484 return Mask;
3485}
3486
3487/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003488/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003489unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003490 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003491 unsigned Mask = 0;
3492 // 8 nodes, but we only care about the first 4.
3493 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003494 int Val = SVOp->getMaskElt(i);
3495 if (Val >= 0)
3496 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003497 if (i != 0)
3498 Mask <<= 2;
3499 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003500 return Mask;
3501}
3502
Nate Begemana09008b2009-10-19 02:17:23 +00003503/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3504/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3505unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3506 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3507 EVT VVT = N->getValueType(0);
3508 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3509 int Val = 0;
3510
3511 unsigned i, e;
3512 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3513 Val = SVOp->getMaskElt(i);
3514 if (Val >= 0)
3515 break;
3516 }
3517 return (Val - i) * EltSize;
3518}
3519
David Greenec38a03e2011-02-03 15:50:00 +00003520/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3521/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3522/// instructions.
3523unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3524 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3525 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3526
3527 uint64_t Index =
3528 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3529
3530 EVT VecVT = N->getOperand(0).getValueType();
3531 EVT ElVT = VecVT.getVectorElementType();
3532
3533 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
3534
3535 return Index / NumElemsPerChunk;
3536}
3537
David Greeneccacdc12011-02-04 16:08:29 +00003538/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3539/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3540/// instructions.
3541unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3542 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3543 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3544
3545 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003546 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003547
3548 EVT VecVT = N->getValueType(0);
3549 EVT ElVT = VecVT.getVectorElementType();
3550
3551 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
3552
3553 return Index / NumElemsPerChunk;
3554}
3555
Evan Cheng37b73872009-07-30 08:33:02 +00003556/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3557/// constant +0.0.
3558bool X86::isZeroNode(SDValue Elt) {
3559 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003560 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003561 (isa<ConstantFPSDNode>(Elt) &&
3562 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3563}
3564
Nate Begeman9008ca62009-04-27 18:41:29 +00003565/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3566/// their permute mask.
3567static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3568 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003569 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003570 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003571 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003572
Nate Begeman5a5ca152009-04-29 05:20:52 +00003573 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003574 int idx = SVOp->getMaskElt(i);
3575 if (idx < 0)
3576 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003577 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003578 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003579 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003580 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003581 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3583 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003584}
3585
Evan Cheng779ccea2007-12-07 21:30:01 +00003586/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3587/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003588static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003589 unsigned NumElems = VT.getVectorNumElements();
3590 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003591 int idx = Mask[i];
3592 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003593 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003594 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003596 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003597 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003598 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003599}
3600
Evan Cheng533a0aa2006-04-19 20:35:22 +00003601/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3602/// match movhlps. The lower half elements should come from upper half of
3603/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003604/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003605static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3606 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003607 return false;
3608 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003610 return false;
3611 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003613 return false;
3614 return true;
3615}
3616
Evan Cheng5ced1d82006-04-06 23:23:56 +00003617/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003618/// is promoted to a vector. It also returns the LoadSDNode by reference if
3619/// required.
3620static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003621 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3622 return false;
3623 N = N->getOperand(0).getNode();
3624 if (!ISD::isNON_EXTLoad(N))
3625 return false;
3626 if (LD)
3627 *LD = cast<LoadSDNode>(N);
3628 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003629}
3630
Evan Cheng533a0aa2006-04-19 20:35:22 +00003631/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3632/// match movlp{s|d}. The lower half elements should come from lower half of
3633/// V1 (and in order), and the upper half elements should come from the upper
3634/// half of V2 (and in order). And since V1 will become the source of the
3635/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003636static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3637 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003638 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003639 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003640 // Is V2 is a vector load, don't do this transformation. We will try to use
3641 // load folding shufps op.
3642 if (ISD::isNON_EXTLoad(V2))
3643 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003644
Nate Begeman5a5ca152009-04-29 05:20:52 +00003645 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003646
Evan Cheng533a0aa2006-04-19 20:35:22 +00003647 if (NumElems != 2 && NumElems != 4)
3648 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003649 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003651 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003652 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003653 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003654 return false;
3655 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003656}
3657
Evan Cheng39623da2006-04-20 08:58:49 +00003658/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3659/// all the same.
3660static bool isSplatVector(SDNode *N) {
3661 if (N->getOpcode() != ISD::BUILD_VECTOR)
3662 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003663
Dan Gohman475871a2008-07-27 21:46:04 +00003664 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003665 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3666 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003667 return false;
3668 return true;
3669}
3670
Evan Cheng213d2cf2007-05-17 18:45:50 +00003671/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003672/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003673/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003674static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003675 SDValue V1 = N->getOperand(0);
3676 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003677 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3678 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003679 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003680 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003681 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003682 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3683 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003684 if (Opc != ISD::BUILD_VECTOR ||
3685 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003686 return false;
3687 } else if (Idx >= 0) {
3688 unsigned Opc = V1.getOpcode();
3689 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3690 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003691 if (Opc != ISD::BUILD_VECTOR ||
3692 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003693 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003694 }
3695 }
3696 return true;
3697}
3698
3699/// getZeroVector - Returns a vector of specified type with all zero elements.
3700///
Owen Andersone50ed302009-08-10 22:56:29 +00003701static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003702 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003703 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003704
Dale Johannesen0488fb62010-09-30 23:57:10 +00003705 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003706 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003707 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003708 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003709 if (HasSSE2) { // SSE2
3710 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3711 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3712 } else { // SSE1
3713 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3714 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3715 }
3716 } else if (VT.getSizeInBits() == 256) { // AVX
3717 // 256-bit logic and arithmetic instructions in AVX are
3718 // all floating-point, no support for integer ops. Default
3719 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003721 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3722 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003723 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003724 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003725}
3726
Chris Lattner8a594482007-11-25 00:24:49 +00003727/// getOnesVector - Returns a vector of specified type with all bits set.
3728///
Owen Andersone50ed302009-08-10 22:56:29 +00003729static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003730 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003731
Chris Lattner8a594482007-11-25 00:24:49 +00003732 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3733 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003735 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003736 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003737 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003738}
3739
3740
Evan Cheng39623da2006-04-20 08:58:49 +00003741/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3742/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003743static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003744 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003745 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003746
Evan Cheng39623da2006-04-20 08:58:49 +00003747 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003748 SmallVector<int, 8> MaskVec;
3749 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003750
Nate Begeman5a5ca152009-04-29 05:20:52 +00003751 for (unsigned i = 0; i != NumElems; ++i) {
3752 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003753 MaskVec[i] = NumElems;
3754 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003755 }
Evan Cheng39623da2006-04-20 08:58:49 +00003756 }
Evan Cheng39623da2006-04-20 08:58:49 +00003757 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003758 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3759 SVOp->getOperand(1), &MaskVec[0]);
3760 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003761}
3762
Evan Cheng017dcc62006-04-21 01:05:10 +00003763/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3764/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003765static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003766 SDValue V2) {
3767 unsigned NumElems = VT.getVectorNumElements();
3768 SmallVector<int, 8> Mask;
3769 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003770 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003771 Mask.push_back(i);
3772 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003773}
3774
Nate Begeman9008ca62009-04-27 18:41:29 +00003775/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003776static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003777 SDValue V2) {
3778 unsigned NumElems = VT.getVectorNumElements();
3779 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003780 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003781 Mask.push_back(i);
3782 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003783 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003784 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003785}
3786
Nate Begeman9008ca62009-04-27 18:41:29 +00003787/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003788static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003789 SDValue V2) {
3790 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003791 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003792 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003793 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003794 Mask.push_back(i + Half);
3795 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003796 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003797 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003798}
3799
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003800/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3801static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003803 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003804 DebugLoc dl = SV->getDebugLoc();
3805 SDValue V1 = SV->getOperand(0);
3806 int NumElems = VT.getVectorNumElements();
3807 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003808
Nate Begeman9008ca62009-04-27 18:41:29 +00003809 // unpack elements to the correct location
3810 while (NumElems > 4) {
3811 if (EltNo < NumElems/2) {
3812 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3813 } else {
3814 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3815 EltNo -= NumElems/2;
3816 }
3817 NumElems >>= 1;
3818 }
Eric Christopherfd179292009-08-27 18:07:15 +00003819
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 // Perform the splat.
3821 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003822 V1 = DAG.getNode(ISD::BITCAST, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003823 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003824 return DAG.getNode(ISD::BITCAST, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003825}
3826
Evan Chengba05f722006-04-21 23:03:30 +00003827/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003828/// vector of zero or undef vector. This produces a shuffle where the low
3829/// element of V2 is swizzled into the zero/undef vector, landing at element
3830/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003831static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003832 bool isZero, bool HasSSE2,
3833 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003834 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003835 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003836 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3837 unsigned NumElems = VT.getVectorNumElements();
3838 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003839 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003840 // If this is the insertion idx, put the low elt of V2 here.
3841 MaskVec.push_back(i == Idx ? NumElems : i);
3842 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003843}
3844
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003845/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3846/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003847SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3848 unsigned Depth) {
3849 if (Depth == 6)
3850 return SDValue(); // Limit search depth.
3851
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003852 SDValue V = SDValue(N, 0);
3853 EVT VT = V.getValueType();
3854 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003855
3856 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3857 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3858 Index = SV->getMaskElt(Index);
3859
3860 if (Index < 0)
3861 return DAG.getUNDEF(VT.getVectorElementType());
3862
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003863 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003864 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003865 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003866 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003867
3868 // Recurse into target specific vector shuffles to find scalars.
3869 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003870 int NumElems = VT.getVectorNumElements();
3871 SmallVector<unsigned, 16> ShuffleMask;
3872 SDValue ImmN;
3873
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003874 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003875 case X86ISD::SHUFPS:
3876 case X86ISD::SHUFPD:
3877 ImmN = N->getOperand(N->getNumOperands()-1);
3878 DecodeSHUFPSMask(NumElems,
3879 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3880 ShuffleMask);
3881 break;
3882 case X86ISD::PUNPCKHBW:
3883 case X86ISD::PUNPCKHWD:
3884 case X86ISD::PUNPCKHDQ:
3885 case X86ISD::PUNPCKHQDQ:
3886 DecodePUNPCKHMask(NumElems, ShuffleMask);
3887 break;
3888 case X86ISD::UNPCKHPS:
3889 case X86ISD::UNPCKHPD:
3890 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3891 break;
3892 case X86ISD::PUNPCKLBW:
3893 case X86ISD::PUNPCKLWD:
3894 case X86ISD::PUNPCKLDQ:
3895 case X86ISD::PUNPCKLQDQ:
3896 DecodePUNPCKLMask(NumElems, ShuffleMask);
3897 break;
3898 case X86ISD::UNPCKLPS:
3899 case X86ISD::UNPCKLPD:
3900 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3901 break;
3902 case X86ISD::MOVHLPS:
3903 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3904 break;
3905 case X86ISD::MOVLHPS:
3906 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3907 break;
3908 case X86ISD::PSHUFD:
3909 ImmN = N->getOperand(N->getNumOperands()-1);
3910 DecodePSHUFMask(NumElems,
3911 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3912 ShuffleMask);
3913 break;
3914 case X86ISD::PSHUFHW:
3915 ImmN = N->getOperand(N->getNumOperands()-1);
3916 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3917 ShuffleMask);
3918 break;
3919 case X86ISD::PSHUFLW:
3920 ImmN = N->getOperand(N->getNumOperands()-1);
3921 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3922 ShuffleMask);
3923 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003924 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003925 case X86ISD::MOVSD: {
3926 // The index 0 always comes from the first element of the second source,
3927 // this is why MOVSS and MOVSD are used in the first place. The other
3928 // elements come from the other positions of the first source vector.
3929 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003930 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3931 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003932 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003933 default:
3934 assert("not implemented for target shuffle node");
3935 return SDValue();
3936 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003937
3938 Index = ShuffleMask[Index];
3939 if (Index < 0)
3940 return DAG.getUNDEF(VT.getVectorElementType());
3941
3942 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3943 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3944 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003945 }
3946
3947 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003948 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003949 V = V.getOperand(0);
3950 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003951 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003952
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003953 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003954 return SDValue();
3955 }
3956
3957 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3958 return (Index == 0) ? V.getOperand(0)
3959 : DAG.getUNDEF(VT.getVectorElementType());
3960
3961 if (V.getOpcode() == ISD::BUILD_VECTOR)
3962 return V.getOperand(Index);
3963
3964 return SDValue();
3965}
3966
3967/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3968/// shuffle operation which come from a consecutively from a zero. The
3969/// search can start in two diferent directions, from left or right.
3970static
3971unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3972 bool ZerosFromLeft, SelectionDAG &DAG) {
3973 int i = 0;
3974
3975 while (i < NumElems) {
3976 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003977 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003978 if (!(Elt.getNode() &&
3979 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3980 break;
3981 ++i;
3982 }
3983
3984 return i;
3985}
3986
3987/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3988/// MaskE correspond consecutively to elements from one of the vector operands,
3989/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3990static
3991bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3992 int OpIdx, int NumElems, unsigned &OpNum) {
3993 bool SeenV1 = false;
3994 bool SeenV2 = false;
3995
3996 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3997 int Idx = SVOp->getMaskElt(i);
3998 // Ignore undef indicies
3999 if (Idx < 0)
4000 continue;
4001
4002 if (Idx < NumElems)
4003 SeenV1 = true;
4004 else
4005 SeenV2 = true;
4006
4007 // Only accept consecutive elements from the same vector
4008 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4009 return false;
4010 }
4011
4012 OpNum = SeenV1 ? 0 : 1;
4013 return true;
4014}
4015
4016/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4017/// logical left shift of a vector.
4018static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4019 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4020 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4021 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4022 false /* check zeros from right */, DAG);
4023 unsigned OpSrc;
4024
4025 if (!NumZeros)
4026 return false;
4027
4028 // Considering the elements in the mask that are not consecutive zeros,
4029 // check if they consecutively come from only one of the source vectors.
4030 //
4031 // V1 = {X, A, B, C} 0
4032 // \ \ \ /
4033 // vector_shuffle V1, V2 <1, 2, 3, X>
4034 //
4035 if (!isShuffleMaskConsecutive(SVOp,
4036 0, // Mask Start Index
4037 NumElems-NumZeros-1, // Mask End Index
4038 NumZeros, // Where to start looking in the src vector
4039 NumElems, // Number of elements in vector
4040 OpSrc)) // Which source operand ?
4041 return false;
4042
4043 isLeft = false;
4044 ShAmt = NumZeros;
4045 ShVal = SVOp->getOperand(OpSrc);
4046 return true;
4047}
4048
4049/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4050/// logical left shift of a vector.
4051static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4052 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4053 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4054 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4055 true /* check zeros from left */, DAG);
4056 unsigned OpSrc;
4057
4058 if (!NumZeros)
4059 return false;
4060
4061 // Considering the elements in the mask that are not consecutive zeros,
4062 // check if they consecutively come from only one of the source vectors.
4063 //
4064 // 0 { A, B, X, X } = V2
4065 // / \ / /
4066 // vector_shuffle V1, V2 <X, X, 4, 5>
4067 //
4068 if (!isShuffleMaskConsecutive(SVOp,
4069 NumZeros, // Mask Start Index
4070 NumElems-1, // Mask End Index
4071 0, // Where to start looking in the src vector
4072 NumElems, // Number of elements in vector
4073 OpSrc)) // Which source operand ?
4074 return false;
4075
4076 isLeft = true;
4077 ShAmt = NumZeros;
4078 ShVal = SVOp->getOperand(OpSrc);
4079 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004080}
4081
4082/// isVectorShift - Returns true if the shuffle can be implemented as a
4083/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004084static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004085 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004086 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4087 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4088 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004089
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004090 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004091}
4092
Evan Chengc78d3b42006-04-24 18:01:45 +00004093/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4094///
Dan Gohman475871a2008-07-27 21:46:04 +00004095static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004096 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004097 SelectionDAG &DAG,
4098 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004099 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004100 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004101
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004102 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004103 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004104 bool First = true;
4105 for (unsigned i = 0; i < 16; ++i) {
4106 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4107 if (ThisIsNonZero && First) {
4108 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004110 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004112 First = false;
4113 }
4114
4115 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004116 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004117 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4118 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004119 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004121 }
4122 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4124 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4125 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004126 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004128 } else
4129 ThisElt = LastElt;
4130
Gabor Greifba36cb52008-08-28 21:40:38 +00004131 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004133 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004134 }
4135 }
4136
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004137 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004138}
4139
Bill Wendlinga348c562007-03-22 18:42:45 +00004140/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004141///
Dan Gohman475871a2008-07-27 21:46:04 +00004142static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004143 unsigned NumNonZero, unsigned NumZero,
4144 SelectionDAG &DAG,
4145 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004146 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004147 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004148
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004149 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004150 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004151 bool First = true;
4152 for (unsigned i = 0; i < 8; ++i) {
4153 bool isNonZero = (NonZeros & (1 << i)) != 0;
4154 if (isNonZero) {
4155 if (First) {
4156 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004158 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004160 First = false;
4161 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004162 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004164 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004165 }
4166 }
4167
4168 return V;
4169}
4170
Evan Chengf26ffe92008-05-29 08:22:04 +00004171/// getVShift - Return a vector logical shift node.
4172///
Owen Andersone50ed302009-08-10 22:56:29 +00004173static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004174 unsigned NumBits, SelectionDAG &DAG,
4175 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004176 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004177 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004178 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4179 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004180 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00004181 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00004182}
4183
Dan Gohman475871a2008-07-27 21:46:04 +00004184SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004185X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004186 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004187
Evan Chengc3630942009-12-09 21:00:30 +00004188 // Check if the scalar load can be widened into a vector load. And if
4189 // the address is "base + cst" see if the cst can be "absorbed" into
4190 // the shuffle mask.
4191 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4192 SDValue Ptr = LD->getBasePtr();
4193 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4194 return SDValue();
4195 EVT PVT = LD->getValueType(0);
4196 if (PVT != MVT::i32 && PVT != MVT::f32)
4197 return SDValue();
4198
4199 int FI = -1;
4200 int64_t Offset = 0;
4201 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4202 FI = FINode->getIndex();
4203 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004204 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004205 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4206 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4207 Offset = Ptr.getConstantOperandVal(1);
4208 Ptr = Ptr.getOperand(0);
4209 } else {
4210 return SDValue();
4211 }
4212
4213 SDValue Chain = LD->getChain();
4214 // Make sure the stack object alignment is at least 16.
4215 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4216 if (DAG.InferPtrAlignment(Ptr) < 16) {
4217 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004218 // Can't change the alignment. FIXME: It's possible to compute
4219 // the exact stack offset and reference FI + adjust offset instead.
4220 // If someone *really* cares about this. That's the way to implement it.
4221 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004222 } else {
4223 MFI->setObjectAlignment(FI, 16);
4224 }
4225 }
4226
4227 // (Offset % 16) must be multiple of 4. Then address is then
4228 // Ptr + (Offset & ~15).
4229 if (Offset < 0)
4230 return SDValue();
4231 if ((Offset % 16) & 3)
4232 return SDValue();
4233 int64_t StartOffset = Offset & ~15;
4234 if (StartOffset)
4235 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4236 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4237
4238 int EltNo = (Offset - StartOffset) >> 2;
4239 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4240 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004241 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4242 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004243 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004244 // Canonicalize it to a v4i32 shuffle.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004245 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
4246 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Chengc3630942009-12-09 21:00:30 +00004247 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004248 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004249 }
4250
4251 return SDValue();
4252}
4253
Michael J. Spencerec38de22010-10-10 22:04:20 +00004254/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4255/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004256/// load which has the same value as a build_vector whose operands are 'elts'.
4257///
4258/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004259///
Nate Begeman1449f292010-03-24 22:19:06 +00004260/// FIXME: we'd also like to handle the case where the last elements are zero
4261/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4262/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004263static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004264 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004265 EVT EltVT = VT.getVectorElementType();
4266 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004267
Nate Begemanfdea31a2010-03-24 20:49:50 +00004268 LoadSDNode *LDBase = NULL;
4269 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004270
Nate Begeman1449f292010-03-24 22:19:06 +00004271 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004272 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004273 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004274 for (unsigned i = 0; i < NumElems; ++i) {
4275 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004276
Nate Begemanfdea31a2010-03-24 20:49:50 +00004277 if (!Elt.getNode() ||
4278 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4279 return SDValue();
4280 if (!LDBase) {
4281 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4282 return SDValue();
4283 LDBase = cast<LoadSDNode>(Elt.getNode());
4284 LastLoadedElt = i;
4285 continue;
4286 }
4287 if (Elt.getOpcode() == ISD::UNDEF)
4288 continue;
4289
4290 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4291 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4292 return SDValue();
4293 LastLoadedElt = i;
4294 }
Nate Begeman1449f292010-03-24 22:19:06 +00004295
4296 // If we have found an entire vector of loads and undefs, then return a large
4297 // load of the entire vector width starting at the base pointer. If we found
4298 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004299 if (LastLoadedElt == NumElems - 1) {
4300 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004301 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004302 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004303 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004304 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004305 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004306 LDBase->isVolatile(), LDBase->isNonTemporal(),
4307 LDBase->getAlignment());
4308 } else if (NumElems == 4 && LastLoadedElt == 1) {
4309 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4310 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004311 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4312 Ops, 2, MVT::i32,
4313 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004314 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004315 }
4316 return SDValue();
4317}
4318
Evan Chengc3630942009-12-09 21:00:30 +00004319SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004320X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004321 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004322
David Greenef125a292011-02-08 19:04:41 +00004323 EVT VT = Op.getValueType();
4324 EVT ExtVT = VT.getVectorElementType();
4325
4326 unsigned NumElems = Op.getNumOperands();
4327
4328 // For AVX-length vectors, build the individual 128-bit pieces and
4329 // use shuffles to put them in place.
4330 if (VT.getSizeInBits() > 256 &&
4331 Subtarget->hasAVX() &&
4332 !Disable256Bit &&
4333 !ISD::isBuildVectorAllZeros(Op.getNode())) {
4334 SmallVector<SDValue, 8> V;
4335 V.resize(NumElems);
4336 for (unsigned i = 0; i < NumElems; ++i) {
4337 V[i] = Op.getOperand(i);
4338 }
4339
4340 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
4341
4342 // Build the lower subvector.
4343 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
4344 // Build the upper subvector.
4345 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
4346 NumElems/2);
4347
4348 return ConcatVectors(Lower, Upper, DAG);
4349 }
4350
Chris Lattner6e80e442010-08-28 17:15:43 +00004351 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4352 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004353 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4354 // is present, so AllOnes is ignored.
4355 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4356 (Op.getValueType().getSizeInBits() != 256 &&
4357 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004358 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004359 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4360 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004361 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004362 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004363
Gabor Greifba36cb52008-08-28 21:40:38 +00004364 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004365 return getOnesVector(Op.getValueType(), DAG, dl);
4366 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004367 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004368
Owen Andersone50ed302009-08-10 22:56:29 +00004369 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004370
Evan Cheng0db9fe62006-04-25 20:13:52 +00004371 unsigned NumZero = 0;
4372 unsigned NumNonZero = 0;
4373 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004374 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004375 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004376 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004377 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004378 if (Elt.getOpcode() == ISD::UNDEF)
4379 continue;
4380 Values.insert(Elt);
4381 if (Elt.getOpcode() != ISD::Constant &&
4382 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004383 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004384 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004385 NumZero++;
4386 else {
4387 NonZeros |= (1 << i);
4388 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004389 }
4390 }
4391
Chris Lattner97a2a562010-08-26 05:24:29 +00004392 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4393 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004394 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004395
Chris Lattner67f453a2008-03-09 05:42:06 +00004396 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004397 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004398 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004399 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004400
Chris Lattner62098042008-03-09 01:05:04 +00004401 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4402 // the value are obviously zero, truncate the value to i32 and do the
4403 // insertion that way. Only do this if the value is non-constant or if the
4404 // value is a constant being inserted into element 0. It is cheaper to do
4405 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004407 (!IsAllConstants || Idx == 0)) {
4408 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004409 // Handle SSE only.
4410 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4411 EVT VecVT = MVT::v4i32;
4412 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004413
Chris Lattner62098042008-03-09 01:05:04 +00004414 // Truncate the value (which may itself be a constant) to i32, and
4415 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004416 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004417 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004418 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4419 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004420
Chris Lattner62098042008-03-09 01:05:04 +00004421 // Now we have our 32-bit value zero extended in the low element of
4422 // a vector. If Idx != 0, swizzle it into place.
4423 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004424 SmallVector<int, 4> Mask;
4425 Mask.push_back(Idx);
4426 for (unsigned i = 1; i != VecElts; ++i)
4427 Mask.push_back(i);
4428 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004429 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004430 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004431 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004432 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004433 }
4434 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004435
Chris Lattner19f79692008-03-08 22:59:52 +00004436 // If we have a constant or non-constant insertion into the low element of
4437 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4438 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004439 // depending on what the source datatype is.
4440 if (Idx == 0) {
4441 if (NumZero == 0) {
4442 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4444 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004445 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4446 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4447 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4448 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004449 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4450 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004451 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4452 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004453 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4454 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4455 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004456 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004457 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004458 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004459
4460 // Is it a vector logical left shift?
4461 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004462 X86::isZeroNode(Op.getOperand(0)) &&
4463 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004464 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004465 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004466 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004467 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004468 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004469 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004470
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004471 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004472 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004473
Chris Lattner19f79692008-03-08 22:59:52 +00004474 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4475 // is a non-constant being inserted into an element other than the low one,
4476 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4477 // movd/movss) to move this into the low element, then shuffle it into
4478 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004479 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004480 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004481
Evan Cheng0db9fe62006-04-25 20:13:52 +00004482 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004483 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4484 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004485 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004486 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 MaskVec.push_back(i == Idx ? 0 : 1);
4488 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004489 }
4490 }
4491
Chris Lattner67f453a2008-03-09 05:42:06 +00004492 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004493 if (Values.size() == 1) {
4494 if (EVTBits == 32) {
4495 // Instead of a shuffle like this:
4496 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4497 // Check if it's possible to issue this instead.
4498 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4499 unsigned Idx = CountTrailingZeros_32(NonZeros);
4500 SDValue Item = Op.getOperand(Idx);
4501 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4502 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4503 }
Dan Gohman475871a2008-07-27 21:46:04 +00004504 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004505 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004506
Dan Gohmana3941172007-07-24 22:55:08 +00004507 // A vector full of immediates; various special cases are already
4508 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004509 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004510 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004511
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004512 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004513 if (EVTBits == 64) {
4514 if (NumNonZero == 1) {
4515 // One half is zero or undef.
4516 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004517 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004518 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004519 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4520 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004521 }
Dan Gohman475871a2008-07-27 21:46:04 +00004522 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004523 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004524
4525 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004526 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004527 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004528 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004529 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004530 }
4531
Bill Wendling826f36f2007-03-28 00:57:11 +00004532 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004533 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004534 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004535 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004536 }
4537
4538 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004539 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004540 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004541 if (NumElems == 4 && NumZero > 0) {
4542 for (unsigned i = 0; i < 4; ++i) {
4543 bool isZero = !(NonZeros & (1 << i));
4544 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004545 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004546 else
Dale Johannesenace16102009-02-03 19:33:06 +00004547 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004548 }
4549
4550 for (unsigned i = 0; i < 2; ++i) {
4551 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4552 default: break;
4553 case 0:
4554 V[i] = V[i*2]; // Must be a zero vector.
4555 break;
4556 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004558 break;
4559 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004560 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004561 break;
4562 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004563 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004564 break;
4565 }
4566 }
4567
Nate Begeman9008ca62009-04-27 18:41:29 +00004568 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004569 bool Reverse = (NonZeros & 0x3) == 2;
4570 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004571 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004572 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4573 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004574 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4575 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004576 }
4577
Nate Begemanfdea31a2010-03-24 20:49:50 +00004578 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4579 // Check for a build vector of consecutive loads.
4580 for (unsigned i = 0; i < NumElems; ++i)
4581 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004582
Nate Begemanfdea31a2010-03-24 20:49:50 +00004583 // Check for elements which are consecutive loads.
4584 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4585 if (LD.getNode())
4586 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004587
4588 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004589 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004590 SDValue Result;
4591 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4592 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4593 else
4594 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004595
Chris Lattner24faf612010-08-28 17:59:08 +00004596 for (unsigned i = 1; i < NumElems; ++i) {
4597 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4598 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004599 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004600 }
4601 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004602 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004603
Chris Lattner6e80e442010-08-28 17:15:43 +00004604 // Otherwise, expand into a number of unpckl*, start by extending each of
4605 // our (non-undef) elements to the full vector width with the element in the
4606 // bottom slot of the vector (which generates no code for SSE).
4607 for (unsigned i = 0; i < NumElems; ++i) {
4608 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4609 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4610 else
4611 V[i] = DAG.getUNDEF(VT);
4612 }
4613
4614 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004615 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4616 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4617 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004618 unsigned EltStride = NumElems >> 1;
4619 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004620 for (unsigned i = 0; i < EltStride; ++i) {
4621 // If V[i+EltStride] is undef and this is the first round of mixing,
4622 // then it is safe to just drop this shuffle: V[i] is already in the
4623 // right place, the one element (since it's the first round) being
4624 // inserted as undef can be dropped. This isn't safe for successive
4625 // rounds because they will permute elements within both vectors.
4626 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4627 EltStride == NumElems/2)
4628 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004629
Chris Lattner6e80e442010-08-28 17:15:43 +00004630 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004631 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004632 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004633 }
4634 return V[0];
4635 }
Dan Gohman475871a2008-07-27 21:46:04 +00004636 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004637}
4638
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004639SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004640X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004641 // We support concatenate two MMX registers and place them in a MMX
4642 // register. This is better than doing a stack convert.
4643 DebugLoc dl = Op.getDebugLoc();
4644 EVT ResVT = Op.getValueType();
4645 assert(Op.getNumOperands() == 2);
4646 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4647 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4648 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004649 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004650 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4651 InVec = Op.getOperand(1);
4652 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4653 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004654 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004655 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4656 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4657 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004658 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004659 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4660 Mask[0] = 0; Mask[1] = 2;
4661 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4662 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004663 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004664}
4665
Nate Begemanb9a47b82009-02-23 08:49:38 +00004666// v8i16 shuffles - Prefer shuffles in the following order:
4667// 1. [all] pshuflw, pshufhw, optional move
4668// 2. [ssse3] 1 x pshufb
4669// 3. [ssse3] 2 x pshufb + 1 x por
4670// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004671SDValue
4672X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4673 SelectionDAG &DAG) const {
4674 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004675 SDValue V1 = SVOp->getOperand(0);
4676 SDValue V2 = SVOp->getOperand(1);
4677 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004678 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004679
Nate Begemanb9a47b82009-02-23 08:49:38 +00004680 // Determine if more than 1 of the words in each of the low and high quadwords
4681 // of the result come from the same quadword of one of the two inputs. Undef
4682 // mask values count as coming from any quadword, for better codegen.
4683 SmallVector<unsigned, 4> LoQuad(4);
4684 SmallVector<unsigned, 4> HiQuad(4);
4685 BitVector InputQuads(4);
4686 for (unsigned i = 0; i < 8; ++i) {
4687 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004688 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004689 MaskVals.push_back(EltIdx);
4690 if (EltIdx < 0) {
4691 ++Quad[0];
4692 ++Quad[1];
4693 ++Quad[2];
4694 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004695 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004696 }
4697 ++Quad[EltIdx / 4];
4698 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004699 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004700
Nate Begemanb9a47b82009-02-23 08:49:38 +00004701 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004702 unsigned MaxQuad = 1;
4703 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004704 if (LoQuad[i] > MaxQuad) {
4705 BestLoQuad = i;
4706 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004707 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004708 }
4709
Nate Begemanb9a47b82009-02-23 08:49:38 +00004710 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004711 MaxQuad = 1;
4712 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004713 if (HiQuad[i] > MaxQuad) {
4714 BestHiQuad = i;
4715 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004716 }
4717 }
4718
Nate Begemanb9a47b82009-02-23 08:49:38 +00004719 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004720 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004721 // single pshufb instruction is necessary. If There are more than 2 input
4722 // quads, disable the next transformation since it does not help SSSE3.
4723 bool V1Used = InputQuads[0] || InputQuads[1];
4724 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004725 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004726 if (InputQuads.count() == 2 && V1Used && V2Used) {
4727 BestLoQuad = InputQuads.find_first();
4728 BestHiQuad = InputQuads.find_next(BestLoQuad);
4729 }
4730 if (InputQuads.count() > 2) {
4731 BestLoQuad = -1;
4732 BestHiQuad = -1;
4733 }
4734 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004735
Nate Begemanb9a47b82009-02-23 08:49:38 +00004736 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4737 // the shuffle mask. If a quad is scored as -1, that means that it contains
4738 // words from all 4 input quadwords.
4739 SDValue NewV;
4740 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004741 SmallVector<int, 8> MaskV;
4742 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4743 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004744 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004745 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
4746 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
4747 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004748
Nate Begemanb9a47b82009-02-23 08:49:38 +00004749 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4750 // source words for the shuffle, to aid later transformations.
4751 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004752 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004753 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004754 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004755 if (idx != (int)i)
4756 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004757 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004758 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004759 AllWordsInNewV = false;
4760 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004761 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004762
Nate Begemanb9a47b82009-02-23 08:49:38 +00004763 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4764 if (AllWordsInNewV) {
4765 for (int i = 0; i != 8; ++i) {
4766 int idx = MaskVals[i];
4767 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004768 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004769 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004770 if ((idx != i) && idx < 4)
4771 pshufhw = false;
4772 if ((idx != i) && idx > 3)
4773 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004774 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004775 V1 = NewV;
4776 V2Used = false;
4777 BestLoQuad = 0;
4778 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004779 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004780
Nate Begemanb9a47b82009-02-23 08:49:38 +00004781 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4782 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004783 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004784 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4785 unsigned TargetMask = 0;
4786 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004788 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4789 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4790 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004791 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004792 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004793 }
Eric Christopherfd179292009-08-27 18:07:15 +00004794
Nate Begemanb9a47b82009-02-23 08:49:38 +00004795 // If we have SSSE3, and all words of the result are from 1 input vector,
4796 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4797 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004798 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004799 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004800
Nate Begemanb9a47b82009-02-23 08:49:38 +00004801 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004802 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004803 // mask, and elements that come from V1 in the V2 mask, so that the two
4804 // results can be OR'd together.
4805 bool TwoInputs = V1Used && V2Used;
4806 for (unsigned i = 0; i != 8; ++i) {
4807 int EltIdx = MaskVals[i] * 2;
4808 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004809 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4810 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004811 continue;
4812 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004813 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4814 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004815 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004816 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004817 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004818 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004820 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004821 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004822
Nate Begemanb9a47b82009-02-23 08:49:38 +00004823 // Calculate the shuffle mask for the second input, shuffle it, and
4824 // OR it with the first shuffled input.
4825 pshufbMask.clear();
4826 for (unsigned i = 0; i != 8; ++i) {
4827 int EltIdx = MaskVals[i] * 2;
4828 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4830 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004831 continue;
4832 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4834 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004835 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004836 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004837 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004838 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004839 MVT::v16i8, &pshufbMask[0], 16));
4840 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004841 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004842 }
4843
4844 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4845 // and update MaskVals with new element order.
4846 BitVector InOrder(8);
4847 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004848 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004849 for (int i = 0; i != 4; ++i) {
4850 int idx = MaskVals[i];
4851 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004852 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004853 InOrder.set(i);
4854 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004855 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004856 InOrder.set(i);
4857 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004858 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004859 }
4860 }
4861 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004862 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004863 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004864 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004865
4866 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4867 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4868 NewV.getOperand(0),
4869 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4870 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004871 }
Eric Christopherfd179292009-08-27 18:07:15 +00004872
Nate Begemanb9a47b82009-02-23 08:49:38 +00004873 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4874 // and update MaskVals with the new element order.
4875 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004876 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004877 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004878 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004879 for (unsigned i = 4; i != 8; ++i) {
4880 int idx = MaskVals[i];
4881 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004882 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004883 InOrder.set(i);
4884 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004885 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004886 InOrder.set(i);
4887 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004888 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004889 }
4890 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004892 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004893
4894 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4895 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4896 NewV.getOperand(0),
4897 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4898 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004899 }
Eric Christopherfd179292009-08-27 18:07:15 +00004900
Nate Begemanb9a47b82009-02-23 08:49:38 +00004901 // In case BestHi & BestLo were both -1, which means each quadword has a word
4902 // from each of the four input quadwords, calculate the InOrder bitvector now
4903 // before falling through to the insert/extract cleanup.
4904 if (BestLoQuad == -1 && BestHiQuad == -1) {
4905 NewV = V1;
4906 for (int i = 0; i != 8; ++i)
4907 if (MaskVals[i] < 0 || MaskVals[i] == i)
4908 InOrder.set(i);
4909 }
Eric Christopherfd179292009-08-27 18:07:15 +00004910
Nate Begemanb9a47b82009-02-23 08:49:38 +00004911 // The other elements are put in the right place using pextrw and pinsrw.
4912 for (unsigned i = 0; i != 8; ++i) {
4913 if (InOrder[i])
4914 continue;
4915 int EltIdx = MaskVals[i];
4916 if (EltIdx < 0)
4917 continue;
4918 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004919 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004920 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004922 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004923 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004924 DAG.getIntPtrConstant(i));
4925 }
4926 return NewV;
4927}
4928
4929// v16i8 shuffles - Prefer shuffles in the following order:
4930// 1. [ssse3] 1 x pshufb
4931// 2. [ssse3] 2 x pshufb + 1 x por
4932// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4933static
Nate Begeman9008ca62009-04-27 18:41:29 +00004934SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004935 SelectionDAG &DAG,
4936 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004937 SDValue V1 = SVOp->getOperand(0);
4938 SDValue V2 = SVOp->getOperand(1);
4939 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004940 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004941 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004942
Nate Begemanb9a47b82009-02-23 08:49:38 +00004943 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004944 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004945 // present, fall back to case 3.
4946 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4947 bool V1Only = true;
4948 bool V2Only = true;
4949 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004950 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004951 if (EltIdx < 0)
4952 continue;
4953 if (EltIdx < 16)
4954 V2Only = false;
4955 else
4956 V1Only = false;
4957 }
Eric Christopherfd179292009-08-27 18:07:15 +00004958
Nate Begemanb9a47b82009-02-23 08:49:38 +00004959 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4960 if (TLI.getSubtarget()->hasSSSE3()) {
4961 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004962
Nate Begemanb9a47b82009-02-23 08:49:38 +00004963 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004964 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004965 //
4966 // Otherwise, we have elements from both input vectors, and must zero out
4967 // elements that come from V2 in the first mask, and V1 in the second mask
4968 // so that we can OR them together.
4969 bool TwoInputs = !(V1Only || V2Only);
4970 for (unsigned i = 0; i != 16; ++i) {
4971 int EltIdx = MaskVals[i];
4972 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004973 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004974 continue;
4975 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004976 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004977 }
4978 // If all the elements are from V2, assign it to V1 and return after
4979 // building the first pshufb.
4980 if (V2Only)
4981 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004982 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004983 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004984 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004985 if (!TwoInputs)
4986 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004987
Nate Begemanb9a47b82009-02-23 08:49:38 +00004988 // Calculate the shuffle mask for the second input, shuffle it, and
4989 // OR it with the first shuffled input.
4990 pshufbMask.clear();
4991 for (unsigned i = 0; i != 16; ++i) {
4992 int EltIdx = MaskVals[i];
4993 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004994 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004995 continue;
4996 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004997 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004998 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004999 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005000 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005001 MVT::v16i8, &pshufbMask[0], 16));
5002 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005003 }
Eric Christopherfd179292009-08-27 18:07:15 +00005004
Nate Begemanb9a47b82009-02-23 08:49:38 +00005005 // No SSSE3 - Calculate in place words and then fix all out of place words
5006 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5007 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005008 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5009 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005010 SDValue NewV = V2Only ? V2 : V1;
5011 for (int i = 0; i != 8; ++i) {
5012 int Elt0 = MaskVals[i*2];
5013 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005014
Nate Begemanb9a47b82009-02-23 08:49:38 +00005015 // This word of the result is all undef, skip it.
5016 if (Elt0 < 0 && Elt1 < 0)
5017 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005018
Nate Begemanb9a47b82009-02-23 08:49:38 +00005019 // This word of the result is already in the correct place, skip it.
5020 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5021 continue;
5022 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5023 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005024
Nate Begemanb9a47b82009-02-23 08:49:38 +00005025 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5026 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5027 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005028
5029 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5030 // using a single extract together, load it and store it.
5031 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005032 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005033 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005034 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005035 DAG.getIntPtrConstant(i));
5036 continue;
5037 }
5038
Nate Begemanb9a47b82009-02-23 08:49:38 +00005039 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005040 // source byte is not also odd, shift the extracted word left 8 bits
5041 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005042 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005043 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005044 DAG.getIntPtrConstant(Elt1 / 2));
5045 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005046 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005047 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005048 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005049 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5050 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005051 }
5052 // If Elt0 is defined, extract it from the appropriate source. If the
5053 // source byte is not also even, shift the extracted word right 8 bits. If
5054 // Elt1 was also defined, OR the extracted values together before
5055 // inserting them in the result.
5056 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005058 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5059 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005060 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005061 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005062 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005063 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5064 DAG.getConstant(0x00FF, MVT::i16));
5065 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005066 : InsElt0;
5067 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005068 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005069 DAG.getIntPtrConstant(i));
5070 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005071 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005072}
5073
Evan Cheng7a831ce2007-12-15 03:00:47 +00005074/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005075/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005076/// done when every pair / quad of shuffle mask elements point to elements in
5077/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005078/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005079static
Nate Begeman9008ca62009-04-27 18:41:29 +00005080SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005081 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005082 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005083 SDValue V1 = SVOp->getOperand(0);
5084 SDValue V2 = SVOp->getOperand(1);
5085 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005086 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005087 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005088 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005089 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 case MVT::v4f32: NewVT = MVT::v2f64; break;
5091 case MVT::v4i32: NewVT = MVT::v2i64; break;
5092 case MVT::v8i16: NewVT = MVT::v4i32; break;
5093 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005094 }
5095
Nate Begeman9008ca62009-04-27 18:41:29 +00005096 int Scale = NumElems / NewWidth;
5097 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005098 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005099 int StartIdx = -1;
5100 for (int j = 0; j < Scale; ++j) {
5101 int EltIdx = SVOp->getMaskElt(i+j);
5102 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005103 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005104 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005105 StartIdx = EltIdx - (EltIdx % Scale);
5106 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005107 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005108 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005109 if (StartIdx == -1)
5110 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005111 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005112 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005113 }
5114
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005115 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5116 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005117 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005118}
5119
Evan Chengd880b972008-05-09 21:53:03 +00005120/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005121///
Owen Andersone50ed302009-08-10 22:56:29 +00005122static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005123 SDValue SrcOp, SelectionDAG &DAG,
5124 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005126 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005127 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005128 LD = dyn_cast<LoadSDNode>(SrcOp);
5129 if (!LD) {
5130 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5131 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005132 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005133 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005134 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005135 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005136 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005137 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005138 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005139 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005140 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5141 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5142 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005143 SrcOp.getOperand(0)
5144 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005145 }
5146 }
5147 }
5148
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005149 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005150 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005151 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005152 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005153}
5154
Evan Chengace3c172008-07-22 21:13:36 +00005155/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
5156/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005157static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00005158LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
5159 SDValue V1 = SVOp->getOperand(0);
5160 SDValue V2 = SVOp->getOperand(1);
5161 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005162 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005163
Evan Chengace3c172008-07-22 21:13:36 +00005164 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005165 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005166 SmallVector<int, 8> Mask1(4U, -1);
5167 SmallVector<int, 8> PermMask;
5168 SVOp->getMask(PermMask);
5169
Evan Chengace3c172008-07-22 21:13:36 +00005170 unsigned NumHi = 0;
5171 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005172 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005173 int Idx = PermMask[i];
5174 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005175 Locs[i] = std::make_pair(-1, -1);
5176 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005177 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5178 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005179 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005180 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005181 NumLo++;
5182 } else {
5183 Locs[i] = std::make_pair(1, NumHi);
5184 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005185 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005186 NumHi++;
5187 }
5188 }
5189 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005190
Evan Chengace3c172008-07-22 21:13:36 +00005191 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005192 // If no more than two elements come from either vector. This can be
5193 // implemented with two shuffles. First shuffle gather the elements.
5194 // The second shuffle, which takes the first shuffle as both of its
5195 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005196 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005197
Nate Begeman9008ca62009-04-27 18:41:29 +00005198 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005199
Evan Chengace3c172008-07-22 21:13:36 +00005200 for (unsigned i = 0; i != 4; ++i) {
5201 if (Locs[i].first == -1)
5202 continue;
5203 else {
5204 unsigned Idx = (i < 2) ? 0 : 4;
5205 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005206 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005207 }
5208 }
5209
Nate Begeman9008ca62009-04-27 18:41:29 +00005210 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005211 } else if (NumLo == 3 || NumHi == 3) {
5212 // Otherwise, we must have three elements from one vector, call it X, and
5213 // one element from the other, call it Y. First, use a shufps to build an
5214 // intermediate vector with the one element from Y and the element from X
5215 // that will be in the same half in the final destination (the indexes don't
5216 // matter). Then, use a shufps to build the final vector, taking the half
5217 // containing the element from Y from the intermediate, and the other half
5218 // from X.
5219 if (NumHi == 3) {
5220 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005221 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005222 std::swap(V1, V2);
5223 }
5224
5225 // Find the element from V2.
5226 unsigned HiIndex;
5227 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005228 int Val = PermMask[HiIndex];
5229 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005230 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005231 if (Val >= 4)
5232 break;
5233 }
5234
Nate Begeman9008ca62009-04-27 18:41:29 +00005235 Mask1[0] = PermMask[HiIndex];
5236 Mask1[1] = -1;
5237 Mask1[2] = PermMask[HiIndex^1];
5238 Mask1[3] = -1;
5239 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005240
5241 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005242 Mask1[0] = PermMask[0];
5243 Mask1[1] = PermMask[1];
5244 Mask1[2] = HiIndex & 1 ? 6 : 4;
5245 Mask1[3] = HiIndex & 1 ? 4 : 6;
5246 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005247 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005248 Mask1[0] = HiIndex & 1 ? 2 : 0;
5249 Mask1[1] = HiIndex & 1 ? 0 : 2;
5250 Mask1[2] = PermMask[2];
5251 Mask1[3] = PermMask[3];
5252 if (Mask1[2] >= 0)
5253 Mask1[2] += 4;
5254 if (Mask1[3] >= 0)
5255 Mask1[3] += 4;
5256 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005257 }
Evan Chengace3c172008-07-22 21:13:36 +00005258 }
5259
5260 // Break it into (shuffle shuffle_hi, shuffle_lo).
5261 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005262 SmallVector<int,8> LoMask(4U, -1);
5263 SmallVector<int,8> HiMask(4U, -1);
5264
5265 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005266 unsigned MaskIdx = 0;
5267 unsigned LoIdx = 0;
5268 unsigned HiIdx = 2;
5269 for (unsigned i = 0; i != 4; ++i) {
5270 if (i == 2) {
5271 MaskPtr = &HiMask;
5272 MaskIdx = 1;
5273 LoIdx = 0;
5274 HiIdx = 2;
5275 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005276 int Idx = PermMask[i];
5277 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005278 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005279 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005280 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005281 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005282 LoIdx++;
5283 } else {
5284 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005285 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005286 HiIdx++;
5287 }
5288 }
5289
Nate Begeman9008ca62009-04-27 18:41:29 +00005290 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5291 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5292 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005293 for (unsigned i = 0; i != 4; ++i) {
5294 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005295 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005296 } else {
5297 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005298 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005299 }
5300 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005301 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005302}
5303
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005304static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005305 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005306 V = V.getOperand(0);
5307 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5308 V = V.getOperand(0);
5309 if (MayFoldLoad(V))
5310 return true;
5311 return false;
5312}
5313
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005314// FIXME: the version above should always be used. Since there's
5315// a bug where several vector shuffles can't be folded because the
5316// DAG is not updated during lowering and a node claims to have two
5317// uses while it only has one, use this version, and let isel match
5318// another instruction if the load really happens to have more than
5319// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005320// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005321static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005322 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005323 V = V.getOperand(0);
5324 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5325 V = V.getOperand(0);
5326 if (ISD::isNormalLoad(V.getNode()))
5327 return true;
5328 return false;
5329}
5330
5331/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5332/// a vector extract, and if both can be later optimized into a single load.
5333/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5334/// here because otherwise a target specific shuffle node is going to be
5335/// emitted for this shuffle, and the optimization not done.
5336/// FIXME: This is probably not the best approach, but fix the problem
5337/// until the right path is decided.
5338static
5339bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5340 const TargetLowering &TLI) {
5341 EVT VT = V.getValueType();
5342 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5343
5344 // Be sure that the vector shuffle is present in a pattern like this:
5345 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5346 if (!V.hasOneUse())
5347 return false;
5348
5349 SDNode *N = *V.getNode()->use_begin();
5350 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5351 return false;
5352
5353 SDValue EltNo = N->getOperand(1);
5354 if (!isa<ConstantSDNode>(EltNo))
5355 return false;
5356
5357 // If the bit convert changed the number of elements, it is unsafe
5358 // to examine the mask.
5359 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005360 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005361 EVT SrcVT = V.getOperand(0).getValueType();
5362 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5363 return false;
5364 V = V.getOperand(0);
5365 HasShuffleIntoBitcast = true;
5366 }
5367
5368 // Select the input vector, guarding against out of range extract vector.
5369 unsigned NumElems = VT.getVectorNumElements();
5370 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5371 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5372 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5373
5374 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005375 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005376 V = V.getOperand(0);
5377
5378 if (ISD::isNormalLoad(V.getNode())) {
5379 // Is the original load suitable?
5380 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5381
5382 // FIXME: avoid the multi-use bug that is preventing lots of
5383 // of foldings to be detected, this is still wrong of course, but
5384 // give the temporary desired behavior, and if it happens that
5385 // the load has real more uses, during isel it will not fold, and
5386 // will generate poor code.
5387 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5388 return false;
5389
5390 if (!HasShuffleIntoBitcast)
5391 return true;
5392
5393 // If there's a bitcast before the shuffle, check if the load type and
5394 // alignment is valid.
5395 unsigned Align = LN0->getAlignment();
5396 unsigned NewAlign =
5397 TLI.getTargetData()->getABITypeAlignment(
5398 VT.getTypeForEVT(*DAG.getContext()));
5399
5400 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5401 return false;
5402 }
5403
5404 return true;
5405}
5406
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005407static
Evan Cheng835580f2010-10-07 20:50:20 +00005408SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5409 EVT VT = Op.getValueType();
5410
5411 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005412 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5413 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005414 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5415 V1, DAG));
5416}
5417
5418static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005419SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5420 bool HasSSE2) {
5421 SDValue V1 = Op.getOperand(0);
5422 SDValue V2 = Op.getOperand(1);
5423 EVT VT = Op.getValueType();
5424
5425 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5426
5427 if (HasSSE2 && VT == MVT::v2f64)
5428 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5429
5430 // v4f32 or v4i32
5431 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5432}
5433
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005434static
5435SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5436 SDValue V1 = Op.getOperand(0);
5437 SDValue V2 = Op.getOperand(1);
5438 EVT VT = Op.getValueType();
5439
5440 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5441 "unsupported shuffle type");
5442
5443 if (V2.getOpcode() == ISD::UNDEF)
5444 V2 = V1;
5445
5446 // v4i32 or v4f32
5447 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5448}
5449
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005450static
5451SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5452 SDValue V1 = Op.getOperand(0);
5453 SDValue V2 = Op.getOperand(1);
5454 EVT VT = Op.getValueType();
5455 unsigned NumElems = VT.getVectorNumElements();
5456
5457 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5458 // operand of these instructions is only memory, so check if there's a
5459 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5460 // same masks.
5461 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005462
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005463 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005464 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005465 CanFoldLoad = true;
5466
5467 // When V1 is a load, it can be folded later into a store in isel, example:
5468 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5469 // turns into:
5470 // (MOVLPSmr addr:$src1, VR128:$src2)
5471 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005472 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005473 CanFoldLoad = true;
5474
Eric Christopher893a8822011-02-20 05:04:42 +00005475 // Both of them can't be memory operations though.
5476 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
5477 CanFoldLoad = false;
5478
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005479 if (CanFoldLoad) {
5480 if (HasSSE2 && NumElems == 2)
5481 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5482
5483 if (NumElems == 4)
5484 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5485 }
5486
5487 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5488 // movl and movlp will both match v2i64, but v2i64 is never matched by
5489 // movl earlier because we make it strict to avoid messing with the movlp load
5490 // folding logic (see the code above getMOVLP call). Match it here then,
5491 // this is horrible, but will stay like this until we move all shuffle
5492 // matching to x86 specific nodes. Note that for the 1st condition all
5493 // types are matched with movsd.
5494 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5495 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5496 else if (HasSSE2)
5497 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5498
5499
5500 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5501
5502 // Invert the operand order and use SHUFPS to match it.
5503 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5504 X86::getShuffleSHUFImmediate(SVOp), DAG);
5505}
5506
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005507static inline unsigned getUNPCKLOpcode(EVT VT) {
5508 switch(VT.getSimpleVT().SimpleTy) {
5509 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5510 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5511 case MVT::v4f32: return X86ISD::UNPCKLPS;
5512 case MVT::v2f64: return X86ISD::UNPCKLPD;
5513 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5514 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5515 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005516 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005517 }
5518 return 0;
5519}
5520
5521static inline unsigned getUNPCKHOpcode(EVT VT) {
5522 switch(VT.getSimpleVT().SimpleTy) {
5523 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5524 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5525 case MVT::v4f32: return X86ISD::UNPCKHPS;
5526 case MVT::v2f64: return X86ISD::UNPCKHPD;
5527 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5528 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5529 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005530 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005531 }
5532 return 0;
5533}
5534
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005535static
5536SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005537 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005538 const X86Subtarget *Subtarget) {
5539 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5540 EVT VT = Op.getValueType();
5541 DebugLoc dl = Op.getDebugLoc();
5542 SDValue V1 = Op.getOperand(0);
5543 SDValue V2 = Op.getOperand(1);
5544
5545 if (isZeroShuffle(SVOp))
5546 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5547
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005548 // Handle splat operations
5549 if (SVOp->isSplat()) {
5550 // Special case, this is the only place now where it's
5551 // allowed to return a vector_shuffle operation without
5552 // using a target specific node, because *hopefully* it
5553 // will be optimized away by the dag combiner.
5554 if (VT.getVectorNumElements() <= 4 &&
5555 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5556 return Op;
5557
5558 // Handle splats by matching through known masks
5559 if (VT.getVectorNumElements() <= 4)
5560 return SDValue();
5561
Evan Cheng835580f2010-10-07 20:50:20 +00005562 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005563 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005564 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005565
5566 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5567 // do it!
5568 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5569 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5570 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005571 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005572 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5573 // FIXME: Figure out a cleaner way to do this.
5574 // Try to make use of movq to zero out the top part.
5575 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5576 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5577 if (NewOp.getNode()) {
5578 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5579 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5580 DAG, Subtarget, dl);
5581 }
5582 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5583 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5584 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5585 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5586 DAG, Subtarget, dl);
5587 }
5588 }
5589 return SDValue();
5590}
5591
Dan Gohman475871a2008-07-27 21:46:04 +00005592SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005593X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005594 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005595 SDValue V1 = Op.getOperand(0);
5596 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005597 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005598 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005599 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005600 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005601 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5602 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005603 bool V1IsSplat = false;
5604 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005605 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005606 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005607 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005608 MachineFunction &MF = DAG.getMachineFunction();
5609 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005610
Dale Johannesen0488fb62010-09-30 23:57:10 +00005611 // Shuffle operations on MMX not supported.
5612 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005613 return Op;
5614
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005615 // Vector shuffle lowering takes 3 steps:
5616 //
5617 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5618 // narrowing and commutation of operands should be handled.
5619 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5620 // shuffle nodes.
5621 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5622 // so the shuffle can be broken into other shuffles and the legalizer can
5623 // try the lowering again.
5624 //
5625 // The general ideia is that no vector_shuffle operation should be left to
5626 // be matched during isel, all of them must be converted to a target specific
5627 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005628
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005629 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5630 // narrowing and commutation of operands should be handled. The actual code
5631 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005632 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005633 if (NewOp.getNode())
5634 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005635
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005636 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5637 // unpckh_undef). Only use pshufd if speed is more important than size.
5638 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5639 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5640 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5641 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5642 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5643 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005644
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005645 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005646 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005647 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005648
Dale Johannesen0488fb62010-09-30 23:57:10 +00005649 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005650 return getMOVHighToLow(Op, dl, DAG);
5651
5652 // Use to match splats
5653 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5654 (VT == MVT::v2f64 || VT == MVT::v2i64))
5655 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5656
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005657 if (X86::isPSHUFDMask(SVOp)) {
5658 // The actual implementation will match the mask in the if above and then
5659 // during isel it can match several different instructions, not only pshufd
5660 // as its name says, sad but true, emulate the behavior for now...
5661 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5662 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5663
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005664 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5665
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005666 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005667 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5668
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005669 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005670 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5671 TargetMask, DAG);
5672
5673 if (VT == MVT::v4f32)
5674 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5675 TargetMask, DAG);
5676 }
Eric Christopherfd179292009-08-27 18:07:15 +00005677
Evan Chengf26ffe92008-05-29 08:22:04 +00005678 // Check if this can be converted into a logical shift.
5679 bool isLeft = false;
5680 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005681 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005682 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005683 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005684 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005685 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005686 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005687 EVT EltVT = VT.getVectorElementType();
5688 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005689 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005690 }
Eric Christopherfd179292009-08-27 18:07:15 +00005691
Nate Begeman9008ca62009-04-27 18:41:29 +00005692 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005693 if (V1IsUndef)
5694 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005695 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005696 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005697 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005698 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005699 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5700
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005701 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005702 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5703 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005704 }
Eric Christopherfd179292009-08-27 18:07:15 +00005705
Nate Begeman9008ca62009-04-27 18:41:29 +00005706 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005707 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5708 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005709
Dale Johannesen0488fb62010-09-30 23:57:10 +00005710 if (X86::isMOVHLPSMask(SVOp))
5711 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005712
Dale Johannesen0488fb62010-09-30 23:57:10 +00005713 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5714 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005715
Dale Johannesen0488fb62010-09-30 23:57:10 +00005716 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5717 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005718
Dale Johannesen0488fb62010-09-30 23:57:10 +00005719 if (X86::isMOVLPMask(SVOp))
5720 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005721
Nate Begeman9008ca62009-04-27 18:41:29 +00005722 if (ShouldXformToMOVHLPS(SVOp) ||
5723 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5724 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005725
Evan Chengf26ffe92008-05-29 08:22:04 +00005726 if (isShift) {
5727 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005728 EVT EltVT = VT.getVectorElementType();
5729 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005730 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005731 }
Eric Christopherfd179292009-08-27 18:07:15 +00005732
Evan Cheng9eca5e82006-10-25 21:49:50 +00005733 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005734 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5735 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005736 V1IsSplat = isSplatVector(V1.getNode());
5737 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005738
Chris Lattner8a594482007-11-25 00:24:49 +00005739 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005740 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005741 Op = CommuteVectorShuffle(SVOp, DAG);
5742 SVOp = cast<ShuffleVectorSDNode>(Op);
5743 V1 = SVOp->getOperand(0);
5744 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005745 std::swap(V1IsSplat, V2IsSplat);
5746 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005747 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005748 }
5749
Nate Begeman9008ca62009-04-27 18:41:29 +00005750 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5751 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005752 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005753 return V1;
5754 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5755 // the instruction selector will not match, so get a canonical MOVL with
5756 // swapped operands to undo the commute.
5757 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005758 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005759
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005760 if (X86::isUNPCKLMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005761 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005762
5763 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005764 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005765
Evan Cheng9bbbb982006-10-25 20:48:19 +00005766 if (V2IsSplat) {
5767 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005768 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005769 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005770 SDValue NewMask = NormalizeMask(SVOp, DAG);
5771 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5772 if (NSVOp != SVOp) {
5773 if (X86::isUNPCKLMask(NSVOp, true)) {
5774 return NewMask;
5775 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5776 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005777 }
5778 }
5779 }
5780
Evan Cheng9eca5e82006-10-25 21:49:50 +00005781 if (Commuted) {
5782 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005783 // FIXME: this seems wrong.
5784 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5785 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005786
5787 if (X86::isUNPCKLMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005788 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005789
5790 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005791 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005792 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005793
Nate Begeman9008ca62009-04-27 18:41:29 +00005794 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005795 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005796 return CommuteVectorShuffle(SVOp, DAG);
5797
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005798 // The checks below are all present in isShuffleMaskLegal, but they are
5799 // inlined here right now to enable us to directly emit target specific
5800 // nodes, and remove one by one until they don't return Op anymore.
5801 SmallVector<int, 16> M;
5802 SVOp->getMask(M);
5803
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005804 if (isPALIGNRMask(M, VT, HasSSSE3))
5805 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5806 X86::getShufflePALIGNRImmediate(SVOp),
5807 DAG);
5808
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005809 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5810 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5811 if (VT == MVT::v2f64)
5812 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5813 if (VT == MVT::v2i64)
5814 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5815 }
5816
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005817 if (isPSHUFHWMask(M, VT))
5818 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5819 X86::getShufflePSHUFHWImmediate(SVOp),
5820 DAG);
5821
5822 if (isPSHUFLWMask(M, VT))
5823 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5824 X86::getShufflePSHUFLWImmediate(SVOp),
5825 DAG);
5826
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005827 if (isSHUFPMask(M, VT)) {
5828 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5829 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5830 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5831 TargetMask, DAG);
5832 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5833 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5834 TargetMask, DAG);
5835 }
5836
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005837 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5838 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5839 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5840 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5841 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5842 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5843
Evan Cheng14b32e12007-12-11 01:46:18 +00005844 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005845 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005846 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005847 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005848 return NewOp;
5849 }
5850
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005852 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 if (NewOp.getNode())
5854 return NewOp;
5855 }
Eric Christopherfd179292009-08-27 18:07:15 +00005856
Dale Johannesen0488fb62010-09-30 23:57:10 +00005857 // Handle all 4 wide cases with a number of shuffles.
5858 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005859 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005860
Dan Gohman475871a2008-07-27 21:46:04 +00005861 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005862}
5863
Dan Gohman475871a2008-07-27 21:46:04 +00005864SDValue
5865X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005866 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005867 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005868 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005869 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005870 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005871 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005872 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005873 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005874 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005875 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005876 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5877 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5878 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005879 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5880 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005881 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005882 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005883 Op.getOperand(0)),
5884 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005886 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005888 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005889 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005890 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005891 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5892 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005893 // result has a single use which is a store or a bitcast to i32. And in
5894 // the case of a store, it's not worth it if the index is a constant 0,
5895 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005896 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005897 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005898 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005899 if ((User->getOpcode() != ISD::STORE ||
5900 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5901 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005902 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005903 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005904 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005905 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005906 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005907 Op.getOperand(0)),
5908 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005909 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00005910 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005911 // ExtractPS works with constant index.
5912 if (isa<ConstantSDNode>(Op.getOperand(1)))
5913 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005914 }
Dan Gohman475871a2008-07-27 21:46:04 +00005915 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005916}
5917
5918
Dan Gohman475871a2008-07-27 21:46:04 +00005919SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005920X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5921 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005922 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005923 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005924
David Greene74a579d2011-02-10 16:57:36 +00005925 SDValue Vec = Op.getOperand(0);
5926 EVT VecVT = Vec.getValueType();
5927
5928 // If this is a 256-bit vector result, first extract the 128-bit
5929 // vector and then extract from the 128-bit vector.
5930 if (VecVT.getSizeInBits() > 128) {
5931 DebugLoc dl = Op.getNode()->getDebugLoc();
5932 unsigned NumElems = VecVT.getVectorNumElements();
5933 SDValue Idx = Op.getOperand(1);
5934
5935 if (!isa<ConstantSDNode>(Idx))
5936 return SDValue();
5937
5938 unsigned ExtractNumElems = NumElems / (VecVT.getSizeInBits() / 128);
5939 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
5940
5941 // Get the 128-bit vector.
5942 bool Upper = IdxVal >= ExtractNumElems;
5943 Vec = Extract128BitVector(Vec, Idx, DAG, dl);
5944
5945 // Extract from it.
5946 SDValue ScaledIdx = Idx;
5947 if (Upper)
5948 ScaledIdx = DAG.getNode(ISD::SUB, dl, Idx.getValueType(), Idx,
5949 DAG.getConstant(ExtractNumElems,
5950 Idx.getValueType()));
5951 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
5952 ScaledIdx);
5953 }
5954
5955 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
5956
Evan Cheng62a3f152008-03-24 21:52:23 +00005957 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005958 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005959 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005960 return Res;
5961 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005962
Owen Andersone50ed302009-08-10 22:56:29 +00005963 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005964 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005965 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005966 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005967 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005968 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005969 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005970 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5971 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005972 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005973 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005974 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005975 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005976 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005977 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005978 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005979 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005980 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005981 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005982 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005983 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005984 if (Idx == 0)
5985 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005986
Evan Cheng0db9fe62006-04-25 20:13:52 +00005987 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005988 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005989 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005990 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005991 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005992 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005993 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005994 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005995 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5996 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5997 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005998 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005999 if (Idx == 0)
6000 return Op;
6001
6002 // UNPCKHPD the element to the lowest double word, then movsd.
6003 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6004 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006005 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006006 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006007 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006008 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006009 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006010 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006011 }
6012
Dan Gohman475871a2008-07-27 21:46:04 +00006013 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006014}
6015
Dan Gohman475871a2008-07-27 21:46:04 +00006016SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006017X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6018 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006019 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006020 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006021 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006022
Dan Gohman475871a2008-07-27 21:46:04 +00006023 SDValue N0 = Op.getOperand(0);
6024 SDValue N1 = Op.getOperand(1);
6025 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006026
Dan Gohman8a55ce42009-09-23 21:02:20 +00006027 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006028 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006029 unsigned Opc;
6030 if (VT == MVT::v8i16)
6031 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006032 else if (VT == MVT::v16i8)
6033 Opc = X86ISD::PINSRB;
6034 else
6035 Opc = X86ISD::PINSRB;
6036
Nate Begeman14d12ca2008-02-11 04:19:36 +00006037 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6038 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006039 if (N1.getValueType() != MVT::i32)
6040 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6041 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006042 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006043 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006044 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006045 // Bits [7:6] of the constant are the source select. This will always be
6046 // zero here. The DAG Combiner may combine an extract_elt index into these
6047 // bits. For example (insert (extract, 3), 2) could be matched by putting
6048 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006049 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006050 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006051 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006052 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006053 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006054 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006055 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006056 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006057 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006058 // PINSR* works with constant index.
6059 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006060 }
Dan Gohman475871a2008-07-27 21:46:04 +00006061 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006062}
6063
Dan Gohman475871a2008-07-27 21:46:04 +00006064SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006065X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006066 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006067 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006068
David Greene6b381262011-02-09 15:32:06 +00006069 DebugLoc dl = Op.getDebugLoc();
6070 SDValue N0 = Op.getOperand(0);
6071 SDValue N1 = Op.getOperand(1);
6072 SDValue N2 = Op.getOperand(2);
6073
6074 // If this is a 256-bit vector result, first insert into a 128-bit
6075 // vector and then insert into the 256-bit vector.
6076 if (VT.getSizeInBits() > 128) {
6077 if (!isa<ConstantSDNode>(N2))
6078 return SDValue();
6079
6080 // Get the 128-bit vector.
6081 unsigned NumElems = VT.getVectorNumElements();
6082 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
6083 bool Upper = IdxVal >= NumElems / 2;
6084
6085 SDValue SubN0 = Extract128BitVector(N0, N2, DAG, dl);
6086
6087 // Insert into it.
6088 SDValue ScaledN2 = N2;
6089 if (Upper)
6090 ScaledN2 = DAG.getNode(ISD::SUB, dl, N2.getValueType(), N2,
6091 DAG.getConstant(NumElems /
6092 (VT.getSizeInBits() / 128),
6093 N2.getValueType()));
6094 Op = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, SubN0.getValueType(), SubN0,
6095 N1, ScaledN2);
6096
6097 // Insert the 128-bit vector
6098 // FIXME: Why UNDEF?
6099 return Insert128BitVector(N0, Op, N2, DAG, dl);
6100 }
6101
Nate Begeman14d12ca2008-02-11 04:19:36 +00006102 if (Subtarget->hasSSE41())
6103 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6104
Dan Gohman8a55ce42009-09-23 21:02:20 +00006105 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006106 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006107
Dan Gohman8a55ce42009-09-23 21:02:20 +00006108 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006109 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6110 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006111 if (N1.getValueType() != MVT::i32)
6112 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6113 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006114 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006115 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006116 }
Dan Gohman475871a2008-07-27 21:46:04 +00006117 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006118}
6119
Dan Gohman475871a2008-07-27 21:46:04 +00006120SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006121X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
David Greene2fcdfb42011-02-10 23:11:29 +00006122 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006123 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006124 EVT OpVT = Op.getValueType();
6125
6126 // If this is a 256-bit vector result, first insert into a 128-bit
6127 // vector and then insert into the 256-bit vector.
6128 if (OpVT.getSizeInBits() > 128) {
6129 // Insert into a 128-bit vector.
6130 EVT VT128 = EVT::getVectorVT(*Context,
6131 OpVT.getVectorElementType(),
6132 OpVT.getVectorNumElements() / 2);
6133
6134 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6135
6136 // Insert the 128-bit vector.
6137 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6138 DAG.getConstant(0, MVT::i32),
6139 DAG, dl);
6140 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006141
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006142 if (Op.getValueType() == MVT::v1i64 &&
6143 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006144 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006145
Owen Anderson825b72b2009-08-11 20:47:22 +00006146 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006147 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6148 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006149 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006150 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006151}
6152
David Greene91585092011-01-26 15:38:49 +00006153// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6154// a simple subregister reference or explicit instructions to grab
6155// upper bits of a vector.
6156SDValue
6157X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6158 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006159 DebugLoc dl = Op.getNode()->getDebugLoc();
6160 SDValue Vec = Op.getNode()->getOperand(0);
6161 SDValue Idx = Op.getNode()->getOperand(1);
6162
6163 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6164 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6165 return Extract128BitVector(Vec, Idx, DAG, dl);
6166 }
David Greene91585092011-01-26 15:38:49 +00006167 }
6168 return SDValue();
6169}
6170
David Greenecfe33c42011-01-26 19:13:22 +00006171// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6172// simple superregister reference or explicit instructions to insert
6173// the upper bits of a vector.
6174SDValue
6175X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6176 if (Subtarget->hasAVX()) {
6177 DebugLoc dl = Op.getNode()->getDebugLoc();
6178 SDValue Vec = Op.getNode()->getOperand(0);
6179 SDValue SubVec = Op.getNode()->getOperand(1);
6180 SDValue Idx = Op.getNode()->getOperand(2);
6181
6182 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6183 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006184 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006185 }
6186 }
6187 return SDValue();
6188}
6189
Bill Wendling056292f2008-09-16 21:48:12 +00006190// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6191// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6192// one of the above mentioned nodes. It has to be wrapped because otherwise
6193// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6194// be used to form addressing mode. These wrapped nodes will be selected
6195// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006196SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006197X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006198 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006199
Chris Lattner41621a22009-06-26 19:22:52 +00006200 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6201 // global base reg.
6202 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006203 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006204 CodeModel::Model M = getTargetMachine().getCodeModel();
6205
Chris Lattner4f066492009-07-11 20:29:19 +00006206 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006207 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006208 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006209 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006210 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006211 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006212 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006213
Evan Cheng1606e8e2009-03-13 07:51:59 +00006214 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006215 CP->getAlignment(),
6216 CP->getOffset(), OpFlag);
6217 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006218 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006219 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006220 if (OpFlag) {
6221 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006222 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006223 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006224 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006225 }
6226
6227 return Result;
6228}
6229
Dan Gohmand858e902010-04-17 15:26:15 +00006230SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006231 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006232
Chris Lattner18c59872009-06-27 04:16:01 +00006233 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6234 // global base reg.
6235 unsigned char OpFlag = 0;
6236 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006237 CodeModel::Model M = getTargetMachine().getCodeModel();
6238
Chris Lattner4f066492009-07-11 20:29:19 +00006239 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006240 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006241 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006242 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006243 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006244 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006245 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006246
Chris Lattner18c59872009-06-27 04:16:01 +00006247 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6248 OpFlag);
6249 DebugLoc DL = JT->getDebugLoc();
6250 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006251
Chris Lattner18c59872009-06-27 04:16:01 +00006252 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006253 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006254 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6255 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006256 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006257 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006258
Chris Lattner18c59872009-06-27 04:16:01 +00006259 return Result;
6260}
6261
6262SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006263X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006264 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006265
Chris Lattner18c59872009-06-27 04:16:01 +00006266 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6267 // global base reg.
6268 unsigned char OpFlag = 0;
6269 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006270 CodeModel::Model M = getTargetMachine().getCodeModel();
6271
Chris Lattner4f066492009-07-11 20:29:19 +00006272 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006273 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006274 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006275 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006276 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006277 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006278 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006279
Chris Lattner18c59872009-06-27 04:16:01 +00006280 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006281
Chris Lattner18c59872009-06-27 04:16:01 +00006282 DebugLoc DL = Op.getDebugLoc();
6283 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006284
6285
Chris Lattner18c59872009-06-27 04:16:01 +00006286 // With PIC, the address is actually $g + Offset.
6287 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006288 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006289 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6290 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006291 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006292 Result);
6293 }
Eric Christopherfd179292009-08-27 18:07:15 +00006294
Chris Lattner18c59872009-06-27 04:16:01 +00006295 return Result;
6296}
6297
Dan Gohman475871a2008-07-27 21:46:04 +00006298SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006299X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006300 // Create the TargetBlockAddressAddress node.
6301 unsigned char OpFlags =
6302 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006303 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006304 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006305 DebugLoc dl = Op.getDebugLoc();
6306 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6307 /*isTarget=*/true, OpFlags);
6308
Dan Gohmanf705adb2009-10-30 01:28:02 +00006309 if (Subtarget->isPICStyleRIPRel() &&
6310 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006311 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6312 else
6313 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006314
Dan Gohman29cbade2009-11-20 23:18:13 +00006315 // With PIC, the address is actually $g + Offset.
6316 if (isGlobalRelativeToPICBase(OpFlags)) {
6317 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6318 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6319 Result);
6320 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006321
6322 return Result;
6323}
6324
6325SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006326X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006327 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006328 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006329 // Create the TargetGlobalAddress node, folding in the constant
6330 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006331 unsigned char OpFlags =
6332 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006333 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006334 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006335 if (OpFlags == X86II::MO_NO_FLAG &&
6336 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006337 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006338 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006339 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006340 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006341 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006342 }
Eric Christopherfd179292009-08-27 18:07:15 +00006343
Chris Lattner4f066492009-07-11 20:29:19 +00006344 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006345 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006346 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6347 else
6348 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006349
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006350 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006351 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006352 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6353 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006354 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006355 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006356
Chris Lattner36c25012009-07-10 07:34:39 +00006357 // For globals that require a load from a stub to get the address, emit the
6358 // load.
6359 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006360 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006361 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006362
Dan Gohman6520e202008-10-18 02:06:02 +00006363 // If there was a non-zero offset that we didn't fold, create an explicit
6364 // addition for it.
6365 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006366 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006367 DAG.getConstant(Offset, getPointerTy()));
6368
Evan Cheng0db9fe62006-04-25 20:13:52 +00006369 return Result;
6370}
6371
Evan Chengda43bcf2008-09-24 00:05:32 +00006372SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006373X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006374 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006375 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006376 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006377}
6378
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006379static SDValue
6380GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006381 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006382 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006383 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006384 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006385 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006386 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006387 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006388 GA->getOffset(),
6389 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006390 if (InFlag) {
6391 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006392 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006393 } else {
6394 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006395 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006396 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006397
6398 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006399 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006400
Rafael Espindola15f1b662009-04-24 12:59:40 +00006401 SDValue Flag = Chain.getValue(1);
6402 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006403}
6404
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006405// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006406static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006407LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006408 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006409 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006410 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6411 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006412 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006413 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006414 InFlag = Chain.getValue(1);
6415
Chris Lattnerb903bed2009-06-26 21:20:29 +00006416 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006417}
6418
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006419// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006420static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006421LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006422 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006423 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6424 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006425}
6426
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006427// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6428// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006429static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006430 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006431 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006432 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006433
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006434 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6435 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6436 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006437
Michael J. Spencerec38de22010-10-10 22:04:20 +00006438 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006439 DAG.getIntPtrConstant(0),
6440 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006441
Chris Lattnerb903bed2009-06-26 21:20:29 +00006442 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006443 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6444 // initialexec.
6445 unsigned WrapperKind = X86ISD::Wrapper;
6446 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006447 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006448 } else if (is64Bit) {
6449 assert(model == TLSModel::InitialExec);
6450 OperandFlags = X86II::MO_GOTTPOFF;
6451 WrapperKind = X86ISD::WrapperRIP;
6452 } else {
6453 assert(model == TLSModel::InitialExec);
6454 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006455 }
Eric Christopherfd179292009-08-27 18:07:15 +00006456
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006457 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6458 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006459 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006460 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006461 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006462 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006463
Rafael Espindola9a580232009-02-27 13:37:18 +00006464 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006465 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006466 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006467
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006468 // The address of the thread local variable is the add of the thread
6469 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006470 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006471}
6472
Dan Gohman475871a2008-07-27 21:46:04 +00006473SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006474X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006475
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006476 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006477 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006478
Eric Christopher30ef0e52010-06-03 04:07:48 +00006479 if (Subtarget->isTargetELF()) {
6480 // TODO: implement the "local dynamic" model
6481 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006482
Eric Christopher30ef0e52010-06-03 04:07:48 +00006483 // If GV is an alias then use the aliasee for determining
6484 // thread-localness.
6485 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6486 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006487
6488 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006489 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006490
Eric Christopher30ef0e52010-06-03 04:07:48 +00006491 switch (model) {
6492 case TLSModel::GeneralDynamic:
6493 case TLSModel::LocalDynamic: // not implemented
6494 if (Subtarget->is64Bit())
6495 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6496 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006497
Eric Christopher30ef0e52010-06-03 04:07:48 +00006498 case TLSModel::InitialExec:
6499 case TLSModel::LocalExec:
6500 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6501 Subtarget->is64Bit());
6502 }
6503 } else if (Subtarget->isTargetDarwin()) {
6504 // Darwin only has one model of TLS. Lower to that.
6505 unsigned char OpFlag = 0;
6506 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6507 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006508
Eric Christopher30ef0e52010-06-03 04:07:48 +00006509 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6510 // global base reg.
6511 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6512 !Subtarget->is64Bit();
6513 if (PIC32)
6514 OpFlag = X86II::MO_TLVP_PIC_BASE;
6515 else
6516 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006517 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006518 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006519 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006520 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006521 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006522
Eric Christopher30ef0e52010-06-03 04:07:48 +00006523 // With PIC32, the address is actually $g + Offset.
6524 if (PIC32)
6525 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6526 DAG.getNode(X86ISD::GlobalBaseReg,
6527 DebugLoc(), getPointerTy()),
6528 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006529
Eric Christopher30ef0e52010-06-03 04:07:48 +00006530 // Lowering the machine isd will make sure everything is in the right
6531 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006532 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006533 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00006534 SDValue Args[] = { Chain, Offset };
6535 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006536
Eric Christopher30ef0e52010-06-03 04:07:48 +00006537 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6538 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6539 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00006540
Eric Christopher30ef0e52010-06-03 04:07:48 +00006541 // And our return value (tls address) is in the standard call return value
6542 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006543 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6544 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006545 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006546
Eric Christopher30ef0e52010-06-03 04:07:48 +00006547 assert(false &&
6548 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006549
Torok Edwinc23197a2009-07-14 16:55:14 +00006550 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006551 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006552}
6553
Evan Cheng0db9fe62006-04-25 20:13:52 +00006554
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006555/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006556/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006557SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006558 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006559 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006560 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006561 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006562 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006563 SDValue ShOpLo = Op.getOperand(0);
6564 SDValue ShOpHi = Op.getOperand(1);
6565 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006566 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006567 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006568 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006569
Dan Gohman475871a2008-07-27 21:46:04 +00006570 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006571 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006572 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6573 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006574 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006575 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6576 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006577 }
Evan Chenge3413162006-01-09 18:33:28 +00006578
Owen Anderson825b72b2009-08-11 20:47:22 +00006579 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6580 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006581 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006582 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006583
Dan Gohman475871a2008-07-27 21:46:04 +00006584 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006585 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006586 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6587 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006588
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006589 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006590 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6591 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006592 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006593 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6594 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006595 }
6596
Dan Gohman475871a2008-07-27 21:46:04 +00006597 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006598 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006599}
Evan Chenga3195e82006-01-12 22:54:21 +00006600
Dan Gohmand858e902010-04-17 15:26:15 +00006601SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6602 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006603 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006604
Dale Johannesen0488fb62010-09-30 23:57:10 +00006605 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006606 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006607
Owen Anderson825b72b2009-08-11 20:47:22 +00006608 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006609 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006610
Eli Friedman36df4992009-05-27 00:47:34 +00006611 // These are really Legal; return the operand so the caller accepts it as
6612 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006613 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006614 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006615 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006616 Subtarget->is64Bit()) {
6617 return Op;
6618 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006619
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006620 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006621 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006622 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006623 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006624 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006625 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006626 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006627 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006628 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006629 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6630}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006631
Owen Andersone50ed302009-08-10 22:56:29 +00006632SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006633 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006634 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006635 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006636 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006637 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006638 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006639 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006640 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00006641 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006642 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006643
Chris Lattner492a43e2010-09-22 01:28:21 +00006644 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006645
Chris Lattner492a43e2010-09-22 01:28:21 +00006646 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6647 MachineMemOperand *MMO =
6648 DAG.getMachineFunction()
6649 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6650 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006651
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006652 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006653 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6654 X86ISD::FILD, DL,
6655 Tys, Ops, array_lengthof(Ops),
6656 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006657
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006658 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006659 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006660 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006661
6662 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6663 // shouldn't be necessary except that RFP cannot be live across
6664 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006665 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006666 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6667 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006668 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006669 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006670 SDValue Ops[] = {
6671 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6672 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006673 MachineMemOperand *MMO =
6674 DAG.getMachineFunction()
6675 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006676 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006677
Chris Lattner492a43e2010-09-22 01:28:21 +00006678 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6679 Ops, array_lengthof(Ops),
6680 Op.getValueType(), MMO);
6681 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006682 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006683 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006684 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006685
Evan Cheng0db9fe62006-04-25 20:13:52 +00006686 return Result;
6687}
6688
Bill Wendling8b8a6362009-01-17 03:56:04 +00006689// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006690SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6691 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006692 // This algorithm is not obvious. Here it is in C code, more or less:
6693 /*
6694 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6695 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6696 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006697
Bill Wendling8b8a6362009-01-17 03:56:04 +00006698 // Copy ints to xmm registers.
6699 __m128i xh = _mm_cvtsi32_si128( hi );
6700 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006701
Bill Wendling8b8a6362009-01-17 03:56:04 +00006702 // Combine into low half of a single xmm register.
6703 __m128i x = _mm_unpacklo_epi32( xh, xl );
6704 __m128d d;
6705 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006706
Bill Wendling8b8a6362009-01-17 03:56:04 +00006707 // Merge in appropriate exponents to give the integer bits the right
6708 // magnitude.
6709 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006710
Bill Wendling8b8a6362009-01-17 03:56:04 +00006711 // Subtract away the biases to deal with the IEEE-754 double precision
6712 // implicit 1.
6713 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006714
Bill Wendling8b8a6362009-01-17 03:56:04 +00006715 // All conversions up to here are exact. The correctly rounded result is
6716 // calculated using the current rounding mode using the following
6717 // horizontal add.
6718 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6719 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6720 // store doesn't really need to be here (except
6721 // maybe to zero the other double)
6722 return sd;
6723 }
6724 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006725
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006726 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006727 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006728
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006729 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006730 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006731 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6732 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6733 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6734 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006735 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006736 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006737
Bill Wendling8b8a6362009-01-17 03:56:04 +00006738 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006739 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006740 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006741 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006742 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006743 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006744 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006745
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6747 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006748 Op.getOperand(0),
6749 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006750 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6751 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006752 Op.getOperand(0),
6753 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006754 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6755 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006756 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006757 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006758 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006759 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006760 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006761 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006762 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006763 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006764
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006765 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006766 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006767 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6768 DAG.getUNDEF(MVT::v2f64), ShufMask);
6769 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6770 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006771 DAG.getIntPtrConstant(0));
6772}
6773
Bill Wendling8b8a6362009-01-17 03:56:04 +00006774// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006775SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6776 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006777 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006778 // FP constant to bias correct the final result.
6779 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006780 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006781
6782 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006783 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6784 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006785 Op.getOperand(0),
6786 DAG.getIntPtrConstant(0)));
6787
Owen Anderson825b72b2009-08-11 20:47:22 +00006788 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006789 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006790 DAG.getIntPtrConstant(0));
6791
6792 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006793 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006794 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006795 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006796 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006797 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006798 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006799 MVT::v2f64, Bias)));
6800 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006801 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006802 DAG.getIntPtrConstant(0));
6803
6804 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006805 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006806
6807 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006808 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006809
Owen Anderson825b72b2009-08-11 20:47:22 +00006810 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006811 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006812 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006813 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006814 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006815 }
6816
6817 // Handle final rounding.
6818 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006819}
6820
Dan Gohmand858e902010-04-17 15:26:15 +00006821SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6822 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006823 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006824 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006825
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006826 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006827 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6828 // the optimization here.
6829 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006830 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006831
Owen Andersone50ed302009-08-10 22:56:29 +00006832 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006833 EVT DstVT = Op.getValueType();
6834 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006835 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006836 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006837 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006838
6839 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006840 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006841 if (SrcVT == MVT::i32) {
6842 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6843 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6844 getPointerTy(), StackSlot, WordOff);
6845 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006846 StackSlot, MachinePointerInfo(),
6847 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006848 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006849 OffsetSlot, MachinePointerInfo(),
6850 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006851 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6852 return Fild;
6853 }
6854
6855 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6856 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006857 StackSlot, MachinePointerInfo(),
6858 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006859 // For i64 source, we need to add the appropriate power of 2 if the input
6860 // was negative. This is the same as the optimization in
6861 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6862 // we must be careful to do the computation in x87 extended precision, not
6863 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006864 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6865 MachineMemOperand *MMO =
6866 DAG.getMachineFunction()
6867 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6868 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006869
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006870 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6871 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006872 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6873 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006874
6875 APInt FF(32, 0x5F800000ULL);
6876
6877 // Check whether the sign bit is set.
6878 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6879 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6880 ISD::SETLT);
6881
6882 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6883 SDValue FudgePtr = DAG.getConstantPool(
6884 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6885 getPointerTy());
6886
6887 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6888 SDValue Zero = DAG.getIntPtrConstant(0);
6889 SDValue Four = DAG.getIntPtrConstant(4);
6890 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6891 Zero, Four);
6892 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6893
6894 // Load the value out, extending it from f32 to f80.
6895 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00006896 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006897 FudgePtr, MachinePointerInfo::getConstantPool(),
6898 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006899 // Extend everything to 80 bits to force it to be done on x87.
6900 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6901 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006902}
6903
Dan Gohman475871a2008-07-27 21:46:04 +00006904std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006905FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006906 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006907
Owen Andersone50ed302009-08-10 22:56:29 +00006908 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006909
6910 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006911 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6912 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006913 }
6914
Owen Anderson825b72b2009-08-11 20:47:22 +00006915 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6916 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006917 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006918
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006919 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006920 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006921 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006922 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006923 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006924 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006925 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006926 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006927
Evan Cheng87c89352007-10-15 20:11:21 +00006928 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6929 // stack slot.
6930 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006931 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006932 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006933 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006934
Michael J. Spencerec38de22010-10-10 22:04:20 +00006935
6936
Evan Cheng0db9fe62006-04-25 20:13:52 +00006937 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006938 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006939 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006940 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6941 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6942 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006943 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006944
Dan Gohman475871a2008-07-27 21:46:04 +00006945 SDValue Chain = DAG.getEntryNode();
6946 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00006947 EVT TheVT = Op.getOperand(0).getValueType();
6948 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006949 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00006950 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006951 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006952 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006953 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006954 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00006955 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00006956 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00006957
Chris Lattner492a43e2010-09-22 01:28:21 +00006958 MachineMemOperand *MMO =
6959 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6960 MachineMemOperand::MOLoad, MemSize, MemSize);
6961 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
6962 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006963 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006964 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006965 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6966 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006967
Chris Lattner07290932010-09-22 01:05:16 +00006968 MachineMemOperand *MMO =
6969 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6970 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006971
Evan Cheng0db9fe62006-04-25 20:13:52 +00006972 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006973 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00006974 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
6975 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00006976
Chris Lattner27a6c732007-11-24 07:07:01 +00006977 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006978}
6979
Dan Gohmand858e902010-04-17 15:26:15 +00006980SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6981 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00006982 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006983 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006984
Eli Friedman948e95a2009-05-23 09:59:16 +00006985 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006986 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006987 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6988 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006989
Chris Lattner27a6c732007-11-24 07:07:01 +00006990 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006991 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006992 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006993}
6994
Dan Gohmand858e902010-04-17 15:26:15 +00006995SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6996 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006997 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6998 SDValue FIST = Vals.first, StackSlot = Vals.second;
6999 assert(FIST.getNode() && "Unexpected failure");
7000
7001 // Load the result.
7002 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007003 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007004}
7005
Dan Gohmand858e902010-04-17 15:26:15 +00007006SDValue X86TargetLowering::LowerFABS(SDValue Op,
7007 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007008 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007009 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007010 EVT VT = Op.getValueType();
7011 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007012 if (VT.isVector())
7013 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007014 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007015 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007016 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007017 CV.push_back(C);
7018 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007019 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007020 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007021 CV.push_back(C);
7022 CV.push_back(C);
7023 CV.push_back(C);
7024 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007025 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007026 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007027 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007028 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007029 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007030 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007031 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007032}
7033
Dan Gohmand858e902010-04-17 15:26:15 +00007034SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007035 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007036 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007037 EVT VT = Op.getValueType();
7038 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00007039 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00007040 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007041 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007042 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007043 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00007044 CV.push_back(C);
7045 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007046 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007047 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00007048 CV.push_back(C);
7049 CV.push_back(C);
7050 CV.push_back(C);
7051 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007052 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007053 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007054 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007055 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007056 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007057 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007058 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007059 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007060 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007061 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007062 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007063 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007064 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007065 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007066 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007067}
7068
Dan Gohmand858e902010-04-17 15:26:15 +00007069SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007070 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007071 SDValue Op0 = Op.getOperand(0);
7072 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007073 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007074 EVT VT = Op.getValueType();
7075 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007076
7077 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007078 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007079 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007080 SrcVT = VT;
7081 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007082 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007083 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007084 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007085 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007086 }
7087
7088 // At this point the operands and the result should have the same
7089 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007090
Evan Cheng68c47cb2007-01-05 07:55:56 +00007091 // First get the sign bit of second operand.
7092 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007093 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007094 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7095 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007096 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007097 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7098 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7099 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7100 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007101 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007102 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007103 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007104 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007105 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007106 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007107 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007108
7109 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007110 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007111 // Op0 is MVT::f32, Op1 is MVT::f64.
7112 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7113 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7114 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007115 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007116 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007117 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007118 }
7119
Evan Cheng73d6cf12007-01-05 21:37:56 +00007120 // Clear first operand sign bit.
7121 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007122 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007123 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7124 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007125 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007126 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7127 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7128 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7129 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007130 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007131 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007132 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007133 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007134 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007135 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007136 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007137
7138 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007139 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007140}
7141
Dan Gohman076aee32009-03-04 19:44:21 +00007142/// Emit nodes that will be selected as "test Op0,Op0", or something
7143/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007144SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007145 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007146 DebugLoc dl = Op.getDebugLoc();
7147
Dan Gohman31125812009-03-07 01:58:32 +00007148 // CF and OF aren't always set the way we want. Determine which
7149 // of these we need.
7150 bool NeedCF = false;
7151 bool NeedOF = false;
7152 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007153 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007154 case X86::COND_A: case X86::COND_AE:
7155 case X86::COND_B: case X86::COND_BE:
7156 NeedCF = true;
7157 break;
7158 case X86::COND_G: case X86::COND_GE:
7159 case X86::COND_L: case X86::COND_LE:
7160 case X86::COND_O: case X86::COND_NO:
7161 NeedOF = true;
7162 break;
Dan Gohman31125812009-03-07 01:58:32 +00007163 }
7164
Dan Gohman076aee32009-03-04 19:44:21 +00007165 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007166 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7167 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007168 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7169 // Emit a CMP with 0, which is the TEST pattern.
7170 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7171 DAG.getConstant(0, Op.getValueType()));
7172
7173 unsigned Opcode = 0;
7174 unsigned NumOperands = 0;
7175 switch (Op.getNode()->getOpcode()) {
7176 case ISD::ADD:
7177 // Due to an isel shortcoming, be conservative if this add is likely to be
7178 // selected as part of a load-modify-store instruction. When the root node
7179 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7180 // uses of other nodes in the match, such as the ADD in this case. This
7181 // leads to the ADD being left around and reselected, with the result being
7182 // two adds in the output. Alas, even if none our users are stores, that
7183 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7184 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7185 // climbing the DAG back to the root, and it doesn't seem to be worth the
7186 // effort.
7187 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00007188 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007189 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
7190 goto default_case;
7191
7192 if (ConstantSDNode *C =
7193 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7194 // An add of one will be selected as an INC.
7195 if (C->getAPIntValue() == 1) {
7196 Opcode = X86ISD::INC;
7197 NumOperands = 1;
7198 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00007199 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007200
7201 // An add of negative one (subtract of one) will be selected as a DEC.
7202 if (C->getAPIntValue().isAllOnesValue()) {
7203 Opcode = X86ISD::DEC;
7204 NumOperands = 1;
7205 break;
7206 }
Dan Gohman076aee32009-03-04 19:44:21 +00007207 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007208
7209 // Otherwise use a regular EFLAGS-setting add.
7210 Opcode = X86ISD::ADD;
7211 NumOperands = 2;
7212 break;
7213 case ISD::AND: {
7214 // If the primary and result isn't used, don't bother using X86ISD::AND,
7215 // because a TEST instruction will be better.
7216 bool NonFlagUse = false;
7217 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7218 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
7219 SDNode *User = *UI;
7220 unsigned UOpNo = UI.getOperandNo();
7221 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
7222 // Look pass truncate.
7223 UOpNo = User->use_begin().getOperandNo();
7224 User = *User->use_begin();
7225 }
7226
7227 if (User->getOpcode() != ISD::BRCOND &&
7228 User->getOpcode() != ISD::SETCC &&
7229 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
7230 NonFlagUse = true;
7231 break;
7232 }
Dan Gohman076aee32009-03-04 19:44:21 +00007233 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007234
7235 if (!NonFlagUse)
7236 break;
7237 }
7238 // FALL THROUGH
7239 case ISD::SUB:
7240 case ISD::OR:
7241 case ISD::XOR:
7242 // Due to the ISEL shortcoming noted above, be conservative if this op is
7243 // likely to be selected as part of a load-modify-store instruction.
7244 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7245 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7246 if (UI->getOpcode() == ISD::STORE)
7247 goto default_case;
7248
7249 // Otherwise use a regular EFLAGS-setting instruction.
7250 switch (Op.getNode()->getOpcode()) {
7251 default: llvm_unreachable("unexpected operator!");
7252 case ISD::SUB: Opcode = X86ISD::SUB; break;
7253 case ISD::OR: Opcode = X86ISD::OR; break;
7254 case ISD::XOR: Opcode = X86ISD::XOR; break;
7255 case ISD::AND: Opcode = X86ISD::AND; break;
7256 }
7257
7258 NumOperands = 2;
7259 break;
7260 case X86ISD::ADD:
7261 case X86ISD::SUB:
7262 case X86ISD::INC:
7263 case X86ISD::DEC:
7264 case X86ISD::OR:
7265 case X86ISD::XOR:
7266 case X86ISD::AND:
7267 return SDValue(Op.getNode(), 1);
7268 default:
7269 default_case:
7270 break;
Dan Gohman076aee32009-03-04 19:44:21 +00007271 }
7272
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007273 if (Opcode == 0)
7274 // Emit a CMP with 0, which is the TEST pattern.
7275 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7276 DAG.getConstant(0, Op.getValueType()));
7277
7278 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
7279 SmallVector<SDValue, 4> Ops;
7280 for (unsigned i = 0; i != NumOperands; ++i)
7281 Ops.push_back(Op.getOperand(i));
7282
7283 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
7284 DAG.ReplaceAllUsesWith(Op, New);
7285 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00007286}
7287
7288/// Emit nodes that will be selected as "cmp Op0,Op1", or something
7289/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007290SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007291 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007292 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
7293 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00007294 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00007295
7296 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007297 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00007298}
7299
Evan Chengd40d03e2010-01-06 19:38:29 +00007300/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
7301/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00007302SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
7303 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007304 SDValue Op0 = And.getOperand(0);
7305 SDValue Op1 = And.getOperand(1);
7306 if (Op0.getOpcode() == ISD::TRUNCATE)
7307 Op0 = Op0.getOperand(0);
7308 if (Op1.getOpcode() == ISD::TRUNCATE)
7309 Op1 = Op1.getOperand(0);
7310
Evan Chengd40d03e2010-01-06 19:38:29 +00007311 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007312 if (Op1.getOpcode() == ISD::SHL)
7313 std::swap(Op0, Op1);
7314 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007315 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7316 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007317 // If we looked past a truncate, check that it's only truncating away
7318 // known zeros.
7319 unsigned BitWidth = Op0.getValueSizeInBits();
7320 unsigned AndBitWidth = And.getValueSizeInBits();
7321 if (BitWidth > AndBitWidth) {
7322 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7323 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7324 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7325 return SDValue();
7326 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007327 LHS = Op1;
7328 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007329 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007330 } else if (Op1.getOpcode() == ISD::Constant) {
7331 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7332 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007333 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7334 LHS = AndLHS.getOperand(0);
7335 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007336 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007337 }
Evan Cheng0488db92007-09-25 01:57:46 +00007338
Evan Chengd40d03e2010-01-06 19:38:29 +00007339 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007340 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007341 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007342 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007343 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007344 // Also promote i16 to i32 for performance / code size reason.
7345 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007346 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007347 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007348
Evan Chengd40d03e2010-01-06 19:38:29 +00007349 // If the operand types disagree, extend the shift amount to match. Since
7350 // BT ignores high bits (like shifts) we can use anyextend.
7351 if (LHS.getValueType() != RHS.getValueType())
7352 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007353
Evan Chengd40d03e2010-01-06 19:38:29 +00007354 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7355 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7356 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7357 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007358 }
7359
Evan Cheng54de3ea2010-01-05 06:52:31 +00007360 return SDValue();
7361}
7362
Dan Gohmand858e902010-04-17 15:26:15 +00007363SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007364 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7365 SDValue Op0 = Op.getOperand(0);
7366 SDValue Op1 = Op.getOperand(1);
7367 DebugLoc dl = Op.getDebugLoc();
7368 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7369
7370 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007371 // Lower (X & (1 << N)) == 0 to BT(X, N).
7372 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7373 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Chris Lattner481eebc2010-12-19 21:23:48 +00007374 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007375 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007376 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007377 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7378 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7379 if (NewSetCC.getNode())
7380 return NewSetCC;
7381 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007382
Chris Lattner481eebc2010-12-19 21:23:48 +00007383 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7384 // these.
7385 if (Op1.getOpcode() == ISD::Constant &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00007386 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7387 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7388 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007389
Chris Lattner481eebc2010-12-19 21:23:48 +00007390 // If the input is a setcc, then reuse the input setcc or use a new one with
7391 // the inverted condition.
7392 if (Op0.getOpcode() == X86ISD::SETCC) {
7393 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7394 bool Invert = (CC == ISD::SETNE) ^
7395 cast<ConstantSDNode>(Op1)->isNullValue();
7396 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007397
Evan Cheng2c755ba2010-02-27 07:36:59 +00007398 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007399 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7400 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7401 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007402 }
7403
Evan Chenge5b51ac2010-04-17 06:13:15 +00007404 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007405 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007406 if (X86CC == X86::COND_INVALID)
7407 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007408
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007409 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007410 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007411 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007412}
7413
Dan Gohmand858e902010-04-17 15:26:15 +00007414SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007415 SDValue Cond;
7416 SDValue Op0 = Op.getOperand(0);
7417 SDValue Op1 = Op.getOperand(1);
7418 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007419 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007420 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7421 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007422 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007423
7424 if (isFP) {
7425 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007426 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7428 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007429 bool Swap = false;
7430
7431 switch (SetCCOpcode) {
7432 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007433 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007434 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007435 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007436 case ISD::SETGT: Swap = true; // Fallthrough
7437 case ISD::SETLT:
7438 case ISD::SETOLT: SSECC = 1; break;
7439 case ISD::SETOGE:
7440 case ISD::SETGE: Swap = true; // Fallthrough
7441 case ISD::SETLE:
7442 case ISD::SETOLE: SSECC = 2; break;
7443 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007444 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007445 case ISD::SETNE: SSECC = 4; break;
7446 case ISD::SETULE: Swap = true;
7447 case ISD::SETUGE: SSECC = 5; break;
7448 case ISD::SETULT: Swap = true;
7449 case ISD::SETUGT: SSECC = 6; break;
7450 case ISD::SETO: SSECC = 7; break;
7451 }
7452 if (Swap)
7453 std::swap(Op0, Op1);
7454
Nate Begemanfb8ead02008-07-25 19:05:58 +00007455 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007456 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007457 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007458 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007459 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7460 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007461 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007462 }
7463 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007464 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007465 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7466 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007467 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007468 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007469 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007470 }
7471 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007472 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007473 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007474
Nate Begeman30a0de92008-07-17 16:51:19 +00007475 // We are handling one of the integer comparisons here. Since SSE only has
7476 // GT and EQ comparisons for integer, swapping operands and multiple
7477 // operations may be required for some comparisons.
7478 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7479 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007480
Owen Anderson825b72b2009-08-11 20:47:22 +00007481 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007482 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007483 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007484 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007485 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7486 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007487 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007488
Nate Begeman30a0de92008-07-17 16:51:19 +00007489 switch (SetCCOpcode) {
7490 default: break;
7491 case ISD::SETNE: Invert = true;
7492 case ISD::SETEQ: Opc = EQOpc; break;
7493 case ISD::SETLT: Swap = true;
7494 case ISD::SETGT: Opc = GTOpc; break;
7495 case ISD::SETGE: Swap = true;
7496 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7497 case ISD::SETULT: Swap = true;
7498 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7499 case ISD::SETUGE: Swap = true;
7500 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7501 }
7502 if (Swap)
7503 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007504
Nate Begeman30a0de92008-07-17 16:51:19 +00007505 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7506 // bits of the inputs before performing those operations.
7507 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007508 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007509 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7510 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007511 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007512 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7513 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007514 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7515 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007516 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007517
Dale Johannesenace16102009-02-03 19:33:06 +00007518 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007519
7520 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007521 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007522 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007523
Nate Begeman30a0de92008-07-17 16:51:19 +00007524 return Result;
7525}
Evan Cheng0488db92007-09-25 01:57:46 +00007526
Evan Cheng370e5342008-12-03 08:38:43 +00007527// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007528static bool isX86LogicalCmp(SDValue Op) {
7529 unsigned Opc = Op.getNode()->getOpcode();
7530 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7531 return true;
7532 if (Op.getResNo() == 1 &&
7533 (Opc == X86ISD::ADD ||
7534 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00007535 Opc == X86ISD::ADC ||
7536 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00007537 Opc == X86ISD::SMUL ||
7538 Opc == X86ISD::UMUL ||
7539 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007540 Opc == X86ISD::DEC ||
7541 Opc == X86ISD::OR ||
7542 Opc == X86ISD::XOR ||
7543 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007544 return true;
7545
Chris Lattner9637d5b2010-12-05 07:49:54 +00007546 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
7547 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007548
Dan Gohman076aee32009-03-04 19:44:21 +00007549 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007550}
7551
Chris Lattnera2b56002010-12-05 01:23:24 +00007552static bool isZero(SDValue V) {
7553 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7554 return C && C->isNullValue();
7555}
7556
Chris Lattner96908b12010-12-05 02:00:51 +00007557static bool isAllOnes(SDValue V) {
7558 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7559 return C && C->isAllOnesValue();
7560}
7561
Dan Gohmand858e902010-04-17 15:26:15 +00007562SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007563 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007564 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00007565 SDValue Op1 = Op.getOperand(1);
7566 SDValue Op2 = Op.getOperand(2);
7567 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007568 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007569
Dan Gohman1a492952009-10-20 16:22:37 +00007570 if (Cond.getOpcode() == ISD::SETCC) {
7571 SDValue NewCond = LowerSETCC(Cond, DAG);
7572 if (NewCond.getNode())
7573 Cond = NewCond;
7574 }
Evan Cheng734503b2006-09-11 02:19:56 +00007575
Chris Lattnera2b56002010-12-05 01:23:24 +00007576 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007577 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00007578 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007579 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007580 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00007581 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
7582 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007583 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007584
Chris Lattnera2b56002010-12-05 01:23:24 +00007585 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007586
7587 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00007588 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
7589 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00007590
7591 SDValue CmpOp0 = Cmp.getOperand(0);
7592 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
7593 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007594
Chris Lattner96908b12010-12-05 02:00:51 +00007595 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00007596 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7597 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007598
Chris Lattner96908b12010-12-05 02:00:51 +00007599 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
7600 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007601
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007602 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00007603 if (N2C == 0 || !N2C->isNullValue())
7604 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
7605 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007606 }
7607 }
7608
Chris Lattnera2b56002010-12-05 01:23:24 +00007609 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00007610 if (Cond.getOpcode() == ISD::AND &&
7611 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7612 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007613 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007614 Cond = Cond.getOperand(0);
7615 }
7616
Evan Cheng3f41d662007-10-08 22:16:29 +00007617 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7618 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007619 if (Cond.getOpcode() == X86ISD::SETCC ||
7620 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007621 CC = Cond.getOperand(0);
7622
Dan Gohman475871a2008-07-27 21:46:04 +00007623 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007624 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007625 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007626
Evan Cheng3f41d662007-10-08 22:16:29 +00007627 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007628 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007629 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007630 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007631
Chris Lattnerd1980a52009-03-12 06:52:53 +00007632 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7633 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007634 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007635 addTest = false;
7636 }
7637 }
7638
7639 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007640 // Look pass the truncate.
7641 if (Cond.getOpcode() == ISD::TRUNCATE)
7642 Cond = Cond.getOperand(0);
7643
7644 // We know the result of AND is compared against zero. Try to match
7645 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007646 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00007647 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00007648 if (NewSetCC.getNode()) {
7649 CC = NewSetCC.getOperand(0);
7650 Cond = NewSetCC.getOperand(1);
7651 addTest = false;
7652 }
7653 }
7654 }
7655
7656 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007657 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007658 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007659 }
7660
Benjamin Kramere915ff32010-12-22 23:09:28 +00007661 // a < b ? -1 : 0 -> RES = ~setcc_carry
7662 // a < b ? 0 : -1 -> RES = setcc_carry
7663 // a >= b ? -1 : 0 -> RES = setcc_carry
7664 // a >= b ? 0 : -1 -> RES = ~setcc_carry
7665 if (Cond.getOpcode() == X86ISD::CMP) {
7666 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
7667
7668 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
7669 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
7670 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7671 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
7672 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
7673 return DAG.getNOT(DL, Res, Res.getValueType());
7674 return Res;
7675 }
7676 }
7677
Evan Cheng0488db92007-09-25 01:57:46 +00007678 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7679 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007680 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007681 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00007682 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007683}
7684
Evan Cheng370e5342008-12-03 08:38:43 +00007685// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7686// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7687// from the AND / OR.
7688static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7689 Opc = Op.getOpcode();
7690 if (Opc != ISD::OR && Opc != ISD::AND)
7691 return false;
7692 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7693 Op.getOperand(0).hasOneUse() &&
7694 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7695 Op.getOperand(1).hasOneUse());
7696}
7697
Evan Cheng961d6d42009-02-02 08:19:07 +00007698// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7699// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007700static bool isXor1OfSetCC(SDValue Op) {
7701 if (Op.getOpcode() != ISD::XOR)
7702 return false;
7703 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7704 if (N1C && N1C->getAPIntValue() == 1) {
7705 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7706 Op.getOperand(0).hasOneUse();
7707 }
7708 return false;
7709}
7710
Dan Gohmand858e902010-04-17 15:26:15 +00007711SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007712 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007713 SDValue Chain = Op.getOperand(0);
7714 SDValue Cond = Op.getOperand(1);
7715 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007716 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007717 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007718
Dan Gohman1a492952009-10-20 16:22:37 +00007719 if (Cond.getOpcode() == ISD::SETCC) {
7720 SDValue NewCond = LowerSETCC(Cond, DAG);
7721 if (NewCond.getNode())
7722 Cond = NewCond;
7723 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007724#if 0
7725 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007726 else if (Cond.getOpcode() == X86ISD::ADD ||
7727 Cond.getOpcode() == X86ISD::SUB ||
7728 Cond.getOpcode() == X86ISD::SMUL ||
7729 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007730 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007731#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007732
Evan Chengad9c0a32009-12-15 00:53:42 +00007733 // Look pass (and (setcc_carry (cmp ...)), 1).
7734 if (Cond.getOpcode() == ISD::AND &&
7735 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7736 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007737 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007738 Cond = Cond.getOperand(0);
7739 }
7740
Evan Cheng3f41d662007-10-08 22:16:29 +00007741 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7742 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007743 if (Cond.getOpcode() == X86ISD::SETCC ||
7744 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007745 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007746
Dan Gohman475871a2008-07-27 21:46:04 +00007747 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007748 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007749 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007750 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007751 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007752 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007753 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007754 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007755 default: break;
7756 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007757 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007758 // These can only come from an arithmetic instruction with overflow,
7759 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007760 Cond = Cond.getNode()->getOperand(1);
7761 addTest = false;
7762 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007763 }
Evan Cheng0488db92007-09-25 01:57:46 +00007764 }
Evan Cheng370e5342008-12-03 08:38:43 +00007765 } else {
7766 unsigned CondOpc;
7767 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7768 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007769 if (CondOpc == ISD::OR) {
7770 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7771 // two branches instead of an explicit OR instruction with a
7772 // separate test.
7773 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007774 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007775 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007776 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007777 Chain, Dest, CC, Cmp);
7778 CC = Cond.getOperand(1).getOperand(0);
7779 Cond = Cmp;
7780 addTest = false;
7781 }
7782 } else { // ISD::AND
7783 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7784 // two branches instead of an explicit AND instruction with a
7785 // separate test. However, we only do this if this block doesn't
7786 // have a fall-through edge, because this requires an explicit
7787 // jmp when the condition is false.
7788 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007789 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007790 Op.getNode()->hasOneUse()) {
7791 X86::CondCode CCode =
7792 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7793 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007794 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007795 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007796 // Look for an unconditional branch following this conditional branch.
7797 // We need this because we need to reverse the successors in order
7798 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007799 if (User->getOpcode() == ISD::BR) {
7800 SDValue FalseBB = User->getOperand(1);
7801 SDNode *NewBR =
7802 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007803 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007804 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007805 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007806
Dale Johannesene4d209d2009-02-03 20:21:25 +00007807 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007808 Chain, Dest, CC, Cmp);
7809 X86::CondCode CCode =
7810 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7811 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007813 Cond = Cmp;
7814 addTest = false;
7815 }
7816 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007817 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007818 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7819 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7820 // It should be transformed during dag combiner except when the condition
7821 // is set by a arithmetics with overflow node.
7822 X86::CondCode CCode =
7823 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7824 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007825 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007826 Cond = Cond.getOperand(0).getOperand(1);
7827 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007828 }
Evan Cheng0488db92007-09-25 01:57:46 +00007829 }
7830
7831 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007832 // Look pass the truncate.
7833 if (Cond.getOpcode() == ISD::TRUNCATE)
7834 Cond = Cond.getOperand(0);
7835
7836 // We know the result of AND is compared against zero. Try to match
7837 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007838 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007839 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7840 if (NewSetCC.getNode()) {
7841 CC = NewSetCC.getOperand(0);
7842 Cond = NewSetCC.getOperand(1);
7843 addTest = false;
7844 }
7845 }
7846 }
7847
7848 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007849 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007850 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007851 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007852 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007853 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007854}
7855
Anton Korobeynikove060b532007-04-17 19:34:00 +00007856
7857// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7858// Calls to _alloca is needed to probe the stack when allocating more than 4k
7859// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7860// that the guard pages used by the OS virtual memory manager are allocated in
7861// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007862SDValue
7863X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007864 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00007865 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007866 "This should be used only on Windows targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007867 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007868
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007869 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007870 SDValue Chain = Op.getOperand(0);
7871 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007872 // FIXME: Ensure alignment here
7873
Dan Gohman475871a2008-07-27 21:46:04 +00007874 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007875
Owen Anderson825b72b2009-08-11 20:47:22 +00007876 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007877
Dale Johannesendd64c412009-02-04 00:33:20 +00007878 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007879 Flag = Chain.getValue(1);
7880
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007881 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007882
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007883 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007884 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007885
Dale Johannesendd64c412009-02-04 00:33:20 +00007886 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007887
Dan Gohman475871a2008-07-27 21:46:04 +00007888 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007889 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007890}
7891
Dan Gohmand858e902010-04-17 15:26:15 +00007892SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007893 MachineFunction &MF = DAG.getMachineFunction();
7894 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7895
Dan Gohman69de1932008-02-06 22:27:42 +00007896 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007897 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007898
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007899 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007900 // vastart just stores the address of the VarArgsFrameIndex slot into the
7901 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007902 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7903 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007904 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7905 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007906 }
7907
7908 // __va_list_tag:
7909 // gp_offset (0 - 6 * 8)
7910 // fp_offset (48 - 48 + 8 * 16)
7911 // overflow_arg_area (point to parameters coming in memory).
7912 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007913 SmallVector<SDValue, 8> MemOps;
7914 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007915 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007916 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007917 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7918 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007919 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007920 MemOps.push_back(Store);
7921
7922 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007923 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007924 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007925 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007926 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7927 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007928 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007929 MemOps.push_back(Store);
7930
7931 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007932 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007933 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007934 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7935 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007936 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
7937 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00007938 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007939 MemOps.push_back(Store);
7940
7941 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00007942 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007943 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007944 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7945 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007946 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
7947 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007948 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007949 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007950 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007951}
7952
Dan Gohmand858e902010-04-17 15:26:15 +00007953SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00007954 assert(Subtarget->is64Bit() &&
7955 "LowerVAARG only handles 64-bit va_arg!");
7956 assert((Subtarget->isTargetLinux() ||
7957 Subtarget->isTargetDarwin()) &&
7958 "Unhandled target in LowerVAARG");
7959 assert(Op.getNode()->getNumOperands() == 4);
7960 SDValue Chain = Op.getOperand(0);
7961 SDValue SrcPtr = Op.getOperand(1);
7962 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
7963 unsigned Align = Op.getConstantOperandVal(3);
7964 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00007965
Dan Gohman320afb82010-10-12 18:00:49 +00007966 EVT ArgVT = Op.getNode()->getValueType(0);
7967 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
7968 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
7969 uint8_t ArgMode;
7970
7971 // Decide which area this value should be read from.
7972 // TODO: Implement the AMD64 ABI in its entirety. This simple
7973 // selection mechanism works only for the basic types.
7974 if (ArgVT == MVT::f80) {
7975 llvm_unreachable("va_arg for f80 not yet implemented");
7976 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
7977 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
7978 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
7979 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
7980 } else {
7981 llvm_unreachable("Unhandled argument type in LowerVAARG");
7982 }
7983
7984 if (ArgMode == 2) {
7985 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00007986 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00007987 !(DAG.getMachineFunction()
7988 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00007989 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00007990 }
7991
7992 // Insert VAARG_64 node into the DAG
7993 // VAARG_64 returns two values: Variable Argument Address, Chain
7994 SmallVector<SDValue, 11> InstOps;
7995 InstOps.push_back(Chain);
7996 InstOps.push_back(SrcPtr);
7997 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
7998 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
7999 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
8000 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
8001 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
8002 VTs, &InstOps[0], InstOps.size(),
8003 MVT::i64,
8004 MachinePointerInfo(SV),
8005 /*Align=*/0,
8006 /*Volatile=*/false,
8007 /*ReadMem=*/true,
8008 /*WriteMem=*/true);
8009 Chain = VAARG.getValue(1);
8010
8011 // Load the next argument and return it
8012 return DAG.getLoad(ArgVT, dl,
8013 Chain,
8014 VAARG,
8015 MachinePointerInfo(),
8016 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00008017}
8018
Dan Gohmand858e902010-04-17 15:26:15 +00008019SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00008020 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00008021 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00008022 SDValue Chain = Op.getOperand(0);
8023 SDValue DstPtr = Op.getOperand(1);
8024 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00008025 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
8026 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00008027 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00008028
Chris Lattnere72f2022010-09-21 05:40:29 +00008029 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00008030 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008031 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00008032 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00008033}
8034
Dan Gohman475871a2008-07-27 21:46:04 +00008035SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008036X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008037 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008038 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008039 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00008040 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00008041 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00008042 case Intrinsic::x86_sse_comieq_ss:
8043 case Intrinsic::x86_sse_comilt_ss:
8044 case Intrinsic::x86_sse_comile_ss:
8045 case Intrinsic::x86_sse_comigt_ss:
8046 case Intrinsic::x86_sse_comige_ss:
8047 case Intrinsic::x86_sse_comineq_ss:
8048 case Intrinsic::x86_sse_ucomieq_ss:
8049 case Intrinsic::x86_sse_ucomilt_ss:
8050 case Intrinsic::x86_sse_ucomile_ss:
8051 case Intrinsic::x86_sse_ucomigt_ss:
8052 case Intrinsic::x86_sse_ucomige_ss:
8053 case Intrinsic::x86_sse_ucomineq_ss:
8054 case Intrinsic::x86_sse2_comieq_sd:
8055 case Intrinsic::x86_sse2_comilt_sd:
8056 case Intrinsic::x86_sse2_comile_sd:
8057 case Intrinsic::x86_sse2_comigt_sd:
8058 case Intrinsic::x86_sse2_comige_sd:
8059 case Intrinsic::x86_sse2_comineq_sd:
8060 case Intrinsic::x86_sse2_ucomieq_sd:
8061 case Intrinsic::x86_sse2_ucomilt_sd:
8062 case Intrinsic::x86_sse2_ucomile_sd:
8063 case Intrinsic::x86_sse2_ucomigt_sd:
8064 case Intrinsic::x86_sse2_ucomige_sd:
8065 case Intrinsic::x86_sse2_ucomineq_sd: {
8066 unsigned Opc = 0;
8067 ISD::CondCode CC = ISD::SETCC_INVALID;
8068 switch (IntNo) {
8069 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008070 case Intrinsic::x86_sse_comieq_ss:
8071 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008072 Opc = X86ISD::COMI;
8073 CC = ISD::SETEQ;
8074 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008075 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008076 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008077 Opc = X86ISD::COMI;
8078 CC = ISD::SETLT;
8079 break;
8080 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008081 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008082 Opc = X86ISD::COMI;
8083 CC = ISD::SETLE;
8084 break;
8085 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008086 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008087 Opc = X86ISD::COMI;
8088 CC = ISD::SETGT;
8089 break;
8090 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008091 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008092 Opc = X86ISD::COMI;
8093 CC = ISD::SETGE;
8094 break;
8095 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008096 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008097 Opc = X86ISD::COMI;
8098 CC = ISD::SETNE;
8099 break;
8100 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008101 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008102 Opc = X86ISD::UCOMI;
8103 CC = ISD::SETEQ;
8104 break;
8105 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008106 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008107 Opc = X86ISD::UCOMI;
8108 CC = ISD::SETLT;
8109 break;
8110 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008111 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008112 Opc = X86ISD::UCOMI;
8113 CC = ISD::SETLE;
8114 break;
8115 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008116 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008117 Opc = X86ISD::UCOMI;
8118 CC = ISD::SETGT;
8119 break;
8120 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008121 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008122 Opc = X86ISD::UCOMI;
8123 CC = ISD::SETGE;
8124 break;
8125 case Intrinsic::x86_sse_ucomineq_ss:
8126 case Intrinsic::x86_sse2_ucomineq_sd:
8127 Opc = X86ISD::UCOMI;
8128 CC = ISD::SETNE;
8129 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008130 }
Evan Cheng734503b2006-09-11 02:19:56 +00008131
Dan Gohman475871a2008-07-27 21:46:04 +00008132 SDValue LHS = Op.getOperand(1);
8133 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00008134 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008135 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008136 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
8137 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8138 DAG.getConstant(X86CC, MVT::i8), Cond);
8139 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00008140 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008141 // ptest and testp intrinsics. The intrinsic these come from are designed to
8142 // return an integer value, not just an instruction so lower it to the ptest
8143 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00008144 case Intrinsic::x86_sse41_ptestz:
8145 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008146 case Intrinsic::x86_sse41_ptestnzc:
8147 case Intrinsic::x86_avx_ptestz_256:
8148 case Intrinsic::x86_avx_ptestc_256:
8149 case Intrinsic::x86_avx_ptestnzc_256:
8150 case Intrinsic::x86_avx_vtestz_ps:
8151 case Intrinsic::x86_avx_vtestc_ps:
8152 case Intrinsic::x86_avx_vtestnzc_ps:
8153 case Intrinsic::x86_avx_vtestz_pd:
8154 case Intrinsic::x86_avx_vtestc_pd:
8155 case Intrinsic::x86_avx_vtestnzc_pd:
8156 case Intrinsic::x86_avx_vtestz_ps_256:
8157 case Intrinsic::x86_avx_vtestc_ps_256:
8158 case Intrinsic::x86_avx_vtestnzc_ps_256:
8159 case Intrinsic::x86_avx_vtestz_pd_256:
8160 case Intrinsic::x86_avx_vtestc_pd_256:
8161 case Intrinsic::x86_avx_vtestnzc_pd_256: {
8162 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00008163 unsigned X86CC = 0;
8164 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00008165 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008166 case Intrinsic::x86_avx_vtestz_ps:
8167 case Intrinsic::x86_avx_vtestz_pd:
8168 case Intrinsic::x86_avx_vtestz_ps_256:
8169 case Intrinsic::x86_avx_vtestz_pd_256:
8170 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008171 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008172 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008173 // ZF = 1
8174 X86CC = X86::COND_E;
8175 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008176 case Intrinsic::x86_avx_vtestc_ps:
8177 case Intrinsic::x86_avx_vtestc_pd:
8178 case Intrinsic::x86_avx_vtestc_ps_256:
8179 case Intrinsic::x86_avx_vtestc_pd_256:
8180 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008181 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008182 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008183 // CF = 1
8184 X86CC = X86::COND_B;
8185 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008186 case Intrinsic::x86_avx_vtestnzc_ps:
8187 case Intrinsic::x86_avx_vtestnzc_pd:
8188 case Intrinsic::x86_avx_vtestnzc_ps_256:
8189 case Intrinsic::x86_avx_vtestnzc_pd_256:
8190 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00008191 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008192 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008193 // ZF and CF = 0
8194 X86CC = X86::COND_A;
8195 break;
8196 }
Eric Christopherfd179292009-08-27 18:07:15 +00008197
Eric Christopher71c67532009-07-29 00:28:05 +00008198 SDValue LHS = Op.getOperand(1);
8199 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008200 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
8201 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00008202 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
8203 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
8204 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00008205 }
Evan Cheng5759f972008-05-04 09:15:50 +00008206
8207 // Fix vector shift instructions where the last operand is a non-immediate
8208 // i32 value.
8209 case Intrinsic::x86_sse2_pslli_w:
8210 case Intrinsic::x86_sse2_pslli_d:
8211 case Intrinsic::x86_sse2_pslli_q:
8212 case Intrinsic::x86_sse2_psrli_w:
8213 case Intrinsic::x86_sse2_psrli_d:
8214 case Intrinsic::x86_sse2_psrli_q:
8215 case Intrinsic::x86_sse2_psrai_w:
8216 case Intrinsic::x86_sse2_psrai_d:
8217 case Intrinsic::x86_mmx_pslli_w:
8218 case Intrinsic::x86_mmx_pslli_d:
8219 case Intrinsic::x86_mmx_pslli_q:
8220 case Intrinsic::x86_mmx_psrli_w:
8221 case Intrinsic::x86_mmx_psrli_d:
8222 case Intrinsic::x86_mmx_psrli_q:
8223 case Intrinsic::x86_mmx_psrai_w:
8224 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00008225 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00008226 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00008227 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00008228
8229 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008230 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008231 switch (IntNo) {
8232 case Intrinsic::x86_sse2_pslli_w:
8233 NewIntNo = Intrinsic::x86_sse2_psll_w;
8234 break;
8235 case Intrinsic::x86_sse2_pslli_d:
8236 NewIntNo = Intrinsic::x86_sse2_psll_d;
8237 break;
8238 case Intrinsic::x86_sse2_pslli_q:
8239 NewIntNo = Intrinsic::x86_sse2_psll_q;
8240 break;
8241 case Intrinsic::x86_sse2_psrli_w:
8242 NewIntNo = Intrinsic::x86_sse2_psrl_w;
8243 break;
8244 case Intrinsic::x86_sse2_psrli_d:
8245 NewIntNo = Intrinsic::x86_sse2_psrl_d;
8246 break;
8247 case Intrinsic::x86_sse2_psrli_q:
8248 NewIntNo = Intrinsic::x86_sse2_psrl_q;
8249 break;
8250 case Intrinsic::x86_sse2_psrai_w:
8251 NewIntNo = Intrinsic::x86_sse2_psra_w;
8252 break;
8253 case Intrinsic::x86_sse2_psrai_d:
8254 NewIntNo = Intrinsic::x86_sse2_psra_d;
8255 break;
8256 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008257 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008258 switch (IntNo) {
8259 case Intrinsic::x86_mmx_pslli_w:
8260 NewIntNo = Intrinsic::x86_mmx_psll_w;
8261 break;
8262 case Intrinsic::x86_mmx_pslli_d:
8263 NewIntNo = Intrinsic::x86_mmx_psll_d;
8264 break;
8265 case Intrinsic::x86_mmx_pslli_q:
8266 NewIntNo = Intrinsic::x86_mmx_psll_q;
8267 break;
8268 case Intrinsic::x86_mmx_psrli_w:
8269 NewIntNo = Intrinsic::x86_mmx_psrl_w;
8270 break;
8271 case Intrinsic::x86_mmx_psrli_d:
8272 NewIntNo = Intrinsic::x86_mmx_psrl_d;
8273 break;
8274 case Intrinsic::x86_mmx_psrli_q:
8275 NewIntNo = Intrinsic::x86_mmx_psrl_q;
8276 break;
8277 case Intrinsic::x86_mmx_psrai_w:
8278 NewIntNo = Intrinsic::x86_mmx_psra_w;
8279 break;
8280 case Intrinsic::x86_mmx_psrai_d:
8281 NewIntNo = Intrinsic::x86_mmx_psra_d;
8282 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008283 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00008284 }
8285 break;
8286 }
8287 }
Mon P Wangefa42202009-09-03 19:56:25 +00008288
8289 // The vector shift intrinsics with scalars uses 32b shift amounts but
8290 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
8291 // to be zero.
8292 SDValue ShOps[4];
8293 ShOps[0] = ShAmt;
8294 ShOps[1] = DAG.getConstant(0, MVT::i32);
8295 if (ShAmtVT == MVT::v4i32) {
8296 ShOps[2] = DAG.getUNDEF(MVT::i32);
8297 ShOps[3] = DAG.getUNDEF(MVT::i32);
8298 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
8299 } else {
8300 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00008301// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00008302 }
8303
Owen Andersone50ed302009-08-10 22:56:29 +00008304 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008305 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008306 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008307 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00008308 Op.getOperand(1), ShAmt);
8309 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00008310 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008311}
Evan Cheng72261582005-12-20 06:22:03 +00008312
Dan Gohmand858e902010-04-17 15:26:15 +00008313SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
8314 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00008315 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8316 MFI->setReturnAddressIsTaken(true);
8317
Bill Wendling64e87322009-01-16 19:25:27 +00008318 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008319 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00008320
8321 if (Depth > 0) {
8322 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8323 SDValue Offset =
8324 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00008325 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008326 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008327 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008328 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00008329 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00008330 }
8331
8332 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00008333 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008334 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008335 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008336}
8337
Dan Gohmand858e902010-04-17 15:26:15 +00008338SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00008339 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8340 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00008341
Owen Andersone50ed302009-08-10 22:56:29 +00008342 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008343 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008344 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8345 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008346 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008347 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008348 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8349 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008350 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008351 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008352}
8353
Dan Gohman475871a2008-07-27 21:46:04 +00008354SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008355 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008356 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008357}
8358
Dan Gohmand858e902010-04-17 15:26:15 +00008359SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008360 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008361 SDValue Chain = Op.getOperand(0);
8362 SDValue Offset = Op.getOperand(1);
8363 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008364 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008365
Dan Gohmand8816272010-08-11 18:14:00 +00008366 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8367 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8368 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008369 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008370
Dan Gohmand8816272010-08-11 18:14:00 +00008371 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8372 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008373 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008374 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8375 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008376 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008377 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008378
Dale Johannesene4d209d2009-02-03 20:21:25 +00008379 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008380 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008381 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008382}
8383
Dan Gohman475871a2008-07-27 21:46:04 +00008384SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008385 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008386 SDValue Root = Op.getOperand(0);
8387 SDValue Trmp = Op.getOperand(1); // trampoline
8388 SDValue FPtr = Op.getOperand(2); // nested function
8389 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008390 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008391
Dan Gohman69de1932008-02-06 22:27:42 +00008392 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008393
8394 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008395 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008396
8397 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008398 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8399 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008400
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008401 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
8402 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008403
8404 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8405
8406 // Load the pointer to the nested function into R11.
8407 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008408 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008409 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008410 Addr, MachinePointerInfo(TrmpAddr),
8411 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008412
Owen Anderson825b72b2009-08-11 20:47:22 +00008413 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8414 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008415 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8416 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008417 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008418
8419 // Load the 'nest' parameter value into R10.
8420 // R10 is specified in X86CallingConv.td
8421 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008422 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8423 DAG.getConstant(10, MVT::i64));
8424 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008425 Addr, MachinePointerInfo(TrmpAddr, 10),
8426 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008427
Owen Anderson825b72b2009-08-11 20:47:22 +00008428 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8429 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008430 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8431 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008432 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008433
8434 // Jump to the nested function.
8435 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008436 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8437 DAG.getConstant(20, MVT::i64));
8438 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008439 Addr, MachinePointerInfo(TrmpAddr, 20),
8440 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008441
8442 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008443 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8444 DAG.getConstant(22, MVT::i64));
8445 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008446 MachinePointerInfo(TrmpAddr, 22),
8447 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008448
Dan Gohman475871a2008-07-27 21:46:04 +00008449 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008450 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008451 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008452 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008453 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008454 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008455 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008456 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008457
8458 switch (CC) {
8459 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008460 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008461 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008462 case CallingConv::X86_StdCall: {
8463 // Pass 'nest' parameter in ECX.
8464 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008465 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008466
8467 // Check that ECX wasn't needed by an 'inreg' parameter.
8468 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008469 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008470
Chris Lattner58d74912008-03-12 17:45:29 +00008471 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008472 unsigned InRegCount = 0;
8473 unsigned Idx = 1;
8474
8475 for (FunctionType::param_iterator I = FTy->param_begin(),
8476 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008477 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008478 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008479 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008480
8481 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008482 report_fatal_error("Nest register in use - reduce number of inreg"
8483 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008484 }
8485 }
8486 break;
8487 }
8488 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008489 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008490 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008491 // Pass 'nest' parameter in EAX.
8492 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008493 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008494 break;
8495 }
8496
Dan Gohman475871a2008-07-27 21:46:04 +00008497 SDValue OutChains[4];
8498 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008499
Owen Anderson825b72b2009-08-11 20:47:22 +00008500 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8501 DAG.getConstant(10, MVT::i32));
8502 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008503
Chris Lattnera62fe662010-02-05 19:20:30 +00008504 // This is storing the opcode for MOV32ri.
8505 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008506 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008507 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008508 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008509 Trmp, MachinePointerInfo(TrmpAddr),
8510 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008511
Owen Anderson825b72b2009-08-11 20:47:22 +00008512 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8513 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008514 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8515 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008516 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008517
Chris Lattnera62fe662010-02-05 19:20:30 +00008518 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008519 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8520 DAG.getConstant(5, MVT::i32));
8521 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008522 MachinePointerInfo(TrmpAddr, 5),
8523 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008524
Owen Anderson825b72b2009-08-11 20:47:22 +00008525 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8526 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008527 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8528 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008529 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008530
Dan Gohman475871a2008-07-27 21:46:04 +00008531 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008532 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008533 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008534 }
8535}
8536
Dan Gohmand858e902010-04-17 15:26:15 +00008537SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8538 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008539 /*
8540 The rounding mode is in bits 11:10 of FPSR, and has the following
8541 settings:
8542 00 Round to nearest
8543 01 Round to -inf
8544 10 Round to +inf
8545 11 Round to 0
8546
8547 FLT_ROUNDS, on the other hand, expects the following:
8548 -1 Undefined
8549 0 Round to 0
8550 1 Round to nearest
8551 2 Round to +inf
8552 3 Round to -inf
8553
8554 To perform the conversion, we do:
8555 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8556 */
8557
8558 MachineFunction &MF = DAG.getMachineFunction();
8559 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00008560 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008561 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008562 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008563 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008564
8565 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008566 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008567 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008568
Michael J. Spencerec38de22010-10-10 22:04:20 +00008569
Chris Lattner2156b792010-09-22 01:11:26 +00008570 MachineMemOperand *MMO =
8571 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8572 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008573
Chris Lattner2156b792010-09-22 01:11:26 +00008574 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8575 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8576 DAG.getVTList(MVT::Other),
8577 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008578
8579 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008580 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008581 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008582
8583 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008584 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008585 DAG.getNode(ISD::SRL, DL, MVT::i16,
8586 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008587 CWD, DAG.getConstant(0x800, MVT::i16)),
8588 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008589 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008590 DAG.getNode(ISD::SRL, DL, MVT::i16,
8591 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008592 CWD, DAG.getConstant(0x400, MVT::i16)),
8593 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008594
Dan Gohman475871a2008-07-27 21:46:04 +00008595 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008596 DAG.getNode(ISD::AND, DL, MVT::i16,
8597 DAG.getNode(ISD::ADD, DL, MVT::i16,
8598 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008599 DAG.getConstant(1, MVT::i16)),
8600 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008601
8602
Duncan Sands83ec4b62008-06-06 12:08:01 +00008603 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008604 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008605}
8606
Dan Gohmand858e902010-04-17 15:26:15 +00008607SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008608 EVT VT = Op.getValueType();
8609 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008610 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008611 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008612
8613 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008614 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008615 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008616 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008617 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008618 }
Evan Cheng18efe262007-12-14 02:13:44 +00008619
Evan Cheng152804e2007-12-14 08:30:15 +00008620 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008621 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008622 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008623
8624 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008625 SDValue Ops[] = {
8626 Op,
8627 DAG.getConstant(NumBits+NumBits-1, OpVT),
8628 DAG.getConstant(X86::COND_E, MVT::i8),
8629 Op.getValue(1)
8630 };
8631 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008632
8633 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008634 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008635
Owen Anderson825b72b2009-08-11 20:47:22 +00008636 if (VT == MVT::i8)
8637 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008638 return Op;
8639}
8640
Dan Gohmand858e902010-04-17 15:26:15 +00008641SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008642 EVT VT = Op.getValueType();
8643 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008644 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008645 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008646
8647 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008648 if (VT == MVT::i8) {
8649 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008650 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008651 }
Evan Cheng152804e2007-12-14 08:30:15 +00008652
8653 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008654 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008655 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008656
8657 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008658 SDValue Ops[] = {
8659 Op,
8660 DAG.getConstant(NumBits, OpVT),
8661 DAG.getConstant(X86::COND_E, MVT::i8),
8662 Op.getValue(1)
8663 };
8664 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008665
Owen Anderson825b72b2009-08-11 20:47:22 +00008666 if (VT == MVT::i8)
8667 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008668 return Op;
8669}
8670
Dan Gohmand858e902010-04-17 15:26:15 +00008671SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008672 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008673 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008674 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008675
Mon P Wangaf9b9522008-12-18 21:42:19 +00008676 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8677 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8678 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8679 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8680 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8681 //
8682 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8683 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8684 // return AloBlo + AloBhi + AhiBlo;
8685
8686 SDValue A = Op.getOperand(0);
8687 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008688
Dale Johannesene4d209d2009-02-03 20:21:25 +00008689 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008690 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8691 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008692 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008693 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8694 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008695 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008696 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008697 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008698 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008699 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008700 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008701 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008702 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008703 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008704 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008705 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8706 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008707 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008708 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8709 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008710 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8711 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008712 return Res;
8713}
8714
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008715SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8716 EVT VT = Op.getValueType();
8717 DebugLoc dl = Op.getDebugLoc();
8718 SDValue R = Op.getOperand(0);
8719
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008720 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008721
Nate Begeman51409212010-07-28 00:21:48 +00008722 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8723
8724 if (VT == MVT::v4i32) {
8725 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8726 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8727 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8728
8729 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008730
Nate Begeman51409212010-07-28 00:21:48 +00008731 std::vector<Constant*> CV(4, CI);
8732 Constant *C = ConstantVector::get(CV);
8733 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8734 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008735 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008736 false, false, 16);
8737
8738 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008739 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008740 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8741 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8742 }
8743 if (VT == MVT::v16i8) {
8744 // a = a << 5;
8745 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8746 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8747 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8748
8749 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8750 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8751
8752 std::vector<Constant*> CVM1(16, CM1);
8753 std::vector<Constant*> CVM2(16, CM2);
8754 Constant *C = ConstantVector::get(CVM1);
8755 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8756 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008757 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008758 false, false, 16);
8759
8760 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8761 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8762 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8763 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8764 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008765 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008766 // a += a
8767 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008768
Nate Begeman51409212010-07-28 00:21:48 +00008769 C = ConstantVector::get(CVM2);
8770 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8771 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008772 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008773 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008774
Nate Begeman51409212010-07-28 00:21:48 +00008775 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8776 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8777 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8778 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8779 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008780 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008781 // a += a
8782 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008783
Nate Begeman51409212010-07-28 00:21:48 +00008784 // return pblendv(r, r+r, a);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008785 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00008786 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8787 return R;
8788 }
8789 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008790}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008791
Dan Gohmand858e902010-04-17 15:26:15 +00008792SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008793 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8794 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008795 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8796 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008797 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008798 SDValue LHS = N->getOperand(0);
8799 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008800 unsigned BaseOp = 0;
8801 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008802 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008803 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008804 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008805 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008806 // A subtract of one will be selected as a INC. Note that INC doesn't
8807 // set CF, so we can't do this for UADDO.
8808 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8809 if (C->getAPIntValue() == 1) {
8810 BaseOp = X86ISD::INC;
8811 Cond = X86::COND_O;
8812 break;
8813 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008814 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008815 Cond = X86::COND_O;
8816 break;
8817 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008818 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008819 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008820 break;
8821 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008822 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8823 // set CF, so we can't do this for USUBO.
8824 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8825 if (C->getAPIntValue() == 1) {
8826 BaseOp = X86ISD::DEC;
8827 Cond = X86::COND_O;
8828 break;
8829 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008830 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008831 Cond = X86::COND_O;
8832 break;
8833 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008834 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008835 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008836 break;
8837 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008838 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008839 Cond = X86::COND_O;
8840 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008841 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
8842 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
8843 MVT::i32);
8844 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008845
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008846 SDValue SetCC =
8847 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8848 DAG.getConstant(X86::COND_O, MVT::i32),
8849 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008850
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008851 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8852 return Sum;
8853 }
Bill Wendling74c37652008-12-09 22:08:41 +00008854 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008855
Bill Wendling61edeb52008-12-02 01:06:39 +00008856 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008857 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008858 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008859
Bill Wendling61edeb52008-12-02 01:06:39 +00008860 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008861 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
8862 DAG.getConstant(Cond, MVT::i32),
8863 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008864
Bill Wendling61edeb52008-12-02 01:06:39 +00008865 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8866 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008867}
8868
Eric Christopher9a9d2752010-07-22 02:48:34 +00008869SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8870 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008871
Eric Christopherb6729dc2010-08-04 23:03:04 +00008872 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008873 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008874 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008875 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008876 SDValue Ops[] = {
8877 DAG.getRegister(X86::ESP, MVT::i32), // Base
8878 DAG.getTargetConstant(1, MVT::i8), // Scale
8879 DAG.getRegister(0, MVT::i32), // Index
8880 DAG.getTargetConstant(0, MVT::i32), // Disp
8881 DAG.getRegister(0, MVT::i32), // Segment.
8882 Zero,
8883 Chain
8884 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008885 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00008886 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8887 array_lengthof(Ops));
8888 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008889 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008890
Eric Christopher9a9d2752010-07-22 02:48:34 +00008891 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008892 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008893 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008894
Chris Lattner132929a2010-08-14 17:26:09 +00008895 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8896 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8897 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8898 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008899
Chris Lattner132929a2010-08-14 17:26:09 +00008900 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8901 if (!Op1 && !Op2 && !Op3 && Op4)
8902 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008903
Chris Lattner132929a2010-08-14 17:26:09 +00008904 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8905 if (Op1 && !Op2 && !Op3 && !Op4)
8906 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008907
8908 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00008909 // (MFENCE)>;
8910 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008911}
8912
Dan Gohmand858e902010-04-17 15:26:15 +00008913SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008914 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008915 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008916 unsigned Reg = 0;
8917 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008918 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008919 default:
8920 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008921 case MVT::i8: Reg = X86::AL; size = 1; break;
8922 case MVT::i16: Reg = X86::AX; size = 2; break;
8923 case MVT::i32: Reg = X86::EAX; size = 4; break;
8924 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008925 assert(Subtarget->is64Bit() && "Node not type legal!");
8926 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008927 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008928 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008929 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008930 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008931 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008932 Op.getOperand(1),
8933 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008934 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008935 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008936 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008937 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
8938 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
8939 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00008940 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008941 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008942 return cpOut;
8943}
8944
Duncan Sands1607f052008-12-01 11:39:25 +00008945SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008946 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008947 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008948 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00008949 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008950 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008951 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008952 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8953 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008954 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008955 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8956 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008957 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008958 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008959 rdx.getValue(1)
8960 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008961 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008962}
8963
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008964SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00008965 SelectionDAG &DAG) const {
8966 EVT SrcVT = Op.getOperand(0).getValueType();
8967 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00008968 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8969 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00008970 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00008971 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008972 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00008973 // i64 <=> MMX conversions are Legal.
8974 if (SrcVT==MVT::i64 && DstVT.isVector())
8975 return Op;
8976 if (DstVT==MVT::i64 && SrcVT.isVector())
8977 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008978 // MMX <=> MMX conversions are Legal.
8979 if (SrcVT.isVector() && DstVT.isVector())
8980 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008981 // All other conversions need to be expanded.
8982 return SDValue();
8983}
Chris Lattner5b856542010-12-20 00:59:46 +00008984
Dan Gohmand858e902010-04-17 15:26:15 +00008985SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008986 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008987 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008988 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008989 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008990 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008991 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008992 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008993 Node->getOperand(0),
8994 Node->getOperand(1), negOp,
8995 cast<AtomicSDNode>(Node)->getSrcValue(),
8996 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008997}
8998
Chris Lattner5b856542010-12-20 00:59:46 +00008999static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
9000 EVT VT = Op.getNode()->getValueType(0);
9001
9002 // Let legalize expand this if it isn't a legal type yet.
9003 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
9004 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009005
Chris Lattner5b856542010-12-20 00:59:46 +00009006 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009007
Chris Lattner5b856542010-12-20 00:59:46 +00009008 unsigned Opc;
9009 bool ExtraOp = false;
9010 switch (Op.getOpcode()) {
9011 default: assert(0 && "Invalid code");
9012 case ISD::ADDC: Opc = X86ISD::ADD; break;
9013 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
9014 case ISD::SUBC: Opc = X86ISD::SUB; break;
9015 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
9016 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009017
Chris Lattner5b856542010-12-20 00:59:46 +00009018 if (!ExtraOp)
9019 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9020 Op.getOperand(1));
9021 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9022 Op.getOperand(1), Op.getOperand(2));
9023}
9024
Evan Cheng0db9fe62006-04-25 20:13:52 +00009025/// LowerOperation - Provide custom lowering hooks for some operations.
9026///
Dan Gohmand858e902010-04-17 15:26:15 +00009027SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00009028 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009029 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00009030 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009031 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
9032 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009033 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00009034 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009035 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
9036 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
9037 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +00009038 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +00009039 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009040 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
9041 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
9042 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009043 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00009044 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00009045 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009046 case ISD::SHL_PARTS:
9047 case ISD::SRA_PARTS:
9048 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
9049 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00009050 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009051 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00009052 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009053 case ISD::FABS: return LowerFABS(Op, DAG);
9054 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009055 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009056 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00009057 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009058 case ISD::SELECT: return LowerSELECT(Op, DAG);
9059 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009060 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009061 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00009062 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00009063 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009064 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009065 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
9066 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009067 case ISD::FRAME_TO_ARGS_OFFSET:
9068 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009069 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009070 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009071 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00009072 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00009073 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
9074 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009075 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009076 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00009077 case ISD::SADDO:
9078 case ISD::UADDO:
9079 case ISD::SSUBO:
9080 case ISD::USUBO:
9081 case ISD::SMULO:
9082 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00009083 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009084 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00009085 case ISD::ADDC:
9086 case ISD::ADDE:
9087 case ISD::SUBC:
9088 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009089 }
Chris Lattner27a6c732007-11-24 07:07:01 +00009090}
9091
Duncan Sands1607f052008-12-01 11:39:25 +00009092void X86TargetLowering::
9093ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009094 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009095 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009096 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00009097 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00009098
9099 SDValue Chain = Node->getOperand(0);
9100 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009101 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009102 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00009103 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009104 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00009105 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00009106 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00009107 SDValue Result =
9108 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
9109 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00009110 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009111 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009112 Results.push_back(Result.getValue(2));
9113}
9114
Duncan Sands126d9072008-07-04 11:47:58 +00009115/// ReplaceNodeResults - Replace a node with an illegal result type
9116/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00009117void X86TargetLowering::ReplaceNodeResults(SDNode *N,
9118 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009119 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009120 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00009121 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00009122 default:
Duncan Sands1607f052008-12-01 11:39:25 +00009123 assert(false && "Do not know how to custom type legalize this operation!");
9124 return;
Chris Lattner5b856542010-12-20 00:59:46 +00009125 case ISD::ADDC:
9126 case ISD::ADDE:
9127 case ISD::SUBC:
9128 case ISD::SUBE:
9129 // We don't want to expand or promote these.
9130 return;
Duncan Sands1607f052008-12-01 11:39:25 +00009131 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00009132 std::pair<SDValue,SDValue> Vals =
9133 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00009134 SDValue FIST = Vals.first, StackSlot = Vals.second;
9135 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00009136 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00009137 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00009138 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
9139 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00009140 }
9141 return;
9142 }
9143 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009144 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009145 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009146 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009147 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00009148 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009149 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009150 eax.getValue(2));
9151 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
9152 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00009153 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009154 Results.push_back(edx.getValue(1));
9155 return;
9156 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009157 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00009158 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009159 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00009160 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009161 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9162 DAG.getConstant(0, MVT::i32));
9163 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9164 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009165 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
9166 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009167 cpInL.getValue(1));
9168 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009169 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9170 DAG.getConstant(0, MVT::i32));
9171 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9172 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009173 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00009174 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009175 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009176 swapInL.getValue(1));
9177 SDValue Ops[] = { swapInH.getValue(0),
9178 N->getOperand(1),
9179 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009180 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00009181 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
9182 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
9183 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00009184 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009185 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009186 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009187 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00009188 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009189 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009190 Results.push_back(cpOutH.getValue(1));
9191 return;
9192 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009193 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00009194 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
9195 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009196 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00009197 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
9198 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009199 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00009200 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
9201 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009202 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00009203 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
9204 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009205 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00009206 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
9207 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009208 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00009209 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
9210 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009211 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00009212 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
9213 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00009214 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00009215}
9216
Evan Cheng72261582005-12-20 06:22:03 +00009217const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
9218 switch (Opcode) {
9219 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00009220 case X86ISD::BSF: return "X86ISD::BSF";
9221 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00009222 case X86ISD::SHLD: return "X86ISD::SHLD";
9223 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00009224 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009225 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00009226 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009227 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00009228 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00009229 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00009230 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
9231 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
9232 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00009233 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00009234 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00009235 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00009236 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00009237 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00009238 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00009239 case X86ISD::COMI: return "X86ISD::COMI";
9240 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00009241 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00009242 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00009243 case X86ISD::CMOV: return "X86ISD::CMOV";
9244 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00009245 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00009246 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
9247 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00009248 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00009249 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00009250 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009251 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00009252 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009253 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
9254 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00009255 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00009256 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Nate Begemanb65c1752010-12-17 22:55:37 +00009257 case X86ISD::PANDN: return "X86ISD::PANDN";
9258 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
9259 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
9260 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00009261 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00009262 case X86ISD::FMAX: return "X86ISD::FMAX";
9263 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00009264 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
9265 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009266 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00009267 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009268 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00009269 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009270 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00009271 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
9272 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009273 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
9274 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
9275 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
9276 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
9277 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
9278 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00009279 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
9280 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00009281 case X86ISD::VSHL: return "X86ISD::VSHL";
9282 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00009283 case X86ISD::CMPPD: return "X86ISD::CMPPD";
9284 case X86ISD::CMPPS: return "X86ISD::CMPPS";
9285 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
9286 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
9287 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
9288 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
9289 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
9290 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
9291 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
9292 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009293 case X86ISD::ADD: return "X86ISD::ADD";
9294 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00009295 case X86ISD::ADC: return "X86ISD::ADC";
9296 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00009297 case X86ISD::SMUL: return "X86ISD::SMUL";
9298 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00009299 case X86ISD::INC: return "X86ISD::INC";
9300 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00009301 case X86ISD::OR: return "X86ISD::OR";
9302 case X86ISD::XOR: return "X86ISD::XOR";
9303 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00009304 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00009305 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009306 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009307 case X86ISD::PALIGN: return "X86ISD::PALIGN";
9308 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
9309 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
9310 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
9311 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
9312 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
9313 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
9314 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
9315 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009316 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00009317 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009318 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00009319 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
9320 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009321 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
9322 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
9323 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
9324 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
9325 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
9326 case X86ISD::MOVSD: return "X86ISD::MOVSD";
9327 case X86ISD::MOVSS: return "X86ISD::MOVSS";
9328 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
9329 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
9330 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
9331 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
9332 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
9333 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
9334 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
9335 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
9336 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
9337 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
9338 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
9339 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00009340 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00009341 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009342 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00009343 }
9344}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009345
Chris Lattnerc9addb72007-03-30 23:15:24 +00009346// isLegalAddressingMode - Return true if the addressing mode represented
9347// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00009348bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00009349 const Type *Ty) const {
9350 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009351 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00009352 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00009353
Chris Lattnerc9addb72007-03-30 23:15:24 +00009354 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009355 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009356 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009357
Chris Lattnerc9addb72007-03-30 23:15:24 +00009358 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00009359 unsigned GVFlags =
9360 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009361
Chris Lattnerdfed4132009-07-10 07:38:24 +00009362 // If a reference to this global requires an extra load, we can't fold it.
9363 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009364 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009365
Chris Lattnerdfed4132009-07-10 07:38:24 +00009366 // If BaseGV requires a register for the PIC base, we cannot also have a
9367 // BaseReg specified.
9368 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00009369 return false;
Evan Cheng52787842007-08-01 23:46:47 +00009370
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009371 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00009372 if ((M != CodeModel::Small || R != Reloc::Static) &&
9373 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009374 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00009375 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009376
Chris Lattnerc9addb72007-03-30 23:15:24 +00009377 switch (AM.Scale) {
9378 case 0:
9379 case 1:
9380 case 2:
9381 case 4:
9382 case 8:
9383 // These scales always work.
9384 break;
9385 case 3:
9386 case 5:
9387 case 9:
9388 // These scales are formed with basereg+scalereg. Only accept if there is
9389 // no basereg yet.
9390 if (AM.HasBaseReg)
9391 return false;
9392 break;
9393 default: // Other stuff never works.
9394 return false;
9395 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009396
Chris Lattnerc9addb72007-03-30 23:15:24 +00009397 return true;
9398}
9399
9400
Evan Cheng2bd122c2007-10-26 01:56:11 +00009401bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009402 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00009403 return false;
Evan Chenge127a732007-10-29 07:57:50 +00009404 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9405 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009406 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00009407 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009408 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00009409}
9410
Owen Andersone50ed302009-08-10 22:56:29 +00009411bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009412 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009413 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009414 unsigned NumBits1 = VT1.getSizeInBits();
9415 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009416 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009417 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009418 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009419}
Evan Cheng2bd122c2007-10-26 01:56:11 +00009420
Dan Gohman97121ba2009-04-08 00:15:30 +00009421bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009422 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009423 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009424}
9425
Owen Andersone50ed302009-08-10 22:56:29 +00009426bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009427 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00009428 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009429}
9430
Owen Andersone50ed302009-08-10 22:56:29 +00009431bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00009432 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00009433 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00009434}
9435
Evan Cheng60c07e12006-07-05 22:17:51 +00009436/// isShuffleMaskLegal - Targets can use this to indicate that they only
9437/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
9438/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
9439/// are assumed to be legal.
9440bool
Eric Christopherfd179292009-08-27 18:07:15 +00009441X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00009442 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00009443 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00009444 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00009445 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00009446
Nate Begemana09008b2009-10-19 02:17:23 +00009447 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00009448 return (VT.getVectorNumElements() == 2 ||
9449 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
9450 isMOVLMask(M, VT) ||
9451 isSHUFPMask(M, VT) ||
9452 isPSHUFDMask(M, VT) ||
9453 isPSHUFHWMask(M, VT) ||
9454 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00009455 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009456 isUNPCKLMask(M, VT) ||
9457 isUNPCKHMask(M, VT) ||
9458 isUNPCKL_v_undef_Mask(M, VT) ||
9459 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009460}
9461
Dan Gohman7d8143f2008-04-09 20:09:42 +00009462bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009463X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009464 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009465 unsigned NumElts = VT.getVectorNumElements();
9466 // FIXME: This collection of masks seems suspect.
9467 if (NumElts == 2)
9468 return true;
9469 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9470 return (isMOVLMask(Mask, VT) ||
9471 isCommutedMOVLMask(Mask, VT, true) ||
9472 isSHUFPMask(Mask, VT) ||
9473 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009474 }
9475 return false;
9476}
9477
9478//===----------------------------------------------------------------------===//
9479// X86 Scheduler Hooks
9480//===----------------------------------------------------------------------===//
9481
Mon P Wang63307c32008-05-05 19:05:59 +00009482// private utility function
9483MachineBasicBlock *
9484X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9485 MachineBasicBlock *MBB,
9486 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009487 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009488 unsigned LoadOpc,
9489 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009490 unsigned notOpc,
9491 unsigned EAXreg,
9492 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009493 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009494 // For the atomic bitwise operator, we generate
9495 // thisMBB:
9496 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009497 // ld t1 = [bitinstr.addr]
9498 // op t2 = t1, [bitinstr.val]
9499 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009500 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9501 // bz newMBB
9502 // fallthrough -->nextMBB
9503 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9504 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009505 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009506 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009507
Mon P Wang63307c32008-05-05 19:05:59 +00009508 /// First build the CFG
9509 MachineFunction *F = MBB->getParent();
9510 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009511 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9512 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9513 F->insert(MBBIter, newMBB);
9514 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009515
Dan Gohman14152b42010-07-06 20:24:04 +00009516 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9517 nextMBB->splice(nextMBB->begin(), thisMBB,
9518 llvm::next(MachineBasicBlock::iterator(bInstr)),
9519 thisMBB->end());
9520 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009521
Mon P Wang63307c32008-05-05 19:05:59 +00009522 // Update thisMBB to fall through to newMBB
9523 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009524
Mon P Wang63307c32008-05-05 19:05:59 +00009525 // newMBB jumps to itself and fall through to nextMBB
9526 newMBB->addSuccessor(nextMBB);
9527 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009528
Mon P Wang63307c32008-05-05 19:05:59 +00009529 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009530 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009531 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009532 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009533 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009534 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009535 int numArgs = bInstr->getNumOperands() - 1;
9536 for (int i=0; i < numArgs; ++i)
9537 argOpers[i] = &bInstr->getOperand(i+1);
9538
9539 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009540 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009541 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009542
Dale Johannesen140be2d2008-08-19 18:47:28 +00009543 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009544 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009545 for (int i=0; i <= lastAddrIndx; ++i)
9546 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009547
Dale Johannesen140be2d2008-08-19 18:47:28 +00009548 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009549 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009550 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009551 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009552 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009553 tt = t1;
9554
Dale Johannesen140be2d2008-08-19 18:47:28 +00009555 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009556 assert((argOpers[valArgIndx]->isReg() ||
9557 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009558 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009559 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009560 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009561 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009562 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009563 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009564 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009565
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009566 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009567 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009568
Dale Johannesene4d209d2009-02-03 20:21:25 +00009569 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009570 for (int i=0; i <= lastAddrIndx; ++i)
9571 (*MIB).addOperand(*argOpers[i]);
9572 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009573 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009574 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9575 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009576
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009577 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009578 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009579
Mon P Wang63307c32008-05-05 19:05:59 +00009580 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009581 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009582
Dan Gohman14152b42010-07-06 20:24:04 +00009583 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009584 return nextMBB;
9585}
9586
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009587// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009588MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009589X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9590 MachineBasicBlock *MBB,
9591 unsigned regOpcL,
9592 unsigned regOpcH,
9593 unsigned immOpcL,
9594 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009595 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009596 // For the atomic bitwise operator, we generate
9597 // thisMBB (instructions are in pairs, except cmpxchg8b)
9598 // ld t1,t2 = [bitinstr.addr]
9599 // newMBB:
9600 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9601 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009602 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009603 // mov ECX, EBX <- t5, t6
9604 // mov EAX, EDX <- t1, t2
9605 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9606 // mov t3, t4 <- EAX, EDX
9607 // bz newMBB
9608 // result in out1, out2
9609 // fallthrough -->nextMBB
9610
9611 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9612 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009613 const unsigned NotOpc = X86::NOT32r;
9614 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9615 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9616 MachineFunction::iterator MBBIter = MBB;
9617 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009618
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009619 /// First build the CFG
9620 MachineFunction *F = MBB->getParent();
9621 MachineBasicBlock *thisMBB = MBB;
9622 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9623 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9624 F->insert(MBBIter, newMBB);
9625 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009626
Dan Gohman14152b42010-07-06 20:24:04 +00009627 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9628 nextMBB->splice(nextMBB->begin(), thisMBB,
9629 llvm::next(MachineBasicBlock::iterator(bInstr)),
9630 thisMBB->end());
9631 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009632
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009633 // Update thisMBB to fall through to newMBB
9634 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009635
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009636 // newMBB jumps to itself and fall through to nextMBB
9637 newMBB->addSuccessor(nextMBB);
9638 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009639
Dale Johannesene4d209d2009-02-03 20:21:25 +00009640 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009641 // Insert instructions into newMBB based on incoming instruction
9642 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009643 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009644 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009645 MachineOperand& dest1Oper = bInstr->getOperand(0);
9646 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009647 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9648 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009649 argOpers[i] = &bInstr->getOperand(i+2);
9650
Dan Gohman71ea4e52010-05-14 21:01:44 +00009651 // We use some of the operands multiple times, so conservatively just
9652 // clear any kill flags that might be present.
9653 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9654 argOpers[i]->setIsKill(false);
9655 }
9656
Evan Chengad5b52f2010-01-08 19:14:57 +00009657 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009658 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009659
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009660 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009661 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009662 for (int i=0; i <= lastAddrIndx; ++i)
9663 (*MIB).addOperand(*argOpers[i]);
9664 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009665 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009666 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009667 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009668 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009669 MachineOperand newOp3 = *(argOpers[3]);
9670 if (newOp3.isImm())
9671 newOp3.setImm(newOp3.getImm()+4);
9672 else
9673 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009674 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009675 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009676
9677 // t3/4 are defined later, at the bottom of the loop
9678 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9679 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009680 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009681 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009682 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009683 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9684
Evan Cheng306b4ca2010-01-08 23:41:50 +00009685 // The subsequent operations should be using the destination registers of
9686 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009687 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009688 t1 = F->getRegInfo().createVirtualRegister(RC);
9689 t2 = F->getRegInfo().createVirtualRegister(RC);
9690 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9691 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009692 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009693 t1 = dest1Oper.getReg();
9694 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009695 }
9696
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009697 int valArgIndx = lastAddrIndx + 1;
9698 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009699 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009700 "invalid operand");
9701 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9702 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009703 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009704 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009705 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009706 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009707 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009708 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009709 (*MIB).addOperand(*argOpers[valArgIndx]);
9710 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009711 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009712 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009713 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009714 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009715 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009716 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009717 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009718 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009719 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009720 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009721
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009722 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009723 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009724 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009725 MIB.addReg(t2);
9726
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009727 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009728 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009729 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009730 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009731
Dale Johannesene4d209d2009-02-03 20:21:25 +00009732 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009733 for (int i=0; i <= lastAddrIndx; ++i)
9734 (*MIB).addOperand(*argOpers[i]);
9735
9736 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009737 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9738 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009739
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009740 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009741 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009742 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009743 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009744
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009745 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009746 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009747
Dan Gohman14152b42010-07-06 20:24:04 +00009748 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009749 return nextMBB;
9750}
9751
9752// private utility function
9753MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009754X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9755 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009756 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009757 // For the atomic min/max operator, we generate
9758 // thisMBB:
9759 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009760 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009761 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009762 // cmp t1, t2
9763 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009764 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009765 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9766 // bz newMBB
9767 // fallthrough -->nextMBB
9768 //
9769 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9770 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009771 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009772 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009773
Mon P Wang63307c32008-05-05 19:05:59 +00009774 /// First build the CFG
9775 MachineFunction *F = MBB->getParent();
9776 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009777 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9778 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9779 F->insert(MBBIter, newMBB);
9780 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009781
Dan Gohman14152b42010-07-06 20:24:04 +00009782 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9783 nextMBB->splice(nextMBB->begin(), thisMBB,
9784 llvm::next(MachineBasicBlock::iterator(mInstr)),
9785 thisMBB->end());
9786 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009787
Mon P Wang63307c32008-05-05 19:05:59 +00009788 // Update thisMBB to fall through to newMBB
9789 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009790
Mon P Wang63307c32008-05-05 19:05:59 +00009791 // newMBB jumps to newMBB and fall through to nextMBB
9792 newMBB->addSuccessor(nextMBB);
9793 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009794
Dale Johannesene4d209d2009-02-03 20:21:25 +00009795 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009796 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009797 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009798 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009799 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009800 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009801 int numArgs = mInstr->getNumOperands() - 1;
9802 for (int i=0; i < numArgs; ++i)
9803 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009804
Mon P Wang63307c32008-05-05 19:05:59 +00009805 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009806 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009807 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009808
Mon P Wangab3e7472008-05-05 22:56:23 +00009809 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009810 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009811 for (int i=0; i <= lastAddrIndx; ++i)
9812 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009813
Mon P Wang63307c32008-05-05 19:05:59 +00009814 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009815 assert((argOpers[valArgIndx]->isReg() ||
9816 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009817 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009818
9819 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009820 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009821 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009822 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009823 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009824 (*MIB).addOperand(*argOpers[valArgIndx]);
9825
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009826 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009827 MIB.addReg(t1);
9828
Dale Johannesene4d209d2009-02-03 20:21:25 +00009829 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009830 MIB.addReg(t1);
9831 MIB.addReg(t2);
9832
9833 // Generate movc
9834 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009835 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009836 MIB.addReg(t2);
9837 MIB.addReg(t1);
9838
9839 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009840 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009841 for (int i=0; i <= lastAddrIndx; ++i)
9842 (*MIB).addOperand(*argOpers[i]);
9843 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009844 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009845 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9846 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009847
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009848 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009849 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009850
Mon P Wang63307c32008-05-05 19:05:59 +00009851 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009852 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009853
Dan Gohman14152b42010-07-06 20:24:04 +00009854 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009855 return nextMBB;
9856}
9857
Eric Christopherf83a5de2009-08-27 18:08:16 +00009858// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009859// or XMM0_V32I8 in AVX all of this code can be replaced with that
9860// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009861MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009862X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009863 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009864 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9865 "Target must have SSE4.2 or AVX features enabled");
9866
Eric Christopherb120ab42009-08-18 22:50:32 +00009867 DebugLoc dl = MI->getDebugLoc();
9868 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +00009869 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009870 if (!Subtarget->hasAVX()) {
9871 if (memArg)
9872 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9873 else
9874 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9875 } else {
9876 if (memArg)
9877 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9878 else
9879 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9880 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009881
Eric Christopher41c902f2010-11-30 08:20:21 +00009882 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +00009883 for (unsigned i = 0; i < numArgs; ++i) {
9884 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +00009885 if (!(Op.isReg() && Op.isImplicit()))
9886 MIB.addOperand(Op);
9887 }
Eric Christopher41c902f2010-11-30 08:20:21 +00009888 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +00009889 .addReg(X86::XMM0);
9890
Dan Gohman14152b42010-07-06 20:24:04 +00009891 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009892 return BB;
9893}
9894
9895MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +00009896X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009897 DebugLoc dl = MI->getDebugLoc();
9898 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009899
Eric Christopher228232b2010-11-30 07:20:12 +00009900 // Address into RAX/EAX, other two args into ECX, EDX.
9901 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
9902 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
9903 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
9904 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +00009905 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009906
Eric Christopher228232b2010-11-30 07:20:12 +00009907 unsigned ValOps = X86::AddrNumOperands;
9908 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9909 .addReg(MI->getOperand(ValOps).getReg());
9910 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
9911 .addReg(MI->getOperand(ValOps+1).getReg());
9912
9913 // The instruction doesn't actually take any operands though.
9914 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009915
Eric Christopher228232b2010-11-30 07:20:12 +00009916 MI->eraseFromParent(); // The pseudo is gone now.
9917 return BB;
9918}
9919
9920MachineBasicBlock *
9921X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009922 DebugLoc dl = MI->getDebugLoc();
9923 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009924
Eric Christopher228232b2010-11-30 07:20:12 +00009925 // First arg in ECX, the second in EAX.
9926 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9927 .addReg(MI->getOperand(0).getReg());
9928 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
9929 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009930
Eric Christopher228232b2010-11-30 07:20:12 +00009931 // The instruction doesn't actually take any operands though.
9932 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009933
Eric Christopher228232b2010-11-30 07:20:12 +00009934 MI->eraseFromParent(); // The pseudo is gone now.
9935 return BB;
9936}
9937
9938MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +00009939X86TargetLowering::EmitVAARG64WithCustomInserter(
9940 MachineInstr *MI,
9941 MachineBasicBlock *MBB) const {
9942 // Emit va_arg instruction on X86-64.
9943
9944 // Operands to this pseudo-instruction:
9945 // 0 ) Output : destination address (reg)
9946 // 1-5) Input : va_list address (addr, i64mem)
9947 // 6 ) ArgSize : Size (in bytes) of vararg type
9948 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
9949 // 8 ) Align : Alignment of type
9950 // 9 ) EFLAGS (implicit-def)
9951
9952 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
9953 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
9954
9955 unsigned DestReg = MI->getOperand(0).getReg();
9956 MachineOperand &Base = MI->getOperand(1);
9957 MachineOperand &Scale = MI->getOperand(2);
9958 MachineOperand &Index = MI->getOperand(3);
9959 MachineOperand &Disp = MI->getOperand(4);
9960 MachineOperand &Segment = MI->getOperand(5);
9961 unsigned ArgSize = MI->getOperand(6).getImm();
9962 unsigned ArgMode = MI->getOperand(7).getImm();
9963 unsigned Align = MI->getOperand(8).getImm();
9964
9965 // Memory Reference
9966 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
9967 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
9968 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
9969
9970 // Machine Information
9971 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9972 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
9973 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
9974 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
9975 DebugLoc DL = MI->getDebugLoc();
9976
9977 // struct va_list {
9978 // i32 gp_offset
9979 // i32 fp_offset
9980 // i64 overflow_area (address)
9981 // i64 reg_save_area (address)
9982 // }
9983 // sizeof(va_list) = 24
9984 // alignment(va_list) = 8
9985
9986 unsigned TotalNumIntRegs = 6;
9987 unsigned TotalNumXMMRegs = 8;
9988 bool UseGPOffset = (ArgMode == 1);
9989 bool UseFPOffset = (ArgMode == 2);
9990 unsigned MaxOffset = TotalNumIntRegs * 8 +
9991 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
9992
9993 /* Align ArgSize to a multiple of 8 */
9994 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
9995 bool NeedsAlign = (Align > 8);
9996
9997 MachineBasicBlock *thisMBB = MBB;
9998 MachineBasicBlock *overflowMBB;
9999 MachineBasicBlock *offsetMBB;
10000 MachineBasicBlock *endMBB;
10001
10002 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
10003 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
10004 unsigned OffsetReg = 0;
10005
10006 if (!UseGPOffset && !UseFPOffset) {
10007 // If we only pull from the overflow region, we don't create a branch.
10008 // We don't need to alter control flow.
10009 OffsetDestReg = 0; // unused
10010 OverflowDestReg = DestReg;
10011
10012 offsetMBB = NULL;
10013 overflowMBB = thisMBB;
10014 endMBB = thisMBB;
10015 } else {
10016 // First emit code to check if gp_offset (or fp_offset) is below the bound.
10017 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
10018 // If not, pull from overflow_area. (branch to overflowMBB)
10019 //
10020 // thisMBB
10021 // | .
10022 // | .
10023 // offsetMBB overflowMBB
10024 // | .
10025 // | .
10026 // endMBB
10027
10028 // Registers for the PHI in endMBB
10029 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
10030 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
10031
10032 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10033 MachineFunction *MF = MBB->getParent();
10034 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10035 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10036 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10037
10038 MachineFunction::iterator MBBIter = MBB;
10039 ++MBBIter;
10040
10041 // Insert the new basic blocks
10042 MF->insert(MBBIter, offsetMBB);
10043 MF->insert(MBBIter, overflowMBB);
10044 MF->insert(MBBIter, endMBB);
10045
10046 // Transfer the remainder of MBB and its successor edges to endMBB.
10047 endMBB->splice(endMBB->begin(), thisMBB,
10048 llvm::next(MachineBasicBlock::iterator(MI)),
10049 thisMBB->end());
10050 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
10051
10052 // Make offsetMBB and overflowMBB successors of thisMBB
10053 thisMBB->addSuccessor(offsetMBB);
10054 thisMBB->addSuccessor(overflowMBB);
10055
10056 // endMBB is a successor of both offsetMBB and overflowMBB
10057 offsetMBB->addSuccessor(endMBB);
10058 overflowMBB->addSuccessor(endMBB);
10059
10060 // Load the offset value into a register
10061 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10062 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
10063 .addOperand(Base)
10064 .addOperand(Scale)
10065 .addOperand(Index)
10066 .addDisp(Disp, UseFPOffset ? 4 : 0)
10067 .addOperand(Segment)
10068 .setMemRefs(MMOBegin, MMOEnd);
10069
10070 // Check if there is enough room left to pull this argument.
10071 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
10072 .addReg(OffsetReg)
10073 .addImm(MaxOffset + 8 - ArgSizeA8);
10074
10075 // Branch to "overflowMBB" if offset >= max
10076 // Fall through to "offsetMBB" otherwise
10077 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
10078 .addMBB(overflowMBB);
10079 }
10080
10081 // In offsetMBB, emit code to use the reg_save_area.
10082 if (offsetMBB) {
10083 assert(OffsetReg != 0);
10084
10085 // Read the reg_save_area address.
10086 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
10087 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
10088 .addOperand(Base)
10089 .addOperand(Scale)
10090 .addOperand(Index)
10091 .addDisp(Disp, 16)
10092 .addOperand(Segment)
10093 .setMemRefs(MMOBegin, MMOEnd);
10094
10095 // Zero-extend the offset
10096 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
10097 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
10098 .addImm(0)
10099 .addReg(OffsetReg)
10100 .addImm(X86::sub_32bit);
10101
10102 // Add the offset to the reg_save_area to get the final address.
10103 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
10104 .addReg(OffsetReg64)
10105 .addReg(RegSaveReg);
10106
10107 // Compute the offset for the next argument
10108 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10109 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
10110 .addReg(OffsetReg)
10111 .addImm(UseFPOffset ? 16 : 8);
10112
10113 // Store it back into the va_list.
10114 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
10115 .addOperand(Base)
10116 .addOperand(Scale)
10117 .addOperand(Index)
10118 .addDisp(Disp, UseFPOffset ? 4 : 0)
10119 .addOperand(Segment)
10120 .addReg(NextOffsetReg)
10121 .setMemRefs(MMOBegin, MMOEnd);
10122
10123 // Jump to endMBB
10124 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
10125 .addMBB(endMBB);
10126 }
10127
10128 //
10129 // Emit code to use overflow area
10130 //
10131
10132 // Load the overflow_area address into a register.
10133 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
10134 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
10135 .addOperand(Base)
10136 .addOperand(Scale)
10137 .addOperand(Index)
10138 .addDisp(Disp, 8)
10139 .addOperand(Segment)
10140 .setMemRefs(MMOBegin, MMOEnd);
10141
10142 // If we need to align it, do so. Otherwise, just copy the address
10143 // to OverflowDestReg.
10144 if (NeedsAlign) {
10145 // Align the overflow address
10146 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
10147 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
10148
10149 // aligned_addr = (addr + (align-1)) & ~(align-1)
10150 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
10151 .addReg(OverflowAddrReg)
10152 .addImm(Align-1);
10153
10154 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
10155 .addReg(TmpReg)
10156 .addImm(~(uint64_t)(Align-1));
10157 } else {
10158 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
10159 .addReg(OverflowAddrReg);
10160 }
10161
10162 // Compute the next overflow address after this argument.
10163 // (the overflow address should be kept 8-byte aligned)
10164 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
10165 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
10166 .addReg(OverflowDestReg)
10167 .addImm(ArgSizeA8);
10168
10169 // Store the new overflow address.
10170 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
10171 .addOperand(Base)
10172 .addOperand(Scale)
10173 .addOperand(Index)
10174 .addDisp(Disp, 8)
10175 .addOperand(Segment)
10176 .addReg(NextAddrReg)
10177 .setMemRefs(MMOBegin, MMOEnd);
10178
10179 // If we branched, emit the PHI to the front of endMBB.
10180 if (offsetMBB) {
10181 BuildMI(*endMBB, endMBB->begin(), DL,
10182 TII->get(X86::PHI), DestReg)
10183 .addReg(OffsetDestReg).addMBB(offsetMBB)
10184 .addReg(OverflowDestReg).addMBB(overflowMBB);
10185 }
10186
10187 // Erase the pseudo instruction
10188 MI->eraseFromParent();
10189
10190 return endMBB;
10191}
10192
10193MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000010194X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
10195 MachineInstr *MI,
10196 MachineBasicBlock *MBB) const {
10197 // Emit code to save XMM registers to the stack. The ABI says that the
10198 // number of registers to save is given in %al, so it's theoretically
10199 // possible to do an indirect jump trick to avoid saving all of them,
10200 // however this code takes a simpler approach and just executes all
10201 // of the stores if %al is non-zero. It's less code, and it's probably
10202 // easier on the hardware branch predictor, and stores aren't all that
10203 // expensive anyway.
10204
10205 // Create the new basic blocks. One block contains all the XMM stores,
10206 // and one block is the final destination regardless of whether any
10207 // stores were performed.
10208 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10209 MachineFunction *F = MBB->getParent();
10210 MachineFunction::iterator MBBIter = MBB;
10211 ++MBBIter;
10212 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
10213 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
10214 F->insert(MBBIter, XMMSaveMBB);
10215 F->insert(MBBIter, EndMBB);
10216
Dan Gohman14152b42010-07-06 20:24:04 +000010217 // Transfer the remainder of MBB and its successor edges to EndMBB.
10218 EndMBB->splice(EndMBB->begin(), MBB,
10219 llvm::next(MachineBasicBlock::iterator(MI)),
10220 MBB->end());
10221 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
10222
Dan Gohmand6708ea2009-08-15 01:38:56 +000010223 // The original block will now fall through to the XMM save block.
10224 MBB->addSuccessor(XMMSaveMBB);
10225 // The XMMSaveMBB will fall through to the end block.
10226 XMMSaveMBB->addSuccessor(EndMBB);
10227
10228 // Now add the instructions.
10229 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10230 DebugLoc DL = MI->getDebugLoc();
10231
10232 unsigned CountReg = MI->getOperand(0).getReg();
10233 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
10234 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
10235
10236 if (!Subtarget->isTargetWin64()) {
10237 // If %al is 0, branch around the XMM save block.
10238 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010239 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010240 MBB->addSuccessor(EndMBB);
10241 }
10242
10243 // In the XMM save block, save all the XMM argument registers.
10244 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
10245 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000010246 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000010247 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000010248 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000010249 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000010250 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010251 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
10252 .addFrameIndex(RegSaveFrameIndex)
10253 .addImm(/*Scale=*/1)
10254 .addReg(/*IndexReg=*/0)
10255 .addImm(/*Disp=*/Offset)
10256 .addReg(/*Segment=*/0)
10257 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000010258 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010259 }
10260
Dan Gohman14152b42010-07-06 20:24:04 +000010261 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010262
10263 return EndMBB;
10264}
Mon P Wang63307c32008-05-05 19:05:59 +000010265
Evan Cheng60c07e12006-07-05 22:17:51 +000010266MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000010267X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010268 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000010269 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10270 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000010271
Chris Lattner52600972009-09-02 05:57:00 +000010272 // To "insert" a SELECT_CC instruction, we actually have to insert the
10273 // diamond control-flow pattern. The incoming instruction knows the
10274 // destination vreg to set, the condition code register to branch on, the
10275 // true/false values to select between, and a branch opcode to use.
10276 const BasicBlock *LLVM_BB = BB->getBasicBlock();
10277 MachineFunction::iterator It = BB;
10278 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000010279
Chris Lattner52600972009-09-02 05:57:00 +000010280 // thisMBB:
10281 // ...
10282 // TrueVal = ...
10283 // cmpTY ccX, r1, r2
10284 // bCC copy1MBB
10285 // fallthrough --> copy0MBB
10286 MachineBasicBlock *thisMBB = BB;
10287 MachineFunction *F = BB->getParent();
10288 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
10289 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000010290 F->insert(It, copy0MBB);
10291 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000010292
Bill Wendling730c07e2010-06-25 20:48:10 +000010293 // If the EFLAGS register isn't dead in the terminator, then claim that it's
10294 // live into the sink and copy blocks.
10295 const MachineFunction *MF = BB->getParent();
10296 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
10297 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +000010298
Dan Gohman14152b42010-07-06 20:24:04 +000010299 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
10300 const MachineOperand &MO = MI->getOperand(I);
10301 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +000010302 unsigned Reg = MO.getReg();
10303 if (Reg != X86::EFLAGS) continue;
10304 copy0MBB->addLiveIn(Reg);
10305 sinkMBB->addLiveIn(Reg);
10306 }
10307
Dan Gohman14152b42010-07-06 20:24:04 +000010308 // Transfer the remainder of BB and its successor edges to sinkMBB.
10309 sinkMBB->splice(sinkMBB->begin(), BB,
10310 llvm::next(MachineBasicBlock::iterator(MI)),
10311 BB->end());
10312 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
10313
10314 // Add the true and fallthrough blocks as its successors.
10315 BB->addSuccessor(copy0MBB);
10316 BB->addSuccessor(sinkMBB);
10317
10318 // Create the conditional branch instruction.
10319 unsigned Opc =
10320 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
10321 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
10322
Chris Lattner52600972009-09-02 05:57:00 +000010323 // copy0MBB:
10324 // %FalseValue = ...
10325 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000010326 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000010327
Chris Lattner52600972009-09-02 05:57:00 +000010328 // sinkMBB:
10329 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
10330 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000010331 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
10332 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000010333 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
10334 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
10335
Dan Gohman14152b42010-07-06 20:24:04 +000010336 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000010337 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000010338}
10339
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010340MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010341X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010342 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010343 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10344 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010345
10346 // The lowering is pretty easy: we're just emitting the call to _alloca. The
10347 // non-trivial part is impdef of ESP.
10348 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
10349 // mingw-w64.
10350
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010351 const char *StackProbeSymbol =
10352 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
10353
Dan Gohman14152b42010-07-06 20:24:04 +000010354 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010355 .addExternalSymbol(StackProbeSymbol)
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010356 .addReg(X86::EAX, RegState::Implicit)
10357 .addReg(X86::ESP, RegState::Implicit)
10358 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +000010359 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
10360 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010361
Dan Gohman14152b42010-07-06 20:24:04 +000010362 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010363 return BB;
10364}
Chris Lattner52600972009-09-02 05:57:00 +000010365
10366MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000010367X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
10368 MachineBasicBlock *BB) const {
10369 // This is pretty easy. We're taking the value that we received from
10370 // our load from the relocation, sticking it in either RDI (x86-64)
10371 // or EAX and doing an indirect call. The return value will then
10372 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010373 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000010374 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000010375 DebugLoc DL = MI->getDebugLoc();
10376 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000010377
10378 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000010379 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010380
Eric Christopher30ef0e52010-06-03 04:07:48 +000010381 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000010382 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10383 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000010384 .addReg(X86::RIP)
10385 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010386 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010387 MI->getOperand(3).getTargetFlags())
10388 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000010389 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000010390 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000010391 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000010392 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10393 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000010394 .addReg(0)
10395 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010396 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000010397 MI->getOperand(3).getTargetFlags())
10398 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010399 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010400 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010401 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000010402 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10403 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000010404 .addReg(TII->getGlobalBaseReg(F))
10405 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010406 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010407 MI->getOperand(3).getTargetFlags())
10408 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010409 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010410 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010411 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010412
Dan Gohman14152b42010-07-06 20:24:04 +000010413 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000010414 return BB;
10415}
10416
10417MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000010418X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010419 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000010420 switch (MI->getOpcode()) {
10421 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000010422 case X86::TAILJMPd64:
10423 case X86::TAILJMPr64:
10424 case X86::TAILJMPm64:
10425 assert(!"TAILJMP64 would not be touched here.");
10426 case X86::TCRETURNdi64:
10427 case X86::TCRETURNri64:
10428 case X86::TCRETURNmi64:
10429 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
10430 // On AMD64, additional defs should be added before register allocation.
10431 if (!Subtarget->isTargetWin64()) {
10432 MI->addRegisterDefined(X86::RSI);
10433 MI->addRegisterDefined(X86::RDI);
10434 MI->addRegisterDefined(X86::XMM6);
10435 MI->addRegisterDefined(X86::XMM7);
10436 MI->addRegisterDefined(X86::XMM8);
10437 MI->addRegisterDefined(X86::XMM9);
10438 MI->addRegisterDefined(X86::XMM10);
10439 MI->addRegisterDefined(X86::XMM11);
10440 MI->addRegisterDefined(X86::XMM12);
10441 MI->addRegisterDefined(X86::XMM13);
10442 MI->addRegisterDefined(X86::XMM14);
10443 MI->addRegisterDefined(X86::XMM15);
10444 }
10445 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010446 case X86::WIN_ALLOCA:
10447 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010448 case X86::TLSCall_32:
10449 case X86::TLSCall_64:
10450 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000010451 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000010452 case X86::CMOV_FR32:
10453 case X86::CMOV_FR64:
10454 case X86::CMOV_V4F32:
10455 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000010456 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000010457 case X86::CMOV_GR16:
10458 case X86::CMOV_GR32:
10459 case X86::CMOV_RFP32:
10460 case X86::CMOV_RFP64:
10461 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010462 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010463
Dale Johannesen849f2142007-07-03 00:53:03 +000010464 case X86::FP32_TO_INT16_IN_MEM:
10465 case X86::FP32_TO_INT32_IN_MEM:
10466 case X86::FP32_TO_INT64_IN_MEM:
10467 case X86::FP64_TO_INT16_IN_MEM:
10468 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000010469 case X86::FP64_TO_INT64_IN_MEM:
10470 case X86::FP80_TO_INT16_IN_MEM:
10471 case X86::FP80_TO_INT32_IN_MEM:
10472 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000010473 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10474 DebugLoc DL = MI->getDebugLoc();
10475
Evan Cheng60c07e12006-07-05 22:17:51 +000010476 // Change the floating point control register to use "round towards zero"
10477 // mode when truncating to an integer value.
10478 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000010479 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000010480 addFrameReference(BuildMI(*BB, MI, DL,
10481 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010482
10483 // Load the old value of the high byte of the control word...
10484 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000010485 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000010486 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010487 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010488
10489 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000010490 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010491 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000010492
10493 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000010494 addFrameReference(BuildMI(*BB, MI, DL,
10495 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010496
10497 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000010498 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010499 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000010500
10501 // Get the X86 opcode to use.
10502 unsigned Opc;
10503 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010504 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000010505 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
10506 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
10507 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
10508 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
10509 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
10510 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000010511 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
10512 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
10513 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000010514 }
10515
10516 X86AddressMode AM;
10517 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000010518 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010519 AM.BaseType = X86AddressMode::RegBase;
10520 AM.Base.Reg = Op.getReg();
10521 } else {
10522 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000010523 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000010524 }
10525 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000010526 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010527 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010528 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000010529 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010530 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010531 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000010532 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010533 AM.GV = Op.getGlobal();
10534 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000010535 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010536 }
Dan Gohman14152b42010-07-06 20:24:04 +000010537 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010538 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000010539
10540 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000010541 addFrameReference(BuildMI(*BB, MI, DL,
10542 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010543
Dan Gohman14152b42010-07-06 20:24:04 +000010544 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000010545 return BB;
10546 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010547 // String/text processing lowering.
10548 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010549 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010550 return EmitPCMP(MI, BB, 3, false /* in-mem */);
10551 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010552 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010553 return EmitPCMP(MI, BB, 3, true /* in-mem */);
10554 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010555 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010556 return EmitPCMP(MI, BB, 5, false /* in mem */);
10557 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010558 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010559 return EmitPCMP(MI, BB, 5, true /* in mem */);
10560
Eric Christopher228232b2010-11-30 07:20:12 +000010561 // Thread synchronization.
10562 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010563 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000010564 case X86::MWAIT:
10565 return EmitMwait(MI, BB);
10566
Eric Christopherb120ab42009-08-18 22:50:32 +000010567 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000010568 case X86::ATOMAND32:
10569 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010570 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010571 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010572 X86::NOT32r, X86::EAX,
10573 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010574 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000010575 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
10576 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010577 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010578 X86::NOT32r, X86::EAX,
10579 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010580 case X86::ATOMXOR32:
10581 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010582 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010583 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010584 X86::NOT32r, X86::EAX,
10585 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010586 case X86::ATOMNAND32:
10587 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010588 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010589 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010590 X86::NOT32r, X86::EAX,
10591 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000010592 case X86::ATOMMIN32:
10593 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
10594 case X86::ATOMMAX32:
10595 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
10596 case X86::ATOMUMIN32:
10597 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
10598 case X86::ATOMUMAX32:
10599 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000010600
10601 case X86::ATOMAND16:
10602 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10603 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010604 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010605 X86::NOT16r, X86::AX,
10606 X86::GR16RegisterClass);
10607 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000010608 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010609 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010610 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010611 X86::NOT16r, X86::AX,
10612 X86::GR16RegisterClass);
10613 case X86::ATOMXOR16:
10614 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
10615 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010616 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010617 X86::NOT16r, X86::AX,
10618 X86::GR16RegisterClass);
10619 case X86::ATOMNAND16:
10620 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10621 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010622 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010623 X86::NOT16r, X86::AX,
10624 X86::GR16RegisterClass, true);
10625 case X86::ATOMMIN16:
10626 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
10627 case X86::ATOMMAX16:
10628 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
10629 case X86::ATOMUMIN16:
10630 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
10631 case X86::ATOMUMAX16:
10632 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
10633
10634 case X86::ATOMAND8:
10635 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10636 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010637 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010638 X86::NOT8r, X86::AL,
10639 X86::GR8RegisterClass);
10640 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000010641 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010642 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010643 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010644 X86::NOT8r, X86::AL,
10645 X86::GR8RegisterClass);
10646 case X86::ATOMXOR8:
10647 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
10648 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010649 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010650 X86::NOT8r, X86::AL,
10651 X86::GR8RegisterClass);
10652 case X86::ATOMNAND8:
10653 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10654 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010655 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010656 X86::NOT8r, X86::AL,
10657 X86::GR8RegisterClass, true);
10658 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010659 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000010660 case X86::ATOMAND64:
10661 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010662 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010663 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010664 X86::NOT64r, X86::RAX,
10665 X86::GR64RegisterClass);
10666 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000010667 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
10668 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010669 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010670 X86::NOT64r, X86::RAX,
10671 X86::GR64RegisterClass);
10672 case X86::ATOMXOR64:
10673 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010674 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010675 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010676 X86::NOT64r, X86::RAX,
10677 X86::GR64RegisterClass);
10678 case X86::ATOMNAND64:
10679 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
10680 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010681 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010682 X86::NOT64r, X86::RAX,
10683 X86::GR64RegisterClass, true);
10684 case X86::ATOMMIN64:
10685 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
10686 case X86::ATOMMAX64:
10687 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
10688 case X86::ATOMUMIN64:
10689 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
10690 case X86::ATOMUMAX64:
10691 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010692
10693 // This group does 64-bit operations on a 32-bit host.
10694 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010695 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010696 X86::AND32rr, X86::AND32rr,
10697 X86::AND32ri, X86::AND32ri,
10698 false);
10699 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010700 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010701 X86::OR32rr, X86::OR32rr,
10702 X86::OR32ri, X86::OR32ri,
10703 false);
10704 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010705 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010706 X86::XOR32rr, X86::XOR32rr,
10707 X86::XOR32ri, X86::XOR32ri,
10708 false);
10709 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010710 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010711 X86::AND32rr, X86::AND32rr,
10712 X86::AND32ri, X86::AND32ri,
10713 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010714 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010715 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010716 X86::ADD32rr, X86::ADC32rr,
10717 X86::ADD32ri, X86::ADC32ri,
10718 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010719 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010720 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010721 X86::SUB32rr, X86::SBB32rr,
10722 X86::SUB32ri, X86::SBB32ri,
10723 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000010724 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010725 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000010726 X86::MOV32rr, X86::MOV32rr,
10727 X86::MOV32ri, X86::MOV32ri,
10728 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010729 case X86::VASTART_SAVE_XMM_REGS:
10730 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000010731
10732 case X86::VAARG_64:
10733 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010734 }
10735}
10736
10737//===----------------------------------------------------------------------===//
10738// X86 Optimization Hooks
10739//===----------------------------------------------------------------------===//
10740
Dan Gohman475871a2008-07-27 21:46:04 +000010741void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000010742 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010743 APInt &KnownZero,
10744 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010745 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000010746 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010747 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000010748 assert((Opc >= ISD::BUILTIN_OP_END ||
10749 Opc == ISD::INTRINSIC_WO_CHAIN ||
10750 Opc == ISD::INTRINSIC_W_CHAIN ||
10751 Opc == ISD::INTRINSIC_VOID) &&
10752 "Should use MaskedValueIsZero if you don't know whether Op"
10753 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010754
Dan Gohmanf4f92f52008-02-13 23:07:24 +000010755 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010756 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000010757 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010758 case X86ISD::ADD:
10759 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000010760 case X86ISD::ADC:
10761 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010762 case X86ISD::SMUL:
10763 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000010764 case X86ISD::INC:
10765 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000010766 case X86ISD::OR:
10767 case X86ISD::XOR:
10768 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010769 // These nodes' second result is a boolean.
10770 if (Op.getResNo() == 0)
10771 break;
10772 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010773 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010774 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
10775 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000010776 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010777 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010778}
Chris Lattner259e97c2006-01-31 19:43:35 +000010779
Owen Andersonbc146b02010-09-21 20:42:50 +000010780unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
10781 unsigned Depth) const {
10782 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
10783 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
10784 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010785
Owen Andersonbc146b02010-09-21 20:42:50 +000010786 // Fallback case.
10787 return 1;
10788}
10789
Evan Cheng206ee9d2006-07-07 08:33:52 +000010790/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000010791/// node is a GlobalAddress + offset.
10792bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000010793 const GlobalValue* &GA,
10794 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000010795 if (N->getOpcode() == X86ISD::Wrapper) {
10796 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010797 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000010798 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010799 return true;
10800 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000010801 }
Evan Chengad4196b2008-05-12 19:56:52 +000010802 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010803}
10804
Evan Cheng206ee9d2006-07-07 08:33:52 +000010805/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
10806/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10807/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010808/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010809static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010810 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010811 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010812 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010813
Eli Friedman7a5e5552009-06-07 06:52:44 +000010814 if (VT.getSizeInBits() != 128)
10815 return SDValue();
10816
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010817 // Don't create instructions with illegal types after legalize types has run.
10818 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10819 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
10820 return SDValue();
10821
Nate Begemanfdea31a2010-03-24 20:49:50 +000010822 SmallVector<SDValue, 16> Elts;
10823 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010824 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010825
Nate Begemanfdea31a2010-03-24 20:49:50 +000010826 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010827}
Evan Chengd880b972008-05-09 21:53:03 +000010828
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010829/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10830/// generation and convert it from being a bunch of shuffles and extracts
10831/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010832static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10833 const TargetLowering &TLI) {
10834 SDValue InputVector = N->getOperand(0);
10835
10836 // Only operate on vectors of 4 elements, where the alternative shuffling
10837 // gets to be more expensive.
10838 if (InputVector.getValueType() != MVT::v4i32)
10839 return SDValue();
10840
10841 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10842 // single use which is a sign-extend or zero-extend, and all elements are
10843 // used.
10844 SmallVector<SDNode *, 4> Uses;
10845 unsigned ExtractedElements = 0;
10846 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10847 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10848 if (UI.getUse().getResNo() != InputVector.getResNo())
10849 return SDValue();
10850
10851 SDNode *Extract = *UI;
10852 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10853 return SDValue();
10854
10855 if (Extract->getValueType(0) != MVT::i32)
10856 return SDValue();
10857 if (!Extract->hasOneUse())
10858 return SDValue();
10859 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10860 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10861 return SDValue();
10862 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10863 return SDValue();
10864
10865 // Record which element was extracted.
10866 ExtractedElements |=
10867 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10868
10869 Uses.push_back(Extract);
10870 }
10871
10872 // If not all the elements were used, this may not be worthwhile.
10873 if (ExtractedElements != 15)
10874 return SDValue();
10875
10876 // Ok, we've now decided to do the transformation.
10877 DebugLoc dl = InputVector.getDebugLoc();
10878
10879 // Store the value to a temporary stack slot.
10880 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010881 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
10882 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010883
10884 // Replace each use (extract) with a load of the appropriate element.
10885 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10886 UE = Uses.end(); UI != UE; ++UI) {
10887 SDNode *Extract = *UI;
10888
10889 // Compute the element's address.
10890 SDValue Idx = Extract->getOperand(1);
10891 unsigned EltSize =
10892 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10893 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10894 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10895
Eric Christopher90eb4022010-07-22 00:26:08 +000010896 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010897 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010898
10899 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010900 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010901 ScalarAddr, MachinePointerInfo(),
10902 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010903
10904 // Replace the exact with the load.
10905 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10906 }
10907
10908 // The replacement was made in place; don't return anything.
10909 return SDValue();
10910}
10911
Chris Lattner83e6c992006-10-04 06:57:07 +000010912/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010913static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010914 const X86Subtarget *Subtarget) {
10915 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010916 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010917 // Get the LHS/RHS of the select.
10918 SDValue LHS = N->getOperand(1);
10919 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010920
Dan Gohman670e5392009-09-21 18:03:22 +000010921 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010922 // instructions match the semantics of the common C idiom x<y?x:y but not
10923 // x<=y?x:y, because of how they handle negative zero (which can be
10924 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010925 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010926 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010927 Cond.getOpcode() == ISD::SETCC) {
10928 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010929
Chris Lattner47b4ce82009-03-11 05:48:52 +000010930 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010931 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010932 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10933 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010934 switch (CC) {
10935 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010936 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010937 // Converting this to a min would handle NaNs incorrectly, and swapping
10938 // the operands would cause it to handle comparisons between positive
10939 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010940 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010941 if (!UnsafeFPMath &&
10942 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10943 break;
10944 std::swap(LHS, RHS);
10945 }
Dan Gohman670e5392009-09-21 18:03:22 +000010946 Opcode = X86ISD::FMIN;
10947 break;
10948 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010949 // Converting this to a min would handle comparisons between positive
10950 // and negative zero incorrectly.
10951 if (!UnsafeFPMath &&
10952 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10953 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010954 Opcode = X86ISD::FMIN;
10955 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010956 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010957 // Converting this to a min would handle both negative zeros and NaNs
10958 // incorrectly, but we can swap the operands to fix both.
10959 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010960 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010961 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010962 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010963 Opcode = X86ISD::FMIN;
10964 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010965
Dan Gohman670e5392009-09-21 18:03:22 +000010966 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010967 // Converting this to a max would handle comparisons between positive
10968 // and negative zero incorrectly.
10969 if (!UnsafeFPMath &&
10970 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10971 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010972 Opcode = X86ISD::FMAX;
10973 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010974 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010975 // Converting this to a max would handle NaNs incorrectly, and swapping
10976 // the operands would cause it to handle comparisons between positive
10977 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010978 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010979 if (!UnsafeFPMath &&
10980 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10981 break;
10982 std::swap(LHS, RHS);
10983 }
Dan Gohman670e5392009-09-21 18:03:22 +000010984 Opcode = X86ISD::FMAX;
10985 break;
10986 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010987 // Converting this to a max would handle both negative zeros and NaNs
10988 // incorrectly, but we can swap the operands to fix both.
10989 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010990 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010991 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010992 case ISD::SETGE:
10993 Opcode = X86ISD::FMAX;
10994 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010995 }
Dan Gohman670e5392009-09-21 18:03:22 +000010996 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010997 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10998 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010999 switch (CC) {
11000 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011001 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011002 // Converting this to a min would handle comparisons between positive
11003 // and negative zero incorrectly, and swapping the operands would
11004 // cause it to handle NaNs incorrectly.
11005 if (!UnsafeFPMath &&
11006 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000011007 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011008 break;
11009 std::swap(LHS, RHS);
11010 }
Dan Gohman670e5392009-09-21 18:03:22 +000011011 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000011012 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011013 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011014 // Converting this to a min would handle NaNs incorrectly.
11015 if (!UnsafeFPMath &&
11016 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
11017 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011018 Opcode = X86ISD::FMIN;
11019 break;
11020 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011021 // Converting this to a min would handle both negative zeros and NaNs
11022 // incorrectly, but we can swap the operands to fix both.
11023 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011024 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011025 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011026 case ISD::SETGE:
11027 Opcode = X86ISD::FMIN;
11028 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011029
Dan Gohman670e5392009-09-21 18:03:22 +000011030 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011031 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011032 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011033 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011034 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000011035 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011036 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011037 // Converting this to a max would handle comparisons between positive
11038 // and negative zero incorrectly, and swapping the operands would
11039 // cause it to handle NaNs incorrectly.
11040 if (!UnsafeFPMath &&
11041 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000011042 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011043 break;
11044 std::swap(LHS, RHS);
11045 }
Dan Gohman670e5392009-09-21 18:03:22 +000011046 Opcode = X86ISD::FMAX;
11047 break;
11048 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011049 // Converting this to a max would handle both negative zeros and NaNs
11050 // incorrectly, but we can swap the operands to fix both.
11051 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011052 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011053 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011054 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011055 Opcode = X86ISD::FMAX;
11056 break;
11057 }
Chris Lattner83e6c992006-10-04 06:57:07 +000011058 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011059
Chris Lattner47b4ce82009-03-11 05:48:52 +000011060 if (Opcode)
11061 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000011062 }
Eric Christopherfd179292009-08-27 18:07:15 +000011063
Chris Lattnerd1980a52009-03-12 06:52:53 +000011064 // If this is a select between two integer constants, try to do some
11065 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000011066 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
11067 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000011068 // Don't do this for crazy integer types.
11069 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
11070 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000011071 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011072 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000011073
Chris Lattnercee56e72009-03-13 05:53:31 +000011074 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000011075 // Efficiently invertible.
11076 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
11077 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
11078 isa<ConstantSDNode>(Cond.getOperand(1))))) {
11079 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000011080 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011081 }
Eric Christopherfd179292009-08-27 18:07:15 +000011082
Chris Lattnerd1980a52009-03-12 06:52:53 +000011083 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011084 if (FalseC->getAPIntValue() == 0 &&
11085 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011086 if (NeedsCondInvert) // Invert the condition if needed.
11087 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11088 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011089
Chris Lattnerd1980a52009-03-12 06:52:53 +000011090 // Zero extend the condition if needed.
11091 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011092
Chris Lattnercee56e72009-03-13 05:53:31 +000011093 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000011094 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011095 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011096 }
Eric Christopherfd179292009-08-27 18:07:15 +000011097
Chris Lattner97a29a52009-03-13 05:22:11 +000011098 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000011099 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000011100 if (NeedsCondInvert) // Invert the condition if needed.
11101 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11102 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011103
Chris Lattner97a29a52009-03-13 05:22:11 +000011104 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011105 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11106 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011107 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000011108 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000011109 }
Eric Christopherfd179292009-08-27 18:07:15 +000011110
Chris Lattnercee56e72009-03-13 05:53:31 +000011111 // Optimize cases that will turn into an LEA instruction. This requires
11112 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011113 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011114 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011115 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011116
Chris Lattnercee56e72009-03-13 05:53:31 +000011117 bool isFastMultiplier = false;
11118 if (Diff < 10) {
11119 switch ((unsigned char)Diff) {
11120 default: break;
11121 case 1: // result = add base, cond
11122 case 2: // result = lea base( , cond*2)
11123 case 3: // result = lea base(cond, cond*2)
11124 case 4: // result = lea base( , cond*4)
11125 case 5: // result = lea base(cond, cond*4)
11126 case 8: // result = lea base( , cond*8)
11127 case 9: // result = lea base(cond, cond*8)
11128 isFastMultiplier = true;
11129 break;
11130 }
11131 }
Eric Christopherfd179292009-08-27 18:07:15 +000011132
Chris Lattnercee56e72009-03-13 05:53:31 +000011133 if (isFastMultiplier) {
11134 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
11135 if (NeedsCondInvert) // Invert the condition if needed.
11136 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11137 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011138
Chris Lattnercee56e72009-03-13 05:53:31 +000011139 // Zero extend the condition if needed.
11140 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11141 Cond);
11142 // Scale the condition by the difference.
11143 if (Diff != 1)
11144 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11145 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011146
Chris Lattnercee56e72009-03-13 05:53:31 +000011147 // Add the base if non-zero.
11148 if (FalseC->getAPIntValue() != 0)
11149 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11150 SDValue(FalseC, 0));
11151 return Cond;
11152 }
Eric Christopherfd179292009-08-27 18:07:15 +000011153 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011154 }
11155 }
Eric Christopherfd179292009-08-27 18:07:15 +000011156
Dan Gohman475871a2008-07-27 21:46:04 +000011157 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000011158}
11159
Chris Lattnerd1980a52009-03-12 06:52:53 +000011160/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
11161static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
11162 TargetLowering::DAGCombinerInfo &DCI) {
11163 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000011164
Chris Lattnerd1980a52009-03-12 06:52:53 +000011165 // If the flag operand isn't dead, don't touch this CMOV.
11166 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
11167 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000011168
Chris Lattnerd1980a52009-03-12 06:52:53 +000011169 // If this is a select between two integer constants, try to do some
11170 // optimizations. Note that the operands are ordered the opposite of SELECT
11171 // operands.
11172 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
11173 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
11174 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
11175 // larger than FalseC (the false value).
11176 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000011177
Chris Lattnerd1980a52009-03-12 06:52:53 +000011178 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
11179 CC = X86::GetOppositeBranchCondition(CC);
11180 std::swap(TrueC, FalseC);
11181 }
Eric Christopherfd179292009-08-27 18:07:15 +000011182
Chris Lattnerd1980a52009-03-12 06:52:53 +000011183 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011184 // This is efficient for any integer data type (including i8/i16) and
11185 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011186 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
11187 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000011188 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11189 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011190
Chris Lattnerd1980a52009-03-12 06:52:53 +000011191 // Zero extend the condition if needed.
11192 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011193
Chris Lattnerd1980a52009-03-12 06:52:53 +000011194 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
11195 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011196 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011197 if (N->getNumValues() == 2) // Dead flag value?
11198 return DCI.CombineTo(N, Cond, SDValue());
11199 return Cond;
11200 }
Eric Christopherfd179292009-08-27 18:07:15 +000011201
Chris Lattnercee56e72009-03-13 05:53:31 +000011202 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
11203 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000011204 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
11205 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000011206 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11207 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011208
Chris Lattner97a29a52009-03-13 05:22:11 +000011209 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011210 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11211 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011212 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11213 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000011214
Chris Lattner97a29a52009-03-13 05:22:11 +000011215 if (N->getNumValues() == 2) // Dead flag value?
11216 return DCI.CombineTo(N, Cond, SDValue());
11217 return Cond;
11218 }
Eric Christopherfd179292009-08-27 18:07:15 +000011219
Chris Lattnercee56e72009-03-13 05:53:31 +000011220 // Optimize cases that will turn into an LEA instruction. This requires
11221 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011222 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011223 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011224 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011225
Chris Lattnercee56e72009-03-13 05:53:31 +000011226 bool isFastMultiplier = false;
11227 if (Diff < 10) {
11228 switch ((unsigned char)Diff) {
11229 default: break;
11230 case 1: // result = add base, cond
11231 case 2: // result = lea base( , cond*2)
11232 case 3: // result = lea base(cond, cond*2)
11233 case 4: // result = lea base( , cond*4)
11234 case 5: // result = lea base(cond, cond*4)
11235 case 8: // result = lea base( , cond*8)
11236 case 9: // result = lea base(cond, cond*8)
11237 isFastMultiplier = true;
11238 break;
11239 }
11240 }
Eric Christopherfd179292009-08-27 18:07:15 +000011241
Chris Lattnercee56e72009-03-13 05:53:31 +000011242 if (isFastMultiplier) {
11243 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
11244 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000011245 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11246 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000011247 // Zero extend the condition if needed.
11248 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11249 Cond);
11250 // Scale the condition by the difference.
11251 if (Diff != 1)
11252 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11253 DAG.getConstant(Diff, Cond.getValueType()));
11254
11255 // Add the base if non-zero.
11256 if (FalseC->getAPIntValue() != 0)
11257 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11258 SDValue(FalseC, 0));
11259 if (N->getNumValues() == 2) // Dead flag value?
11260 return DCI.CombineTo(N, Cond, SDValue());
11261 return Cond;
11262 }
Eric Christopherfd179292009-08-27 18:07:15 +000011263 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011264 }
11265 }
11266 return SDValue();
11267}
11268
11269
Evan Cheng0b0cd912009-03-28 05:57:29 +000011270/// PerformMulCombine - Optimize a single multiply with constant into two
11271/// in order to implement it with two cheaper instructions, e.g.
11272/// LEA + SHL, LEA + LEA.
11273static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
11274 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000011275 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
11276 return SDValue();
11277
Owen Andersone50ed302009-08-10 22:56:29 +000011278 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011279 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000011280 return SDValue();
11281
11282 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
11283 if (!C)
11284 return SDValue();
11285 uint64_t MulAmt = C->getZExtValue();
11286 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
11287 return SDValue();
11288
11289 uint64_t MulAmt1 = 0;
11290 uint64_t MulAmt2 = 0;
11291 if ((MulAmt % 9) == 0) {
11292 MulAmt1 = 9;
11293 MulAmt2 = MulAmt / 9;
11294 } else if ((MulAmt % 5) == 0) {
11295 MulAmt1 = 5;
11296 MulAmt2 = MulAmt / 5;
11297 } else if ((MulAmt % 3) == 0) {
11298 MulAmt1 = 3;
11299 MulAmt2 = MulAmt / 3;
11300 }
11301 if (MulAmt2 &&
11302 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
11303 DebugLoc DL = N->getDebugLoc();
11304
11305 if (isPowerOf2_64(MulAmt2) &&
11306 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
11307 // If second multiplifer is pow2, issue it first. We want the multiply by
11308 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
11309 // is an add.
11310 std::swap(MulAmt1, MulAmt2);
11311
11312 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000011313 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000011314 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000011315 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000011316 else
Evan Cheng73f24c92009-03-30 21:36:47 +000011317 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000011318 DAG.getConstant(MulAmt1, VT));
11319
Eric Christopherfd179292009-08-27 18:07:15 +000011320 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000011321 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000011322 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000011323 else
Evan Cheng73f24c92009-03-30 21:36:47 +000011324 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000011325 DAG.getConstant(MulAmt2, VT));
11326
11327 // Do not add new nodes to DAG combiner worklist.
11328 DCI.CombineTo(N, NewMul, false);
11329 }
11330 return SDValue();
11331}
11332
Evan Chengad9c0a32009-12-15 00:53:42 +000011333static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
11334 SDValue N0 = N->getOperand(0);
11335 SDValue N1 = N->getOperand(1);
11336 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
11337 EVT VT = N0.getValueType();
11338
11339 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
11340 // since the result of setcc_c is all zero's or all ones.
11341 if (N1C && N0.getOpcode() == ISD::AND &&
11342 N0.getOperand(1).getOpcode() == ISD::Constant) {
11343 SDValue N00 = N0.getOperand(0);
11344 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
11345 ((N00.getOpcode() == ISD::ANY_EXTEND ||
11346 N00.getOpcode() == ISD::ZERO_EXTEND) &&
11347 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
11348 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
11349 APInt ShAmt = N1C->getAPIntValue();
11350 Mask = Mask.shl(ShAmt);
11351 if (Mask != 0)
11352 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
11353 N00, DAG.getConstant(Mask, VT));
11354 }
11355 }
11356
11357 return SDValue();
11358}
Evan Cheng0b0cd912009-03-28 05:57:29 +000011359
Nate Begeman740ab032009-01-26 00:52:55 +000011360/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
11361/// when possible.
11362static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
11363 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000011364 EVT VT = N->getValueType(0);
11365 if (!VT.isVector() && VT.isInteger() &&
11366 N->getOpcode() == ISD::SHL)
11367 return PerformSHLCombine(N, DAG);
11368
Nate Begeman740ab032009-01-26 00:52:55 +000011369 // On X86 with SSE2 support, we can transform this to a vector shift if
11370 // all elements are shifted by the same amount. We can't do this in legalize
11371 // because the a constant vector is typically transformed to a constant pool
11372 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011373 if (!Subtarget->hasSSE2())
11374 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011375
Owen Anderson825b72b2009-08-11 20:47:22 +000011376 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011377 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011378
Mon P Wang3becd092009-01-28 08:12:05 +000011379 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000011380 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000011381 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000011382 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000011383 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
11384 unsigned NumElts = VT.getVectorNumElements();
11385 unsigned i = 0;
11386 for (; i != NumElts; ++i) {
11387 SDValue Arg = ShAmtOp.getOperand(i);
11388 if (Arg.getOpcode() == ISD::UNDEF) continue;
11389 BaseShAmt = Arg;
11390 break;
11391 }
11392 for (; i != NumElts; ++i) {
11393 SDValue Arg = ShAmtOp.getOperand(i);
11394 if (Arg.getOpcode() == ISD::UNDEF) continue;
11395 if (Arg != BaseShAmt) {
11396 return SDValue();
11397 }
11398 }
11399 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000011400 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000011401 SDValue InVec = ShAmtOp.getOperand(0);
11402 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
11403 unsigned NumElts = InVec.getValueType().getVectorNumElements();
11404 unsigned i = 0;
11405 for (; i != NumElts; ++i) {
11406 SDValue Arg = InVec.getOperand(i);
11407 if (Arg.getOpcode() == ISD::UNDEF) continue;
11408 BaseShAmt = Arg;
11409 break;
11410 }
11411 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
11412 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000011413 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000011414 if (C->getZExtValue() == SplatIdx)
11415 BaseShAmt = InVec.getOperand(1);
11416 }
11417 }
11418 if (BaseShAmt.getNode() == 0)
11419 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
11420 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000011421 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011422 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000011423
Mon P Wangefa42202009-09-03 19:56:25 +000011424 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000011425 if (EltVT.bitsGT(MVT::i32))
11426 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
11427 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000011428 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000011429
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011430 // The shift amount is identical so we can do a vector shift.
11431 SDValue ValOp = N->getOperand(0);
11432 switch (N->getOpcode()) {
11433 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000011434 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011435 break;
11436 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011437 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011438 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011439 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011440 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011441 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011442 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011443 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011444 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011445 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011446 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011447 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011448 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011449 break;
11450 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000011451 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011452 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011453 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011454 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011455 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011456 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011457 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011458 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011459 break;
11460 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011461 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011462 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011463 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011464 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011465 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011466 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011467 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011468 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011469 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011470 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011471 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011472 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011473 break;
Nate Begeman740ab032009-01-26 00:52:55 +000011474 }
11475 return SDValue();
11476}
11477
Nate Begemanb65c1752010-12-17 22:55:37 +000011478
11479static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
11480 TargetLowering::DAGCombinerInfo &DCI,
11481 const X86Subtarget *Subtarget) {
11482 if (DCI.isBeforeLegalizeOps())
11483 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011484
Nate Begemanb65c1752010-12-17 22:55:37 +000011485 // Want to form PANDN nodes, in the hopes of then easily combining them with
11486 // OR and AND nodes to form PBLEND/PSIGN.
11487 EVT VT = N->getValueType(0);
11488 if (VT != MVT::v2i64)
11489 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011490
Nate Begemanb65c1752010-12-17 22:55:37 +000011491 SDValue N0 = N->getOperand(0);
11492 SDValue N1 = N->getOperand(1);
11493 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011494
Nate Begemanb65c1752010-12-17 22:55:37 +000011495 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011496 if (N0.getOpcode() == ISD::XOR &&
Nate Begemanb65c1752010-12-17 22:55:37 +000011497 ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
11498 return DAG.getNode(X86ISD::PANDN, DL, VT, N0.getOperand(0), N1);
11499
11500 // Check RHS for vnot
11501 if (N1.getOpcode() == ISD::XOR &&
11502 ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
11503 return DAG.getNode(X86ISD::PANDN, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011504
Nate Begemanb65c1752010-12-17 22:55:37 +000011505 return SDValue();
11506}
11507
Evan Cheng760d1942010-01-04 21:22:48 +000011508static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000011509 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000011510 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000011511 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000011512 return SDValue();
11513
Evan Cheng760d1942010-01-04 21:22:48 +000011514 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000011515 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000011516 return SDValue();
11517
Evan Cheng760d1942010-01-04 21:22:48 +000011518 SDValue N0 = N->getOperand(0);
11519 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011520
Nate Begemanb65c1752010-12-17 22:55:37 +000011521 // look for psign/blend
11522 if (Subtarget->hasSSSE3()) {
11523 if (VT == MVT::v2i64) {
11524 // Canonicalize pandn to RHS
11525 if (N0.getOpcode() == X86ISD::PANDN)
11526 std::swap(N0, N1);
11527 // or (and (m, x), (pandn m, y))
11528 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::PANDN) {
11529 SDValue Mask = N1.getOperand(0);
11530 SDValue X = N1.getOperand(1);
11531 SDValue Y;
11532 if (N0.getOperand(0) == Mask)
11533 Y = N0.getOperand(1);
11534 if (N0.getOperand(1) == Mask)
11535 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011536
Nate Begemanb65c1752010-12-17 22:55:37 +000011537 // Check to see if the mask appeared in both the AND and PANDN and
11538 if (!Y.getNode())
11539 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011540
Nate Begemanb65c1752010-12-17 22:55:37 +000011541 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
11542 if (Mask.getOpcode() != ISD::BITCAST ||
11543 X.getOpcode() != ISD::BITCAST ||
11544 Y.getOpcode() != ISD::BITCAST)
11545 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011546
Nate Begemanb65c1752010-12-17 22:55:37 +000011547 // Look through mask bitcast.
11548 Mask = Mask.getOperand(0);
11549 EVT MaskVT = Mask.getValueType();
11550
11551 // Validate that the Mask operand is a vector sra node. The sra node
11552 // will be an intrinsic.
11553 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
11554 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011555
Nate Begemanb65c1752010-12-17 22:55:37 +000011556 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
11557 // there is no psrai.b
11558 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
11559 case Intrinsic::x86_sse2_psrai_w:
11560 case Intrinsic::x86_sse2_psrai_d:
11561 break;
11562 default: return SDValue();
11563 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011564
Nate Begemanb65c1752010-12-17 22:55:37 +000011565 // Check that the SRA is all signbits.
11566 SDValue SraC = Mask.getOperand(2);
11567 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
11568 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
11569 if ((SraAmt + 1) != EltBits)
11570 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011571
Nate Begemanb65c1752010-12-17 22:55:37 +000011572 DebugLoc DL = N->getDebugLoc();
11573
11574 // Now we know we at least have a plendvb with the mask val. See if
11575 // we can form a psignb/w/d.
11576 // psign = x.type == y.type == mask.type && y = sub(0, x);
11577 X = X.getOperand(0);
11578 Y = Y.getOperand(0);
11579 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
11580 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
11581 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
11582 unsigned Opc = 0;
11583 switch (EltBits) {
11584 case 8: Opc = X86ISD::PSIGNB; break;
11585 case 16: Opc = X86ISD::PSIGNW; break;
11586 case 32: Opc = X86ISD::PSIGND; break;
11587 default: break;
11588 }
11589 if (Opc) {
11590 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
11591 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
11592 }
11593 }
11594 // PBLENDVB only available on SSE 4.1
11595 if (!Subtarget->hasSSE41())
11596 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011597
Nate Begemanb65c1752010-12-17 22:55:37 +000011598 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
11599 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
11600 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000011601 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000011602 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
11603 }
11604 }
11605 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011606
Nate Begemanb65c1752010-12-17 22:55:37 +000011607 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000011608 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
11609 std::swap(N0, N1);
11610 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
11611 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000011612 if (!N0.hasOneUse() || !N1.hasOneUse())
11613 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000011614
11615 SDValue ShAmt0 = N0.getOperand(1);
11616 if (ShAmt0.getValueType() != MVT::i8)
11617 return SDValue();
11618 SDValue ShAmt1 = N1.getOperand(1);
11619 if (ShAmt1.getValueType() != MVT::i8)
11620 return SDValue();
11621 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
11622 ShAmt0 = ShAmt0.getOperand(0);
11623 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
11624 ShAmt1 = ShAmt1.getOperand(0);
11625
11626 DebugLoc DL = N->getDebugLoc();
11627 unsigned Opc = X86ISD::SHLD;
11628 SDValue Op0 = N0.getOperand(0);
11629 SDValue Op1 = N1.getOperand(0);
11630 if (ShAmt0.getOpcode() == ISD::SUB) {
11631 Opc = X86ISD::SHRD;
11632 std::swap(Op0, Op1);
11633 std::swap(ShAmt0, ShAmt1);
11634 }
11635
Evan Cheng8b1190a2010-04-28 01:18:01 +000011636 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000011637 if (ShAmt1.getOpcode() == ISD::SUB) {
11638 SDValue Sum = ShAmt1.getOperand(0);
11639 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000011640 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
11641 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
11642 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
11643 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000011644 return DAG.getNode(Opc, DL, VT,
11645 Op0, Op1,
11646 DAG.getNode(ISD::TRUNCATE, DL,
11647 MVT::i8, ShAmt0));
11648 }
11649 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
11650 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
11651 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000011652 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000011653 return DAG.getNode(Opc, DL, VT,
11654 N0.getOperand(0), N1.getOperand(0),
11655 DAG.getNode(ISD::TRUNCATE, DL,
11656 MVT::i8, ShAmt0));
11657 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011658
Evan Cheng760d1942010-01-04 21:22:48 +000011659 return SDValue();
11660}
11661
Chris Lattner149a4e52008-02-22 02:09:43 +000011662/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011663static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000011664 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000011665 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
11666 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000011667 // A preferable solution to the general problem is to figure out the right
11668 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000011669
11670 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000011671 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000011672 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000011673 if (VT.getSizeInBits() != 64)
11674 return SDValue();
11675
Devang Patel578efa92009-06-05 21:57:13 +000011676 const Function *F = DAG.getMachineFunction().getFunction();
11677 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000011678 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000011679 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000011680 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000011681 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000011682 isa<LoadSDNode>(St->getValue()) &&
11683 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
11684 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011685 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011686 LoadSDNode *Ld = 0;
11687 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000011688 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000011689 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011690 // Must be a store of a load. We currently handle two cases: the load
11691 // is a direct child, and it's under an intervening TokenFactor. It is
11692 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000011693 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000011694 Ld = cast<LoadSDNode>(St->getChain());
11695 else if (St->getValue().hasOneUse() &&
11696 ChainVal->getOpcode() == ISD::TokenFactor) {
11697 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011698 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000011699 TokenFactorIndex = i;
11700 Ld = cast<LoadSDNode>(St->getValue());
11701 } else
11702 Ops.push_back(ChainVal->getOperand(i));
11703 }
11704 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000011705
Evan Cheng536e6672009-03-12 05:59:15 +000011706 if (!Ld || !ISD::isNormalLoad(Ld))
11707 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011708
Evan Cheng536e6672009-03-12 05:59:15 +000011709 // If this is not the MMX case, i.e. we are just turning i64 load/store
11710 // into f64 load/store, avoid the transformation if there are multiple
11711 // uses of the loaded value.
11712 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
11713 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011714
Evan Cheng536e6672009-03-12 05:59:15 +000011715 DebugLoc LdDL = Ld->getDebugLoc();
11716 DebugLoc StDL = N->getDebugLoc();
11717 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
11718 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
11719 // pair instead.
11720 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011721 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000011722 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
11723 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011724 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011725 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000011726 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000011727 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000011728 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000011729 Ops.size());
11730 }
Evan Cheng536e6672009-03-12 05:59:15 +000011731 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011732 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011733 St->isVolatile(), St->isNonTemporal(),
11734 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000011735 }
Evan Cheng536e6672009-03-12 05:59:15 +000011736
11737 // Otherwise, lower to two pairs of 32-bit loads / stores.
11738 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011739 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
11740 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011741
Owen Anderson825b72b2009-08-11 20:47:22 +000011742 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011743 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011744 Ld->isVolatile(), Ld->isNonTemporal(),
11745 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000011746 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011747 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000011748 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011749 MinAlign(Ld->getAlignment(), 4));
11750
11751 SDValue NewChain = LoLd.getValue(1);
11752 if (TokenFactorIndex != -1) {
11753 Ops.push_back(LoLd);
11754 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000011755 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000011756 Ops.size());
11757 }
11758
11759 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011760 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
11761 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011762
11763 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011764 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011765 St->isVolatile(), St->isNonTemporal(),
11766 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011767 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011768 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000011769 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011770 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011771 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000011772 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000011773 }
Dan Gohman475871a2008-07-27 21:46:04 +000011774 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000011775}
11776
Chris Lattner6cf73262008-01-25 06:14:17 +000011777/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
11778/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011779static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000011780 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
11781 // F[X]OR(0.0, x) -> x
11782 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000011783 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11784 if (C->getValueAPF().isPosZero())
11785 return N->getOperand(1);
11786 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11787 if (C->getValueAPF().isPosZero())
11788 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000011789 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011790}
11791
11792/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011793static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000011794 // FAND(0.0, x) -> 0.0
11795 // FAND(x, 0.0) -> 0.0
11796 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11797 if (C->getValueAPF().isPosZero())
11798 return N->getOperand(0);
11799 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11800 if (C->getValueAPF().isPosZero())
11801 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000011802 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011803}
11804
Dan Gohmane5af2d32009-01-29 01:59:02 +000011805static SDValue PerformBTCombine(SDNode *N,
11806 SelectionDAG &DAG,
11807 TargetLowering::DAGCombinerInfo &DCI) {
11808 // BT ignores high bits in the bit index operand.
11809 SDValue Op1 = N->getOperand(1);
11810 if (Op1.hasOneUse()) {
11811 unsigned BitWidth = Op1.getValueSizeInBits();
11812 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
11813 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011814 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
11815 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000011816 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000011817 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
11818 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
11819 DCI.CommitTargetLoweringOpt(TLO);
11820 }
11821 return SDValue();
11822}
Chris Lattner83e6c992006-10-04 06:57:07 +000011823
Eli Friedman7a5e5552009-06-07 06:52:44 +000011824static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
11825 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011826 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000011827 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000011828 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000011829 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000011830 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000011831 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011832 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011833 }
11834 return SDValue();
11835}
11836
Evan Cheng2e489c42009-12-16 00:53:11 +000011837static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
11838 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
11839 // (and (i32 x86isd::setcc_carry), 1)
11840 // This eliminates the zext. This transformation is necessary because
11841 // ISD::SETCC is always legalized to i8.
11842 DebugLoc dl = N->getDebugLoc();
11843 SDValue N0 = N->getOperand(0);
11844 EVT VT = N->getValueType(0);
11845 if (N0.getOpcode() == ISD::AND &&
11846 N0.hasOneUse() &&
11847 N0.getOperand(0).hasOneUse()) {
11848 SDValue N00 = N0.getOperand(0);
11849 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
11850 return SDValue();
11851 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
11852 if (!C || C->getZExtValue() != 1)
11853 return SDValue();
11854 return DAG.getNode(ISD::AND, dl, VT,
11855 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
11856 N00.getOperand(0), N00.getOperand(1)),
11857 DAG.getConstant(1, VT));
11858 }
11859
11860 return SDValue();
11861}
11862
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011863// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
11864static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
11865 unsigned X86CC = N->getConstantOperandVal(0);
11866 SDValue EFLAG = N->getOperand(1);
11867 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011868
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011869 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
11870 // a zext and produces an all-ones bit which is more useful than 0/1 in some
11871 // cases.
11872 if (X86CC == X86::COND_B)
11873 return DAG.getNode(ISD::AND, DL, MVT::i8,
11874 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
11875 DAG.getConstant(X86CC, MVT::i8), EFLAG),
11876 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011877
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011878 return SDValue();
11879}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011880
Chris Lattner23a01992010-12-20 01:37:09 +000011881// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
11882static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
11883 X86TargetLowering::DAGCombinerInfo &DCI) {
11884 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
11885 // the result is either zero or one (depending on the input carry bit).
11886 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
11887 if (X86::isZeroNode(N->getOperand(0)) &&
11888 X86::isZeroNode(N->getOperand(1)) &&
11889 // We don't have a good way to replace an EFLAGS use, so only do this when
11890 // dead right now.
11891 SDValue(N, 1).use_empty()) {
11892 DebugLoc DL = N->getDebugLoc();
11893 EVT VT = N->getValueType(0);
11894 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
11895 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
11896 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
11897 DAG.getConstant(X86::COND_B,MVT::i8),
11898 N->getOperand(2)),
11899 DAG.getConstant(1, VT));
11900 return DCI.CombineTo(N, Res1, CarryOut);
11901 }
11902
11903 return SDValue();
11904}
11905
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011906// fold (add Y, (sete X, 0)) -> adc 0, Y
11907// (add Y, (setne X, 0)) -> sbb -1, Y
11908// (sub (sete X, 0), Y) -> sbb 0, Y
11909// (sub (setne X, 0), Y) -> adc -1, Y
11910static SDValue OptimizeConditonalInDecrement(SDNode *N, SelectionDAG &DAG) {
11911 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011912
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011913 // Look through ZExts.
11914 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
11915 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
11916 return SDValue();
11917
11918 SDValue SetCC = Ext.getOperand(0);
11919 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
11920 return SDValue();
11921
11922 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
11923 if (CC != X86::COND_E && CC != X86::COND_NE)
11924 return SDValue();
11925
11926 SDValue Cmp = SetCC.getOperand(1);
11927 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000011928 !X86::isZeroNode(Cmp.getOperand(1)) ||
11929 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011930 return SDValue();
11931
11932 SDValue CmpOp0 = Cmp.getOperand(0);
11933 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
11934 DAG.getConstant(1, CmpOp0.getValueType()));
11935
11936 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
11937 if (CC == X86::COND_NE)
11938 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
11939 DL, OtherVal.getValueType(), OtherVal,
11940 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
11941 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
11942 DL, OtherVal.getValueType(), OtherVal,
11943 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
11944}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011945
Dan Gohman475871a2008-07-27 21:46:04 +000011946SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000011947 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011948 SelectionDAG &DAG = DCI.DAG;
11949 switch (N->getOpcode()) {
11950 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011951 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011952 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000011953 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011954 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011955 case ISD::ADD:
11956 case ISD::SUB: return OptimizeConditonalInDecrement(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000011957 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000011958 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000011959 case ISD::SHL:
11960 case ISD::SRA:
11961 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000011962 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000011963 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000011964 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000011965 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000011966 case X86ISD::FOR: return PerformFORCombine(N, DAG);
11967 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000011968 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011969 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000011970 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011971 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011972 case X86ISD::SHUFPS: // Handle all target specific shuffles
11973 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000011974 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011975 case X86ISD::PUNPCKHBW:
11976 case X86ISD::PUNPCKHWD:
11977 case X86ISD::PUNPCKHDQ:
11978 case X86ISD::PUNPCKHQDQ:
11979 case X86ISD::UNPCKHPS:
11980 case X86ISD::UNPCKHPD:
11981 case X86ISD::PUNPCKLBW:
11982 case X86ISD::PUNPCKLWD:
11983 case X86ISD::PUNPCKLDQ:
11984 case X86ISD::PUNPCKLQDQ:
11985 case X86ISD::UNPCKLPS:
11986 case X86ISD::UNPCKLPD:
11987 case X86ISD::MOVHLPS:
11988 case X86ISD::MOVLHPS:
11989 case X86ISD::PSHUFD:
11990 case X86ISD::PSHUFHW:
11991 case X86ISD::PSHUFLW:
11992 case X86ISD::MOVSS:
11993 case X86ISD::MOVSD:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011994 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011995 }
11996
Dan Gohman475871a2008-07-27 21:46:04 +000011997 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011998}
11999
Evan Chenge5b51ac2010-04-17 06:13:15 +000012000/// isTypeDesirableForOp - Return true if the target has native support for
12001/// the specified value type and it is 'desirable' to use the type for the
12002/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
12003/// instruction encodings are longer and some i16 instructions are slow.
12004bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
12005 if (!isTypeLegal(VT))
12006 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012007 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000012008 return true;
12009
12010 switch (Opc) {
12011 default:
12012 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000012013 case ISD::LOAD:
12014 case ISD::SIGN_EXTEND:
12015 case ISD::ZERO_EXTEND:
12016 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012017 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012018 case ISD::SRL:
12019 case ISD::SUB:
12020 case ISD::ADD:
12021 case ISD::MUL:
12022 case ISD::AND:
12023 case ISD::OR:
12024 case ISD::XOR:
12025 return false;
12026 }
12027}
12028
12029/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000012030/// beneficial for dag combiner to promote the specified node. If true, it
12031/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000012032bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012033 EVT VT = Op.getValueType();
12034 if (VT != MVT::i16)
12035 return false;
12036
Evan Cheng4c26e932010-04-19 19:29:22 +000012037 bool Promote = false;
12038 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012039 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000012040 default: break;
12041 case ISD::LOAD: {
12042 LoadSDNode *LD = cast<LoadSDNode>(Op);
12043 // If the non-extending load has a single use and it's not live out, then it
12044 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012045 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
12046 Op.hasOneUse()*/) {
12047 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
12048 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
12049 // The only case where we'd want to promote LOAD (rather then it being
12050 // promoted as an operand is when it's only use is liveout.
12051 if (UI->getOpcode() != ISD::CopyToReg)
12052 return false;
12053 }
12054 }
Evan Cheng4c26e932010-04-19 19:29:22 +000012055 Promote = true;
12056 break;
12057 }
12058 case ISD::SIGN_EXTEND:
12059 case ISD::ZERO_EXTEND:
12060 case ISD::ANY_EXTEND:
12061 Promote = true;
12062 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012063 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012064 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000012065 SDValue N0 = Op.getOperand(0);
12066 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000012067 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000012068 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012069 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012070 break;
12071 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000012072 case ISD::ADD:
12073 case ISD::MUL:
12074 case ISD::AND:
12075 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000012076 case ISD::XOR:
12077 Commute = true;
12078 // fallthrough
12079 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012080 SDValue N0 = Op.getOperand(0);
12081 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000012082 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012083 return false;
12084 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000012085 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012086 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000012087 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012088 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012089 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012090 }
12091 }
12092
12093 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000012094 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012095}
12096
Evan Cheng60c07e12006-07-05 22:17:51 +000012097//===----------------------------------------------------------------------===//
12098// X86 Inline Assembly Support
12099//===----------------------------------------------------------------------===//
12100
Chris Lattnerb8105652009-07-20 17:51:36 +000012101bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
12102 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000012103
12104 std::string AsmStr = IA->getAsmString();
12105
12106 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000012107 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000012108 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000012109
12110 switch (AsmPieces.size()) {
12111 default: return false;
12112 case 1:
12113 AsmStr = AsmPieces[0];
12114 AsmPieces.clear();
12115 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
12116
Evan Cheng55d42002011-01-08 01:24:27 +000012117 // FIXME: this should verify that we are targetting a 486 or better. If not,
12118 // we will turn this bswap into something that will be lowered to logical ops
12119 // instead of emitting the bswap asm. For now, we don't support 486 or lower
12120 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000012121 // bswap $0
12122 if (AsmPieces.size() == 2 &&
12123 (AsmPieces[0] == "bswap" ||
12124 AsmPieces[0] == "bswapq" ||
12125 AsmPieces[0] == "bswapl") &&
12126 (AsmPieces[1] == "$0" ||
12127 AsmPieces[1] == "${0:q}")) {
12128 // No need to check constraints, nothing other than the equivalent of
12129 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000012130 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12131 if (!Ty || Ty->getBitWidth() % 16 != 0)
12132 return false;
12133 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000012134 }
12135 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012136 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000012137 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000012138 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000012139 AsmPieces[1] == "$$8," &&
12140 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000012141 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
12142 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012143 const std::string &ConstraintsStr = IA->getConstraintString();
12144 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000012145 std::sort(AsmPieces.begin(), AsmPieces.end());
12146 if (AsmPieces.size() == 4 &&
12147 AsmPieces[0] == "~{cc}" &&
12148 AsmPieces[1] == "~{dirflag}" &&
12149 AsmPieces[2] == "~{flags}" &&
12150 AsmPieces[3] == "~{fpsr}") {
Evan Cheng55d42002011-01-08 01:24:27 +000012151 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12152 if (!Ty || Ty->getBitWidth() % 16 != 0)
12153 return false;
12154 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000012155 }
Chris Lattnerb8105652009-07-20 17:51:36 +000012156 }
12157 break;
12158 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000012159 if (CI->getType()->isIntegerTy(32) &&
12160 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
12161 SmallVector<StringRef, 4> Words;
12162 SplitString(AsmPieces[0], Words, " \t,");
12163 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
12164 Words[2] == "${0:w}") {
12165 Words.clear();
12166 SplitString(AsmPieces[1], Words, " \t,");
12167 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
12168 Words[2] == "$0") {
12169 Words.clear();
12170 SplitString(AsmPieces[2], Words, " \t,");
12171 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
12172 Words[2] == "${0:w}") {
12173 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012174 const std::string &ConstraintsStr = IA->getConstraintString();
12175 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000012176 std::sort(AsmPieces.begin(), AsmPieces.end());
12177 if (AsmPieces.size() == 4 &&
12178 AsmPieces[0] == "~{cc}" &&
12179 AsmPieces[1] == "~{dirflag}" &&
12180 AsmPieces[2] == "~{flags}" &&
12181 AsmPieces[3] == "~{fpsr}") {
Evan Cheng55d42002011-01-08 01:24:27 +000012182 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12183 if (!Ty || Ty->getBitWidth() % 16 != 0)
12184 return false;
12185 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000012186 }
12187 }
12188 }
12189 }
12190 }
Evan Cheng55d42002011-01-08 01:24:27 +000012191
12192 if (CI->getType()->isIntegerTy(64)) {
12193 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
12194 if (Constraints.size() >= 2 &&
12195 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
12196 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
12197 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
12198 SmallVector<StringRef, 4> Words;
12199 SplitString(AsmPieces[0], Words, " \t");
12200 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000012201 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012202 SplitString(AsmPieces[1], Words, " \t");
12203 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
12204 Words.clear();
12205 SplitString(AsmPieces[2], Words, " \t,");
12206 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
12207 Words[2] == "%edx") {
12208 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12209 if (!Ty || Ty->getBitWidth() % 16 != 0)
12210 return false;
12211 return IntrinsicLowering::LowerToByteSwap(CI);
12212 }
Chris Lattnerb8105652009-07-20 17:51:36 +000012213 }
12214 }
12215 }
12216 }
12217 break;
12218 }
12219 return false;
12220}
12221
12222
12223
Chris Lattnerf4dff842006-07-11 02:54:03 +000012224/// getConstraintType - Given a constraint letter, return the type of
12225/// constraint it is for this target.
12226X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000012227X86TargetLowering::getConstraintType(const std::string &Constraint) const {
12228 if (Constraint.size() == 1) {
12229 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000012230 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000012231 case 'q':
12232 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000012233 case 'f':
12234 case 't':
12235 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000012236 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000012237 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000012238 case 'Y':
12239 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000012240 case 'a':
12241 case 'b':
12242 case 'c':
12243 case 'd':
12244 case 'S':
12245 case 'D':
12246 case 'A':
12247 return C_Register;
12248 case 'I':
12249 case 'J':
12250 case 'K':
12251 case 'L':
12252 case 'M':
12253 case 'N':
12254 case 'G':
12255 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000012256 case 'e':
12257 case 'Z':
12258 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000012259 default:
12260 break;
12261 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000012262 }
Chris Lattner4234f572007-03-25 02:14:49 +000012263 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000012264}
12265
John Thompson44ab89e2010-10-29 17:29:13 +000012266/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000012267/// This object must already have been set up with the operand type
12268/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000012269TargetLowering::ConstraintWeight
12270 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000012271 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000012272 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012273 Value *CallOperandVal = info.CallOperandVal;
12274 // If we don't have a value, we can't do a match,
12275 // but allow it at the lowest weight.
12276 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000012277 return CW_Default;
12278 const Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000012279 // Look at the constraint type.
12280 switch (*constraint) {
12281 default:
John Thompson44ab89e2010-10-29 17:29:13 +000012282 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
12283 case 'R':
12284 case 'q':
12285 case 'Q':
12286 case 'a':
12287 case 'b':
12288 case 'c':
12289 case 'd':
12290 case 'S':
12291 case 'D':
12292 case 'A':
12293 if (CallOperandVal->getType()->isIntegerTy())
12294 weight = CW_SpecificReg;
12295 break;
12296 case 'f':
12297 case 't':
12298 case 'u':
12299 if (type->isFloatingPointTy())
12300 weight = CW_SpecificReg;
12301 break;
12302 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000012303 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000012304 weight = CW_SpecificReg;
12305 break;
12306 case 'x':
12307 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012308 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000012309 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012310 break;
12311 case 'I':
12312 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
12313 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000012314 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012315 }
12316 break;
John Thompson44ab89e2010-10-29 17:29:13 +000012317 case 'J':
12318 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12319 if (C->getZExtValue() <= 63)
12320 weight = CW_Constant;
12321 }
12322 break;
12323 case 'K':
12324 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12325 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
12326 weight = CW_Constant;
12327 }
12328 break;
12329 case 'L':
12330 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12331 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
12332 weight = CW_Constant;
12333 }
12334 break;
12335 case 'M':
12336 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12337 if (C->getZExtValue() <= 3)
12338 weight = CW_Constant;
12339 }
12340 break;
12341 case 'N':
12342 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12343 if (C->getZExtValue() <= 0xff)
12344 weight = CW_Constant;
12345 }
12346 break;
12347 case 'G':
12348 case 'C':
12349 if (dyn_cast<ConstantFP>(CallOperandVal)) {
12350 weight = CW_Constant;
12351 }
12352 break;
12353 case 'e':
12354 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12355 if ((C->getSExtValue() >= -0x80000000LL) &&
12356 (C->getSExtValue() <= 0x7fffffffLL))
12357 weight = CW_Constant;
12358 }
12359 break;
12360 case 'Z':
12361 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12362 if (C->getZExtValue() <= 0xffffffff)
12363 weight = CW_Constant;
12364 }
12365 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012366 }
12367 return weight;
12368}
12369
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012370/// LowerXConstraint - try to replace an X constraint, which matches anything,
12371/// with another that has more specific requirements based on the type of the
12372/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000012373const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000012374LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000012375 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
12376 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000012377 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012378 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000012379 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012380 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000012381 return "x";
12382 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012383
Chris Lattner5e764232008-04-26 23:02:14 +000012384 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012385}
12386
Chris Lattner48884cd2007-08-25 00:47:38 +000012387/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
12388/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000012389void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000012390 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000012391 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000012392 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000012393 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000012394
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012395 switch (Constraint) {
12396 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000012397 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000012398 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012399 if (C->getZExtValue() <= 31) {
12400 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012401 break;
12402 }
Devang Patel84f7fd22007-03-17 00:13:28 +000012403 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012404 return;
Evan Cheng364091e2008-09-22 23:57:37 +000012405 case 'J':
12406 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012407 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000012408 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12409 break;
12410 }
12411 }
12412 return;
12413 case 'K':
12414 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012415 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000012416 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12417 break;
12418 }
12419 }
12420 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000012421 case 'N':
12422 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012423 if (C->getZExtValue() <= 255) {
12424 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012425 break;
12426 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000012427 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012428 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000012429 case 'e': {
12430 // 32-bit signed value
12431 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012432 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12433 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012434 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012435 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000012436 break;
12437 }
12438 // FIXME gcc accepts some relocatable values here too, but only in certain
12439 // memory models; it's complicated.
12440 }
12441 return;
12442 }
12443 case 'Z': {
12444 // 32-bit unsigned value
12445 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012446 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12447 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012448 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12449 break;
12450 }
12451 }
12452 // FIXME gcc accepts some relocatable values here too, but only in certain
12453 // memory models; it's complicated.
12454 return;
12455 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012456 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012457 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000012458 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012459 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012460 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000012461 break;
12462 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012463
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012464 // In any sort of PIC mode addresses need to be computed at runtime by
12465 // adding in a register or some sort of table lookup. These can't
12466 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000012467 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012468 return;
12469
Chris Lattnerdc43a882007-05-03 16:52:29 +000012470 // If we are in non-pic codegen mode, we allow the address of a global (with
12471 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000012472 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012473 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000012474
Chris Lattner49921962009-05-08 18:23:14 +000012475 // Match either (GA), (GA+C), (GA+C1+C2), etc.
12476 while (1) {
12477 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
12478 Offset += GA->getOffset();
12479 break;
12480 } else if (Op.getOpcode() == ISD::ADD) {
12481 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12482 Offset += C->getZExtValue();
12483 Op = Op.getOperand(0);
12484 continue;
12485 }
12486 } else if (Op.getOpcode() == ISD::SUB) {
12487 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12488 Offset += -C->getZExtValue();
12489 Op = Op.getOperand(0);
12490 continue;
12491 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012492 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012493
Chris Lattner49921962009-05-08 18:23:14 +000012494 // Otherwise, this isn't something we can handle, reject it.
12495 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012496 }
Eric Christopherfd179292009-08-27 18:07:15 +000012497
Dan Gohman46510a72010-04-15 01:51:59 +000012498 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012499 // If we require an extra load to get this address, as in PIC mode, we
12500 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000012501 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
12502 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012503 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000012504
Devang Patel0d881da2010-07-06 22:08:15 +000012505 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
12506 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000012507 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012508 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012509 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012510
Gabor Greifba36cb52008-08-28 21:40:38 +000012511 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000012512 Ops.push_back(Result);
12513 return;
12514 }
Dale Johannesen1784d162010-06-25 21:55:36 +000012515 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012516}
12517
Chris Lattner259e97c2006-01-31 19:43:35 +000012518std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000012519getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012520 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000012521 if (Constraint.size() == 1) {
12522 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000012523 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000012524 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000012525 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
12526 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012527 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012528 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
12529 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
12530 X86::R10D,X86::R11D,X86::R12D,
12531 X86::R13D,X86::R14D,X86::R15D,
12532 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012533 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012534 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
12535 X86::SI, X86::DI, X86::R8W,X86::R9W,
12536 X86::R10W,X86::R11W,X86::R12W,
12537 X86::R13W,X86::R14W,X86::R15W,
12538 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012539 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012540 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
12541 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
12542 X86::R10B,X86::R11B,X86::R12B,
12543 X86::R13B,X86::R14B,X86::R15B,
12544 X86::BPL, X86::SPL, 0);
12545
Owen Anderson825b72b2009-08-11 20:47:22 +000012546 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012547 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
12548 X86::RSI, X86::RDI, X86::R8, X86::R9,
12549 X86::R10, X86::R11, X86::R12,
12550 X86::R13, X86::R14, X86::R15,
12551 X86::RBP, X86::RSP, 0);
12552
12553 break;
12554 }
Eric Christopherfd179292009-08-27 18:07:15 +000012555 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000012556 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012557 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012558 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012559 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012560 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012561 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000012562 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012563 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000012564 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
12565 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000012566 }
12567 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012568
Chris Lattner1efa40f2006-02-22 00:56:39 +000012569 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000012570}
Chris Lattnerf76d1802006-07-31 23:26:50 +000012571
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012572std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000012573X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012574 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000012575 // First, see if this is a constraint that directly corresponds to an LLVM
12576 // register class.
12577 if (Constraint.size() == 1) {
12578 // GCC Constraint Letters
12579 switch (Constraint[0]) {
12580 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012581 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000012582 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012583 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000012584 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012585 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000012586 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012587 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000012588 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000012589 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000012590 case 'R': // LEGACY_REGS
12591 if (VT == MVT::i8)
12592 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
12593 if (VT == MVT::i16)
12594 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
12595 if (VT == MVT::i32 || !Subtarget->is64Bit())
12596 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
12597 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012598 case 'f': // FP Stack registers.
12599 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
12600 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000012601 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012602 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012603 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012604 return std::make_pair(0U, X86::RFP64RegisterClass);
12605 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000012606 case 'y': // MMX_REGS if MMX allowed.
12607 if (!Subtarget->hasMMX()) break;
12608 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012609 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012610 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012611 // FALL THROUGH.
12612 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012613 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012614
Owen Anderson825b72b2009-08-11 20:47:22 +000012615 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000012616 default: break;
12617 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012618 case MVT::f32:
12619 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000012620 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012621 case MVT::f64:
12622 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000012623 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012624 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012625 case MVT::v16i8:
12626 case MVT::v8i16:
12627 case MVT::v4i32:
12628 case MVT::v2i64:
12629 case MVT::v4f32:
12630 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000012631 return std::make_pair(0U, X86::VR128RegisterClass);
12632 }
Chris Lattnerad043e82007-04-09 05:11:28 +000012633 break;
12634 }
12635 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012636
Chris Lattnerf76d1802006-07-31 23:26:50 +000012637 // Use the default implementation in TargetLowering to convert the register
12638 // constraint into a member of a register class.
12639 std::pair<unsigned, const TargetRegisterClass*> Res;
12640 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000012641
12642 // Not found as a standard register?
12643 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012644 // Map st(0) -> st(7) -> ST0
12645 if (Constraint.size() == 7 && Constraint[0] == '{' &&
12646 tolower(Constraint[1]) == 's' &&
12647 tolower(Constraint[2]) == 't' &&
12648 Constraint[3] == '(' &&
12649 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
12650 Constraint[5] == ')' &&
12651 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000012652
Chris Lattner56d77c72009-09-13 22:41:48 +000012653 Res.first = X86::ST0+Constraint[4]-'0';
12654 Res.second = X86::RFP80RegisterClass;
12655 return Res;
12656 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012657
Chris Lattner56d77c72009-09-13 22:41:48 +000012658 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012659 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000012660 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000012661 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012662 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000012663 }
Chris Lattner56d77c72009-09-13 22:41:48 +000012664
12665 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012666 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012667 Res.first = X86::EFLAGS;
12668 Res.second = X86::CCRRegisterClass;
12669 return Res;
12670 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012671
Dale Johannesen330169f2008-11-13 21:52:36 +000012672 // 'A' means EAX + EDX.
12673 if (Constraint == "A") {
12674 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000012675 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012676 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000012677 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000012678 return Res;
12679 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012680
Chris Lattnerf76d1802006-07-31 23:26:50 +000012681 // Otherwise, check to see if this is a register class of the wrong value
12682 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
12683 // turn into {ax},{dx}.
12684 if (Res.second->hasType(VT))
12685 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012686
Chris Lattnerf76d1802006-07-31 23:26:50 +000012687 // All of the single-register GCC register classes map their values onto
12688 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
12689 // really want an 8-bit or 32-bit register, map to the appropriate register
12690 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000012691 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012692 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012693 unsigned DestReg = 0;
12694 switch (Res.first) {
12695 default: break;
12696 case X86::AX: DestReg = X86::AL; break;
12697 case X86::DX: DestReg = X86::DL; break;
12698 case X86::CX: DestReg = X86::CL; break;
12699 case X86::BX: DestReg = X86::BL; break;
12700 }
12701 if (DestReg) {
12702 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012703 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012704 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012705 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012706 unsigned DestReg = 0;
12707 switch (Res.first) {
12708 default: break;
12709 case X86::AX: DestReg = X86::EAX; break;
12710 case X86::DX: DestReg = X86::EDX; break;
12711 case X86::CX: DestReg = X86::ECX; break;
12712 case X86::BX: DestReg = X86::EBX; break;
12713 case X86::SI: DestReg = X86::ESI; break;
12714 case X86::DI: DestReg = X86::EDI; break;
12715 case X86::BP: DestReg = X86::EBP; break;
12716 case X86::SP: DestReg = X86::ESP; break;
12717 }
12718 if (DestReg) {
12719 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012720 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012721 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012722 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012723 unsigned DestReg = 0;
12724 switch (Res.first) {
12725 default: break;
12726 case X86::AX: DestReg = X86::RAX; break;
12727 case X86::DX: DestReg = X86::RDX; break;
12728 case X86::CX: DestReg = X86::RCX; break;
12729 case X86::BX: DestReg = X86::RBX; break;
12730 case X86::SI: DestReg = X86::RSI; break;
12731 case X86::DI: DestReg = X86::RDI; break;
12732 case X86::BP: DestReg = X86::RBP; break;
12733 case X86::SP: DestReg = X86::RSP; break;
12734 }
12735 if (DestReg) {
12736 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012737 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012738 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000012739 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000012740 } else if (Res.second == X86::FR32RegisterClass ||
12741 Res.second == X86::FR64RegisterClass ||
12742 Res.second == X86::VR128RegisterClass) {
12743 // Handle references to XMM physical registers that got mapped into the
12744 // wrong class. This can happen with constraints like {xmm0} where the
12745 // target independent register mapper will just pick the first match it can
12746 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000012747 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012748 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000012749 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012750 Res.second = X86::FR64RegisterClass;
12751 else if (X86::VR128RegisterClass->hasType(VT))
12752 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000012753 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012754
Chris Lattnerf76d1802006-07-31 23:26:50 +000012755 return Res;
12756}