blob: f6ccf75ba77fc31641d968d2a28e97bcfc77c59b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000206def imm1_15 : ImmLeaf<i32, [{
207 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000211def imm16_31 : ImmLeaf<i32, [{
212 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
Eric Christopher8f232d32011-04-28 05:49:04 +0000242def imm0_65535 : ImmLeaf<i32, [{
243 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000378def rot_imm : Operand<i32>, ImmLeaf<i32, [{
379 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Owen Anderson00828302011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson22f5dc72010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
Evan Chengf40deed2010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000415def so_imm : Operand<i32>, ImmLeaf<i32, [{
416 return ARM_AM::getSOImmVal(Imm) != -1;
417 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000418 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000419 let PrintMethod = "printSOImmOperand";
420}
421
Evan Chengc70d1842007-03-20 08:11:30 +0000422// Break so_imm's up into two pieces. This handles immediates with up to 16
423// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
424// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000425def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000426 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000427}]>;
428
429/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
430///
431def arm_i32imm : PatLeaf<(imm), [{
432 if (Subtarget->hasV6T2Ops())
433 return true;
434 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
435}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000436
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000437/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000438def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
439 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000440}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000441
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000442/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000443def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
444 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000446 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000447}
448
Evan Cheng75972122011-01-13 07:58:56 +0000449// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000450// The imm is split into imm{15-12}, imm{11-0}
451//
Evan Cheng75972122011-01-13 07:58:56 +0000452def i32imm_hilo16 : Operand<i32> {
453 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000454}
455
Evan Chenga9688c42010-12-11 04:11:38 +0000456/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
457/// e.g., 0xf000ffff
458def bf_inv_mask_imm : Operand<i32>,
459 PatLeaf<(imm), [{
460 return ARM::isBitFieldInvertedMask(N->getZExtValue());
461}] > {
462 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
463 let PrintMethod = "printBitfieldInvMaskImmOperand";
464}
465
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000466/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000467def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
468 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000469}]>;
470
471/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000472def width_imm : Operand<i32>, ImmLeaf<i32, [{
473 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000474}] > {
475 let EncoderMethod = "getMsbOpValue";
476}
477
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000478def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
479 return Imm > 0 && Imm <= 32;
480}]> {
481 let EncoderMethod = "getSsatBitPosValue";
482}
483
Evan Chenga8e29892007-01-19 07:51:42 +0000484// Define ARM specific addressing modes.
485
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000486def MemMode2AsmOperand : AsmOperandClass {
487 let Name = "MemMode2";
488 let SuperClasses = [];
489 let ParserMethod = "tryParseMemMode2Operand";
490}
491
492def MemMode3AsmOperand : AsmOperandClass {
493 let Name = "MemMode3";
494 let SuperClasses = [];
495 let ParserMethod = "tryParseMemMode3Operand";
496}
Jim Grosbach3e556122010-10-26 22:37:02 +0000497
498// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000499//
Jim Grosbach3e556122010-10-26 22:37:02 +0000500def addrmode_imm12 : Operand<i32>,
501 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000502 // 12-bit immediate operand. Note that instructions using this encode
503 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
504 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000505
Chris Lattner2ac19022010-11-15 05:19:05 +0000506 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000507 let PrintMethod = "printAddrModeImm12Operand";
508 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000509}
Jim Grosbach3e556122010-10-26 22:37:02 +0000510// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000511//
Jim Grosbach3e556122010-10-26 22:37:02 +0000512def ldst_so_reg : Operand<i32>,
513 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000514 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000515 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000516 let PrintMethod = "printAddrMode2Operand";
517 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
518}
519
Jim Grosbach3e556122010-10-26 22:37:02 +0000520// addrmode2 := reg +/- imm12
521// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000522//
523def addrmode2 : Operand<i32>,
524 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000525 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000526 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000527 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000528 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
529}
530
531def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000532 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
533 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000534 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000535 let PrintMethod = "printAddrMode2OffsetOperand";
536 let MIOperandInfo = (ops GPR, i32imm);
537}
538
539// addrmode3 := reg +/- reg
540// addrmode3 := reg +/- imm8
541//
542def addrmode3 : Operand<i32>,
543 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000544 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000545 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000546 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000547 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
548}
549
550def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000551 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
552 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000553 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000554 let PrintMethod = "printAddrMode3OffsetOperand";
555 let MIOperandInfo = (ops GPR, i32imm);
556}
557
Jim Grosbache6913602010-11-03 01:01:43 +0000558// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000559//
Jim Grosbache6913602010-11-03 01:01:43 +0000560def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000561 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000562 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000563}
564
Bill Wendling59914872010-11-08 00:39:58 +0000565def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000566 let Name = "MemMode5";
567 let SuperClasses = [];
568}
569
Evan Chenga8e29892007-01-19 07:51:42 +0000570// addrmode5 := reg +/- imm8*4
571//
572def addrmode5 : Operand<i32>,
573 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
574 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000575 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000576 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000577 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000578}
579
Bob Wilsond3a07652011-02-07 17:43:09 +0000580// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000581//
582def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000583 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000584 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000585 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000586 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000587}
588
Bob Wilsonda525062011-02-25 06:42:42 +0000589def am6offset : Operand<i32>,
590 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
591 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000592 let PrintMethod = "printAddrMode6OffsetOperand";
593 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000594 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000595}
596
Mon P Wang183c6272011-05-09 17:47:27 +0000597// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
598// (single element from one lane) for size 32.
599def addrmode6oneL32 : Operand<i32>,
600 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
601 let PrintMethod = "printAddrMode6Operand";
602 let MIOperandInfo = (ops GPR:$addr, i32imm);
603 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
604}
605
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000606// Special version of addrmode6 to handle alignment encoding for VLD-dup
607// instructions, specifically VLD4-dup.
608def addrmode6dup : Operand<i32>,
609 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
610 let PrintMethod = "printAddrMode6Operand";
611 let MIOperandInfo = (ops GPR:$addr, i32imm);
612 let EncoderMethod = "getAddrMode6DupAddressOpValue";
613}
614
Evan Chenga8e29892007-01-19 07:51:42 +0000615// addrmodepc := pc + reg
616//
617def addrmodepc : Operand<i32>,
618 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
619 let PrintMethod = "printAddrModePCOperand";
620 let MIOperandInfo = (ops GPR, i32imm);
621}
622
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000623def MemMode7AsmOperand : AsmOperandClass {
624 let Name = "MemMode7";
625 let SuperClasses = [];
626}
627
628// addrmode7 := reg
629// Used by load/store exclusive instructions. Useful to enable right assembly
630// parsing and printing. Not used for any codegen matching.
631//
632def addrmode7 : Operand<i32> {
633 let PrintMethod = "printAddrMode7Operand";
634 let MIOperandInfo = (ops GPR);
635 let ParserMatchClass = MemMode7AsmOperand;
636}
637
Bob Wilson4f38b382009-08-21 21:58:55 +0000638def nohash_imm : Operand<i32> {
639 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000640}
641
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000642def CoprocNumAsmOperand : AsmOperandClass {
643 let Name = "CoprocNum";
644 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000645 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000646}
647
648def CoprocRegAsmOperand : AsmOperandClass {
649 let Name = "CoprocReg";
650 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000651 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000652}
653
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000654def p_imm : Operand<i32> {
655 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000656 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000657}
658
659def c_imm : Operand<i32> {
660 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000661 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000662}
663
Evan Chenga8e29892007-01-19 07:51:42 +0000664//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000665
Evan Cheng37f25d92008-08-28 23:39:26 +0000666include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000667
668//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000669// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000670//
671
Evan Cheng3924f782008-08-29 07:36:24 +0000672/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000673/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000674multiclass AsI1_bin_irs<bits<4> opcod, string opc,
675 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
676 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000677 // The register-immediate version is re-materializable. This is useful
678 // in particular for taking the address of a local.
679 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000680 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
681 iii, opc, "\t$Rd, $Rn, $imm",
682 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
683 bits<4> Rd;
684 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000685 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000686 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000687 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000688 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000689 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000690 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000691 }
Jim Grosbach62547262010-10-11 18:51:51 +0000692 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
693 iir, opc, "\t$Rd, $Rn, $Rm",
694 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000695 bits<4> Rd;
696 bits<4> Rn;
697 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000698 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000699 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000700 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000701 let Inst{15-12} = Rd;
702 let Inst{11-4} = 0b00000000;
703 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000704 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000705 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
706 iis, opc, "\t$Rd, $Rn, $shift",
707 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000708 bits<4> Rd;
709 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000710 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000711 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000712 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000713 let Inst{15-12} = Rd;
714 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000715 }
Evan Chenga8e29892007-01-19 07:51:42 +0000716}
717
Evan Cheng1e249e32009-06-25 20:59:23 +0000718/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000719/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000720let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000721multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
722 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
723 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000724 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
725 iii, opc, "\t$Rd, $Rn, $imm",
726 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
727 bits<4> Rd;
728 bits<4> Rn;
729 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000730 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000731 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000732 let Inst{19-16} = Rn;
733 let Inst{15-12} = Rd;
734 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000735 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000736 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
737 iir, opc, "\t$Rd, $Rn, $Rm",
738 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
739 bits<4> Rd;
740 bits<4> Rn;
741 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000742 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000743 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000744 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000745 let Inst{19-16} = Rn;
746 let Inst{15-12} = Rd;
747 let Inst{11-4} = 0b00000000;
748 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000749 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000750 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
751 iis, opc, "\t$Rd, $Rn, $shift",
752 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
753 bits<4> Rd;
754 bits<4> Rn;
755 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000756 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000757 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000758 let Inst{19-16} = Rn;
759 let Inst{15-12} = Rd;
760 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000761 }
Evan Cheng071a2792007-09-11 19:55:27 +0000762}
Evan Chengc85e8322007-07-05 07:13:32 +0000763}
764
765/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000766/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000767/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000768let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000769multiclass AI1_cmp_irs<bits<4> opcod, string opc,
770 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
771 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000772 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
773 opc, "\t$Rn, $imm",
774 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000775 bits<4> Rn;
776 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000777 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000778 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000779 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000780 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000781 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000782 }
783 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
784 opc, "\t$Rn, $Rm",
785 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000786 bits<4> Rn;
787 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000788 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000789 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000790 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000791 let Inst{19-16} = Rn;
792 let Inst{15-12} = 0b0000;
793 let Inst{11-4} = 0b00000000;
794 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000795 }
796 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
797 opc, "\t$Rn, $shift",
798 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000799 bits<4> Rn;
800 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000801 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000802 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000803 let Inst{19-16} = Rn;
804 let Inst{15-12} = 0b0000;
805 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000806 }
Evan Cheng071a2792007-09-11 19:55:27 +0000807}
Evan Chenga8e29892007-01-19 07:51:42 +0000808}
809
Evan Cheng576a3962010-09-25 00:49:35 +0000810/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000811/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000812/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000813multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000814 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
815 IIC_iEXTr, opc, "\t$Rd, $Rm",
816 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000817 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000818 bits<4> Rd;
819 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000820 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000821 let Inst{15-12} = Rd;
822 let Inst{11-10} = 0b00;
823 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000824 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000825 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
826 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
827 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000828 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000829 bits<4> Rd;
830 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000831 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000832 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000833 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000834 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000835 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000836 }
Evan Chenga8e29892007-01-19 07:51:42 +0000837}
838
Evan Cheng576a3962010-09-25 00:49:35 +0000839multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000840 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
841 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000842 [/* For disassembly only; pattern left blank */]>,
843 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000844 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000845 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000846 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000847 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
848 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000849 [/* For disassembly only; pattern left blank */]>,
850 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000851 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000852 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000853 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000854 }
855}
856
Evan Cheng576a3962010-09-25 00:49:35 +0000857/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000858/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000859multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000860 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
861 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
862 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000863 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000864 bits<4> Rd;
865 bits<4> Rm;
866 bits<4> Rn;
867 let Inst{19-16} = Rn;
868 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000869 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000870 let Inst{9-4} = 0b000111;
871 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000872 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000873 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
874 rot_imm:$rot),
875 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
876 [(set GPR:$Rd, (opnode GPR:$Rn,
877 (rotr GPR:$Rm, rot_imm:$rot)))]>,
878 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000879 bits<4> Rd;
880 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000881 bits<4> Rn;
882 bits<2> rot;
883 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000884 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000885 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000886 let Inst{9-4} = 0b000111;
887 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000888 }
Evan Chenga8e29892007-01-19 07:51:42 +0000889}
890
Johnny Chen2ec5e492010-02-22 21:50:40 +0000891// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000892multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000893 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
894 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000895 [/* For disassembly only; pattern left blank */]>,
896 Requires<[IsARM, HasV6]> {
897 let Inst{11-10} = 0b00;
898 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000899 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
900 rot_imm:$rot),
901 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000902 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000903 Requires<[IsARM, HasV6]> {
904 bits<4> Rn;
905 bits<2> rot;
906 let Inst{19-16} = Rn;
907 let Inst{11-10} = rot;
908 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000909}
910
Evan Cheng62674222009-06-25 23:34:10 +0000911/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
912let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000913multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
914 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000915 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
916 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
917 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000918 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000919 bits<4> Rd;
920 bits<4> Rn;
921 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000922 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000923 let Inst{15-12} = Rd;
924 let Inst{19-16} = Rn;
925 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000926 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000927 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
928 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
929 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000930 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000931 bits<4> Rd;
932 bits<4> Rn;
933 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000934 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000935 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000936 let isCommutable = Commutable;
937 let Inst{3-0} = Rm;
938 let Inst{15-12} = Rd;
939 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000940 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000941 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
942 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
943 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000944 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000945 bits<4> Rd;
946 bits<4> Rn;
947 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000948 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000949 let Inst{11-0} = shift;
950 let Inst{15-12} = Rd;
951 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000952 }
Jim Grosbache5165492009-11-09 00:11:35 +0000953}
Owen Anderson78a54692011-04-11 20:12:19 +0000954}
955
Jim Grosbache5165492009-11-09 00:11:35 +0000956// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +0000957// NOTE: CPSR def omitted because it will be handled by the custom inserter.
958let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +0000959multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +0000960 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
961 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +0000962 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +0000963 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
964 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +0000965 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
966 let isCommutable = Commutable;
967 }
Andrew Trick1c3af772011-04-23 03:55:32 +0000968 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
969 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +0000970 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000971}
Evan Chengc85e8322007-07-05 07:13:32 +0000972}
973
Jim Grosbach3e556122010-10-26 22:37:02 +0000974let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000975multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000976 InstrItinClass iir, PatFrag opnode> {
977 // Note: We use the complex addrmode_imm12 rather than just an input
978 // GPR and a constrained immediate so that we can use this to match
979 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000980 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000981 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
982 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000983 bits<4> Rt;
984 bits<17> addr;
985 let Inst{23} = addr{12}; // U (add = ('U' == 1))
986 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000987 let Inst{15-12} = Rt;
988 let Inst{11-0} = addr{11-0}; // imm12
989 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000990 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000991 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
992 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000993 bits<4> Rt;
994 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +0000995 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000996 let Inst{23} = shift{12}; // U (add = ('U' == 1))
997 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000998 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000999 let Inst{11-0} = shift{11-0};
1000 }
1001}
1002}
1003
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001004multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001005 InstrItinClass iir, PatFrag opnode> {
1006 // Note: We use the complex addrmode_imm12 rather than just an input
1007 // GPR and a constrained immediate so that we can use this to match
1008 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001009 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001010 (ins GPR:$Rt, addrmode_imm12:$addr),
1011 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1012 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1013 bits<4> Rt;
1014 bits<17> addr;
1015 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1016 let Inst{19-16} = addr{16-13}; // Rn
1017 let Inst{15-12} = Rt;
1018 let Inst{11-0} = addr{11-0}; // imm12
1019 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001020 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001021 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1022 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1023 bits<4> Rt;
1024 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001025 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001026 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1027 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001028 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001029 let Inst{11-0} = shift{11-0};
1030 }
1031}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001032//===----------------------------------------------------------------------===//
1033// Instructions
1034//===----------------------------------------------------------------------===//
1035
Evan Chenga8e29892007-01-19 07:51:42 +00001036//===----------------------------------------------------------------------===//
1037// Miscellaneous Instructions.
1038//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001039
Evan Chenga8e29892007-01-19 07:51:42 +00001040/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1041/// the function. The first operand is the ID# for this instruction, the second
1042/// is the index into the MachineConstantPool that this is, the third is the
1043/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001044let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001045def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001046PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001047 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001048
Jim Grosbach4642ad32010-02-22 23:10:38 +00001049// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1050// from removing one half of the matched pairs. That breaks PEI, which assumes
1051// these will always be in pairs, and asserts if it finds otherwise. Better way?
1052let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001053def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001054PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001055 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001056
Jim Grosbach64171712010-02-16 21:07:46 +00001057def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001058PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001059 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001060}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001061
Johnny Chenf4d81052010-02-12 22:53:19 +00001062def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001063 [/* For disassembly only; pattern left blank */]>,
1064 Requires<[IsARM, HasV6T2]> {
1065 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001066 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001067 let Inst{7-0} = 0b00000000;
1068}
1069
Johnny Chenf4d81052010-02-12 22:53:19 +00001070def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1071 [/* For disassembly only; pattern left blank */]>,
1072 Requires<[IsARM, HasV6T2]> {
1073 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001074 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001075 let Inst{7-0} = 0b00000001;
1076}
1077
1078def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1079 [/* For disassembly only; pattern left blank */]>,
1080 Requires<[IsARM, HasV6T2]> {
1081 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001082 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001083 let Inst{7-0} = 0b00000010;
1084}
1085
1086def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1087 [/* For disassembly only; pattern left blank */]>,
1088 Requires<[IsARM, HasV6T2]> {
1089 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001090 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001091 let Inst{7-0} = 0b00000011;
1092}
1093
Johnny Chen2ec5e492010-02-22 21:50:40 +00001094def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1095 "\t$dst, $a, $b",
1096 [/* For disassembly only; pattern left blank */]>,
1097 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001098 bits<4> Rd;
1099 bits<4> Rn;
1100 bits<4> Rm;
1101 let Inst{3-0} = Rm;
1102 let Inst{15-12} = Rd;
1103 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001104 let Inst{27-20} = 0b01101000;
1105 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001106 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001107}
1108
Johnny Chenf4d81052010-02-12 22:53:19 +00001109def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1110 [/* For disassembly only; pattern left blank */]>,
1111 Requires<[IsARM, HasV6T2]> {
1112 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001113 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001114 let Inst{7-0} = 0b00000100;
1115}
1116
Johnny Chenc6f7b272010-02-11 18:12:29 +00001117// The i32imm operand $val can be used by a debugger to store more information
1118// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001119def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001120 [/* For disassembly only; pattern left blank */]>,
1121 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001122 bits<16> val;
1123 let Inst{3-0} = val{3-0};
1124 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001125 let Inst{27-20} = 0b00010010;
1126 let Inst{7-4} = 0b0111;
1127}
1128
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001129// Change Processor State is a system instruction -- for disassembly and
1130// parsing only.
1131// FIXME: Since the asm parser has currently no clean way to handle optional
1132// operands, create 3 versions of the same instruction. Once there's a clean
1133// framework to represent optional operands, change this behavior.
1134class CPS<dag iops, string asm_ops>
1135 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1136 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1137 bits<2> imod;
1138 bits<3> iflags;
1139 bits<5> mode;
1140 bit M;
1141
Johnny Chenb98e1602010-02-12 18:55:33 +00001142 let Inst{31-28} = 0b1111;
1143 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001144 let Inst{19-18} = imod;
1145 let Inst{17} = M; // Enabled if mode is set;
1146 let Inst{16} = 0;
1147 let Inst{8-6} = iflags;
1148 let Inst{5} = 0;
1149 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001150}
1151
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001152let M = 1 in
1153 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1154 "$imod\t$iflags, $mode">;
1155let mode = 0, M = 0 in
1156 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1157
1158let imod = 0, iflags = 0, M = 1 in
1159 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1160
Johnny Chenb92a23f2010-02-21 04:42:01 +00001161// Preload signals the memory system of possible future data/instruction access.
1162// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001163multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001164
Evan Chengdfed19f2010-11-03 06:34:55 +00001165 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001166 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001167 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001168 bits<4> Rt;
1169 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001170 let Inst{31-26} = 0b111101;
1171 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001172 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001173 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001174 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001175 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001176 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001177 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001178 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001179 }
1180
Evan Chengdfed19f2010-11-03 06:34:55 +00001181 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001182 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001183 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001184 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001185 let Inst{31-26} = 0b111101;
1186 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001187 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001188 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001189 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001190 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001191 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001192 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001193 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001194 }
1195}
1196
Evan Cheng416941d2010-11-04 05:19:35 +00001197defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1198defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1199defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001200
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001201def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1202 "setend\t$end",
1203 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001204 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001205 bits<1> end;
1206 let Inst{31-10} = 0b1111000100000001000000;
1207 let Inst{9} = end;
1208 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001209}
1210
Johnny Chenf4d81052010-02-12 22:53:19 +00001211def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001212 [/* For disassembly only; pattern left blank */]>,
1213 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001214 bits<4> opt;
1215 let Inst{27-4} = 0b001100100000111100001111;
1216 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001217}
1218
Johnny Chenba6e0332010-02-11 17:14:31 +00001219// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001220let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001221def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001222 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001223 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001224 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001225}
1226
Evan Cheng12c3a532008-11-06 17:48:05 +00001227// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001228let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001229def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1230 Size4Bytes, IIC_iALUr,
1231 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001232
Evan Cheng325474e2008-01-07 23:56:57 +00001233let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001234def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001235 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001236 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001237
Jim Grosbach53694262010-11-18 01:15:56 +00001238def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001239 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001240 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001241
Jim Grosbach53694262010-11-18 01:15:56 +00001242def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001243 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001244 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001245
Jim Grosbach53694262010-11-18 01:15:56 +00001246def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001247 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001248 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001249
Jim Grosbach53694262010-11-18 01:15:56 +00001250def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001251 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001252 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001253}
Chris Lattner13c63102008-01-06 05:55:01 +00001254let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001255def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001256 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001257
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001258def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001259 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1260 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001261
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001262def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001263 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001264}
Evan Cheng12c3a532008-11-06 17:48:05 +00001265} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001266
Evan Chenge07715c2009-06-23 05:25:29 +00001267
1268// LEApcrel - Load a pc-relative address into a register without offending the
1269// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001270let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001271// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001272// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1273// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001274def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001275 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001276 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001277 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001278 let Inst{27-25} = 0b001;
1279 let Inst{20} = 0;
1280 let Inst{19-16} = 0b1111;
1281 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001282 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001283}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001284def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1285 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001286
1287def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1288 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1289 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001290
Evan Chenga8e29892007-01-19 07:51:42 +00001291//===----------------------------------------------------------------------===//
1292// Control Flow Instructions.
1293//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001294
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001295let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1296 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001297 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001298 "bx", "\tlr", [(ARMretflag)]>,
1299 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001300 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001301 }
1302
1303 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001304 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001305 "mov", "\tpc, lr", [(ARMretflag)]>,
1306 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001307 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001308 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001309}
Rafael Espindola27185192006-09-29 21:20:16 +00001310
Bob Wilson04ea6e52009-10-28 00:37:03 +00001311// Indirect branches
1312let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001313 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001314 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001315 [(brind GPR:$dst)]>,
1316 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001317 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001318 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001319 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001320 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001321
Johnny Chen75f42962011-05-22 17:51:04 +00001322 // For disassembly only.
1323 def BX_pred : AXI<(outs), (ins GPR:$dst, pred:$p), BrMiscFrm, IIC_Br,
1324 "bx$p\t$dst", [/* pattern left blank */]>,
1325 Requires<[IsARM, HasV4T]> {
1326 bits<4> dst;
1327 let Inst{27-4} = 0b000100101111111111110001;
1328 let Inst{3-0} = dst;
1329 }
1330
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001331 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001332 // FIXME: We would really like to define this as a vanilla ARMPat like:
1333 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1334 // With that, however, we can't set isBranch, isTerminator, etc..
1335 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1336 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1337 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001338}
1339
Evan Cheng1e0eab12010-11-29 22:43:27 +00001340// All calls clobber the non-callee saved registers. SP is marked as
1341// a use to prevent stack-pointer assignments that appear immediately
1342// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001343let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001344 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001345 // FIXME: Do we really need a non-predicated version? If so, it should
1346 // at least be a pseudo instruction expanding to the predicated version
1347 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001348 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001349 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001350 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001351 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001352 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001353 Requires<[IsARM, IsNotDarwin]> {
1354 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001355 bits<24> func;
1356 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001357 }
Evan Cheng277f0742007-06-19 21:05:09 +00001358
Jason W Kim685c3502011-02-04 19:47:15 +00001359 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001360 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001361 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001362 Requires<[IsARM, IsNotDarwin]> {
1363 bits<24> func;
1364 let Inst{23-0} = func;
1365 }
Evan Cheng277f0742007-06-19 21:05:09 +00001366
Evan Chenga8e29892007-01-19 07:51:42 +00001367 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001368 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001369 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001370 [(ARMcall GPR:$func)]>,
1371 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001372 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001373 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001374 let Inst{3-0} = func;
1375 }
1376
1377 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1378 IIC_Br, "blx", "\t$func",
1379 [(ARMcall_pred GPR:$func)]>,
1380 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1381 bits<4> func;
1382 let Inst{27-4} = 0b000100101111111111110011;
1383 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001384 }
1385
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001386 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001387 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001388 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1389 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1390 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001391
1392 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001393 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1394 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1395 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001396}
1397
David Goodwin1a8f36e2009-08-12 18:31:53 +00001398let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001399 // On Darwin R9 is call-clobbered.
1400 // R7 is marked as a use to prevent frame-pointer assignments from being
1401 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001402 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001403 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001404 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1405 Size4Bytes, IIC_Br,
1406 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001407
Jim Grosbachf859a542011-03-12 00:45:26 +00001408 def BLr9_pred : ARMPseudoInst<(outs),
1409 (ins bltarget:$func, pred:$p, variable_ops),
1410 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001411 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001412 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001413
1414 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001415 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1416 Size4Bytes, IIC_Br,
1417 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001418
Jim Grosbachf859a542011-03-12 00:45:26 +00001419 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1420 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001421 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001422 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001423
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001424 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001425 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001426 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1427 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1428 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001429
1430 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001431 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1432 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1433 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001434}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001435
Dale Johannesen51e28e62010-06-03 21:09:53 +00001436// Tail calls.
1437
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001438// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001439let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1440 // Darwin versions.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001441 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001442 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001443 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1444 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001445
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001446 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1447 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001448
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001449 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1450 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001451 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001452
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001453 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1454 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001455 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001456
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001457 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1458 Size4Bytes, IIC_Br,
1459 []>, Requires<[IsARM, IsDarwin]>;
1460
1461 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1462 Size4Bytes, IIC_Br,
1463 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001464 }
1465
1466 // Non-Darwin versions (the difference is R9).
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001467 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001468 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001469 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1470 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001471
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001472 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1473 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001474
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001475 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1476 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001477 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001478
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001479 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1480 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001481 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001482
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001483 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1484 Size4Bytes, IIC_Br,
1485 []>, Requires<[IsARM, IsNotDarwin]>;
1486 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1487 Size4Bytes, IIC_Br,
1488 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001489 }
1490}
1491
David Goodwin1a8f36e2009-08-12 18:31:53 +00001492let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001493 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001494 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001495 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001496 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1497 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001498 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1499 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001500
Jim Grosbach2dc77682010-11-29 18:37:44 +00001501 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1502 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001503 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001504 SizeSpecial, IIC_Br,
1505 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001506 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1507 // into i12 and rs suffixed versions.
1508 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001509 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001510 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001511 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001512 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001513 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001514 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001515 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001516 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001517 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001518 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001519 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001520
Evan Chengc85e8322007-07-05 07:13:32 +00001521 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001522 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001523 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001524 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001525 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1526 bits<24> target;
1527 let Inst{23-0} = target;
1528 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001529}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001530
Johnny Chen8901e6f2011-03-31 17:53:50 +00001531// BLX (immediate) -- for disassembly only
1532def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1533 "blx\t$target", [/* pattern left blank */]>,
1534 Requires<[IsARM, HasV5T]> {
1535 let Inst{31-25} = 0b1111101;
1536 bits<25> target;
1537 let Inst{23-0} = target{24-1};
1538 let Inst{24} = target{0};
1539}
1540
Johnny Chena1e76212010-02-13 02:51:09 +00001541// Branch and Exchange Jazelle -- for disassembly only
1542def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1543 [/* For disassembly only; pattern left blank */]> {
1544 let Inst{23-20} = 0b0010;
1545 //let Inst{19-8} = 0xfff;
1546 let Inst{7-4} = 0b0010;
1547}
1548
Johnny Chen0296f3e2010-02-16 21:59:54 +00001549// Secure Monitor Call is a system instruction -- for disassembly only
1550def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1551 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001552 bits<4> opt;
1553 let Inst{23-4} = 0b01100000000000000111;
1554 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001555}
1556
Johnny Chen64dfb782010-02-16 20:04:27 +00001557// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001558let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001559def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001560 [/* For disassembly only; pattern left blank */]> {
1561 bits<24> svc;
1562 let Inst{23-0} = svc;
1563}
Johnny Chen85d5a892010-02-10 18:02:25 +00001564}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001565def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001566
Johnny Chenfb566792010-02-17 21:39:10 +00001567// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001568let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001569def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1570 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001571 [/* For disassembly only; pattern left blank */]> {
1572 let Inst{31-28} = 0b1111;
1573 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001574 let Inst{19-8} = 0xd05;
1575 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001576}
1577
Jim Grosbache6913602010-11-03 01:01:43 +00001578def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1579 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001580 [/* For disassembly only; pattern left blank */]> {
1581 let Inst{31-28} = 0b1111;
1582 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001583 let Inst{19-8} = 0xd05;
1584 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001585}
1586
Johnny Chenfb566792010-02-17 21:39:10 +00001587// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001588def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1589 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001590 [/* For disassembly only; pattern left blank */]> {
1591 let Inst{31-28} = 0b1111;
1592 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001593 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001594}
1595
Jim Grosbache6913602010-11-03 01:01:43 +00001596def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1597 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001598 [/* For disassembly only; pattern left blank */]> {
1599 let Inst{31-28} = 0b1111;
1600 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001601 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001602}
Chris Lattner39ee0362010-10-31 19:10:56 +00001603} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001604
Evan Chenga8e29892007-01-19 07:51:42 +00001605//===----------------------------------------------------------------------===//
1606// Load / store Instructions.
1607//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001608
Evan Chenga8e29892007-01-19 07:51:42 +00001609// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001610
1611
Evan Cheng7e2fe912010-10-28 06:47:08 +00001612defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001613 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001614defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001615 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001616defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001617 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001618defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001619 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001620
Evan Chengfa775d02007-03-19 07:20:03 +00001621// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001622let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1623 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001624def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001625 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1626 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001627 bits<4> Rt;
1628 bits<17> addr;
1629 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1630 let Inst{19-16} = 0b1111;
1631 let Inst{15-12} = Rt;
1632 let Inst{11-0} = addr{11-0}; // imm12
1633}
Evan Chengfa775d02007-03-19 07:20:03 +00001634
Evan Chenga8e29892007-01-19 07:51:42 +00001635// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001636def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001637 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1638 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001639
Evan Chenga8e29892007-01-19 07:51:42 +00001640// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001641def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001642 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1643 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001644
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001645def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001646 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1647 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001648
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001649let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001650// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001651def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1652 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001653 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001654 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001655}
Rafael Espindolac391d162006-10-23 20:34:27 +00001656
Evan Chenga8e29892007-01-19 07:51:42 +00001657// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001658multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001659 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1660 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001661 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1662 // {17-14} Rn
1663 // {13} 1 == Rm, 0 == imm12
1664 // {12} isAdd
1665 // {11-0} imm12/Rm
1666 bits<18> addr;
1667 let Inst{25} = addr{13};
1668 let Inst{23} = addr{12};
1669 let Inst{19-16} = addr{17-14};
1670 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001671 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001672 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001673 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001674 (ins GPR:$Rn, am2offset:$offset),
1675 IndexModePost, LdFrm, itin,
1676 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001677 // {13} 1 == Rm, 0 == imm12
1678 // {12} isAdd
1679 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001680 bits<14> offset;
1681 bits<4> Rn;
1682 let Inst{25} = offset{13};
1683 let Inst{23} = offset{12};
1684 let Inst{19-16} = Rn;
1685 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001686 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001687}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001688
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001689let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001690defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1691defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001692}
Rafael Espindola450856d2006-12-12 00:37:38 +00001693
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001694multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1695 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1696 (ins addrmode3:$addr), IndexModePre,
1697 LdMiscFrm, itin,
1698 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1699 bits<14> addr;
1700 let Inst{23} = addr{8}; // U bit
1701 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1702 let Inst{19-16} = addr{12-9}; // Rn
1703 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1704 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1705 }
1706 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1707 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1708 LdMiscFrm, itin,
1709 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001710 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001711 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001712 let Inst{23} = offset{8}; // U bit
1713 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001714 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001715 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1716 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001717 }
1718}
Rafael Espindola4e307642006-09-08 16:59:47 +00001719
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001720let mayLoad = 1, neverHasSideEffects = 1 in {
1721defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1722defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1723defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001724let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001725def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1726 (ins addrmode3:$addr), IndexModePre,
1727 LdMiscFrm, IIC_iLoad_d_ru,
1728 "ldrd", "\t$Rt, $Rt2, $addr!",
1729 "$addr.base = $Rn_wb", []> {
1730 bits<14> addr;
1731 let Inst{23} = addr{8}; // U bit
1732 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1733 let Inst{19-16} = addr{12-9}; // Rn
1734 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1735 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1736}
1737def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1738 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1739 LdMiscFrm, IIC_iLoad_d_ru,
1740 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1741 "$Rn = $Rn_wb", []> {
1742 bits<10> offset;
1743 bits<4> Rn;
1744 let Inst{23} = offset{8}; // U bit
1745 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1746 let Inst{19-16} = Rn;
1747 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1748 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1749}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001750} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001751} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001752
Johnny Chenadb561d2010-02-18 03:27:42 +00001753// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001754let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001755def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1756 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1757 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1758 // {17-14} Rn
1759 // {13} 1 == Rm, 0 == imm12
1760 // {12} isAdd
1761 // {11-0} imm12/Rm
1762 bits<18> addr;
1763 let Inst{25} = addr{13};
1764 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001765 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001766 let Inst{19-16} = addr{17-14};
1767 let Inst{11-0} = addr{11-0};
1768 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001769}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001770def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1771 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1772 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1773 // {17-14} Rn
1774 // {13} 1 == Rm, 0 == imm12
1775 // {12} isAdd
1776 // {11-0} imm12/Rm
1777 bits<18> addr;
1778 let Inst{25} = addr{13};
1779 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001780 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001781 let Inst{19-16} = addr{17-14};
1782 let Inst{11-0} = addr{11-0};
1783 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001784}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001785def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1786 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1787 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001788 let Inst{21} = 1; // overwrite
1789}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001790def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1791 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1792 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001793 let Inst{21} = 1; // overwrite
1794}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001795def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1796 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1797 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001798 let Inst{21} = 1; // overwrite
1799}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001800}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001801
Evan Chenga8e29892007-01-19 07:51:42 +00001802// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001803
1804// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001805def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001806 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1807 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001808
Evan Chenga8e29892007-01-19 07:51:42 +00001809// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001810let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1811def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001812 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001813 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001814
1815// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001816def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001817 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001818 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001819 "str", "\t$Rt, [$Rn, $offset]!",
1820 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001821 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001822 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001823
Jim Grosbach953557f42010-11-19 21:35:06 +00001824def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001825 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001826 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001827 "str", "\t$Rt, [$Rn], $offset",
1828 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001829 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001830 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001831
Jim Grosbacha1b41752010-11-19 22:06:57 +00001832def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1833 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1834 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001835 "strb", "\t$Rt, [$Rn, $offset]!",
1836 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001837 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1838 GPR:$Rn, am2offset:$offset))]>;
1839def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1840 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1841 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001842 "strb", "\t$Rt, [$Rn], $offset",
1843 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001844 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1845 GPR:$Rn, am2offset:$offset))]>;
1846
Jim Grosbach2dc77682010-11-29 18:37:44 +00001847def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1848 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1849 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001850 "strh", "\t$Rt, [$Rn, $offset]!",
1851 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001852 [(set GPR:$Rn_wb,
1853 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001854
Jim Grosbach2dc77682010-11-29 18:37:44 +00001855def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1856 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1857 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001858 "strh", "\t$Rt, [$Rn], $offset",
1859 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001860 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1861 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001862
Johnny Chen39a4bb32010-02-18 22:31:18 +00001863// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001864let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001865def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1866 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001867 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001868 "strd", "\t$src1, $src2, [$base, $offset]!",
1869 "$base = $base_wb", []>;
1870
1871// For disassembly only
1872def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1873 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001874 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001875 "strd", "\t$src1, $src2, [$base], $offset",
1876 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001877} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001878
Johnny Chenad4df4c2010-03-01 19:22:00 +00001879// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001880
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001881def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1882 IndexModePost, StFrm, IIC_iStore_ru,
1883 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001884 [/* For disassembly only; pattern left blank */]> {
1885 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001886 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1887}
1888
1889def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1890 IndexModePost, StFrm, IIC_iStore_bh_ru,
1891 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1892 [/* For disassembly only; pattern left blank */]> {
1893 let Inst{21} = 1; // overwrite
1894 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001895}
1896
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001897def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001898 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001899 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001900 [/* For disassembly only; pattern left blank */]> {
1901 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001902 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001903}
1904
Evan Chenga8e29892007-01-19 07:51:42 +00001905//===----------------------------------------------------------------------===//
1906// Load / store multiple Instructions.
1907//
1908
Bill Wendling6c470b82010-11-13 09:09:38 +00001909multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1910 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001911 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001912 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1913 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001914 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001915 let Inst{24-23} = 0b01; // Increment After
1916 let Inst{21} = 0; // No writeback
1917 let Inst{20} = L_bit;
1918 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001919 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001920 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1921 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001922 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001923 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001924 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001925 let Inst{20} = L_bit;
1926 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001927 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001928 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1929 IndexModeNone, f, itin,
1930 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1931 let Inst{24-23} = 0b00; // Decrement After
1932 let Inst{21} = 0; // No writeback
1933 let Inst{20} = L_bit;
1934 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001935 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001936 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1937 IndexModeUpd, f, itin_upd,
1938 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1939 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001940 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001941 let Inst{20} = L_bit;
1942 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001943 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001944 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1945 IndexModeNone, f, itin,
1946 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1947 let Inst{24-23} = 0b10; // Decrement Before
1948 let Inst{21} = 0; // No writeback
1949 let Inst{20} = L_bit;
1950 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001951 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001952 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1953 IndexModeUpd, f, itin_upd,
1954 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1955 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001956 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001957 let Inst{20} = L_bit;
1958 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001959 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001960 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1961 IndexModeNone, f, itin,
1962 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1963 let Inst{24-23} = 0b11; // Increment Before
1964 let Inst{21} = 0; // No writeback
1965 let Inst{20} = L_bit;
1966 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001967 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001968 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1969 IndexModeUpd, f, itin_upd,
1970 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1971 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001972 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001973 let Inst{20} = L_bit;
1974 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001975}
Bill Wendling6c470b82010-11-13 09:09:38 +00001976
Bill Wendlingc93989a2010-11-13 11:20:05 +00001977let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001978
1979let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1980defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1981
1982let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1983defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1984
1985} // neverHasSideEffects
1986
Bob Wilson0fef5842011-01-06 19:24:32 +00001987// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001988def : MnemonicAlias<"ldm", "ldmia">;
1989def : MnemonicAlias<"stm", "stmia">;
1990
1991// FIXME: remove when we have a way to marking a MI with these properties.
1992// FIXME: Should pc be an implicit operand like PICADD, etc?
1993let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1994 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001995def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1996 reglist:$regs, variable_ops),
1997 Size4Bytes, IIC_iLoad_mBr, []>,
1998 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00001999
Evan Chenga8e29892007-01-19 07:51:42 +00002000//===----------------------------------------------------------------------===//
2001// Move Instructions.
2002//
2003
Evan Chengcd799b92009-06-12 20:46:18 +00002004let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002005def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2006 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2007 bits<4> Rd;
2008 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002009
Johnny Chen103bf952011-04-01 23:30:25 +00002010 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002011 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002012 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002013 let Inst{3-0} = Rm;
2014 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002015}
2016
Dale Johannesen38d5f042010-06-15 22:24:08 +00002017// A version for the smaller set of tail call registers.
2018let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002019def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002020 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2021 bits<4> Rd;
2022 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002023
Dale Johannesen38d5f042010-06-15 22:24:08 +00002024 let Inst{11-4} = 0b00000000;
2025 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002026 let Inst{3-0} = Rm;
2027 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002028}
2029
Evan Chengf40deed2010-10-27 23:41:30 +00002030def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002031 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002032 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2033 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002034 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002035 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002036 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002037 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002038 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002039 let Inst{25} = 0;
2040}
Evan Chenga2515702007-03-19 07:09:02 +00002041
Evan Chengc4af4632010-11-17 20:13:28 +00002042let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002043def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2044 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002045 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002046 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002047 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002048 let Inst{15-12} = Rd;
2049 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002050 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002051}
2052
Evan Chengc4af4632010-11-17 20:13:28 +00002053let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002054def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002055 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002056 "movw", "\t$Rd, $imm",
2057 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002058 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002059 bits<4> Rd;
2060 bits<16> imm;
2061 let Inst{15-12} = Rd;
2062 let Inst{11-0} = imm{11-0};
2063 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002064 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002065 let Inst{25} = 1;
2066}
2067
Evan Cheng53519f02011-01-21 18:55:51 +00002068def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2069 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002070
2071let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002072def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002073 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002074 "movt", "\t$Rd, $imm",
2075 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002076 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002077 lo16AllZero:$imm))]>, UnaryDP,
2078 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002079 bits<4> Rd;
2080 bits<16> imm;
2081 let Inst{15-12} = Rd;
2082 let Inst{11-0} = imm{11-0};
2083 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002084 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002085 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002086}
Evan Cheng13ab0202007-07-10 18:08:01 +00002087
Evan Cheng53519f02011-01-21 18:55:51 +00002088def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2089 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002090
2091} // Constraints
2092
Evan Cheng20956592009-10-21 08:15:52 +00002093def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2094 Requires<[IsARM, HasV6T2]>;
2095
David Goodwinca01a8d2009-09-01 18:32:09 +00002096let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002097def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002098 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2099 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002100
2101// These aren't really mov instructions, but we have to define them this way
2102// due to flag operands.
2103
Evan Cheng071a2792007-09-11 19:55:27 +00002104let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002105def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002106 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2107 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002108def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002109 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2110 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002111}
Evan Chenga8e29892007-01-19 07:51:42 +00002112
Evan Chenga8e29892007-01-19 07:51:42 +00002113//===----------------------------------------------------------------------===//
2114// Extend Instructions.
2115//
2116
2117// Sign extenders
2118
Evan Cheng576a3962010-09-25 00:49:35 +00002119defm SXTB : AI_ext_rrot<0b01101010,
2120 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2121defm SXTH : AI_ext_rrot<0b01101011,
2122 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002123
Evan Cheng576a3962010-09-25 00:49:35 +00002124defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002125 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002126defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002127 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002128
Johnny Chen2ec5e492010-02-22 21:50:40 +00002129// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002130defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002131
2132// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002133defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002134
2135// Zero extenders
2136
2137let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002138defm UXTB : AI_ext_rrot<0b01101110,
2139 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2140defm UXTH : AI_ext_rrot<0b01101111,
2141 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2142defm UXTB16 : AI_ext_rrot<0b01101100,
2143 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002144
Jim Grosbach542f6422010-07-28 23:25:44 +00002145// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2146// The transformation should probably be done as a combiner action
2147// instead so we can include a check for masking back in the upper
2148// eight bits of the source into the lower eight bits of the result.
2149//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2150// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002151def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002152 (UXTB16r_rot GPR:$Src, 8)>;
2153
Evan Cheng576a3962010-09-25 00:49:35 +00002154defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002155 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002156defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002157 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002158}
2159
Evan Chenga8e29892007-01-19 07:51:42 +00002160// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002161// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002162defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002163
Evan Chenga8e29892007-01-19 07:51:42 +00002164
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002165def SBFX : I<(outs GPR:$Rd),
2166 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002167 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002168 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002169 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002170 bits<4> Rd;
2171 bits<4> Rn;
2172 bits<5> lsb;
2173 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002174 let Inst{27-21} = 0b0111101;
2175 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002176 let Inst{20-16} = width;
2177 let Inst{15-12} = Rd;
2178 let Inst{11-7} = lsb;
2179 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002180}
2181
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002182def UBFX : I<(outs GPR:$Rd),
2183 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002184 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002185 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002186 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002187 bits<4> Rd;
2188 bits<4> Rn;
2189 bits<5> lsb;
2190 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002191 let Inst{27-21} = 0b0111111;
2192 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002193 let Inst{20-16} = width;
2194 let Inst{15-12} = Rd;
2195 let Inst{11-7} = lsb;
2196 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002197}
2198
Evan Chenga8e29892007-01-19 07:51:42 +00002199//===----------------------------------------------------------------------===//
2200// Arithmetic Instructions.
2201//
2202
Jim Grosbach26421962008-10-14 20:36:24 +00002203defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002204 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002205 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002206defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002207 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002208 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002209
Evan Chengc85e8322007-07-05 07:13:32 +00002210// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002211defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002212 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002213 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2214defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002215 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002216 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002217
Evan Cheng62674222009-06-25 23:34:10 +00002218defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002219 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002220defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002221 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002222
2223// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002224let usesCustomInserter = 1 in {
2225defm ADCS : AI1_adde_sube_s_irs<
2226 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2227defm SBCS : AI1_adde_sube_s_irs<
2228 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2229}
Evan Chenga8e29892007-01-19 07:51:42 +00002230
Jim Grosbach84760882010-10-15 18:42:41 +00002231def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2232 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2233 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2234 bits<4> Rd;
2235 bits<4> Rn;
2236 bits<12> imm;
2237 let Inst{25} = 1;
2238 let Inst{15-12} = Rd;
2239 let Inst{19-16} = Rn;
2240 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002241}
Evan Cheng13ab0202007-07-10 18:08:01 +00002242
Bob Wilsoncff71782010-08-05 18:23:43 +00002243// The reg/reg form is only defined for the disassembler; for codegen it is
2244// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002245def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2246 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002247 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002248 bits<4> Rd;
2249 bits<4> Rn;
2250 bits<4> Rm;
2251 let Inst{11-4} = 0b00000000;
2252 let Inst{25} = 0;
2253 let Inst{3-0} = Rm;
2254 let Inst{15-12} = Rd;
2255 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002256}
2257
Jim Grosbach84760882010-10-15 18:42:41 +00002258def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2259 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2260 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2261 bits<4> Rd;
2262 bits<4> Rn;
2263 bits<12> shift;
2264 let Inst{25} = 0;
2265 let Inst{11-0} = shift;
2266 let Inst{15-12} = Rd;
2267 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002268}
Evan Chengc85e8322007-07-05 07:13:32 +00002269
2270// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002271// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2272let usesCustomInserter = 1 in {
2273def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2274 Size4Bytes, IIC_iALUi,
2275 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2276def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2277 Size4Bytes, IIC_iALUr,
2278 [/* For disassembly only; pattern left blank */]>;
2279def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2280 Size4Bytes, IIC_iALUsr,
2281 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002282}
Evan Chengc85e8322007-07-05 07:13:32 +00002283
Evan Cheng62674222009-06-25 23:34:10 +00002284let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002285def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2286 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2287 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002288 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002289 bits<4> Rd;
2290 bits<4> Rn;
2291 bits<12> imm;
2292 let Inst{25} = 1;
2293 let Inst{15-12} = Rd;
2294 let Inst{19-16} = Rn;
2295 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002296}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002297// The reg/reg form is only defined for the disassembler; for codegen it is
2298// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002299def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2300 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002301 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002302 bits<4> Rd;
2303 bits<4> Rn;
2304 bits<4> Rm;
2305 let Inst{11-4} = 0b00000000;
2306 let Inst{25} = 0;
2307 let Inst{3-0} = Rm;
2308 let Inst{15-12} = Rd;
2309 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002310}
Jim Grosbach84760882010-10-15 18:42:41 +00002311def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2312 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2313 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002314 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002315 bits<4> Rd;
2316 bits<4> Rn;
2317 bits<12> shift;
2318 let Inst{25} = 0;
2319 let Inst{11-0} = shift;
2320 let Inst{15-12} = Rd;
2321 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002322}
Evan Cheng62674222009-06-25 23:34:10 +00002323}
2324
Owen Andersonb48c7912011-04-05 23:55:28 +00002325// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2326let usesCustomInserter = 1, Uses = [CPSR] in {
2327def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2328 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002329 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002330def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2331 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002332 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002333}
Evan Cheng2c614c52007-06-06 10:17:05 +00002334
Evan Chenga8e29892007-01-19 07:51:42 +00002335// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002336// The assume-no-carry-in form uses the negation of the input since add/sub
2337// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2338// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2339// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002340def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2341 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002342def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2343 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2344// The with-carry-in form matches bitwise not instead of the negation.
2345// Effectively, the inverse interpretation of the carry flag already accounts
2346// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002347def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002348 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002349def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2350 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002351
2352// Note: These are implemented in C++ code, because they have to generate
2353// ADD/SUBrs instructions, which use a complex pattern that a xform function
2354// cannot produce.
2355// (mul X, 2^n+1) -> (add (X << n), X)
2356// (mul X, 2^n-1) -> (rsb X, (X << n))
2357
Johnny Chen667d1272010-02-22 18:50:54 +00002358// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002359// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002360class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002361 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2362 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2363 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002364 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002365 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002366 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002367 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002368 let Inst{11-4} = op11_4;
2369 let Inst{19-16} = Rn;
2370 let Inst{15-12} = Rd;
2371 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002372}
2373
Johnny Chen667d1272010-02-22 18:50:54 +00002374// Saturating add/subtract -- for disassembly only
2375
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002376def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002377 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2378 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002379def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002380 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2381 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2382def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2383 "\t$Rd, $Rm, $Rn">;
2384def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2385 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002386
2387def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2388def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2389def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2390def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2391def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2392def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2393def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2394def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2395def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2396def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2397def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2398def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002399
2400// Signed/Unsigned add/subtract -- for disassembly only
2401
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002402def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2403def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2404def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2405def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2406def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2407def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2408def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2409def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2410def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2411def USAX : AAI<0b01100101, 0b11110101, "usax">;
2412def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2413def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002414
2415// Signed/Unsigned halving add/subtract -- for disassembly only
2416
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002417def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2418def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2419def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2420def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2421def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2422def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2423def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2424def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2425def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2426def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2427def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2428def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002429
Johnny Chenadc77332010-02-26 22:04:29 +00002430// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002431
Jim Grosbach70987fb2010-10-18 23:35:38 +00002432def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002433 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002434 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002435 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002436 bits<4> Rd;
2437 bits<4> Rn;
2438 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002439 let Inst{27-20} = 0b01111000;
2440 let Inst{15-12} = 0b1111;
2441 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002442 let Inst{19-16} = Rd;
2443 let Inst{11-8} = Rm;
2444 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002445}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002446def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002447 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002448 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002449 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002450 bits<4> Rd;
2451 bits<4> Rn;
2452 bits<4> Rm;
2453 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002454 let Inst{27-20} = 0b01111000;
2455 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002456 let Inst{19-16} = Rd;
2457 let Inst{15-12} = Ra;
2458 let Inst{11-8} = Rm;
2459 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002460}
2461
2462// Signed/Unsigned saturate -- for disassembly only
2463
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002464def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002465 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002466 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002467 bits<4> Rd;
2468 bits<5> sat_imm;
2469 bits<4> Rn;
2470 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002471 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002472 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002473 let Inst{20-16} = sat_imm;
2474 let Inst{15-12} = Rd;
2475 let Inst{11-7} = sh{7-3};
2476 let Inst{6} = sh{0};
2477 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002478}
2479
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002480def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002481 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002482 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002483 bits<4> Rd;
2484 bits<4> sat_imm;
2485 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002486 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002487 let Inst{11-4} = 0b11110011;
2488 let Inst{15-12} = Rd;
2489 let Inst{19-16} = sat_imm;
2490 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002491}
2492
Jim Grosbach70987fb2010-10-18 23:35:38 +00002493def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2494 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002495 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002496 bits<4> Rd;
2497 bits<5> sat_imm;
2498 bits<4> Rn;
2499 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002500 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002501 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002502 let Inst{15-12} = Rd;
2503 let Inst{11-7} = sh{7-3};
2504 let Inst{6} = sh{0};
2505 let Inst{20-16} = sat_imm;
2506 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002507}
2508
Jim Grosbach70987fb2010-10-18 23:35:38 +00002509def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2510 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002511 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002512 bits<4> Rd;
2513 bits<4> sat_imm;
2514 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002515 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002516 let Inst{11-4} = 0b11110011;
2517 let Inst{15-12} = Rd;
2518 let Inst{19-16} = sat_imm;
2519 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002520}
Evan Chenga8e29892007-01-19 07:51:42 +00002521
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002522def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2523def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002524
Evan Chenga8e29892007-01-19 07:51:42 +00002525//===----------------------------------------------------------------------===//
2526// Bitwise Instructions.
2527//
2528
Jim Grosbach26421962008-10-14 20:36:24 +00002529defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002530 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002531 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002532defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002533 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002534 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002535defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002536 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002537 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002538defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002539 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002540 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002541
Jim Grosbach3fea191052010-10-21 22:03:21 +00002542def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002543 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002544 "bfc", "\t$Rd, $imm", "$src = $Rd",
2545 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002546 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002547 bits<4> Rd;
2548 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002549 let Inst{27-21} = 0b0111110;
2550 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002551 let Inst{15-12} = Rd;
2552 let Inst{11-7} = imm{4-0}; // lsb
2553 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002554}
2555
Johnny Chenb2503c02010-02-17 06:31:48 +00002556// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002557def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002558 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002559 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2560 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002561 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002562 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002563 bits<4> Rd;
2564 bits<4> Rn;
2565 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002566 let Inst{27-21} = 0b0111110;
2567 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002568 let Inst{15-12} = Rd;
2569 let Inst{11-7} = imm{4-0}; // lsb
2570 let Inst{20-16} = imm{9-5}; // width
2571 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002572}
2573
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002574// GNU as only supports this form of bfi (w/ 4 arguments)
2575let isAsmParserOnly = 1 in
2576def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2577 lsb_pos_imm:$lsb, width_imm:$width),
2578 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2579 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2580 []>, Requires<[IsARM, HasV6T2]> {
2581 bits<4> Rd;
2582 bits<4> Rn;
2583 bits<5> lsb;
2584 bits<5> width;
2585 let Inst{27-21} = 0b0111110;
2586 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2587 let Inst{15-12} = Rd;
2588 let Inst{11-7} = lsb;
2589 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2590 let Inst{3-0} = Rn;
2591}
2592
Jim Grosbach36860462010-10-21 22:19:32 +00002593def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2594 "mvn", "\t$Rd, $Rm",
2595 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2596 bits<4> Rd;
2597 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002598 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002599 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002600 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002601 let Inst{15-12} = Rd;
2602 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002603}
Jim Grosbach36860462010-10-21 22:19:32 +00002604def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2605 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2606 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2607 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002608 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002609 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002610 let Inst{19-16} = 0b0000;
2611 let Inst{15-12} = Rd;
2612 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002613}
Evan Chengc4af4632010-11-17 20:13:28 +00002614let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002615def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2616 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2617 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2618 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002619 bits<12> imm;
2620 let Inst{25} = 1;
2621 let Inst{19-16} = 0b0000;
2622 let Inst{15-12} = Rd;
2623 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002624}
Evan Chenga8e29892007-01-19 07:51:42 +00002625
2626def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2627 (BICri GPR:$src, so_imm_not:$imm)>;
2628
2629//===----------------------------------------------------------------------===//
2630// Multiply Instructions.
2631//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002632class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2633 string opc, string asm, list<dag> pattern>
2634 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2635 bits<4> Rd;
2636 bits<4> Rm;
2637 bits<4> Rn;
2638 let Inst{19-16} = Rd;
2639 let Inst{11-8} = Rm;
2640 let Inst{3-0} = Rn;
2641}
2642class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2643 string opc, string asm, list<dag> pattern>
2644 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2645 bits<4> RdLo;
2646 bits<4> RdHi;
2647 bits<4> Rm;
2648 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002649 let Inst{19-16} = RdHi;
2650 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002651 let Inst{11-8} = Rm;
2652 let Inst{3-0} = Rn;
2653}
Evan Chenga8e29892007-01-19 07:51:42 +00002654
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002655let isCommutable = 1 in {
2656let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002657def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2658 pred:$p, cc_out:$s),
2659 Size4Bytes, IIC_iMUL32,
2660 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2661 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002662
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002663def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2664 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002665 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002666 Requires<[IsARM, HasV6]> {
2667 let Inst{15-12} = 0b0000;
2668}
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002669}
Evan Chenga8e29892007-01-19 07:51:42 +00002670
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002671let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002672def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2673 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson19f6f502011-03-18 19:47:14 +00002674 Size4Bytes, IIC_iMAC32,
2675 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002676 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002677 bits<4> Ra;
2678 let Inst{15-12} = Ra;
2679}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002680def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2681 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002682 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2683 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002684 bits<4> Ra;
2685 let Inst{15-12} = Ra;
2686}
Evan Chenga8e29892007-01-19 07:51:42 +00002687
Jim Grosbach65711012010-11-19 22:22:37 +00002688def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2689 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2690 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002691 Requires<[IsARM, HasV6T2]> {
2692 bits<4> Rd;
2693 bits<4> Rm;
2694 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002695 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002696 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002697 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002698 let Inst{11-8} = Rm;
2699 let Inst{3-0} = Rn;
2700}
Evan Chengedcbada2009-07-06 22:05:45 +00002701
Evan Chenga8e29892007-01-19 07:51:42 +00002702// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002703
Evan Chengcd799b92009-06-12 20:46:18 +00002704let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002705let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002706let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002707def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002708 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002709 Size4Bytes, IIC_iMUL64, []>,
2710 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002711
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002712def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2713 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2714 Size4Bytes, IIC_iMUL64, []>,
2715 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002716}
2717
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002718def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2719 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002720 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2721 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002722
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002723def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2724 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002725 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2726 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002727}
Evan Chenga8e29892007-01-19 07:51:42 +00002728
2729// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002730let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002731def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002732 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002733 Size4Bytes, IIC_iMAC64, []>,
2734 Requires<[IsARM, NoV6]>;
2735def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002736 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002737 Size4Bytes, IIC_iMAC64, []>,
2738 Requires<[IsARM, NoV6]>;
2739def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002740 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002741 Size4Bytes, IIC_iMAC64, []>,
2742 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002743
2744}
2745
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002746def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2747 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002748 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2749 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002750def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2751 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002752 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2753 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002754
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002755def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2756 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2757 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2758 Requires<[IsARM, HasV6]> {
2759 bits<4> RdLo;
2760 bits<4> RdHi;
2761 bits<4> Rm;
2762 bits<4> Rn;
2763 let Inst{19-16} = RdLo;
2764 let Inst{15-12} = RdHi;
2765 let Inst{11-8} = Rm;
2766 let Inst{3-0} = Rn;
2767}
Evan Chengcd799b92009-06-12 20:46:18 +00002768} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002769
2770// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002771def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2772 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2773 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002774 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002775 let Inst{15-12} = 0b1111;
2776}
Evan Cheng13ab0202007-07-10 18:08:01 +00002777
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002778def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2779 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002780 [/* For disassembly only; pattern left blank */]>,
2781 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002782 let Inst{15-12} = 0b1111;
2783}
2784
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002785def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2786 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2787 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2788 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2789 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002790
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002791def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2792 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2793 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002794 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002795 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002796
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002797def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2798 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2799 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2800 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2801 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002802
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002803def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2804 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2805 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002806 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002807 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002808
Raul Herbster37fb5b12007-08-30 23:25:47 +00002809multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002810 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2811 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2812 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2813 (sext_inreg GPR:$Rm, i16)))]>,
2814 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002815
Jim Grosbach3870b752010-10-22 18:35:16 +00002816 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2817 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2818 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2819 (sra GPR:$Rm, (i32 16))))]>,
2820 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002821
Jim Grosbach3870b752010-10-22 18:35:16 +00002822 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2823 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2824 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2825 (sext_inreg GPR:$Rm, i16)))]>,
2826 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002827
Jim Grosbach3870b752010-10-22 18:35:16 +00002828 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2829 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2830 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2831 (sra GPR:$Rm, (i32 16))))]>,
2832 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002833
Jim Grosbach3870b752010-10-22 18:35:16 +00002834 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2835 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2836 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2837 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2838 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002839
Jim Grosbach3870b752010-10-22 18:35:16 +00002840 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2841 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2842 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2843 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2844 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002845}
2846
Raul Herbster37fb5b12007-08-30 23:25:47 +00002847
2848multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002849 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002850 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2851 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2852 [(set GPR:$Rd, (add GPR:$Ra,
2853 (opnode (sext_inreg GPR:$Rn, i16),
2854 (sext_inreg GPR:$Rm, i16))))]>,
2855 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002856
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002857 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002858 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2859 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2860 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2861 (sra GPR:$Rm, (i32 16)))))]>,
2862 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002863
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002864 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002865 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2866 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2867 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2868 (sext_inreg GPR:$Rm, i16))))]>,
2869 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002870
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002871 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002872 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2873 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2874 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2875 (sra GPR:$Rm, (i32 16)))))]>,
2876 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002877
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002878 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002879 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2880 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2881 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2882 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2883 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002884
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002885 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002886 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2887 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2888 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2889 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2890 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002891}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002892
Raul Herbster37fb5b12007-08-30 23:25:47 +00002893defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2894defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002895
Johnny Chen83498e52010-02-12 21:59:23 +00002896// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002897def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2898 (ins GPR:$Rn, GPR:$Rm),
2899 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002900 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002901 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002902
Jim Grosbach3870b752010-10-22 18:35:16 +00002903def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2904 (ins GPR:$Rn, GPR:$Rm),
2905 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002906 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002907 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002908
Jim Grosbach3870b752010-10-22 18:35:16 +00002909def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2910 (ins GPR:$Rn, GPR:$Rm),
2911 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002912 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002913 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002914
Jim Grosbach3870b752010-10-22 18:35:16 +00002915def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2916 (ins GPR:$Rn, GPR:$Rm),
2917 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002918 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002919 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002920
Johnny Chen667d1272010-02-22 18:50:54 +00002921// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002922class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2923 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002924 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002925 bits<4> Rn;
2926 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002927 let Inst{4} = 1;
2928 let Inst{5} = swap;
2929 let Inst{6} = sub;
2930 let Inst{7} = 0;
2931 let Inst{21-20} = 0b00;
2932 let Inst{22} = long;
2933 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002934 let Inst{11-8} = Rm;
2935 let Inst{3-0} = Rn;
2936}
2937class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2938 InstrItinClass itin, string opc, string asm>
2939 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2940 bits<4> Rd;
2941 let Inst{15-12} = 0b1111;
2942 let Inst{19-16} = Rd;
2943}
2944class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2945 InstrItinClass itin, string opc, string asm>
2946 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2947 bits<4> Ra;
2948 let Inst{15-12} = Ra;
2949}
2950class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2951 InstrItinClass itin, string opc, string asm>
2952 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2953 bits<4> RdLo;
2954 bits<4> RdHi;
2955 let Inst{19-16} = RdHi;
2956 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002957}
2958
2959multiclass AI_smld<bit sub, string opc> {
2960
Jim Grosbach385e1362010-10-22 19:15:30 +00002961 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2962 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002963
Jim Grosbach385e1362010-10-22 19:15:30 +00002964 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2965 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002966
Jim Grosbach385e1362010-10-22 19:15:30 +00002967 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2968 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2969 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002970
Jim Grosbach385e1362010-10-22 19:15:30 +00002971 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2972 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2973 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002974
2975}
2976
2977defm SMLA : AI_smld<0, "smla">;
2978defm SMLS : AI_smld<1, "smls">;
2979
Johnny Chen2ec5e492010-02-22 21:50:40 +00002980multiclass AI_sdml<bit sub, string opc> {
2981
Jim Grosbach385e1362010-10-22 19:15:30 +00002982 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2983 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2984 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2985 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002986}
2987
2988defm SMUA : AI_sdml<0, "smua">;
2989defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002990
Evan Chenga8e29892007-01-19 07:51:42 +00002991//===----------------------------------------------------------------------===//
2992// Misc. Arithmetic Instructions.
2993//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002994
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002995def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2996 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2997 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002998
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002999def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3000 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3001 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3002 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003003
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003004def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3005 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3006 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003007
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003008def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3009 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
3010 [(set GPR:$Rd,
3011 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
3012 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
3013 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
3014 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
3015 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003016
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003017def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3018 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3019 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00003020 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00003021 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003022 (shl GPR:$Rm, (i32 8))), i16))]>,
3023 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003024
Evan Cheng3f30af32011-03-18 21:52:42 +00003025def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3026 (shl GPR:$Rm, (i32 8))), i16),
3027 (REVSH GPR:$Rm)>;
3028
3029// Need the AddedComplexity or else MOVs + REV would be chosen.
3030let AddedComplexity = 5 in
3031def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3032
Bob Wilsonf955f292010-08-17 17:23:19 +00003033def lsl_shift_imm : SDNodeXForm<imm, [{
3034 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3035 return CurDAG->getTargetConstant(Sh, MVT::i32);
3036}]>;
3037
Eric Christopher8f232d32011-04-28 05:49:04 +00003038def lsl_amt : ImmLeaf<i32, [{
3039 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003040}], lsl_shift_imm>;
3041
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003042def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3043 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3044 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3045 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3046 (and (shl GPR:$Rm, lsl_amt:$sh),
3047 0xFFFF0000)))]>,
3048 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003049
Evan Chenga8e29892007-01-19 07:51:42 +00003050// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003051def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3052 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3053def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3054 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003055
Bob Wilsonf955f292010-08-17 17:23:19 +00003056def asr_shift_imm : SDNodeXForm<imm, [{
3057 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3058 return CurDAG->getTargetConstant(Sh, MVT::i32);
3059}]>;
3060
Eric Christopher8f232d32011-04-28 05:49:04 +00003061def asr_amt : ImmLeaf<i32, [{
3062 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003063}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003064
Bob Wilsondc66eda2010-08-16 22:26:55 +00003065// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3066// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003067def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3068 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3069 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3070 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3071 (and (sra GPR:$Rm, asr_amt:$sh),
3072 0xFFFF)))]>,
3073 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003074
Evan Chenga8e29892007-01-19 07:51:42 +00003075// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3076// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003077def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003078 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003079def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003080 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3081 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003082
Evan Chenga8e29892007-01-19 07:51:42 +00003083//===----------------------------------------------------------------------===//
3084// Comparison Instructions...
3085//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003086
Jim Grosbach26421962008-10-14 20:36:24 +00003087defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003088 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003089 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003090
Jim Grosbach97a884d2010-12-07 20:41:06 +00003091// ARMcmpZ can re-use the above instruction definitions.
3092def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3093 (CMPri GPR:$src, so_imm:$imm)>;
3094def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3095 (CMPrr GPR:$src, GPR:$rhs)>;
3096def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3097 (CMPrs GPR:$src, so_reg:$rhs)>;
3098
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003099// FIXME: We have to be careful when using the CMN instruction and comparison
3100// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003101// results:
3102//
3103// rsbs r1, r1, 0
3104// cmp r0, r1
3105// mov r0, #0
3106// it ls
3107// mov r0, #1
3108//
3109// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003110//
Bill Wendling6165e872010-08-26 18:33:51 +00003111// cmn r0, r1
3112// mov r0, #0
3113// it ls
3114// mov r0, #1
3115//
3116// However, the CMN gives the *opposite* result when r1 is 0. This is because
3117// the carry flag is set in the CMP case but not in the CMN case. In short, the
3118// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3119// value of r0 and the carry bit (because the "carry bit" parameter to
3120// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3121// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3122// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3123// parameter to AddWithCarry is defined as 0).
3124//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003125// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003126//
3127// x = 0
3128// ~x = 0xFFFF FFFF
3129// ~x + 1 = 0x1 0000 0000
3130// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3131//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003132// Therefore, we should disable CMN when comparing against zero, until we can
3133// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3134// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003135//
3136// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3137//
3138// This is related to <rdar://problem/7569620>.
3139//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003140//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3141// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003142
Evan Chenga8e29892007-01-19 07:51:42 +00003143// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003144defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003145 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003146 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003147defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003148 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003149 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003150
David Goodwinc0309b42009-06-29 15:33:01 +00003151defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003152 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003153 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003154
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003155//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3156// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003157
David Goodwinc0309b42009-06-29 15:33:01 +00003158def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003159 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003160
Evan Cheng218977b2010-07-13 19:27:42 +00003161// Pseudo i64 compares for some floating point compares.
3162let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3163 Defs = [CPSR] in {
3164def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003165 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003166 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003167 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3168
3169def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003170 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003171 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3172} // usesCustomInserter
3173
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003174
Evan Chenga8e29892007-01-19 07:51:42 +00003175// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003176// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003177// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003178let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003179def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3180 Size4Bytes, IIC_iCMOVr,
3181 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3182 RegConstraint<"$false = $Rd">;
3183def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3184 (ins GPR:$false, so_reg:$shift, pred:$p),
3185 Size4Bytes, IIC_iCMOVsr,
3186 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3187 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003188
Evan Chengc4af4632010-11-17 20:13:28 +00003189let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003190def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3191 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3192 Size4Bytes, IIC_iMOVi,
3193 []>,
3194 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003195
Evan Chengc4af4632010-11-17 20:13:28 +00003196let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003197def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3198 (ins GPR:$false, so_imm:$imm, pred:$p),
3199 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003200 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003201 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003202
Evan Cheng63f35442010-11-13 02:25:14 +00003203// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003204let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003205def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3206 (ins GPR:$false, i32imm:$src, pred:$p),
3207 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003208
Evan Chengc4af4632010-11-17 20:13:28 +00003209let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003210def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3211 (ins GPR:$false, so_imm:$imm, pred:$p),
3212 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003213 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003214 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003215} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003216
Jim Grosbach3728e962009-12-10 00:11:09 +00003217//===----------------------------------------------------------------------===//
3218// Atomic operations intrinsics
3219//
3220
Bob Wilsonf74a4292010-10-30 00:54:37 +00003221def memb_opt : Operand<i32> {
3222 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003223 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003224}
Jim Grosbach3728e962009-12-10 00:11:09 +00003225
Bob Wilsonf74a4292010-10-30 00:54:37 +00003226// memory barriers protect the atomic sequences
3227let hasSideEffects = 1 in {
3228def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3229 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3230 Requires<[IsARM, HasDB]> {
3231 bits<4> opt;
3232 let Inst{31-4} = 0xf57ff05;
3233 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003234}
Jim Grosbach3728e962009-12-10 00:11:09 +00003235}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003236
Bob Wilsonf74a4292010-10-30 00:54:37 +00003237def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3238 "dsb", "\t$opt",
3239 [/* For disassembly only; pattern left blank */]>,
3240 Requires<[IsARM, HasDB]> {
3241 bits<4> opt;
3242 let Inst{31-4} = 0xf57ff04;
3243 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003244}
3245
Johnny Chenfd6037d2010-02-18 00:19:08 +00003246// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003247def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3248 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003249 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003250 let Inst{3-0} = 0b1111;
3251}
3252
Jim Grosbach66869102009-12-11 18:52:41 +00003253let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003254 let Uses = [CPSR] in {
3255 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003256 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003257 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3258 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003260 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3261 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003262 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003263 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3264 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003266 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3267 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003269 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3270 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003272 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003273 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3274 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3275 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3276 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3278 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3279 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3280 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3281 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3282 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3284 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003285 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003287 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3288 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003290 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3291 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003293 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3294 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003296 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3297 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003298 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003299 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3300 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003301 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003302 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003303 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3304 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3305 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3306 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3307 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3308 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3309 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3310 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3311 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3312 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3313 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3314 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003315 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003317 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3318 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003319 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003320 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3321 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003322 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003323 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3324 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003325 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003326 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3327 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003328 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003329 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3330 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003331 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003332 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003333 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3334 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3335 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3336 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3337 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3338 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3339 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3340 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3341 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3342 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3343 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3344 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003345
3346 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003347 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003348 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3349 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003350 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003351 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3352 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003353 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003354 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3355
Jim Grosbache801dc42009-12-12 01:40:06 +00003356 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003357 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003358 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3359 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003360 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003361 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3362 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003363 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003364 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3365}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003366}
3367
3368let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003369def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3370 "ldrexb", "\t$Rt, $addr", []>;
3371def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3372 "ldrexh", "\t$Rt, $addr", []>;
3373def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3374 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003375let hasExtraDefRegAllocReq = 1 in
3376 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3377 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003378}
3379
Jim Grosbach86875a22010-10-29 19:58:57 +00003380let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003381def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3382 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3383def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3384 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3385def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3386 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003387}
3388
3389let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003390def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003391 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3392 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003393
Johnny Chenb9436272010-02-17 22:37:58 +00003394// Clear-Exclusive is for disassembly only.
3395def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3396 [/* For disassembly only; pattern left blank */]>,
3397 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003398 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003399}
3400
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003401// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3402let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003403def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3404 [/* For disassembly only; pattern left blank */]>;
3405def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3406 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003407}
3408
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003409//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003410// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003411//
3412
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003413def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3414 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3415 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003416 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3417 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003418 bits<4> opc1;
3419 bits<4> CRn;
3420 bits<4> CRd;
3421 bits<4> cop;
3422 bits<3> opc2;
3423 bits<4> CRm;
3424
3425 let Inst{3-0} = CRm;
3426 let Inst{4} = 0;
3427 let Inst{7-5} = opc2;
3428 let Inst{11-8} = cop;
3429 let Inst{15-12} = CRd;
3430 let Inst{19-16} = CRn;
3431 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003432}
3433
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003434def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3435 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3436 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003437 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3438 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003439 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003440 bits<4> opc1;
3441 bits<4> CRn;
3442 bits<4> CRd;
3443 bits<4> cop;
3444 bits<3> opc2;
3445 bits<4> CRm;
3446
3447 let Inst{3-0} = CRm;
3448 let Inst{4} = 0;
3449 let Inst{7-5} = opc2;
3450 let Inst{11-8} = cop;
3451 let Inst{15-12} = CRd;
3452 let Inst{19-16} = CRn;
3453 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003454}
3455
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003456class ACI<dag oops, dag iops, string opc, string asm,
3457 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003458 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3459 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003460 let Inst{27-25} = 0b110;
3461}
3462
Johnny Chen670a4562011-04-04 23:39:08 +00003463multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003464
3465 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003466 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3467 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003468 let Inst{31-28} = op31_28;
3469 let Inst{24} = 1; // P = 1
3470 let Inst{21} = 0; // W = 0
3471 let Inst{22} = 0; // D = 0
3472 let Inst{20} = load;
3473 }
3474
3475 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003476 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3477 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003478 let Inst{31-28} = op31_28;
3479 let Inst{24} = 1; // P = 1
3480 let Inst{21} = 1; // W = 1
3481 let Inst{22} = 0; // D = 0
3482 let Inst{20} = load;
3483 }
3484
3485 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003486 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3487 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003488 let Inst{31-28} = op31_28;
3489 let Inst{24} = 0; // P = 0
3490 let Inst{21} = 1; // W = 1
3491 let Inst{22} = 0; // D = 0
3492 let Inst{20} = load;
3493 }
3494
3495 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003496 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3497 ops),
3498 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003499 let Inst{31-28} = op31_28;
3500 let Inst{24} = 0; // P = 0
3501 let Inst{23} = 1; // U = 1
3502 let Inst{21} = 0; // W = 0
3503 let Inst{22} = 0; // D = 0
3504 let Inst{20} = load;
3505 }
3506
3507 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003508 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3509 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003510 let Inst{31-28} = op31_28;
3511 let Inst{24} = 1; // P = 1
3512 let Inst{21} = 0; // W = 0
3513 let Inst{22} = 1; // D = 1
3514 let Inst{20} = load;
3515 }
3516
3517 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003518 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3519 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3520 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003521 let Inst{31-28} = op31_28;
3522 let Inst{24} = 1; // P = 1
3523 let Inst{21} = 1; // W = 1
3524 let Inst{22} = 1; // D = 1
3525 let Inst{20} = load;
3526 }
3527
3528 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003529 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3530 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3531 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003532 let Inst{31-28} = op31_28;
3533 let Inst{24} = 0; // P = 0
3534 let Inst{21} = 1; // W = 1
3535 let Inst{22} = 1; // D = 1
3536 let Inst{20} = load;
3537 }
3538
3539 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003540 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3541 ops),
3542 !strconcat(!strconcat(opc, "l"), cond),
3543 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003544 let Inst{31-28} = op31_28;
3545 let Inst{24} = 0; // P = 0
3546 let Inst{23} = 1; // U = 1
3547 let Inst{21} = 0; // W = 0
3548 let Inst{22} = 1; // D = 1
3549 let Inst{20} = load;
3550 }
3551}
3552
Johnny Chen670a4562011-04-04 23:39:08 +00003553defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3554defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3555defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3556defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003557
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003558//===----------------------------------------------------------------------===//
3559// Move between coprocessor and ARM core register -- for disassembly only
3560//
3561
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003562class MovRCopro<string opc, bit direction, dag oops, dag iops,
3563 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003564 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003565 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003566 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003567 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003568
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003569 bits<4> Rt;
3570 bits<4> cop;
3571 bits<3> opc1;
3572 bits<3> opc2;
3573 bits<4> CRm;
3574 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003575
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003576 let Inst{15-12} = Rt;
3577 let Inst{11-8} = cop;
3578 let Inst{23-21} = opc1;
3579 let Inst{7-5} = opc2;
3580 let Inst{3-0} = CRm;
3581 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003582}
3583
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003584def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003585 (outs),
3586 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3587 c_imm:$CRm, i32imm:$opc2),
3588 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3589 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003590def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003591 (outs GPR:$Rt),
3592 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3593 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003594
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003595def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3596 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3597
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003598class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3599 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003600 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003601 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003602 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003603 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003604 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003605
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003606 bits<4> Rt;
3607 bits<4> cop;
3608 bits<3> opc1;
3609 bits<3> opc2;
3610 bits<4> CRm;
3611 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003612
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003613 let Inst{15-12} = Rt;
3614 let Inst{11-8} = cop;
3615 let Inst{23-21} = opc1;
3616 let Inst{7-5} = opc2;
3617 let Inst{3-0} = CRm;
3618 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003619}
3620
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003621def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003622 (outs),
3623 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3624 c_imm:$CRm, i32imm:$opc2),
3625 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3626 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003627def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003628 (outs GPR:$Rt),
3629 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3630 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003631
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003632def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3633 imm:$CRm, imm:$opc2),
3634 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3635
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003636class MovRRCopro<string opc, bit direction,
3637 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003638 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3639 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003640 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003641 let Inst{23-21} = 0b010;
3642 let Inst{20} = direction;
3643
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003644 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003645 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003646 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003647 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003648 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003649
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003650 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003651 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003652 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003653 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003654 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003655}
3656
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003657def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3658 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3659 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003660def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3661
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003662class MovRRCopro2<string opc, bit direction,
3663 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003664 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003665 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3666 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003667 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003668 let Inst{23-21} = 0b010;
3669 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003670
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003671 bits<4> Rt;
3672 bits<4> Rt2;
3673 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003674 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003675 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003676
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003677 let Inst{15-12} = Rt;
3678 let Inst{19-16} = Rt2;
3679 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003680 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003681 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003682}
3683
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003684def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3685 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3686 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003687def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003688
Johnny Chenb98e1602010-02-12 18:55:33 +00003689//===----------------------------------------------------------------------===//
3690// Move between special register and ARM core register -- for disassembly only
3691//
3692
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003693// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003694def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003695 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003696 bits<4> Rd;
3697 let Inst{23-16} = 0b00001111;
3698 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003699 let Inst{7-4} = 0b0000;
3700}
3701
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003702def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003703 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003704 bits<4> Rd;
3705 let Inst{23-16} = 0b01001111;
3706 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003707 let Inst{7-4} = 0b0000;
3708}
3709
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003710// Move from ARM core register to Special Register
3711//
3712// No need to have both system and application versions, the encodings are the
3713// same and the assembly parser has no way to distinguish between them. The mask
3714// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3715// the mask with the fields to be accessed in the special register.
3716def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3717 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003718 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003719 bits<5> mask;
3720 bits<4> Rn;
3721
3722 let Inst{23} = 0;
3723 let Inst{22} = mask{4}; // R bit
3724 let Inst{21-20} = 0b10;
3725 let Inst{19-16} = mask{3-0};
3726 let Inst{15-12} = 0b1111;
3727 let Inst{11-4} = 0b00000000;
3728 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003729}
3730
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003731def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3732 "msr", "\t$mask, $a",
3733 [/* For disassembly only; pattern left blank */]> {
3734 bits<5> mask;
3735 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003736
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003737 let Inst{23} = 0;
3738 let Inst{22} = mask{4}; // R bit
3739 let Inst{21-20} = 0b10;
3740 let Inst{19-16} = mask{3-0};
3741 let Inst{15-12} = 0b1111;
3742 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003743}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003744
3745//===----------------------------------------------------------------------===//
3746// TLS Instructions
3747//
3748
3749// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003750// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003751// complete with fixup for the aeabi_read_tp function.
3752let isCall = 1,
3753 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3754 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3755 [(set R0, ARMthread_pointer)]>;
3756}
3757
3758//===----------------------------------------------------------------------===//
3759// SJLJ Exception handling intrinsics
3760// eh_sjlj_setjmp() is an instruction sequence to store the return
3761// address and save #0 in R0 for the non-longjmp case.
3762// Since by its nature we may be coming from some other function to get
3763// here, and we're using the stack frame for the containing function to
3764// save/restore registers, we can't keep anything live in regs across
3765// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003766// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003767// except for our own input by listing the relevant registers in Defs. By
3768// doing so, we also cause the prologue/epilogue code to actively preserve
3769// all of the callee-saved resgisters, which is exactly what we want.
3770// A constant value is passed in $val, and we use the location as a scratch.
3771//
3772// These are pseudo-instructions and are lowered to individual MC-insts, so
3773// no encoding information is necessary.
3774let Defs =
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003775 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
3776 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003777 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3778 NoItinerary,
3779 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3780 Requires<[IsARM, HasVFP2]>;
3781}
3782
3783let Defs =
3784 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3785 hasSideEffects = 1, isBarrier = 1 in {
3786 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3787 NoItinerary,
3788 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3789 Requires<[IsARM, NoVFP]>;
3790}
3791
3792// FIXME: Non-Darwin version(s)
3793let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3794 Defs = [ R7, LR, SP ] in {
3795def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3796 NoItinerary,
3797 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3798 Requires<[IsARM, IsDarwin]>;
3799}
3800
3801// eh.sjlj.dispatchsetup pseudo-instruction.
3802// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3803// handled when the pseudo is expanded (which happens before any passes
3804// that need the instruction size).
3805let isBarrier = 1, hasSideEffects = 1 in
3806def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003807 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3808 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003809 Requires<[IsDarwin]>;
3810
3811//===----------------------------------------------------------------------===//
3812// Non-Instruction Patterns
3813//
3814
3815// Large immediate handling.
3816
3817// 32-bit immediate using two piece so_imms or movw + movt.
3818// This is a single pseudo instruction, the benefit is that it can be remat'd
3819// as a single unit instead of having to handle reg inputs.
3820// FIXME: Remove this when we can do generalized remat.
3821let isReMaterializable = 1, isMoveImm = 1 in
3822def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3823 [(set GPR:$dst, (arm_i32imm:$src))]>,
3824 Requires<[IsARM]>;
3825
3826// Pseudo instruction that combines movw + movt + add pc (if PIC).
3827// It also makes it possible to rematerialize the instructions.
3828// FIXME: Remove this when we can do generalized remat and when machine licm
3829// can properly the instructions.
3830let isReMaterializable = 1 in {
3831def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3832 IIC_iMOVix2addpc,
3833 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3834 Requires<[IsARM, UseMovt]>;
3835
3836def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3837 IIC_iMOVix2,
3838 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3839 Requires<[IsARM, UseMovt]>;
3840
3841let AddedComplexity = 10 in
3842def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3843 IIC_iMOVix2ld,
3844 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3845 Requires<[IsARM, UseMovt]>;
3846} // isReMaterializable
3847
3848// ConstantPool, GlobalAddress, and JumpTable
3849def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3850 Requires<[IsARM, DontUseMovt]>;
3851def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3852def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3853 Requires<[IsARM, UseMovt]>;
3854def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3855 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3856
3857// TODO: add,sub,and, 3-instr forms?
3858
3859// Tail calls
3860def : ARMPat<(ARMtcret tcGPR:$dst),
3861 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3862
3863def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3864 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3865
3866def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3867 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3868
3869def : ARMPat<(ARMtcret tcGPR:$dst),
3870 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3871
3872def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3873 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3874
3875def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3876 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3877
3878// Direct calls
3879def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3880 Requires<[IsARM, IsNotDarwin]>;
3881def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3882 Requires<[IsARM, IsDarwin]>;
3883
3884// zextload i1 -> zextload i8
3885def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3886def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3887
3888// extload -> zextload
3889def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3890def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3891def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3892def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3893
3894def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3895
3896def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3897def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3898
3899// smul* and smla*
3900def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3901 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3902 (SMULBB GPR:$a, GPR:$b)>;
3903def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3904 (SMULBB GPR:$a, GPR:$b)>;
3905def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3906 (sra GPR:$b, (i32 16))),
3907 (SMULBT GPR:$a, GPR:$b)>;
3908def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3909 (SMULBT GPR:$a, GPR:$b)>;
3910def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3911 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3912 (SMULTB GPR:$a, GPR:$b)>;
3913def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3914 (SMULTB GPR:$a, GPR:$b)>;
3915def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3916 (i32 16)),
3917 (SMULWB GPR:$a, GPR:$b)>;
3918def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3919 (SMULWB GPR:$a, GPR:$b)>;
3920
3921def : ARMV5TEPat<(add GPR:$acc,
3922 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3923 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3924 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3925def : ARMV5TEPat<(add GPR:$acc,
3926 (mul sext_16_node:$a, sext_16_node:$b)),
3927 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3928def : ARMV5TEPat<(add GPR:$acc,
3929 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3930 (sra GPR:$b, (i32 16)))),
3931 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3932def : ARMV5TEPat<(add GPR:$acc,
3933 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3934 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3935def : ARMV5TEPat<(add GPR:$acc,
3936 (mul (sra GPR:$a, (i32 16)),
3937 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3938 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3939def : ARMV5TEPat<(add GPR:$acc,
3940 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3941 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3942def : ARMV5TEPat<(add GPR:$acc,
3943 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3944 (i32 16))),
3945 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3946def : ARMV5TEPat<(add GPR:$acc,
3947 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3948 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3949
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003950
3951// Pre-v7 uses MCR for synchronization barriers.
3952def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3953 Requires<[IsARM, HasV6]>;
3954
3955
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003956//===----------------------------------------------------------------------===//
3957// Thumb Support
3958//
3959
3960include "ARMInstrThumb.td"
3961
3962//===----------------------------------------------------------------------===//
3963// Thumb2 Support
3964//
3965
3966include "ARMInstrThumb2.td"
3967
3968//===----------------------------------------------------------------------===//
3969// Floating Point Support
3970//
3971
3972include "ARMInstrVFP.td"
3973
3974//===----------------------------------------------------------------------===//
3975// Advanced SIMD (NEON) Support
3976//
3977
3978include "ARMInstrNEON.td"
3979