blob: 02c9edf50740a7e266dee4898769209b909438a3 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000317}
Evan Chenga8e29892007-01-19 07:51:42 +0000318
Jason W Kim685c3502011-02-04 19:47:15 +0000319// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000320def uncondbrtarget : Operand<OtherVT> {
321 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
322}
323
Jason W Kim685c3502011-02-04 19:47:15 +0000324// Branch target for ARM. Handles conditional/unconditional
325def br_target : Operand<OtherVT> {
326 let EncoderMethod = "getARMBranchTargetOpValue";
327}
328
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000329// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000330// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000331def bltarget : Operand<i32> {
332 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000333 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334}
335
Jason W Kim685c3502011-02-04 19:47:15 +0000336// Call target for ARM. Handles conditional/unconditional
337// FIXME: rename bl_target to t2_bltarget?
338def bl_target : Operand<i32> {
339 // Encoded the same as branch targets.
340 let EncoderMethod = "getARMBranchTargetOpValue";
341}
342
343
Evan Chenga8e29892007-01-19 07:51:42 +0000344// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000345def RegListAsmOperand : AsmOperandClass {
346 let Name = "RegList";
347 let SuperClasses = [];
348}
349
Bill Wendling0f630752010-11-17 04:32:08 +0000350def DPRRegListAsmOperand : AsmOperandClass {
351 let Name = "DPRRegList";
352 let SuperClasses = [];
353}
354
355def SPRRegListAsmOperand : AsmOperandClass {
356 let Name = "SPRRegList";
357 let SuperClasses = [];
358}
359
Bill Wendling04863d02010-11-13 10:40:19 +0000360def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000361 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000362 let ParserMatchClass = RegListAsmOperand;
363 let PrintMethod = "printRegisterList";
364}
365
Bill Wendling0f630752010-11-17 04:32:08 +0000366def dpr_reglist : Operand<i32> {
367 let EncoderMethod = "getRegisterListOpValue";
368 let ParserMatchClass = DPRRegListAsmOperand;
369 let PrintMethod = "printRegisterList";
370}
371
372def spr_reglist : Operand<i32> {
373 let EncoderMethod = "getRegisterListOpValue";
374 let ParserMatchClass = SPRRegListAsmOperand;
375 let PrintMethod = "printRegisterList";
376}
377
Evan Chenga8e29892007-01-19 07:51:42 +0000378// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
379def cpinst_operand : Operand<i32> {
380 let PrintMethod = "printCPInstOperand";
381}
382
Evan Chenga8e29892007-01-19 07:51:42 +0000383// Local PC labels.
384def pclabel : Operand<i32> {
385 let PrintMethod = "printPCLabel";
386}
387
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000388// ADR instruction labels.
389def adrlabel : Operand<i32> {
390 let EncoderMethod = "getAdrLabelOpValue";
391}
392
Owen Anderson498ec202010-10-27 22:49:00 +0000393def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000394 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000395}
396
Jim Grosbachb35ad412010-10-13 19:56:10 +0000397// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000398def rot_imm : Operand<i32>, ImmLeaf<i32, [{
399 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000400 return v == 8 || v == 16 || v == 24; }]> {
401 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000402}
403
Owen Anderson00828302011-03-18 22:50:18 +0000404def ShifterAsmOperand : AsmOperandClass {
405 let Name = "Shifter";
406 let SuperClasses = [];
407}
408
Bob Wilson22f5dc72010-08-16 18:27:34 +0000409// shift_imm: An integer that encodes a shift amount and the type of shift
410// (currently either asr or lsl) using the same encoding used for the
411// immediates in so_reg operands.
412def shift_imm : Operand<i32> {
413 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000414 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000415}
416
Jim Grosbache8606dc2011-07-13 17:50:29 +0000417def ShiftedRegAsmOperand : AsmOperandClass {
418 let Name = "ShiftedReg";
419}
420
Evan Chenga8e29892007-01-19 07:51:42 +0000421// shifter_operand operands: so_reg and so_imm.
422def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000423 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000424 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000425 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000426 let PrintMethod = "printSORegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000427 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Anderson00828302011-03-18 22:50:18 +0000428 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000429}
Jim Grosbache8606dc2011-07-13 17:50:29 +0000430// FIXME: Does this need to be distinct from so_reg?
Evan Chengf40deed2010-10-27 23:41:30 +0000431def shift_so_reg : Operand<i32>, // reg reg imm
432 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
433 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000434 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000435 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000436 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000437}
Evan Chenga8e29892007-01-19 07:51:42 +0000438
439// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000440// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000441def so_imm : Operand<i32>, ImmLeaf<i32, [{
442 return ARM_AM::getSOImmVal(Imm) != -1;
443 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000444 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000445}
446
Evan Chengc70d1842007-03-20 08:11:30 +0000447// Break so_imm's up into two pieces. This handles immediates with up to 16
448// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
449// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000450def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000451 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000452}]>;
453
454/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
455///
456def arm_i32imm : PatLeaf<(imm), [{
457 if (Subtarget->hasV6T2Ops())
458 return true;
459 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
460}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000461
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000462/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000463def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
464 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000465}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000466
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000467/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000468def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
469 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000470}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000471 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000472}
473
Evan Cheng75972122011-01-13 07:58:56 +0000474// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000475// The imm is split into imm{15-12}, imm{11-0}
476//
Evan Cheng75972122011-01-13 07:58:56 +0000477def i32imm_hilo16 : Operand<i32> {
478 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000479}
480
Evan Chenga9688c42010-12-11 04:11:38 +0000481/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
482/// e.g., 0xf000ffff
483def bf_inv_mask_imm : Operand<i32>,
484 PatLeaf<(imm), [{
485 return ARM::isBitFieldInvertedMask(N->getZExtValue());
486}] > {
487 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
488 let PrintMethod = "printBitfieldInvMaskImmOperand";
489}
490
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000491/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000492def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
493 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000494}]>;
495
496/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000497def width_imm : Operand<i32>, ImmLeaf<i32, [{
498 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000499}] > {
500 let EncoderMethod = "getMsbOpValue";
501}
502
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000503def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
504 return Imm > 0 && Imm <= 32;
505}]> {
506 let EncoderMethod = "getSsatBitPosValue";
507}
508
Evan Chenga8e29892007-01-19 07:51:42 +0000509// Define ARM specific addressing modes.
510
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000511def MemMode2AsmOperand : AsmOperandClass {
512 let Name = "MemMode2";
513 let SuperClasses = [];
514 let ParserMethod = "tryParseMemMode2Operand";
515}
516
517def MemMode3AsmOperand : AsmOperandClass {
518 let Name = "MemMode3";
519 let SuperClasses = [];
520 let ParserMethod = "tryParseMemMode3Operand";
521}
Jim Grosbach3e556122010-10-26 22:37:02 +0000522
523// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000524//
Jim Grosbach3e556122010-10-26 22:37:02 +0000525def addrmode_imm12 : Operand<i32>,
526 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000527 // 12-bit immediate operand. Note that instructions using this encode
528 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
529 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000530
Chris Lattner2ac19022010-11-15 05:19:05 +0000531 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000532 let PrintMethod = "printAddrModeImm12Operand";
533 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000534}
Jim Grosbach3e556122010-10-26 22:37:02 +0000535// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000536//
Jim Grosbach3e556122010-10-26 22:37:02 +0000537def ldst_so_reg : Operand<i32>,
538 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000539 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000540 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000541 let PrintMethod = "printAddrMode2Operand";
542 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
543}
544
Jim Grosbach3e556122010-10-26 22:37:02 +0000545// addrmode2 := reg +/- imm12
546// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000547//
548def addrmode2 : Operand<i32>,
549 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000550 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000551 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000552 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000553 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
554}
555
556def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000557 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
558 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000559 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000560 let PrintMethod = "printAddrMode2OffsetOperand";
561 let MIOperandInfo = (ops GPR, i32imm);
562}
563
564// addrmode3 := reg +/- reg
565// addrmode3 := reg +/- imm8
566//
567def addrmode3 : Operand<i32>,
568 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000569 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000570 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000571 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000572 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
573}
574
575def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000576 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
577 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000578 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000579 let PrintMethod = "printAddrMode3OffsetOperand";
580 let MIOperandInfo = (ops GPR, i32imm);
581}
582
Jim Grosbache6913602010-11-03 01:01:43 +0000583// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000584//
Jim Grosbache6913602010-11-03 01:01:43 +0000585def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000586 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000587 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000588}
589
Bill Wendling59914872010-11-08 00:39:58 +0000590def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000591 let Name = "MemMode5";
592 let SuperClasses = [];
593}
594
Evan Chenga8e29892007-01-19 07:51:42 +0000595// addrmode5 := reg +/- imm8*4
596//
597def addrmode5 : Operand<i32>,
598 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
599 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000600 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000601 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000602 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000603}
604
Bob Wilsond3a07652011-02-07 17:43:09 +0000605// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000606//
607def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000608 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000609 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000610 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000611 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000612}
613
Bob Wilsonda525062011-02-25 06:42:42 +0000614def am6offset : Operand<i32>,
615 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
616 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000617 let PrintMethod = "printAddrMode6OffsetOperand";
618 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000619 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000620}
621
Mon P Wang183c6272011-05-09 17:47:27 +0000622// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
623// (single element from one lane) for size 32.
624def addrmode6oneL32 : Operand<i32>,
625 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
626 let PrintMethod = "printAddrMode6Operand";
627 let MIOperandInfo = (ops GPR:$addr, i32imm);
628 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
629}
630
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000631// Special version of addrmode6 to handle alignment encoding for VLD-dup
632// instructions, specifically VLD4-dup.
633def addrmode6dup : Operand<i32>,
634 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
635 let PrintMethod = "printAddrMode6Operand";
636 let MIOperandInfo = (ops GPR:$addr, i32imm);
637 let EncoderMethod = "getAddrMode6DupAddressOpValue";
638}
639
Evan Chenga8e29892007-01-19 07:51:42 +0000640// addrmodepc := pc + reg
641//
642def addrmodepc : Operand<i32>,
643 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
644 let PrintMethod = "printAddrModePCOperand";
645 let MIOperandInfo = (ops GPR, i32imm);
646}
647
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000648def MemMode7AsmOperand : AsmOperandClass {
649 let Name = "MemMode7";
650 let SuperClasses = [];
651}
652
653// addrmode7 := reg
654// Used by load/store exclusive instructions. Useful to enable right assembly
655// parsing and printing. Not used for any codegen matching.
656//
657def addrmode7 : Operand<i32> {
658 let PrintMethod = "printAddrMode7Operand";
659 let MIOperandInfo = (ops GPR);
660 let ParserMatchClass = MemMode7AsmOperand;
661}
662
Bob Wilson4f38b382009-08-21 21:58:55 +0000663def nohash_imm : Operand<i32> {
664 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000665}
666
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000667def CoprocNumAsmOperand : AsmOperandClass {
668 let Name = "CoprocNum";
669 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000670 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000671}
672
673def CoprocRegAsmOperand : AsmOperandClass {
674 let Name = "CoprocReg";
675 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000676 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000677}
678
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000679def p_imm : Operand<i32> {
680 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000681 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000682}
683
684def c_imm : Operand<i32> {
685 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000686 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000687}
688
Evan Chenga8e29892007-01-19 07:51:42 +0000689//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000690
Evan Cheng37f25d92008-08-28 23:39:26 +0000691include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000692
693//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000694// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000695//
696
Evan Cheng3924f782008-08-29 07:36:24 +0000697/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000698/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000699multiclass AsI1_bin_irs<bits<4> opcod, string opc,
700 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000701 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000702 // The register-immediate version is re-materializable. This is useful
703 // in particular for taking the address of a local.
704 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000705 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
706 iii, opc, "\t$Rd, $Rn, $imm",
707 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
708 bits<4> Rd;
709 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000710 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000711 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000712 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000713 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000714 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000715 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000716 }
Jim Grosbach62547262010-10-11 18:51:51 +0000717 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
718 iir, opc, "\t$Rd, $Rn, $Rm",
719 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000720 bits<4> Rd;
721 bits<4> Rn;
722 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000723 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000724 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000725 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000726 let Inst{15-12} = Rd;
727 let Inst{11-4} = 0b00000000;
728 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000729 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000730 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
731 iis, opc, "\t$Rd, $Rn, $shift",
732 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000733 bits<4> Rd;
734 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000735 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000736 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000737 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000738 let Inst{15-12} = Rd;
739 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000740 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000741
742 // Assembly aliases for optional destination operand when it's the same
743 // as the source operand.
744 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
745 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
746 so_imm:$imm, pred:$p,
747 cc_out:$s)>,
748 Requires<[IsARM]>;
749 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
750 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
751 GPR:$Rm, pred:$p,
752 cc_out:$s)>,
753 Requires<[IsARM]>;
754 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
755 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
756 so_reg:$shift, pred:$p,
757 cc_out:$s)>,
758 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000759}
760
Evan Cheng1e249e32009-06-25 20:59:23 +0000761/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000762/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000763let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000764multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
765 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
766 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000767 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
768 iii, opc, "\t$Rd, $Rn, $imm",
769 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
770 bits<4> Rd;
771 bits<4> Rn;
772 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000773 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000774 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000775 let Inst{19-16} = Rn;
776 let Inst{15-12} = Rd;
777 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000778 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000779 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
780 iir, opc, "\t$Rd, $Rn, $Rm",
781 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
782 bits<4> Rd;
783 bits<4> Rn;
784 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000785 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000786 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000787 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000788 let Inst{19-16} = Rn;
789 let Inst{15-12} = Rd;
790 let Inst{11-4} = 0b00000000;
791 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000792 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000793 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
794 iis, opc, "\t$Rd, $Rn, $shift",
795 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
796 bits<4> Rd;
797 bits<4> Rn;
798 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000799 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000800 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000801 let Inst{19-16} = Rn;
802 let Inst{15-12} = Rd;
803 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000804 }
Evan Cheng071a2792007-09-11 19:55:27 +0000805}
Evan Chengc85e8322007-07-05 07:13:32 +0000806}
807
808/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000809/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000810/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000811let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000812multiclass AI1_cmp_irs<bits<4> opcod, string opc,
813 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
814 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000815 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
816 opc, "\t$Rn, $imm",
817 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000818 bits<4> Rn;
819 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000820 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000821 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000822 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000823 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000824 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000825 }
826 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
827 opc, "\t$Rn, $Rm",
828 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000829 bits<4> Rn;
830 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000831 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000832 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000833 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000834 let Inst{19-16} = Rn;
835 let Inst{15-12} = 0b0000;
836 let Inst{11-4} = 0b00000000;
837 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000838 }
839 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
840 opc, "\t$Rn, $shift",
841 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000842 bits<4> Rn;
843 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000844 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000845 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000846 let Inst{19-16} = Rn;
847 let Inst{15-12} = 0b0000;
848 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000849 }
Evan Cheng071a2792007-09-11 19:55:27 +0000850}
Evan Chenga8e29892007-01-19 07:51:42 +0000851}
852
Evan Cheng576a3962010-09-25 00:49:35 +0000853/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000854/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000855/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000856multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000857 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
858 IIC_iEXTr, opc, "\t$Rd, $Rm",
859 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000860 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000861 bits<4> Rd;
862 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000863 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000864 let Inst{15-12} = Rd;
865 let Inst{11-10} = 0b00;
866 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000867 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000868 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
869 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
870 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000871 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000872 bits<4> Rd;
873 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000874 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000875 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000876 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000877 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000878 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000879 }
Evan Chenga8e29892007-01-19 07:51:42 +0000880}
881
Evan Cheng576a3962010-09-25 00:49:35 +0000882multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000883 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
884 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000885 [/* For disassembly only; pattern left blank */]>,
886 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000887 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000888 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000889 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000890 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
891 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000892 [/* For disassembly only; pattern left blank */]>,
893 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000894 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000895 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000896 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000897 }
898}
899
Evan Cheng576a3962010-09-25 00:49:35 +0000900/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000901/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000902multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000903 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
904 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
905 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000906 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000907 bits<4> Rd;
908 bits<4> Rm;
909 bits<4> Rn;
910 let Inst{19-16} = Rn;
911 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000912 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000913 let Inst{9-4} = 0b000111;
914 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000915 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000916 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
917 rot_imm:$rot),
918 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
919 [(set GPR:$Rd, (opnode GPR:$Rn,
920 (rotr GPR:$Rm, rot_imm:$rot)))]>,
921 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000922 bits<4> Rd;
923 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000924 bits<4> Rn;
925 bits<2> rot;
926 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000927 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000928 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000929 let Inst{9-4} = 0b000111;
930 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000931 }
Evan Chenga8e29892007-01-19 07:51:42 +0000932}
933
Johnny Chen2ec5e492010-02-22 21:50:40 +0000934// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000935multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000936 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
937 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000938 [/* For disassembly only; pattern left blank */]>,
939 Requires<[IsARM, HasV6]> {
940 let Inst{11-10} = 0b00;
941 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000942 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
943 rot_imm:$rot),
944 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000945 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000946 Requires<[IsARM, HasV6]> {
947 bits<4> Rn;
948 bits<2> rot;
949 let Inst{19-16} = Rn;
950 let Inst{11-10} = rot;
951 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000952}
953
Evan Cheng62674222009-06-25 23:34:10 +0000954/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +0000955multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +0000956 string baseOpc, bit Commutable = 0> {
957 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000958 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
959 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
960 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000961 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000962 bits<4> Rd;
963 bits<4> Rn;
964 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000965 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000966 let Inst{15-12} = Rd;
967 let Inst{19-16} = Rn;
968 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000969 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000970 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
971 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
972 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000973 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000974 bits<4> Rd;
975 bits<4> Rn;
976 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000977 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000978 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000979 let isCommutable = Commutable;
980 let Inst{3-0} = Rm;
981 let Inst{15-12} = Rd;
982 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000983 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000984 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
985 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
986 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000987 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000988 bits<4> Rd;
989 bits<4> Rn;
990 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000991 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000992 let Inst{11-0} = shift;
993 let Inst{15-12} = Rd;
994 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000995 }
Jim Grosbach37ee4642011-07-13 17:57:17 +0000996 }
997 // Assembly aliases for optional destination operand when it's the same
998 // as the source operand.
999 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1000 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1001 so_imm:$imm, pred:$p,
1002 cc_out:$s)>,
1003 Requires<[IsARM]>;
1004 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1005 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1006 GPR:$Rm, pred:$p,
1007 cc_out:$s)>,
1008 Requires<[IsARM]>;
1009 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1010 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
1011 so_reg:$shift, pred:$p,
1012 cc_out:$s)>,
1013 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001014}
1015
Jim Grosbache5165492009-11-09 00:11:35 +00001016// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001017// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1018let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001019multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001020 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1021 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001022 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001023 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1024 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001025 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1026 let isCommutable = Commutable;
1027 }
Andrew Trick1c3af772011-04-23 03:55:32 +00001028 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1029 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00001030 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001031}
Evan Chengc85e8322007-07-05 07:13:32 +00001032}
1033
Jim Grosbach3e556122010-10-26 22:37:02 +00001034let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001035multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001036 InstrItinClass iir, PatFrag opnode> {
1037 // Note: We use the complex addrmode_imm12 rather than just an input
1038 // GPR and a constrained immediate so that we can use this to match
1039 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001040 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001041 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1042 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001043 bits<4> Rt;
1044 bits<17> addr;
1045 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1046 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001047 let Inst{15-12} = Rt;
1048 let Inst{11-0} = addr{11-0}; // imm12
1049 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001050 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001051 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1052 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001053 bits<4> Rt;
1054 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001055 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001056 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1057 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001058 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001059 let Inst{11-0} = shift{11-0};
1060 }
1061}
1062}
1063
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001064multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001065 InstrItinClass iir, PatFrag opnode> {
1066 // Note: We use the complex addrmode_imm12 rather than just an input
1067 // GPR and a constrained immediate so that we can use this to match
1068 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001069 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001070 (ins GPR:$Rt, addrmode_imm12:$addr),
1071 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1072 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1073 bits<4> Rt;
1074 bits<17> addr;
1075 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1076 let Inst{19-16} = addr{16-13}; // Rn
1077 let Inst{15-12} = Rt;
1078 let Inst{11-0} = addr{11-0}; // imm12
1079 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001080 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001081 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1082 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1083 bits<4> Rt;
1084 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001085 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001086 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1087 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001088 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001089 let Inst{11-0} = shift{11-0};
1090 }
1091}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001092//===----------------------------------------------------------------------===//
1093// Instructions
1094//===----------------------------------------------------------------------===//
1095
Evan Chenga8e29892007-01-19 07:51:42 +00001096//===----------------------------------------------------------------------===//
1097// Miscellaneous Instructions.
1098//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001099
Evan Chenga8e29892007-01-19 07:51:42 +00001100/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1101/// the function. The first operand is the ID# for this instruction, the second
1102/// is the index into the MachineConstantPool that this is, the third is the
1103/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001104let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001105def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001106PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001107 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001108
Jim Grosbach4642ad32010-02-22 23:10:38 +00001109// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1110// from removing one half of the matched pairs. That breaks PEI, which assumes
1111// these will always be in pairs, and asserts if it finds otherwise. Better way?
1112let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001113def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001114PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001115 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001116
Jim Grosbach64171712010-02-16 21:07:46 +00001117def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001118PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001119 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001120}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001121
Johnny Chenf4d81052010-02-12 22:53:19 +00001122def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001123 [/* For disassembly only; pattern left blank */]>,
1124 Requires<[IsARM, HasV6T2]> {
1125 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001126 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001127 let Inst{7-0} = 0b00000000;
1128}
1129
Johnny Chenf4d81052010-02-12 22:53:19 +00001130def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1131 [/* For disassembly only; pattern left blank */]>,
1132 Requires<[IsARM, HasV6T2]> {
1133 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001134 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001135 let Inst{7-0} = 0b00000001;
1136}
1137
1138def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1139 [/* For disassembly only; pattern left blank */]>,
1140 Requires<[IsARM, HasV6T2]> {
1141 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001142 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001143 let Inst{7-0} = 0b00000010;
1144}
1145
1146def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1147 [/* For disassembly only; pattern left blank */]>,
1148 Requires<[IsARM, HasV6T2]> {
1149 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001150 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001151 let Inst{7-0} = 0b00000011;
1152}
1153
Johnny Chen2ec5e492010-02-22 21:50:40 +00001154def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1155 "\t$dst, $a, $b",
1156 [/* For disassembly only; pattern left blank */]>,
1157 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001158 bits<4> Rd;
1159 bits<4> Rn;
1160 bits<4> Rm;
1161 let Inst{3-0} = Rm;
1162 let Inst{15-12} = Rd;
1163 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001164 let Inst{27-20} = 0b01101000;
1165 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001166 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001167}
1168
Johnny Chenf4d81052010-02-12 22:53:19 +00001169def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1170 [/* For disassembly only; pattern left blank */]>,
1171 Requires<[IsARM, HasV6T2]> {
1172 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001173 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001174 let Inst{7-0} = 0b00000100;
1175}
1176
Johnny Chenc6f7b272010-02-11 18:12:29 +00001177// The i32imm operand $val can be used by a debugger to store more information
1178// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001179def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1180 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001181 bits<16> val;
1182 let Inst{3-0} = val{3-0};
1183 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001184 let Inst{27-20} = 0b00010010;
1185 let Inst{7-4} = 0b0111;
1186}
1187
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001188// Change Processor State is a system instruction -- for disassembly and
1189// parsing only.
1190// FIXME: Since the asm parser has currently no clean way to handle optional
1191// operands, create 3 versions of the same instruction. Once there's a clean
1192// framework to represent optional operands, change this behavior.
1193class CPS<dag iops, string asm_ops>
1194 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1195 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1196 bits<2> imod;
1197 bits<3> iflags;
1198 bits<5> mode;
1199 bit M;
1200
Johnny Chenb98e1602010-02-12 18:55:33 +00001201 let Inst{31-28} = 0b1111;
1202 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001203 let Inst{19-18} = imod;
1204 let Inst{17} = M; // Enabled if mode is set;
1205 let Inst{16} = 0;
1206 let Inst{8-6} = iflags;
1207 let Inst{5} = 0;
1208 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001209}
1210
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001211let M = 1 in
1212 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1213 "$imod\t$iflags, $mode">;
1214let mode = 0, M = 0 in
1215 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1216
1217let imod = 0, iflags = 0, M = 1 in
1218 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1219
Johnny Chenb92a23f2010-02-21 04:42:01 +00001220// Preload signals the memory system of possible future data/instruction access.
1221// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001222multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001223
Evan Chengdfed19f2010-11-03 06:34:55 +00001224 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001225 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001226 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001227 bits<4> Rt;
1228 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001229 let Inst{31-26} = 0b111101;
1230 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001231 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001232 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001233 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001234 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001235 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001236 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001237 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001238 }
1239
Evan Chengdfed19f2010-11-03 06:34:55 +00001240 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001241 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001242 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001243 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001244 let Inst{31-26} = 0b111101;
1245 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001246 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001247 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001248 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001249 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001250 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001251 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001252 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001253 }
1254}
1255
Evan Cheng416941d2010-11-04 05:19:35 +00001256defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1257defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1258defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001259
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001260def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1261 "setend\t$end",
1262 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001263 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001264 bits<1> end;
1265 let Inst{31-10} = 0b1111000100000001000000;
1266 let Inst{9} = end;
1267 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001268}
1269
Johnny Chenf4d81052010-02-12 22:53:19 +00001270def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001271 [/* For disassembly only; pattern left blank */]>,
1272 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001273 bits<4> opt;
1274 let Inst{27-4} = 0b001100100000111100001111;
1275 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001276}
1277
Johnny Chenba6e0332010-02-11 17:14:31 +00001278// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001279let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001280def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001281 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001282 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001283 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001284}
1285
Evan Cheng12c3a532008-11-06 17:48:05 +00001286// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001287let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001288def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1289 Size4Bytes, IIC_iALUr,
1290 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001291
Evan Cheng325474e2008-01-07 23:56:57 +00001292let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001293def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001294 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001295 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001296
Jim Grosbach53694262010-11-18 01:15:56 +00001297def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001298 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001299 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001300
Jim Grosbach53694262010-11-18 01:15:56 +00001301def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001302 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001303 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001304
Jim Grosbach53694262010-11-18 01:15:56 +00001305def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001306 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001307 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001308
Jim Grosbach53694262010-11-18 01:15:56 +00001309def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001310 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001311 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001312}
Chris Lattner13c63102008-01-06 05:55:01 +00001313let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001314def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001315 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001316
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001317def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001318 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1319 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001320
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001321def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001322 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001323}
Evan Cheng12c3a532008-11-06 17:48:05 +00001324} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001325
Evan Chenge07715c2009-06-23 05:25:29 +00001326
1327// LEApcrel - Load a pc-relative address into a register without offending the
1328// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001329let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001330// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001331// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1332// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001333def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001334 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001335 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001336 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001337 let Inst{27-25} = 0b001;
1338 let Inst{20} = 0;
1339 let Inst{19-16} = 0b1111;
1340 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001341 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001342}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001343def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1344 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001345
1346def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1347 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1348 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001349
Evan Chenga8e29892007-01-19 07:51:42 +00001350//===----------------------------------------------------------------------===//
1351// Control Flow Instructions.
1352//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001353
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001354let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1355 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001356 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001357 "bx", "\tlr", [(ARMretflag)]>,
1358 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001359 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001360 }
1361
1362 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001363 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001364 "mov", "\tpc, lr", [(ARMretflag)]>,
1365 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001366 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001367 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001368}
Rafael Espindola27185192006-09-29 21:20:16 +00001369
Bob Wilson04ea6e52009-10-28 00:37:03 +00001370// Indirect branches
1371let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001372 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001373 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001374 [(brind GPR:$dst)]>,
1375 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001376 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001377 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001378 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001379 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001380
Jim Grosbachd447ac62011-07-13 20:21:31 +00001381 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1382 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001383 Requires<[IsARM, HasV4T]> {
1384 bits<4> dst;
1385 let Inst{27-4} = 0b000100101111111111110001;
1386 let Inst{3-0} = dst;
1387 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001388}
1389
Evan Cheng1e0eab12010-11-29 22:43:27 +00001390// All calls clobber the non-callee saved registers. SP is marked as
1391// a use to prevent stack-pointer assignments that appear immediately
1392// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001393let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001394 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001395 // FIXME: Do we really need a non-predicated version? If so, it should
1396 // at least be a pseudo instruction expanding to the predicated version
1397 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001398 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001399 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001400 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001401 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001402 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001403 Requires<[IsARM, IsNotDarwin]> {
1404 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001405 bits<24> func;
1406 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001407 }
Evan Cheng277f0742007-06-19 21:05:09 +00001408
Jason W Kim685c3502011-02-04 19:47:15 +00001409 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001410 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001411 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001412 Requires<[IsARM, IsNotDarwin]> {
1413 bits<24> func;
1414 let Inst{23-0} = func;
1415 }
Evan Cheng277f0742007-06-19 21:05:09 +00001416
Evan Chenga8e29892007-01-19 07:51:42 +00001417 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001418 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001419 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001420 [(ARMcall GPR:$func)]>,
1421 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001422 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001423 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001424 let Inst{3-0} = func;
1425 }
1426
1427 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1428 IIC_Br, "blx", "\t$func",
1429 [(ARMcall_pred GPR:$func)]>,
1430 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1431 bits<4> func;
1432 let Inst{27-4} = 0b000100101111111111110011;
1433 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001434 }
1435
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001436 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001437 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001438 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1439 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1440 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001441
1442 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001443 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1444 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1445 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001446}
1447
David Goodwin1a8f36e2009-08-12 18:31:53 +00001448let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001449 // On Darwin R9 is call-clobbered.
1450 // R7 is marked as a use to prevent frame-pointer assignments from being
1451 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001452 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001453 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001454 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001455 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001456 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1457 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001458
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001459 def BLr9_pred : ARMPseudoExpand<(outs),
1460 (ins bl_target:$func, pred:$p, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001461 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001462 [(ARMcall_pred tglobaladdr:$func)],
1463 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001464 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001465
1466 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001467 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001468 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001469 [(ARMcall GPR:$func)],
1470 (BLX GPR:$func)>,
1471 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001472
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001473 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
1474 Size4Bytes, IIC_Br,
1475 [(ARMcall_pred GPR:$func)],
1476 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001477 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001478
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001479 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001480 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001481 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1482 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1483 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001484
1485 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001486 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1487 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1488 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001489}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001490
David Goodwin1a8f36e2009-08-12 18:31:53 +00001491let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001492 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1493 // a two-value operand where a dag node expects two operands. :(
1494 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1495 IIC_Br, "b", "\t$target",
1496 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1497 bits<24> target;
1498 let Inst{23-0} = target;
1499 }
1500
Evan Chengaeafca02007-05-16 07:45:54 +00001501 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001502 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001503 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001504 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1505 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001506 // FIXME: Is B really a Barrier? That doesn't seem right.
1507 def B : ARMPseudoExpand<(outs), (ins br_target:$target), Size4Bytes, IIC_Br,
1508 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001509
Jim Grosbach2dc77682010-11-29 18:37:44 +00001510 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1511 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001512 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001513 SizeSpecial, IIC_Br,
1514 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001515 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1516 // into i12 and rs suffixed versions.
1517 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001518 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001519 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001520 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001521 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001522 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001523 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001524 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001525 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001526 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001527 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001528 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001529
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001530}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001531
Johnny Chen8901e6f2011-03-31 17:53:50 +00001532// BLX (immediate) -- for disassembly only
1533def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1534 "blx\t$target", [/* pattern left blank */]>,
1535 Requires<[IsARM, HasV5T]> {
1536 let Inst{31-25} = 0b1111101;
1537 bits<25> target;
1538 let Inst{23-0} = target{24-1};
1539 let Inst{24} = target{0};
1540}
1541
Jim Grosbach898e7e22011-07-13 20:25:01 +00001542// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001543def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001544 [/* pattern left blank */]> {
1545 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001546 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001547 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001548 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001549 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001550}
1551
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001552// Tail calls.
1553
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001554let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1555 // Darwin versions.
1556 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1557 Uses = [SP] in {
1558 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1559 IIC_Br, []>, Requires<[IsDarwin]>;
1560
1561 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1562 IIC_Br, []>, Requires<[IsDarwin]>;
1563
Jim Grosbach245f5e82011-07-08 18:50:22 +00001564 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1565 Size4Bytes, IIC_Br, [],
1566 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1567 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001568
Jim Grosbach245f5e82011-07-08 18:50:22 +00001569 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1570 Size4Bytes, IIC_Br, [],
1571 (BX GPR:$dst)>,
1572 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001573
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001574 }
1575
1576 // Non-Darwin versions (the difference is R9).
1577 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1578 Uses = [SP] in {
1579 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1580 IIC_Br, []>, Requires<[IsNotDarwin]>;
1581
1582 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1583 IIC_Br, []>, Requires<[IsNotDarwin]>;
1584
Jim Grosbach245f5e82011-07-08 18:50:22 +00001585 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
1586 Size4Bytes, IIC_Br, [],
1587 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1588 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001589
Jim Grosbach245f5e82011-07-08 18:50:22 +00001590 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1591 Size4Bytes, IIC_Br, [],
1592 (BX GPR:$dst)>,
1593 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001594 }
1595}
1596
1597
1598
1599
1600
Johnny Chen0296f3e2010-02-16 21:59:54 +00001601// Secure Monitor Call is a system instruction -- for disassembly only
1602def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1603 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001604 bits<4> opt;
1605 let Inst{23-4} = 0b01100000000000000111;
1606 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001607}
1608
Johnny Chen64dfb782010-02-16 20:04:27 +00001609// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001610let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001611def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001612 [/* For disassembly only; pattern left blank */]> {
1613 bits<24> svc;
1614 let Inst{23-0} = svc;
1615}
Johnny Chen85d5a892010-02-10 18:02:25 +00001616}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001617def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001618
Johnny Chenfb566792010-02-17 21:39:10 +00001619// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001620let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001621def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1622 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001623 [/* For disassembly only; pattern left blank */]> {
1624 let Inst{31-28} = 0b1111;
1625 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001626 let Inst{19-8} = 0xd05;
1627 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001628}
1629
Jim Grosbache6913602010-11-03 01:01:43 +00001630def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1631 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001632 [/* For disassembly only; pattern left blank */]> {
1633 let Inst{31-28} = 0b1111;
1634 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001635 let Inst{19-8} = 0xd05;
1636 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001637}
1638
Johnny Chenfb566792010-02-17 21:39:10 +00001639// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001640def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1641 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001642 [/* For disassembly only; pattern left blank */]> {
1643 let Inst{31-28} = 0b1111;
1644 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001645 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001646}
1647
Jim Grosbache6913602010-11-03 01:01:43 +00001648def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1649 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001650 [/* For disassembly only; pattern left blank */]> {
1651 let Inst{31-28} = 0b1111;
1652 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001653 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001654}
Chris Lattner39ee0362010-10-31 19:10:56 +00001655} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001656
Evan Chenga8e29892007-01-19 07:51:42 +00001657//===----------------------------------------------------------------------===//
1658// Load / store Instructions.
1659//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001660
Evan Chenga8e29892007-01-19 07:51:42 +00001661// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001662
1663
Evan Cheng7e2fe912010-10-28 06:47:08 +00001664defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001665 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001666defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001667 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001668defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001669 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001670defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001671 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001672
Evan Chengfa775d02007-03-19 07:20:03 +00001673// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001674let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1675 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001676def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001677 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1678 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001679 bits<4> Rt;
1680 bits<17> addr;
1681 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1682 let Inst{19-16} = 0b1111;
1683 let Inst{15-12} = Rt;
1684 let Inst{11-0} = addr{11-0}; // imm12
1685}
Evan Chengfa775d02007-03-19 07:20:03 +00001686
Evan Chenga8e29892007-01-19 07:51:42 +00001687// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001688def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001689 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1690 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001691
Evan Chenga8e29892007-01-19 07:51:42 +00001692// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001693def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001694 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1695 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001696
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001697def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001698 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1699 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001700
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001701let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001702// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001703def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1704 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001705 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001706 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001707}
Rafael Espindolac391d162006-10-23 20:34:27 +00001708
Evan Chenga8e29892007-01-19 07:51:42 +00001709// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001710multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001711 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1712 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001713 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1714 // {17-14} Rn
1715 // {13} 1 == Rm, 0 == imm12
1716 // {12} isAdd
1717 // {11-0} imm12/Rm
1718 bits<18> addr;
1719 let Inst{25} = addr{13};
1720 let Inst{23} = addr{12};
1721 let Inst{19-16} = addr{17-14};
1722 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001723 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001724 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001725 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001726 (ins GPR:$Rn, am2offset:$offset),
1727 IndexModePost, LdFrm, itin,
1728 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001729 // {13} 1 == Rm, 0 == imm12
1730 // {12} isAdd
1731 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001732 bits<14> offset;
1733 bits<4> Rn;
1734 let Inst{25} = offset{13};
1735 let Inst{23} = offset{12};
1736 let Inst{19-16} = Rn;
1737 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001738 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001739}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001740
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001741let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001742defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1743defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001744}
Rafael Espindola450856d2006-12-12 00:37:38 +00001745
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001746multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1747 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1748 (ins addrmode3:$addr), IndexModePre,
1749 LdMiscFrm, itin,
1750 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1751 bits<14> addr;
1752 let Inst{23} = addr{8}; // U bit
1753 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1754 let Inst{19-16} = addr{12-9}; // Rn
1755 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1756 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1757 }
1758 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1759 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1760 LdMiscFrm, itin,
1761 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001762 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001763 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001764 let Inst{23} = offset{8}; // U bit
1765 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001766 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001767 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1768 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001769 }
1770}
Rafael Espindola4e307642006-09-08 16:59:47 +00001771
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001772let mayLoad = 1, neverHasSideEffects = 1 in {
1773defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1774defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1775defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001776let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001777def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1778 (ins addrmode3:$addr), IndexModePre,
1779 LdMiscFrm, IIC_iLoad_d_ru,
1780 "ldrd", "\t$Rt, $Rt2, $addr!",
1781 "$addr.base = $Rn_wb", []> {
1782 bits<14> addr;
1783 let Inst{23} = addr{8}; // U bit
1784 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1785 let Inst{19-16} = addr{12-9}; // Rn
1786 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1787 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1788}
1789def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1790 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1791 LdMiscFrm, IIC_iLoad_d_ru,
1792 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1793 "$Rn = $Rn_wb", []> {
1794 bits<10> offset;
1795 bits<4> Rn;
1796 let Inst{23} = offset{8}; // U bit
1797 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1798 let Inst{19-16} = Rn;
1799 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1800 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1801}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001802} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001803} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001804
Johnny Chenadb561d2010-02-18 03:27:42 +00001805// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001806let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001807def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1808 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1809 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1810 // {17-14} Rn
1811 // {13} 1 == Rm, 0 == imm12
1812 // {12} isAdd
1813 // {11-0} imm12/Rm
1814 bits<18> addr;
1815 let Inst{25} = addr{13};
1816 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001817 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001818 let Inst{19-16} = addr{17-14};
1819 let Inst{11-0} = addr{11-0};
1820 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001821}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001822def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1823 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1824 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1825 // {17-14} Rn
1826 // {13} 1 == Rm, 0 == imm12
1827 // {12} isAdd
1828 // {11-0} imm12/Rm
1829 bits<18> addr;
1830 let Inst{25} = addr{13};
1831 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001832 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001833 let Inst{19-16} = addr{17-14};
1834 let Inst{11-0} = addr{11-0};
1835 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001836}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001837def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1838 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1839 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001840 let Inst{21} = 1; // overwrite
1841}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001842def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1843 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1844 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001845 let Inst{21} = 1; // overwrite
1846}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001847def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1848 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1849 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001850 let Inst{21} = 1; // overwrite
1851}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001852}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001853
Evan Chenga8e29892007-01-19 07:51:42 +00001854// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001855
1856// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001857def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001858 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1859 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001860
Evan Chenga8e29892007-01-19 07:51:42 +00001861// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001862let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1863def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001864 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001865 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001866
1867// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001868def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001869 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001870 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001871 "str", "\t$Rt, [$Rn, $offset]!",
1872 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001873 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001874 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001875
Jim Grosbach953557f42010-11-19 21:35:06 +00001876def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001877 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001878 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001879 "str", "\t$Rt, [$Rn], $offset",
1880 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001881 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001882 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001883
Jim Grosbacha1b41752010-11-19 22:06:57 +00001884def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1885 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1886 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001887 "strb", "\t$Rt, [$Rn, $offset]!",
1888 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001889 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1890 GPR:$Rn, am2offset:$offset))]>;
1891def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1892 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1893 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001894 "strb", "\t$Rt, [$Rn], $offset",
1895 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001896 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1897 GPR:$Rn, am2offset:$offset))]>;
1898
Jim Grosbach2dc77682010-11-29 18:37:44 +00001899def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1900 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1901 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001902 "strh", "\t$Rt, [$Rn, $offset]!",
1903 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001904 [(set GPR:$Rn_wb,
1905 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001906
Jim Grosbach2dc77682010-11-29 18:37:44 +00001907def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1908 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1909 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001910 "strh", "\t$Rt, [$Rn], $offset",
1911 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001912 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1913 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001914
Johnny Chen39a4bb32010-02-18 22:31:18 +00001915// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001916let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001917def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1918 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001919 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001920 "strd", "\t$src1, $src2, [$base, $offset]!",
1921 "$base = $base_wb", []>;
1922
1923// For disassembly only
1924def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1925 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001926 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001927 "strd", "\t$src1, $src2, [$base], $offset",
1928 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001929} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001930
Johnny Chenad4df4c2010-03-01 19:22:00 +00001931// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001932
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001933def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1934 IndexModePost, StFrm, IIC_iStore_ru,
1935 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001936 [/* For disassembly only; pattern left blank */]> {
1937 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001938 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1939}
1940
1941def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1942 IndexModePost, StFrm, IIC_iStore_bh_ru,
1943 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1944 [/* For disassembly only; pattern left blank */]> {
1945 let Inst{21} = 1; // overwrite
1946 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001947}
1948
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001949def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001950 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001951 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001952 [/* For disassembly only; pattern left blank */]> {
1953 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001954 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001955}
1956
Evan Chenga8e29892007-01-19 07:51:42 +00001957//===----------------------------------------------------------------------===//
1958// Load / store multiple Instructions.
1959//
1960
Bill Wendling6c470b82010-11-13 09:09:38 +00001961multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1962 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001963 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001964 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1965 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001966 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001967 let Inst{24-23} = 0b01; // Increment After
1968 let Inst{21} = 0; // No writeback
1969 let Inst{20} = L_bit;
1970 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001971 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001972 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1973 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001974 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001975 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001976 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001977 let Inst{20} = L_bit;
1978 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001979 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001980 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1981 IndexModeNone, f, itin,
1982 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1983 let Inst{24-23} = 0b00; // Decrement After
1984 let Inst{21} = 0; // No writeback
1985 let Inst{20} = L_bit;
1986 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001987 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001988 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1989 IndexModeUpd, f, itin_upd,
1990 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1991 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001992 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001993 let Inst{20} = L_bit;
1994 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001995 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001996 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1997 IndexModeNone, f, itin,
1998 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1999 let Inst{24-23} = 0b10; // Decrement Before
2000 let Inst{21} = 0; // No writeback
2001 let Inst{20} = L_bit;
2002 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002003 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002004 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2005 IndexModeUpd, f, itin_upd,
2006 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2007 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002008 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002009 let Inst{20} = L_bit;
2010 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002011 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002012 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2013 IndexModeNone, f, itin,
2014 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2015 let Inst{24-23} = 0b11; // Increment Before
2016 let Inst{21} = 0; // No writeback
2017 let Inst{20} = L_bit;
2018 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002019 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002020 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2021 IndexModeUpd, f, itin_upd,
2022 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2023 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002024 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002025 let Inst{20} = L_bit;
2026 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002027}
Bill Wendling6c470b82010-11-13 09:09:38 +00002028
Bill Wendlingc93989a2010-11-13 11:20:05 +00002029let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002030
2031let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2032defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2033
2034let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2035defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2036
2037} // neverHasSideEffects
2038
Bob Wilson0fef5842011-01-06 19:24:32 +00002039// Load / Store Multiple Mnemonic Aliases
Jim Grosbachfbd01782011-06-27 20:32:18 +00002040def : MnemonicAlias<"ldmfd", "ldmia">;
2041def : MnemonicAlias<"stmfd", "stmdb">;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002042def : MnemonicAlias<"ldm", "ldmia">;
2043def : MnemonicAlias<"stm", "stmia">;
2044
2045// FIXME: remove when we have a way to marking a MI with these properties.
2046// FIXME: Should pc be an implicit operand like PICADD, etc?
2047let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2048 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002049def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2050 reglist:$regs, variable_ops),
2051 Size4Bytes, IIC_iLoad_mBr, [],
2052 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002053 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002054
Evan Chenga8e29892007-01-19 07:51:42 +00002055//===----------------------------------------------------------------------===//
2056// Move Instructions.
2057//
2058
Evan Chengcd799b92009-06-12 20:46:18 +00002059let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002060def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2061 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2062 bits<4> Rd;
2063 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002064
Johnny Chen103bf952011-04-01 23:30:25 +00002065 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002066 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002067 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002068 let Inst{3-0} = Rm;
2069 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002070}
2071
Dale Johannesen38d5f042010-06-15 22:24:08 +00002072// A version for the smaller set of tail call registers.
2073let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002074def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002075 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2076 bits<4> Rd;
2077 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002078
Dale Johannesen38d5f042010-06-15 22:24:08 +00002079 let Inst{11-4} = 0b00000000;
2080 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002081 let Inst{3-0} = Rm;
2082 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002083}
2084
Evan Chengf40deed2010-10-27 23:41:30 +00002085def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002086 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002087 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2088 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002089 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002090 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002091 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002092 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002093 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002094 let Inst{25} = 0;
2095}
Evan Chenga2515702007-03-19 07:09:02 +00002096
Evan Chengc4af4632010-11-17 20:13:28 +00002097let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002098def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2099 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002100 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002101 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002102 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002103 let Inst{15-12} = Rd;
2104 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002105 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002106}
2107
Evan Chengc4af4632010-11-17 20:13:28 +00002108let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002109def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002110 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002111 "movw", "\t$Rd, $imm",
2112 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002113 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002114 bits<4> Rd;
2115 bits<16> imm;
2116 let Inst{15-12} = Rd;
2117 let Inst{11-0} = imm{11-0};
2118 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002119 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002120 let Inst{25} = 1;
2121}
2122
Evan Cheng53519f02011-01-21 18:55:51 +00002123def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2124 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002125
2126let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002127def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002128 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002129 "movt", "\t$Rd, $imm",
2130 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002131 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002132 lo16AllZero:$imm))]>, UnaryDP,
2133 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002134 bits<4> Rd;
2135 bits<16> imm;
2136 let Inst{15-12} = Rd;
2137 let Inst{11-0} = imm{11-0};
2138 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002139 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002140 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002141}
Evan Cheng13ab0202007-07-10 18:08:01 +00002142
Evan Cheng53519f02011-01-21 18:55:51 +00002143def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2144 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002145
2146} // Constraints
2147
Evan Cheng20956592009-10-21 08:15:52 +00002148def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2149 Requires<[IsARM, HasV6T2]>;
2150
David Goodwinca01a8d2009-09-01 18:32:09 +00002151let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002152def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002153 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2154 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002155
2156// These aren't really mov instructions, but we have to define them this way
2157// due to flag operands.
2158
Evan Cheng071a2792007-09-11 19:55:27 +00002159let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002160def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002161 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2162 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002163def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002164 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2165 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002166}
Evan Chenga8e29892007-01-19 07:51:42 +00002167
Evan Chenga8e29892007-01-19 07:51:42 +00002168//===----------------------------------------------------------------------===//
2169// Extend Instructions.
2170//
2171
2172// Sign extenders
2173
Evan Cheng576a3962010-09-25 00:49:35 +00002174defm SXTB : AI_ext_rrot<0b01101010,
2175 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2176defm SXTH : AI_ext_rrot<0b01101011,
2177 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002178
Evan Cheng576a3962010-09-25 00:49:35 +00002179defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002180 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002181defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002182 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002183
Johnny Chen2ec5e492010-02-22 21:50:40 +00002184// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002185defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002186
2187// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002188defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002189
2190// Zero extenders
2191
2192let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002193defm UXTB : AI_ext_rrot<0b01101110,
2194 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2195defm UXTH : AI_ext_rrot<0b01101111,
2196 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2197defm UXTB16 : AI_ext_rrot<0b01101100,
2198 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002199
Jim Grosbach542f6422010-07-28 23:25:44 +00002200// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2201// The transformation should probably be done as a combiner action
2202// instead so we can include a check for masking back in the upper
2203// eight bits of the source into the lower eight bits of the result.
2204//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2205// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002206def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002207 (UXTB16r_rot GPR:$Src, 8)>;
2208
Evan Cheng576a3962010-09-25 00:49:35 +00002209defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002210 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002211defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002212 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002213}
2214
Evan Chenga8e29892007-01-19 07:51:42 +00002215// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002216// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002217defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002218
Evan Chenga8e29892007-01-19 07:51:42 +00002219
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002220def SBFX : I<(outs GPR:$Rd),
2221 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002222 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002223 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002224 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002225 bits<4> Rd;
2226 bits<4> Rn;
2227 bits<5> lsb;
2228 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002229 let Inst{27-21} = 0b0111101;
2230 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002231 let Inst{20-16} = width;
2232 let Inst{15-12} = Rd;
2233 let Inst{11-7} = lsb;
2234 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002235}
2236
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002237def UBFX : I<(outs GPR:$Rd),
2238 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002239 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002240 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002241 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002242 bits<4> Rd;
2243 bits<4> Rn;
2244 bits<5> lsb;
2245 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002246 let Inst{27-21} = 0b0111111;
2247 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002248 let Inst{20-16} = width;
2249 let Inst{15-12} = Rd;
2250 let Inst{11-7} = lsb;
2251 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002252}
2253
Evan Chenga8e29892007-01-19 07:51:42 +00002254//===----------------------------------------------------------------------===//
2255// Arithmetic Instructions.
2256//
2257
Jim Grosbach26421962008-10-14 20:36:24 +00002258defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002259 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002260 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002261defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002262 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002263 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002264
Evan Chengc85e8322007-07-05 07:13:32 +00002265// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002266defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002267 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002268 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2269defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002270 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002271 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002272
Evan Cheng62674222009-06-25 23:34:10 +00002273defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002274 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2275 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002276defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002277 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2278 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002279
2280// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002281let usesCustomInserter = 1 in {
2282defm ADCS : AI1_adde_sube_s_irs<
2283 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2284defm SBCS : AI1_adde_sube_s_irs<
2285 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2286}
Evan Chenga8e29892007-01-19 07:51:42 +00002287
Jim Grosbach84760882010-10-15 18:42:41 +00002288def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2289 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2290 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2291 bits<4> Rd;
2292 bits<4> Rn;
2293 bits<12> imm;
2294 let Inst{25} = 1;
2295 let Inst{15-12} = Rd;
2296 let Inst{19-16} = Rn;
2297 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002298}
Evan Cheng13ab0202007-07-10 18:08:01 +00002299
Bob Wilsoncff71782010-08-05 18:23:43 +00002300// The reg/reg form is only defined for the disassembler; for codegen it is
2301// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002302def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2303 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002304 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002305 bits<4> Rd;
2306 bits<4> Rn;
2307 bits<4> Rm;
2308 let Inst{11-4} = 0b00000000;
2309 let Inst{25} = 0;
2310 let Inst{3-0} = Rm;
2311 let Inst{15-12} = Rd;
2312 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002313}
2314
Jim Grosbach84760882010-10-15 18:42:41 +00002315def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2316 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2317 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2318 bits<4> Rd;
2319 bits<4> Rn;
2320 bits<12> shift;
2321 let Inst{25} = 0;
2322 let Inst{11-0} = shift;
2323 let Inst{15-12} = Rd;
2324 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002325}
Evan Chengc85e8322007-07-05 07:13:32 +00002326
2327// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002328// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2329let usesCustomInserter = 1 in {
2330def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2331 Size4Bytes, IIC_iALUi,
2332 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2333def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2334 Size4Bytes, IIC_iALUr,
2335 [/* For disassembly only; pattern left blank */]>;
2336def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2337 Size4Bytes, IIC_iALUsr,
2338 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002339}
Evan Chengc85e8322007-07-05 07:13:32 +00002340
Evan Cheng62674222009-06-25 23:34:10 +00002341let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002342def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2343 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2344 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002345 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002346 bits<4> Rd;
2347 bits<4> Rn;
2348 bits<12> imm;
2349 let Inst{25} = 1;
2350 let Inst{15-12} = Rd;
2351 let Inst{19-16} = Rn;
2352 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002353}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002354// The reg/reg form is only defined for the disassembler; for codegen it is
2355// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002356def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2357 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002358 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002359 bits<4> Rd;
2360 bits<4> Rn;
2361 bits<4> Rm;
2362 let Inst{11-4} = 0b00000000;
2363 let Inst{25} = 0;
2364 let Inst{3-0} = Rm;
2365 let Inst{15-12} = Rd;
2366 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002367}
Jim Grosbach84760882010-10-15 18:42:41 +00002368def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2369 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2370 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002371 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002372 bits<4> Rd;
2373 bits<4> Rn;
2374 bits<12> shift;
2375 let Inst{25} = 0;
2376 let Inst{11-0} = shift;
2377 let Inst{15-12} = Rd;
2378 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002379}
Evan Cheng62674222009-06-25 23:34:10 +00002380}
2381
Owen Andersonb48c7912011-04-05 23:55:28 +00002382// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2383let usesCustomInserter = 1, Uses = [CPSR] in {
2384def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2385 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002386 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002387def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2388 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002389 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002390}
Evan Cheng2c614c52007-06-06 10:17:05 +00002391
Evan Chenga8e29892007-01-19 07:51:42 +00002392// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002393// The assume-no-carry-in form uses the negation of the input since add/sub
2394// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2395// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2396// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002397def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2398 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002399def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2400 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2401// The with-carry-in form matches bitwise not instead of the negation.
2402// Effectively, the inverse interpretation of the carry flag already accounts
2403// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002404def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002405 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002406def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2407 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002408
2409// Note: These are implemented in C++ code, because they have to generate
2410// ADD/SUBrs instructions, which use a complex pattern that a xform function
2411// cannot produce.
2412// (mul X, 2^n+1) -> (add (X << n), X)
2413// (mul X, 2^n-1) -> (rsb X, (X << n))
2414
Johnny Chen667d1272010-02-22 18:50:54 +00002415// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002416// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002417class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002418 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2419 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2420 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002421 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002422 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002423 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002424 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002425 let Inst{11-4} = op11_4;
2426 let Inst{19-16} = Rn;
2427 let Inst{15-12} = Rd;
2428 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002429}
2430
Johnny Chen667d1272010-02-22 18:50:54 +00002431// Saturating add/subtract -- for disassembly only
2432
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002433def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002434 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2435 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002436def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002437 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2438 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2439def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2440 "\t$Rd, $Rm, $Rn">;
2441def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2442 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002443
2444def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2445def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2446def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2447def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2448def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2449def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2450def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2451def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2452def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2453def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2454def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2455def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002456
2457// Signed/Unsigned add/subtract -- for disassembly only
2458
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002459def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2460def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2461def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2462def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2463def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2464def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2465def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2466def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2467def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2468def USAX : AAI<0b01100101, 0b11110101, "usax">;
2469def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2470def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002471
2472// Signed/Unsigned halving add/subtract -- for disassembly only
2473
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002474def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2475def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2476def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2477def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2478def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2479def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2480def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2481def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2482def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2483def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2484def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2485def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002486
Johnny Chenadc77332010-02-26 22:04:29 +00002487// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002488
Jim Grosbach70987fb2010-10-18 23:35:38 +00002489def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002490 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002491 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002492 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002493 bits<4> Rd;
2494 bits<4> Rn;
2495 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002496 let Inst{27-20} = 0b01111000;
2497 let Inst{15-12} = 0b1111;
2498 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002499 let Inst{19-16} = Rd;
2500 let Inst{11-8} = Rm;
2501 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002502}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002503def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002504 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002505 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002506 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002507 bits<4> Rd;
2508 bits<4> Rn;
2509 bits<4> Rm;
2510 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002511 let Inst{27-20} = 0b01111000;
2512 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002513 let Inst{19-16} = Rd;
2514 let Inst{15-12} = Ra;
2515 let Inst{11-8} = Rm;
2516 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002517}
2518
2519// Signed/Unsigned saturate -- for disassembly only
2520
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002521def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002522 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002523 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002524 bits<4> Rd;
2525 bits<5> sat_imm;
2526 bits<4> Rn;
2527 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002528 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002529 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002530 let Inst{20-16} = sat_imm;
2531 let Inst{15-12} = Rd;
2532 let Inst{11-7} = sh{7-3};
2533 let Inst{6} = sh{0};
2534 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002535}
2536
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002537def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002538 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002539 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002540 bits<4> Rd;
2541 bits<4> sat_imm;
2542 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002543 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002544 let Inst{11-4} = 0b11110011;
2545 let Inst{15-12} = Rd;
2546 let Inst{19-16} = sat_imm;
2547 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002548}
2549
Jim Grosbach70987fb2010-10-18 23:35:38 +00002550def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2551 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002552 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002553 bits<4> Rd;
2554 bits<5> sat_imm;
2555 bits<4> Rn;
2556 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002557 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002558 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002559 let Inst{15-12} = Rd;
2560 let Inst{11-7} = sh{7-3};
2561 let Inst{6} = sh{0};
2562 let Inst{20-16} = sat_imm;
2563 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002564}
2565
Jim Grosbach70987fb2010-10-18 23:35:38 +00002566def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2567 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002568 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002569 bits<4> Rd;
2570 bits<4> sat_imm;
2571 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002572 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002573 let Inst{11-4} = 0b11110011;
2574 let Inst{15-12} = Rd;
2575 let Inst{19-16} = sat_imm;
2576 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002577}
Evan Chenga8e29892007-01-19 07:51:42 +00002578
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002579def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2580def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002581
Evan Chenga8e29892007-01-19 07:51:42 +00002582//===----------------------------------------------------------------------===//
2583// Bitwise Instructions.
2584//
2585
Jim Grosbach26421962008-10-14 20:36:24 +00002586defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002587 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002588 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002589defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002590 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002591 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002592defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002593 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002594 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002595defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002596 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002597 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002598
Jim Grosbach3fea191052010-10-21 22:03:21 +00002599def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002600 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002601 "bfc", "\t$Rd, $imm", "$src = $Rd",
2602 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002603 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002604 bits<4> Rd;
2605 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002606 let Inst{27-21} = 0b0111110;
2607 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002608 let Inst{15-12} = Rd;
2609 let Inst{11-7} = imm{4-0}; // lsb
2610 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002611}
2612
Johnny Chenb2503c02010-02-17 06:31:48 +00002613// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002614def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002615 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002616 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2617 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002618 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002619 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002620 bits<4> Rd;
2621 bits<4> Rn;
2622 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002623 let Inst{27-21} = 0b0111110;
2624 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002625 let Inst{15-12} = Rd;
2626 let Inst{11-7} = imm{4-0}; // lsb
2627 let Inst{20-16} = imm{9-5}; // width
2628 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002629}
2630
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002631// GNU as only supports this form of bfi (w/ 4 arguments)
2632let isAsmParserOnly = 1 in
2633def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2634 lsb_pos_imm:$lsb, width_imm:$width),
2635 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2636 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2637 []>, Requires<[IsARM, HasV6T2]> {
2638 bits<4> Rd;
2639 bits<4> Rn;
2640 bits<5> lsb;
2641 bits<5> width;
2642 let Inst{27-21} = 0b0111110;
2643 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2644 let Inst{15-12} = Rd;
2645 let Inst{11-7} = lsb;
2646 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2647 let Inst{3-0} = Rn;
2648}
2649
Jim Grosbach36860462010-10-21 22:19:32 +00002650def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2651 "mvn", "\t$Rd, $Rm",
2652 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2653 bits<4> Rd;
2654 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002655 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002656 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002657 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002658 let Inst{15-12} = Rd;
2659 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002660}
Jim Grosbach36860462010-10-21 22:19:32 +00002661def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2662 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2663 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2664 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002665 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002666 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002667 let Inst{19-16} = 0b0000;
2668 let Inst{15-12} = Rd;
2669 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002670}
Evan Chengc4af4632010-11-17 20:13:28 +00002671let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002672def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2673 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2674 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2675 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002676 bits<12> imm;
2677 let Inst{25} = 1;
2678 let Inst{19-16} = 0b0000;
2679 let Inst{15-12} = Rd;
2680 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002681}
Evan Chenga8e29892007-01-19 07:51:42 +00002682
2683def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2684 (BICri GPR:$src, so_imm_not:$imm)>;
2685
2686//===----------------------------------------------------------------------===//
2687// Multiply Instructions.
2688//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002689class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2690 string opc, string asm, list<dag> pattern>
2691 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2692 bits<4> Rd;
2693 bits<4> Rm;
2694 bits<4> Rn;
2695 let Inst{19-16} = Rd;
2696 let Inst{11-8} = Rm;
2697 let Inst{3-0} = Rn;
2698}
2699class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2700 string opc, string asm, list<dag> pattern>
2701 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2702 bits<4> RdLo;
2703 bits<4> RdHi;
2704 bits<4> Rm;
2705 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002706 let Inst{19-16} = RdHi;
2707 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002708 let Inst{11-8} = Rm;
2709 let Inst{3-0} = Rn;
2710}
Evan Chenga8e29892007-01-19 07:51:42 +00002711
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002712// FIXME: The v5 pseudos are only necessary for the additional Constraint
2713// property. Remove them when it's possible to add those properties
2714// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002715let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002716def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2717 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002718 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002719 Requires<[IsARM, HasV6]> {
2720 let Inst{15-12} = 0b0000;
2721}
Evan Chenga8e29892007-01-19 07:51:42 +00002722
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002723let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002724def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2725 pred:$p, cc_out:$s),
2726 Size4Bytes, IIC_iMUL32,
2727 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2728 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002729 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002730}
2731
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002732def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2733 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002734 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2735 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002736 bits<4> Ra;
2737 let Inst{15-12} = Ra;
2738}
Evan Chenga8e29892007-01-19 07:51:42 +00002739
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002740let Constraints = "@earlyclobber $Rd" in
2741def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2742 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2743 Size4Bytes, IIC_iMAC32,
2744 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2745 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2746 Requires<[IsARM, NoV6]>;
2747
Jim Grosbach65711012010-11-19 22:22:37 +00002748def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2749 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2750 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002751 Requires<[IsARM, HasV6T2]> {
2752 bits<4> Rd;
2753 bits<4> Rm;
2754 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002755 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002756 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002757 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002758 let Inst{11-8} = Rm;
2759 let Inst{3-0} = Rn;
2760}
Evan Chengedcbada2009-07-06 22:05:45 +00002761
Evan Chenga8e29892007-01-19 07:51:42 +00002762// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002763let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002764let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002765def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002766 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002767 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2768 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002769
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002770def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002771 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002772 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2773 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002774
2775let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2776def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2777 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2778 Size4Bytes, IIC_iMUL64, [],
2779 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2780 Requires<[IsARM, NoV6]>;
2781
2782def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2783 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2784 Size4Bytes, IIC_iMUL64, [],
2785 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2786 Requires<[IsARM, NoV6]>;
2787}
Evan Cheng8de898a2009-06-26 00:19:44 +00002788}
Evan Chenga8e29892007-01-19 07:51:42 +00002789
2790// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002791def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2792 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002793 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2794 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002795def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2796 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002797 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2798 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002799
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002800def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2801 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2802 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2803 Requires<[IsARM, HasV6]> {
2804 bits<4> RdLo;
2805 bits<4> RdHi;
2806 bits<4> Rm;
2807 bits<4> Rn;
2808 let Inst{19-16} = RdLo;
2809 let Inst{15-12} = RdHi;
2810 let Inst{11-8} = Rm;
2811 let Inst{3-0} = Rn;
2812}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002813
2814let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2815def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2816 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2817 Size4Bytes, IIC_iMAC64, [],
2818 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2819 Requires<[IsARM, NoV6]>;
2820def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2821 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2822 Size4Bytes, IIC_iMAC64, [],
2823 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2824 Requires<[IsARM, NoV6]>;
2825def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2826 (ins GPR:$Rn, GPR:$Rm, pred:$p),
2827 Size4Bytes, IIC_iMAC64, [],
2828 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
2829 Requires<[IsARM, NoV6]>;
2830}
2831
Evan Chengcd799b92009-06-12 20:46:18 +00002832} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002833
2834// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002835def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2836 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2837 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002838 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002839 let Inst{15-12} = 0b1111;
2840}
Evan Cheng13ab0202007-07-10 18:08:01 +00002841
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002842def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2843 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002844 [/* For disassembly only; pattern left blank */]>,
2845 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002846 let Inst{15-12} = 0b1111;
2847}
2848
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002849def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2850 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2851 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2852 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2853 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002854
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002855def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2856 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2857 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002858 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002859 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002860
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002861def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2862 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2863 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2864 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2865 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002866
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002867def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2868 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2869 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002870 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002871 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002872
Raul Herbster37fb5b12007-08-30 23:25:47 +00002873multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002874 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2875 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2876 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2877 (sext_inreg GPR:$Rm, i16)))]>,
2878 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002879
Jim Grosbach3870b752010-10-22 18:35:16 +00002880 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2881 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2882 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2883 (sra GPR:$Rm, (i32 16))))]>,
2884 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002885
Jim Grosbach3870b752010-10-22 18:35:16 +00002886 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2887 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2888 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2889 (sext_inreg GPR:$Rm, i16)))]>,
2890 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002891
Jim Grosbach3870b752010-10-22 18:35:16 +00002892 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2893 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2894 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2895 (sra GPR:$Rm, (i32 16))))]>,
2896 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002897
Jim Grosbach3870b752010-10-22 18:35:16 +00002898 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2899 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2900 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2901 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2902 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002903
Jim Grosbach3870b752010-10-22 18:35:16 +00002904 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2905 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2906 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2907 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2908 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002909}
2910
Raul Herbster37fb5b12007-08-30 23:25:47 +00002911
2912multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002913 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002914 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2915 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2916 [(set GPR:$Rd, (add GPR:$Ra,
2917 (opnode (sext_inreg GPR:$Rn, i16),
2918 (sext_inreg GPR:$Rm, i16))))]>,
2919 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002920
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002921 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002922 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2923 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2924 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2925 (sra GPR:$Rm, (i32 16)))))]>,
2926 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002927
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002928 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002929 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2930 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2931 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2932 (sext_inreg GPR:$Rm, i16))))]>,
2933 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002934
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002935 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002936 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2937 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2938 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2939 (sra GPR:$Rm, (i32 16)))))]>,
2940 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002941
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002942 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002943 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2944 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2945 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2946 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2947 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002948
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002949 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002950 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2951 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2952 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2953 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2954 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002955}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002956
Raul Herbster37fb5b12007-08-30 23:25:47 +00002957defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2958defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002959
Johnny Chen83498e52010-02-12 21:59:23 +00002960// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002961def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2962 (ins GPR:$Rn, GPR:$Rm),
2963 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002964 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002965 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002966
Jim Grosbach3870b752010-10-22 18:35:16 +00002967def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2968 (ins GPR:$Rn, GPR:$Rm),
2969 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002970 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002971 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002972
Jim Grosbach3870b752010-10-22 18:35:16 +00002973def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2974 (ins GPR:$Rn, GPR:$Rm),
2975 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002976 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002977 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002978
Jim Grosbach3870b752010-10-22 18:35:16 +00002979def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2980 (ins GPR:$Rn, GPR:$Rm),
2981 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002982 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002983 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002984
Johnny Chen667d1272010-02-22 18:50:54 +00002985// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002986class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2987 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002988 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002989 bits<4> Rn;
2990 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002991 let Inst{4} = 1;
2992 let Inst{5} = swap;
2993 let Inst{6} = sub;
2994 let Inst{7} = 0;
2995 let Inst{21-20} = 0b00;
2996 let Inst{22} = long;
2997 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002998 let Inst{11-8} = Rm;
2999 let Inst{3-0} = Rn;
3000}
3001class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3002 InstrItinClass itin, string opc, string asm>
3003 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3004 bits<4> Rd;
3005 let Inst{15-12} = 0b1111;
3006 let Inst{19-16} = Rd;
3007}
3008class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3009 InstrItinClass itin, string opc, string asm>
3010 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3011 bits<4> Ra;
3012 let Inst{15-12} = Ra;
3013}
3014class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3015 InstrItinClass itin, string opc, string asm>
3016 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3017 bits<4> RdLo;
3018 bits<4> RdHi;
3019 let Inst{19-16} = RdHi;
3020 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003021}
3022
3023multiclass AI_smld<bit sub, string opc> {
3024
Jim Grosbach385e1362010-10-22 19:15:30 +00003025 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3026 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003027
Jim Grosbach385e1362010-10-22 19:15:30 +00003028 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3029 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003030
Jim Grosbach385e1362010-10-22 19:15:30 +00003031 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3032 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3033 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003034
Jim Grosbach385e1362010-10-22 19:15:30 +00003035 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3036 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3037 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003038
3039}
3040
3041defm SMLA : AI_smld<0, "smla">;
3042defm SMLS : AI_smld<1, "smls">;
3043
Johnny Chen2ec5e492010-02-22 21:50:40 +00003044multiclass AI_sdml<bit sub, string opc> {
3045
Jim Grosbach385e1362010-10-22 19:15:30 +00003046 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3047 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3048 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3049 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003050}
3051
3052defm SMUA : AI_sdml<0, "smua">;
3053defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003054
Evan Chenga8e29892007-01-19 07:51:42 +00003055//===----------------------------------------------------------------------===//
3056// Misc. Arithmetic Instructions.
3057//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003058
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003059def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3060 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3061 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003062
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003063def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3064 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3065 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3066 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003067
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003068def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3069 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3070 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003071
Evan Cheng9568e5c2011-06-21 06:01:08 +00003072let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003073def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3074 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003075 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003076 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003077
Evan Cheng9568e5c2011-06-21 06:01:08 +00003078let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003079def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3080 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003081 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003082 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003083
Evan Chengf60ceac2011-06-15 17:17:48 +00003084def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3085 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3086 (REVSH GPR:$Rm)>;
3087
Bob Wilsonf955f292010-08-17 17:23:19 +00003088def lsl_shift_imm : SDNodeXForm<imm, [{
3089 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3090 return CurDAG->getTargetConstant(Sh, MVT::i32);
3091}]>;
3092
Eric Christopher8f232d32011-04-28 05:49:04 +00003093def lsl_amt : ImmLeaf<i32, [{
3094 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003095}], lsl_shift_imm>;
3096
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003097def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3098 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3099 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3100 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3101 (and (shl GPR:$Rm, lsl_amt:$sh),
3102 0xFFFF0000)))]>,
3103 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003104
Evan Chenga8e29892007-01-19 07:51:42 +00003105// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003106def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3107 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3108def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3109 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003110
Bob Wilsonf955f292010-08-17 17:23:19 +00003111def asr_shift_imm : SDNodeXForm<imm, [{
3112 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3113 return CurDAG->getTargetConstant(Sh, MVT::i32);
3114}]>;
3115
Eric Christopher8f232d32011-04-28 05:49:04 +00003116def asr_amt : ImmLeaf<i32, [{
3117 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003118}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003119
Bob Wilsondc66eda2010-08-16 22:26:55 +00003120// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3121// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003122def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3123 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3124 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3125 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3126 (and (sra GPR:$Rm, asr_amt:$sh),
3127 0xFFFF)))]>,
3128 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003129
Evan Chenga8e29892007-01-19 07:51:42 +00003130// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3131// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003132def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003133 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003134def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003135 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3136 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003137
Evan Chenga8e29892007-01-19 07:51:42 +00003138//===----------------------------------------------------------------------===//
3139// Comparison Instructions...
3140//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003141
Jim Grosbach26421962008-10-14 20:36:24 +00003142defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003143 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003144 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003145
Jim Grosbach97a884d2010-12-07 20:41:06 +00003146// ARMcmpZ can re-use the above instruction definitions.
3147def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3148 (CMPri GPR:$src, so_imm:$imm)>;
3149def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3150 (CMPrr GPR:$src, GPR:$rhs)>;
3151def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3152 (CMPrs GPR:$src, so_reg:$rhs)>;
3153
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003154// FIXME: We have to be careful when using the CMN instruction and comparison
3155// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003156// results:
3157//
3158// rsbs r1, r1, 0
3159// cmp r0, r1
3160// mov r0, #0
3161// it ls
3162// mov r0, #1
3163//
3164// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003165//
Bill Wendling6165e872010-08-26 18:33:51 +00003166// cmn r0, r1
3167// mov r0, #0
3168// it ls
3169// mov r0, #1
3170//
3171// However, the CMN gives the *opposite* result when r1 is 0. This is because
3172// the carry flag is set in the CMP case but not in the CMN case. In short, the
3173// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3174// value of r0 and the carry bit (because the "carry bit" parameter to
3175// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3176// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3177// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3178// parameter to AddWithCarry is defined as 0).
3179//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003180// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003181//
3182// x = 0
3183// ~x = 0xFFFF FFFF
3184// ~x + 1 = 0x1 0000 0000
3185// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3186//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003187// Therefore, we should disable CMN when comparing against zero, until we can
3188// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3189// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003190//
3191// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3192//
3193// This is related to <rdar://problem/7569620>.
3194//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003195//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3196// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003197
Evan Chenga8e29892007-01-19 07:51:42 +00003198// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003199defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003200 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003201 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003202defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003203 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003204 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003205
David Goodwinc0309b42009-06-29 15:33:01 +00003206defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003207 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003208 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003209
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003210//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3211// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003212
David Goodwinc0309b42009-06-29 15:33:01 +00003213def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003214 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003215
Evan Cheng218977b2010-07-13 19:27:42 +00003216// Pseudo i64 compares for some floating point compares.
3217let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3218 Defs = [CPSR] in {
3219def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003220 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003221 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003222 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3223
3224def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003225 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003226 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3227} // usesCustomInserter
3228
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003229
Evan Chenga8e29892007-01-19 07:51:42 +00003230// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003231// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003232// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003233let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003234def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3235 Size4Bytes, IIC_iCMOVr,
3236 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3237 RegConstraint<"$false = $Rd">;
3238def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3239 (ins GPR:$false, so_reg:$shift, pred:$p),
3240 Size4Bytes, IIC_iCMOVsr,
3241 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3242 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003243
Evan Chengc4af4632010-11-17 20:13:28 +00003244let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003245def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3246 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3247 Size4Bytes, IIC_iMOVi,
3248 []>,
3249 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003250
Evan Chengc4af4632010-11-17 20:13:28 +00003251let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003252def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3253 (ins GPR:$false, so_imm:$imm, pred:$p),
3254 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003255 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003256 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003257
Evan Cheng63f35442010-11-13 02:25:14 +00003258// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003259let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003260def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3261 (ins GPR:$false, i32imm:$src, pred:$p),
3262 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003263
Evan Chengc4af4632010-11-17 20:13:28 +00003264let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003265def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3266 (ins GPR:$false, so_imm:$imm, pred:$p),
3267 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003268 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003269 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003270} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003271
Jim Grosbach3728e962009-12-10 00:11:09 +00003272//===----------------------------------------------------------------------===//
3273// Atomic operations intrinsics
3274//
3275
Bob Wilsonf74a4292010-10-30 00:54:37 +00003276def memb_opt : Operand<i32> {
3277 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003278 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003279}
Jim Grosbach3728e962009-12-10 00:11:09 +00003280
Bob Wilsonf74a4292010-10-30 00:54:37 +00003281// memory barriers protect the atomic sequences
3282let hasSideEffects = 1 in {
3283def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3284 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3285 Requires<[IsARM, HasDB]> {
3286 bits<4> opt;
3287 let Inst{31-4} = 0xf57ff05;
3288 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003289}
Jim Grosbach3728e962009-12-10 00:11:09 +00003290}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003291
Bob Wilsonf74a4292010-10-30 00:54:37 +00003292def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3293 "dsb", "\t$opt",
3294 [/* For disassembly only; pattern left blank */]>,
3295 Requires<[IsARM, HasDB]> {
3296 bits<4> opt;
3297 let Inst{31-4} = 0xf57ff04;
3298 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003299}
3300
Johnny Chenfd6037d2010-02-18 00:19:08 +00003301// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003302def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3303 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003304 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003305 let Inst{3-0} = 0b1111;
3306}
3307
Jim Grosbach66869102009-12-11 18:52:41 +00003308let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003309 let Uses = [CPSR] in {
3310 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003311 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003312 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3313 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003314 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003315 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3316 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003317 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003318 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3319 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003320 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003321 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3322 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003323 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003324 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3325 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003326 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003327 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003328 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3329 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3330 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3331 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3332 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3333 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3334 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3335 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3336 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3337 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3338 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3339 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003340 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003341 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003342 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3343 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003344 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003345 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3346 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003347 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003348 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3349 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003350 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003351 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3352 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003353 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003354 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3355 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003356 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003357 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003358 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3359 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3360 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3361 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3362 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3363 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3364 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3365 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3366 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3367 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3368 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3369 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003370 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003371 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003372 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3373 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003374 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003375 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3376 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003377 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003378 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3379 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003380 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003381 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3382 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003383 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003384 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3385 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003386 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003387 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003388 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3389 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3390 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3391 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3392 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3393 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3394 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3395 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3396 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3397 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3398 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3399 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003400
3401 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003402 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003403 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3404 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003405 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003406 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3407 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003408 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003409 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3410
Jim Grosbache801dc42009-12-12 01:40:06 +00003411 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003412 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003413 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3414 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003415 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003416 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3417 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003418 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003419 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3420}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003421}
3422
3423let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003424def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3425 "ldrexb", "\t$Rt, $addr", []>;
3426def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3427 "ldrexh", "\t$Rt, $addr", []>;
3428def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3429 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003430let hasExtraDefRegAllocReq = 1 in
3431 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3432 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003433}
3434
Jim Grosbach86875a22010-10-29 19:58:57 +00003435let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003436def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3437 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3438def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3439 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3440def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3441 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003442}
3443
3444let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003445def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003446 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3447 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003448
Johnny Chenb9436272010-02-17 22:37:58 +00003449// Clear-Exclusive is for disassembly only.
3450def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3451 [/* For disassembly only; pattern left blank */]>,
3452 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003453 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003454}
3455
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003456// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3457let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003458def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3459 [/* For disassembly only; pattern left blank */]>;
3460def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3461 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003462}
3463
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003464//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003465// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003466//
3467
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003468def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3469 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3470 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003471 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3472 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003473 bits<4> opc1;
3474 bits<4> CRn;
3475 bits<4> CRd;
3476 bits<4> cop;
3477 bits<3> opc2;
3478 bits<4> CRm;
3479
3480 let Inst{3-0} = CRm;
3481 let Inst{4} = 0;
3482 let Inst{7-5} = opc2;
3483 let Inst{11-8} = cop;
3484 let Inst{15-12} = CRd;
3485 let Inst{19-16} = CRn;
3486 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003487}
3488
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003489def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3490 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3491 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003492 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3493 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003494 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003495 bits<4> opc1;
3496 bits<4> CRn;
3497 bits<4> CRd;
3498 bits<4> cop;
3499 bits<3> opc2;
3500 bits<4> CRm;
3501
3502 let Inst{3-0} = CRm;
3503 let Inst{4} = 0;
3504 let Inst{7-5} = opc2;
3505 let Inst{11-8} = cop;
3506 let Inst{15-12} = CRd;
3507 let Inst{19-16} = CRn;
3508 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003509}
3510
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003511class ACI<dag oops, dag iops, string opc, string asm,
3512 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003513 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3514 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003515 let Inst{27-25} = 0b110;
3516}
3517
Johnny Chen670a4562011-04-04 23:39:08 +00003518multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003519
3520 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003521 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3522 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003523 let Inst{31-28} = op31_28;
3524 let Inst{24} = 1; // P = 1
3525 let Inst{21} = 0; // W = 0
3526 let Inst{22} = 0; // D = 0
3527 let Inst{20} = load;
3528 }
3529
3530 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003531 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3532 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003533 let Inst{31-28} = op31_28;
3534 let Inst{24} = 1; // P = 1
3535 let Inst{21} = 1; // W = 1
3536 let Inst{22} = 0; // D = 0
3537 let Inst{20} = load;
3538 }
3539
3540 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003541 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3542 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003543 let Inst{31-28} = op31_28;
3544 let Inst{24} = 0; // P = 0
3545 let Inst{21} = 1; // W = 1
3546 let Inst{22} = 0; // D = 0
3547 let Inst{20} = load;
3548 }
3549
3550 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003551 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3552 ops),
3553 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003554 let Inst{31-28} = op31_28;
3555 let Inst{24} = 0; // P = 0
3556 let Inst{23} = 1; // U = 1
3557 let Inst{21} = 0; // W = 0
3558 let Inst{22} = 0; // D = 0
3559 let Inst{20} = load;
3560 }
3561
3562 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003563 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3564 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003565 let Inst{31-28} = op31_28;
3566 let Inst{24} = 1; // P = 1
3567 let Inst{21} = 0; // W = 0
3568 let Inst{22} = 1; // D = 1
3569 let Inst{20} = load;
3570 }
3571
3572 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003573 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3574 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3575 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003576 let Inst{31-28} = op31_28;
3577 let Inst{24} = 1; // P = 1
3578 let Inst{21} = 1; // W = 1
3579 let Inst{22} = 1; // D = 1
3580 let Inst{20} = load;
3581 }
3582
3583 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003584 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3585 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3586 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003587 let Inst{31-28} = op31_28;
3588 let Inst{24} = 0; // P = 0
3589 let Inst{21} = 1; // W = 1
3590 let Inst{22} = 1; // D = 1
3591 let Inst{20} = load;
3592 }
3593
3594 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003595 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3596 ops),
3597 !strconcat(!strconcat(opc, "l"), cond),
3598 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003599 let Inst{31-28} = op31_28;
3600 let Inst{24} = 0; // P = 0
3601 let Inst{23} = 1; // U = 1
3602 let Inst{21} = 0; // W = 0
3603 let Inst{22} = 1; // D = 1
3604 let Inst{20} = load;
3605 }
3606}
3607
Johnny Chen670a4562011-04-04 23:39:08 +00003608defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3609defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3610defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3611defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003612
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003613//===----------------------------------------------------------------------===//
3614// Move between coprocessor and ARM core register -- for disassembly only
3615//
3616
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003617class MovRCopro<string opc, bit direction, dag oops, dag iops,
3618 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003619 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003620 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003621 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003622 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003623
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003624 bits<4> Rt;
3625 bits<4> cop;
3626 bits<3> opc1;
3627 bits<3> opc2;
3628 bits<4> CRm;
3629 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003630
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003631 let Inst{15-12} = Rt;
3632 let Inst{11-8} = cop;
3633 let Inst{23-21} = opc1;
3634 let Inst{7-5} = opc2;
3635 let Inst{3-0} = CRm;
3636 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003637}
3638
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003639def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003640 (outs),
3641 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3642 c_imm:$CRm, i32imm:$opc2),
3643 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3644 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003645def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003646 (outs GPR:$Rt),
3647 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3648 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003649
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003650def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3651 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3652
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003653class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3654 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003655 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003656 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003657 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003658 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003659 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003660
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003661 bits<4> Rt;
3662 bits<4> cop;
3663 bits<3> opc1;
3664 bits<3> opc2;
3665 bits<4> CRm;
3666 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003667
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003668 let Inst{15-12} = Rt;
3669 let Inst{11-8} = cop;
3670 let Inst{23-21} = opc1;
3671 let Inst{7-5} = opc2;
3672 let Inst{3-0} = CRm;
3673 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003674}
3675
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003676def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003677 (outs),
3678 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3679 c_imm:$CRm, i32imm:$opc2),
3680 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3681 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003682def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003683 (outs GPR:$Rt),
3684 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3685 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003686
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003687def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3688 imm:$CRm, imm:$opc2),
3689 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3690
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003691class MovRRCopro<string opc, bit direction,
3692 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003693 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3694 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003695 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003696 let Inst{23-21} = 0b010;
3697 let Inst{20} = direction;
3698
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003699 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003700 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003701 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003702 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003703 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003704
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003705 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003706 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003707 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003708 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003709 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003710}
3711
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003712def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3713 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3714 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003715def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3716
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003717class MovRRCopro2<string opc, bit direction,
3718 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003719 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003720 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3721 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003722 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003723 let Inst{23-21} = 0b010;
3724 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003725
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003726 bits<4> Rt;
3727 bits<4> Rt2;
3728 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003729 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003730 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003731
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003732 let Inst{15-12} = Rt;
3733 let Inst{19-16} = Rt2;
3734 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003735 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003736 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003737}
3738
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003739def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3740 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3741 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003742def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003743
Johnny Chenb98e1602010-02-12 18:55:33 +00003744//===----------------------------------------------------------------------===//
3745// Move between special register and ARM core register -- for disassembly only
3746//
3747
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003748// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003749def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003750 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003751 bits<4> Rd;
3752 let Inst{23-16} = 0b00001111;
3753 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003754 let Inst{7-4} = 0b0000;
3755}
3756
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003757def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003758 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003759 bits<4> Rd;
3760 let Inst{23-16} = 0b01001111;
3761 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003762 let Inst{7-4} = 0b0000;
3763}
3764
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003765// Move from ARM core register to Special Register
3766//
3767// No need to have both system and application versions, the encodings are the
3768// same and the assembly parser has no way to distinguish between them. The mask
3769// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3770// the mask with the fields to be accessed in the special register.
3771def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3772 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003773 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003774 bits<5> mask;
3775 bits<4> Rn;
3776
3777 let Inst{23} = 0;
3778 let Inst{22} = mask{4}; // R bit
3779 let Inst{21-20} = 0b10;
3780 let Inst{19-16} = mask{3-0};
3781 let Inst{15-12} = 0b1111;
3782 let Inst{11-4} = 0b00000000;
3783 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003784}
3785
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003786def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3787 "msr", "\t$mask, $a",
3788 [/* For disassembly only; pattern left blank */]> {
3789 bits<5> mask;
3790 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003791
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003792 let Inst{23} = 0;
3793 let Inst{22} = mask{4}; // R bit
3794 let Inst{21-20} = 0b10;
3795 let Inst{19-16} = mask{3-0};
3796 let Inst{15-12} = 0b1111;
3797 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003798}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003799
3800//===----------------------------------------------------------------------===//
3801// TLS Instructions
3802//
3803
3804// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003805// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003806// complete with fixup for the aeabi_read_tp function.
3807let isCall = 1,
3808 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3809 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3810 [(set R0, ARMthread_pointer)]>;
3811}
3812
3813//===----------------------------------------------------------------------===//
3814// SJLJ Exception handling intrinsics
3815// eh_sjlj_setjmp() is an instruction sequence to store the return
3816// address and save #0 in R0 for the non-longjmp case.
3817// Since by its nature we may be coming from some other function to get
3818// here, and we're using the stack frame for the containing function to
3819// save/restore registers, we can't keep anything live in regs across
3820// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003821// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003822// except for our own input by listing the relevant registers in Defs. By
3823// doing so, we also cause the prologue/epilogue code to actively preserve
3824// all of the callee-saved resgisters, which is exactly what we want.
3825// A constant value is passed in $val, and we use the location as a scratch.
3826//
3827// These are pseudo-instructions and are lowered to individual MC-insts, so
3828// no encoding information is necessary.
3829let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003830 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003831 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003832 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3833 NoItinerary,
3834 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3835 Requires<[IsARM, HasVFP2]>;
3836}
3837
3838let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003839 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003840 hasSideEffects = 1, isBarrier = 1 in {
3841 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3842 NoItinerary,
3843 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3844 Requires<[IsARM, NoVFP]>;
3845}
3846
3847// FIXME: Non-Darwin version(s)
3848let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3849 Defs = [ R7, LR, SP ] in {
3850def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3851 NoItinerary,
3852 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3853 Requires<[IsARM, IsDarwin]>;
3854}
3855
3856// eh.sjlj.dispatchsetup pseudo-instruction.
3857// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3858// handled when the pseudo is expanded (which happens before any passes
3859// that need the instruction size).
3860let isBarrier = 1, hasSideEffects = 1 in
3861def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003862 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3863 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003864 Requires<[IsDarwin]>;
3865
3866//===----------------------------------------------------------------------===//
3867// Non-Instruction Patterns
3868//
3869
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003870// ARMv4 indirect branch using (MOVr PC, dst)
3871let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
3872 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
3873 Size4Bytes, IIC_Br, [(brind GPR:$dst)],
3874 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
3875 Requires<[IsARM, NoV4T]>;
3876
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003877// Large immediate handling.
3878
3879// 32-bit immediate using two piece so_imms or movw + movt.
3880// This is a single pseudo instruction, the benefit is that it can be remat'd
3881// as a single unit instead of having to handle reg inputs.
3882// FIXME: Remove this when we can do generalized remat.
3883let isReMaterializable = 1, isMoveImm = 1 in
3884def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3885 [(set GPR:$dst, (arm_i32imm:$src))]>,
3886 Requires<[IsARM]>;
3887
3888// Pseudo instruction that combines movw + movt + add pc (if PIC).
3889// It also makes it possible to rematerialize the instructions.
3890// FIXME: Remove this when we can do generalized remat and when machine licm
3891// can properly the instructions.
3892let isReMaterializable = 1 in {
3893def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3894 IIC_iMOVix2addpc,
3895 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3896 Requires<[IsARM, UseMovt]>;
3897
3898def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3899 IIC_iMOVix2,
3900 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3901 Requires<[IsARM, UseMovt]>;
3902
3903let AddedComplexity = 10 in
3904def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3905 IIC_iMOVix2ld,
3906 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3907 Requires<[IsARM, UseMovt]>;
3908} // isReMaterializable
3909
3910// ConstantPool, GlobalAddress, and JumpTable
3911def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3912 Requires<[IsARM, DontUseMovt]>;
3913def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3914def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3915 Requires<[IsARM, UseMovt]>;
3916def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3917 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3918
3919// TODO: add,sub,and, 3-instr forms?
3920
3921// Tail calls
3922def : ARMPat<(ARMtcret tcGPR:$dst),
3923 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3924
3925def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3926 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3927
3928def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3929 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3930
3931def : ARMPat<(ARMtcret tcGPR:$dst),
3932 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3933
3934def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3935 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3936
3937def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3938 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3939
3940// Direct calls
3941def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3942 Requires<[IsARM, IsNotDarwin]>;
3943def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3944 Requires<[IsARM, IsDarwin]>;
3945
3946// zextload i1 -> zextload i8
3947def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3948def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3949
3950// extload -> zextload
3951def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3952def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3953def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3954def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3955
3956def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3957
3958def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3959def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3960
3961// smul* and smla*
3962def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3963 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3964 (SMULBB GPR:$a, GPR:$b)>;
3965def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3966 (SMULBB GPR:$a, GPR:$b)>;
3967def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3968 (sra GPR:$b, (i32 16))),
3969 (SMULBT GPR:$a, GPR:$b)>;
3970def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3971 (SMULBT GPR:$a, GPR:$b)>;
3972def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3973 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3974 (SMULTB GPR:$a, GPR:$b)>;
3975def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3976 (SMULTB GPR:$a, GPR:$b)>;
3977def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3978 (i32 16)),
3979 (SMULWB GPR:$a, GPR:$b)>;
3980def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3981 (SMULWB GPR:$a, GPR:$b)>;
3982
3983def : ARMV5TEPat<(add GPR:$acc,
3984 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3985 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3986 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3987def : ARMV5TEPat<(add GPR:$acc,
3988 (mul sext_16_node:$a, sext_16_node:$b)),
3989 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3990def : ARMV5TEPat<(add GPR:$acc,
3991 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3992 (sra GPR:$b, (i32 16)))),
3993 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3994def : ARMV5TEPat<(add GPR:$acc,
3995 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3996 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3997def : ARMV5TEPat<(add GPR:$acc,
3998 (mul (sra GPR:$a, (i32 16)),
3999 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4000 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4001def : ARMV5TEPat<(add GPR:$acc,
4002 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4003 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4004def : ARMV5TEPat<(add GPR:$acc,
4005 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4006 (i32 16))),
4007 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4008def : ARMV5TEPat<(add GPR:$acc,
4009 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4010 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4011
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004012
4013// Pre-v7 uses MCR for synchronization barriers.
4014def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4015 Requires<[IsARM, HasV6]>;
4016
4017
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004018//===----------------------------------------------------------------------===//
4019// Thumb Support
4020//
4021
4022include "ARMInstrThumb.td"
4023
4024//===----------------------------------------------------------------------===//
4025// Thumb2 Support
4026//
4027
4028include "ARMInstrThumb2.td"
4029
4030//===----------------------------------------------------------------------===//
4031// Floating Point Support
4032//
4033
4034include "ARMInstrVFP.td"
4035
4036//===----------------------------------------------------------------------===//
4037// Advanced SIMD (NEON) Support
4038//
4039
4040include "ARMInstrNEON.td"
4041