blob: 5f864aa7d9fe27db4a7a9264471f1a808db95ca0 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
203def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000205 return v == 8 || v == 16 || v == 24;
206}]>;
207
208/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
209def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
213/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
214def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000216}]>;
217
Jim Grosbach64171712010-02-16 21:07:46 +0000218def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
221 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chenga2515702007-03-19 07:09:02 +0000223def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 PatLeaf<(imm), [{
225 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
226 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
229def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000230 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
234/// e.g., 0xf000ffff
235def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000236 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000237 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000238}] > {
239 let PrintMethod = "printBitfieldInvMaskImmOperand";
240}
241
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243def hi16 : SDNodeXForm<imm, [{
244 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
245}]>;
246
247def lo16AllZero : PatLeaf<(i32 imm), [{
248 // Returns true if all low 16-bits are 0.
249 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000250}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000251
Jim Grosbach64171712010-02-16 21:07:46 +0000252/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000253/// [0.65535].
254def imm0_65535 : PatLeaf<(i32 imm), [{
255 return (uint32_t)N->getZExtValue() < 65536;
256}]>;
257
Evan Cheng37f25d92008-08-28 23:39:26 +0000258class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
259class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbach0a145f32010-02-16 20:17:57 +0000261/// adde and sube predicates - True based on whether the carry flag output
262/// will be needed or not.
263def adde_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def sube_dead_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return !N->hasAnyUseOfValue(1);}]>;
269def adde_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272def sube_live_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return N->hasAnyUseOfValue(1);}]>;
275
Evan Chenga8e29892007-01-19 07:51:42 +0000276//===----------------------------------------------------------------------===//
277// Operand Definitions.
278//
279
280// Branch target.
281def brtarget : Operand<OtherVT>;
282
Evan Chenga8e29892007-01-19 07:51:42 +0000283// A list of registers separated by comma. Used by load/store multiple.
284def reglist : Operand<i32> {
285 let PrintMethod = "printRegisterList";
286}
287
288// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
289def cpinst_operand : Operand<i32> {
290 let PrintMethod = "printCPInstOperand";
291}
292
293def jtblock_operand : Operand<i32> {
294 let PrintMethod = "printJTBlockOperand";
295}
Evan Cheng66ac5312009-07-25 00:33:29 +0000296def jt2block_operand : Operand<i32> {
297 let PrintMethod = "printJT2BlockOperand";
298}
Evan Chenga8e29892007-01-19 07:51:42 +0000299
300// Local PC labels.
301def pclabel : Operand<i32> {
302 let PrintMethod = "printPCLabel";
303}
304
Bob Wilson22f5dc72010-08-16 18:27:34 +0000305// shift_imm: An integer that encodes a shift amount and the type of shift
306// (currently either asr or lsl) using the same encoding used for the
307// immediates in so_reg operands.
308def shift_imm : Operand<i32> {
309 let PrintMethod = "printShiftImmOperand";
310}
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312// shifter_operand operands: so_reg and so_imm.
313def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000314 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000315 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000316 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000317 let PrintMethod = "printSORegOperand";
318 let MIOperandInfo = (ops GPR, GPR, i32imm);
319}
320
321// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
322// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
323// represented in the imm field in the same 12-bit form that they are encoded
324// into so_imm instructions: the 8-bit immediate is the least significant bits
325// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000326def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000327 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000328 let PrintMethod = "printSOImmOperand";
329}
330
Evan Chengc70d1842007-03-20 08:11:30 +0000331// Break so_imm's up into two pieces. This handles immediates with up to 16
332// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
333// get the first/second pieces.
334def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000335 PatLeaf<(imm), [{
336 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
337 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000338 let PrintMethod = "printSOImm2PartOperand";
339}
340
341def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000342 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000344}]>;
345
346def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000347 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000349}]>;
350
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000351def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
352 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
353 }]> {
354 let PrintMethod = "printSOImm2PartOperand";
355}
356
357def so_neg_imm2part_1 : SDNodeXForm<imm, [{
358 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
359 return CurDAG->getTargetConstant(V, MVT::i32);
360}]>;
361
362def so_neg_imm2part_2 : SDNodeXForm<imm, [{
363 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
364 return CurDAG->getTargetConstant(V, MVT::i32);
365}]>;
366
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000367/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
368def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
369 return (int32_t)N->getZExtValue() < 32;
370}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000371
372// Define ARM specific addressing modes.
373
Jim Grosbach82891622010-09-29 19:03:54 +0000374// addrmode2base := reg +/- imm12
375//
376def addrmode2base : Operand<i32>,
377 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
378 let PrintMethod = "printAddrMode2Operand";
379 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
380}
381// addrmode2shop := reg +/- reg shop imm
382//
383def addrmode2shop : Operand<i32>,
384 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
385 let PrintMethod = "printAddrMode2Operand";
386 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
387}
388
389// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000390//
391def addrmode2 : Operand<i32>,
392 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
393 let PrintMethod = "printAddrMode2Operand";
394 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
395}
396
397def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000398 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
399 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000400 let PrintMethod = "printAddrMode2OffsetOperand";
401 let MIOperandInfo = (ops GPR, i32imm);
402}
403
404// addrmode3 := reg +/- reg
405// addrmode3 := reg +/- imm8
406//
407def addrmode3 : Operand<i32>,
408 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
409 let PrintMethod = "printAddrMode3Operand";
410 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
411}
412
413def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000414 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
415 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000416 let PrintMethod = "printAddrMode3OffsetOperand";
417 let MIOperandInfo = (ops GPR, i32imm);
418}
419
420// addrmode4 := reg, <mode|W>
421//
422def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000423 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000424 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000425 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000426}
427
428// addrmode5 := reg +/- imm8*4
429//
430def addrmode5 : Operand<i32>,
431 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
432 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000433 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000434}
435
Bob Wilson8b024a52009-07-01 23:16:05 +0000436// addrmode6 := reg with optional writeback
437//
438def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000439 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000440 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000441 let MIOperandInfo = (ops GPR:$addr, i32imm);
442}
443
444def am6offset : Operand<i32> {
445 let PrintMethod = "printAddrMode6OffsetOperand";
446 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000447}
448
Evan Chenga8e29892007-01-19 07:51:42 +0000449// addrmodepc := pc + reg
450//
451def addrmodepc : Operand<i32>,
452 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
453 let PrintMethod = "printAddrModePCOperand";
454 let MIOperandInfo = (ops GPR, i32imm);
455}
456
Bob Wilson4f38b382009-08-21 21:58:55 +0000457def nohash_imm : Operand<i32> {
458 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000459}
460
Evan Chenga8e29892007-01-19 07:51:42 +0000461//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000462
Evan Cheng37f25d92008-08-28 23:39:26 +0000463include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000464
465//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000466// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000467//
468
Evan Cheng3924f782008-08-29 07:36:24 +0000469/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000470/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000471multiclass AsI1_bin_irs<bits<4> opcod, string opc,
472 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
473 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000474 // The register-immediate version is re-materializable. This is useful
475 // in particular for taking the address of a local.
476 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000477 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
478 iii, opc, "\t$Rd, $Rn, $imm",
479 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
480 bits<4> Rd;
481 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000482 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000483 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000484 let Inst{15-12} = Rd;
485 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000486 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000487 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000488 }
Jim Grosbach62547262010-10-11 18:51:51 +0000489 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
490 iir, opc, "\t$Rd, $Rn, $Rm",
491 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000492 bits<4> Rd;
493 bits<4> Rn;
494 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000495 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000496 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000497 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000498 let Inst{3-0} = Rm;
499 let Inst{15-12} = Rd;
500 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000501 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000502 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
503 iis, opc, "\t$Rd, $Rn, $shift",
504 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000505 bits<4> Rd;
506 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000507 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000508 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000509 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000510 let Inst{15-12} = Rd;
511 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000512 }
Evan Chenga8e29892007-01-19 07:51:42 +0000513}
514
Evan Cheng1e249e32009-06-25 20:59:23 +0000515/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000516/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000517let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000518multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
519 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
520 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000521 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
522 iii, opc, "\t$Rd, $Rn, $imm",
523 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
524 bits<4> Rd;
525 bits<4> Rn;
526 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000527 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000528 let Inst{15-12} = Rd;
529 let Inst{19-16} = Rn;
530 let Inst{11-0} = imm;
531 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000532 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000533 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
534 iir, opc, "\t$Rd, $Rn, $Rm",
535 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
536 bits<4> Rd;
537 bits<4> Rn;
538 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000539 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000540 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000541 let isCommutable = Commutable;
542 let Inst{3-0} = Rm;
543 let Inst{15-12} = Rd;
544 let Inst{19-16} = Rn;
545 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000546 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000547 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
548 iis, opc, "\t$Rd, $Rn, $shift",
549 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
550 bits<4> Rd;
551 bits<4> Rn;
552 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000553 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000554 let Inst{11-0} = shift;
555 let Inst{15-12} = Rd;
556 let Inst{19-16} = Rn;
557 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000558 }
Evan Cheng071a2792007-09-11 19:55:27 +0000559}
Evan Chengc85e8322007-07-05 07:13:32 +0000560}
561
562/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000563/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000564/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000565let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000566multiclass AI1_cmp_irs<bits<4> opcod, string opc,
567 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
568 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000569 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
570 opc, "\t$Rn, $imm",
571 [(opnode GPR:$Rn, so_imm:$imm)]> {
572 bits<4> Rd;
573 bits<4> Rn;
574 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000576 let Inst{15-12} = Rd;
577 let Inst{19-16} = Rn;
578 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000579 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000580 let Inst{20} = 1;
581 }
582 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
583 opc, "\t$Rn, $Rm",
584 [(opnode GPR:$Rn, GPR:$Rm)]> {
585 bits<4> Rd;
586 bits<4> Rn;
587 bits<4> Rm;
588 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000589 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000590 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000591 let Inst{3-0} = Rm;
592 let Inst{15-12} = Rd;
593 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000594 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000595 }
596 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
597 opc, "\t$Rn, $shift",
598 [(opnode GPR:$Rn, so_reg:$shift)]> {
599 bits<4> Rd;
600 bits<4> Rn;
601 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000602 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000603 let Inst{11-0} = shift;
604 let Inst{15-12} = Rd;
605 let Inst{19-16} = Rn;
606 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000607 }
Evan Cheng071a2792007-09-11 19:55:27 +0000608}
Evan Chenga8e29892007-01-19 07:51:42 +0000609}
610
Evan Cheng576a3962010-09-25 00:49:35 +0000611/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000612/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000613/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000614multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000615 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000616 IIC_iEXTr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000617 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000618 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000619 let Inst{11-10} = 0b00;
620 let Inst{19-16} = 0b1111;
621 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000622 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000623 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000624 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000625 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000626 let Inst{19-16} = 0b1111;
627 }
Evan Chenga8e29892007-01-19 07:51:42 +0000628}
629
Evan Cheng576a3962010-09-25 00:49:35 +0000630multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000631 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000632 IIC_iEXTr, opc, "\t$dst, $src",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000633 [/* For disassembly only; pattern left blank */]>,
634 Requires<[IsARM, HasV6]> {
635 let Inst{11-10} = 0b00;
636 let Inst{19-16} = 0b1111;
637 }
638 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000639 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000640 [/* For disassembly only; pattern left blank */]>,
641 Requires<[IsARM, HasV6]> {
642 let Inst{19-16} = 0b1111;
643 }
644}
645
Evan Cheng576a3962010-09-25 00:49:35 +0000646/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000647/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000648multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Evan Cheng97f48c32008-11-06 22:15:19 +0000649 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000650 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000651 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000652 Requires<[IsARM, HasV6]> {
653 let Inst{11-10} = 0b00;
654 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000655 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
656 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000657 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000658 [(set GPR:$dst, (opnode GPR:$LHS,
659 (rotr GPR:$RHS, rot_imm:$rot)))]>,
660 Requires<[IsARM, HasV6]>;
661}
662
Johnny Chen2ec5e492010-02-22 21:50:40 +0000663// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000664multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000665 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000666 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000667 [/* For disassembly only; pattern left blank */]>,
668 Requires<[IsARM, HasV6]> {
669 let Inst{11-10} = 0b00;
670 }
671 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
672 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000673 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000674 [/* For disassembly only; pattern left blank */]>,
675 Requires<[IsARM, HasV6]>;
676}
677
Evan Cheng62674222009-06-25 23:34:10 +0000678/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
679let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000680multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
681 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000682 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000683 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000684 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000685 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000686 let Inst{25} = 1;
687 }
Evan Cheng62674222009-06-25 23:34:10 +0000688 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000689 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000690 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000691 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000692 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000693 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000694 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000695 }
Evan Cheng62674222009-06-25 23:34:10 +0000696 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000697 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000698 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000699 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000700 let Inst{25} = 0;
701 }
Jim Grosbache5165492009-11-09 00:11:35 +0000702}
703// Carry setting variants
704let Defs = [CPSR] in {
705multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
706 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000707 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000708 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000709 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000710 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000711 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000712 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000713 }
Evan Cheng62674222009-06-25 23:34:10 +0000714 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000715 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000716 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000717 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000718 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000719 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000720 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000721 }
Evan Cheng62674222009-06-25 23:34:10 +0000722 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000723 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000724 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000725 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000726 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000727 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000728 }
Evan Cheng071a2792007-09-11 19:55:27 +0000729}
Evan Chengc85e8322007-07-05 07:13:32 +0000730}
Jim Grosbache5165492009-11-09 00:11:35 +0000731}
Evan Chengc85e8322007-07-05 07:13:32 +0000732
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000733//===----------------------------------------------------------------------===//
734// Instructions
735//===----------------------------------------------------------------------===//
736
Evan Chenga8e29892007-01-19 07:51:42 +0000737//===----------------------------------------------------------------------===//
738// Miscellaneous Instructions.
739//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000740
Evan Chenga8e29892007-01-19 07:51:42 +0000741/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
742/// the function. The first operand is the ID# for this instruction, the second
743/// is the index into the MachineConstantPool that this is, the third is the
744/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000745let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000746def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000747PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000748 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000749
Jim Grosbach4642ad32010-02-22 23:10:38 +0000750// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
751// from removing one half of the matched pairs. That breaks PEI, which assumes
752// these will always be in pairs, and asserts if it finds otherwise. Better way?
753let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000754def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000755PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000756 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000757
Jim Grosbach64171712010-02-16 21:07:46 +0000758def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000759PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000760 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000761}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000762
Johnny Chenf4d81052010-02-12 22:53:19 +0000763def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000764 [/* For disassembly only; pattern left blank */]>,
765 Requires<[IsARM, HasV6T2]> {
766 let Inst{27-16} = 0b001100100000;
767 let Inst{7-0} = 0b00000000;
768}
769
Johnny Chenf4d81052010-02-12 22:53:19 +0000770def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
771 [/* For disassembly only; pattern left blank */]>,
772 Requires<[IsARM, HasV6T2]> {
773 let Inst{27-16} = 0b001100100000;
774 let Inst{7-0} = 0b00000001;
775}
776
777def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
778 [/* For disassembly only; pattern left blank */]>,
779 Requires<[IsARM, HasV6T2]> {
780 let Inst{27-16} = 0b001100100000;
781 let Inst{7-0} = 0b00000010;
782}
783
784def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
785 [/* For disassembly only; pattern left blank */]>,
786 Requires<[IsARM, HasV6T2]> {
787 let Inst{27-16} = 0b001100100000;
788 let Inst{7-0} = 0b00000011;
789}
790
Johnny Chen2ec5e492010-02-22 21:50:40 +0000791def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
792 "\t$dst, $a, $b",
793 [/* For disassembly only; pattern left blank */]>,
794 Requires<[IsARM, HasV6]> {
795 let Inst{27-20} = 0b01101000;
796 let Inst{7-4} = 0b1011;
797}
798
Johnny Chenf4d81052010-02-12 22:53:19 +0000799def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
800 [/* For disassembly only; pattern left blank */]>,
801 Requires<[IsARM, HasV6T2]> {
802 let Inst{27-16} = 0b001100100000;
803 let Inst{7-0} = 0b00000100;
804}
805
Johnny Chenc6f7b272010-02-11 18:12:29 +0000806// The i32imm operand $val can be used by a debugger to store more information
807// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000808def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000809 [/* For disassembly only; pattern left blank */]>,
810 Requires<[IsARM]> {
811 let Inst{27-20} = 0b00010010;
812 let Inst{7-4} = 0b0111;
813}
814
Johnny Chenb98e1602010-02-12 18:55:33 +0000815// Change Processor State is a system instruction -- for disassembly only.
816// The singleton $opt operand contains the following information:
817// opt{4-0} = mode from Inst{4-0}
818// opt{5} = changemode from Inst{17}
819// opt{8-6} = AIF from Inst{8-6}
820// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000821def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000822 [/* For disassembly only; pattern left blank */]>,
823 Requires<[IsARM]> {
824 let Inst{31-28} = 0b1111;
825 let Inst{27-20} = 0b00010000;
826 let Inst{16} = 0;
827 let Inst{5} = 0;
828}
829
Johnny Chenb92a23f2010-02-21 04:42:01 +0000830// Preload signals the memory system of possible future data/instruction access.
831// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000832//
833// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
834// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000835multiclass APreLoad<bit data, bit read, string opc> {
836
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000837 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000838 !strconcat(opc, "\t[$base, $imm]"), []> {
839 let Inst{31-26} = 0b111101;
840 let Inst{25} = 0; // 0 for immediate form
841 let Inst{24} = data;
842 let Inst{22} = read;
843 let Inst{21-20} = 0b01;
844 }
845
846 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
847 !strconcat(opc, "\t$addr"), []> {
848 let Inst{31-26} = 0b111101;
849 let Inst{25} = 1; // 1 for register form
850 let Inst{24} = data;
851 let Inst{22} = read;
852 let Inst{21-20} = 0b01;
853 let Inst{4} = 0;
854 }
855}
856
857defm PLD : APreLoad<1, 1, "pld">;
858defm PLDW : APreLoad<1, 0, "pldw">;
859defm PLI : APreLoad<0, 1, "pli">;
860
Johnny Chena1e76212010-02-13 02:51:09 +0000861def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
862 [/* For disassembly only; pattern left blank */]>,
863 Requires<[IsARM]> {
864 let Inst{31-28} = 0b1111;
865 let Inst{27-20} = 0b00010000;
866 let Inst{16} = 1;
867 let Inst{9} = 1;
868 let Inst{7-4} = 0b0000;
869}
870
871def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
872 [/* For disassembly only; pattern left blank */]>,
873 Requires<[IsARM]> {
874 let Inst{31-28} = 0b1111;
875 let Inst{27-20} = 0b00010000;
876 let Inst{16} = 1;
877 let Inst{9} = 0;
878 let Inst{7-4} = 0b0000;
879}
880
Johnny Chenf4d81052010-02-12 22:53:19 +0000881def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000882 [/* For disassembly only; pattern left blank */]>,
883 Requires<[IsARM, HasV7]> {
884 let Inst{27-16} = 0b001100100000;
885 let Inst{7-4} = 0b1111;
886}
887
Johnny Chenba6e0332010-02-11 17:14:31 +0000888// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000889let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000890def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000891 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000892 Requires<[IsARM]> {
893 let Inst{27-25} = 0b011;
894 let Inst{24-20} = 0b11111;
895 let Inst{7-5} = 0b111;
896 let Inst{4} = 0b1;
897}
898
Evan Cheng12c3a532008-11-06 17:48:05 +0000899// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000900let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000901def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000902 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000903 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000904
Evan Cheng325474e2008-01-07 23:56:57 +0000905let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000906def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000907 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000908 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000909
Evan Chengd87293c2008-11-06 08:47:38 +0000910def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000911 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000912 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
913
Evan Chengd87293c2008-11-06 08:47:38 +0000914def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000915 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000916 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
917
Evan Chengd87293c2008-11-06 08:47:38 +0000918def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000919 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000920 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
921
Evan Chengd87293c2008-11-06 08:47:38 +0000922def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000923 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000924 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
925}
Chris Lattner13c63102008-01-06 05:55:01 +0000926let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000927def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000928 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000929 [(store GPR:$src, addrmodepc:$addr)]>;
930
Evan Chengd87293c2008-11-06 08:47:38 +0000931def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000932 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000933 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
934
Evan Chengd87293c2008-11-06 08:47:38 +0000935def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000936 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000937 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
938}
Evan Cheng12c3a532008-11-06 17:48:05 +0000939} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000940
Evan Chenge07715c2009-06-23 05:25:29 +0000941
942// LEApcrel - Load a pc-relative address into a register without offending the
943// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000944let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000945let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000946def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000947 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000948 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000949
Jim Grosbacha967d112010-06-21 21:27:27 +0000950} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000951def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000952 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000953 Pseudo, IIC_iALUi,
954 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000955 let Inst{25} = 1;
956}
Evan Chenge07715c2009-06-23 05:25:29 +0000957
Evan Chenga8e29892007-01-19 07:51:42 +0000958//===----------------------------------------------------------------------===//
959// Control Flow Instructions.
960//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000961
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000962let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
963 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000964 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000965 "bx", "\tlr", [(ARMretflag)]>,
966 Requires<[IsARM, HasV4T]> {
967 let Inst{3-0} = 0b1110;
968 let Inst{7-4} = 0b0001;
969 let Inst{19-8} = 0b111111111111;
970 let Inst{27-20} = 0b00010010;
971 }
972
973 // ARMV4 only
974 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
975 "mov", "\tpc, lr", [(ARMretflag)]>,
976 Requires<[IsARM, NoV4T]> {
977 let Inst{11-0} = 0b000000001110;
978 let Inst{15-12} = 0b1111;
979 let Inst{19-16} = 0b0000;
980 let Inst{27-20} = 0b00011010;
981 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000982}
Rafael Espindola27185192006-09-29 21:20:16 +0000983
Bob Wilson04ea6e52009-10-28 00:37:03 +0000984// Indirect branches
985let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000986 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000987 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000988 [(brind GPR:$dst)]>,
989 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +0000990 bits<4> dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000991 let Inst{7-4} = 0b0001;
992 let Inst{19-8} = 0b111111111111;
993 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000994 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +0000995 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000996 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000997
998 // ARMV4 only
999 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1000 [(brind GPR:$dst)]>,
1001 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001002 bits<4> dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001003 let Inst{11-4} = 0b00000000;
1004 let Inst{15-12} = 0b1111;
1005 let Inst{19-16} = 0b0000;
1006 let Inst{27-20} = 0b00011010;
1007 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +00001008 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001009 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001010}
1011
Evan Chenga8e29892007-01-19 07:51:42 +00001012// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001013// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001014let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1015 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001016 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1017 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001018 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001019 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001020 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001021
Bob Wilson54fc1242009-06-22 21:01:46 +00001022// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001023let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001024 Defs = [R0, R1, R2, R3, R12, LR,
1025 D0, D1, D2, D3, D4, D5, D6, D7,
1026 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001027 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001028 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001029 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001030 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001031 Requires<[IsARM, IsNotDarwin]> {
1032 let Inst{31-28} = 0b1110;
1033 }
Evan Cheng277f0742007-06-19 21:05:09 +00001034
Evan Cheng12c3a532008-11-06 17:48:05 +00001035 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001036 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001037 [(ARMcall_pred tglobaladdr:$func)]>,
1038 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001039
Evan Chenga8e29892007-01-19 07:51:42 +00001040 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001041 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001042 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001043 [(ARMcall GPR:$func)]>,
1044 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001045 bits<4> func;
Jim Grosbach26421962008-10-14 20:36:24 +00001046 let Inst{7-4} = 0b0011;
1047 let Inst{19-8} = 0b111111111111;
1048 let Inst{27-20} = 0b00010010;
Jim Grosbach62547262010-10-11 18:51:51 +00001049 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001050 }
1051
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001052 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001053 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1054 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001055 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001056 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001057 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001058 let Inst{7-4} = 0b0001;
1059 let Inst{19-8} = 0b111111111111;
1060 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +00001061 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001062
1063 // ARMv4
1064 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1065 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1066 [(ARMcall_nolink tGPR:$func)]>,
1067 Requires<[IsARM, NoV4T, IsNotDarwin]> {
1068 let Inst{11-4} = 0b00000000;
1069 let Inst{15-12} = 0b1111;
1070 let Inst{19-16} = 0b0000;
1071 let Inst{27-20} = 0b00011010;
1072 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001073}
1074
1075// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001076let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001077 Defs = [R0, R1, R2, R3, R9, R12, LR,
1078 D0, D1, D2, D3, D4, D5, D6, D7,
1079 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001080 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001081 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001082 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001083 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1084 let Inst{31-28} = 0b1110;
1085 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001086
1087 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001088 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001089 [(ARMcall_pred tglobaladdr:$func)]>,
1090 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001091
1092 // ARMv5T and above
1093 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001094 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001095 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1096 let Inst{7-4} = 0b0011;
1097 let Inst{19-8} = 0b111111111111;
1098 let Inst{27-20} = 0b00010010;
1099 }
1100
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001101 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001102 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1103 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001104 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001105 [(ARMcall_nolink tGPR:$func)]>,
1106 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001107 let Inst{7-4} = 0b0001;
1108 let Inst{19-8} = 0b111111111111;
1109 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001110 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001111
1112 // ARMv4
1113 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1114 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1115 [(ARMcall_nolink tGPR:$func)]>,
1116 Requires<[IsARM, NoV4T, IsDarwin]> {
1117 let Inst{11-4} = 0b00000000;
1118 let Inst{15-12} = 0b1111;
1119 let Inst{19-16} = 0b0000;
1120 let Inst{27-20} = 0b00011010;
1121 }
Rafael Espindola35574632006-07-18 17:00:30 +00001122}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001123
Dale Johannesen51e28e62010-06-03 21:09:53 +00001124// Tail calls.
1125
1126let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1127 // Darwin versions.
1128 let Defs = [R0, R1, R2, R3, R9, R12,
1129 D0, D1, D2, D3, D4, D5, D6, D7,
1130 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1131 D27, D28, D29, D30, D31, PC],
1132 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001133 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1134 Pseudo, IIC_Br,
1135 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001136
Evan Cheng6523d2f2010-06-19 00:11:54 +00001137 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1138 Pseudo, IIC_Br,
1139 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001140
Evan Cheng6523d2f2010-06-19 00:11:54 +00001141 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001142 IIC_Br, "b\t$dst @ TAILCALL",
1143 []>, Requires<[IsDarwin]>;
1144
1145 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001146 IIC_Br, "b.w\t$dst @ TAILCALL",
1147 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001148
Evan Cheng6523d2f2010-06-19 00:11:54 +00001149 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1150 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1151 []>, Requires<[IsDarwin]> {
1152 let Inst{7-4} = 0b0001;
1153 let Inst{19-8} = 0b111111111111;
1154 let Inst{27-20} = 0b00010010;
1155 let Inst{31-28} = 0b1110;
1156 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001157 }
1158
1159 // Non-Darwin versions (the difference is R9).
1160 let Defs = [R0, R1, R2, R3, R12,
1161 D0, D1, D2, D3, D4, D5, D6, D7,
1162 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1163 D27, D28, D29, D30, D31, PC],
1164 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001165 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1166 Pseudo, IIC_Br,
1167 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001168
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001169 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001170 Pseudo, IIC_Br,
1171 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001172
Evan Cheng6523d2f2010-06-19 00:11:54 +00001173 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1174 IIC_Br, "b\t$dst @ TAILCALL",
1175 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001176
Evan Cheng6523d2f2010-06-19 00:11:54 +00001177 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1178 IIC_Br, "b.w\t$dst @ TAILCALL",
1179 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001180
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001181 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001182 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1183 []>, Requires<[IsNotDarwin]> {
1184 let Inst{7-4} = 0b0001;
1185 let Inst{19-8} = 0b111111111111;
1186 let Inst{27-20} = 0b00010010;
1187 let Inst{31-28} = 0b1110;
1188 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001189 }
1190}
1191
David Goodwin1a8f36e2009-08-12 18:31:53 +00001192let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001193 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001194 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001195 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001196 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001197 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001198
Owen Anderson20ab2902007-11-12 07:39:39 +00001199 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001200 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001201 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001202 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001203 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001204 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001205 let Inst{20} = 0; // S Bit
1206 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001207 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001208 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001209 def BR_JTm : JTI<(outs),
1210 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001211 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001212 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1213 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001214 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001215 let Inst{20} = 1; // L bit
1216 let Inst{21} = 0; // W bit
1217 let Inst{22} = 0; // B bit
1218 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001219 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001220 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001221 def BR_JTadd : JTI<(outs),
1222 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001223 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001224 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1225 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001226 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001227 let Inst{20} = 0; // S bit
1228 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001229 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001230 }
1231 } // isNotDuplicable = 1, isIndirectBranch = 1
1232 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001233
Evan Chengc85e8322007-07-05 07:13:32 +00001234 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001235 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001236 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001237 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001238 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001239}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001240
Johnny Chena1e76212010-02-13 02:51:09 +00001241// Branch and Exchange Jazelle -- for disassembly only
1242def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1243 [/* For disassembly only; pattern left blank */]> {
1244 let Inst{23-20} = 0b0010;
1245 //let Inst{19-8} = 0xfff;
1246 let Inst{7-4} = 0b0010;
1247}
1248
Johnny Chen0296f3e2010-02-16 21:59:54 +00001249// Secure Monitor Call is a system instruction -- for disassembly only
1250def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1251 [/* For disassembly only; pattern left blank */]> {
1252 let Inst{23-20} = 0b0110;
1253 let Inst{7-4} = 0b0111;
1254}
1255
Johnny Chen64dfb782010-02-16 20:04:27 +00001256// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001257let isCall = 1 in {
1258def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1259 [/* For disassembly only; pattern left blank */]>;
1260}
1261
Johnny Chenfb566792010-02-17 21:39:10 +00001262// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001263def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1264 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001265 [/* For disassembly only; pattern left blank */]> {
1266 let Inst{31-28} = 0b1111;
1267 let Inst{22-20} = 0b110; // W = 1
1268}
1269
1270def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1271 NoItinerary, "srs${addr:submode}\tsp, $mode",
1272 [/* For disassembly only; pattern left blank */]> {
1273 let Inst{31-28} = 0b1111;
1274 let Inst{22-20} = 0b100; // W = 0
1275}
1276
Johnny Chenfb566792010-02-17 21:39:10 +00001277// Return From Exception is a system instruction -- for disassembly only
1278def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1279 NoItinerary, "rfe${addr:submode}\t$base!",
1280 [/* For disassembly only; pattern left blank */]> {
1281 let Inst{31-28} = 0b1111;
1282 let Inst{22-20} = 0b011; // W = 1
1283}
1284
1285def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1286 NoItinerary, "rfe${addr:submode}\t$base",
1287 [/* For disassembly only; pattern left blank */]> {
1288 let Inst{31-28} = 0b1111;
1289 let Inst{22-20} = 0b001; // W = 0
1290}
1291
Evan Chenga8e29892007-01-19 07:51:42 +00001292//===----------------------------------------------------------------------===//
1293// Load / store Instructions.
1294//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001295
Evan Chenga8e29892007-01-19 07:51:42 +00001296// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001297let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001298def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001299 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001300 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001301
Evan Chengfa775d02007-03-19 07:20:03 +00001302// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001303let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1304 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001305def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001306 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001307
Evan Chenga8e29892007-01-19 07:51:42 +00001308// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001309def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001310 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001311 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001312
Jim Grosbach64171712010-02-16 21:07:46 +00001313def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001314 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001315 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001316
Evan Chenga8e29892007-01-19 07:51:42 +00001317// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001318def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001319 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001320 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001321
David Goodwin5d598aa2009-08-19 18:00:44 +00001322def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001323 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001324 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001325
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001326let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001327// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001328def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001329 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001330 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001331
Evan Chenga8e29892007-01-19 07:51:42 +00001332// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001333def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001334 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001335 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001336
Evan Chengd87293c2008-11-06 08:47:38 +00001337def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001338 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001339 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001340
Evan Chengd87293c2008-11-06 08:47:38 +00001341def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001342 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001343 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001344
Evan Chengd87293c2008-11-06 08:47:38 +00001345def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001346 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001347 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001348
Evan Chengd87293c2008-11-06 08:47:38 +00001349def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001350 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001351 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001352
Evan Chengd87293c2008-11-06 08:47:38 +00001353def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001354 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001355 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001356
Evan Chengd87293c2008-11-06 08:47:38 +00001357def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001358 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001359 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001360
Evan Chengd87293c2008-11-06 08:47:38 +00001361def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001362 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001363 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001364
Evan Chengd87293c2008-11-06 08:47:38 +00001365def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001366 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001367 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001368
Evan Chengd87293c2008-11-06 08:47:38 +00001369def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001370 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001371 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001372
1373// For disassembly only
1374def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001376 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1377 Requires<[IsARM, HasV5TE]>;
1378
1379// For disassembly only
1380def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001381 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001382 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1383 Requires<[IsARM, HasV5TE]>;
1384
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001385} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001386
Johnny Chenadb561d2010-02-18 03:27:42 +00001387// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001388
1389def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001390 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001391 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1392 let Inst{21} = 1; // overwrite
1393}
1394
1395def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001396 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001397 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1398 let Inst{21} = 1; // overwrite
1399}
1400
1401def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001402 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001403 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1404 let Inst{21} = 1; // overwrite
1405}
1406
1407def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001408 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001409 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1410 let Inst{21} = 1; // overwrite
1411}
1412
1413def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001414 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001415 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001416 let Inst{21} = 1; // overwrite
1417}
1418
Evan Chenga8e29892007-01-19 07:51:42 +00001419// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001420def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001421 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001422 [(store GPR:$src, addrmode2:$addr)]>;
1423
1424// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001425def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001426 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001427 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1428
Evan Cheng0e55fd62010-09-30 01:08:25 +00001429def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1430 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001431 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1432
1433// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001434let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001435def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001436 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001437 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001438
1439// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001440def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001441 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001442 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001443 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001444 [(set GPR:$base_wb,
1445 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1446
Evan Chengd87293c2008-11-06 08:47:38 +00001447def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001448 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001449 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001450 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001451 [(set GPR:$base_wb,
1452 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1453
Evan Chengd87293c2008-11-06 08:47:38 +00001454def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001455 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001456 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001457 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001458 [(set GPR:$base_wb,
1459 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1460
Evan Chengd87293c2008-11-06 08:47:38 +00001461def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001462 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001463 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001464 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001465 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1466 GPR:$base, am3offset:$offset))]>;
1467
Evan Chengd87293c2008-11-06 08:47:38 +00001468def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001469 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001470 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001471 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001472 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1473 GPR:$base, am2offset:$offset))]>;
1474
Evan Chengd87293c2008-11-06 08:47:38 +00001475def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001476 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001477 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001478 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001479 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1480 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001481
Johnny Chen39a4bb32010-02-18 22:31:18 +00001482// For disassembly only
1483def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1484 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001485 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001486 "strd", "\t$src1, $src2, [$base, $offset]!",
1487 "$base = $base_wb", []>;
1488
1489// For disassembly only
1490def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1491 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001492 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001493 "strd", "\t$src1, $src2, [$base], $offset",
1494 "$base = $base_wb", []>;
1495
Johnny Chenad4df4c2010-03-01 19:22:00 +00001496// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001497
1498def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001499 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001500 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001501 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1502 [/* For disassembly only; pattern left blank */]> {
1503 let Inst{21} = 1; // overwrite
1504}
1505
1506def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001507 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001508 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001509 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1510 [/* For disassembly only; pattern left blank */]> {
1511 let Inst{21} = 1; // overwrite
1512}
1513
Johnny Chenad4df4c2010-03-01 19:22:00 +00001514def STRHT: AI3sthpo<(outs GPR:$base_wb),
1515 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001516 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001517 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1518 [/* For disassembly only; pattern left blank */]> {
1519 let Inst{21} = 1; // overwrite
1520}
1521
Evan Chenga8e29892007-01-19 07:51:42 +00001522//===----------------------------------------------------------------------===//
1523// Load / store multiple Instructions.
1524//
1525
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001526let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001527def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001528 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001529 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001530 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001531
Bob Wilson815baeb2010-03-13 01:08:20 +00001532def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1533 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001534 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001535 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001536 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001537} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001538
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001539let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001540def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001541 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001542 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001543 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1544
1545def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1546 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001547 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001548 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001549 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001550} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001551
1552//===----------------------------------------------------------------------===//
1553// Move Instructions.
1554//
1555
Evan Chengcd799b92009-06-12 20:46:18 +00001556let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001557def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1558 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1559 bits<4> Rd;
1560 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001561
Johnny Chen04301522009-11-07 00:54:36 +00001562 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001563 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001564 let Inst{3-0} = Rm;
1565 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001566}
1567
Dale Johannesen38d5f042010-06-15 22:24:08 +00001568// A version for the smaller set of tail call registers.
1569let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001570def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
1571 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1572 bits<4> Rd;
1573 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001574
Dale Johannesen38d5f042010-06-15 22:24:08 +00001575 let Inst{11-4} = 0b00000000;
1576 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001577 let Inst{3-0} = Rm;
1578 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001579}
1580
Jim Grosbachf59818b2010-10-12 18:09:12 +00001581def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001582 DPSoRegFrm, IIC_iMOVsr,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001583 "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001584 let Inst{25} = 0;
1585}
Evan Chenga2515702007-03-19 07:09:02 +00001586
Evan Chengb3379fb2009-02-05 08:42:55 +00001587let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001588def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1589 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001590 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001591 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001592 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001593 let Inst{15-12} = Rd;
1594 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001595 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001596}
1597
1598let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001599def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001600 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001601 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001602 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001603 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001604 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001605 let Inst{25} = 1;
1606}
1607
Evan Cheng5adb66a2009-09-28 09:14:39 +00001608let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001609def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1610 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001611 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001612 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001613 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001614 lo16AllZero:$imm))]>, UnaryDP,
1615 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001616 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001617 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001618}
Evan Cheng13ab0202007-07-10 18:08:01 +00001619
Evan Cheng20956592009-10-21 08:15:52 +00001620def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1621 Requires<[IsARM, HasV6T2]>;
1622
David Goodwinca01a8d2009-09-01 18:32:09 +00001623let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001624def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001625 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001626 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001627
1628// These aren't really mov instructions, but we have to define them this way
1629// due to flag operands.
1630
Evan Cheng071a2792007-09-11 19:55:27 +00001631let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001632def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001633 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001634 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001635def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001636 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001637 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001638}
Evan Chenga8e29892007-01-19 07:51:42 +00001639
Evan Chenga8e29892007-01-19 07:51:42 +00001640//===----------------------------------------------------------------------===//
1641// Extend Instructions.
1642//
1643
1644// Sign extenders
1645
Evan Cheng576a3962010-09-25 00:49:35 +00001646defm SXTB : AI_ext_rrot<0b01101010,
1647 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1648defm SXTH : AI_ext_rrot<0b01101011,
1649 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001650
Evan Cheng576a3962010-09-25 00:49:35 +00001651defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001652 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001653defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001654 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001655
Johnny Chen2ec5e492010-02-22 21:50:40 +00001656// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001657defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001658
1659// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001660defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001661
1662// Zero extenders
1663
1664let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001665defm UXTB : AI_ext_rrot<0b01101110,
1666 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1667defm UXTH : AI_ext_rrot<0b01101111,
1668 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1669defm UXTB16 : AI_ext_rrot<0b01101100,
1670 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001671
Jim Grosbach542f6422010-07-28 23:25:44 +00001672// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1673// The transformation should probably be done as a combiner action
1674// instead so we can include a check for masking back in the upper
1675// eight bits of the source into the lower eight bits of the result.
1676//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1677// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001678def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001679 (UXTB16r_rot GPR:$Src, 8)>;
1680
Evan Cheng576a3962010-09-25 00:49:35 +00001681defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001682 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001683defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001684 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001685}
1686
Evan Chenga8e29892007-01-19 07:51:42 +00001687// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001688// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001689defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001690
Evan Chenga8e29892007-01-19 07:51:42 +00001691
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001692def SBFX : I<(outs GPR:$dst),
1693 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001694 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001695 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001696 Requires<[IsARM, HasV6T2]> {
1697 let Inst{27-21} = 0b0111101;
1698 let Inst{6-4} = 0b101;
1699}
1700
1701def UBFX : I<(outs GPR:$dst),
1702 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001703 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001704 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001705 Requires<[IsARM, HasV6T2]> {
1706 let Inst{27-21} = 0b0111111;
1707 let Inst{6-4} = 0b101;
1708}
1709
Evan Chenga8e29892007-01-19 07:51:42 +00001710//===----------------------------------------------------------------------===//
1711// Arithmetic Instructions.
1712//
1713
Jim Grosbach26421962008-10-14 20:36:24 +00001714defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001715 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001716 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001717defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001718 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001719 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001720
Evan Chengc85e8322007-07-05 07:13:32 +00001721// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001722defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001723 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001724 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1725defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001726 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001727 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001728
Evan Cheng62674222009-06-25 23:34:10 +00001729defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001730 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001731defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001732 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001733defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001734 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001735defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001736 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001737
Evan Chengedda31c2008-11-05 18:35:52 +00001738def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001739 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1740 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001741 let Inst{25} = 1;
1742}
Evan Cheng13ab0202007-07-10 18:08:01 +00001743
Bob Wilsoncff71782010-08-05 18:23:43 +00001744// The reg/reg form is only defined for the disassembler; for codegen it is
1745// equivalent to SUBrr.
1746def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001747 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1748 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001749 let Inst{25} = 0;
1750 let Inst{11-4} = 0b00000000;
1751}
1752
Evan Chengedda31c2008-11-05 18:35:52 +00001753def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001754 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1755 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001756 let Inst{25} = 0;
1757}
Evan Chengc85e8322007-07-05 07:13:32 +00001758
1759// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001760let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001761def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001762 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001763 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001764 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001765 let Inst{25} = 1;
1766}
Evan Chengedda31c2008-11-05 18:35:52 +00001767def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001768 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001769 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001770 let Inst{20} = 1;
1771 let Inst{25} = 0;
1772}
Evan Cheng071a2792007-09-11 19:55:27 +00001773}
Evan Chengc85e8322007-07-05 07:13:32 +00001774
Evan Cheng62674222009-06-25 23:34:10 +00001775let Uses = [CPSR] in {
1776def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001777 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001778 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1779 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001780 let Inst{25} = 1;
1781}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001782// The reg/reg form is only defined for the disassembler; for codegen it is
1783// equivalent to SUBrr.
1784def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1785 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1786 [/* For disassembly only; pattern left blank */]> {
1787 let Inst{25} = 0;
1788 let Inst{11-4} = 0b00000000;
1789}
Evan Cheng62674222009-06-25 23:34:10 +00001790def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001791 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001792 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1793 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001794 let Inst{25} = 0;
1795}
Evan Cheng62674222009-06-25 23:34:10 +00001796}
1797
1798// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001799let Defs = [CPSR], Uses = [CPSR] in {
1800def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001801 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001802 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1803 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001804 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001805 let Inst{25} = 1;
1806}
Evan Cheng1e249e32009-06-25 20:59:23 +00001807def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001808 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001809 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1810 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001811 let Inst{20} = 1;
1812 let Inst{25} = 0;
1813}
Evan Cheng071a2792007-09-11 19:55:27 +00001814}
Evan Cheng2c614c52007-06-06 10:17:05 +00001815
Evan Chenga8e29892007-01-19 07:51:42 +00001816// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001817// The assume-no-carry-in form uses the negation of the input since add/sub
1818// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1819// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1820// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001821def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1822 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001823def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1824 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1825// The with-carry-in form matches bitwise not instead of the negation.
1826// Effectively, the inverse interpretation of the carry flag already accounts
1827// for part of the negation.
1828def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1829 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001830
1831// Note: These are implemented in C++ code, because they have to generate
1832// ADD/SUBrs instructions, which use a complex pattern that a xform function
1833// cannot produce.
1834// (mul X, 2^n+1) -> (add (X << n), X)
1835// (mul X, 2^n-1) -> (rsb X, (X << n))
1836
Johnny Chen667d1272010-02-22 18:50:54 +00001837// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001838// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001839class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1840 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001841 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001842 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001843 let Inst{27-20} = op27_20;
1844 let Inst{7-4} = op7_4;
1845}
1846
Johnny Chen667d1272010-02-22 18:50:54 +00001847// Saturating add/subtract -- for disassembly only
1848
Nate Begeman692433b2010-07-29 17:56:55 +00001849def QADD : AAI<0b00010000, 0b0101, "qadd",
1850 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001851def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1852def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1853def QASX : AAI<0b01100010, 0b0011, "qasx">;
1854def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1855def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1856def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001857def QSUB : AAI<0b00010010, 0b0101, "qsub",
1858 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001859def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1860def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1861def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1862def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1863def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1864def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1865def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1866def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1867
1868// Signed/Unsigned add/subtract -- for disassembly only
1869
1870def SASX : AAI<0b01100001, 0b0011, "sasx">;
1871def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1872def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1873def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1874def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1875def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1876def UASX : AAI<0b01100101, 0b0011, "uasx">;
1877def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1878def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1879def USAX : AAI<0b01100101, 0b0101, "usax">;
1880def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1881def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1882
1883// Signed/Unsigned halving add/subtract -- for disassembly only
1884
1885def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1886def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1887def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1888def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1889def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1890def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1891def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1892def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1893def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1894def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1895def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1896def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1897
Johnny Chenadc77332010-02-26 22:04:29 +00001898// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001899
Johnny Chenadc77332010-02-26 22:04:29 +00001900def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001901 MulFrm /* for convenience */, NoItinerary, "usad8",
1902 "\t$dst, $a, $b", []>,
1903 Requires<[IsARM, HasV6]> {
1904 let Inst{27-20} = 0b01111000;
1905 let Inst{15-12} = 0b1111;
1906 let Inst{7-4} = 0b0001;
1907}
1908def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1909 MulFrm /* for convenience */, NoItinerary, "usada8",
1910 "\t$dst, $a, $b, $acc", []>,
1911 Requires<[IsARM, HasV6]> {
1912 let Inst{27-20} = 0b01111000;
1913 let Inst{7-4} = 0b0001;
1914}
1915
1916// Signed/Unsigned saturate -- for disassembly only
1917
Bob Wilson22f5dc72010-08-16 18:27:34 +00001918def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001919 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1920 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001921 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001922 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001923}
1924
Bob Wilson9a1c1892010-08-11 00:01:18 +00001925def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001926 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1927 [/* For disassembly only; pattern left blank */]> {
1928 let Inst{27-20} = 0b01101010;
1929 let Inst{7-4} = 0b0011;
1930}
1931
Bob Wilson22f5dc72010-08-16 18:27:34 +00001932def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001933 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1934 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001935 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001936 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001937}
1938
Bob Wilson9a1c1892010-08-11 00:01:18 +00001939def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001940 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1941 [/* For disassembly only; pattern left blank */]> {
1942 let Inst{27-20} = 0b01101110;
1943 let Inst{7-4} = 0b0011;
1944}
Evan Chenga8e29892007-01-19 07:51:42 +00001945
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001946def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1947def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001948
Evan Chenga8e29892007-01-19 07:51:42 +00001949//===----------------------------------------------------------------------===//
1950// Bitwise Instructions.
1951//
1952
Jim Grosbach26421962008-10-14 20:36:24 +00001953defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001954 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001955 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00001956defm ANDS : AI1_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001957 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Bill Wendling2d811d32010-08-31 22:05:37 +00001958 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001959defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001960 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001961 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001962defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001963 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001964 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001965defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001966 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001967 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001968
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001969def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001970 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001971 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001972 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1973 Requires<[IsARM, HasV6T2]> {
1974 let Inst{27-21} = 0b0111110;
1975 let Inst{6-0} = 0b0011111;
1976}
1977
Johnny Chenb2503c02010-02-17 06:31:48 +00001978// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001979def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001980 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001981 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1982 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1983 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001984 Requires<[IsARM, HasV6T2]> {
1985 let Inst{27-21} = 0b0111110;
1986 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1987}
1988
Evan Cheng5d42c562010-09-29 00:49:25 +00001989def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00001990 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001991 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001992 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001993 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001994}
Evan Chengedda31c2008-11-05 18:35:52 +00001995def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00001996 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001997 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1998 let Inst{25} = 0;
1999}
Evan Chengb3379fb2009-02-05 08:42:55 +00002000let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002001def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002002 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00002003 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
2004 let Inst{25} = 1;
2005}
Evan Chenga8e29892007-01-19 07:51:42 +00002006
2007def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2008 (BICri GPR:$src, so_imm_not:$imm)>;
2009
2010//===----------------------------------------------------------------------===//
2011// Multiply Instructions.
2012//
2013
Evan Cheng8de898a2009-06-26 00:19:44 +00002014let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00002015def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002016 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00002017 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002018
Evan Chengfbc9d412008-11-06 01:21:28 +00002019def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002020 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00002021 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002022
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002023def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002024 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002025 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
2026 Requires<[IsARM, HasV6T2]>;
2027
Evan Chenga8e29892007-01-19 07:51:42 +00002028// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002029let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002030let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00002031def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002032 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002033 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002034
Evan Chengfbc9d412008-11-06 01:21:28 +00002035def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002036 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002037 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002038}
Evan Chenga8e29892007-01-19 07:51:42 +00002039
2040// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00002041def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002042 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002043 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002044
Evan Chengfbc9d412008-11-06 01:21:28 +00002045def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002046 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002047 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002048
Evan Chengfbc9d412008-11-06 01:21:28 +00002049def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002050 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002051 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002052 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00002053} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002054
2055// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00002056def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002057 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00002058 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002059 Requires<[IsARM, HasV6]> {
2060 let Inst{7-4} = 0b0001;
2061 let Inst{15-12} = 0b1111;
2062}
Evan Cheng13ab0202007-07-10 18:08:01 +00002063
Johnny Chen2ec5e492010-02-22 21:50:40 +00002064def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2065 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
2066 [/* For disassembly only; pattern left blank */]>,
2067 Requires<[IsARM, HasV6]> {
2068 let Inst{7-4} = 0b0011; // R = 1
2069 let Inst{15-12} = 0b1111;
2070}
2071
Evan Chengfbc9d412008-11-06 01:21:28 +00002072def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002073 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00002074 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002075 Requires<[IsARM, HasV6]> {
2076 let Inst{7-4} = 0b0001;
2077}
Evan Chenga8e29892007-01-19 07:51:42 +00002078
Johnny Chen2ec5e492010-02-22 21:50:40 +00002079def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2080 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2081 [/* For disassembly only; pattern left blank */]>,
2082 Requires<[IsARM, HasV6]> {
2083 let Inst{7-4} = 0b0011; // R = 1
2084}
Evan Chenga8e29892007-01-19 07:51:42 +00002085
Evan Chengfbc9d412008-11-06 01:21:28 +00002086def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002087 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002088 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002089 Requires<[IsARM, HasV6]> {
2090 let Inst{7-4} = 0b1101;
2091}
Evan Chenga8e29892007-01-19 07:51:42 +00002092
Johnny Chen2ec5e492010-02-22 21:50:40 +00002093def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2094 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2095 [/* For disassembly only; pattern left blank */]>,
2096 Requires<[IsARM, HasV6]> {
2097 let Inst{7-4} = 0b1111; // R = 1
2098}
2099
Raul Herbster37fb5b12007-08-30 23:25:47 +00002100multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002101 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002102 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002103 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2104 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002105 Requires<[IsARM, HasV5TE]> {
2106 let Inst{5} = 0;
2107 let Inst{6} = 0;
2108 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002109
Evan Chengeb4f52e2008-11-06 03:35:07 +00002110 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002111 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002112 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002113 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002114 Requires<[IsARM, HasV5TE]> {
2115 let Inst{5} = 0;
2116 let Inst{6} = 1;
2117 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002118
Evan Chengeb4f52e2008-11-06 03:35:07 +00002119 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002120 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002121 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002122 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002123 Requires<[IsARM, HasV5TE]> {
2124 let Inst{5} = 1;
2125 let Inst{6} = 0;
2126 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002127
Evan Chengeb4f52e2008-11-06 03:35:07 +00002128 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002129 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002130 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2131 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002132 Requires<[IsARM, HasV5TE]> {
2133 let Inst{5} = 1;
2134 let Inst{6} = 1;
2135 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002136
Evan Chengeb4f52e2008-11-06 03:35:07 +00002137 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002138 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002139 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002140 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002141 Requires<[IsARM, HasV5TE]> {
2142 let Inst{5} = 1;
2143 let Inst{6} = 0;
2144 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002145
Evan Chengeb4f52e2008-11-06 03:35:07 +00002146 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002147 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002148 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002149 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002150 Requires<[IsARM, HasV5TE]> {
2151 let Inst{5} = 1;
2152 let Inst{6} = 1;
2153 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002154}
2155
Raul Herbster37fb5b12007-08-30 23:25:47 +00002156
2157multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002158 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002159 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002160 [(set GPR:$dst, (add GPR:$acc,
2161 (opnode (sext_inreg GPR:$a, i16),
2162 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002163 Requires<[IsARM, HasV5TE]> {
2164 let Inst{5} = 0;
2165 let Inst{6} = 0;
2166 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002167
Evan Chengeb4f52e2008-11-06 03:35:07 +00002168 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002169 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002170 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002171 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002172 Requires<[IsARM, HasV5TE]> {
2173 let Inst{5} = 0;
2174 let Inst{6} = 1;
2175 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002176
Evan Chengeb4f52e2008-11-06 03:35:07 +00002177 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002178 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002179 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002180 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002181 Requires<[IsARM, HasV5TE]> {
2182 let Inst{5} = 1;
2183 let Inst{6} = 0;
2184 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002185
Evan Chengeb4f52e2008-11-06 03:35:07 +00002186 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002187 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2188 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2189 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002190 Requires<[IsARM, HasV5TE]> {
2191 let Inst{5} = 1;
2192 let Inst{6} = 1;
2193 }
Evan Chenga8e29892007-01-19 07:51:42 +00002194
Evan Chengeb4f52e2008-11-06 03:35:07 +00002195 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002196 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002197 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002198 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002199 Requires<[IsARM, HasV5TE]> {
2200 let Inst{5} = 0;
2201 let Inst{6} = 0;
2202 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002203
Evan Chengeb4f52e2008-11-06 03:35:07 +00002204 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002205 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002206 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002207 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002208 Requires<[IsARM, HasV5TE]> {
2209 let Inst{5} = 0;
2210 let Inst{6} = 1;
2211 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002212}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002213
Raul Herbster37fb5b12007-08-30 23:25:47 +00002214defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2215defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002216
Johnny Chen83498e52010-02-12 21:59:23 +00002217// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2218def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2219 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2220 [/* For disassembly only; pattern left blank */]>,
2221 Requires<[IsARM, HasV5TE]> {
2222 let Inst{5} = 0;
2223 let Inst{6} = 0;
2224}
2225
2226def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2227 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2228 [/* For disassembly only; pattern left blank */]>,
2229 Requires<[IsARM, HasV5TE]> {
2230 let Inst{5} = 0;
2231 let Inst{6} = 1;
2232}
2233
2234def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2235 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2236 [/* For disassembly only; pattern left blank */]>,
2237 Requires<[IsARM, HasV5TE]> {
2238 let Inst{5} = 1;
2239 let Inst{6} = 0;
2240}
2241
2242def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2243 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2244 [/* For disassembly only; pattern left blank */]>,
2245 Requires<[IsARM, HasV5TE]> {
2246 let Inst{5} = 1;
2247 let Inst{6} = 1;
2248}
2249
Johnny Chen667d1272010-02-22 18:50:54 +00002250// Helper class for AI_smld -- for disassembly only
2251class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2252 InstrItinClass itin, string opc, string asm>
2253 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2254 let Inst{4} = 1;
2255 let Inst{5} = swap;
2256 let Inst{6} = sub;
2257 let Inst{7} = 0;
2258 let Inst{21-20} = 0b00;
2259 let Inst{22} = long;
2260 let Inst{27-23} = 0b01110;
2261}
2262
2263multiclass AI_smld<bit sub, string opc> {
2264
2265 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2266 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2267
2268 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2269 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2270
2271 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2272 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2273
2274 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2275 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2276
2277}
2278
2279defm SMLA : AI_smld<0, "smla">;
2280defm SMLS : AI_smld<1, "smls">;
2281
Johnny Chen2ec5e492010-02-22 21:50:40 +00002282multiclass AI_sdml<bit sub, string opc> {
2283
2284 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2285 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2286 let Inst{15-12} = 0b1111;
2287 }
2288
2289 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2290 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2291 let Inst{15-12} = 0b1111;
2292 }
2293
2294}
2295
2296defm SMUA : AI_sdml<0, "smua">;
2297defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002298
Evan Chenga8e29892007-01-19 07:51:42 +00002299//===----------------------------------------------------------------------===//
2300// Misc. Arithmetic Instructions.
2301//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002302
David Goodwin5d598aa2009-08-19 18:00:44 +00002303def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002304 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002305 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2306 let Inst{7-4} = 0b0001;
2307 let Inst{11-8} = 0b1111;
2308 let Inst{19-16} = 0b1111;
2309}
Rafael Espindola199dd672006-10-17 13:13:23 +00002310
Jim Grosbach3482c802010-01-18 19:58:49 +00002311def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002312 "rbit", "\t$dst, $src",
2313 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2314 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002315 let Inst{7-4} = 0b0011;
2316 let Inst{11-8} = 0b1111;
2317 let Inst{19-16} = 0b1111;
2318}
2319
David Goodwin5d598aa2009-08-19 18:00:44 +00002320def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002321 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002322 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2323 let Inst{7-4} = 0b0011;
2324 let Inst{11-8} = 0b1111;
2325 let Inst{19-16} = 0b1111;
2326}
Rafael Espindola199dd672006-10-17 13:13:23 +00002327
David Goodwin5d598aa2009-08-19 18:00:44 +00002328def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002329 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002330 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002331 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2332 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2333 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2334 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002335 Requires<[IsARM, HasV6]> {
2336 let Inst{7-4} = 0b1011;
2337 let Inst{11-8} = 0b1111;
2338 let Inst{19-16} = 0b1111;
2339}
Rafael Espindola27185192006-09-29 21:20:16 +00002340
David Goodwin5d598aa2009-08-19 18:00:44 +00002341def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002342 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002343 [(set GPR:$dst,
2344 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002345 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2346 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002347 Requires<[IsARM, HasV6]> {
2348 let Inst{7-4} = 0b1011;
2349 let Inst{11-8} = 0b1111;
2350 let Inst{19-16} = 0b1111;
2351}
Rafael Espindola27185192006-09-29 21:20:16 +00002352
Bob Wilsonf955f292010-08-17 17:23:19 +00002353def lsl_shift_imm : SDNodeXForm<imm, [{
2354 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2355 return CurDAG->getTargetConstant(Sh, MVT::i32);
2356}]>;
2357
2358def lsl_amt : PatLeaf<(i32 imm), [{
2359 return (N->getZExtValue() < 32);
2360}], lsl_shift_imm>;
2361
Evan Cheng8b59db32008-11-07 01:41:35 +00002362def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002363 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2364 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002365 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002366 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002367 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002368 Requires<[IsARM, HasV6]> {
2369 let Inst{6-4} = 0b001;
2370}
Rafael Espindola27185192006-09-29 21:20:16 +00002371
Evan Chenga8e29892007-01-19 07:51:42 +00002372// Alternate cases for PKHBT where identities eliminate some nodes.
2373def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2374 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002375def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2376 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002377
Bob Wilsonf955f292010-08-17 17:23:19 +00002378def asr_shift_imm : SDNodeXForm<imm, [{
2379 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2380 return CurDAG->getTargetConstant(Sh, MVT::i32);
2381}]>;
2382
2383def asr_amt : PatLeaf<(i32 imm), [{
2384 return (N->getZExtValue() <= 32);
2385}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002386
Bob Wilsondc66eda2010-08-16 22:26:55 +00002387// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2388// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002389def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002390 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002391 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002392 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002393 (and (sra GPR:$src2, asr_amt:$sh),
2394 0xFFFF)))]>,
2395 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002396 let Inst{6-4} = 0b101;
2397}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002398
Evan Chenga8e29892007-01-19 07:51:42 +00002399// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2400// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002401def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002402 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002403def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002404 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2405 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002406
Evan Chenga8e29892007-01-19 07:51:42 +00002407//===----------------------------------------------------------------------===//
2408// Comparison Instructions...
2409//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002410
Jim Grosbach26421962008-10-14 20:36:24 +00002411defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002412 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002413 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002414
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002415// FIXME: We have to be careful when using the CMN instruction and comparison
2416// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002417// results:
2418//
2419// rsbs r1, r1, 0
2420// cmp r0, r1
2421// mov r0, #0
2422// it ls
2423// mov r0, #1
2424//
2425// and:
2426//
2427// cmn r0, r1
2428// mov r0, #0
2429// it ls
2430// mov r0, #1
2431//
2432// However, the CMN gives the *opposite* result when r1 is 0. This is because
2433// the carry flag is set in the CMP case but not in the CMN case. In short, the
2434// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2435// value of r0 and the carry bit (because the "carry bit" parameter to
2436// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2437// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2438// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2439// parameter to AddWithCarry is defined as 0).
2440//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002441// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002442//
2443// x = 0
2444// ~x = 0xFFFF FFFF
2445// ~x + 1 = 0x1 0000 0000
2446// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2447//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002448// Therefore, we should disable CMN when comparing against zero, until we can
2449// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2450// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002451//
2452// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2453//
2454// This is related to <rdar://problem/7569620>.
2455//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002456//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2457// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002458
Evan Chenga8e29892007-01-19 07:51:42 +00002459// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002460defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002461 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002462 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002463defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002464 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002465 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002466
David Goodwinc0309b42009-06-29 15:33:01 +00002467defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002468 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002469 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2470defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002471 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002472 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002473
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002474//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2475// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002476
David Goodwinc0309b42009-06-29 15:33:01 +00002477def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002478 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002479
Evan Cheng218977b2010-07-13 19:27:42 +00002480// Pseudo i64 compares for some floating point compares.
2481let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2482 Defs = [CPSR] in {
2483def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002484 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002485 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002486 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2487
2488def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002489 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002490 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2491} // usesCustomInserter
2492
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002493
Evan Chenga8e29892007-01-19 07:51:42 +00002494// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002495// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002496// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002497// FIXME: These should all be pseudo-instructions that get expanded to
2498// the normal MOV instructions. That would fix the dependency on
2499// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002500let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002501def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2502 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2503 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2504 RegConstraint<"$false = $Rd">, UnaryDP {
2505 bits<4> Rd;
2506 bits<4> Rm;
2507
2508 let Inst{11-4} = 0b00000000;
2509 let Inst{25} = 0;
2510 let Inst{3-0} = Rm;
2511 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002512 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002513 let Inst{25} = 0;
2514}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002515
Evan Chengd87293c2008-11-06 08:47:38 +00002516def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002517 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002518 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002519 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002520 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002521 let Inst{25} = 0;
2522}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002523
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002524def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2525 DPFrm, IIC_iMOVi,
2526 "movw", "\t$dst, $src",
2527 []>,
2528 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2529 UnaryDP {
2530 let Inst{20} = 0;
2531 let Inst{25} = 1;
2532}
2533
Evan Chengd87293c2008-11-06 08:47:38 +00002534def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002535 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002536 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002537 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002538 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002539 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002540}
Owen Andersonf523e472010-09-23 23:45:25 +00002541} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002542
Jim Grosbach3728e962009-12-10 00:11:09 +00002543//===----------------------------------------------------------------------===//
2544// Atomic operations intrinsics
2545//
2546
2547// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002548let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002549def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002550 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002551 let Inst{31-4} = 0xf57ff05;
2552 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002553 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002554 let Inst{3-0} = 0b1111;
2555}
Jim Grosbach3728e962009-12-10 00:11:09 +00002556
Johnny Chen7def14f2010-08-11 23:35:12 +00002557def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002558 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002559 let Inst{31-4} = 0xf57ff04;
2560 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002561 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002562 let Inst{3-0} = 0b1111;
2563}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002564
Johnny Chen7def14f2010-08-11 23:35:12 +00002565def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002566 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002567 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002568 Requires<[IsARM, HasV6]> {
2569 // FIXME: add support for options other than a full system DMB
2570 // FIXME: add encoding
2571}
2572
Johnny Chen7def14f2010-08-11 23:35:12 +00002573def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002574 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002575 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002576 Requires<[IsARM, HasV6]> {
2577 // FIXME: add support for options other than a full system DSB
2578 // FIXME: add encoding
2579}
Jim Grosbach3728e962009-12-10 00:11:09 +00002580}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002581
Johnny Chen1adc40c2010-08-12 20:46:17 +00002582// Memory Barrier Operations Variants -- for disassembly only
2583
2584def memb_opt : Operand<i32> {
2585 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002586}
2587
Johnny Chen1adc40c2010-08-12 20:46:17 +00002588class AMBI<bits<4> op7_4, string opc>
2589 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2590 [/* For disassembly only; pattern left blank */]>,
2591 Requires<[IsARM, HasDB]> {
2592 let Inst{31-8} = 0xf57ff0;
2593 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002594}
2595
2596// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002597def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002598
2599// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002600def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002601
2602// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002603def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2604 Requires<[IsARM, HasDB]> {
2605 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002606 let Inst{3-0} = 0b1111;
2607}
2608
Jim Grosbach66869102009-12-11 18:52:41 +00002609let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002610 let Uses = [CPSR] in {
2611 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002612 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002613 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2614 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002615 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002616 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2617 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002618 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002619 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2620 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002621 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002622 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2623 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002624 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002625 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2626 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002627 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002628 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2629 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002630 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002631 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2632 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002633 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002634 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2635 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002636 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002637 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2638 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002639 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002640 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2641 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002642 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002643 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2644 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002645 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002646 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2647 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002648 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002649 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2650 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002651 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002652 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2653 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002654 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002655 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2656 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002657 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002658 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2659 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002660 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002661 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2662 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002663 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002664 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2665
2666 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002667 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002668 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2669 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002670 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002671 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2672 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002673 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002674 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2675
Jim Grosbache801dc42009-12-12 01:40:06 +00002676 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002677 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002678 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2679 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002680 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002681 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2682 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002683 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002684 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2685}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002686}
2687
2688let mayLoad = 1 in {
2689def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2690 "ldrexb", "\t$dest, [$ptr]",
2691 []>;
2692def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2693 "ldrexh", "\t$dest, [$ptr]",
2694 []>;
2695def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2696 "ldrex", "\t$dest, [$ptr]",
2697 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002698def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002699 NoItinerary,
2700 "ldrexd", "\t$dest, $dest2, [$ptr]",
2701 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002702}
2703
Jim Grosbach587b0722009-12-16 19:44:06 +00002704let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002705def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002706 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002707 "strexb", "\t$success, $src, [$ptr]",
2708 []>;
2709def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2710 NoItinerary,
2711 "strexh", "\t$success, $src, [$ptr]",
2712 []>;
2713def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002714 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002715 "strex", "\t$success, $src, [$ptr]",
2716 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002717def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002718 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2719 NoItinerary,
2720 "strexd", "\t$success, $src, $src2, [$ptr]",
2721 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002722}
2723
Johnny Chenb9436272010-02-17 22:37:58 +00002724// Clear-Exclusive is for disassembly only.
2725def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2726 [/* For disassembly only; pattern left blank */]>,
2727 Requires<[IsARM, HasV7]> {
2728 let Inst{31-20} = 0xf57;
2729 let Inst{7-4} = 0b0001;
2730}
2731
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002732// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2733let mayLoad = 1 in {
2734def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2735 "swp", "\t$dst, $src, [$ptr]",
2736 [/* For disassembly only; pattern left blank */]> {
2737 let Inst{27-23} = 0b00010;
2738 let Inst{22} = 0; // B = 0
2739 let Inst{21-20} = 0b00;
2740 let Inst{7-4} = 0b1001;
2741}
2742
2743def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2744 "swpb", "\t$dst, $src, [$ptr]",
2745 [/* For disassembly only; pattern left blank */]> {
2746 let Inst{27-23} = 0b00010;
2747 let Inst{22} = 1; // B = 1
2748 let Inst{21-20} = 0b00;
2749 let Inst{7-4} = 0b1001;
2750}
2751}
2752
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002753//===----------------------------------------------------------------------===//
2754// TLS Instructions
2755//
2756
2757// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002758let isCall = 1,
2759 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002760 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002761 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002762 [(set R0, ARMthread_pointer)]>;
2763}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002764
Evan Chenga8e29892007-01-19 07:51:42 +00002765//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002766// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002767// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002768// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002769// Since by its nature we may be coming from some other function to get
2770// here, and we're using the stack frame for the containing function to
2771// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002772// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002773// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002774// except for our own input by listing the relevant registers in Defs. By
2775// doing so, we also cause the prologue/epilogue code to actively preserve
2776// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002777// A constant value is passed in $val, and we use the location as a scratch.
2778let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002779 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2780 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002781 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002782 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002783 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002784 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002785 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002786 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2787 Requires<[IsARM, HasVFP2]>;
2788}
2789
2790let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002791 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2792 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002793 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2794 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002795 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002796 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2797 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002798}
2799
Jim Grosbach5eb19512010-05-22 01:06:18 +00002800// FIXME: Non-Darwin version(s)
2801let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2802 Defs = [ R7, LR, SP ] in {
2803def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2804 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002805 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00002806 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2807 Requires<[IsARM, IsDarwin]>;
2808}
2809
Jim Grosbach0e0da732009-05-12 23:59:14 +00002810//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002811// Non-Instruction Patterns
2812//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002813
Evan Chenga8e29892007-01-19 07:51:42 +00002814// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002815
Evan Chenga8e29892007-01-19 07:51:42 +00002816// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002817// FIXME: Expand this in ARMExpandPseudoInsts.
2818// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002819let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002820def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002821 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002822 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002823 [(set GPR:$dst, so_imm2part:$src)]>,
2824 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002825
Evan Chenga8e29892007-01-19 07:51:42 +00002826def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002827 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2828 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002829def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002830 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2831 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002832def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2833 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2834 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002835def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2836 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2837 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002838
Evan Cheng5adb66a2009-09-28 09:14:39 +00002839// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002840// This is a single pseudo instruction, the benefit is that it can be remat'd
2841// as a single unit instead of having to handle reg inputs.
2842// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002843let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00002844def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
2845 [(set GPR:$dst, (i32 imm:$src))]>,
2846 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002847
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002848// ConstantPool, GlobalAddress, and JumpTable
2849def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2850 Requires<[IsARM, DontUseMovt]>;
2851def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2852def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2853 Requires<[IsARM, UseMovt]>;
2854def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2855 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2856
Evan Chenga8e29892007-01-19 07:51:42 +00002857// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002858
Dale Johannesen51e28e62010-06-03 21:09:53 +00002859// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002860def : ARMPat<(ARMtcret tcGPR:$dst),
2861 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002862
2863def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2864 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2865
2866def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2867 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2868
Dale Johannesen38d5f042010-06-15 22:24:08 +00002869def : ARMPat<(ARMtcret tcGPR:$dst),
2870 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002871
2872def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2873 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2874
2875def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2876 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002877
Evan Chenga8e29892007-01-19 07:51:42 +00002878// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002879def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002880 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002881def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002882 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002883
Evan Chenga8e29892007-01-19 07:51:42 +00002884// zextload i1 -> zextload i8
2885def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002886
Evan Chenga8e29892007-01-19 07:51:42 +00002887// extload -> zextload
2888def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2889def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2890def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002891
Evan Cheng83b5cf02008-11-05 23:22:34 +00002892def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2893def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2894
Evan Cheng34b12d22007-01-19 20:27:35 +00002895// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002896def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2897 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002898 (SMULBB GPR:$a, GPR:$b)>;
2899def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2900 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002901def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2902 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002903 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002904def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002905 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002906def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2907 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002908 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002909def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002910 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002911def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2912 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002913 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002914def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002915 (SMULWB GPR:$a, GPR:$b)>;
2916
2917def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002918 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2919 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002920 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2921def : ARMV5TEPat<(add GPR:$acc,
2922 (mul sext_16_node:$a, sext_16_node:$b)),
2923 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2924def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002925 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2926 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002927 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2928def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002929 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002930 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2931def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002932 (mul (sra GPR:$a, (i32 16)),
2933 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002934 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2935def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002936 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002937 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2938def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002939 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2940 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002941 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2942def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002943 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002944 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2945
Evan Chenga8e29892007-01-19 07:51:42 +00002946//===----------------------------------------------------------------------===//
2947// Thumb Support
2948//
2949
2950include "ARMInstrThumb.td"
2951
2952//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002953// Thumb2 Support
2954//
2955
2956include "ARMInstrThumb2.td"
2957
2958//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002959// Floating Point Support
2960//
2961
2962include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002963
2964//===----------------------------------------------------------------------===//
2965// Advanced SIMD (NEON) Support
2966//
2967
2968include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002969
2970//===----------------------------------------------------------------------===//
2971// Coprocessor Instructions. For disassembly only.
2972//
2973
2974def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2975 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2976 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2977 [/* For disassembly only; pattern left blank */]> {
2978 let Inst{4} = 0;
2979}
2980
2981def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2982 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2983 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2984 [/* For disassembly only; pattern left blank */]> {
2985 let Inst{31-28} = 0b1111;
2986 let Inst{4} = 0;
2987}
2988
Johnny Chen64dfb782010-02-16 20:04:27 +00002989class ACI<dag oops, dag iops, string opc, string asm>
2990 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2991 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2992 let Inst{27-25} = 0b110;
2993}
2994
2995multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2996
2997 def _OFFSET : ACI<(outs),
2998 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2999 opc, "\tp$cop, cr$CRd, $addr"> {
3000 let Inst{31-28} = op31_28;
3001 let Inst{24} = 1; // P = 1
3002 let Inst{21} = 0; // W = 0
3003 let Inst{22} = 0; // D = 0
3004 let Inst{20} = load;
3005 }
3006
3007 def _PRE : ACI<(outs),
3008 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3009 opc, "\tp$cop, cr$CRd, $addr!"> {
3010 let Inst{31-28} = op31_28;
3011 let Inst{24} = 1; // P = 1
3012 let Inst{21} = 1; // W = 1
3013 let Inst{22} = 0; // D = 0
3014 let Inst{20} = load;
3015 }
3016
3017 def _POST : ACI<(outs),
3018 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3019 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3020 let Inst{31-28} = op31_28;
3021 let Inst{24} = 0; // P = 0
3022 let Inst{21} = 1; // W = 1
3023 let Inst{22} = 0; // D = 0
3024 let Inst{20} = load;
3025 }
3026
3027 def _OPTION : ACI<(outs),
3028 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3029 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3030 let Inst{31-28} = op31_28;
3031 let Inst{24} = 0; // P = 0
3032 let Inst{23} = 1; // U = 1
3033 let Inst{21} = 0; // W = 0
3034 let Inst{22} = 0; // D = 0
3035 let Inst{20} = load;
3036 }
3037
3038 def L_OFFSET : ACI<(outs),
3039 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003040 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003041 let Inst{31-28} = op31_28;
3042 let Inst{24} = 1; // P = 1
3043 let Inst{21} = 0; // W = 0
3044 let Inst{22} = 1; // D = 1
3045 let Inst{20} = load;
3046 }
3047
3048 def L_PRE : ACI<(outs),
3049 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003050 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003051 let Inst{31-28} = op31_28;
3052 let Inst{24} = 1; // P = 1
3053 let Inst{21} = 1; // W = 1
3054 let Inst{22} = 1; // D = 1
3055 let Inst{20} = load;
3056 }
3057
3058 def L_POST : ACI<(outs),
3059 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003060 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003061 let Inst{31-28} = op31_28;
3062 let Inst{24} = 0; // P = 0
3063 let Inst{21} = 1; // W = 1
3064 let Inst{22} = 1; // D = 1
3065 let Inst{20} = load;
3066 }
3067
3068 def L_OPTION : ACI<(outs),
3069 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003070 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003071 let Inst{31-28} = op31_28;
3072 let Inst{24} = 0; // P = 0
3073 let Inst{23} = 1; // U = 1
3074 let Inst{21} = 0; // W = 0
3075 let Inst{22} = 1; // D = 1
3076 let Inst{20} = load;
3077 }
3078}
3079
3080defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3081defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3082defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3083defm STC2 : LdStCop<0b1111, 0, "stc2">;
3084
Johnny Chen906d57f2010-02-12 01:44:23 +00003085def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3086 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3087 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3088 [/* For disassembly only; pattern left blank */]> {
3089 let Inst{20} = 0;
3090 let Inst{4} = 1;
3091}
3092
3093def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3094 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3095 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3096 [/* For disassembly only; pattern left blank */]> {
3097 let Inst{31-28} = 0b1111;
3098 let Inst{20} = 0;
3099 let Inst{4} = 1;
3100}
3101
3102def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3103 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3104 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3105 [/* For disassembly only; pattern left blank */]> {
3106 let Inst{20} = 1;
3107 let Inst{4} = 1;
3108}
3109
3110def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3111 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3112 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3113 [/* For disassembly only; pattern left blank */]> {
3114 let Inst{31-28} = 0b1111;
3115 let Inst{20} = 1;
3116 let Inst{4} = 1;
3117}
3118
3119def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3120 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3121 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3122 [/* For disassembly only; pattern left blank */]> {
3123 let Inst{23-20} = 0b0100;
3124}
3125
3126def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3127 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3128 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3129 [/* For disassembly only; pattern left blank */]> {
3130 let Inst{31-28} = 0b1111;
3131 let Inst{23-20} = 0b0100;
3132}
3133
3134def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3135 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3136 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3137 [/* For disassembly only; pattern left blank */]> {
3138 let Inst{23-20} = 0b0101;
3139}
3140
3141def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3142 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3143 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3144 [/* For disassembly only; pattern left blank */]> {
3145 let Inst{31-28} = 0b1111;
3146 let Inst{23-20} = 0b0101;
3147}
3148
Johnny Chenb98e1602010-02-12 18:55:33 +00003149//===----------------------------------------------------------------------===//
3150// Move between special register and ARM core register -- for disassembly only
3151//
3152
3153def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3154 [/* For disassembly only; pattern left blank */]> {
3155 let Inst{23-20} = 0b0000;
3156 let Inst{7-4} = 0b0000;
3157}
3158
3159def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3160 [/* For disassembly only; pattern left blank */]> {
3161 let Inst{23-20} = 0b0100;
3162 let Inst{7-4} = 0b0000;
3163}
3164
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003165def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3166 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003167 [/* For disassembly only; pattern left blank */]> {
3168 let Inst{23-20} = 0b0010;
3169 let Inst{7-4} = 0b0000;
3170}
3171
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003172def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3173 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003174 [/* For disassembly only; pattern left blank */]> {
3175 let Inst{23-20} = 0b0010;
3176 let Inst{7-4} = 0b0000;
3177}
3178
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003179def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3180 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003181 [/* For disassembly only; pattern left blank */]> {
3182 let Inst{23-20} = 0b0110;
3183 let Inst{7-4} = 0b0000;
3184}
3185
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003186def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3187 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003188 [/* For disassembly only; pattern left blank */]> {
3189 let Inst{23-20} = 0b0110;
3190 let Inst{7-4} = 0b0000;
3191}