blob: b2a0a614e9ce49389f70afb1e2e33be882aae11e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Chris Lattner2ac19022010-11-15 05:19:05 +0000234 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000277def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000278 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000279}
Evan Chenga8e29892007-01-19 07:51:42 +0000280
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000281// Call target.
282def bltarget : Operand<i32> {
283 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000284 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000285}
286
Evan Chenga8e29892007-01-19 07:51:42 +0000287// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000288def RegListAsmOperand : AsmOperandClass {
289 let Name = "RegList";
290 let SuperClasses = [];
291}
292
Bill Wendling0f630752010-11-17 04:32:08 +0000293def DPRRegListAsmOperand : AsmOperandClass {
294 let Name = "DPRRegList";
295 let SuperClasses = [];
296}
297
298def SPRRegListAsmOperand : AsmOperandClass {
299 let Name = "SPRRegList";
300 let SuperClasses = [];
301}
302
Bill Wendling04863d02010-11-13 10:40:19 +0000303def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000304 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000305 let ParserMatchClass = RegListAsmOperand;
306 let PrintMethod = "printRegisterList";
307}
308
Bill Wendling0f630752010-11-17 04:32:08 +0000309def dpr_reglist : Operand<i32> {
310 let EncoderMethod = "getRegisterListOpValue";
311 let ParserMatchClass = DPRRegListAsmOperand;
312 let PrintMethod = "printRegisterList";
313}
314
315def spr_reglist : Operand<i32> {
316 let EncoderMethod = "getRegisterListOpValue";
317 let ParserMatchClass = SPRRegListAsmOperand;
318 let PrintMethod = "printRegisterList";
319}
320
Evan Chenga8e29892007-01-19 07:51:42 +0000321// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
322def cpinst_operand : Operand<i32> {
323 let PrintMethod = "printCPInstOperand";
324}
325
326def jtblock_operand : Operand<i32> {
327 let PrintMethod = "printJTBlockOperand";
328}
Evan Cheng66ac5312009-07-25 00:33:29 +0000329def jt2block_operand : Operand<i32> {
330 let PrintMethod = "printJT2BlockOperand";
331}
Evan Chenga8e29892007-01-19 07:51:42 +0000332
333// Local PC labels.
334def pclabel : Operand<i32> {
335 let PrintMethod = "printPCLabel";
336}
337
Owen Anderson498ec202010-10-27 22:49:00 +0000338def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000339 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000340}
341
Jim Grosbachb35ad412010-10-13 19:56:10 +0000342// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
343def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000344 int32_t v = (int32_t)N->getZExtValue();
345 return v == 8 || v == 16 || v == 24; }]> {
346 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000347}
348
Bob Wilson22f5dc72010-08-16 18:27:34 +0000349// shift_imm: An integer that encodes a shift amount and the type of shift
350// (currently either asr or lsl) using the same encoding used for the
351// immediates in so_reg operands.
352def shift_imm : Operand<i32> {
353 let PrintMethod = "printShiftImmOperand";
354}
355
Evan Chenga8e29892007-01-19 07:51:42 +0000356// shifter_operand operands: so_reg and so_imm.
357def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000358 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000359 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000360 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000361 let PrintMethod = "printSORegOperand";
362 let MIOperandInfo = (ops GPR, GPR, i32imm);
363}
Evan Chengf40deed2010-10-27 23:41:30 +0000364def shift_so_reg : Operand<i32>, // reg reg imm
365 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
366 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000367 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000368 let PrintMethod = "printSORegOperand";
369 let MIOperandInfo = (ops GPR, GPR, i32imm);
370}
Evan Chenga8e29892007-01-19 07:51:42 +0000371
372// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
373// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
374// represented in the imm field in the same 12-bit form that they are encoded
375// into so_imm instructions: the 8-bit immediate is the least significant bits
376// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000377def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000378 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000379 let PrintMethod = "printSOImmOperand";
380}
381
Evan Chengc70d1842007-03-20 08:11:30 +0000382// Break so_imm's up into two pieces. This handles immediates with up to 16
383// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
384// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000385def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000386 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000387}]>;
388
389/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
390///
391def arm_i32imm : PatLeaf<(imm), [{
392 if (Subtarget->hasV6T2Ops())
393 return true;
394 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
395}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000396
397def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000398 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000400}]>;
401
402def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000403 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000405}]>;
406
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000407def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
408 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
409 }]> {
410 let PrintMethod = "printSOImm2PartOperand";
411}
412
413def so_neg_imm2part_1 : SDNodeXForm<imm, [{
414 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
415 return CurDAG->getTargetConstant(V, MVT::i32);
416}]>;
417
418def so_neg_imm2part_2 : SDNodeXForm<imm, [{
419 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
420 return CurDAG->getTargetConstant(V, MVT::i32);
421}]>;
422
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000423/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
424def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
425 return (int32_t)N->getZExtValue() < 32;
426}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000427
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000428/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
429def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
430 return (int32_t)N->getZExtValue() < 32;
431}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000432 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000433}
434
Evan Chenga8e29892007-01-19 07:51:42 +0000435// Define ARM specific addressing modes.
436
Jim Grosbach3e556122010-10-26 22:37:02 +0000437
438// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000439//
Jim Grosbach3e556122010-10-26 22:37:02 +0000440def addrmode_imm12 : Operand<i32>,
441 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000442 // 12-bit immediate operand. Note that instructions using this encode
443 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
444 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000445
Chris Lattner2ac19022010-11-15 05:19:05 +0000446 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000447 let PrintMethod = "printAddrModeImm12Operand";
448 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000449}
Jim Grosbach3e556122010-10-26 22:37:02 +0000450// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000451//
Jim Grosbach3e556122010-10-26 22:37:02 +0000452def ldst_so_reg : Operand<i32>,
453 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000454 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000455 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000456 let PrintMethod = "printAddrMode2Operand";
457 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
458}
459
Jim Grosbach3e556122010-10-26 22:37:02 +0000460// addrmode2 := reg +/- imm12
461// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000462//
463def addrmode2 : Operand<i32>,
464 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000465 string EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000466 let PrintMethod = "printAddrMode2Operand";
467 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
468}
469
470def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000471 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
472 [], [SDNPWantRoot]> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000473 string EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000474 let PrintMethod = "printAddrMode2OffsetOperand";
475 let MIOperandInfo = (ops GPR, i32imm);
476}
477
478// addrmode3 := reg +/- reg
479// addrmode3 := reg +/- imm8
480//
481def addrmode3 : Operand<i32>,
482 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000483 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000484 let PrintMethod = "printAddrMode3Operand";
485 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
486}
487
488def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000489 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
490 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000491 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000492 let PrintMethod = "printAddrMode3OffsetOperand";
493 let MIOperandInfo = (ops GPR, i32imm);
494}
495
Jim Grosbache6913602010-11-03 01:01:43 +0000496// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000497//
Jim Grosbache6913602010-11-03 01:01:43 +0000498def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000499 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000500 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000501}
502
Bill Wendling59914872010-11-08 00:39:58 +0000503def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000504 let Name = "MemMode5";
505 let SuperClasses = [];
506}
507
Evan Chenga8e29892007-01-19 07:51:42 +0000508// addrmode5 := reg +/- imm8*4
509//
510def addrmode5 : Operand<i32>,
511 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
512 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000513 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000514 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000515 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000516}
517
Bob Wilson8b024a52009-07-01 23:16:05 +0000518// addrmode6 := reg with optional writeback
519//
520def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000521 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000522 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000523 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000524 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000525}
526
527def am6offset : Operand<i32> {
528 let PrintMethod = "printAddrMode6OffsetOperand";
529 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000530 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000531}
532
Evan Chenga8e29892007-01-19 07:51:42 +0000533// addrmodepc := pc + reg
534//
535def addrmodepc : Operand<i32>,
536 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
537 let PrintMethod = "printAddrModePCOperand";
538 let MIOperandInfo = (ops GPR, i32imm);
539}
540
Bob Wilson4f38b382009-08-21 21:58:55 +0000541def nohash_imm : Operand<i32> {
542 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000543}
544
Evan Chenga8e29892007-01-19 07:51:42 +0000545//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000546
Evan Cheng37f25d92008-08-28 23:39:26 +0000547include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000548
549//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000550// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000551//
552
Evan Cheng3924f782008-08-29 07:36:24 +0000553/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000554/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000555multiclass AsI1_bin_irs<bits<4> opcod, string opc,
556 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
557 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000558 // The register-immediate version is re-materializable. This is useful
559 // in particular for taking the address of a local.
560 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000561 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
562 iii, opc, "\t$Rd, $Rn, $imm",
563 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
564 bits<4> Rd;
565 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000566 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000567 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000568 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000569 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000570 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000571 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000572 }
Jim Grosbach62547262010-10-11 18:51:51 +0000573 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
574 iir, opc, "\t$Rd, $Rn, $Rm",
575 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000576 bits<4> Rd;
577 bits<4> Rn;
578 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000579 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000580 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000581 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000582 let Inst{15-12} = Rd;
583 let Inst{11-4} = 0b00000000;
584 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000585 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000586 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
587 iis, opc, "\t$Rd, $Rn, $shift",
588 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000589 bits<4> Rd;
590 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000591 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000592 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000593 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000594 let Inst{15-12} = Rd;
595 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000596 }
Evan Chenga8e29892007-01-19 07:51:42 +0000597}
598
Evan Cheng1e249e32009-06-25 20:59:23 +0000599/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000600/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000601let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000602multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
603 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
604 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000605 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
606 iii, opc, "\t$Rd, $Rn, $imm",
607 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
608 bits<4> Rd;
609 bits<4> Rn;
610 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000611 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000612 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000613 let Inst{19-16} = Rn;
614 let Inst{15-12} = Rd;
615 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000616 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000617 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
618 iir, opc, "\t$Rd, $Rn, $Rm",
619 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
620 bits<4> Rd;
621 bits<4> Rn;
622 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000623 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000624 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000625 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000626 let Inst{19-16} = Rn;
627 let Inst{15-12} = Rd;
628 let Inst{11-4} = 0b00000000;
629 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000630 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000631 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
632 iis, opc, "\t$Rd, $Rn, $shift",
633 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
634 bits<4> Rd;
635 bits<4> Rn;
636 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000637 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000638 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000639 let Inst{19-16} = Rn;
640 let Inst{15-12} = Rd;
641 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000642 }
Evan Cheng071a2792007-09-11 19:55:27 +0000643}
Evan Chengc85e8322007-07-05 07:13:32 +0000644}
645
646/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000647/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000648/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000649let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000650multiclass AI1_cmp_irs<bits<4> opcod, string opc,
651 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
652 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000653 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
654 opc, "\t$Rn, $imm",
655 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000656 bits<4> Rn;
657 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000658 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000659 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000660 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000661 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000662 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000663 }
664 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
665 opc, "\t$Rn, $Rm",
666 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000667 bits<4> Rn;
668 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000669 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000670 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000671 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000672 let Inst{19-16} = Rn;
673 let Inst{15-12} = 0b0000;
674 let Inst{11-4} = 0b00000000;
675 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000676 }
677 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
678 opc, "\t$Rn, $shift",
679 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000680 bits<4> Rn;
681 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000682 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000683 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000684 let Inst{19-16} = Rn;
685 let Inst{15-12} = 0b0000;
686 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000687 }
Evan Cheng071a2792007-09-11 19:55:27 +0000688}
Evan Chenga8e29892007-01-19 07:51:42 +0000689}
690
Evan Cheng576a3962010-09-25 00:49:35 +0000691/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000692/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000693/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000694multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000695 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
696 IIC_iEXTr, opc, "\t$Rd, $Rm",
697 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000698 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000699 bits<4> Rd;
700 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000701 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000702 let Inst{15-12} = Rd;
703 let Inst{11-10} = 0b00;
704 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000705 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000706 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
707 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
708 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000709 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000710 bits<4> Rd;
711 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000712 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000713 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000714 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000715 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000716 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000717 }
Evan Chenga8e29892007-01-19 07:51:42 +0000718}
719
Evan Cheng576a3962010-09-25 00:49:35 +0000720multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000721 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
722 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000723 [/* For disassembly only; pattern left blank */]>,
724 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000725 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000726 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000727 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000728 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
729 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000730 [/* For disassembly only; pattern left blank */]>,
731 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000732 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000733 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000734 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000735 }
736}
737
Evan Cheng576a3962010-09-25 00:49:35 +0000738/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000739/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000740multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000741 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
742 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
743 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000744 Requires<[IsARM, HasV6]> {
745 let Inst{11-10} = 0b00;
746 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000747 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
748 rot_imm:$rot),
749 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
750 [(set GPR:$Rd, (opnode GPR:$Rn,
751 (rotr GPR:$Rm, rot_imm:$rot)))]>,
752 Requires<[IsARM, HasV6]> {
753 bits<4> Rn;
754 bits<2> rot;
755 let Inst{19-16} = Rn;
756 let Inst{11-10} = rot;
757 }
Evan Chenga8e29892007-01-19 07:51:42 +0000758}
759
Johnny Chen2ec5e492010-02-22 21:50:40 +0000760// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000761multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000762 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
763 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000764 [/* For disassembly only; pattern left blank */]>,
765 Requires<[IsARM, HasV6]> {
766 let Inst{11-10} = 0b00;
767 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000768 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
769 rot_imm:$rot),
770 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000771 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000772 Requires<[IsARM, HasV6]> {
773 bits<4> Rn;
774 bits<2> rot;
775 let Inst{19-16} = Rn;
776 let Inst{11-10} = rot;
777 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000778}
779
Evan Cheng62674222009-06-25 23:34:10 +0000780/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
781let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000782multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
783 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000784 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
785 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
786 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000787 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000788 bits<4> Rd;
789 bits<4> Rn;
790 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000791 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000792 let Inst{15-12} = Rd;
793 let Inst{19-16} = Rn;
794 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000795 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000796 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
797 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
798 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000799 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000800 bits<4> Rd;
801 bits<4> Rn;
802 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000803 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000804 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000805 let isCommutable = Commutable;
806 let Inst{3-0} = Rm;
807 let Inst{15-12} = Rd;
808 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000809 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000810 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
811 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
812 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000813 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000814 bits<4> Rd;
815 bits<4> Rn;
816 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000817 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000818 let Inst{11-0} = shift;
819 let Inst{15-12} = Rd;
820 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000821 }
Jim Grosbache5165492009-11-09 00:11:35 +0000822}
823// Carry setting variants
824let Defs = [CPSR] in {
825multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
826 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000827 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
828 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
829 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000830 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000831 bits<4> Rd;
832 bits<4> Rn;
833 bits<12> imm;
834 let Inst{15-12} = Rd;
835 let Inst{19-16} = Rn;
836 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000837 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000838 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000839 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000840 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
841 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
842 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000843 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000844 bits<4> Rd;
845 bits<4> Rn;
846 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000847 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000848 let isCommutable = Commutable;
849 let Inst{3-0} = Rm;
850 let Inst{15-12} = Rd;
851 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000852 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000853 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000854 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000855 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
856 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
857 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000858 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000859 bits<4> Rd;
860 bits<4> Rn;
861 bits<12> shift;
862 let Inst{11-0} = shift;
863 let Inst{15-12} = Rd;
864 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000865 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000866 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000867 }
Evan Cheng071a2792007-09-11 19:55:27 +0000868}
Evan Chengc85e8322007-07-05 07:13:32 +0000869}
Jim Grosbache5165492009-11-09 00:11:35 +0000870}
Evan Chengc85e8322007-07-05 07:13:32 +0000871
Jim Grosbach3e556122010-10-26 22:37:02 +0000872let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000873multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000874 InstrItinClass iir, PatFrag opnode> {
875 // Note: We use the complex addrmode_imm12 rather than just an input
876 // GPR and a constrained immediate so that we can use this to match
877 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000878 def i12: AIldst1<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000879 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
880 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000881 bits<4> Rt;
882 bits<17> addr;
883 let Inst{23} = addr{12}; // U (add = ('U' == 1))
884 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000885 let Inst{15-12} = Rt;
886 let Inst{11-0} = addr{11-0}; // imm12
887 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000888 def rs : AIldst1<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000889 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
890 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000891 bits<4> Rt;
892 bits<17> shift;
893 let Inst{23} = shift{12}; // U (add = ('U' == 1))
894 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000895 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000896 let Inst{11-0} = shift{11-0};
897 }
898}
899}
900
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000901multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000902 InstrItinClass iir, PatFrag opnode> {
903 // Note: We use the complex addrmode_imm12 rather than just an input
904 // GPR and a constrained immediate so that we can use this to match
905 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000906 def i12 : AIldst1<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000907 (ins GPR:$Rt, addrmode_imm12:$addr),
908 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
909 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
910 bits<4> Rt;
911 bits<17> addr;
912 let Inst{23} = addr{12}; // U (add = ('U' == 1))
913 let Inst{19-16} = addr{16-13}; // Rn
914 let Inst{15-12} = Rt;
915 let Inst{11-0} = addr{11-0}; // imm12
916 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000917 def rs : AIldst1<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000918 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
919 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
920 bits<4> Rt;
921 bits<17> shift;
922 let Inst{23} = shift{12}; // U (add = ('U' == 1))
923 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000924 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000925 let Inst{11-0} = shift{11-0};
926 }
927}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000928//===----------------------------------------------------------------------===//
929// Instructions
930//===----------------------------------------------------------------------===//
931
Evan Chenga8e29892007-01-19 07:51:42 +0000932//===----------------------------------------------------------------------===//
933// Miscellaneous Instructions.
934//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000935
Evan Chenga8e29892007-01-19 07:51:42 +0000936/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
937/// the function. The first operand is the ID# for this instruction, the second
938/// is the index into the MachineConstantPool that this is, the third is the
939/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000940let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000941def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000942PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000943 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000944
Jim Grosbach4642ad32010-02-22 23:10:38 +0000945// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
946// from removing one half of the matched pairs. That breaks PEI, which assumes
947// these will always be in pairs, and asserts if it finds otherwise. Better way?
948let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000949def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000950PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000951 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000952
Jim Grosbach64171712010-02-16 21:07:46 +0000953def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000954PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000955 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000956}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000957
Johnny Chenf4d81052010-02-12 22:53:19 +0000958def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000959 [/* For disassembly only; pattern left blank */]>,
960 Requires<[IsARM, HasV6T2]> {
961 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000962 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000963 let Inst{7-0} = 0b00000000;
964}
965
Johnny Chenf4d81052010-02-12 22:53:19 +0000966def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
967 [/* For disassembly only; pattern left blank */]>,
968 Requires<[IsARM, HasV6T2]> {
969 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000970 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000971 let Inst{7-0} = 0b00000001;
972}
973
974def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
975 [/* For disassembly only; pattern left blank */]>,
976 Requires<[IsARM, HasV6T2]> {
977 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000978 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000979 let Inst{7-0} = 0b00000010;
980}
981
982def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
983 [/* For disassembly only; pattern left blank */]>,
984 Requires<[IsARM, HasV6T2]> {
985 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000986 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000987 let Inst{7-0} = 0b00000011;
988}
989
Johnny Chen2ec5e492010-02-22 21:50:40 +0000990def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
991 "\t$dst, $a, $b",
992 [/* For disassembly only; pattern left blank */]>,
993 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000994 bits<4> Rd;
995 bits<4> Rn;
996 bits<4> Rm;
997 let Inst{3-0} = Rm;
998 let Inst{15-12} = Rd;
999 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001000 let Inst{27-20} = 0b01101000;
1001 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001002 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001003}
1004
Johnny Chenf4d81052010-02-12 22:53:19 +00001005def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1006 [/* For disassembly only; pattern left blank */]>,
1007 Requires<[IsARM, HasV6T2]> {
1008 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001009 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001010 let Inst{7-0} = 0b00000100;
1011}
1012
Johnny Chenc6f7b272010-02-11 18:12:29 +00001013// The i32imm operand $val can be used by a debugger to store more information
1014// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001015def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001016 [/* For disassembly only; pattern left blank */]>,
1017 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001018 bits<16> val;
1019 let Inst{3-0} = val{3-0};
1020 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001021 let Inst{27-20} = 0b00010010;
1022 let Inst{7-4} = 0b0111;
1023}
1024
Johnny Chenb98e1602010-02-12 18:55:33 +00001025// Change Processor State is a system instruction -- for disassembly only.
1026// The singleton $opt operand contains the following information:
1027// opt{4-0} = mode from Inst{4-0}
1028// opt{5} = changemode from Inst{17}
1029// opt{8-6} = AIF from Inst{8-6}
1030// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001031// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001032def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001033 [/* For disassembly only; pattern left blank */]>,
1034 Requires<[IsARM]> {
1035 let Inst{31-28} = 0b1111;
1036 let Inst{27-20} = 0b00010000;
1037 let Inst{16} = 0;
1038 let Inst{5} = 0;
1039}
1040
Johnny Chenb92a23f2010-02-21 04:42:01 +00001041// Preload signals the memory system of possible future data/instruction access.
1042// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001043multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001044
Evan Chengdfed19f2010-11-03 06:34:55 +00001045 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001046 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001047 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001048 bits<4> Rt;
1049 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001050 let Inst{31-26} = 0b111101;
1051 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001052 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001053 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001054 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001055 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001056 let Inst{19-16} = addr{16-13}; // Rn
1057 let Inst{15-12} = Rt;
1058 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001059 }
1060
Evan Chengdfed19f2010-11-03 06:34:55 +00001061 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001062 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001063 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001064 bits<4> Rt;
1065 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001066 let Inst{31-26} = 0b111101;
1067 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001068 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001069 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001070 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001071 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001072 let Inst{19-16} = shift{16-13}; // Rn
1073 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001074 }
1075}
1076
Evan Cheng416941d2010-11-04 05:19:35 +00001077defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1078defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1079defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001080
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001081def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1082 "setend\t$end",
1083 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001084 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001085 bits<1> end;
1086 let Inst{31-10} = 0b1111000100000001000000;
1087 let Inst{9} = end;
1088 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001089}
1090
Johnny Chenf4d81052010-02-12 22:53:19 +00001091def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001092 [/* For disassembly only; pattern left blank */]>,
1093 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001094 bits<4> opt;
1095 let Inst{27-4} = 0b001100100000111100001111;
1096 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001097}
1098
Johnny Chenba6e0332010-02-11 17:14:31 +00001099// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001100let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001101def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001102 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001103 Requires<[IsARM]> {
1104 let Inst{27-25} = 0b011;
1105 let Inst{24-20} = 0b11111;
1106 let Inst{7-5} = 0b111;
1107 let Inst{4} = 0b1;
1108}
1109
Evan Cheng12c3a532008-11-06 17:48:05 +00001110// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001111// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1112// classes (AXI1, et.al.) and so have encoding information and such,
1113// which is suboptimal. Once the rest of the code emitter (including
1114// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001115// pseudos. As is, the encoding information ends up being ignored,
1116// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001117let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001118def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001119 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001120 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001121
Evan Cheng325474e2008-01-07 23:56:57 +00001122let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001123def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001124 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001125 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001126
Evan Chengd87293c2008-11-06 08:47:38 +00001127def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001128 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001129 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1130
Evan Chengd87293c2008-11-06 08:47:38 +00001131def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001132 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001133 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1134
Evan Chengd87293c2008-11-06 08:47:38 +00001135def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001136 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001137 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1138
Evan Chengd87293c2008-11-06 08:47:38 +00001139def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001140 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001141 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1142}
Chris Lattner13c63102008-01-06 05:55:01 +00001143let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001144def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001145 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001146 [(store GPR:$src, addrmodepc:$addr)]>;
1147
Evan Chengd87293c2008-11-06 08:47:38 +00001148def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001149 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001150 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1151
Evan Chengd87293c2008-11-06 08:47:38 +00001152def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001153 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001154 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1155}
Evan Cheng12c3a532008-11-06 17:48:05 +00001156} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001157
Evan Chenge07715c2009-06-23 05:25:29 +00001158
1159// LEApcrel - Load a pc-relative address into a register without offending the
1160// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001161// FIXME: These are marked as pseudos, but they're really not(?). They're just
1162// the ADR instruction. Is this the right way to handle that? They need
1163// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001164let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001165let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001166def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001167 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001168 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001169
Jim Grosbacha967d112010-06-21 21:27:27 +00001170} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001171def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001172 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001173 Pseudo, IIC_iALUi,
1174 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001175 let Inst{25} = 1;
1176}
Evan Chenge07715c2009-06-23 05:25:29 +00001177
Evan Chenga8e29892007-01-19 07:51:42 +00001178//===----------------------------------------------------------------------===//
1179// Control Flow Instructions.
1180//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001181
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001182let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1183 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001184 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001185 "bx", "\tlr", [(ARMretflag)]>,
1186 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001187 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001188 }
1189
1190 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001191 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001192 "mov", "\tpc, lr", [(ARMretflag)]>,
1193 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001194 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001195 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001196}
Rafael Espindola27185192006-09-29 21:20:16 +00001197
Bob Wilson04ea6e52009-10-28 00:37:03 +00001198// Indirect branches
1199let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001200 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001201 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001202 [(brind GPR:$dst)]>,
1203 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001204 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001205 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001206 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001207 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001208
1209 // ARMV4 only
1210 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1211 [(brind GPR:$dst)]>,
1212 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001213 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001214 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001215 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001216 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001217}
1218
Bob Wilson54fc1242009-06-22 21:01:46 +00001219// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001220let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001221 Defs = [R0, R1, R2, R3, R12, LR,
1222 D0, D1, D2, D3, D4, D5, D6, D7,
1223 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001224 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001225 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001226 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001227 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001228 Requires<[IsARM, IsNotDarwin]> {
1229 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001230 bits<24> func;
1231 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001232 }
Evan Cheng277f0742007-06-19 21:05:09 +00001233
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001234 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001235 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001236 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001237 Requires<[IsARM, IsNotDarwin]> {
1238 bits<24> func;
1239 let Inst{23-0} = func;
1240 }
Evan Cheng277f0742007-06-19 21:05:09 +00001241
Evan Chenga8e29892007-01-19 07:51:42 +00001242 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001243 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001244 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001245 [(ARMcall GPR:$func)]>,
1246 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001247 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001248 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001249 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001250 }
1251
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001252 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001253 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1254 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001255 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001256 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001257 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001258 bits<4> func;
1259 let Inst{27-4} = 0b000100101111111111110001;
1260 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001261 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001262
1263 // ARMv4
1264 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1265 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1266 [(ARMcall_nolink tGPR:$func)]>,
1267 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001268 bits<4> func;
1269 let Inst{27-4} = 0b000110100000111100000000;
1270 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001271 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001272}
1273
1274// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001275let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001276 Defs = [R0, R1, R2, R3, R9, R12, LR,
1277 D0, D1, D2, D3, D4, D5, D6, D7,
1278 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001279 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001280 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001281 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001282 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1283 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001284 bits<24> func;
1285 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001286 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001287
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001288 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001289 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001290 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001291 Requires<[IsARM, IsDarwin]> {
1292 bits<24> func;
1293 let Inst{23-0} = func;
1294 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001295
1296 // ARMv5T and above
1297 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001298 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001299 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001300 bits<4> func;
1301 let Inst{27-4} = 0b000100101111111111110011;
1302 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001303 }
1304
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001305 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001306 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1307 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001308 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001309 [(ARMcall_nolink tGPR:$func)]>,
1310 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001311 bits<4> func;
1312 let Inst{27-4} = 0b000100101111111111110001;
1313 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001314 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001315
1316 // ARMv4
1317 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1318 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1319 [(ARMcall_nolink tGPR:$func)]>,
1320 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001321 bits<4> func;
1322 let Inst{27-4} = 0b000110100000111100000000;
1323 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001324 }
Rafael Espindola35574632006-07-18 17:00:30 +00001325}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001326
Dale Johannesen51e28e62010-06-03 21:09:53 +00001327// Tail calls.
1328
Jim Grosbach832859d2010-10-13 22:09:34 +00001329// FIXME: These should probably be xformed into the non-TC versions of the
1330// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001331let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1332 // Darwin versions.
1333 let Defs = [R0, R1, R2, R3, R9, R12,
1334 D0, D1, D2, D3, D4, D5, D6, D7,
1335 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1336 D27, D28, D29, D30, D31, PC],
1337 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001338 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1339 Pseudo, IIC_Br,
1340 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001341
Evan Cheng6523d2f2010-06-19 00:11:54 +00001342 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1343 Pseudo, IIC_Br,
1344 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001345
Evan Cheng6523d2f2010-06-19 00:11:54 +00001346 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001347 IIC_Br, "b\t$dst @ TAILCALL",
1348 []>, Requires<[IsDarwin]>;
1349
1350 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001351 IIC_Br, "b.w\t$dst @ TAILCALL",
1352 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001353
Evan Cheng6523d2f2010-06-19 00:11:54 +00001354 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1355 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1356 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001357 bits<4> dst;
1358 let Inst{31-4} = 0b1110000100101111111111110001;
1359 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001360 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001361 }
1362
1363 // Non-Darwin versions (the difference is R9).
1364 let Defs = [R0, R1, R2, R3, R12,
1365 D0, D1, D2, D3, D4, D5, D6, D7,
1366 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1367 D27, D28, D29, D30, D31, PC],
1368 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001369 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1370 Pseudo, IIC_Br,
1371 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001372
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001373 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001374 Pseudo, IIC_Br,
1375 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001376
Evan Cheng6523d2f2010-06-19 00:11:54 +00001377 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1378 IIC_Br, "b\t$dst @ TAILCALL",
1379 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001380
Evan Cheng6523d2f2010-06-19 00:11:54 +00001381 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1382 IIC_Br, "b.w\t$dst @ TAILCALL",
1383 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001384
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001385 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001386 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1387 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001388 bits<4> dst;
1389 let Inst{31-4} = 0b1110000100101111111111110001;
1390 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001391 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001392 }
1393}
1394
David Goodwin1a8f36e2009-08-12 18:31:53 +00001395let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001396 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001397 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001398 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001399 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001400 "b\t$target", [(br bb:$target)]> {
1401 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001402 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001403 let Inst{23-0} = target;
1404 }
Evan Cheng44bec522007-05-15 01:29:07 +00001405
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001406 let isNotDuplicable = 1, isIndirectBranch = 1,
1407 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1408 isCodeGenOnly = 1 in {
1409 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1410 IIC_Br, "mov\tpc, $target$jt",
1411 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1412 let Inst{11-4} = 0b00000000;
1413 let Inst{15-12} = 0b1111;
1414 let Inst{20} = 0; // S Bit
1415 let Inst{24-21} = 0b1101;
1416 let Inst{27-25} = 0b000;
1417 }
1418 def BR_JTm : JTI<(outs),
1419 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1420 IIC_Br, "ldr\tpc, $target$jt",
1421 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1422 imm:$id)]> {
1423 let Inst{15-12} = 0b1111;
1424 let Inst{20} = 1; // L bit
1425 let Inst{21} = 0; // W bit
1426 let Inst{22} = 0; // B bit
1427 let Inst{24} = 1; // P bit
1428 let Inst{27-25} = 0b011;
1429 }
1430 def BR_JTadd : JTI<(outs),
1431 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1432 IIC_Br, "add\tpc, $target, $idx$jt",
1433 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1434 imm:$id)]> {
1435 let Inst{15-12} = 0b1111;
1436 let Inst{20} = 0; // S bit
1437 let Inst{24-21} = 0b0100;
1438 let Inst{27-25} = 0b000;
1439 }
1440 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001441 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001442
Evan Chengc85e8322007-07-05 07:13:32 +00001443 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001444 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001445 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001446 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001447 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1448 bits<24> target;
1449 let Inst{23-0} = target;
1450 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001451}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001452
Johnny Chena1e76212010-02-13 02:51:09 +00001453// Branch and Exchange Jazelle -- for disassembly only
1454def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1455 [/* For disassembly only; pattern left blank */]> {
1456 let Inst{23-20} = 0b0010;
1457 //let Inst{19-8} = 0xfff;
1458 let Inst{7-4} = 0b0010;
1459}
1460
Johnny Chen0296f3e2010-02-16 21:59:54 +00001461// Secure Monitor Call is a system instruction -- for disassembly only
1462def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1463 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001464 bits<4> opt;
1465 let Inst{23-4} = 0b01100000000000000111;
1466 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001467}
1468
Johnny Chen64dfb782010-02-16 20:04:27 +00001469// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001470let isCall = 1 in {
1471def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001472 [/* For disassembly only; pattern left blank */]> {
1473 bits<24> svc;
1474 let Inst{23-0} = svc;
1475}
Johnny Chen85d5a892010-02-10 18:02:25 +00001476}
1477
Johnny Chenfb566792010-02-17 21:39:10 +00001478// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001479let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001480def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1481 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001482 [/* For disassembly only; pattern left blank */]> {
1483 let Inst{31-28} = 0b1111;
1484 let Inst{22-20} = 0b110; // W = 1
1485}
1486
Jim Grosbache6913602010-11-03 01:01:43 +00001487def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1488 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001489 [/* For disassembly only; pattern left blank */]> {
1490 let Inst{31-28} = 0b1111;
1491 let Inst{22-20} = 0b100; // W = 0
1492}
1493
Johnny Chenfb566792010-02-17 21:39:10 +00001494// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001495def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1496 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001497 [/* For disassembly only; pattern left blank */]> {
1498 let Inst{31-28} = 0b1111;
1499 let Inst{22-20} = 0b011; // W = 1
1500}
1501
Jim Grosbache6913602010-11-03 01:01:43 +00001502def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1503 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001504 [/* For disassembly only; pattern left blank */]> {
1505 let Inst{31-28} = 0b1111;
1506 let Inst{22-20} = 0b001; // W = 0
1507}
Chris Lattner39ee0362010-10-31 19:10:56 +00001508} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001509
Evan Chenga8e29892007-01-19 07:51:42 +00001510//===----------------------------------------------------------------------===//
1511// Load / store Instructions.
1512//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001513
Evan Chenga8e29892007-01-19 07:51:42 +00001514// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001515
1516
Evan Cheng7e2fe912010-10-28 06:47:08 +00001517defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001518 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001519defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001520 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001521defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001522 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001523defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001524 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001525
Evan Chengfa775d02007-03-19 07:20:03 +00001526// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001527let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1528 isReMaterializable = 1 in
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001529def LDRcp : AIldst1<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1530 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1531 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001532 bits<4> Rt;
1533 bits<17> addr;
1534 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1535 let Inst{19-16} = 0b1111;
1536 let Inst{15-12} = Rt;
1537 let Inst{11-0} = addr{11-0}; // imm12
1538}
Evan Chengfa775d02007-03-19 07:20:03 +00001539
Evan Chenga8e29892007-01-19 07:51:42 +00001540// Loads with zero extension
Jim Grosbach89e14c72010-11-17 18:11:11 +00001541def LDRH : AI3ldh<(outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
1542 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1543 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001544
Evan Chenga8e29892007-01-19 07:51:42 +00001545// Loads with sign extension
Jim Grosbach89e14c72010-11-17 18:11:11 +00001546def LDRSH : AI3ldsh<(outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
1547 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1548 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001549
Jim Grosbach89e14c72010-11-17 18:11:11 +00001550def LDRSB : AI3ldsb<(outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
1551 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1552 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001553
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001554let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1555 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001556// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001557def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001558 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001559 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001560
Evan Chenga8e29892007-01-19 07:51:42 +00001561// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001562multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001563 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1564 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001565 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1566 // {17-14} Rn
1567 // {13} 1 == Rm, 0 == imm12
1568 // {12} isAdd
1569 // {11-0} imm12/Rm
1570 bits<18> addr;
1571 let Inst{25} = addr{13};
1572 let Inst{23} = addr{12};
1573 let Inst{19-16} = addr{17-14};
1574 let Inst{11-0} = addr{11-0};
1575 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001576 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1577 (ins GPR:$Rn, am2offset:$offset),
1578 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001579 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1580 // {13} 1 == Rm, 0 == imm12
1581 // {12} isAdd
1582 // {11-0} imm12/Rm
1583 bits<14> offset;
1584 bits<4> Rn;
1585 let Inst{25} = offset{13};
1586 let Inst{23} = offset{12};
1587 let Inst{19-16} = Rn;
1588 let Inst{11-0} = offset{11-0};
1589 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001590}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001591
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001592defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1593defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001594
Jim Grosbach928f3322010-11-11 01:55:59 +00001595def LDRH_PRE : AI3ldhpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001596 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001597 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001598
Jim Grosbach928f3322010-11-11 01:55:59 +00001599def LDRH_POST : AI3ldhpo<(outs GPR:$Rt, GPR:$Rn_wb),
1600 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1601 "ldrh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001602
Jim Grosbach928f3322010-11-11 01:55:59 +00001603def LDRSH_PRE : AI3ldshpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001604 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001605 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001606
Jim Grosbach928f3322010-11-11 01:55:59 +00001607def LDRSH_POST: AI3ldshpo<(outs GPR:$Rt, GPR:$Rn_wb),
1608 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1609 "ldrsh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001610
Jim Grosbach928f3322010-11-11 01:55:59 +00001611def LDRSB_PRE : AI3ldsbpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001612 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001613 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001614
Jim Grosbach928f3322010-11-11 01:55:59 +00001615def LDRSB_POST: AI3ldsbpo<(outs GPR:$Rt, GPR:$Rn_wb),
1616 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
1617 "ldrsb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001618
1619// For disassembly only
1620def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001621 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001622 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1623 Requires<[IsARM, HasV5TE]>;
1624
1625// For disassembly only
1626def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001627 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001628 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1629 Requires<[IsARM, HasV5TE]>;
1630
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001631} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001632
Johnny Chenadb561d2010-02-18 03:27:42 +00001633// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001634
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001635def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1636 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1637 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001638 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1639 let Inst{21} = 1; // overwrite
1640}
1641
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001642def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1643 (ins GPR:$base,am2offset:$offset), IndexModeNone,
1644 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001645 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1646 let Inst{21} = 1; // overwrite
1647}
1648
1649def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001650 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001651 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1652 let Inst{21} = 1; // overwrite
1653}
1654
1655def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001656 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001657 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1658 let Inst{21} = 1; // overwrite
1659}
1660
1661def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001662 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001663 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001664 let Inst{21} = 1; // overwrite
1665}
1666
Evan Chenga8e29892007-01-19 07:51:42 +00001667// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001668
1669// Stores with truncate
Jim Grosbach570a9222010-11-11 01:09:40 +00001670def STRH : AI3sth<(outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
1671 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1672 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001673
Evan Chenga8e29892007-01-19 07:51:42 +00001674// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001675let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1676 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001677def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001678 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001679 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001680
1681// Indexed stores
Jim Grosbach99f53d12010-11-15 20:47:07 +00001682def STR_PRE : AI2ldstidx<0, 0, 1, (outs GPR:$Rn_wb),
1683 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001684 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001685 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1686 [(set GPR:$Rn_wb,
1687 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]> {
1688 // {13} 1 == Rm, 0 == imm12
1689 // {12} isAdd
1690 // {11-0} imm12/Rm
1691 bits<14> offset;
1692 bits<4> Rn;
1693 let Inst{25} = offset{13};
1694 let Inst{23} = offset{12};
1695 let Inst{19-16} = Rn;
1696 let Inst{11-0} = offset{11-0};
1697}
Evan Chenga8e29892007-01-19 07:51:42 +00001698
Jim Grosbach99f53d12010-11-15 20:47:07 +00001699def STR_POST : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
1700 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001701 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001702 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1703 [(set GPR:$Rn_wb,
1704 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]> {
1705 // {13} 1 == Rm, 0 == imm12
1706 // {12} isAdd
1707 // {11-0} imm12/Rm
1708 bits<14> offset;
1709 bits<4> Rn;
1710 let Inst{25} = offset{13};
1711 let Inst{23} = offset{12};
1712 let Inst{19-16} = Rn;
1713 let Inst{11-0} = offset{11-0};
1714}
Evan Chenga8e29892007-01-19 07:51:42 +00001715
Evan Chengd87293c2008-11-06 08:47:38 +00001716def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001717 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001718 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001719 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001720 [(set GPR:$base_wb,
1721 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1722
Evan Chengd87293c2008-11-06 08:47:38 +00001723def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001724 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001725 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001726 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001727 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1728 GPR:$base, am3offset:$offset))]>;
1729
Jim Grosbach99f53d12010-11-15 20:47:07 +00001730def STRB_PRE : AI2ldstidx<0, 1, 1, (outs GPR:$Rn_wb),
1731 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001732 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001733 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1734 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1735 GPR:$Rn, am2offset:$offset))]> {
1736 // {13} 1 == Rm, 0 == imm12
1737 // {12} isAdd
1738 // {11-0} imm12/Rm
1739 bits<14> offset;
1740 bits<4> Rn;
1741 let Inst{25} = offset{13};
1742 let Inst{23} = offset{12};
1743 let Inst{19-16} = Rn;
1744 let Inst{11-0} = offset{11-0};
1745}
Evan Chenga8e29892007-01-19 07:51:42 +00001746
Jim Grosbach99f53d12010-11-15 20:47:07 +00001747def STRB_POST: AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
1748 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001749 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001750 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1751 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1752 GPR:$Rn, am2offset:$offset))]> {
1753 // {13} 1 == Rm, 0 == imm12
1754 // {12} isAdd
1755 // {11-0} imm12/Rm
1756 bits<14> offset;
1757 bits<4> Rn;
1758 let Inst{25} = offset{13};
1759 let Inst{23} = offset{12};
1760 let Inst{19-16} = Rn;
1761 let Inst{11-0} = offset{11-0};
1762}
Evan Chenga8e29892007-01-19 07:51:42 +00001763
Johnny Chen39a4bb32010-02-18 22:31:18 +00001764// For disassembly only
1765def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1766 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001767 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001768 "strd", "\t$src1, $src2, [$base, $offset]!",
1769 "$base = $base_wb", []>;
1770
1771// For disassembly only
1772def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1773 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001774 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001775 "strd", "\t$src1, $src2, [$base], $offset",
1776 "$base = $base_wb", []>;
1777
Johnny Chenad4df4c2010-03-01 19:22:00 +00001778// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001779
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001780def STRT : AI2ldstidx<0, 0, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001781 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001782 IndexModeNone, StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001783 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1784 [/* For disassembly only; pattern left blank */]> {
1785 let Inst{21} = 1; // overwrite
1786}
1787
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001788def STRBT : AI2ldstidx<0, 1, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001789 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001790 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001791 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1792 [/* For disassembly only; pattern left blank */]> {
1793 let Inst{21} = 1; // overwrite
1794}
1795
Johnny Chenad4df4c2010-03-01 19:22:00 +00001796def STRHT: AI3sthpo<(outs GPR:$base_wb),
1797 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001798 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001799 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1800 [/* For disassembly only; pattern left blank */]> {
1801 let Inst{21} = 1; // overwrite
1802}
1803
Evan Chenga8e29892007-01-19 07:51:42 +00001804//===----------------------------------------------------------------------===//
1805// Load / store multiple Instructions.
1806//
1807
Bill Wendling6c470b82010-11-13 09:09:38 +00001808multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1809 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001810 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001811 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1812 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001813 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001814 let Inst{24-23} = 0b01; // Increment After
1815 let Inst{21} = 0; // No writeback
1816 let Inst{20} = L_bit;
1817 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001818 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001819 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1820 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001821 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001822 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001823 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001824 let Inst{20} = L_bit;
1825 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001826 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001827 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1828 IndexModeNone, f, itin,
1829 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1830 let Inst{24-23} = 0b00; // Decrement After
1831 let Inst{21} = 0; // No writeback
1832 let Inst{20} = L_bit;
1833 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001834 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001835 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1836 IndexModeUpd, f, itin_upd,
1837 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1838 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001839 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001840 let Inst{20} = L_bit;
1841 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001842 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001843 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1844 IndexModeNone, f, itin,
1845 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1846 let Inst{24-23} = 0b10; // Decrement Before
1847 let Inst{21} = 0; // No writeback
1848 let Inst{20} = L_bit;
1849 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001850 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001851 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1852 IndexModeUpd, f, itin_upd,
1853 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1854 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001855 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001856 let Inst{20} = L_bit;
1857 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001858 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001859 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1860 IndexModeNone, f, itin,
1861 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1862 let Inst{24-23} = 0b11; // Increment Before
1863 let Inst{21} = 0; // No writeback
1864 let Inst{20} = L_bit;
1865 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001866 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001867 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1868 IndexModeUpd, f, itin_upd,
1869 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1870 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001871 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001872 let Inst{20} = L_bit;
1873 }
1874}
1875
Bill Wendlingc93989a2010-11-13 11:20:05 +00001876let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001877
1878let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1879defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1880
1881let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1882defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1883
1884} // neverHasSideEffects
1885
Bill Wendling73fe34a2010-11-16 01:16:36 +00001886// Load / Store Multiple Mnemnoic Aliases
1887def : MnemonicAlias<"ldm", "ldmia">;
1888def : MnemonicAlias<"stm", "stmia">;
1889
1890// FIXME: remove when we have a way to marking a MI with these properties.
1891// FIXME: Should pc be an implicit operand like PICADD, etc?
1892let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1893 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling7b718782010-11-16 02:08:45 +00001894def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001895 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001896 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001897 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001898 "$Rn = $wb", []> {
1899 let Inst{24-23} = 0b01; // Increment After
1900 let Inst{21} = 1; // Writeback
1901 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001902}
Evan Chenga8e29892007-01-19 07:51:42 +00001903
Evan Chenga8e29892007-01-19 07:51:42 +00001904//===----------------------------------------------------------------------===//
1905// Move Instructions.
1906//
1907
Evan Chengcd799b92009-06-12 20:46:18 +00001908let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001909def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1910 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1911 bits<4> Rd;
1912 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001913
Johnny Chen04301522009-11-07 00:54:36 +00001914 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001915 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001916 let Inst{3-0} = Rm;
1917 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001918}
1919
Dale Johannesen38d5f042010-06-15 22:24:08 +00001920// A version for the smaller set of tail call registers.
1921let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001922def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001923 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1924 bits<4> Rd;
1925 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001926
Dale Johannesen38d5f042010-06-15 22:24:08 +00001927 let Inst{11-4} = 0b00000000;
1928 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001929 let Inst{3-0} = Rm;
1930 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001931}
1932
Evan Chengf40deed2010-10-27 23:41:30 +00001933def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001934 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001935 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1936 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001937 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001938 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001939 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001940 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001941 let Inst{25} = 0;
1942}
Evan Chenga2515702007-03-19 07:09:02 +00001943
Evan Chengb3379fb2009-02-05 08:42:55 +00001944let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001945def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1946 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001947 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001948 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001949 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001950 let Inst{15-12} = Rd;
1951 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001952 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001953}
1954
1955let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001956def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001957 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001958 "movw", "\t$Rd, $imm",
1959 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001960 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001961 bits<4> Rd;
1962 bits<16> imm;
1963 let Inst{15-12} = Rd;
1964 let Inst{11-0} = imm{11-0};
1965 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001966 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001967 let Inst{25} = 1;
1968}
1969
Jim Grosbach1de588d2010-10-14 18:54:27 +00001970let Constraints = "$src = $Rd" in
1971def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001972 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001973 "movt", "\t$Rd, $imm",
1974 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001975 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001976 lo16AllZero:$imm))]>, UnaryDP,
1977 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001978 bits<4> Rd;
1979 bits<16> imm;
1980 let Inst{15-12} = Rd;
1981 let Inst{11-0} = imm{11-0};
1982 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001983 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001984 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001985}
Evan Cheng13ab0202007-07-10 18:08:01 +00001986
Evan Cheng20956592009-10-21 08:15:52 +00001987def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1988 Requires<[IsARM, HasV6T2]>;
1989
David Goodwinca01a8d2009-09-01 18:32:09 +00001990let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001991def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1992 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1993 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001994
1995// These aren't really mov instructions, but we have to define them this way
1996// due to flag operands.
1997
Evan Cheng071a2792007-09-11 19:55:27 +00001998let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001999def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
2000 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2001 Requires<[IsARM]>;
2002def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
2003 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2004 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002005}
Evan Chenga8e29892007-01-19 07:51:42 +00002006
Evan Chenga8e29892007-01-19 07:51:42 +00002007//===----------------------------------------------------------------------===//
2008// Extend Instructions.
2009//
2010
2011// Sign extenders
2012
Evan Cheng576a3962010-09-25 00:49:35 +00002013defm SXTB : AI_ext_rrot<0b01101010,
2014 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2015defm SXTH : AI_ext_rrot<0b01101011,
2016 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002017
Evan Cheng576a3962010-09-25 00:49:35 +00002018defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002019 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002020defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002021 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002022
Johnny Chen2ec5e492010-02-22 21:50:40 +00002023// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002024defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002025
2026// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002027defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002028
2029// Zero extenders
2030
2031let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002032defm UXTB : AI_ext_rrot<0b01101110,
2033 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2034defm UXTH : AI_ext_rrot<0b01101111,
2035 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2036defm UXTB16 : AI_ext_rrot<0b01101100,
2037 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002038
Jim Grosbach542f6422010-07-28 23:25:44 +00002039// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2040// The transformation should probably be done as a combiner action
2041// instead so we can include a check for masking back in the upper
2042// eight bits of the source into the lower eight bits of the result.
2043//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2044// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002045def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002046 (UXTB16r_rot GPR:$Src, 8)>;
2047
Evan Cheng576a3962010-09-25 00:49:35 +00002048defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002049 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002050defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002051 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002052}
2053
Evan Chenga8e29892007-01-19 07:51:42 +00002054// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002055// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002056defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002057
Evan Chenga8e29892007-01-19 07:51:42 +00002058
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002059def SBFX : I<(outs GPR:$Rd),
2060 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002061 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002062 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002063 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002064 bits<4> Rd;
2065 bits<4> Rn;
2066 bits<5> lsb;
2067 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002068 let Inst{27-21} = 0b0111101;
2069 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002070 let Inst{20-16} = width;
2071 let Inst{15-12} = Rd;
2072 let Inst{11-7} = lsb;
2073 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002074}
2075
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002076def UBFX : I<(outs GPR:$Rd),
2077 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002078 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002079 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002080 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002081 bits<4> Rd;
2082 bits<4> Rn;
2083 bits<5> lsb;
2084 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002085 let Inst{27-21} = 0b0111111;
2086 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002087 let Inst{20-16} = width;
2088 let Inst{15-12} = Rd;
2089 let Inst{11-7} = lsb;
2090 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002091}
2092
Evan Chenga8e29892007-01-19 07:51:42 +00002093//===----------------------------------------------------------------------===//
2094// Arithmetic Instructions.
2095//
2096
Jim Grosbach26421962008-10-14 20:36:24 +00002097defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002098 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002099 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002100defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002101 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002102 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002103
Evan Chengc85e8322007-07-05 07:13:32 +00002104// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002105defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002106 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002107 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2108defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002109 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002110 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002111
Evan Cheng62674222009-06-25 23:34:10 +00002112defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002113 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002114defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002115 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002116defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002117 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002118defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002119 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002120
Jim Grosbach84760882010-10-15 18:42:41 +00002121def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2122 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2123 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2124 bits<4> Rd;
2125 bits<4> Rn;
2126 bits<12> imm;
2127 let Inst{25} = 1;
2128 let Inst{15-12} = Rd;
2129 let Inst{19-16} = Rn;
2130 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002131}
Evan Cheng13ab0202007-07-10 18:08:01 +00002132
Bob Wilsoncff71782010-08-05 18:23:43 +00002133// The reg/reg form is only defined for the disassembler; for codegen it is
2134// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002135def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2136 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002137 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002138 bits<4> Rd;
2139 bits<4> Rn;
2140 bits<4> Rm;
2141 let Inst{11-4} = 0b00000000;
2142 let Inst{25} = 0;
2143 let Inst{3-0} = Rm;
2144 let Inst{15-12} = Rd;
2145 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002146}
2147
Jim Grosbach84760882010-10-15 18:42:41 +00002148def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2149 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2150 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2151 bits<4> Rd;
2152 bits<4> Rn;
2153 bits<12> shift;
2154 let Inst{25} = 0;
2155 let Inst{11-0} = shift;
2156 let Inst{15-12} = Rd;
2157 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002158}
Evan Chengc85e8322007-07-05 07:13:32 +00002159
2160// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002161let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002162def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2163 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2164 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2165 bits<4> Rd;
2166 bits<4> Rn;
2167 bits<12> imm;
2168 let Inst{25} = 1;
2169 let Inst{20} = 1;
2170 let Inst{15-12} = Rd;
2171 let Inst{19-16} = Rn;
2172 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002173}
Jim Grosbach84760882010-10-15 18:42:41 +00002174def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2175 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2176 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2177 bits<4> Rd;
2178 bits<4> Rn;
2179 bits<12> shift;
2180 let Inst{25} = 0;
2181 let Inst{20} = 1;
2182 let Inst{11-0} = shift;
2183 let Inst{15-12} = Rd;
2184 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002185}
Evan Cheng071a2792007-09-11 19:55:27 +00002186}
Evan Chengc85e8322007-07-05 07:13:32 +00002187
Evan Cheng62674222009-06-25 23:34:10 +00002188let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002189def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2190 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2191 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002192 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002193 bits<4> Rd;
2194 bits<4> Rn;
2195 bits<12> imm;
2196 let Inst{25} = 1;
2197 let Inst{15-12} = Rd;
2198 let Inst{19-16} = Rn;
2199 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002200}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002201// The reg/reg form is only defined for the disassembler; for codegen it is
2202// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002203def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2204 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002205 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002206 bits<4> Rd;
2207 bits<4> Rn;
2208 bits<4> Rm;
2209 let Inst{11-4} = 0b00000000;
2210 let Inst{25} = 0;
2211 let Inst{3-0} = Rm;
2212 let Inst{15-12} = Rd;
2213 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002214}
Jim Grosbach84760882010-10-15 18:42:41 +00002215def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2216 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2217 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002218 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002219 bits<4> Rd;
2220 bits<4> Rn;
2221 bits<12> shift;
2222 let Inst{25} = 0;
2223 let Inst{11-0} = shift;
2224 let Inst{15-12} = Rd;
2225 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002226}
Evan Cheng62674222009-06-25 23:34:10 +00002227}
2228
2229// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002230let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002231def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2232 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2233 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002234 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002235 bits<4> Rd;
2236 bits<4> Rn;
2237 bits<12> imm;
2238 let Inst{25} = 1;
2239 let Inst{20} = 1;
2240 let Inst{15-12} = Rd;
2241 let Inst{19-16} = Rn;
2242 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002243}
Jim Grosbach84760882010-10-15 18:42:41 +00002244def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2245 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2246 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002247 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002248 bits<4> Rd;
2249 bits<4> Rn;
2250 bits<12> shift;
2251 let Inst{25} = 0;
2252 let Inst{20} = 1;
2253 let Inst{11-0} = shift;
2254 let Inst{15-12} = Rd;
2255 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002256}
Evan Cheng071a2792007-09-11 19:55:27 +00002257}
Evan Cheng2c614c52007-06-06 10:17:05 +00002258
Evan Chenga8e29892007-01-19 07:51:42 +00002259// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002260// The assume-no-carry-in form uses the negation of the input since add/sub
2261// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2262// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2263// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002264def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2265 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002266def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2267 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2268// The with-carry-in form matches bitwise not instead of the negation.
2269// Effectively, the inverse interpretation of the carry flag already accounts
2270// for part of the negation.
2271def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2272 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002273
2274// Note: These are implemented in C++ code, because they have to generate
2275// ADD/SUBrs instructions, which use a complex pattern that a xform function
2276// cannot produce.
2277// (mul X, 2^n+1) -> (add (X << n), X)
2278// (mul X, 2^n-1) -> (rsb X, (X << n))
2279
Johnny Chen667d1272010-02-22 18:50:54 +00002280// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002281// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002282class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002283 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002284 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2285 opc, "\t$Rd, $Rn, $Rm", pattern> {
2286 bits<4> Rd;
2287 bits<4> Rn;
2288 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002289 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002290 let Inst{11-4} = op11_4;
2291 let Inst{19-16} = Rn;
2292 let Inst{15-12} = Rd;
2293 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002294}
2295
Johnny Chen667d1272010-02-22 18:50:54 +00002296// Saturating add/subtract -- for disassembly only
2297
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002298def QADD : AAI<0b00010000, 0b00000101, "qadd",
2299 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2300def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2301 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2302def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2303def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2304
2305def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2306def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2307def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2308def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2309def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2310def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2311def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2312def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2313def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2314def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2315def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2316def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002317
2318// Signed/Unsigned add/subtract -- for disassembly only
2319
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002320def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2321def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2322def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2323def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2324def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2325def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2326def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2327def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2328def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2329def USAX : AAI<0b01100101, 0b11110101, "usax">;
2330def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2331def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002332
2333// Signed/Unsigned halving add/subtract -- for disassembly only
2334
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002335def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2336def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2337def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2338def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2339def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2340def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2341def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2342def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2343def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2344def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2345def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2346def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002347
Johnny Chenadc77332010-02-26 22:04:29 +00002348// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002349
Jim Grosbach70987fb2010-10-18 23:35:38 +00002350def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002351 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002352 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002353 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002354 bits<4> Rd;
2355 bits<4> Rn;
2356 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002357 let Inst{27-20} = 0b01111000;
2358 let Inst{15-12} = 0b1111;
2359 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002360 let Inst{19-16} = Rd;
2361 let Inst{11-8} = Rm;
2362 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002363}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002364def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002365 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002366 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002367 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002368 bits<4> Rd;
2369 bits<4> Rn;
2370 bits<4> Rm;
2371 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002372 let Inst{27-20} = 0b01111000;
2373 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002374 let Inst{19-16} = Rd;
2375 let Inst{15-12} = Ra;
2376 let Inst{11-8} = Rm;
2377 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002378}
2379
2380// Signed/Unsigned saturate -- for disassembly only
2381
Jim Grosbach70987fb2010-10-18 23:35:38 +00002382def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2383 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002384 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002385 bits<4> Rd;
2386 bits<5> sat_imm;
2387 bits<4> Rn;
2388 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002389 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002390 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002391 let Inst{20-16} = sat_imm;
2392 let Inst{15-12} = Rd;
2393 let Inst{11-7} = sh{7-3};
2394 let Inst{6} = sh{0};
2395 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002396}
2397
Jim Grosbach70987fb2010-10-18 23:35:38 +00002398def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2399 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002400 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002401 bits<4> Rd;
2402 bits<4> sat_imm;
2403 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002404 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002405 let Inst{11-4} = 0b11110011;
2406 let Inst{15-12} = Rd;
2407 let Inst{19-16} = sat_imm;
2408 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002409}
2410
Jim Grosbach70987fb2010-10-18 23:35:38 +00002411def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2412 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002413 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002414 bits<4> Rd;
2415 bits<5> sat_imm;
2416 bits<4> Rn;
2417 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002418 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002419 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002420 let Inst{15-12} = Rd;
2421 let Inst{11-7} = sh{7-3};
2422 let Inst{6} = sh{0};
2423 let Inst{20-16} = sat_imm;
2424 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002425}
2426
Jim Grosbach70987fb2010-10-18 23:35:38 +00002427def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2428 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002429 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002430 bits<4> Rd;
2431 bits<4> sat_imm;
2432 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002433 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002434 let Inst{11-4} = 0b11110011;
2435 let Inst{15-12} = Rd;
2436 let Inst{19-16} = sat_imm;
2437 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002438}
Evan Chenga8e29892007-01-19 07:51:42 +00002439
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002440def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2441def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002442
Evan Chenga8e29892007-01-19 07:51:42 +00002443//===----------------------------------------------------------------------===//
2444// Bitwise Instructions.
2445//
2446
Jim Grosbach26421962008-10-14 20:36:24 +00002447defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002448 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002449 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002450defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002451 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002452 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002453defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002454 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002455 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002456defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002457 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002458 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002459
Jim Grosbach3fea191052010-10-21 22:03:21 +00002460def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002461 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002462 "bfc", "\t$Rd, $imm", "$src = $Rd",
2463 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002464 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002465 bits<4> Rd;
2466 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002467 let Inst{27-21} = 0b0111110;
2468 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002469 let Inst{15-12} = Rd;
2470 let Inst{11-7} = imm{4-0}; // lsb
2471 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002472}
2473
Johnny Chenb2503c02010-02-17 06:31:48 +00002474// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002475def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002476 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002477 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2478 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002479 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002480 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002481 bits<4> Rd;
2482 bits<4> Rn;
2483 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002484 let Inst{27-21} = 0b0111110;
2485 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002486 let Inst{15-12} = Rd;
2487 let Inst{11-7} = imm{4-0}; // lsb
2488 let Inst{20-16} = imm{9-5}; // width
2489 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002490}
2491
Jim Grosbach36860462010-10-21 22:19:32 +00002492def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2493 "mvn", "\t$Rd, $Rm",
2494 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2495 bits<4> Rd;
2496 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002497 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002498 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002499 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002500 let Inst{15-12} = Rd;
2501 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002502}
Jim Grosbach36860462010-10-21 22:19:32 +00002503def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2504 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2505 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2506 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002507 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002508 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002509 let Inst{19-16} = 0b0000;
2510 let Inst{15-12} = Rd;
2511 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002512}
Evan Chengb3379fb2009-02-05 08:42:55 +00002513let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002514def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2515 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2516 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2517 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002518 bits<12> imm;
2519 let Inst{25} = 1;
2520 let Inst{19-16} = 0b0000;
2521 let Inst{15-12} = Rd;
2522 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002523}
Evan Chenga8e29892007-01-19 07:51:42 +00002524
2525def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2526 (BICri GPR:$src, so_imm_not:$imm)>;
2527
2528//===----------------------------------------------------------------------===//
2529// Multiply Instructions.
2530//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002531class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2532 string opc, string asm, list<dag> pattern>
2533 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2534 bits<4> Rd;
2535 bits<4> Rm;
2536 bits<4> Rn;
2537 let Inst{19-16} = Rd;
2538 let Inst{11-8} = Rm;
2539 let Inst{3-0} = Rn;
2540}
2541class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2542 string opc, string asm, list<dag> pattern>
2543 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2544 bits<4> RdLo;
2545 bits<4> RdHi;
2546 bits<4> Rm;
2547 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002548 let Inst{19-16} = RdHi;
2549 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002550 let Inst{11-8} = Rm;
2551 let Inst{3-0} = Rn;
2552}
Evan Chenga8e29892007-01-19 07:51:42 +00002553
Evan Cheng8de898a2009-06-26 00:19:44 +00002554let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002555def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2556 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2557 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002558
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002559def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2560 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2561 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2562 bits<4> Ra;
2563 let Inst{15-12} = Ra;
2564}
Evan Chenga8e29892007-01-19 07:51:42 +00002565
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002566def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002567 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002568 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002569 Requires<[IsARM, HasV6T2]> {
2570 bits<4> Rd;
2571 bits<4> Rm;
2572 bits<4> Rn;
2573 let Inst{19-16} = Rd;
2574 let Inst{11-8} = Rm;
2575 let Inst{3-0} = Rn;
2576}
Evan Chengedcbada2009-07-06 22:05:45 +00002577
Evan Chenga8e29892007-01-19 07:51:42 +00002578// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002579
Evan Chengcd799b92009-06-12 20:46:18 +00002580let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002581let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002582def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2583 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2584 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002585
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002586def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2587 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2588 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002589}
Evan Chenga8e29892007-01-19 07:51:42 +00002590
2591// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002592def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2593 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2594 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002595
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002596def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2597 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2598 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002599
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002600def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2601 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2602 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2603 Requires<[IsARM, HasV6]> {
2604 bits<4> RdLo;
2605 bits<4> RdHi;
2606 bits<4> Rm;
2607 bits<4> Rn;
2608 let Inst{19-16} = RdLo;
2609 let Inst{15-12} = RdHi;
2610 let Inst{11-8} = Rm;
2611 let Inst{3-0} = Rn;
2612}
Evan Chengcd799b92009-06-12 20:46:18 +00002613} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002614
2615// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002616def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2617 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2618 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002619 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002620 let Inst{15-12} = 0b1111;
2621}
Evan Cheng13ab0202007-07-10 18:08:01 +00002622
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002623def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2624 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002625 [/* For disassembly only; pattern left blank */]>,
2626 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002627 let Inst{15-12} = 0b1111;
2628}
2629
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002630def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2631 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2632 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2633 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2634 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002635
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002636def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2637 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2638 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002639 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002640 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002641
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002642def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2643 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2644 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2645 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2646 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002647
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002648def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2649 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2650 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002651 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002652 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002653
Raul Herbster37fb5b12007-08-30 23:25:47 +00002654multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002655 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2656 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2657 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2658 (sext_inreg GPR:$Rm, i16)))]>,
2659 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002660
Jim Grosbach3870b752010-10-22 18:35:16 +00002661 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2662 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2663 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2664 (sra GPR:$Rm, (i32 16))))]>,
2665 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002666
Jim Grosbach3870b752010-10-22 18:35:16 +00002667 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2668 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2669 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2670 (sext_inreg GPR:$Rm, i16)))]>,
2671 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002672
Jim Grosbach3870b752010-10-22 18:35:16 +00002673 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2674 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2675 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2676 (sra GPR:$Rm, (i32 16))))]>,
2677 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002678
Jim Grosbach3870b752010-10-22 18:35:16 +00002679 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2680 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2681 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2682 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2683 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002684
Jim Grosbach3870b752010-10-22 18:35:16 +00002685 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2686 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2687 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2688 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2689 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002690}
2691
Raul Herbster37fb5b12007-08-30 23:25:47 +00002692
2693multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002694 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002695 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2696 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2697 [(set GPR:$Rd, (add GPR:$Ra,
2698 (opnode (sext_inreg GPR:$Rn, i16),
2699 (sext_inreg GPR:$Rm, i16))))]>,
2700 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002701
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002702 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002703 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2704 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2705 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2706 (sra GPR:$Rm, (i32 16)))))]>,
2707 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002708
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002709 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002710 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2711 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2712 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2713 (sext_inreg GPR:$Rm, i16))))]>,
2714 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002715
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002716 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002717 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2718 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2719 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2720 (sra GPR:$Rm, (i32 16)))))]>,
2721 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002722
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002723 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002724 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2725 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2726 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2727 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2728 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002729
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002730 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002731 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2732 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2733 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2734 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2735 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002736}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002737
Raul Herbster37fb5b12007-08-30 23:25:47 +00002738defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2739defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002740
Johnny Chen83498e52010-02-12 21:59:23 +00002741// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002742def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2743 (ins GPR:$Rn, GPR:$Rm),
2744 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002745 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002746 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002747
Jim Grosbach3870b752010-10-22 18:35:16 +00002748def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2749 (ins GPR:$Rn, GPR:$Rm),
2750 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002751 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002752 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002753
Jim Grosbach3870b752010-10-22 18:35:16 +00002754def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2755 (ins GPR:$Rn, GPR:$Rm),
2756 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002757 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002758 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002759
Jim Grosbach3870b752010-10-22 18:35:16 +00002760def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2761 (ins GPR:$Rn, GPR:$Rm),
2762 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002763 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002764 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002765
Johnny Chen667d1272010-02-22 18:50:54 +00002766// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002767class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2768 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002769 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002770 bits<4> Rn;
2771 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002772 let Inst{4} = 1;
2773 let Inst{5} = swap;
2774 let Inst{6} = sub;
2775 let Inst{7} = 0;
2776 let Inst{21-20} = 0b00;
2777 let Inst{22} = long;
2778 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002779 let Inst{11-8} = Rm;
2780 let Inst{3-0} = Rn;
2781}
2782class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2783 InstrItinClass itin, string opc, string asm>
2784 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2785 bits<4> Rd;
2786 let Inst{15-12} = 0b1111;
2787 let Inst{19-16} = Rd;
2788}
2789class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2790 InstrItinClass itin, string opc, string asm>
2791 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2792 bits<4> Ra;
2793 let Inst{15-12} = Ra;
2794}
2795class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2796 InstrItinClass itin, string opc, string asm>
2797 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2798 bits<4> RdLo;
2799 bits<4> RdHi;
2800 let Inst{19-16} = RdHi;
2801 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002802}
2803
2804multiclass AI_smld<bit sub, string opc> {
2805
Jim Grosbach385e1362010-10-22 19:15:30 +00002806 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2807 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002808
Jim Grosbach385e1362010-10-22 19:15:30 +00002809 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2810 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002811
Jim Grosbach385e1362010-10-22 19:15:30 +00002812 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2813 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2814 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002815
Jim Grosbach385e1362010-10-22 19:15:30 +00002816 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2817 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2818 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002819
2820}
2821
2822defm SMLA : AI_smld<0, "smla">;
2823defm SMLS : AI_smld<1, "smls">;
2824
Johnny Chen2ec5e492010-02-22 21:50:40 +00002825multiclass AI_sdml<bit sub, string opc> {
2826
Jim Grosbach385e1362010-10-22 19:15:30 +00002827 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2828 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2829 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2830 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002831}
2832
2833defm SMUA : AI_sdml<0, "smua">;
2834defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002835
Evan Chenga8e29892007-01-19 07:51:42 +00002836//===----------------------------------------------------------------------===//
2837// Misc. Arithmetic Instructions.
2838//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002839
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002840def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2841 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2842 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002843
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002844def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2845 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2846 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2847 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002848
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002849def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2850 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2851 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002852
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002853def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2854 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2855 [(set GPR:$Rd,
2856 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2857 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2858 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2859 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2860 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002861
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002862def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2863 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2864 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002865 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002866 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2867 (shl GPR:$Rm, (i32 8))), i16))]>,
2868 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002869
Bob Wilsonf955f292010-08-17 17:23:19 +00002870def lsl_shift_imm : SDNodeXForm<imm, [{
2871 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2872 return CurDAG->getTargetConstant(Sh, MVT::i32);
2873}]>;
2874
2875def lsl_amt : PatLeaf<(i32 imm), [{
2876 return (N->getZExtValue() < 32);
2877}], lsl_shift_imm>;
2878
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002879def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2880 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2881 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2882 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2883 (and (shl GPR:$Rm, lsl_amt:$sh),
2884 0xFFFF0000)))]>,
2885 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002886
Evan Chenga8e29892007-01-19 07:51:42 +00002887// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002888def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2889 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2890def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2891 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002892
Bob Wilsonf955f292010-08-17 17:23:19 +00002893def asr_shift_imm : SDNodeXForm<imm, [{
2894 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2895 return CurDAG->getTargetConstant(Sh, MVT::i32);
2896}]>;
2897
2898def asr_amt : PatLeaf<(i32 imm), [{
2899 return (N->getZExtValue() <= 32);
2900}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002901
Bob Wilsondc66eda2010-08-16 22:26:55 +00002902// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2903// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002904def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2905 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2906 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2907 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2908 (and (sra GPR:$Rm, asr_amt:$sh),
2909 0xFFFF)))]>,
2910 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002911
Evan Chenga8e29892007-01-19 07:51:42 +00002912// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2913// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002914def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002915 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002916def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002917 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2918 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002919
Evan Chenga8e29892007-01-19 07:51:42 +00002920//===----------------------------------------------------------------------===//
2921// Comparison Instructions...
2922//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002923
Jim Grosbach26421962008-10-14 20:36:24 +00002924defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002925 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002926 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002927
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002928// FIXME: We have to be careful when using the CMN instruction and comparison
2929// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002930// results:
2931//
2932// rsbs r1, r1, 0
2933// cmp r0, r1
2934// mov r0, #0
2935// it ls
2936// mov r0, #1
2937//
2938// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002939//
Bill Wendling6165e872010-08-26 18:33:51 +00002940// cmn r0, r1
2941// mov r0, #0
2942// it ls
2943// mov r0, #1
2944//
2945// However, the CMN gives the *opposite* result when r1 is 0. This is because
2946// the carry flag is set in the CMP case but not in the CMN case. In short, the
2947// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2948// value of r0 and the carry bit (because the "carry bit" parameter to
2949// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2950// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2951// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2952// parameter to AddWithCarry is defined as 0).
2953//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002954// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002955//
2956// x = 0
2957// ~x = 0xFFFF FFFF
2958// ~x + 1 = 0x1 0000 0000
2959// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2960//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002961// Therefore, we should disable CMN when comparing against zero, until we can
2962// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2963// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002964//
2965// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2966//
2967// This is related to <rdar://problem/7569620>.
2968//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002969//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2970// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002971
Evan Chenga8e29892007-01-19 07:51:42 +00002972// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002973defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002974 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002975 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002976defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002977 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002978 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002979
David Goodwinc0309b42009-06-29 15:33:01 +00002980defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002981 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002982 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2983defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002984 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002985 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002986
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002987//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2988// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002989
David Goodwinc0309b42009-06-29 15:33:01 +00002990def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002991 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002992
Evan Cheng218977b2010-07-13 19:27:42 +00002993// Pseudo i64 compares for some floating point compares.
2994let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2995 Defs = [CPSR] in {
2996def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002997 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002998 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002999 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3000
3001def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00003002 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00003003 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3004} // usesCustomInserter
3005
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003006
Evan Chenga8e29892007-01-19 07:51:42 +00003007// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003008// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003009// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003010// FIXME: These should all be pseudo-instructions that get expanded to
3011// the normal MOV instructions. That would fix the dependency on
3012// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003013let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003014def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3015 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3016 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3017 RegConstraint<"$false = $Rd">, UnaryDP {
3018 bits<4> Rd;
3019 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003020 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003021 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003022 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003023 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003024 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003025}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003026
Jim Grosbach27e90082010-10-29 19:28:17 +00003027def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3028 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3029 "mov", "\t$Rd, $shift",
3030 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3031 RegConstraint<"$false = $Rd">, UnaryDP {
3032 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003033 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003034 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003035 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003036 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003037 let Inst{15-12} = Rd;
3038 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003039}
3040
Jim Grosbach27e90082010-10-29 19:28:17 +00003041def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
3042 DPFrm, IIC_iMOVi,
3043 "movw", "\t$Rd, $imm",
3044 []>,
3045 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3046 UnaryDP {
3047 bits<4> Rd;
3048 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003049 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003050 let Inst{20} = 0;
3051 let Inst{19-16} = imm{15-12};
3052 let Inst{15-12} = Rd;
3053 let Inst{11-0} = imm{11-0};
3054}
3055
3056def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3057 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3058 "mov", "\t$Rd, $imm",
3059 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3060 RegConstraint<"$false = $Rd">, UnaryDP {
3061 bits<4> Rd;
3062 bits<12> imm;
3063 let Inst{25} = 1;
3064 let Inst{20} = 0;
3065 let Inst{19-16} = 0b0000;
3066 let Inst{15-12} = Rd;
3067 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003068}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003069
Evan Cheng63f35442010-11-13 02:25:14 +00003070// Two instruction predicate mov immediate.
3071def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3072 (ins GPR:$false, i32imm:$src, pred:$p),
Evan Chengc47f7d62010-11-13 05:14:20 +00003073 IIC_iCMOVix2, "", []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003074
Evan Cheng875a6ac2010-11-12 22:42:47 +00003075def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3076 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3077 "mvn", "\t$Rd, $imm",
3078 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3079 RegConstraint<"$false = $Rd">, UnaryDP {
3080 bits<4> Rd;
3081 bits<12> imm;
3082 let Inst{25} = 1;
3083 let Inst{20} = 0;
3084 let Inst{19-16} = 0b0000;
3085 let Inst{15-12} = Rd;
3086 let Inst{11-0} = imm;
3087}
Owen Andersonf523e472010-09-23 23:45:25 +00003088} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003089
Jim Grosbach3728e962009-12-10 00:11:09 +00003090//===----------------------------------------------------------------------===//
3091// Atomic operations intrinsics
3092//
3093
Bob Wilsonf74a4292010-10-30 00:54:37 +00003094def memb_opt : Operand<i32> {
3095 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003096}
Jim Grosbach3728e962009-12-10 00:11:09 +00003097
Bob Wilsonf74a4292010-10-30 00:54:37 +00003098// memory barriers protect the atomic sequences
3099let hasSideEffects = 1 in {
3100def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3101 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3102 Requires<[IsARM, HasDB]> {
3103 bits<4> opt;
3104 let Inst{31-4} = 0xf57ff05;
3105 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003106}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003107
Johnny Chen7def14f2010-08-11 23:35:12 +00003108def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003109 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003110 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003111 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003112 // FIXME: add encoding
3113}
Jim Grosbach3728e962009-12-10 00:11:09 +00003114}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003115
Bob Wilsonf74a4292010-10-30 00:54:37 +00003116def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3117 "dsb", "\t$opt",
3118 [/* For disassembly only; pattern left blank */]>,
3119 Requires<[IsARM, HasDB]> {
3120 bits<4> opt;
3121 let Inst{31-4} = 0xf57ff04;
3122 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003123}
3124
Johnny Chenfd6037d2010-02-18 00:19:08 +00003125// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003126def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3127 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003128 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003129 let Inst{3-0} = 0b1111;
3130}
3131
Jim Grosbach66869102009-12-11 18:52:41 +00003132let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003133 let Uses = [CPSR] in {
3134 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003136 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3137 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003138 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003139 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3140 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003141 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003142 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3143 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003144 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003145 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3146 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003147 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003148 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3149 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003150 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003151 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3152 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003153 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003154 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3155 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003156 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003157 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3158 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003159 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003160 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3161 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003162 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003163 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3164 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003165 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003166 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3167 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003168 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003169 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3170 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003171 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003172 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3173 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003174 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003175 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3176 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003178 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3179 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003180 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003181 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3182 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003183 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003184 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3185 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003186 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003187 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3188
3189 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003190 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003191 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3192 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003193 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003194 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3195 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003196 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003197 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3198
Jim Grosbache801dc42009-12-12 01:40:06 +00003199 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003200 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003201 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3202 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003203 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003204 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3205 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003206 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003207 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3208}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003209}
3210
3211let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003212def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3213 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003214 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003215def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3216 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003217 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003218def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3219 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003220 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003221def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003222 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003223 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003224 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003225}
3226
Jim Grosbach86875a22010-10-29 19:58:57 +00003227let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3228def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003229 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003230 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003231 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003232def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003233 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003234 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003235 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003236def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003237 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003238 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003239 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003240def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3241 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003242 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003243 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003244 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003245}
3246
Johnny Chenb9436272010-02-17 22:37:58 +00003247// Clear-Exclusive is for disassembly only.
3248def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3249 [/* For disassembly only; pattern left blank */]>,
3250 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003251 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003252}
3253
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003254// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3255let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003256def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3257 [/* For disassembly only; pattern left blank */]>;
3258def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3259 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003260}
3261
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003262//===----------------------------------------------------------------------===//
3263// TLS Instructions
3264//
3265
3266// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003267// FIXME: This needs to be a pseudo of some sort so that we can get the
3268// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003269let isCall = 1,
3270 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003271 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003272 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003273 [(set R0, ARMthread_pointer)]>;
3274}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003275
Evan Chenga8e29892007-01-19 07:51:42 +00003276//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003277// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003278// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003279// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003280// Since by its nature we may be coming from some other function to get
3281// here, and we're using the stack frame for the containing function to
3282// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003283// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003284// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003285// except for our own input by listing the relevant registers in Defs. By
3286// doing so, we also cause the prologue/epilogue code to actively preserve
3287// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003288// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003289//
3290// These are pseudo-instructions and are lowered to individual MC-insts, so
3291// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003292let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003293 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3294 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003295 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003296 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003297 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003298 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003299 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003300 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3301 Requires<[IsARM, HasVFP2]>;
3302}
3303
3304let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003305 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3306 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003307 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3308 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003309 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003310 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3311 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003312}
3313
Jim Grosbach5eb19512010-05-22 01:06:18 +00003314// FIXME: Non-Darwin version(s)
3315let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3316 Defs = [ R7, LR, SP ] in {
3317def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3318 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003319 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003320 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3321 Requires<[IsARM, IsDarwin]>;
3322}
3323
Jim Grosbache4ad3872010-10-19 23:27:08 +00003324// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003325// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003326// handled when the pseudo is expanded (which happens before any passes
3327// that need the instruction size).
3328let isBarrier = 1, hasSideEffects = 1 in
3329def Int_eh_sjlj_dispatchsetup :
3330 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3331 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3332 Requires<[IsDarwin]>;
3333
Jim Grosbach0e0da732009-05-12 23:59:14 +00003334//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003335// Non-Instruction Patterns
3336//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003337
Evan Chenga8e29892007-01-19 07:51:42 +00003338// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003339
Evan Cheng893d7fe2010-11-12 23:03:38 +00003340// FIXME: Folding immediates into these logical operations aren't necessary
3341// good ideas. If it's in a loop machine licm could have hoisted the immediate
3342// computation out of the loop.
Evan Chenga8e29892007-01-19 07:51:42 +00003343def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003344 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3345 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003346def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003347 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3348 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003349def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3350 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3351 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003352def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3353 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3354 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003355
Evan Cheng893d7fe2010-11-12 23:03:38 +00003356// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003357// This is a single pseudo instruction, the benefit is that it can be remat'd
3358// as a single unit instead of having to handle reg inputs.
3359// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003360let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003361def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
Evan Cheng11c11f82010-11-12 23:46:13 +00003362 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003363 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003364
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003365// ConstantPool, GlobalAddress, and JumpTable
3366def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3367 Requires<[IsARM, DontUseMovt]>;
3368def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3369def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3370 Requires<[IsARM, UseMovt]>;
3371def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3372 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3373
Evan Chenga8e29892007-01-19 07:51:42 +00003374// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003375
Dale Johannesen51e28e62010-06-03 21:09:53 +00003376// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003377def : ARMPat<(ARMtcret tcGPR:$dst),
3378 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003379
3380def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3381 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3382
3383def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3384 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3385
Dale Johannesen38d5f042010-06-15 22:24:08 +00003386def : ARMPat<(ARMtcret tcGPR:$dst),
3387 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003388
3389def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3390 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3391
3392def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3393 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003394
Evan Chenga8e29892007-01-19 07:51:42 +00003395// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003396def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003397 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003398def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003399 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003400
Evan Chenga8e29892007-01-19 07:51:42 +00003401// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003402def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3403def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003404
Evan Chenga8e29892007-01-19 07:51:42 +00003405// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003406def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3407def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3408def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3409def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3410
Evan Chenga8e29892007-01-19 07:51:42 +00003411def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003412
Evan Cheng83b5cf02008-11-05 23:22:34 +00003413def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3414def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3415
Evan Cheng34b12d22007-01-19 20:27:35 +00003416// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003417def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3418 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003419 (SMULBB GPR:$a, GPR:$b)>;
3420def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3421 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003422def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3423 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003424 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003425def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003426 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003427def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3428 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003429 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003430def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003431 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003432def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3433 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003434 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003435def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003436 (SMULWB GPR:$a, GPR:$b)>;
3437
3438def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003439 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3440 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003441 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3442def : ARMV5TEPat<(add GPR:$acc,
3443 (mul sext_16_node:$a, sext_16_node:$b)),
3444 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3445def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003446 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3447 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003448 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3449def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003450 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003451 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3452def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003453 (mul (sra GPR:$a, (i32 16)),
3454 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003455 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3456def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003457 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003458 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3459def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003460 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3461 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003462 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3463def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003464 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003465 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3466
Evan Chenga8e29892007-01-19 07:51:42 +00003467//===----------------------------------------------------------------------===//
3468// Thumb Support
3469//
3470
3471include "ARMInstrThumb.td"
3472
3473//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003474// Thumb2 Support
3475//
3476
3477include "ARMInstrThumb2.td"
3478
3479//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003480// Floating Point Support
3481//
3482
3483include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003484
3485//===----------------------------------------------------------------------===//
3486// Advanced SIMD (NEON) Support
3487//
3488
3489include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003490
3491//===----------------------------------------------------------------------===//
3492// Coprocessor Instructions. For disassembly only.
3493//
3494
3495def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3496 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3497 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3498 [/* For disassembly only; pattern left blank */]> {
3499 let Inst{4} = 0;
3500}
3501
3502def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3503 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3504 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3505 [/* For disassembly only; pattern left blank */]> {
3506 let Inst{31-28} = 0b1111;
3507 let Inst{4} = 0;
3508}
3509
Johnny Chen64dfb782010-02-16 20:04:27 +00003510class ACI<dag oops, dag iops, string opc, string asm>
3511 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3512 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3513 let Inst{27-25} = 0b110;
3514}
3515
3516multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3517
3518 def _OFFSET : ACI<(outs),
3519 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3520 opc, "\tp$cop, cr$CRd, $addr"> {
3521 let Inst{31-28} = op31_28;
3522 let Inst{24} = 1; // P = 1
3523 let Inst{21} = 0; // W = 0
3524 let Inst{22} = 0; // D = 0
3525 let Inst{20} = load;
3526 }
3527
3528 def _PRE : ACI<(outs),
3529 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3530 opc, "\tp$cop, cr$CRd, $addr!"> {
3531 let Inst{31-28} = op31_28;
3532 let Inst{24} = 1; // P = 1
3533 let Inst{21} = 1; // W = 1
3534 let Inst{22} = 0; // D = 0
3535 let Inst{20} = load;
3536 }
3537
3538 def _POST : ACI<(outs),
3539 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3540 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3541 let Inst{31-28} = op31_28;
3542 let Inst{24} = 0; // P = 0
3543 let Inst{21} = 1; // W = 1
3544 let Inst{22} = 0; // D = 0
3545 let Inst{20} = load;
3546 }
3547
3548 def _OPTION : ACI<(outs),
3549 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3550 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3551 let Inst{31-28} = op31_28;
3552 let Inst{24} = 0; // P = 0
3553 let Inst{23} = 1; // U = 1
3554 let Inst{21} = 0; // W = 0
3555 let Inst{22} = 0; // D = 0
3556 let Inst{20} = load;
3557 }
3558
3559 def L_OFFSET : ACI<(outs),
3560 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003561 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003562 let Inst{31-28} = op31_28;
3563 let Inst{24} = 1; // P = 1
3564 let Inst{21} = 0; // W = 0
3565 let Inst{22} = 1; // D = 1
3566 let Inst{20} = load;
3567 }
3568
3569 def L_PRE : ACI<(outs),
3570 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003571 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003572 let Inst{31-28} = op31_28;
3573 let Inst{24} = 1; // P = 1
3574 let Inst{21} = 1; // W = 1
3575 let Inst{22} = 1; // D = 1
3576 let Inst{20} = load;
3577 }
3578
3579 def L_POST : ACI<(outs),
3580 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003581 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003582 let Inst{31-28} = op31_28;
3583 let Inst{24} = 0; // P = 0
3584 let Inst{21} = 1; // W = 1
3585 let Inst{22} = 1; // D = 1
3586 let Inst{20} = load;
3587 }
3588
3589 def L_OPTION : ACI<(outs),
3590 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003591 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003592 let Inst{31-28} = op31_28;
3593 let Inst{24} = 0; // P = 0
3594 let Inst{23} = 1; // U = 1
3595 let Inst{21} = 0; // W = 0
3596 let Inst{22} = 1; // D = 1
3597 let Inst{20} = load;
3598 }
3599}
3600
3601defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3602defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3603defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3604defm STC2 : LdStCop<0b1111, 0, "stc2">;
3605
Johnny Chen906d57f2010-02-12 01:44:23 +00003606def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3607 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3608 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3609 [/* For disassembly only; pattern left blank */]> {
3610 let Inst{20} = 0;
3611 let Inst{4} = 1;
3612}
3613
3614def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3615 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3616 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3617 [/* For disassembly only; pattern left blank */]> {
3618 let Inst{31-28} = 0b1111;
3619 let Inst{20} = 0;
3620 let Inst{4} = 1;
3621}
3622
3623def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3624 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3625 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3626 [/* For disassembly only; pattern left blank */]> {
3627 let Inst{20} = 1;
3628 let Inst{4} = 1;
3629}
3630
3631def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3632 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3633 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3634 [/* For disassembly only; pattern left blank */]> {
3635 let Inst{31-28} = 0b1111;
3636 let Inst{20} = 1;
3637 let Inst{4} = 1;
3638}
3639
3640def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3641 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3642 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3643 [/* For disassembly only; pattern left blank */]> {
3644 let Inst{23-20} = 0b0100;
3645}
3646
3647def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3648 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3649 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3650 [/* For disassembly only; pattern left blank */]> {
3651 let Inst{31-28} = 0b1111;
3652 let Inst{23-20} = 0b0100;
3653}
3654
3655def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3656 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3657 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3658 [/* For disassembly only; pattern left blank */]> {
3659 let Inst{23-20} = 0b0101;
3660}
3661
3662def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3663 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3664 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3665 [/* For disassembly only; pattern left blank */]> {
3666 let Inst{31-28} = 0b1111;
3667 let Inst{23-20} = 0b0101;
3668}
3669
Johnny Chenb98e1602010-02-12 18:55:33 +00003670//===----------------------------------------------------------------------===//
3671// Move between special register and ARM core register -- for disassembly only
3672//
3673
3674def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3675 [/* For disassembly only; pattern left blank */]> {
3676 let Inst{23-20} = 0b0000;
3677 let Inst{7-4} = 0b0000;
3678}
3679
3680def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3681 [/* For disassembly only; pattern left blank */]> {
3682 let Inst{23-20} = 0b0100;
3683 let Inst{7-4} = 0b0000;
3684}
3685
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003686def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3687 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003688 [/* For disassembly only; pattern left blank */]> {
3689 let Inst{23-20} = 0b0010;
3690 let Inst{7-4} = 0b0000;
3691}
3692
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003693def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3694 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003695 [/* For disassembly only; pattern left blank */]> {
3696 let Inst{23-20} = 0b0010;
3697 let Inst{7-4} = 0b0000;
3698}
3699
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003700def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3701 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003702 [/* For disassembly only; pattern left blank */]> {
3703 let Inst{23-20} = 0b0110;
3704 let Inst{7-4} = 0b0000;
3705}
3706
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003707def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3708 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003709 [/* For disassembly only; pattern left blank */]> {
3710 let Inst{23-20} = 0b0110;
3711 let Inst{7-4} = 0b0000;
3712}