Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the ARM implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMInstrInfo.h" |
| 15 | #include "ARM.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 16 | #include "ARMAddressingModes.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 17 | #include "ARMGenInstrInfo.inc" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | #include "ARMMachineFunctionInfo.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/STLExtras.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/LiveVariables.h" |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 23 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Chris Lattner | af76e59 | 2009-08-22 20:48:53 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCAsmInfo.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 25 | using namespace llvm; |
| 26 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 27 | ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI) |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 28 | : ARMBaseInstrInfo(STI), RI(*this, STI) { |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 29 | } |
Rafael Espindola | 46adf81 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 30 | |
Chris Lattner | d90183d | 2009-08-02 05:20:37 +0000 | [diff] [blame] | 31 | unsigned ARMInstrInfo::getUnindexedOpcode(unsigned Opc) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | switch (Opc) { |
| 33 | default: break; |
| 34 | case ARM::LDR_PRE: |
| 35 | case ARM::LDR_POST: |
| 36 | return ARM::LDR; |
| 37 | case ARM::LDRH_PRE: |
| 38 | case ARM::LDRH_POST: |
| 39 | return ARM::LDRH; |
| 40 | case ARM::LDRB_PRE: |
| 41 | case ARM::LDRB_POST: |
| 42 | return ARM::LDRB; |
| 43 | case ARM::LDRSH_PRE: |
| 44 | case ARM::LDRSH_POST: |
| 45 | return ARM::LDRSH; |
| 46 | case ARM::LDRSB_PRE: |
| 47 | case ARM::LDRSB_POST: |
| 48 | return ARM::LDRSB; |
| 49 | case ARM::STR_PRE: |
| 50 | case ARM::STR_POST: |
| 51 | return ARM::STR; |
| 52 | case ARM::STRH_PRE: |
| 53 | case ARM::STRH_POST: |
| 54 | return ARM::STRH; |
| 55 | case ARM::STRB_PRE: |
| 56 | case ARM::STRB_POST: |
| 57 | return ARM::STRB; |
| 58 | } |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 59 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 60 | return 0; |
| 61 | } |
| 62 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 63 | void ARMInstrInfo:: |
Evan Cheng | fdc8340 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 64 | reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
Evan Cheng | d57cdd5 | 2009-11-14 02:55:43 +0000 | [diff] [blame] | 65 | unsigned DestReg, unsigned SubIdx, const MachineInstr *Orig, |
| 66 | const TargetRegisterInfo *TRI) const { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 67 | DebugLoc dl = Orig->getDebugLoc(); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 68 | unsigned Opcode = Orig->getOpcode(); |
| 69 | switch (Opcode) { |
Evan Cheng | fdc8340 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 70 | default: |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 71 | break; |
Evan Cheng | fdc8340 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 72 | case ARM::MOVi2pieces: { |
David Goodwin | 77521f5 | 2009-07-08 20:28:28 +0000 | [diff] [blame] | 73 | RI.emitLoadConstPool(MBB, I, dl, |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 74 | DestReg, SubIdx, |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 75 | Orig->getOperand(1).getImm(), |
| 76 | (ARMCC::CondCodes)Orig->getOperand(2).getImm(), |
| 77 | Orig->getOperand(3).getReg()); |
Evan Cheng | fdc8340 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 78 | MachineInstr *NewMI = prior(I); |
| 79 | NewMI->getOperand(0).setSubReg(SubIdx); |
| 80 | return; |
| 81 | } |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 82 | } |
| 83 | |
Evan Cheng | d57cdd5 | 2009-11-14 02:55:43 +0000 | [diff] [blame] | 84 | return ARMBaseInstrInfo::reMaterialize(MBB, I, DestReg, SubIdx, Orig, TRI); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 85 | } |
Chris Lattner | d90183d | 2009-08-02 05:20:37 +0000 | [diff] [blame] | 86 | |