blob: f9b93d54f6ecfaf8865504a01395afbde87e6588 [file] [log] [blame]
Jim Grosbach7842a742012-02-17 17:35:10 +00001//===-- LiveRangeEdit.cpp - Basic tools for editing a register live range -===//
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The LiveRangeEdit class represents changes done to a virtual register when it
11// is spilled or split.
12//===----------------------------------------------------------------------===//
13
Jakob Stoklund Olesencf610d02011-03-29 17:47:02 +000014#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000015#include "LiveRangeEdit.h"
16#include "VirtRegMap.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000017#include "llvm/ADT/SetVector.h"
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000018#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +000019#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000022#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000023#include "llvm/Support/Debug.h"
24#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000025
26using namespace llvm;
27
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000028STATISTIC(NumDCEDeleted, "Number of instructions deleted by DCE");
29STATISTIC(NumDCEFoldedLoads, "Number of single use loads folded after DCE");
30STATISTIC(NumFracRanges, "Number of live ranges fractured by DCE");
31
David Blaikie2d24e2a2011-12-20 02:50:00 +000032void LiveRangeEdit::Delegate::anchor() { }
33
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000034LiveInterval &LiveRangeEdit::createFrom(unsigned OldReg,
35 LiveIntervals &LIS,
36 VirtRegMap &VRM) {
37 MachineRegisterInfo &MRI = VRM.getRegInfo();
38 unsigned VReg = MRI.createVirtualRegister(MRI.getRegClass(OldReg));
39 VRM.grow();
40 VRM.setIsSplitFromReg(VReg, VRM.getOriginal(OldReg));
41 LiveInterval &LI = LIS.getOrCreateInterval(VReg);
42 newRegs_.push_back(&LI);
43 return LI;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000044}
45
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000046bool LiveRangeEdit::checkRematerializable(VNInfo *VNI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000047 const MachineInstr *DefMI,
48 const TargetInstrInfo &tii,
49 AliasAnalysis *aa) {
50 assert(DefMI && "Missing instruction");
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000051 scannedRemattable_ = true;
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000052 if (!tii.isTriviallyReMaterializable(DefMI, aa))
53 return false;
54 remattable_.insert(VNI);
55 return true;
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000056}
57
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000058void LiveRangeEdit::scanRemattable(LiveIntervals &lis,
59 const TargetInstrInfo &tii,
60 AliasAnalysis *aa) {
61 for (LiveInterval::vni_iterator I = parent_.vni_begin(),
62 E = parent_.vni_end(); I != E; ++I) {
63 VNInfo *VNI = *I;
64 if (VNI->isUnused())
65 continue;
66 MachineInstr *DefMI = lis.getInstructionFromIndex(VNI->def);
67 if (!DefMI)
68 continue;
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000069 checkRematerializable(VNI, DefMI, tii, aa);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000070 }
Jakob Stoklund Olesen806562c2011-04-15 17:24:46 +000071 scannedRemattable_ = true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000072}
73
74bool LiveRangeEdit::anyRematerializable(LiveIntervals &lis,
75 const TargetInstrInfo &tii,
76 AliasAnalysis *aa) {
77 if (!scannedRemattable_)
78 scanRemattable(lis, tii, aa);
79 return !remattable_.empty();
80}
81
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000082/// allUsesAvailableAt - Return true if all registers used by OrigMI at
83/// OrigIdx are also available with the same value at UseIdx.
84bool LiveRangeEdit::allUsesAvailableAt(const MachineInstr *OrigMI,
85 SlotIndex OrigIdx,
86 SlotIndex UseIdx,
87 LiveIntervals &lis) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +000088 OrigIdx = OrigIdx.getRegSlot(true);
89 UseIdx = UseIdx.getRegSlot(true);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000090 for (unsigned i = 0, e = OrigMI->getNumOperands(); i != e; ++i) {
91 const MachineOperand &MO = OrigMI->getOperand(i);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000092 if (!MO.isReg() || !MO.getReg() || MO.isDef())
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000093 continue;
94 // Reserved registers are OK.
95 if (MO.isUndef() || !lis.hasInterval(MO.getReg()))
96 continue;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000097
98 LiveInterval &li = lis.getInterval(MO.getReg());
99 const VNInfo *OVNI = li.getVNInfoAt(OrigIdx);
100 if (!OVNI)
101 continue;
102 if (OVNI != li.getVNInfoAt(UseIdx))
103 return false;
104 }
105 return true;
106}
107
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000108bool LiveRangeEdit::canRematerializeAt(Remat &RM,
109 SlotIndex UseIdx,
110 bool cheapAsAMove,
111 LiveIntervals &lis) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000112 assert(scannedRemattable_ && "Call anyRematerializable first");
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000113
114 // Use scanRemattable info.
115 if (!remattable_.count(RM.ParentVNI))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000116 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000117
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000118 // No defining instruction provided.
119 SlotIndex DefIdx;
120 if (RM.OrigMI)
121 DefIdx = lis.getInstructionIndex(RM.OrigMI);
122 else {
123 DefIdx = RM.ParentVNI->def;
124 RM.OrigMI = lis.getInstructionFromIndex(DefIdx);
125 assert(RM.OrigMI && "No defining instruction for remattable value");
126 }
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000127
128 // If only cheap remats were requested, bail out early.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000129 if (cheapAsAMove && !RM.OrigMI->isAsCheapAsAMove())
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000130 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000131
132 // Verify that all used registers are available with the same values.
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000133 if (!allUsesAvailableAt(RM.OrigMI, DefIdx, UseIdx, lis))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000134 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000135
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000136 return true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000137}
138
139SlotIndex LiveRangeEdit::rematerializeAt(MachineBasicBlock &MBB,
140 MachineBasicBlock::iterator MI,
141 unsigned DestReg,
142 const Remat &RM,
143 LiveIntervals &lis,
144 const TargetInstrInfo &tii,
Jakob Stoklund Olesenbb30dd42011-05-02 05:29:58 +0000145 const TargetRegisterInfo &tri,
146 bool Late) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000147 assert(RM.OrigMI && "Invalid remat");
148 tii.reMaterialize(MBB, MI, DestReg, 0, RM.OrigMI, tri);
Jakob Stoklund Olesenf1583ae2010-10-20 22:50:42 +0000149 rematted_.insert(RM.ParentVNI);
Jakob Stoklund Olesenbb30dd42011-05-02 05:29:58 +0000150 return lis.getSlotIndexes()->insertMachineInstrInMaps(--MI, Late)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000151 .getRegSlot();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000152}
153
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000154void LiveRangeEdit::eraseVirtReg(unsigned Reg, LiveIntervals &LIS) {
155 if (delegate_ && delegate_->LRE_CanEraseVirtReg(Reg))
156 LIS.removeInterval(Reg);
157}
158
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000159bool LiveRangeEdit::foldAsLoad(LiveInterval *LI,
160 SmallVectorImpl<MachineInstr*> &Dead,
161 MachineRegisterInfo &MRI,
162 LiveIntervals &LIS,
163 const TargetInstrInfo &TII) {
164 MachineInstr *DefMI = 0, *UseMI = 0;
165
166 // Check that there is a single def and a single use.
167 for (MachineRegisterInfo::reg_nodbg_iterator I = MRI.reg_nodbg_begin(LI->reg),
168 E = MRI.reg_nodbg_end(); I != E; ++I) {
169 MachineOperand &MO = I.getOperand();
170 MachineInstr *MI = MO.getParent();
171 if (MO.isDef()) {
172 if (DefMI && DefMI != MI)
173 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000174 if (!MI->canFoldAsLoad())
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000175 return false;
176 DefMI = MI;
177 } else if (!MO.isUndef()) {
178 if (UseMI && UseMI != MI)
179 return false;
180 // FIXME: Targets don't know how to fold subreg uses.
181 if (MO.getSubReg())
182 return false;
183 UseMI = MI;
184 }
185 }
186 if (!DefMI || !UseMI)
187 return false;
188
189 DEBUG(dbgs() << "Try to fold single def: " << *DefMI
190 << " into single use: " << *UseMI);
191
192 SmallVector<unsigned, 8> Ops;
193 if (UseMI->readsWritesVirtualRegister(LI->reg, &Ops).second)
194 return false;
195
196 MachineInstr *FoldMI = TII.foldMemoryOperand(UseMI, Ops, DefMI);
197 if (!FoldMI)
198 return false;
199 DEBUG(dbgs() << " folded: " << *FoldMI);
200 LIS.ReplaceMachineInstrInMaps(UseMI, FoldMI);
201 UseMI->eraseFromParent();
202 DefMI->addRegisterDead(LI->reg, 0);
203 Dead.push_back(DefMI);
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000204 ++NumDCEFoldedLoads;
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000205 return true;
206}
207
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000208void LiveRangeEdit::eliminateDeadDefs(SmallVectorImpl<MachineInstr*> &Dead,
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000209 LiveIntervals &LIS, VirtRegMap &VRM,
Pete Cooper4777ebb2011-12-12 22:16:27 +0000210 const TargetInstrInfo &TII,
211 ArrayRef<unsigned> RegsBeingSpilled) {
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000212 SetVector<LiveInterval*,
213 SmallVector<LiveInterval*, 8>,
214 SmallPtrSet<LiveInterval*, 8> > ToShrink;
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000215 MachineRegisterInfo &MRI = VRM.getRegInfo();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000216
217 for (;;) {
218 // Erase all dead defs.
219 while (!Dead.empty()) {
220 MachineInstr *MI = Dead.pop_back_val();
221 assert(MI->allDefsAreDead() && "Def isn't really dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000222 SlotIndex Idx = LIS.getInstructionIndex(MI).getRegSlot();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000223
224 // Never delete inline asm.
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000225 if (MI->isInlineAsm()) {
226 DEBUG(dbgs() << "Won't delete: " << Idx << '\t' << *MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000227 continue;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000228 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000229
230 // Use the same criteria as DeadMachineInstructionElim.
231 bool SawStore = false;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000232 if (!MI->isSafeToMove(&TII, 0, SawStore)) {
233 DEBUG(dbgs() << "Can't delete: " << Idx << '\t' << *MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000234 continue;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000235 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000236
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000237 DEBUG(dbgs() << "Deleting dead def " << Idx << '\t' << *MI);
238
239 // Check for live intervals that may shrink
240 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
241 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
242 if (!MOI->isReg())
243 continue;
244 unsigned Reg = MOI->getReg();
245 if (!TargetRegisterInfo::isVirtualRegister(Reg))
246 continue;
247 LiveInterval &LI = LIS.getInterval(Reg);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000248
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000249 // Shrink read registers, unless it is likely to be expensive and
250 // unlikely to change anything. We typically don't want to shrink the
251 // PIC base register that has lots of uses everywhere.
252 // Always shrink COPY uses that probably come from live range splitting.
253 if (MI->readsVirtualRegister(Reg) &&
254 (MI->isCopy() || MOI->isDef() || MRI.hasOneNonDBGUse(Reg) ||
255 LI.killedAt(Idx)))
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000256 ToShrink.insert(&LI);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000257
258 // Remove defined value.
259 if (MOI->isDef()) {
260 if (VNInfo *VNI = LI.getVNInfoAt(Idx)) {
Jakob Stoklund Olesen1e6c65d2011-03-23 04:43:16 +0000261 if (delegate_)
262 delegate_->LRE_WillShrinkVirtReg(LI.reg);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000263 LI.removeValNo(VNI);
264 if (LI.empty()) {
265 ToShrink.remove(&LI);
266 eraseVirtReg(Reg, LIS);
267 }
268 }
269 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000270 }
271
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000272 if (delegate_)
273 delegate_->LRE_WillEraseInstruction(MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000274 LIS.RemoveMachineInstrFromMaps(MI);
275 MI->eraseFromParent();
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000276 ++NumDCEDeleted;
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000277 }
278
279 if (ToShrink.empty())
280 break;
281
282 // Shrink just one live interval. Then delete new dead defs.
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000283 LiveInterval *LI = ToShrink.back();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000284 ToShrink.pop_back();
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000285 if (foldAsLoad(LI, Dead, MRI, LIS, TII))
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000286 continue;
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000287 if (delegate_)
288 delegate_->LRE_WillShrinkVirtReg(LI->reg);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000289 if (!LIS.shrinkToUses(LI, &Dead))
290 continue;
Pete Cooper4777ebb2011-12-12 22:16:27 +0000291
292 // Don't create new intervals for a register being spilled.
293 // The new intervals would have to be spilled anyway so its not worth it.
294 // Also they currently aren't spilled so creating them and not spilling
295 // them results in incorrect code.
296 bool BeingSpilled = false;
297 for (unsigned i = 0, e = RegsBeingSpilled.size(); i != e; ++i) {
298 if (LI->reg == RegsBeingSpilled[i]) {
299 BeingSpilled = true;
300 break;
301 }
302 }
303
304 if (BeingSpilled) continue;
305
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000306
307 // LI may have been separated, create new intervals.
308 LI->RenumberValues(LIS);
309 ConnectedVNInfoEqClasses ConEQ(LIS);
310 unsigned NumComp = ConEQ.Classify(LI);
311 if (NumComp <= 1)
312 continue;
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000313 ++NumFracRanges;
Jakob Stoklund Olesen9693d4c2011-07-05 15:38:41 +0000314 bool IsOriginal = VRM.getOriginal(LI->reg) == LI->reg;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000315 DEBUG(dbgs() << NumComp << " components: " << *LI << '\n');
316 SmallVector<LiveInterval*, 8> Dups(1, LI);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000317 for (unsigned i = 1; i != NumComp; ++i) {
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000318 Dups.push_back(&createFrom(LI->reg, LIS, VRM));
Jakob Stoklund Olesen9693d4c2011-07-05 15:38:41 +0000319 // If LI is an original interval that hasn't been split yet, make the new
320 // intervals their own originals instead of referring to LI. The original
321 // interval must contain all the split products, and LI doesn't.
322 if (IsOriginal)
323 VRM.setIsSplitFromReg(Dups.back()->reg, 0);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000324 if (delegate_)
325 delegate_->LRE_DidCloneVirtReg(Dups.back()->reg, LI->reg);
326 }
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000327 ConEQ.Distribute(&Dups[0], MRI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000328 }
329}
330
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000331void LiveRangeEdit::calculateRegClassAndHint(MachineFunction &MF,
332 LiveIntervals &LIS,
333 const MachineLoopInfo &Loops) {
334 VirtRegAuxInfo VRAI(MF, LIS, Loops);
Jakob Stoklund Olesen6d1fd0b2011-08-09 16:46:27 +0000335 MachineRegisterInfo &MRI = MF.getRegInfo();
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000336 for (iterator I = begin(), E = end(); I != E; ++I) {
337 LiveInterval &LI = **I;
Jakob Stoklund Olesen6d1fd0b2011-08-09 16:46:27 +0000338 if (MRI.recomputeRegClass(LI.reg, MF.getTarget()))
339 DEBUG(dbgs() << "Inflated " << PrintReg(LI.reg) << " to "
340 << MRI.getRegClass(LI.reg)->getName() << '\n');
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000341 VRAI.CalculateWeightAndHint(LI);
342 }
343}