blob: 3e21f52af126cc24c1846a8c9b800da987e041a0 [file] [log] [blame]
Jim Grosbach7842a742012-02-17 17:35:10 +00001//===-- LiveRangeEdit.cpp - Basic tools for editing a register live range -===//
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The LiveRangeEdit class represents changes done to a virtual register when it
11// is spilled or split.
12//===----------------------------------------------------------------------===//
13
Jakob Stoklund Olesencf610d02011-03-29 17:47:02 +000014#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000015#include "LiveRangeEdit.h"
16#include "VirtRegMap.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000017#include "llvm/ADT/SetVector.h"
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000018#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +000019#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000022#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000023#include "llvm/Support/Debug.h"
24#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000025
26using namespace llvm;
27
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000028STATISTIC(NumDCEDeleted, "Number of instructions deleted by DCE");
29STATISTIC(NumDCEFoldedLoads, "Number of single use loads folded after DCE");
30STATISTIC(NumFracRanges, "Number of live ranges fractured by DCE");
31
David Blaikie2d24e2a2011-12-20 02:50:00 +000032void LiveRangeEdit::Delegate::anchor() { }
33
Pete Cooper8a06af92012-04-02 22:22:53 +000034LiveInterval &LiveRangeEdit::createFrom(unsigned OldReg) {
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000035 unsigned VReg = MRI.createVirtualRegister(MRI.getRegClass(OldReg));
Pete Cooper8a06af92012-04-02 22:22:53 +000036 VRM->grow();
37 VRM->setIsSplitFromReg(VReg, VRM->getOriginal(OldReg));
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000038 LiveInterval &LI = LIS.getOrCreateInterval(VReg);
39 newRegs_.push_back(&LI);
40 return LI;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000041}
42
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000043bool LiveRangeEdit::checkRematerializable(VNInfo *VNI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000044 const MachineInstr *DefMI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000045 AliasAnalysis *aa) {
46 assert(DefMI && "Missing instruction");
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000047 scannedRemattable_ = true;
Pete Cooper8a06af92012-04-02 22:22:53 +000048 if (!TII.isTriviallyReMaterializable(DefMI, aa))
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000049 return false;
50 remattable_.insert(VNI);
51 return true;
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000052}
53
Pete Cooper8a06af92012-04-02 22:22:53 +000054void LiveRangeEdit::scanRemattable(AliasAnalysis *aa) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000055 for (LiveInterval::vni_iterator I = parent_.vni_begin(),
56 E = parent_.vni_end(); I != E; ++I) {
57 VNInfo *VNI = *I;
58 if (VNI->isUnused())
59 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000060 MachineInstr *DefMI = LIS.getInstructionFromIndex(VNI->def);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000061 if (!DefMI)
62 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000063 checkRematerializable(VNI, DefMI, aa);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000064 }
Jakob Stoklund Olesen806562c2011-04-15 17:24:46 +000065 scannedRemattable_ = true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000066}
67
Pete Cooper8a06af92012-04-02 22:22:53 +000068bool LiveRangeEdit::anyRematerializable(AliasAnalysis *aa) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000069 if (!scannedRemattable_)
Pete Cooper8a06af92012-04-02 22:22:53 +000070 scanRemattable(aa);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000071 return !remattable_.empty();
72}
73
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000074/// allUsesAvailableAt - Return true if all registers used by OrigMI at
75/// OrigIdx are also available with the same value at UseIdx.
76bool LiveRangeEdit::allUsesAvailableAt(const MachineInstr *OrigMI,
77 SlotIndex OrigIdx,
Pete Cooper8a06af92012-04-02 22:22:53 +000078 SlotIndex UseIdx) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +000079 OrigIdx = OrigIdx.getRegSlot(true);
80 UseIdx = UseIdx.getRegSlot(true);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000081 for (unsigned i = 0, e = OrigMI->getNumOperands(); i != e; ++i) {
82 const MachineOperand &MO = OrigMI->getOperand(i);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000083 if (!MO.isReg() || !MO.getReg() || MO.isDef())
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000084 continue;
85 // Reserved registers are OK.
Pete Cooper8a06af92012-04-02 22:22:53 +000086 if (MO.isUndef() || !LIS.hasInterval(MO.getReg()))
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000087 continue;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000088
Pete Cooper8a06af92012-04-02 22:22:53 +000089 LiveInterval &li = LIS.getInterval(MO.getReg());
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000090 const VNInfo *OVNI = li.getVNInfoAt(OrigIdx);
91 if (!OVNI)
92 continue;
93 if (OVNI != li.getVNInfoAt(UseIdx))
94 return false;
95 }
96 return true;
97}
98
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +000099bool LiveRangeEdit::canRematerializeAt(Remat &RM,
100 SlotIndex UseIdx,
Pete Cooper8a06af92012-04-02 22:22:53 +0000101 bool cheapAsAMove) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000102 assert(scannedRemattable_ && "Call anyRematerializable first");
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000103
104 // Use scanRemattable info.
105 if (!remattable_.count(RM.ParentVNI))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000106 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000107
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000108 // No defining instruction provided.
109 SlotIndex DefIdx;
110 if (RM.OrigMI)
Pete Cooper8a06af92012-04-02 22:22:53 +0000111 DefIdx = LIS.getInstructionIndex(RM.OrigMI);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000112 else {
113 DefIdx = RM.ParentVNI->def;
Pete Cooper8a06af92012-04-02 22:22:53 +0000114 RM.OrigMI = LIS.getInstructionFromIndex(DefIdx);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000115 assert(RM.OrigMI && "No defining instruction for remattable value");
116 }
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000117
118 // If only cheap remats were requested, bail out early.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000119 if (cheapAsAMove && !RM.OrigMI->isAsCheapAsAMove())
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000120 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000121
122 // Verify that all used registers are available with the same values.
Pete Cooper8a06af92012-04-02 22:22:53 +0000123 if (!allUsesAvailableAt(RM.OrigMI, DefIdx, UseIdx))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000124 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000125
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000126 return true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000127}
128
129SlotIndex LiveRangeEdit::rematerializeAt(MachineBasicBlock &MBB,
130 MachineBasicBlock::iterator MI,
131 unsigned DestReg,
132 const Remat &RM,
Jakob Stoklund Olesenbb30dd42011-05-02 05:29:58 +0000133 const TargetRegisterInfo &tri,
134 bool Late) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000135 assert(RM.OrigMI && "Invalid remat");
Pete Cooper8a06af92012-04-02 22:22:53 +0000136 TII.reMaterialize(MBB, MI, DestReg, 0, RM.OrigMI, tri);
Jakob Stoklund Olesenf1583ae2010-10-20 22:50:42 +0000137 rematted_.insert(RM.ParentVNI);
Pete Cooper8a06af92012-04-02 22:22:53 +0000138 return LIS.getSlotIndexes()->insertMachineInstrInMaps(--MI, Late)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000139 .getRegSlot();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000140}
141
Pete Cooper8a06af92012-04-02 22:22:53 +0000142void LiveRangeEdit::eraseVirtReg(unsigned Reg) {
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000143 if (delegate_ && delegate_->LRE_CanEraseVirtReg(Reg))
144 LIS.removeInterval(Reg);
145}
146
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000147bool LiveRangeEdit::foldAsLoad(LiveInterval *LI,
Pete Cooper8a06af92012-04-02 22:22:53 +0000148 SmallVectorImpl<MachineInstr*> &Dead) {
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000149 MachineInstr *DefMI = 0, *UseMI = 0;
150
151 // Check that there is a single def and a single use.
152 for (MachineRegisterInfo::reg_nodbg_iterator I = MRI.reg_nodbg_begin(LI->reg),
153 E = MRI.reg_nodbg_end(); I != E; ++I) {
154 MachineOperand &MO = I.getOperand();
155 MachineInstr *MI = MO.getParent();
156 if (MO.isDef()) {
157 if (DefMI && DefMI != MI)
158 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000159 if (!MI->canFoldAsLoad())
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000160 return false;
161 DefMI = MI;
162 } else if (!MO.isUndef()) {
163 if (UseMI && UseMI != MI)
164 return false;
165 // FIXME: Targets don't know how to fold subreg uses.
166 if (MO.getSubReg())
167 return false;
168 UseMI = MI;
169 }
170 }
171 if (!DefMI || !UseMI)
172 return false;
173
174 DEBUG(dbgs() << "Try to fold single def: " << *DefMI
175 << " into single use: " << *UseMI);
176
177 SmallVector<unsigned, 8> Ops;
178 if (UseMI->readsWritesVirtualRegister(LI->reg, &Ops).second)
179 return false;
180
181 MachineInstr *FoldMI = TII.foldMemoryOperand(UseMI, Ops, DefMI);
182 if (!FoldMI)
183 return false;
184 DEBUG(dbgs() << " folded: " << *FoldMI);
185 LIS.ReplaceMachineInstrInMaps(UseMI, FoldMI);
186 UseMI->eraseFromParent();
187 DefMI->addRegisterDead(LI->reg, 0);
188 Dead.push_back(DefMI);
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000189 ++NumDCEFoldedLoads;
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000190 return true;
191}
192
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000193void LiveRangeEdit::eliminateDeadDefs(SmallVectorImpl<MachineInstr*> &Dead,
Pete Cooper4777ebb2011-12-12 22:16:27 +0000194 ArrayRef<unsigned> RegsBeingSpilled) {
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000195 SetVector<LiveInterval*,
196 SmallVector<LiveInterval*, 8>,
197 SmallPtrSet<LiveInterval*, 8> > ToShrink;
198
199 for (;;) {
200 // Erase all dead defs.
201 while (!Dead.empty()) {
202 MachineInstr *MI = Dead.pop_back_val();
203 assert(MI->allDefsAreDead() && "Def isn't really dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000204 SlotIndex Idx = LIS.getInstructionIndex(MI).getRegSlot();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000205
206 // Never delete inline asm.
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000207 if (MI->isInlineAsm()) {
208 DEBUG(dbgs() << "Won't delete: " << Idx << '\t' << *MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000209 continue;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000210 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000211
212 // Use the same criteria as DeadMachineInstructionElim.
213 bool SawStore = false;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000214 if (!MI->isSafeToMove(&TII, 0, SawStore)) {
215 DEBUG(dbgs() << "Can't delete: " << Idx << '\t' << *MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000216 continue;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000217 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000218
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000219 DEBUG(dbgs() << "Deleting dead def " << Idx << '\t' << *MI);
220
221 // Check for live intervals that may shrink
222 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
223 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
224 if (!MOI->isReg())
225 continue;
226 unsigned Reg = MOI->getReg();
227 if (!TargetRegisterInfo::isVirtualRegister(Reg))
228 continue;
229 LiveInterval &LI = LIS.getInterval(Reg);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000230
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000231 // Shrink read registers, unless it is likely to be expensive and
232 // unlikely to change anything. We typically don't want to shrink the
233 // PIC base register that has lots of uses everywhere.
234 // Always shrink COPY uses that probably come from live range splitting.
235 if (MI->readsVirtualRegister(Reg) &&
236 (MI->isCopy() || MOI->isDef() || MRI.hasOneNonDBGUse(Reg) ||
237 LI.killedAt(Idx)))
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000238 ToShrink.insert(&LI);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000239
240 // Remove defined value.
241 if (MOI->isDef()) {
242 if (VNInfo *VNI = LI.getVNInfoAt(Idx)) {
Jakob Stoklund Olesen1e6c65d2011-03-23 04:43:16 +0000243 if (delegate_)
244 delegate_->LRE_WillShrinkVirtReg(LI.reg);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000245 LI.removeValNo(VNI);
246 if (LI.empty()) {
247 ToShrink.remove(&LI);
Pete Cooper8a06af92012-04-02 22:22:53 +0000248 eraseVirtReg(Reg);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000249 }
250 }
251 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000252 }
253
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000254 if (delegate_)
255 delegate_->LRE_WillEraseInstruction(MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000256 LIS.RemoveMachineInstrFromMaps(MI);
257 MI->eraseFromParent();
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000258 ++NumDCEDeleted;
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000259 }
260
261 if (ToShrink.empty())
262 break;
263
264 // Shrink just one live interval. Then delete new dead defs.
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000265 LiveInterval *LI = ToShrink.back();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000266 ToShrink.pop_back();
Pete Cooper8a06af92012-04-02 22:22:53 +0000267 if (foldAsLoad(LI, Dead))
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000268 continue;
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000269 if (delegate_)
270 delegate_->LRE_WillShrinkVirtReg(LI->reg);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000271 if (!LIS.shrinkToUses(LI, &Dead))
272 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +0000273 if (!VRM)
274 continue;
Pete Cooper4777ebb2011-12-12 22:16:27 +0000275
276 // Don't create new intervals for a register being spilled.
277 // The new intervals would have to be spilled anyway so its not worth it.
278 // Also they currently aren't spilled so creating them and not spilling
279 // them results in incorrect code.
280 bool BeingSpilled = false;
281 for (unsigned i = 0, e = RegsBeingSpilled.size(); i != e; ++i) {
282 if (LI->reg == RegsBeingSpilled[i]) {
283 BeingSpilled = true;
284 break;
285 }
286 }
287
288 if (BeingSpilled) continue;
Pete Cooper8a06af92012-04-02 22:22:53 +0000289 if (!VRM) continue;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000290
291 // LI may have been separated, create new intervals.
292 LI->RenumberValues(LIS);
293 ConnectedVNInfoEqClasses ConEQ(LIS);
294 unsigned NumComp = ConEQ.Classify(LI);
295 if (NumComp <= 1)
296 continue;
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000297 ++NumFracRanges;
Pete Cooper8a06af92012-04-02 22:22:53 +0000298 bool IsOriginal = VRM->getOriginal(LI->reg) == LI->reg;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000299 DEBUG(dbgs() << NumComp << " components: " << *LI << '\n');
300 SmallVector<LiveInterval*, 8> Dups(1, LI);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000301 for (unsigned i = 1; i != NumComp; ++i) {
Pete Cooper8a06af92012-04-02 22:22:53 +0000302 Dups.push_back(&createFrom(LI->reg));
Jakob Stoklund Olesen9693d4c2011-07-05 15:38:41 +0000303 // If LI is an original interval that hasn't been split yet, make the new
304 // intervals their own originals instead of referring to LI. The original
305 // interval must contain all the split products, and LI doesn't.
306 if (IsOriginal)
Pete Cooper8a06af92012-04-02 22:22:53 +0000307 VRM->setIsSplitFromReg(Dups.back()->reg, 0);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000308 if (delegate_)
309 delegate_->LRE_DidCloneVirtReg(Dups.back()->reg, LI->reg);
310 }
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000311 ConEQ.Distribute(&Dups[0], MRI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000312 }
313}
314
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000315void LiveRangeEdit::calculateRegClassAndHint(MachineFunction &MF,
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000316 const MachineLoopInfo &Loops) {
317 VirtRegAuxInfo VRAI(MF, LIS, Loops);
318 for (iterator I = begin(), E = end(); I != E; ++I) {
319 LiveInterval &LI = **I;
Jakob Stoklund Olesen6d1fd0b2011-08-09 16:46:27 +0000320 if (MRI.recomputeRegClass(LI.reg, MF.getTarget()))
321 DEBUG(dbgs() << "Inflated " << PrintReg(LI.reg) << " to "
322 << MRI.getRegClass(LI.reg)->getName() << '\n');
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000323 VRAI.CalculateWeightAndHint(LI);
324 }
325}