blob: 595fd478007b7675ea29b9acf8e2aeb2f5a55517 [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner0bdc6f12005-04-19 04:32:54 +000017class isPPC64 { bit PPC64 = 1; }
18class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +000019class isDOT {
20 list<Register> Defs = [CR0];
21 bit RC = 1;
22}
Chris Lattner0bdc6f12005-04-19 04:32:54 +000023
Misha Brukman145a5a32004-11-15 21:20:09 +000024let isTerminator = 1 in {
25 let isReturn = 1 in
Chris Lattnere19d0b12005-04-19 04:51:30 +000026 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
27 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
Misha Brukman145a5a32004-11-15 21:20:09 +000028}
Chris Lattner7bb424f2004-08-14 23:27:29 +000029
Nate Begemanc3306122004-08-21 05:56:39 +000030def u5imm : Operand<i8> {
31 let PrintMethod = "printU5ImmOperand";
32}
Nate Begeman07aada82004-08-30 02:28:06 +000033def u6imm : Operand<i8> {
34 let PrintMethod = "printU6ImmOperand";
35}
Nate Begemaned428532004-09-04 05:00:00 +000036def s16imm : Operand<i16> {
37 let PrintMethod = "printS16ImmOperand";
38}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000039def u16imm : Operand<i16> {
40 let PrintMethod = "printU16ImmOperand";
41}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000042def target : Operand<i32> {
43 let PrintMethod = "printBranchOperand";
44}
45def piclabel: Operand<i32> {
46 let PrintMethod = "printPICLabel";
47}
Nate Begemaned428532004-09-04 05:00:00 +000048def symbolHi: Operand<i32> {
49 let PrintMethod = "printSymbolHi";
50}
51def symbolLo: Operand<i32> {
52 let PrintMethod = "printSymbolLo";
53}
Nate Begemanef7288c2005-04-14 03:20:38 +000054def crbit: Operand<i8> {
55 let PrintMethod = "printcrbit";
56}
Nate Begemanadeb43d2005-07-20 22:42:00 +000057def crbitm: Operand<i8> {
58 let PrintMethod = "printcrbitm";
59}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000060
Misha Brukman5dfe3a92004-06-21 16:55:25 +000061// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +000062def PHI : Pseudo<(ops variable_ops), "; PHI">;
Nate Begemanb816f022004-10-07 22:30:03 +000063let isLoad = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +000064def ADJCALLSTACKDOWN : Pseudo<(ops u16imm), "; ADJCALLSTACKDOWN">;
65def ADJCALLSTACKUP : Pseudo<(ops u16imm), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +000066}
Chris Lattner2b544002005-08-24 23:08:16 +000067def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
68def IMPLICIT_DEF_FP : Pseudo<(ops FPRC:$rD), "; %rD = IMPLICIT_DEF_FP">;
Chris Lattner7a823bd2005-02-15 20:26:49 +000069
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000070// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
71// scheduler into a branch sequence.
72let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
73 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
74 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
75 def SELECT_CC_FP : Pseudo<(ops FPRC:$dst, CRRC:$cond, FPRC:$T, FPRC:$F,
76 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
77}
78
79
Chris Lattner7a823bd2005-02-15 20:26:49 +000080let Defs = [LR] in
81 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000082
Misha Brukmanb2edb442004-06-28 18:23:35 +000083let isBranch = 1, isTerminator = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +000084 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm, target:$true, target:$false),
85 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +000086 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
87//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
88 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
89//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +000090
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000091 // FIXME: 4*CR# needs to be added to the BI field!
92 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +000093 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
94 "blt $block">;
95 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
96 "ble $block">;
97 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
98 "beq $block">;
99 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
100 "bge $block">;
101 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
102 "bgt $block">;
103 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
104 "bne $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000105}
106
Chris Lattnerfc879282005-05-15 20:11:44 +0000107let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000108 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000109 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
110 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000111 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000112 CR0,CR1,CR5,CR6,CR7] in {
113 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000114 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
115 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
116 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000117}
118
Nate Begeman07aada82004-08-30 02:28:06 +0000119// D-Form instructions. Most instructions that perform an operation on a
120// register and an immediate are of this type.
121//
Nate Begemanb816f022004-10-07 22:30:03 +0000122let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000123def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000124 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000125def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000126 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000127def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000128 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000129def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000130 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000131def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000132 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000133def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000134 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000135}
Chris Lattner57226fb2005-04-19 04:59:28 +0000136def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000137 "addi $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000138def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000139 "addic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000140def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000141 "addic. $rD, $rA, $imm">;
Nate Begeman2497e632005-07-21 20:44:43 +0000142def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000143 "addis $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000144def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Nate Begemaned428532004-09-04 05:00:00 +0000145 "la $rD, $sym($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000146def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000147 "mulli $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000148def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000149 "subfic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000150def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000151 "li $rD, $imm">;
Nate Begeman2497e632005-07-21 20:44:43 +0000152def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000153 "lis $rD, $imm">;
Nate Begemanb816f022004-10-07 22:30:03 +0000154let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000155def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000156 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000157def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000158 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000159def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000160 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000161def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000162 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000163def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000164 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000165}
Chris Lattner57226fb2005-04-19 04:59:28 +0000166def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner14522e32005-04-19 05:21:30 +0000167 "andi. $dst, $src1, $src2">, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000168def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner14522e32005-04-19 05:21:30 +0000169 "andis. $dst, $src1, $src2">, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000170def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000171 "ori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000172def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000173 "oris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000174def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000175 "xori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000176def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000177 "xoris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000178def NOP : DForm_4_zero<24, (ops), "nop">;
179def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000180 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000181def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000182 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000183def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
184 "cmpdi $crD, $rA, $imm">, isPPC64;
185def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000186 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000187def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000188 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000189def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
190 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000191let isLoad = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000192def LFS : DForm_8<48, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000193 "lfs $rD, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000194def LFD : DForm_8<50, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000195 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000196}
197let isStore = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000198def STFS : DForm_9<52, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000199 "stfs $rS, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000200def STFD : DForm_9<54, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000201 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000202}
Nate Begemaned428532004-09-04 05:00:00 +0000203
204// DS-Form instructions. Load/Store instructions available in PPC-64
205//
Nate Begemanb816f022004-10-07 22:30:03 +0000206let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000207def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
208 "lwa $rT, $DS($rA)">, isPPC64;
209def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
210 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000211}
212let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000213def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
214 "std $rT, $DS($rA)">, isPPC64;
215def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
216 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000217}
Nate Begemanc3306122004-08-21 05:56:39 +0000218
Nate Begeman07aada82004-08-30 02:28:06 +0000219// X-Form instructions. Most instructions that perform an operation on a
220// register and another register are of this type.
221//
Nate Begemanb816f022004-10-07 22:30:03 +0000222let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000223def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000224 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000225def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000226 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000227def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000228 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000229def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
230 "lwax $dst, $base, $index">, isPPC64;
231def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000232 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000233def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
234 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000235}
Chris Lattner883059f2005-04-19 05:15:18 +0000236def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000237 "and $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000238def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
239 "and. $rA, $rS, $rB">, isDOT;
240def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000241 "andc $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000242def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000243 "eqv $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000244def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000245 "nand $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000246def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000247 "nor $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000248def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000249 "or $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000250def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
251 "or. $rA, $rS, $rB">, isDOT;
252def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000253 "orc $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000254def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000255 "sld $rA, $rS, $rB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000256def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000257 "slw $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000258def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000259 "srd $rA, $rS, $rB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000260def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000261 "srw $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000262def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000263 "srad $rA, $rS, $rB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000264def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000265 "sraw $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000266def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000267 "xor $rA, $rS, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000268let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000269def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000270 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000271def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000272 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000273def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000274 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000275def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000276 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000277def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
278 "stdx $rS, $rA, $rB">, isPPC64;
279def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
280 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000281}
Chris Lattner883059f2005-04-19 05:15:18 +0000282def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Nate Begemanc3306122004-08-21 05:56:39 +0000283 "srawi $rA, $rS, $SH">;
Chris Lattner883059f2005-04-19 05:15:18 +0000284def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000285 "cntlzw $rA, $rS">;
Chris Lattner883059f2005-04-19 05:15:18 +0000286def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000287 "extsb $rA, $rS">;
Chris Lattner883059f2005-04-19 05:15:18 +0000288def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000289 "extsh $rA, $rS">;
Chris Lattner883059f2005-04-19 05:15:18 +0000290def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000291 "extsw $rA, $rS">, isPPC64;
292def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000293 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000294def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000295 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000296def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000297 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000298def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
299 "cmpd $crD, $rA, $rB">, isPPC64;
300def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000301 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000302def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
303 "cmpld $crD, $rA, $rB">, isPPC64;
304def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begeman33162522005-03-29 21:54:38 +0000305 "fcmpo $crD, $fA, $fB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000306def FCMPU : XForm_17<63, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000307 "fcmpu $crD, $fA, $fB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000308let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000309def LFSX : XForm_25<31, 535, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000310 "lfsx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000311def LFDX : XForm_25<31, 599, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000312 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000313}
Chris Lattner883059f2005-04-19 05:15:18 +0000314def FCFID : XForm_26<63, 846, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000315 "fcfid $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000316def FCTIDZ : XForm_26<63, 815, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000317 "fctidz $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000318def FCTIWZ : XForm_26<63, 15, (ops FPRC:$frD, FPRC:$frB),
Nate Begemand332fd52004-08-29 22:02:43 +0000319 "fctiwz $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000320def FABS : XForm_26<63, 264, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000321 "fabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000322def FMR : XForm_26<63, 72, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000323 "fmr $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000324def FNABS : XForm_26<63, 136, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000325 "fnabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000326def FNEG : XForm_26<63, 40, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000327 "fneg $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000328def FRSP : XForm_26<63, 12, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000329 "frsp $frD, $frB">;
Nate Begemanadeb43d2005-07-20 22:42:00 +0000330def FSQRT : XForm_26<63, 22, (ops FPRC:$frD, FPRC:$frB),
331 "fsqrt $frD, $frB">;
332def FSQRTS : XForm_26<59, 22, (ops FPRC:$frD, FPRC:$frB),
333 "fsqrts $frD, $frB">;
334
Nate Begemanb816f022004-10-07 22:30:03 +0000335let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000336def STFSX : XForm_28<31, 663, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000337 "stfsx $frS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000338def STFDX : XForm_28<31, 727, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000339 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000340}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000341
Nate Begeman07aada82004-08-30 02:28:06 +0000342// XL-Form instructions. condition register logical ops.
343//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000344def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000345 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000346
347// XFX-Form instructions. Instructions that deal with SPRs
348//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000349// Note that although LR should be listed as `8' and CTR as `9' in the SPR
350// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
351// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000352def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
353def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
354def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Nate Begeman394cd132005-08-08 20:04:52 +0000355def MTCRF : XFXForm_5<31, 144, (ops CRRC:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000356 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000357def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
358 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000359def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
360def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000361
Nate Begeman07aada82004-08-30 02:28:06 +0000362// XS-Form instructions. Just 'sradi'
363//
Chris Lattner883059f2005-04-19 05:15:18 +0000364def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000365 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000366
367// XO-Form instructions. Arithmetic instructions that can set overflow bit
368//
Chris Lattner14522e32005-04-19 05:21:30 +0000369def ADD : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000370 "add $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000371def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000372 "addc $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000373def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000374 "adde $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000375def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner5035cef2005-04-19 04:40:07 +0000376 "divd $rT, $rA, $rB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000377def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner5035cef2005-04-19 04:40:07 +0000378 "divdu $rT, $rA, $rB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000379def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000380 "divw $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000381def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000382 "divwu $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000383def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman815d6da2005-04-06 00:25:27 +0000384 "mulhw $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000385def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000386 "mulhwu $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000387def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner5035cef2005-04-19 04:40:07 +0000388 "mulld $rT, $rA, $rB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000389def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000390 "mullw $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000391def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000392 "subf $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000393def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000394 "subfc $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000395def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000396 "subfe $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000397def SUB : XOForm_1r<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000398 "sub $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000399def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begemana2de1022004-09-22 04:40:25 +0000400 "addme $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000401def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000402 "addze $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000403def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000404 "neg $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000405def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000406 "subfze $rT, $rA">;
407
408// A-Form instructions. Most of the instructions executed in the FPU are of
409// this type.
410//
Chris Lattner14522e32005-04-19 05:21:30 +0000411def FMADD : AForm_1<63, 29,
Nate Begeman07aada82004-08-30 02:28:06 +0000412 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
413 "fmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000414def FMADDS : AForm_1<59, 29,
Nate Begeman178bb342005-04-04 23:01:51 +0000415 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
416 "fmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000417def FMSUB : AForm_1<63, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000418 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
419 "fmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000420def FMSUBS : AForm_1<59, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000421 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
422 "fmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000423def FNMADD : AForm_1<63, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000424 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
425 "fnmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000426def FNMADDS : AForm_1<59, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000427 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
428 "fnmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000429def FNMSUB : AForm_1<63, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000430 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
431 "fnmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000432def FNMSUBS : AForm_1<59, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000433 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
434 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000435def FSEL : AForm_1<63, 23,
Nate Begeman07aada82004-08-30 02:28:06 +0000436 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
437 "fsel $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000438def FADD : AForm_2<63, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000439 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
440 "fadd $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000441def FADDS : AForm_2<59, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000442 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
443 "fadds $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000444def FDIV : AForm_2<63, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000445 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
446 "fdiv $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000447def FDIVS : AForm_2<59, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000448 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
449 "fdivs $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000450def FMUL : AForm_3<63, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000451 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
452 "fmul $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000453def FMULS : AForm_3<59, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000454 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
455 "fmuls $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000456def FSUB : AForm_2<63, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000457 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
458 "fsub $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000459def FSUBS : AForm_2<59, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000460 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
461 "fsubs $FRT, $FRA, $FRB">;
462
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000463// M-Form instructions. rotate and mask instructions.
464//
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000465let isTwoAddress = 1 in {
Chris Lattner14522e32005-04-19 05:21:30 +0000466def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000467 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
468 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
469}
Chris Lattner14522e32005-04-19 05:21:30 +0000470def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000471 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
472 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000473def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000474 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000475 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
476def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000477 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
478 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000479
480// MD-Form instructions. 64 bit rotate instructions.
481//
Chris Lattner14522e32005-04-19 05:21:30 +0000482def RLDICL : MDForm_1<30, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000483 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000484 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000485def RLDICR : MDForm_1<30, 1,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000486 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000487 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000488
Chris Lattnerbe686a82004-12-16 16:31:57 +0000489def PowerPCInstrInfo : InstrInfo {
490 let PHIInst = PHI;
491
492 let TSFlagsFields = [ "VMX", "PPC64" ];
493 let TSFlagsShifts = [ 0, 1 ];
494
495 let isLittleEndianEncoding = 1;
496}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000497