blob: 30368b242c4e802088af7d45a56133c5d32f5b33 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000022#include "llvm/Analysis/LoopInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/Passes.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/MRegisterInfo.h"
29#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000035#include <algorithm>
Misha Brukman08a6c762004-09-03 18:25:53 +000036#include <cmath>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000037#include <iostream>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000038using namespace llvm;
39
40namespace {
Chris Lattner5d8925c2006-08-27 22:30:17 +000041 RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000042
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000043 static Statistic<> numIntervals
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000044 ("liveintervals", "Number of original intervals");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000045
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000046 static Statistic<> numIntervalsAfter
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000047 ("liveintervals", "Number of intervals after coalescing");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000048
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000049 static Statistic<> numJoins
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000050 ("liveintervals", "Number of interval joins performed");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000051
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000052 static Statistic<> numPeep
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000053 ("liveintervals", "Number of identity moves eliminated after coalescing");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000054
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000055 static Statistic<> numFolded
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000056 ("liveintervals", "Number of loads/stores folded into instructions");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000057
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000058 static cl::opt<bool>
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000059 EnableJoining("join-liveintervals",
60 cl::desc("Join compatible live intervals"),
61 cl::init(true));
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000062}
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000063
Chris Lattnerf7da2c72006-08-24 22:43:55 +000064void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000065 AU.addRequired<LiveVariables>();
66 AU.addPreservedID(PHIEliminationID);
67 AU.addRequiredID(PHIEliminationID);
68 AU.addRequiredID(TwoAddressInstructionPassID);
69 AU.addRequired<LoopInfo>();
70 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000071}
72
Chris Lattnerf7da2c72006-08-24 22:43:55 +000073void LiveIntervals::releaseMemory() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000074 mi2iMap_.clear();
75 i2miMap_.clear();
76 r2iMap_.clear();
77 r2rMap_.clear();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000078}
79
80
Evan Cheng99314142006-05-11 07:29:24 +000081static bool isZeroLengthInterval(LiveInterval *li) {
82 for (LiveInterval::Ranges::const_iterator
83 i = li->ranges.begin(), e = li->ranges.end(); i != e; ++i)
84 if (i->end - i->start > LiveIntervals::InstrSlots::NUM)
85 return false;
86 return true;
87}
88
89
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000090/// runOnMachineFunction - Register allocate the whole function
91///
92bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000093 mf_ = &fn;
94 tm_ = &fn.getTarget();
95 mri_ = tm_->getRegisterInfo();
Chris Lattnerf768bba2005-03-09 23:05:19 +000096 tii_ = tm_->getInstrInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000097 lv_ = &getAnalysis<LiveVariables>();
Alkis Evlogimenos53278012004-08-26 22:22:38 +000098 allocatableRegs_ = mri_->getAllocatableSet(fn);
Alkis Evlogimenos2c4f7b52004-09-09 19:24:38 +000099 r2rMap_.grow(mf_->getSSARegMap()->getLastVirtReg());
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000100
Chris Lattner799a9192005-04-09 16:17:50 +0000101 // If this function has any live ins, insert a dummy instruction at the
102 // beginning of the function that we will pretend "defines" the values. This
103 // is to make the interval analysis simpler by providing a number.
104 if (fn.livein_begin() != fn.livein_end()) {
Chris Lattner712ad0c2005-05-13 07:08:07 +0000105 unsigned FirstLiveIn = fn.livein_begin()->first;
Chris Lattner799a9192005-04-09 16:17:50 +0000106
107 // Find a reg class that contains this live in.
108 const TargetRegisterClass *RC = 0;
109 for (MRegisterInfo::regclass_iterator RCI = mri_->regclass_begin(),
110 E = mri_->regclass_end(); RCI != E; ++RCI)
111 if ((*RCI)->contains(FirstLiveIn)) {
112 RC = *RCI;
113 break;
114 }
115
116 MachineInstr *OldFirstMI = fn.begin()->begin();
117 mri_->copyRegToReg(*fn.begin(), fn.begin()->begin(),
118 FirstLiveIn, FirstLiveIn, RC);
119 assert(OldFirstMI != fn.begin()->begin() &&
120 "copyRetToReg didn't insert anything!");
121 }
122
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000123 // number MachineInstrs
124 unsigned miIndex = 0;
125 for (MachineFunction::iterator mbb = mf_->begin(), mbbEnd = mf_->end();
126 mbb != mbbEnd; ++mbb)
127 for (MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
128 mi != miEnd; ++mi) {
129 bool inserted = mi2iMap_.insert(std::make_pair(mi, miIndex)).second;
130 assert(inserted && "multiple MachineInstr -> index mappings");
131 i2miMap_.push_back(mi);
132 miIndex += InstrSlots::NUM;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000133 }
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000134
Chris Lattner799a9192005-04-09 16:17:50 +0000135 // Note intervals due to live-in values.
136 if (fn.livein_begin() != fn.livein_end()) {
137 MachineBasicBlock *Entry = fn.begin();
Chris Lattner712ad0c2005-05-13 07:08:07 +0000138 for (MachineFunction::livein_iterator I = fn.livein_begin(),
Chris Lattner799a9192005-04-09 16:17:50 +0000139 E = fn.livein_end(); I != E; ++I) {
140 handlePhysicalRegisterDef(Entry, Entry->begin(),
Chris Lattner91725b72006-08-31 05:54:43 +0000141 getOrCreateInterval(I->first), 0);
Chris Lattner712ad0c2005-05-13 07:08:07 +0000142 for (const unsigned* AS = mri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattner799a9192005-04-09 16:17:50 +0000143 handlePhysicalRegisterDef(Entry, Entry->begin(),
Chris Lattner91725b72006-08-31 05:54:43 +0000144 getOrCreateInterval(*AS), 0);
Chris Lattner799a9192005-04-09 16:17:50 +0000145 }
146 }
147
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000148 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000149
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000150 numIntervals += getNumIntervals();
151
Chris Lattner38135af2005-05-14 05:34:15 +0000152 DEBUG(std::cerr << "********** INTERVALS **********\n";
153 for (iterator I = begin(), E = end(); I != E; ++I) {
154 I->second.print(std::cerr, mri_);
155 std::cerr << "\n";
156 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000157
158 // join intervals if requested
159 if (EnableJoining) joinIntervals();
160
161 numIntervalsAfter += getNumIntervals();
162
163 // perform a final pass over the instructions and compute spill
164 // weights, coalesce virtual registers and remove identity moves
165 const LoopInfo& loopInfo = getAnalysis<LoopInfo>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000166
167 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
168 mbbi != mbbe; ++mbbi) {
169 MachineBasicBlock* mbb = mbbi;
170 unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock());
171
172 for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end();
173 mii != mie; ) {
174 // if the move will be an identity move delete it
175 unsigned srcReg, dstReg, RegRep;
Chris Lattnerf768bba2005-03-09 23:05:19 +0000176 if (tii_->isMoveInstr(*mii, srcReg, dstReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000177 (RegRep = rep(srcReg)) == rep(dstReg)) {
178 // remove from def list
179 LiveInterval &interval = getOrCreateInterval(RegRep);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000180 RemoveMachineInstrFromMaps(mii);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000181 mii = mbbi->erase(mii);
182 ++numPeep;
183 }
184 else {
185 for (unsigned i = 0; i < mii->getNumOperands(); ++i) {
186 const MachineOperand& mop = mii->getOperand(i);
187 if (mop.isRegister() && mop.getReg() &&
188 MRegisterInfo::isVirtualRegister(mop.getReg())) {
189 // replace register with representative register
190 unsigned reg = rep(mop.getReg());
Chris Lattnere53f4a02006-05-04 17:52:23 +0000191 mii->getOperand(i).setReg(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000192
193 LiveInterval &RegInt = getInterval(reg);
194 RegInt.weight +=
Chris Lattner7a36ae82004-10-25 18:40:47 +0000195 (mop.isUse() + mop.isDef()) * pow(10.0F, (int)loopDepth);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000196 }
197 }
198 ++mii;
199 }
200 }
201 }
202
Evan Cheng99314142006-05-11 07:29:24 +0000203 for (iterator I = begin(), E = end(); I != E; ++I) {
204 LiveInterval &li = I->second;
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000205 if (MRegisterInfo::isVirtualRegister(li.reg)) {
206 // If the live interval length is essentially zero, i.e. in every live
Evan Cheng99314142006-05-11 07:29:24 +0000207 // range the use follows def immediately, it doesn't make sense to spill
208 // it and hope it will be easier to allocate for this li.
209 if (isZeroLengthInterval(&li))
210 li.weight = float(HUGE_VAL);
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000211 }
Evan Cheng99314142006-05-11 07:29:24 +0000212 }
213
Chris Lattner70ca3582004-09-30 15:59:17 +0000214 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000215 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000216}
217
Chris Lattner70ca3582004-09-30 15:59:17 +0000218/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000219void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000220 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000221 for (const_iterator I = begin(), E = end(); I != E; ++I) {
222 I->second.print(std::cerr, mri_);
223 std::cerr << "\n";
224 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000225
226 O << "********** MACHINEINSTRS **********\n";
227 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
228 mbbi != mbbe; ++mbbi) {
229 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
230 for (MachineBasicBlock::iterator mii = mbbi->begin(),
231 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000232 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000233 }
234 }
235}
236
Chris Lattner70ca3582004-09-30 15:59:17 +0000237std::vector<LiveInterval*> LiveIntervals::
238addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, int slot) {
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000239 // since this is called after the analysis is done we don't know if
240 // LiveVariables is available
241 lv_ = getAnalysisToUpdate<LiveVariables>();
242
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000243 std::vector<LiveInterval*> added;
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000244
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000245 assert(li.weight != HUGE_VAL &&
246 "attempt to spill already spilled interval!");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000247
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000248 DEBUG(std::cerr << "\t\t\t\tadding intervals for spills for interval: ";
249 li.print(std::cerr, mri_); std::cerr << '\n');
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000250
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000251 const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000252
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000253 for (LiveInterval::Ranges::const_iterator
254 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
255 unsigned index = getBaseIndex(i->start);
256 unsigned end = getBaseIndex(i->end-1) + InstrSlots::NUM;
257 for (; index != end; index += InstrSlots::NUM) {
258 // skip deleted instructions
259 while (index != end && !getInstructionFromIndex(index))
260 index += InstrSlots::NUM;
261 if (index == end) break;
Chris Lattner8640f4e2004-07-19 15:16:53 +0000262
Chris Lattner3b9db832006-01-03 07:41:37 +0000263 MachineInstr *MI = getInstructionFromIndex(index);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000264
Chris Lattnerb11443d2005-09-09 19:17:47 +0000265 // NewRegLiveIn - This instruction might have multiple uses of the spilled
266 // register. In this case, for the first use, keep track of the new vreg
267 // that we reload it into. If we see a second use, reuse this vreg
268 // instead of creating live ranges for two reloads.
269 unsigned NewRegLiveIn = 0;
270
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000271 for_operand:
Chris Lattner3b9db832006-01-03 07:41:37 +0000272 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
273 MachineOperand& mop = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000274 if (mop.isRegister() && mop.getReg() == li.reg) {
Chris Lattnerb11443d2005-09-09 19:17:47 +0000275 if (NewRegLiveIn && mop.isUse()) {
276 // We already emitted a reload of this value, reuse it for
277 // subsequent operands.
Chris Lattnere53f4a02006-05-04 17:52:23 +0000278 MI->getOperand(i).setReg(NewRegLiveIn);
Chris Lattnerb11443d2005-09-09 19:17:47 +0000279 DEBUG(std::cerr << "\t\t\t\treused reload into reg" << NewRegLiveIn
280 << " for operand #" << i << '\n');
Chris Lattner3b9db832006-01-03 07:41:37 +0000281 } else if (MachineInstr* fmi = mri_->foldMemoryOperand(MI, i, slot)) {
Chris Lattnerb11443d2005-09-09 19:17:47 +0000282 // Attempt to fold the memory reference into the instruction. If we
283 // can do this, we don't need to insert spill code.
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000284 if (lv_)
Chris Lattner3b9db832006-01-03 07:41:37 +0000285 lv_->instructionChanged(MI, fmi);
Evan Cheng200370f2006-04-30 08:41:47 +0000286 MachineBasicBlock &MBB = *MI->getParent();
Chris Lattner35f27052006-05-01 21:16:03 +0000287 vrm.virtFolded(li.reg, MI, i, fmi);
Chris Lattner3b9db832006-01-03 07:41:37 +0000288 mi2iMap_.erase(MI);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000289 i2miMap_[index/InstrSlots::NUM] = fmi;
290 mi2iMap_[fmi] = index;
Chris Lattner3b9db832006-01-03 07:41:37 +0000291 MI = MBB.insert(MBB.erase(MI), fmi);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000292 ++numFolded;
Chris Lattner477e4552004-09-30 16:10:45 +0000293 // Folding the load/store can completely change the instruction in
294 // unpredictable ways, rescan it from the beginning.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000295 goto for_operand;
Chris Lattner477e4552004-09-30 16:10:45 +0000296 } else {
Chris Lattner70ca3582004-09-30 15:59:17 +0000297 // This is tricky. We need to add information in the interval about
298 // the spill code so we have to use our extra load/store slots.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 //
Chris Lattner70ca3582004-09-30 15:59:17 +0000300 // If we have a use we are going to have a load so we start the
301 // interval from the load slot onwards. Otherwise we start from the
302 // def slot.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000303 unsigned start = (mop.isUse() ?
304 getLoadIndex(index) :
305 getDefIndex(index));
Chris Lattner70ca3582004-09-30 15:59:17 +0000306 // If we have a def we are going to have a store right after it so
307 // we end the interval after the use of the next
308 // instruction. Otherwise we end after the use of this instruction.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000309 unsigned end = 1 + (mop.isDef() ?
310 getStoreIndex(index) :
311 getUseIndex(index));
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000312
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000313 // create a new register for this spill
Chris Lattnerb11443d2005-09-09 19:17:47 +0000314 NewRegLiveIn = mf_->getSSARegMap()->createVirtualRegister(rc);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000315 MI->getOperand(i).setReg(NewRegLiveIn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316 vrm.grow();
Chris Lattnerb11443d2005-09-09 19:17:47 +0000317 vrm.assignVirt2StackSlot(NewRegLiveIn, slot);
318 LiveInterval& nI = getOrCreateInterval(NewRegLiveIn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000319 assert(nI.empty());
Chris Lattner70ca3582004-09-30 15:59:17 +0000320
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000321 // the spill weight is now infinity as it
322 // cannot be spilled again
Chris Lattner28696be2005-01-08 19:55:00 +0000323 nI.weight = float(HUGE_VAL);
Chris Lattner91725b72006-08-31 05:54:43 +0000324 LiveRange LR(start, end, nI.getNextValue(~0U, 0));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000325 DEBUG(std::cerr << " +" << LR);
326 nI.addRange(LR);
327 added.push_back(&nI);
Chris Lattner70ca3582004-09-30 15:59:17 +0000328
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000329 // update live variables if it is available
330 if (lv_)
Chris Lattner3b9db832006-01-03 07:41:37 +0000331 lv_->addVirtualRegisterKilled(NewRegLiveIn, MI);
Chris Lattnerb11443d2005-09-09 19:17:47 +0000332
333 // If this is a live in, reuse it for subsequent live-ins. If it's
334 // a def, we can't do this.
335 if (!mop.isUse()) NewRegLiveIn = 0;
336
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000337 DEBUG(std::cerr << "\t\t\t\tadded new interval: ";
338 nI.print(std::cerr, mri_); std::cerr << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000339 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000340 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000341 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000342 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000343 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000344
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000345 return added;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000346}
347
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000348void LiveIntervals::printRegName(unsigned reg) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349 if (MRegisterInfo::isPhysicalRegister(reg))
350 std::cerr << mri_->getName(reg);
351 else
352 std::cerr << "%reg" << reg;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000353}
354
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000355void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000356 MachineBasicBlock::iterator mi,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000357 LiveInterval &interval) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000358 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
359 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000360
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000361 // Virtual registers may be defined multiple times (due to phi
362 // elimination and 2-addr elimination). Much of what we do only has to be
363 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000364 // time we see a vreg.
365 if (interval.empty()) {
366 // Get the Idx of the defining instructions.
367 unsigned defIndex = getDefIndex(getInstructionIndex(mi));
Chris Lattner6097d132004-07-19 02:15:56 +0000368
Chris Lattner91725b72006-08-31 05:54:43 +0000369 unsigned ValNum;
370 unsigned SrcReg, DstReg;
371 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
372 ValNum = interval.getNextValue(~0U, 0);
373 else
374 ValNum = interval.getNextValue(defIndex, SrcReg);
375
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000376 assert(ValNum == 0 && "First value in interval is not 0?");
377 ValNum = 0; // Clue in the optimizer.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000378
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000379 // Loop over all of the blocks that the vreg is defined in. There are
380 // two cases we have to handle here. The most common case is a vreg
381 // whose lifetime is contained within a basic block. In this case there
382 // will be a single kill, in MBB, which comes after the definition.
383 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
384 // FIXME: what about dead vars?
385 unsigned killIdx;
386 if (vi.Kills[0] != mi)
387 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
388 else
389 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000390
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000391 // If the kill happens after the definition, we have an intra-block
392 // live range.
393 if (killIdx > defIndex) {
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000394 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000395 "Shouldn't be alive across any blocks!");
396 LiveRange LR(defIndex, killIdx, ValNum);
397 interval.addRange(LR);
398 DEBUG(std::cerr << " +" << LR << "\n");
399 return;
400 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000401 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000402
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000403 // The other case we handle is when a virtual register lives to the end
404 // of the defining block, potentially live across some blocks, then is
405 // live into some number of blocks, but gets killed. Start by adding a
406 // range that goes from this definition to the end of the defining block.
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000407 LiveRange NewLR(defIndex,
408 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
409 ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000410 DEBUG(std::cerr << " +" << NewLR);
411 interval.addRange(NewLR);
412
413 // Iterate over all of the blocks that the variable is completely
414 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
415 // live interval.
416 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
417 if (vi.AliveBlocks[i]) {
418 MachineBasicBlock* mbb = mf_->getBlockNumbered(i);
419 if (!mbb->empty()) {
420 LiveRange LR(getInstructionIndex(&mbb->front()),
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000421 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000422 ValNum);
423 interval.addRange(LR);
424 DEBUG(std::cerr << " +" << LR);
425 }
426 }
427 }
428
429 // Finally, this virtual register is live from the start of any killing
430 // block to the 'use' slot of the killing instruction.
431 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
432 MachineInstr *Kill = vi.Kills[i];
433 LiveRange LR(getInstructionIndex(Kill->getParent()->begin()),
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000434 getUseIndex(getInstructionIndex(Kill))+1,
435 ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000436 interval.addRange(LR);
437 DEBUG(std::cerr << " +" << LR);
438 }
439
440 } else {
441 // If this is the second time we see a virtual register definition, it
442 // must be due to phi elimination or two addr elimination. If this is
443 // the result of two address elimination, then the vreg is the first
444 // operand, and is a def-and-use.
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000445 if (mi->getOperand(0).isRegister() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000446 mi->getOperand(0).getReg() == interval.reg &&
447 mi->getOperand(0).isDef() && mi->getOperand(0).isUse()) {
448 // If this is a two-address definition, then we have already processed
449 // the live range. The only problem is that we didn't realize there
450 // are actually two values in the live interval. Because of this we
451 // need to take the LiveRegion that defines this register and split it
452 // into two values.
453 unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst));
454 unsigned RedefIndex = getDefIndex(getInstructionIndex(mi));
455
456 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000457 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000458 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000459
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000460 // Two-address vregs should always only be redefined once. This means
461 // that at this point, there should be exactly one value number in it.
462 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
463
Chris Lattner91725b72006-08-31 05:54:43 +0000464 // The new value number (#1) is defined by the instruction we claimed
465 // defined value #0.
466 unsigned ValNo = interval.getNextValue(0, 0);
467 interval.setValueNumberInfo(1, interval.getValNumInfo(0));
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000468
Chris Lattner91725b72006-08-31 05:54:43 +0000469 // Value#0 is now defined by the 2-addr instruction.
470 interval.setValueNumberInfo(0, std::make_pair(~0U, 0U));
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000471
472 // Add the new live interval which replaces the range for the input copy.
473 LiveRange LR(DefIndex, RedefIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000474 DEBUG(std::cerr << " replace range with " << LR);
475 interval.addRange(LR);
476
477 // If this redefinition is dead, we need to add a dummy unit live
478 // range covering the def slot.
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000479 if (lv_->RegisterDefIsDead(mi, interval.reg))
480 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, 0));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000481
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000482 DEBUG(std::cerr << "RESULT: "; interval.print(std::cerr, mri_));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000483
484 } else {
485 // Otherwise, this must be because of phi elimination. If this is the
486 // first redefinition of the vreg that we have seen, go back and change
487 // the live range in the PHI block to be a different value number.
488 if (interval.containsOneValue()) {
489 assert(vi.Kills.size() == 1 &&
490 "PHI elimination vreg should have one kill, the PHI itself!");
491
492 // Remove the old range that we now know has an incorrect number.
493 MachineInstr *Killer = vi.Kills[0];
494 unsigned Start = getInstructionIndex(Killer->getParent()->begin());
495 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000496 DEBUG(std::cerr << "Removing [" << Start << "," << End << "] from: ";
497 interval.print(std::cerr, mri_); std::cerr << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000498 interval.removeRange(Start, End);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000499 DEBUG(std::cerr << "RESULT: "; interval.print(std::cerr, mri_));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000500
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000501 // Replace the interval with one of a NEW value number. Note that this
502 // value number isn't actually defined by an instruction, weird huh? :)
Chris Lattner91725b72006-08-31 05:54:43 +0000503 LiveRange LR(Start, End, interval.getNextValue(~0U, 0));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000504 DEBUG(std::cerr << " replace range with " << LR);
505 interval.addRange(LR);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000506 DEBUG(std::cerr << "RESULT: "; interval.print(std::cerr, mri_));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000507 }
508
509 // In the case of PHI elimination, each variable definition is only
510 // live until the end of the block. We've already taken care of the
511 // rest of the live range.
512 unsigned defIndex = getDefIndex(getInstructionIndex(mi));
Chris Lattner91725b72006-08-31 05:54:43 +0000513
514 unsigned ValNum;
515 unsigned SrcReg, DstReg;
516 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
517 ValNum = interval.getNextValue(~0U, 0);
518 else
519 ValNum = interval.getNextValue(defIndex, SrcReg);
520
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000521 LiveRange LR(defIndex,
Chris Lattner91725b72006-08-31 05:54:43 +0000522 getInstructionIndex(&mbb->back()) + InstrSlots::NUM, ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000523 interval.addRange(LR);
524 DEBUG(std::cerr << " +" << LR);
525 }
526 }
527
528 DEBUG(std::cerr << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000529}
530
Chris Lattnerf35fef72004-07-23 21:24:19 +0000531void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000532 MachineBasicBlock::iterator mi,
Chris Lattner91725b72006-08-31 05:54:43 +0000533 LiveInterval &interval,
534 unsigned SrcReg) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000535 // A physical register cannot be live across basic block, so its
536 // lifetime must end somewhere in its defining basic block.
537 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
538 typedef LiveVariables::killed_iterator KillIter;
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000539
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000540 unsigned baseIndex = getInstructionIndex(mi);
541 unsigned start = getDefIndex(baseIndex);
542 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000543
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000544 // If it is not used after definition, it is considered dead at
545 // the instruction defining it. Hence its interval is:
546 // [defSlot(def), defSlot(def)+1)
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000547 if (lv_->RegisterDefIsDead(mi, interval.reg)) {
548 DEBUG(std::cerr << " dead");
549 end = getDefIndex(start) + 1;
550 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000551 }
552
553 // If it is not dead on definition, it must be killed by a
554 // subsequent instruction. Hence its interval is:
555 // [defSlot(def), useSlot(kill)+1)
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000556 while (++mi != MBB->end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000557 baseIndex += InstrSlots::NUM;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000558 if (lv_->KillsRegister(mi, interval.reg)) {
559 DEBUG(std::cerr << " killed");
560 end = getUseIndex(baseIndex) + 1;
561 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000562 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000563 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000564
565 // The only case we should have a dead physreg here without a killing or
566 // instruction where we know it's dead is if it is live-in to the function
567 // and never used.
Chris Lattner91725b72006-08-31 05:54:43 +0000568 assert(!SrcReg && "physreg was not killed in defining block!");
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000569 end = getDefIndex(start) + 1; // It's dead.
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000570
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000571exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000572 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000573
Chris Lattner91725b72006-08-31 05:54:43 +0000574 LiveRange LR(start, end, interval.getNextValue(SrcReg != 0 ? start : ~0U,
575 SrcReg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000576 interval.addRange(LR);
577 DEBUG(std::cerr << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000578}
579
Chris Lattnerf35fef72004-07-23 21:24:19 +0000580void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
581 MachineBasicBlock::iterator MI,
582 unsigned reg) {
583 if (MRegisterInfo::isVirtualRegister(reg))
584 handleVirtualRegisterDef(MBB, MI, getOrCreateInterval(reg));
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000585 else if (allocatableRegs_[reg]) {
Chris Lattner91725b72006-08-31 05:54:43 +0000586 unsigned SrcReg, DstReg;
587 if (!tii_->isMoveInstr(*MI, SrcReg, DstReg))
588 SrcReg = 0;
589 handlePhysicalRegisterDef(MBB, MI, getOrCreateInterval(reg), SrcReg);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000590 for (const unsigned* AS = mri_->getAliasSet(reg); *AS; ++AS)
Chris Lattner91725b72006-08-31 05:54:43 +0000591 handlePhysicalRegisterDef(MBB, MI, getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000592 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000593}
594
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000595/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000596/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000597/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000598/// which a variable is live
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000599void LiveIntervals::computeIntervals() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000600 DEBUG(std::cerr << "********** COMPUTING LIVE INTERVALS **********\n");
601 DEBUG(std::cerr << "********** Function: "
602 << ((Value*)mf_->getFunction())->getName() << '\n');
Chris Lattner799a9192005-04-09 16:17:50 +0000603 bool IgnoreFirstInstr = mf_->livein_begin() != mf_->livein_end();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000604
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000605 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000606 I != E; ++I) {
607 MachineBasicBlock* mbb = I;
608 DEBUG(std::cerr << ((Value*)mbb->getBasicBlock())->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000609
Chris Lattner799a9192005-04-09 16:17:50 +0000610 MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
611 if (IgnoreFirstInstr) { ++mi; IgnoreFirstInstr = false; }
612 for (; mi != miEnd; ++mi) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000613 const TargetInstrDescriptor& tid =
614 tm_->getInstrInfo()->get(mi->getOpcode());
Chris Lattner477e4552004-09-30 16:10:45 +0000615 DEBUG(std::cerr << getInstructionIndex(mi) << "\t" << *mi);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000616
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000617 // handle implicit defs
Jim Laskeycd4317e2006-07-21 21:15:20 +0000618 if (tid.ImplicitDefs) {
619 for (const unsigned* id = tid.ImplicitDefs; *id; ++id)
620 handleRegisterDef(mbb, mi, *id);
621 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000622
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000623 // handle explicit defs
624 for (int i = mi->getNumOperands() - 1; i >= 0; --i) {
625 MachineOperand& mop = mi->getOperand(i);
626 // handle register defs - build intervals
627 if (mop.isRegister() && mop.getReg() && mop.isDef())
628 handleRegisterDef(mbb, mi, mop.getReg());
629 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000630 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000631 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000632}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000633
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000634/// AdjustCopiesBackFrom - We found a non-trivially-coallescable copy with IntA
635/// being the source and IntB being the dest, thus this defines a value number
636/// in IntB. If the source value number (in IntA) is defined by a copy from B,
637/// see if we can merge these two pieces of B into a single value number,
638/// eliminating a copy. For example:
639///
640/// A3 = B0
641/// ...
642/// B1 = A3 <- this copy
643///
644/// In this case, B0 can be extended to where the B1 copy lives, allowing the B1
645/// value number to be replaced with B0 (which simplifies the B liveinterval).
646///
647/// This returns true if an interval was modified.
648///
649bool LiveIntervals::AdjustCopiesBackFrom(LiveInterval &IntA, LiveInterval &IntB,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000650 MachineInstr *CopyMI) {
651 unsigned CopyIdx = getDefIndex(getInstructionIndex(CopyMI));
652
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000653 // BValNo is a value number in B that is defined by a copy from A. 'B3' in
654 // the example above.
655 LiveInterval::iterator BLR = IntB.FindLiveRangeContaining(CopyIdx);
656 unsigned BValNo = BLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000657
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000658 // Get the location that B is defined at. Two options: either this value has
659 // an unknown definition point or it is defined at CopyIdx. If unknown, we
660 // can't process it.
661 unsigned BValNoDefIdx = IntB.getInstForValNum(BValNo);
662 if (BValNoDefIdx == ~0U) return false;
663 assert(BValNoDefIdx == CopyIdx &&
664 "Copy doesn't define the value?");
Chris Lattneraa51a482005-10-21 06:49:50 +0000665
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000666 // AValNo is the value number in A that defines the copy, A0 in the example.
667 LiveInterval::iterator AValLR = IntA.FindLiveRangeContaining(CopyIdx-1);
668 unsigned AValNo = AValLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000669
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000670 // If AValNo is defined as a copy from IntB, we can potentially process this.
671
672 // Get the instruction that defines this value number.
Chris Lattner91725b72006-08-31 05:54:43 +0000673 unsigned SrcReg = IntA.getSrcRegForValNum(AValNo);
674 if (!SrcReg) return false; // Not defined by a copy.
Chris Lattneraa51a482005-10-21 06:49:50 +0000675
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000676 // If the value number is not defined by a copy instruction, ignore it.
Chris Lattneraa51a482005-10-21 06:49:50 +0000677
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000678 // If the source register comes from an interval other than IntB, we can't
679 // handle this.
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000680 if (rep(SrcReg) != IntB.reg) return false;
Chris Lattner91725b72006-08-31 05:54:43 +0000681
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000682 // Get the LiveRange in IntB that this value number starts with.
Chris Lattner91725b72006-08-31 05:54:43 +0000683 unsigned AValNoInstIdx = IntA.getInstForValNum(AValNo);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000684 LiveInterval::iterator ValLR = IntB.FindLiveRangeContaining(AValNoInstIdx-1);
685
686 // Make sure that the end of the live range is inside the same block as
687 // CopyMI.
688 MachineInstr *ValLREndInst = getInstructionFromIndex(ValLR->end-1);
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000689 if (!ValLREndInst ||
690 ValLREndInst->getParent() != CopyMI->getParent()) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000691
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000692 // Okay, we now know that ValLR ends in the same block that the CopyMI
693 // live-range starts. If there are no intervening live ranges between them in
694 // IntB, we can merge them.
695 if (ValLR+1 != BLR) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000696
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000697 DEBUG(std::cerr << "\nExtending: "; IntB.print(std::cerr, mri_));
Chris Lattnerba256032006-08-30 23:02:29 +0000698
699 // We are about to delete CopyMI, so need to remove it as the 'instruction
700 // that defines this value #'.
Chris Lattner91725b72006-08-31 05:54:43 +0000701 IntB.setValueNumberInfo(BValNo, std::make_pair(~0U, 0));
Chris Lattnerba256032006-08-30 23:02:29 +0000702
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000703 // Okay, we can merge them. We need to insert a new liverange:
704 // [ValLR.end, BLR.begin) of either value number, then we merge the
705 // two value numbers.
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000706 unsigned FillerStart = ValLR->end, FillerEnd = BLR->start;
707 IntB.addRange(LiveRange(FillerStart, FillerEnd, BValNo));
708
709 // If the IntB live range is assigned to a physical register, and if that
710 // physreg has aliases,
711 if (MRegisterInfo::isPhysicalRegister(IntB.reg)) {
712 for (const unsigned *AS = mri_->getAliasSet(IntB.reg); *AS; ++AS) {
713 LiveInterval &AliasLI = getInterval(*AS);
714 AliasLI.addRange(LiveRange(FillerStart, FillerEnd,
Chris Lattner91725b72006-08-31 05:54:43 +0000715 AliasLI.getNextValue(~0U, 0)));
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000716 }
717 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000718
719 // Okay, merge "B1" into the same value number as "B0".
720 if (BValNo != ValLR->ValId)
721 IntB.MergeValueNumberInto(BValNo, ValLR->ValId);
722 DEBUG(std::cerr << " result = "; IntB.print(std::cerr, mri_);
723 std::cerr << "\n");
Chris Lattneraa51a482005-10-21 06:49:50 +0000724
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000725 // Finally, delete the copy instruction.
726 RemoveMachineInstrFromMaps(CopyMI);
727 CopyMI->eraseFromParent();
728 ++numPeep;
Chris Lattneraa51a482005-10-21 06:49:50 +0000729 return true;
730}
731
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000732
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000733/// JoinCopy - Attempt to join intervals corresponding to SrcReg/DstReg,
734/// which are the src/dst of the copy instruction CopyMI. This returns true
735/// if the copy was successfully coallesced away, or if it is never possible
736/// to coallesce these this copy, due to register constraints. It returns
737/// false if it is not currently possible to coallesce this interval, but
738/// it may be possible if other things get coallesced.
739bool LiveIntervals::JoinCopy(MachineInstr *CopyMI,
740 unsigned SrcReg, unsigned DstReg) {
741
742
743 DEBUG(std::cerr << getInstructionIndex(CopyMI) << '\t' << *CopyMI);
744
745 // Get representative registers.
746 SrcReg = rep(SrcReg);
747 DstReg = rep(DstReg);
748
749 // If they are already joined we continue.
750 if (SrcReg == DstReg) {
751 DEBUG(std::cerr << "\tCopy already coallesced.\n");
752 return true; // Not coallescable.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000753 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000754
755 // If they are both physical registers, we cannot join them.
756 if (MRegisterInfo::isPhysicalRegister(SrcReg) &&
757 MRegisterInfo::isPhysicalRegister(DstReg)) {
758 DEBUG(std::cerr << "\tCan not coallesce physregs.\n");
759 return true; // Not coallescable.
760 }
761
762 // We only join virtual registers with allocatable physical registers.
763 if (MRegisterInfo::isPhysicalRegister(SrcReg) && !allocatableRegs_[SrcReg]){
764 DEBUG(std::cerr << "\tSrc reg is unallocatable physreg.\n");
765 return true; // Not coallescable.
766 }
767 if (MRegisterInfo::isPhysicalRegister(DstReg) && !allocatableRegs_[DstReg]){
768 DEBUG(std::cerr << "\tDst reg is unallocatable physreg.\n");
769 return true; // Not coallescable.
770 }
771
772 // If they are not of the same register class, we cannot join them.
773 if (differingRegisterClasses(SrcReg, DstReg)) {
774 DEBUG(std::cerr << "\tSrc/Dest are different register classes.\n");
775 return true; // Not coallescable.
776 }
777
778 LiveInterval &SrcInt = getInterval(SrcReg);
779 LiveInterval &DestInt = getInterval(DstReg);
780 assert(SrcInt.reg == SrcReg && DestInt.reg == DstReg &&
781 "Register mapping is horribly broken!");
782
783 DEBUG(std::cerr << "\t\tInspecting "; SrcInt.print(std::cerr, mri_);
784 std::cerr << " and "; DestInt.print(std::cerr, mri_);
785 std::cerr << ": ");
786
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000787 // Okay, attempt to join these two intervals. On failure, this returns false.
788 // Otherwise, if one of the intervals being joined is a physreg, this method
789 // always canonicalizes DestInt to be it. The output "SrcInt" will not have
790 // been modified, so we can use this information below to update aliases.
791 if (!JoinIntervals(DestInt, SrcInt)) {
792 // Coallescing failed.
793
794 // If we can eliminate the copy without merging the live ranges, do so now.
795 if (AdjustCopiesBackFrom(SrcInt, DestInt, CopyMI))
796 return true;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000797
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000798 // Otherwise, we are unable to join the intervals.
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000799 DEBUG(std::cerr << "Interference!\n");
800 return false;
801 }
802
Chris Lattnere7f729b2006-08-26 01:28:16 +0000803 bool Swapped = SrcReg == DestInt.reg;
804 if (Swapped)
805 std::swap(SrcReg, DstReg);
806 assert(MRegisterInfo::isVirtualRegister(SrcReg) &&
807 "LiveInterval::join didn't work right!");
808
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000809 // If we're about to merge live ranges into a physical register live range,
810 // we have to update any aliased register's live ranges to indicate that they
811 // have clobbered values for this range.
Chris Lattnere7f729b2006-08-26 01:28:16 +0000812 if (MRegisterInfo::isPhysicalRegister(DstReg)) {
813 for (const unsigned *AS = mri_->getAliasSet(DstReg); *AS; ++AS)
814 getInterval(*AS).MergeInClobberRanges(SrcInt);
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000815 }
816
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000817 DEBUG(std::cerr << "\n\t\tJoined. Result = "; DestInt.print(std::cerr, mri_);
818 std::cerr << "\n");
Chris Lattnere7f729b2006-08-26 01:28:16 +0000819
820 // If the intervals were swapped by Join, swap them back so that the register
821 // mapping (in the r2i map) is correct.
822 if (Swapped) SrcInt.swap(DestInt);
823 r2iMap_.erase(SrcReg);
824 r2rMap_[SrcReg] = DstReg;
825
Chris Lattnerbfe180a2006-08-31 05:58:59 +0000826 // Finally, delete the copy instruction.
827 RemoveMachineInstrFromMaps(CopyMI);
828 CopyMI->eraseFromParent();
829 ++numPeep;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000830 ++numJoins;
831 return true;
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000832}
833
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000834/// ComputeUltimateVN - Assuming we are going to join two live intervals,
835/// compute what the resultant value numbers for each value in the input two
836/// ranges will be. This is complicated by copies between the two which can
837/// and will commonly cause multiple value numbers to be merged into one.
838///
839/// VN is the value number that we're trying to resolve. InstDefiningValue
840/// keeps track of the new InstDefiningValue assignment for the result
841/// LiveInterval. ThisFromOther/OtherFromThis are sets that keep track of
842/// whether a value in this or other is a copy from the opposite set.
843/// ThisValNoAssignments/OtherValNoAssignments keep track of value #'s that have
844/// already been assigned.
845///
846/// ThisFromOther[x] - If x is defined as a copy from the other interval, this
847/// contains the value number the copy is from.
848///
849static unsigned ComputeUltimateVN(unsigned VN,
Chris Lattner91725b72006-08-31 05:54:43 +0000850 SmallVector<std::pair<unsigned,
851 unsigned>, 16> &ValueNumberInfo,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000852 SmallVector<int, 16> &ThisFromOther,
853 SmallVector<int, 16> &OtherFromThis,
854 SmallVector<int, 16> &ThisValNoAssignments,
855 SmallVector<int, 16> &OtherValNoAssignments,
856 LiveInterval &ThisLI, LiveInterval &OtherLI) {
857 // If the VN has already been computed, just return it.
858 if (ThisValNoAssignments[VN] >= 0)
859 return ThisValNoAssignments[VN];
Chris Lattner8a67f6e2006-09-01 07:00:23 +0000860// assert(ThisValNoAssignments[VN] != -2 && "Cyclic case?");
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000861
862 // If this val is not a copy from the other val, then it must be a new value
863 // number in the destination.
864 int OtherValNo = ThisFromOther[VN];
865 if (OtherValNo == -1) {
Chris Lattner91725b72006-08-31 05:54:43 +0000866 ValueNumberInfo.push_back(ThisLI.getValNumInfo(VN));
867 return ThisValNoAssignments[VN] = ValueNumberInfo.size()-1;
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000868 }
869
Chris Lattner8a67f6e2006-09-01 07:00:23 +0000870 // Otherwise, this *is* a copy from the RHS. If the other side has already
871 // been computed, return it.
872 if (OtherValNoAssignments[OtherValNo] >= 0)
873 return ThisValNoAssignments[VN] = OtherValNoAssignments[OtherValNo];
874
875 // Mark this value number as currently being computed, then ask what the
876 // ultimate value # of the other value is.
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000877 ThisValNoAssignments[VN] = -2;
878 unsigned UltimateVN =
Chris Lattner91725b72006-08-31 05:54:43 +0000879 ComputeUltimateVN(OtherValNo, ValueNumberInfo,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000880 OtherFromThis, ThisFromOther,
881 OtherValNoAssignments, ThisValNoAssignments,
882 OtherLI, ThisLI);
883 return ThisValNoAssignments[VN] = UltimateVN;
884}
885
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000886/// JoinIntervals - Attempt to join these two intervals. On failure, this
887/// returns false. Otherwise, if one of the intervals being joined is a
888/// physreg, this method always canonicalizes LHS to be it. The output
889/// "RHS" will not have been modified, so we can use this information
890/// below to update aliases.
891bool LiveIntervals::JoinIntervals(LiveInterval &LHS, LiveInterval &RHS) {
Chris Lattner2ebfa0c2006-08-31 06:48:26 +0000892 // Compute the final value assignment, assuming that the live ranges can be
893 // coallesced.
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000894 SmallVector<int, 16> LHSValNoAssignments;
895 SmallVector<int, 16> RHSValNoAssignments;
Chris Lattner91725b72006-08-31 05:54:43 +0000896 SmallVector<std::pair<unsigned,unsigned>, 16> ValueNumberInfo;
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000897 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
898 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
Chris Lattner238416c2006-09-01 06:10:18 +0000899 ValueNumberInfo.reserve(LHS.getNumValNums() + RHS.getNumValNums());
900
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000901 // Compute ultimate value numbers for the LHS and RHS values.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +0000902 if (RHS.containsOneValue()) {
903 // Copies from a liveinterval with a single value are simple to handle and
904 // very common, handle the special case here. This is important, because
905 // often RHS is small and LHS is large (e.g. a physreg).
906
907 // Find out if the RHS is defined as a copy from some value in the LHS.
908 int RHSValID = -1;
909 std::pair<unsigned,unsigned> RHSValNoInfo;
910 if (unsigned RHSSrcReg = RHS.getSrcRegForValNum(0)) {
911 if (rep(RHSSrcReg) != LHS.reg) {
912 RHSValNoInfo = RHS.getValNumInfo(0);
913 } else {
914 // It was defined as a copy from the LHS, find out what value # it is.
915 unsigned ValInst = RHS.getInstForValNum(0);
916 RHSValID = LHS.getLiveRangeContaining(ValInst-1)->ValId;
917 RHSValNoInfo = LHS.getValNumInfo(RHSValID);
918 }
919 } else {
920 RHSValNoInfo = RHS.getValNumInfo(0);
921 }
922
923 ValueNumberInfo.resize(LHS.getNumValNums());
924
925 // Okay, *all* of the values in LHS that are defined as a copy from RHS
926 // should now get updated.
927 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
928 if (unsigned LHSSrcReg = LHS.getSrcRegForValNum(VN)) {
929 if (rep(LHSSrcReg) != RHS.reg) {
930 // If this is not a copy from the RHS, its value number will be
931 // unmodified by the coallescing.
932 ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
933 LHSValNoAssignments[VN] = VN;
934 } else if (RHSValID == -1) {
935 // Otherwise, it is a copy from the RHS, and we don't already have a
936 // value# for it. Keep the current value number, but remember it.
937 LHSValNoAssignments[VN] = RHSValID = VN;
938 ValueNumberInfo[VN] = RHSValNoInfo;
939 } else {
940 // Otherwise, use the specified value #.
941 LHSValNoAssignments[VN] = RHSValID;
942 if (VN != (unsigned)RHSValID)
943 ValueNumberInfo[VN].first = ~1U;
944 else
945 ValueNumberInfo[VN] = RHSValNoInfo;
946 }
947 } else {
948 ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
949 LHSValNoAssignments[VN] = VN;
950 }
951 }
952
953 assert(RHSValID != -1 && "Didn't find value #?");
954 RHSValNoAssignments[0] = RHSValID;
955
956 } else {
Chris Lattner238416c2006-09-01 06:10:18 +0000957 // Loop over the value numbers of the LHS, seeing if any are defined from
958 // the RHS.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +0000959 SmallVector<int, 16> LHSValsDefinedFromRHS;
960 LHSValsDefinedFromRHS.resize(LHS.getNumValNums(), -1);
961 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
962 unsigned ValSrcReg = LHS.getSrcRegForValNum(VN);
963 if (ValSrcReg == 0) // Src not defined by a copy?
964 continue;
965
Chris Lattner238416c2006-09-01 06:10:18 +0000966 // DstReg is known to be a register in the LHS interval. If the src is
967 // from the RHS interval, we can use its value #.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +0000968 if (rep(ValSrcReg) != RHS.reg)
969 continue;
970
971 // Figure out the value # from the RHS.
972 unsigned ValInst = LHS.getInstForValNum(VN);
973 LHSValsDefinedFromRHS[VN] = RHS.getLiveRangeContaining(ValInst-1)->ValId;
974 }
975
Chris Lattner238416c2006-09-01 06:10:18 +0000976 // Loop over the value numbers of the RHS, seeing if any are defined from
977 // the LHS.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +0000978 SmallVector<int, 16> RHSValsDefinedFromLHS;
979 RHSValsDefinedFromLHS.resize(RHS.getNumValNums(), -1);
980 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
981 unsigned ValSrcReg = RHS.getSrcRegForValNum(VN);
982 if (ValSrcReg == 0) // Src not defined by a copy?
983 continue;
984
Chris Lattner238416c2006-09-01 06:10:18 +0000985 // DstReg is known to be a register in the RHS interval. If the src is
986 // from the LHS interval, we can use its value #.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +0000987 if (rep(ValSrcReg) != LHS.reg)
988 continue;
989
990 // Figure out the value # from the LHS.
991 unsigned ValInst = RHS.getInstForValNum(VN);
992 RHSValsDefinedFromLHS[VN] = LHS.getLiveRangeContaining(ValInst-1)->ValId;
993 }
994
995 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
Chris Lattner8a67f6e2006-09-01 07:00:23 +0000996 if (LHSValNoAssignments[VN] >= 0 || LHS.getInstForValNum(VN) == ~2U)
997 continue;
Chris Lattner2ebfa0c2006-08-31 06:48:26 +0000998 ComputeUltimateVN(VN, ValueNumberInfo,
999 LHSValsDefinedFromRHS, RHSValsDefinedFromLHS,
1000 LHSValNoAssignments, RHSValNoAssignments, LHS, RHS);
1001 }
1002 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001003 if (RHSValNoAssignments[VN] >= 0 || RHS.getInstForValNum(VN) == ~2U)
1004 continue;
1005 // If this value number isn't a copy from the LHS, it's a new number.
1006 if (RHSValsDefinedFromLHS[VN] == -1) {
1007 ValueNumberInfo.push_back(RHS.getValNumInfo(VN));
1008 RHSValNoAssignments[VN] = ValueNumberInfo.size()-1;
1009 continue;
1010 }
1011
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001012 ComputeUltimateVN(VN, ValueNumberInfo,
1013 RHSValsDefinedFromLHS, LHSValsDefinedFromRHS,
1014 RHSValNoAssignments, LHSValNoAssignments, RHS, LHS);
1015 }
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001016 }
1017
1018 // Armed with the mappings of LHS/RHS values to ultimate values, walk the
1019 // interval lists to see if these intervals are coallescable.
1020 LiveInterval::const_iterator I = LHS.begin();
1021 LiveInterval::const_iterator IE = LHS.end();
1022 LiveInterval::const_iterator J = RHS.begin();
1023 LiveInterval::const_iterator JE = RHS.end();
1024
1025 // Skip ahead until the first place of potential sharing.
1026 if (I->start < J->start) {
1027 I = std::upper_bound(I, IE, J->start);
1028 if (I != LHS.begin()) --I;
1029 } else if (J->start < I->start) {
1030 J = std::upper_bound(J, JE, I->start);
1031 if (J != RHS.begin()) --J;
1032 }
1033
1034 while (1) {
1035 // Determine if these two live ranges overlap.
1036 bool Overlaps;
1037 if (I->start < J->start) {
1038 Overlaps = I->end > J->start;
1039 } else {
1040 Overlaps = J->end > I->start;
1041 }
1042
1043 // If so, check value # info to determine if they are really different.
1044 if (Overlaps) {
1045 // If the live range overlap will map to the same value number in the
1046 // result liverange, we can still coallesce them. If not, we can't.
1047 if (LHSValNoAssignments[I->ValId] != RHSValNoAssignments[J->ValId])
1048 return false;
1049 }
1050
1051 if (I->end < J->end) {
1052 ++I;
1053 if (I == IE) break;
1054 } else {
1055 ++J;
1056 if (J == JE) break;
1057 }
1058 }
1059
1060 // If we get here, we know that we can coallesce the live ranges. Ask the
1061 // intervals to coallesce themselves now.
1062 LHS.join(RHS, &LHSValNoAssignments[0], &RHSValNoAssignments[0],
Chris Lattner91725b72006-08-31 05:54:43 +00001063 ValueNumberInfo);
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001064 return true;
1065}
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001066
1067
Chris Lattnercc0d1562004-07-19 14:40:29 +00001068namespace {
1069 // DepthMBBCompare - Comparison predicate that sort first based on the loop
1070 // depth of the basic block (the unsigned), and then on the MBB number.
1071 struct DepthMBBCompare {
1072 typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair;
1073 bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const {
1074 if (LHS.first > RHS.first) return true; // Deeper loops first
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001075 return LHS.first == RHS.first &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001076 LHS.second->getNumber() < RHS.second->getNumber();
Chris Lattnercc0d1562004-07-19 14:40:29 +00001077 }
1078 };
1079}
Chris Lattner1c5c0442004-07-19 14:08:10 +00001080
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001081
Chris Lattnera2a8f092006-09-01 04:02:42 +00001082void LiveIntervals::CopyCoallesceInMBB(MachineBasicBlock *MBB) {
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001083 DEBUG(std::cerr << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
1084
1085 for (MachineBasicBlock::iterator MII = MBB->begin(), E = MBB->end();
1086 MII != E;) {
1087 MachineInstr *Inst = MII++;
1088
1089 // If this isn't a copy, we can't join intervals.
1090 unsigned SrcReg, DstReg;
1091 if (!tii_->isMoveInstr(*Inst, SrcReg, DstReg)) continue;
1092
Chris Lattnera2a8f092006-09-01 04:02:42 +00001093 JoinCopy(Inst, SrcReg, DstReg);
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001094 }
1095}
1096
1097
Chris Lattnercc0d1562004-07-19 14:40:29 +00001098void LiveIntervals::joinIntervals() {
1099 DEBUG(std::cerr << "********** JOINING INTERVALS ***********\n");
1100
1101 const LoopInfo &LI = getAnalysis<LoopInfo>();
1102 if (LI.begin() == LI.end()) {
1103 // If there are no loops in the function, join intervals in function order.
Chris Lattner1c5c0442004-07-19 14:08:10 +00001104 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
1105 I != E; ++I)
Chris Lattnera2a8f092006-09-01 04:02:42 +00001106 CopyCoallesceInMBB(I);
Chris Lattnercc0d1562004-07-19 14:40:29 +00001107 } else {
1108 // Otherwise, join intervals in inner loops before other intervals.
1109 // Unfortunately we can't just iterate over loop hierarchy here because
1110 // there may be more MBB's than BB's. Collect MBB's for sorting.
1111 std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs;
1112 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
1113 I != E; ++I)
1114 MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I));
1115
1116 // Sort by loop depth.
1117 std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare());
1118
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001119 // Finally, join intervals in loop nest order.
Chris Lattnercc0d1562004-07-19 14:40:29 +00001120 for (unsigned i = 0, e = MBBs.size(); i != e; ++i)
Chris Lattnera2a8f092006-09-01 04:02:42 +00001121 CopyCoallesceInMBB(MBBs[i].second);
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001122 }
1123
Chris Lattnerc83e40d2004-07-25 03:24:11 +00001124 DEBUG(std::cerr << "*** Register mapping ***\n");
Alkis Evlogimenos5d0d1e32004-09-08 03:01:50 +00001125 DEBUG(for (int i = 0, e = r2rMap_.size(); i != e; ++i)
Chris Lattner7c10b0d2006-08-21 22:56:29 +00001126 if (r2rMap_[i]) {
1127 std::cerr << " reg " << i << " -> ";
1128 printRegName(r2rMap_[i]);
1129 std::cerr << "\n";
1130 });
Chris Lattner1c5c0442004-07-19 14:08:10 +00001131}
1132
Evan Cheng647c15e2006-05-12 06:06:34 +00001133/// Return true if the two specified registers belong to different register
1134/// classes. The registers may be either phys or virt regs.
1135bool LiveIntervals::differingRegisterClasses(unsigned RegA,
1136 unsigned RegB) const {
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +00001137
Chris Lattner7ac2d312004-07-24 02:59:07 +00001138 // Get the register classes for the first reg.
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001139 if (MRegisterInfo::isPhysicalRegister(RegA)) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001140 assert(MRegisterInfo::isVirtualRegister(RegB) &&
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001141 "Shouldn't consider two physregs!");
Evan Cheng647c15e2006-05-12 06:06:34 +00001142 return !mf_->getSSARegMap()->getRegClass(RegB)->contains(RegA);
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001143 }
Chris Lattner7ac2d312004-07-24 02:59:07 +00001144
1145 // Compare against the regclass for the second reg.
Evan Cheng647c15e2006-05-12 06:06:34 +00001146 const TargetRegisterClass *RegClass = mf_->getSSARegMap()->getRegClass(RegA);
1147 if (MRegisterInfo::isVirtualRegister(RegB))
1148 return RegClass != mf_->getSSARegMap()->getRegClass(RegB);
1149 else
1150 return !RegClass->contains(RegB);
Chris Lattner7ac2d312004-07-24 02:59:07 +00001151}
1152
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001153LiveInterval LiveIntervals::createInterval(unsigned reg) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001154 float Weight = MRegisterInfo::isPhysicalRegister(reg) ?
Chris Lattnerc9d94d12006-08-27 12:47:48 +00001155 (float)HUGE_VAL : 0.0F;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001156 return LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +00001157}