blob: a77401e3595a622d4f29455626bafd1a8f618333 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
44#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000047#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000050#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000052#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000054#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000056#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include <algorithm>
58using namespace llvm;
59
Dale Johannesen601d3c02008-09-05 01:48:15 +000060/// LimitFloatPrecision - Generate low-precision inline sequences for
61/// some float libcalls (6, 8 or 12 bits).
62static unsigned LimitFloatPrecision;
63
64static cl::opt<unsigned, true>
65LimitFPPrecision("limit-float-precision",
66 cl::desc("Generate low-precision inline sequences "
67 "for some float libcalls"),
68 cl::location(LimitFloatPrecision),
69 cl::init(0));
70
Andrew Trickde91f3c2010-11-12 17:50:46 +000071// Limit the width of DAG chains. This is important in general to prevent
72// prevent DAG-based analysis from blowing up. For example, alias analysis and
73// load clustering may not complete in reasonable time. It is difficult to
74// recognize and avoid this situation within each individual analysis, and
75// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000076// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000077//
78// MaxParallelChains default is arbitrarily high to avoid affecting
79// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000080// sequence over this should have been converted to llvm.memcpy by the
81// frontend. It easy to induce this behavior with .ll code such as:
82// %buffer = alloca [4096 x i8]
83// %data = load [4096 x i8]* %argPtr
84// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000085static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000086
Chris Lattner3ac18842010-08-24 23:20:40 +000087static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
88 const SDValue *Parts, unsigned NumParts,
89 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091/// getCopyFromParts - Create a value that contains the specified legal parts
92/// combined into the value they represent. If the parts combine to a type
93/// larger then ValueVT then AssertOp can be used to specify whether the extra
94/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
95/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000096static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000097 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000098 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000099 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000100 if (ValueVT.isVector())
101 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000103 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000104 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 SDValue Val = Parts[0];
106
107 if (NumParts > 1) {
108 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000109 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 unsigned PartBits = PartVT.getSizeInBits();
111 unsigned ValueBits = ValueVT.getSizeInBits();
112
113 // Assemble the power of 2 part.
114 unsigned RoundParts = NumParts & (NumParts - 1) ?
115 1 << Log2_32(NumParts) : NumParts;
116 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000117 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000118 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000119 SDValue Lo, Hi;
120
Owen Anderson23b9b192009-08-12 00:36:31 +0000121 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000124 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000125 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000126 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000127 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000129 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
130 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000131 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000132
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 if (TLI.isBigEndian())
134 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000135
Chris Lattner3ac18842010-08-24 23:20:40 +0000136 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137
138 if (RoundParts < NumParts) {
139 // Assemble the trailing non-power-of-2 part.
140 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000141 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000142 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000143 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000144
145 // Combine the round and odd parts.
146 Lo = Val;
147 if (TLI.isBigEndian())
148 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000149 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000150 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
151 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000152 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000153 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000154 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
155 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000156 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000157 } else if (PartVT.isFloatingPoint()) {
158 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000160 "Unexpected split");
161 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000162 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
163 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000164 if (TLI.isBigEndian())
165 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000166 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000167 } else {
168 // FP split into integer parts (soft fp)
169 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
170 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000171 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000172 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000173 }
174 }
175
176 // There is now one part, held in Val. Correct it to match ValueVT.
177 PartVT = Val.getValueType();
178
179 if (PartVT == ValueVT)
180 return Val;
181
Chris Lattner3ac18842010-08-24 23:20:40 +0000182 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000183 if (ValueVT.bitsLT(PartVT)) {
184 // For a truncate, see if we have any information to
185 // indicate whether the truncated bits will always be
186 // zero or sign-extension.
187 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000188 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000189 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000190 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 }
194
195 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000196 // FP_ROUND's are always exact here.
197 if (ValueVT.bitsLT(Val.getValueType()))
198 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000199 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000200
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000202 }
203
Bill Wendling4533cac2010-01-28 21:51:40 +0000204 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000205 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000206
Torok Edwinc23197a2009-07-14 16:55:14 +0000207 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000208 return SDValue();
209}
210
Chris Lattner3ac18842010-08-24 23:20:40 +0000211/// getCopyFromParts - Create a value that contains the specified legal parts
212/// combined into the value they represent. If the parts combine to a type
213/// larger then ValueVT then AssertOp can be used to specify whether the extra
214/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
215/// (ISD::AssertSext).
216static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
217 const SDValue *Parts, unsigned NumParts,
218 EVT PartVT, EVT ValueVT) {
219 assert(ValueVT.isVector() && "Not a vector value");
220 assert(NumParts > 0 && "No parts to assemble!");
221 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
222 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000223
Chris Lattner3ac18842010-08-24 23:20:40 +0000224 // Handle a multi-element vector.
225 if (NumParts > 1) {
226 EVT IntermediateVT, RegisterVT;
227 unsigned NumIntermediates;
228 unsigned NumRegs =
229 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
230 NumIntermediates, RegisterVT);
231 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
232 NumParts = NumRegs; // Silence a compiler warning.
233 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
234 assert(RegisterVT == Parts[0].getValueType() &&
235 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000236
Chris Lattner3ac18842010-08-24 23:20:40 +0000237 // Assemble the parts into intermediate operands.
238 SmallVector<SDValue, 8> Ops(NumIntermediates);
239 if (NumIntermediates == NumParts) {
240 // If the register was not expanded, truncate or copy the value,
241 // as appropriate.
242 for (unsigned i = 0; i != NumParts; ++i)
243 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
244 PartVT, IntermediateVT);
245 } else if (NumParts > 0) {
246 // If the intermediate type was expanded, build the intermediate
247 // operands from the parts.
248 assert(NumParts % NumIntermediates == 0 &&
249 "Must expand into a divisible number of parts!");
250 unsigned Factor = NumParts / NumIntermediates;
251 for (unsigned i = 0; i != NumIntermediates; ++i)
252 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
253 PartVT, IntermediateVT);
254 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000255
Chris Lattner3ac18842010-08-24 23:20:40 +0000256 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
257 // intermediate operands.
258 Val = DAG.getNode(IntermediateVT.isVector() ?
259 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
260 ValueVT, &Ops[0], NumIntermediates);
261 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000262
Chris Lattner3ac18842010-08-24 23:20:40 +0000263 // There is now one part, held in Val. Correct it to match ValueVT.
264 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000265
Chris Lattner3ac18842010-08-24 23:20:40 +0000266 if (PartVT == ValueVT)
267 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000268
Chris Lattnere6f7c262010-08-25 22:49:25 +0000269 if (PartVT.isVector()) {
270 // If the element type of the source/dest vectors are the same, but the
271 // parts vector has more elements than the value vector, then we have a
272 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
273 // elements we want.
274 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
275 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
276 "Cannot narrow, it would be a lossy transformation");
277 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
278 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000279 }
280
Chris Lattnere6f7c262010-08-25 22:49:25 +0000281 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000282 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
283 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
284
285 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
286 "Cannot handle this kind of promotion");
287 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000288 bool Smaller = ValueVT.bitsLE(PartVT);
289 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
290 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000291
Chris Lattnere6f7c262010-08-25 22:49:25 +0000292 }
Eric Christopher471e4222011-06-08 23:55:35 +0000293
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000294 // Trivial bitcast if the types are the same size and the destination
295 // vector type is legal.
296 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
297 TLI.isTypeLegal(ValueVT))
298 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000299
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000300 // Handle cases such as i8 -> <1 x i1>
301 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000302 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000303
304 if (ValueVT.getVectorNumElements() == 1 &&
305 ValueVT.getVectorElementType() != PartVT) {
306 bool Smaller = ValueVT.bitsLE(PartVT);
307 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
308 DL, ValueVT.getScalarType(), Val);
309 }
310
Chris Lattner3ac18842010-08-24 23:20:40 +0000311 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
312}
313
314
315
Chris Lattnera13b8602010-08-24 23:10:06 +0000316
317static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
318 SDValue Val, SDValue *Parts, unsigned NumParts,
319 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000321/// getCopyToParts - Create a series of nodes that contain the specified value
322/// split into legal parts. If the parts contain more bits than Val, then, for
323/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000324static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000325 SDValue Val, SDValue *Parts, unsigned NumParts,
326 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000328 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000329
Chris Lattnera13b8602010-08-24 23:10:06 +0000330 // Handle the vector case separately.
331 if (ValueVT.isVector())
332 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000333
Chris Lattnera13b8602010-08-24 23:10:06 +0000334 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000335 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000336 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000337 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
338
Chris Lattnera13b8602010-08-24 23:10:06 +0000339 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000340 return;
341
Chris Lattnera13b8602010-08-24 23:10:06 +0000342 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
343 if (PartVT == ValueVT) {
344 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000345 Parts[0] = Val;
346 return;
347 }
348
Chris Lattnera13b8602010-08-24 23:10:06 +0000349 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
350 // If the parts cover more bits than the value has, promote the value.
351 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
352 assert(NumParts == 1 && "Do not know what to promote to!");
353 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
354 } else {
355 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000356 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000357 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
358 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
359 }
360 } else if (PartBits == ValueVT.getSizeInBits()) {
361 // Different types of the same size.
362 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000363 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000364 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
365 // If the parts cover less bits than value has, truncate the value.
366 assert(PartVT.isInteger() && ValueVT.isInteger() &&
367 "Unknown mismatch!");
368 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
369 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
370 }
371
372 // The value may have changed - recompute ValueVT.
373 ValueVT = Val.getValueType();
374 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
375 "Failed to tile the value with PartVT!");
376
377 if (NumParts == 1) {
378 assert(PartVT == ValueVT && "Type conversion failed!");
379 Parts[0] = Val;
380 return;
381 }
382
383 // Expand the value into multiple parts.
384 if (NumParts & (NumParts - 1)) {
385 // The number of parts is not a power of 2. Split off and copy the tail.
386 assert(PartVT.isInteger() && ValueVT.isInteger() &&
387 "Do not know what to expand to!");
388 unsigned RoundParts = 1 << Log2_32(NumParts);
389 unsigned RoundBits = RoundParts * PartBits;
390 unsigned OddParts = NumParts - RoundParts;
391 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
392 DAG.getIntPtrConstant(RoundBits));
393 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
394
395 if (TLI.isBigEndian())
396 // The odd parts were reversed by getCopyToParts - unreverse them.
397 std::reverse(Parts + RoundParts, Parts + NumParts);
398
399 NumParts = RoundParts;
400 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
401 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
402 }
403
404 // The number of parts is a power of 2. Repeatedly bisect the value using
405 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000406 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000407 EVT::getIntegerVT(*DAG.getContext(),
408 ValueVT.getSizeInBits()),
409 Val);
410
411 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
412 for (unsigned i = 0; i < NumParts; i += StepSize) {
413 unsigned ThisBits = StepSize * PartBits / 2;
414 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
415 SDValue &Part0 = Parts[i];
416 SDValue &Part1 = Parts[i+StepSize/2];
417
418 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
419 ThisVT, Part0, DAG.getIntPtrConstant(1));
420 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
421 ThisVT, Part0, DAG.getIntPtrConstant(0));
422
423 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000424 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
425 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000426 }
427 }
428 }
429
430 if (TLI.isBigEndian())
431 std::reverse(Parts, Parts + OrigNumParts);
432}
433
434
435/// getCopyToPartsVector - Create a series of nodes that contain the specified
436/// value split into legal parts.
437static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
438 SDValue Val, SDValue *Parts, unsigned NumParts,
439 EVT PartVT) {
440 EVT ValueVT = Val.getValueType();
441 assert(ValueVT.isVector() && "Not a vector");
442 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000443
Chris Lattnera13b8602010-08-24 23:10:06 +0000444 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000445 if (PartVT == ValueVT) {
446 // Nothing to do.
447 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
448 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000449 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000450 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000451 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000452 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
453 EVT ElementVT = PartVT.getVectorElementType();
454 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
455 // undef elements.
456 SmallVector<SDValue, 16> Ops;
457 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
458 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
459 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000460
Chris Lattnere6f7c262010-08-25 22:49:25 +0000461 for (unsigned i = ValueVT.getVectorNumElements(),
462 e = PartVT.getVectorNumElements(); i != e; ++i)
463 Ops.push_back(DAG.getUNDEF(ElementVT));
464
465 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
466
467 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000468
Chris Lattnere6f7c262010-08-25 22:49:25 +0000469 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
470 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000471 } else if (PartVT.isVector() &&
472 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000473 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000474 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
475
476 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000477 bool Smaller = PartVT.bitsLE(ValueVT);
478 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
479 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000480 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000481 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000482 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000483 "Only trivial vector-to-scalar conversions should get here!");
484 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
485 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000486
487 bool Smaller = ValueVT.bitsLE(PartVT);
488 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
489 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000490 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000491
Chris Lattnera13b8602010-08-24 23:10:06 +0000492 Parts[0] = Val;
493 return;
494 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000495
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000497 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000498 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000499 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000500 IntermediateVT,
501 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000502 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000504 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
505 NumParts = NumRegs; // Silence a compiler warning.
506 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000508 // Split the vector into intermediate operands.
509 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000510 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000511 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000512 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000513 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000514 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000515 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000516 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000517 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000518 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000520 // Split the intermediate operands into legal parts.
521 if (NumParts == NumIntermediates) {
522 // If the register was not expanded, promote or copy the value,
523 // as appropriate.
524 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000525 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000526 } else if (NumParts > 0) {
527 // If the intermediate type was expanded, split each the value into
528 // legal parts.
529 assert(NumParts % NumIntermediates == 0 &&
530 "Must expand into a divisible number of parts!");
531 unsigned Factor = NumParts / NumIntermediates;
532 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000533 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000534 }
535}
536
Chris Lattnera13b8602010-08-24 23:10:06 +0000537
538
539
Dan Gohman462f6b52010-05-29 17:53:24 +0000540namespace {
541 /// RegsForValue - This struct represents the registers (physical or virtual)
542 /// that a particular set of values is assigned, and the type information
543 /// about the value. The most common situation is to represent one value at a
544 /// time, but struct or array values are handled element-wise as multiple
545 /// values. The splitting of aggregates is performed recursively, so that we
546 /// never have aggregate-typed registers. The values at this point do not
547 /// necessarily have legal types, so each value may require one or more
548 /// registers of some legal type.
549 ///
550 struct RegsForValue {
551 /// ValueVTs - The value types of the values, which may not be legal, and
552 /// may need be promoted or synthesized from one or more registers.
553 ///
554 SmallVector<EVT, 4> ValueVTs;
555
556 /// RegVTs - The value types of the registers. This is the same size as
557 /// ValueVTs and it records, for each value, what the type of the assigned
558 /// register or registers are. (Individual values are never synthesized
559 /// from more than one type of register.)
560 ///
561 /// With virtual registers, the contents of RegVTs is redundant with TLI's
562 /// getRegisterType member function, however when with physical registers
563 /// it is necessary to have a separate record of the types.
564 ///
565 SmallVector<EVT, 4> RegVTs;
566
567 /// Regs - This list holds the registers assigned to the values.
568 /// Each legal or promoted value requires one register, and each
569 /// expanded value requires multiple registers.
570 ///
571 SmallVector<unsigned, 4> Regs;
572
573 RegsForValue() {}
574
575 RegsForValue(const SmallVector<unsigned, 4> &regs,
576 EVT regvt, EVT valuevt)
577 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
578
Dan Gohman462f6b52010-05-29 17:53:24 +0000579 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000580 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000581 ComputeValueVTs(tli, Ty, ValueVTs);
582
583 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
584 EVT ValueVT = ValueVTs[Value];
585 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
586 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
587 for (unsigned i = 0; i != NumRegs; ++i)
588 Regs.push_back(Reg + i);
589 RegVTs.push_back(RegisterVT);
590 Reg += NumRegs;
591 }
592 }
593
594 /// areValueTypesLegal - Return true if types of all the values are legal.
595 bool areValueTypesLegal(const TargetLowering &TLI) {
596 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
597 EVT RegisterVT = RegVTs[Value];
598 if (!TLI.isTypeLegal(RegisterVT))
599 return false;
600 }
601 return true;
602 }
603
604 /// append - Add the specified values to this one.
605 void append(const RegsForValue &RHS) {
606 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
607 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
608 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
609 }
610
611 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
612 /// this value and returns the result as a ValueVTs value. This uses
613 /// Chain/Flag as the input and updates them for the output Chain/Flag.
614 /// If the Flag pointer is NULL, no flag is used.
615 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
616 DebugLoc dl,
617 SDValue &Chain, SDValue *Flag) const;
618
619 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
620 /// specified value into the registers specified by this object. This uses
621 /// Chain/Flag as the input and updates them for the output Chain/Flag.
622 /// If the Flag pointer is NULL, no flag is used.
623 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
624 SDValue &Chain, SDValue *Flag) const;
625
626 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
627 /// operand list. This adds the code marker, matching input operand index
628 /// (if applicable), and includes the number of values added into it.
629 void AddInlineAsmOperands(unsigned Kind,
630 bool HasMatching, unsigned MatchingIdx,
631 SelectionDAG &DAG,
632 std::vector<SDValue> &Ops) const;
633 };
634}
635
636/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
637/// this value and returns the result as a ValueVT value. This uses
638/// Chain/Flag as the input and updates them for the output Chain/Flag.
639/// If the Flag pointer is NULL, no flag is used.
640SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
641 FunctionLoweringInfo &FuncInfo,
642 DebugLoc dl,
643 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000644 // A Value with type {} or [0 x %t] needs no registers.
645 if (ValueVTs.empty())
646 return SDValue();
647
Dan Gohman462f6b52010-05-29 17:53:24 +0000648 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
649
650 // Assemble the legal parts into the final values.
651 SmallVector<SDValue, 4> Values(ValueVTs.size());
652 SmallVector<SDValue, 8> Parts;
653 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
654 // Copy the legal parts from the registers.
655 EVT ValueVT = ValueVTs[Value];
656 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
657 EVT RegisterVT = RegVTs[Value];
658
659 Parts.resize(NumRegs);
660 for (unsigned i = 0; i != NumRegs; ++i) {
661 SDValue P;
662 if (Flag == 0) {
663 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
664 } else {
665 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
666 *Flag = P.getValue(2);
667 }
668
669 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000670 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000671
672 // If the source register was virtual and if we know something about it,
673 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000674 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000675 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000676 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000677
678 const FunctionLoweringInfo::LiveOutInfo *LOI =
679 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
680 if (!LOI)
681 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000682
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000683 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000684 unsigned NumSignBits = LOI->NumSignBits;
685 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000686
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000687 // FIXME: We capture more information than the dag can represent. For
688 // now, just use the tightest assertzext/assertsext possible.
689 bool isSExt = true;
690 EVT FromVT(MVT::Other);
691 if (NumSignBits == RegSize)
692 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
693 else if (NumZeroBits >= RegSize-1)
694 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
695 else if (NumSignBits > RegSize-8)
696 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
697 else if (NumZeroBits >= RegSize-8)
698 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
699 else if (NumSignBits > RegSize-16)
700 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
701 else if (NumZeroBits >= RegSize-16)
702 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
703 else if (NumSignBits > RegSize-32)
704 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
705 else if (NumZeroBits >= RegSize-32)
706 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
707 else
708 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000709
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000710 // Add an assertion node.
711 assert(FromVT != MVT::Other);
712 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
713 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000714 }
715
716 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
717 NumRegs, RegisterVT, ValueVT);
718 Part += NumRegs;
719 Parts.clear();
720 }
721
722 return DAG.getNode(ISD::MERGE_VALUES, dl,
723 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
724 &Values[0], ValueVTs.size());
725}
726
727/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
728/// specified value into the registers specified by this object. This uses
729/// Chain/Flag as the input and updates them for the output Chain/Flag.
730/// If the Flag pointer is NULL, no flag is used.
731void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
732 SDValue &Chain, SDValue *Flag) const {
733 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
734
735 // Get the list of the values's legal parts.
736 unsigned NumRegs = Regs.size();
737 SmallVector<SDValue, 8> Parts(NumRegs);
738 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
739 EVT ValueVT = ValueVTs[Value];
740 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
741 EVT RegisterVT = RegVTs[Value];
742
Chris Lattner3ac18842010-08-24 23:20:40 +0000743 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000744 &Parts[Part], NumParts, RegisterVT);
745 Part += NumParts;
746 }
747
748 // Copy the parts into the registers.
749 SmallVector<SDValue, 8> Chains(NumRegs);
750 for (unsigned i = 0; i != NumRegs; ++i) {
751 SDValue Part;
752 if (Flag == 0) {
753 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
754 } else {
755 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
756 *Flag = Part.getValue(1);
757 }
758
759 Chains[i] = Part.getValue(0);
760 }
761
762 if (NumRegs == 1 || Flag)
763 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
764 // flagged to it. That is the CopyToReg nodes and the user are considered
765 // a single scheduling unit. If we create a TokenFactor and return it as
766 // chain, then the TokenFactor is both a predecessor (operand) of the
767 // user as well as a successor (the TF operands are flagged to the user).
768 // c1, f1 = CopyToReg
769 // c2, f2 = CopyToReg
770 // c3 = TokenFactor c1, c2
771 // ...
772 // = op c3, ..., f2
773 Chain = Chains[NumRegs-1];
774 else
775 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
776}
777
778/// AddInlineAsmOperands - Add this value to the specified inlineasm node
779/// operand list. This adds the code marker and includes the number of
780/// values added into it.
781void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
782 unsigned MatchingIdx,
783 SelectionDAG &DAG,
784 std::vector<SDValue> &Ops) const {
785 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
786
787 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
788 if (HasMatching)
789 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000790 else if (!Regs.empty() &&
791 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
792 // Put the register class of the virtual registers in the flag word. That
793 // way, later passes can recompute register class constraints for inline
794 // assembly as well as normal instructions.
795 // Don't do this for tied operands that can use the regclass information
796 // from the def.
797 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
798 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
799 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
800 }
801
Dan Gohman462f6b52010-05-29 17:53:24 +0000802 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
803 Ops.push_back(Res);
804
805 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
806 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
807 EVT RegisterVT = RegVTs[Value];
808 for (unsigned i = 0; i != NumRegs; ++i) {
809 assert(Reg < Regs.size() && "Mismatch in # registers expected");
810 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
811 }
812 }
813}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000814
Dan Gohman2048b852009-11-23 18:04:58 +0000815void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000816 AA = &aa;
817 GFI = gfi;
818 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000819 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000820}
821
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000822/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000823/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000824/// for a new block. This doesn't clear out information about
825/// additional blocks that are needed to complete switch lowering
826/// or PHI node updating; that information is cleared out as it is
827/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000828void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000829 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000830 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000831 PendingLoads.clear();
832 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000833 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000834 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835}
836
Devang Patel23385752011-05-23 17:44:13 +0000837/// clearDanglingDebugInfo - Clear the dangling debug information
838/// map. This function is seperated from the clear so that debug
839/// information that is dangling in a basic block can be properly
840/// resolved in a different basic block. This allows the
841/// SelectionDAG to resolve dangling debug information attached
842/// to PHI nodes.
843void SelectionDAGBuilder::clearDanglingDebugInfo() {
844 DanglingDebugInfoMap.clear();
845}
846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000847/// getRoot - Return the current virtual root of the Selection DAG,
848/// flushing any PendingLoad items. This must be done before emitting
849/// a store or any other node that may need to be ordered after any
850/// prior load instructions.
851///
Dan Gohman2048b852009-11-23 18:04:58 +0000852SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 if (PendingLoads.empty())
854 return DAG.getRoot();
855
856 if (PendingLoads.size() == 1) {
857 SDValue Root = PendingLoads[0];
858 DAG.setRoot(Root);
859 PendingLoads.clear();
860 return Root;
861 }
862
863 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000865 &PendingLoads[0], PendingLoads.size());
866 PendingLoads.clear();
867 DAG.setRoot(Root);
868 return Root;
869}
870
871/// getControlRoot - Similar to getRoot, but instead of flushing all the
872/// PendingLoad items, flush all the PendingExports items. It is necessary
873/// to do this before emitting a terminator instruction.
874///
Dan Gohman2048b852009-11-23 18:04:58 +0000875SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 SDValue Root = DAG.getRoot();
877
878 if (PendingExports.empty())
879 return Root;
880
881 // Turn all of the CopyToReg chains into one factored node.
882 if (Root.getOpcode() != ISD::EntryToken) {
883 unsigned i = 0, e = PendingExports.size();
884 for (; i != e; ++i) {
885 assert(PendingExports[i].getNode()->getNumOperands() > 1);
886 if (PendingExports[i].getNode()->getOperand(0) == Root)
887 break; // Don't add the root if we already indirectly depend on it.
888 }
889
890 if (i == e)
891 PendingExports.push_back(Root);
892 }
893
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000895 &PendingExports[0],
896 PendingExports.size());
897 PendingExports.clear();
898 DAG.setRoot(Root);
899 return Root;
900}
901
Bill Wendling4533cac2010-01-28 21:51:40 +0000902void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
903 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
904 DAG.AssignOrdering(Node, SDNodeOrder);
905
906 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
907 AssignOrderingToNode(Node->getOperand(I).getNode());
908}
909
Dan Gohman46510a72010-04-15 01:51:59 +0000910void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000911 // Set up outgoing PHI node register values before emitting the terminator.
912 if (isa<TerminatorInst>(&I))
913 HandlePHINodesInSuccessorBlocks(I.getParent());
914
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000915 CurDebugLoc = I.getDebugLoc();
916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000917 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000918
Dan Gohman92884f72010-04-20 15:03:56 +0000919 if (!isa<TerminatorInst>(&I) && !HasTailCall)
920 CopyToExportRegsIfNeeded(&I);
921
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000922 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000923}
924
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000925void SelectionDAGBuilder::visitPHI(const PHINode &) {
926 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
927}
928
Dan Gohman46510a72010-04-15 01:51:59 +0000929void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000930 // Note: this doesn't use InstVisitor, because it has to work with
931 // ConstantExpr's in addition to instructions.
932 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000933 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 // Build the switch statement using the Instruction.def file.
935#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000936 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000937#include "llvm/Instruction.def"
938 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000939
940 // Assign the ordering to the freshly created DAG nodes.
941 if (NodeMap.count(&I)) {
942 ++SDNodeOrder;
943 AssignOrderingToNode(getValue(&I).getNode());
944 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000945}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000946
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000947// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
948// generate the debug data structures now that we've seen its definition.
949void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
950 SDValue Val) {
951 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000952 if (DDI.getDI()) {
953 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000954 DebugLoc dl = DDI.getdl();
955 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000956 MDNode *Variable = DI->getVariable();
957 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000958 SDDbgValue *SDV;
959 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000960 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000961 SDV = DAG.getDbgValue(Variable, Val.getNode(),
962 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
963 DAG.AddDbgValue(SDV, Val.getNode(), false);
964 }
Owen Anderson95771af2011-02-25 21:41:48 +0000965 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000966 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000967 DanglingDebugInfoMap[V] = DanglingDebugInfo();
968 }
969}
970
Nick Lewycky8de34002011-09-30 22:19:53 +0000971/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000972SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000973 // If we already have an SDValue for this value, use it. It's important
974 // to do this first, so that we don't create a CopyFromReg if we already
975 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000976 SDValue &N = NodeMap[V];
977 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000978
Dan Gohman28a17352010-07-01 01:59:43 +0000979 // If there's a virtual register allocated and initialized for this
980 // value, use it.
981 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
982 if (It != FuncInfo.ValueMap.end()) {
983 unsigned InReg = It->second;
984 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
985 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000986 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000987 resolveDanglingDebugInfo(V, N);
988 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000989 }
990
991 // Otherwise create a new SDValue and remember it.
992 SDValue Val = getValueImpl(V);
993 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000994 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000995 return Val;
996}
997
998/// getNonRegisterValue - Return an SDValue for the given Value, but
999/// don't look in FuncInfo.ValueMap for a virtual register.
1000SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1001 // If we already have an SDValue for this value, use it.
1002 SDValue &N = NodeMap[V];
1003 if (N.getNode()) return N;
1004
1005 // Otherwise create a new SDValue and remember it.
1006 SDValue Val = getValueImpl(V);
1007 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001008 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001009 return Val;
1010}
1011
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001012/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001013/// Create an SDValue for the given value.
1014SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001015 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001016 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Dan Gohman383b5f62010-04-17 15:32:28 +00001018 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001019 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001020
Dan Gohman383b5f62010-04-17 15:32:28 +00001021 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001022 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001023
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001024 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001025 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001026
Dan Gohman383b5f62010-04-17 15:32:28 +00001027 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001028 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001029
Nate Begeman9008ca62009-04-27 18:41:29 +00001030 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001031 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001032
Dan Gohman383b5f62010-04-17 15:32:28 +00001033 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001034 visit(CE->getOpcode(), *CE);
1035 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001036 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 return N1;
1038 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001039
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1041 SmallVector<SDValue, 4> Constants;
1042 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1043 OI != OE; ++OI) {
1044 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001045 // If the operand is an empty aggregate, there are no values.
1046 if (!Val) continue;
1047 // Add each leaf value from the operand to the Constants list
1048 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1050 Constants.push_back(SDValue(Val, i));
1051 }
Bill Wendling87710f02009-12-21 23:47:40 +00001052
Bill Wendling4533cac2010-01-28 21:51:40 +00001053 return DAG.getMergeValues(&Constants[0], Constants.size(),
1054 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 }
1056
Duncan Sands1df98592010-02-16 11:11:14 +00001057 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1059 "Unknown struct or array constant!");
1060
Owen Andersone50ed302009-08-10 22:56:29 +00001061 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001062 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1063 unsigned NumElts = ValueVTs.size();
1064 if (NumElts == 0)
1065 return SDValue(); // empty struct
1066 SmallVector<SDValue, 4> Constants(NumElts);
1067 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001068 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001069 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001070 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001071 else if (EltVT.isFloatingPoint())
1072 Constants[i] = DAG.getConstantFP(0, EltVT);
1073 else
1074 Constants[i] = DAG.getConstant(0, EltVT);
1075 }
Bill Wendling87710f02009-12-21 23:47:40 +00001076
Bill Wendling4533cac2010-01-28 21:51:40 +00001077 return DAG.getMergeValues(&Constants[0], NumElts,
1078 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 }
1080
Dan Gohman383b5f62010-04-17 15:32:28 +00001081 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001082 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001083
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001084 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001085 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001086
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 // Now that we know the number and type of the elements, get that number of
1088 // elements into the Ops array based on what kind of constant it is.
1089 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001090 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001091 for (unsigned i = 0; i != NumElements; ++i)
1092 Ops.push_back(getValue(CP->getOperand(i)));
1093 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001094 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001095 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096
1097 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001098 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001099 Op = DAG.getConstantFP(0, EltVT);
1100 else
1101 Op = DAG.getConstant(0, EltVT);
1102 Ops.assign(NumElements, Op);
1103 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001105 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001106 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1107 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001108 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001110 // If this is a static alloca, generate it as the frameindex instead of
1111 // computation.
1112 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1113 DenseMap<const AllocaInst*, int>::iterator SI =
1114 FuncInfo.StaticAllocaMap.find(AI);
1115 if (SI != FuncInfo.StaticAllocaMap.end())
1116 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1117 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001118
Dan Gohman28a17352010-07-01 01:59:43 +00001119 // If this is an instruction which fast-isel has deferred, select it now.
1120 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001121 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1122 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1123 SDValue Chain = DAG.getEntryNode();
1124 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001125 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001126
Dan Gohman28a17352010-07-01 01:59:43 +00001127 llvm_unreachable("Can't get register for value!");
1128 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001129}
1130
Dan Gohman46510a72010-04-15 01:51:59 +00001131void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001132 SDValue Chain = getControlRoot();
1133 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001134 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001135
Dan Gohman7451d3e2010-05-29 17:03:36 +00001136 if (!FuncInfo.CanLowerReturn) {
1137 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001138 const Function *F = I.getParent()->getParent();
1139
1140 // Emit a store of the return value through the virtual register.
1141 // Leave Outs empty so that LowerReturn won't try to load return
1142 // registers the usual way.
1143 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001144 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001145 PtrValueVTs);
1146
1147 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1148 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001149
Owen Andersone50ed302009-08-10 22:56:29 +00001150 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001151 SmallVector<uint64_t, 4> Offsets;
1152 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001153 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001154
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001155 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001156 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001157 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1158 RetPtr.getValueType(), RetPtr,
1159 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001160 Chains[i] =
1161 DAG.getStore(Chain, getCurDebugLoc(),
1162 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001163 // FIXME: better loc info would be nice.
1164 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001165 }
1166
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001167 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1168 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001169 } else if (I.getNumOperands() != 0) {
1170 SmallVector<EVT, 4> ValueVTs;
1171 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1172 unsigned NumValues = ValueVTs.size();
1173 if (NumValues) {
1174 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001175 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1176 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001177
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001178 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001179
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001180 const Function *F = I.getParent()->getParent();
1181 if (F->paramHasAttr(0, Attribute::SExt))
1182 ExtendKind = ISD::SIGN_EXTEND;
1183 else if (F->paramHasAttr(0, Attribute::ZExt))
1184 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001185
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001186 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1187 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001188
1189 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1190 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1191 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001192 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1194 &Parts[0], NumParts, PartVT, ExtendKind);
1195
1196 // 'inreg' on function refers to return value
1197 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1198 if (F->paramHasAttr(0, Attribute::InReg))
1199 Flags.setInReg();
1200
1201 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001202 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001203 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001204 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001205 Flags.setZExt();
1206
Dan Gohmanc9403652010-07-07 15:54:55 +00001207 for (unsigned i = 0; i < NumParts; ++i) {
1208 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1209 /*isfixed=*/true));
1210 OutVals.push_back(Parts[i]);
1211 }
Evan Cheng3927f432009-03-25 20:20:11 +00001212 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001213 }
1214 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215
1216 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001217 CallingConv::ID CallConv =
1218 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001219 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001220 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001221
1222 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001223 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001224 "LowerReturn didn't return a valid chain!");
1225
1226 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001227 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001228}
1229
Dan Gohmanad62f532009-04-23 23:13:24 +00001230/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1231/// created for it, emit nodes to copy the value into the virtual
1232/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001233void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001234 // Skip empty types
1235 if (V->getType()->isEmptyTy())
1236 return;
1237
Dan Gohman33b7a292010-04-16 17:15:02 +00001238 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1239 if (VMI != FuncInfo.ValueMap.end()) {
1240 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1241 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001242 }
1243}
1244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001245/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1246/// the current basic block, add it to ValueMap now so that we'll get a
1247/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001248void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 // No need to export constants.
1250 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // Already exported?
1253 if (FuncInfo.isExportedInst(V)) return;
1254
1255 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1256 CopyValueToVirtualRegister(V, Reg);
1257}
1258
Dan Gohman46510a72010-04-15 01:51:59 +00001259bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001260 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001261 // The operands of the setcc have to be in this block. We don't know
1262 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001263 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001264 // Can export from current BB.
1265 if (VI->getParent() == FromBB)
1266 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 // Is already exported, noop.
1269 return FuncInfo.isExportedInst(V);
1270 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001271
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001272 // If this is an argument, we can export it if the BB is the entry block or
1273 // if it is already exported.
1274 if (isa<Argument>(V)) {
1275 if (FromBB == &FromBB->getParent()->getEntryBlock())
1276 return true;
1277
1278 // Otherwise, can only export this if it is already exported.
1279 return FuncInfo.isExportedInst(V);
1280 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001281
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001282 // Otherwise, constants can always be exported.
1283 return true;
1284}
1285
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001286/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1287uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1288 MachineBasicBlock *Dst) {
1289 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1290 if (!BPI)
1291 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001292 const BasicBlock *SrcBB = Src->getBasicBlock();
1293 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001294 return BPI->getEdgeWeight(SrcBB, DstBB);
1295}
1296
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001297void SelectionDAGBuilder::
1298addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1299 uint32_t Weight /* = 0 */) {
1300 if (!Weight)
1301 Weight = getEdgeWeight(Src, Dst);
1302 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001303}
1304
1305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001306static bool InBlock(const Value *V, const BasicBlock *BB) {
1307 if (const Instruction *I = dyn_cast<Instruction>(V))
1308 return I->getParent() == BB;
1309 return true;
1310}
1311
Dan Gohmanc2277342008-10-17 21:16:08 +00001312/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1313/// This function emits a branch and is used at the leaves of an OR or an
1314/// AND operator tree.
1315///
1316void
Dan Gohman46510a72010-04-15 01:51:59 +00001317SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001318 MachineBasicBlock *TBB,
1319 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 MachineBasicBlock *CurBB,
1321 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001322 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323
Dan Gohmanc2277342008-10-17 21:16:08 +00001324 // If the leaf of the tree is a comparison, merge the condition into
1325 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001326 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001327 // The operands of the cmp have to be in this block. We don't know
1328 // how to export them from some other block. If this is the first block
1329 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001330 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001331 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1332 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001333 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001334 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001335 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001336 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001337 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001338 if (TM.Options.NoNaNsFPMath)
1339 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 } else {
1341 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001342 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001343 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001344
1345 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001346 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1347 SwitchCases.push_back(CB);
1348 return;
1349 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001350 }
1351
1352 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001353 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001354 NULL, TBB, FBB, CurBB);
1355 SwitchCases.push_back(CB);
1356}
1357
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001358/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001359void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001360 MachineBasicBlock *TBB,
1361 MachineBasicBlock *FBB,
1362 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001363 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001364 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001365 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001366 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001367 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001368 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1369 BOp->getParent() != CurBB->getBasicBlock() ||
1370 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1371 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001372 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001373 return;
1374 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001375
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001376 // Create TmpBB after CurBB.
1377 MachineFunction::iterator BBI = CurBB;
1378 MachineFunction &MF = DAG.getMachineFunction();
1379 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1380 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001381
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382 if (Opc == Instruction::Or) {
1383 // Codegen X | Y as:
1384 // jmp_if_X TBB
1385 // jmp TmpBB
1386 // TmpBB:
1387 // jmp_if_Y TBB
1388 // jmp FBB
1389 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001391 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001392 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001394 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001395 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 } else {
1397 assert(Opc == Instruction::And && "Unknown merge op!");
1398 // Codegen X & Y as:
1399 // jmp_if_X TmpBB
1400 // jmp FBB
1401 // TmpBB:
1402 // jmp_if_Y TBB
1403 // jmp FBB
1404 //
1405 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001408 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001411 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001412 }
1413}
1414
1415/// If the set of cases should be emitted as a series of branches, return true.
1416/// If we should emit this as a bunch of and/or'd together conditions, return
1417/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001418bool
Dan Gohman2048b852009-11-23 18:04:58 +00001419SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001420 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001421
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001422 // If this is two comparisons of the same values or'd or and'd together, they
1423 // will get folded into a single comparison, so don't emit two blocks.
1424 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1425 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1426 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1427 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1428 return false;
1429 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001430
Chris Lattner133ce872010-01-02 00:00:03 +00001431 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1432 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1433 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1434 Cases[0].CC == Cases[1].CC &&
1435 isa<Constant>(Cases[0].CmpRHS) &&
1436 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1437 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1438 return false;
1439 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1440 return false;
1441 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001442
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001443 return true;
1444}
1445
Dan Gohman46510a72010-04-15 01:51:59 +00001446void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001447 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001449 // Update machine-CFG edges.
1450 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1451
1452 // Figure out which block is immediately after the current one.
1453 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001454 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001455 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456 NextBlock = BBI;
1457
1458 if (I.isUnconditional()) {
1459 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001460 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001461
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001463 if (Succ0MBB != NextBlock)
1464 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001465 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001466 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 return;
1469 }
1470
1471 // If this condition is one of the special cases we handle, do special stuff
1472 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001473 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001474 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1475
1476 // If this is a series of conditions that are or'd or and'd together, emit
1477 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001478 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479 // For example, instead of something like:
1480 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001481 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001483 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484 // or C, F
1485 // jnz foo
1486 // Emit:
1487 // cmp A, B
1488 // je foo
1489 // cmp D, E
1490 // jle foo
1491 //
Dan Gohman46510a72010-04-15 01:51:59 +00001492 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001493 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001494 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001495 (BOp->getOpcode() == Instruction::And ||
1496 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001497 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1498 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 // If the compares in later blocks need to use values not currently
1500 // exported from this block, export them now. This block should always
1501 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001502 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504 // Allow some cases to be rejected.
1505 if (ShouldEmitAsBranches(SwitchCases)) {
1506 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1507 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1508 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1509 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001512 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 SwitchCases.erase(SwitchCases.begin());
1514 return;
1515 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001516
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001517 // Okay, we decided not to do this, remove any inserted MBB's and clear
1518 // SwitchCases.
1519 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001520 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001521
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001522 SwitchCases.clear();
1523 }
1524 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001525
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001526 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001527 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001528 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001529
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001530 // Use visitSwitchCase to actually insert the fast branch sequence for this
1531 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001532 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001533}
1534
1535/// visitSwitchCase - Emits the necessary code to represent a single node in
1536/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001537void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1538 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001539 SDValue Cond;
1540 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001541 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001542
1543 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001544 if (CB.CmpMHS == NULL) {
1545 // Fold "(X == true)" to X and "(X == false)" to !X to
1546 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001547 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001548 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001549 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001550 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001551 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001553 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001555 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001556 } else {
1557 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1558
Anton Korobeynikov23218582008-12-23 22:25:27 +00001559 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1560 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001561
1562 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001563 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564
1565 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001567 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001568 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001569 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001570 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001571 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001572 DAG.getConstant(High-Low, VT), ISD::SETULE);
1573 }
1574 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001575
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001576 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001577 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1578 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001579
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001580 // Set NextBlock to be the MBB immediately after the current one, if any.
1581 // This is used to avoid emitting unnecessary branches to the next block.
1582 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001583 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001584 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001586
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001587 // If the lhs block is the next block, invert the condition so that we can
1588 // fall through to the lhs instead of the rhs block.
1589 if (CB.TrueBB == NextBlock) {
1590 std::swap(CB.TrueBB, CB.FalseBB);
1591 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001592 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001593 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001594
Dale Johannesenf5d97892009-02-04 01:48:28 +00001595 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001597 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001598
Evan Cheng266a99d2010-09-23 06:51:55 +00001599 // Insert the false branch. Do this even if it's a fall through branch,
1600 // this makes it easier to do DAG optimizations which require inverting
1601 // the branch condition.
1602 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1603 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001604
1605 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606}
1607
1608/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001609void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001610 // Emit the code for the jump table
1611 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001612 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001613 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1614 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001616 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1617 MVT::Other, Index.getValue(1),
1618 Table, Index);
1619 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001620}
1621
1622/// visitJumpTableHeader - This function emits necessary code to produce index
1623/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001624void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001625 JumpTableHeader &JTH,
1626 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001627 // Subtract the lowest switch case value from the value being switched on and
1628 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001629 // difference between smallest and largest cases.
1630 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001631 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001632 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001633 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001634
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001635 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001636 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001637 // can be used as an index into the jump table in a subsequent basic block.
1638 // This value may be smaller or larger than the target's pointer type, and
1639 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001640 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001641
Dan Gohman89496d02010-07-02 00:10:16 +00001642 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001643 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1644 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001645 JT.Reg = JumpTableReg;
1646
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001647 // Emit the range check for the jump table, and branch to the default block
1648 // for the switch statement if the value being switched on exceeds the largest
1649 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001650 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001651 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001652 DAG.getConstant(JTH.Last-JTH.First,VT),
1653 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001654
1655 // Set NextBlock to be the MBB immediately after the current one, if any.
1656 // This is used to avoid emitting unnecessary branches to the next block.
1657 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001658 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001659
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001660 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001661 NextBlock = BBI;
1662
Dale Johannesen66978ee2009-01-31 02:22:37 +00001663 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001664 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001665 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001666
Bill Wendling4533cac2010-01-28 21:51:40 +00001667 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001668 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1669 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001670
Bill Wendling87710f02009-12-21 23:47:40 +00001671 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001672}
1673
1674/// visitBitTestHeader - This function emits necessary code to produce value
1675/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001676void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1677 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001678 // Subtract the minimum value
1679 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001680 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001681 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001682 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001683
1684 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001685 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001686 TLI.getSetCCResultType(Sub.getValueType()),
1687 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001688 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001689
Evan Chengd08e5b42011-01-06 01:02:44 +00001690 // Determine the type of the test operands.
1691 bool UsePtrType = false;
1692 if (!TLI.isTypeLegal(VT))
1693 UsePtrType = true;
1694 else {
1695 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001696 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001697 // Switch table case range are encoded into series of masks.
1698 // Just use pointer type, it's guaranteed to fit.
1699 UsePtrType = true;
1700 break;
1701 }
1702 }
1703 if (UsePtrType) {
1704 VT = TLI.getPointerTy();
1705 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1706 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707
Evan Chengd08e5b42011-01-06 01:02:44 +00001708 B.RegVT = VT;
1709 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001710 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001711 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001712
1713 // Set NextBlock to be the MBB immediately after the current one, if any.
1714 // This is used to avoid emitting unnecessary branches to the next block.
1715 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001716 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001717 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001718 NextBlock = BBI;
1719
1720 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1721
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001722 addSuccessorWithWeight(SwitchBB, B.Default);
1723 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001724
Dale Johannesen66978ee2009-01-31 02:22:37 +00001725 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001727 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001728
Evan Cheng8c1f4322010-09-23 18:32:19 +00001729 if (MBB != NextBlock)
1730 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1731 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001732
Bill Wendling87710f02009-12-21 23:47:40 +00001733 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001734}
1735
1736/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001737void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1738 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001739 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001740 BitTestCase &B,
1741 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001742 EVT VT = BB.RegVT;
1743 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1744 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001745 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001746 unsigned PopCount = CountPopulation_64(B.Mask);
1747 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001748 // Testing for a single bit; just compare the shift count with what it
1749 // would need to be to shift a 1 bit in that position.
1750 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001751 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001752 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001753 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001754 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001755 } else if (PopCount == BB.Range) {
1756 // There is only one zero bit in the range, test for it directly.
1757 Cmp = DAG.getSetCC(getCurDebugLoc(),
1758 TLI.getSetCCResultType(VT),
1759 ShiftOp,
1760 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1761 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001762 } else {
1763 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001764 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1765 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001766
Dan Gohman8e0163a2010-06-24 02:06:24 +00001767 // Emit bit tests and jumps
1768 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001769 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001770 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001771 TLI.getSetCCResultType(VT),
1772 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001773 ISD::SETNE);
1774 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001775
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001776 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1777 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001778
Dale Johannesen66978ee2009-01-31 02:22:37 +00001779 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001781 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001782
1783 // Set NextBlock to be the MBB immediately after the current one, if any.
1784 // This is used to avoid emitting unnecessary branches to the next block.
1785 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001786 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001787 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001788 NextBlock = BBI;
1789
Evan Cheng8c1f4322010-09-23 18:32:19 +00001790 if (NextMBB != NextBlock)
1791 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1792 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001793
Bill Wendling87710f02009-12-21 23:47:40 +00001794 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001795}
1796
Dan Gohman46510a72010-04-15 01:51:59 +00001797void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001798 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001799
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001800 // Retrieve successors.
1801 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1802 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1803
Gabor Greifb67e6b32009-01-15 11:10:44 +00001804 const Value *Callee(I.getCalledValue());
1805 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001806 visitInlineAsm(&I);
1807 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001808 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001809
1810 // If the value of the invoke is used outside of its defining block, make it
1811 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001812 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001813
1814 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001815 addSuccessorWithWeight(InvokeMBB, Return);
1816 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001817
1818 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001819 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1820 MVT::Other, getControlRoot(),
1821 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001822}
1823
Dan Gohman46510a72010-04-15 01:51:59 +00001824void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001825}
1826
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001827void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1828 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1829}
1830
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001831void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1832 assert(FuncInfo.MBB->isLandingPad() &&
1833 "Call to landingpad not in landing pad!");
1834
1835 MachineBasicBlock *MBB = FuncInfo.MBB;
1836 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1837 AddLandingPadInfo(LP, MMI, MBB);
1838
1839 SmallVector<EVT, 2> ValueVTs;
1840 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1841
1842 // Insert the EXCEPTIONADDR instruction.
1843 assert(FuncInfo.MBB->isLandingPad() &&
1844 "Call to eh.exception not in landing pad!");
1845 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1846 SDValue Ops[2];
1847 Ops[0] = DAG.getRoot();
1848 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1849 SDValue Chain = Op1.getValue(1);
1850
1851 // Insert the EHSELECTION instruction.
1852 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1853 Ops[0] = Op1;
1854 Ops[1] = Chain;
1855 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1856 Chain = Op2.getValue(1);
1857 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1858
1859 Ops[0] = Op1;
1860 Ops[1] = Op2;
1861 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1862 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1863 &Ops[0], 2);
1864
1865 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1866 setValue(&LP, RetPair.first);
1867 DAG.setRoot(RetPair.second);
1868}
1869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001870/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1871/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001872bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1873 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001874 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001875 MachineBasicBlock *Default,
1876 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001877 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001878
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001880 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001881 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001882 return false;
1883
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001884 // Get the MachineFunction which holds the current MBB. This is used when
1885 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001886 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001887
1888 // Figure out which block is immediately after the current one.
1889 MachineBasicBlock *NextBlock = 0;
1890 MachineFunction::iterator BBI = CR.CaseBB;
1891
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001892 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001893 NextBlock = BBI;
1894
Benjamin Kramerce750f02010-11-22 09:45:38 +00001895 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001896 // is the same as the other, but has one bit unset that the other has set,
1897 // use bit manipulation to do two compares at once. For example:
1898 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001899 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1900 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1901 if (Size == 2 && CR.CaseBB == SwitchBB) {
1902 Case &Small = *CR.Range.first;
1903 Case &Big = *(CR.Range.second-1);
1904
1905 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1906 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1907 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1908
1909 // Check that there is only one bit different.
1910 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1911 (SmallValue | BigValue) == BigValue) {
1912 // Isolate the common bit.
1913 APInt CommonBit = BigValue & ~SmallValue;
1914 assert((SmallValue | CommonBit) == BigValue &&
1915 CommonBit.countPopulation() == 1 && "Not a common bit?");
1916
1917 SDValue CondLHS = getValue(SV);
1918 EVT VT = CondLHS.getValueType();
1919 DebugLoc DL = getCurDebugLoc();
1920
1921 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1922 DAG.getConstant(CommonBit, VT));
1923 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1924 Or, DAG.getConstant(BigValue, VT),
1925 ISD::SETEQ);
1926
1927 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001928 addSuccessorWithWeight(SwitchBB, Small.BB);
1929 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001930
1931 // Insert the true branch.
1932 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1933 getControlRoot(), Cond,
1934 DAG.getBasicBlock(Small.BB));
1935
1936 // Insert the false branch.
1937 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1938 DAG.getBasicBlock(Default));
1939
1940 DAG.setRoot(BrCond);
1941 return true;
1942 }
1943 }
1944 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001945
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001946 // Rearrange the case blocks so that the last one falls through if possible.
1947 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1948 // The last case block won't fall through into 'NextBlock' if we emit the
1949 // branches in this order. See if rearranging a case value would help.
1950 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1951 if (I->BB == NextBlock) {
1952 std::swap(*I, BackCase);
1953 break;
1954 }
1955 }
1956 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001957
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001958 // Create a CaseBlock record representing a conditional branch to
1959 // the Case's target mbb if the value being switched on SV is equal
1960 // to C.
1961 MachineBasicBlock *CurBlock = CR.CaseBB;
1962 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1963 MachineBasicBlock *FallThrough;
1964 if (I != E-1) {
1965 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1966 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001967
1968 // Put SV in a virtual register to make it available from the new blocks.
1969 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001970 } else {
1971 // If the last case doesn't match, go to the default block.
1972 FallThrough = Default;
1973 }
1974
Dan Gohman46510a72010-04-15 01:51:59 +00001975 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001976 ISD::CondCode CC;
1977 if (I->High == I->Low) {
1978 // This is just small small case range :) containing exactly 1 case
1979 CC = ISD::SETEQ;
1980 LHS = SV; RHS = I->High; MHS = NULL;
1981 } else {
1982 CC = ISD::SETLE;
1983 LHS = I->Low; MHS = SV; RHS = I->High;
1984 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001985
1986 uint32_t ExtraWeight = I->ExtraWeight;
1987 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
1988 /* me */ CurBlock,
1989 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001990
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001991 // If emitting the first comparison, just call visitSwitchCase to emit the
1992 // code into the current block. Otherwise, push the CaseBlock onto the
1993 // vector to be later processed by SDISel, and insert the node's MBB
1994 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001995 if (CurBlock == SwitchBB)
1996 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001997 else
1998 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001999
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000 CurBlock = FallThrough;
2001 }
2002
2003 return true;
2004}
2005
2006static inline bool areJTsAllowed(const TargetLowering &TLI) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002007 return !TLI.getTargetMachine().Options.DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2009 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002010}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002011
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002012static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002013 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002014 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002015 return (LastExt - FirstExt + 1ULL);
2016}
2017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002019bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2020 CaseRecVector &WorkList,
2021 const Value *SV,
2022 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002023 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002024 Case& FrontCase = *CR.Range.first;
2025 Case& BackCase = *(CR.Range.second-1);
2026
Chris Lattnere880efe2009-11-07 07:50:34 +00002027 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2028 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002029
Chris Lattnere880efe2009-11-07 07:50:34 +00002030 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002031 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002032 TSize += I->size();
2033
Dan Gohmane0567812010-04-08 23:03:40 +00002034 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002035 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002036
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002037 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002038 // The density is TSize / Range. Require at least 40%.
2039 // It should not be possible for IntTSize to saturate for sane code, but make
2040 // sure we handle Range saturation correctly.
2041 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2042 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2043 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044 return false;
2045
David Greene4b69d992010-01-05 01:24:57 +00002046 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002047 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002048 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002049
2050 // Get the MachineFunction which holds the current MBB. This is used when
2051 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002052 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002053
2054 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002055 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002056 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002057
2058 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2059
2060 // Create a new basic block to hold the code for loading the address
2061 // of the jump table, and jumping to it. Update successor information;
2062 // we will either branch to the default case for the switch, or the jump
2063 // table.
2064 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2065 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002066
2067 addSuccessorWithWeight(CR.CaseBB, Default);
2068 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002069
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002070 // Build a vector of destination BBs, corresponding to each target
2071 // of the jump table. If the value of the jump table slot corresponds to
2072 // a case statement, push the case's BB onto the vector, otherwise, push
2073 // the default BB.
2074 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002075 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002077 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2078 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002079
2080 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 DestBBs.push_back(I->BB);
2082 if (TEI==High)
2083 ++I;
2084 } else {
2085 DestBBs.push_back(Default);
2086 }
2087 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002088
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002089 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002090 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2091 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002092 E = DestBBs.end(); I != E; ++I) {
2093 if (!SuccsHandled[(*I)->getNumber()]) {
2094 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002095 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002096 }
2097 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002098
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002099 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002100 unsigned JTEncoding = TLI.getJumpTableEncoding();
2101 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002102 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002104 // Set the jump table information so that we can codegen it as a second
2105 // MachineBasicBlock
2106 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002107 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2108 if (CR.CaseBB == SwitchBB)
2109 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002110
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002112 return true;
2113}
2114
2115/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2116/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002117bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2118 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002119 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002120 MachineBasicBlock *Default,
2121 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002122 // Get the MachineFunction which holds the current MBB. This is used when
2123 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002124 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125
2126 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002127 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002128 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129
2130 Case& FrontCase = *CR.Range.first;
2131 Case& BackCase = *(CR.Range.second-1);
2132 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2133
2134 // Size is the number of Cases represented by this range.
2135 unsigned Size = CR.Range.second - CR.Range.first;
2136
Chris Lattnere880efe2009-11-07 07:50:34 +00002137 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2138 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002139 double FMetric = 0;
2140 CaseItr Pivot = CR.Range.first + Size/2;
2141
2142 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2143 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002144 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002145 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2146 I!=E; ++I)
2147 TSize += I->size();
2148
Chris Lattnere880efe2009-11-07 07:50:34 +00002149 APInt LSize = FrontCase.size();
2150 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002151 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002152 << "First: " << First << ", Last: " << Last <<'\n'
2153 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002154 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2155 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002156 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2157 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002158 APInt Range = ComputeRange(LEnd, RBegin);
2159 assert((Range - 2ULL).isNonNegative() &&
2160 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002161 // Use volatile double here to avoid excess precision issues on some hosts,
2162 // e.g. that use 80-bit X87 registers.
2163 volatile double LDensity =
2164 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002165 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002166 volatile double RDensity =
2167 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002168 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002169 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002170 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002171 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002172 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2173 << "LDensity: " << LDensity
2174 << ", RDensity: " << RDensity << '\n'
2175 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002176 if (FMetric < Metric) {
2177 Pivot = J;
2178 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002179 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002180 }
2181
2182 LSize += J->size();
2183 RSize -= J->size();
2184 }
2185 if (areJTsAllowed(TLI)) {
2186 // If our case is dense we *really* should handle it earlier!
2187 assert((FMetric > 0) && "Should handle dense range earlier!");
2188 } else {
2189 Pivot = CR.Range.first + Size/2;
2190 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002192 CaseRange LHSR(CR.Range.first, Pivot);
2193 CaseRange RHSR(Pivot, CR.Range.second);
2194 Constant *C = Pivot->Low;
2195 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002196
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002198 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002199 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002200 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002201 // Pivot's Value, then we can branch directly to the LHS's Target,
2202 // rather than creating a leaf node for it.
2203 if ((LHSR.second - LHSR.first) == 1 &&
2204 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002205 cast<ConstantInt>(C)->getValue() ==
2206 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002207 TrueBB = LHSR.first->BB;
2208 } else {
2209 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2210 CurMF->insert(BBI, TrueBB);
2211 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002212
2213 // Put SV in a virtual register to make it available from the new blocks.
2214 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002215 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002217 // Similar to the optimization above, if the Value being switched on is
2218 // known to be less than the Constant CR.LT, and the current Case Value
2219 // is CR.LT - 1, then we can branch directly to the target block for
2220 // the current Case Value, rather than emitting a RHS leaf node for it.
2221 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002222 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2223 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 FalseBB = RHSR.first->BB;
2225 } else {
2226 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2227 CurMF->insert(BBI, FalseBB);
2228 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002229
2230 // Put SV in a virtual register to make it available from the new blocks.
2231 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002232 }
2233
2234 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002235 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002236 // Otherwise, branch to LHS.
2237 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2238
Dan Gohman99be8ae2010-04-19 22:41:47 +00002239 if (CR.CaseBB == SwitchBB)
2240 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002241 else
2242 SwitchCases.push_back(CB);
2243
2244 return true;
2245}
2246
2247/// handleBitTestsSwitchCase - if current case range has few destination and
2248/// range span less, than machine word bitwidth, encode case range into series
2249/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002250bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2251 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002252 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002253 MachineBasicBlock* Default,
2254 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002255 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002256 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002257
2258 Case& FrontCase = *CR.Range.first;
2259 Case& BackCase = *(CR.Range.second-1);
2260
2261 // Get the MachineFunction which holds the current MBB. This is used when
2262 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002263 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002264
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002265 // If target does not have legal shift left, do not emit bit tests at all.
2266 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2267 return false;
2268
Anton Korobeynikov23218582008-12-23 22:25:27 +00002269 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002270 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2271 I!=E; ++I) {
2272 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002273 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002274 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002275
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002276 // Count unique destinations
2277 SmallSet<MachineBasicBlock*, 4> Dests;
2278 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2279 Dests.insert(I->BB);
2280 if (Dests.size() > 3)
2281 // Don't bother the code below, if there are too much unique destinations
2282 return false;
2283 }
David Greene4b69d992010-01-05 01:24:57 +00002284 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002285 << Dests.size() << '\n'
2286 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002287
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002288 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002289 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2290 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002291 APInt cmpRange = maxValue - minValue;
2292
David Greene4b69d992010-01-05 01:24:57 +00002293 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002294 << "Low bound: " << minValue << '\n'
2295 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002296
Dan Gohmane0567812010-04-08 23:03:40 +00002297 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298 (!(Dests.size() == 1 && numCmps >= 3) &&
2299 !(Dests.size() == 2 && numCmps >= 5) &&
2300 !(Dests.size() >= 3 && numCmps >= 6)))
2301 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002302
David Greene4b69d992010-01-05 01:24:57 +00002303 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002304 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306 // Optimize the case where all the case values fit in a
2307 // word without having to subtract minValue. In this case,
2308 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002309 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002310 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002311 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002312 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002313 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002314
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002315 CaseBitsVector CasesBits;
2316 unsigned i, count = 0;
2317
2318 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2319 MachineBasicBlock* Dest = I->BB;
2320 for (i = 0; i < count; ++i)
2321 if (Dest == CasesBits[i].BB)
2322 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002324 if (i == count) {
2325 assert((count < 3) && "Too much destinations to test!");
2326 CasesBits.push_back(CaseBits(0, Dest, 0));
2327 count++;
2328 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002329
2330 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2331 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2332
2333 uint64_t lo = (lowValue - lowBound).getZExtValue();
2334 uint64_t hi = (highValue - lowBound).getZExtValue();
2335
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336 for (uint64_t j = lo; j <= hi; j++) {
2337 CasesBits[i].Mask |= 1ULL << j;
2338 CasesBits[i].Bits++;
2339 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002340
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002341 }
2342 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002343
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344 BitTestInfo BTC;
2345
2346 // Figure out which block is immediately after the current one.
2347 MachineFunction::iterator BBI = CR.CaseBB;
2348 ++BBI;
2349
2350 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2351
David Greene4b69d992010-01-05 01:24:57 +00002352 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002353 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002354 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002355 << ", Bits: " << CasesBits[i].Bits
2356 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002357
2358 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2359 CurMF->insert(BBI, CaseBB);
2360 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2361 CaseBB,
2362 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002363
2364 // Put SV in a virtual register to make it available from the new blocks.
2365 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002367
2368 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002369 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002370 CR.CaseBB, Default, BTC);
2371
Dan Gohman99be8ae2010-04-19 22:41:47 +00002372 if (CR.CaseBB == SwitchBB)
2373 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375 BitTestCases.push_back(BTB);
2376
2377 return true;
2378}
2379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002380/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002381size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2382 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002383 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002385 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002387 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002388 BasicBlock *SuccBB = SI.getSuccessor(i);
2389 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2390
2391 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002393 Cases.push_back(Case(SI.getSuccessorValue(i),
2394 SI.getSuccessorValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002395 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396 }
2397 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2398
2399 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002400 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002401 // Must recompute end() each iteration because it may be
2402 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002403 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2404 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002405 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2406 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002407 MachineBasicBlock* nextBB = J->BB;
2408 MachineBasicBlock* currentBB = I->BB;
2409
2410 // If the two neighboring cases go to the same destination, merge them
2411 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002412 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413 I->High = J->High;
2414 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002415
2416 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2417 uint32_t CurWeight = currentBB->getBasicBlock() ?
2418 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2419 uint32_t NextWeight = nextBB->getBasicBlock() ?
2420 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2421
2422 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2423 CurWeight + NextWeight);
2424 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002425 } else {
2426 I = J++;
2427 }
2428 }
2429
2430 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2431 if (I->Low != I->High)
2432 // A range counts double, since it requires two compares.
2433 ++numCmps;
2434 }
2435
2436 return numCmps;
2437}
2438
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002439void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2440 MachineBasicBlock *Last) {
2441 // Update JTCases.
2442 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2443 if (JTCases[i].first.HeaderBB == First)
2444 JTCases[i].first.HeaderBB = Last;
2445
2446 // Update BitTestCases.
2447 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2448 if (BitTestCases[i].Parent == First)
2449 BitTestCases[i].Parent = Last;
2450}
2451
Dan Gohman46510a72010-04-15 01:51:59 +00002452void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002453 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002455 // Figure out which block is immediately after the current one.
2456 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2458
2459 // If there is only the default destination, branch to it if it is not the
2460 // next basic block. Otherwise, just fall through.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002461 if (SI.getNumCases() == 1) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002462 // Update machine-CFG edges.
2463
2464 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002465 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002466 if (Default != NextBlock)
2467 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2468 MVT::Other, getControlRoot(),
2469 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002471 return;
2472 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002474 // If there are any non-default case statements, create a vector of Cases
2475 // representing each one, and sort the vector so that we can efficiently
2476 // create a binary search tree from them.
2477 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002478 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002479 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002480 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002481 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002482
2483 // Get the Value to be switched on and default basic blocks, which will be
2484 // inserted into CaseBlock records, representing basic blocks in the binary
2485 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002486 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002487
2488 // Push the initial CaseRec onto the worklist
2489 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002490 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2491 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002492
2493 while (!WorkList.empty()) {
2494 // Grab a record representing a case range to process off the worklist
2495 CaseRec CR = WorkList.back();
2496 WorkList.pop_back();
2497
Dan Gohman99be8ae2010-04-19 22:41:47 +00002498 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002499 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002500
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002501 // If the range has few cases (two or less) emit a series of specific
2502 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002503 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002504 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002505
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002506 // If the switch has more than 5 blocks, and at least 40% dense, and the
2507 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002509 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002512 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2513 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002514 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515 }
2516}
2517
Dan Gohman46510a72010-04-15 01:51:59 +00002518void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002519 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002520
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002521 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002522 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002523 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002524 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002525 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002526 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002527 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002528 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2529 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2530 addSuccessorWithWeight(IndirectBrMBB, Succ);
2531 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002532
Bill Wendling4533cac2010-01-28 21:51:40 +00002533 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2534 MVT::Other, getControlRoot(),
2535 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002536}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537
Dan Gohman46510a72010-04-15 01:51:59 +00002538void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002540 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002541 if (isa<Constant>(I.getOperand(0)) &&
2542 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2543 SDValue Op2 = getValue(I.getOperand(1));
2544 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2545 Op2.getValueType(), Op2));
2546 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002547 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002548
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002549 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550}
2551
Dan Gohman46510a72010-04-15 01:51:59 +00002552void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553 SDValue Op1 = getValue(I.getOperand(0));
2554 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002555 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2556 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002557}
2558
Dan Gohman46510a72010-04-15 01:51:59 +00002559void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560 SDValue Op1 = getValue(I.getOperand(0));
2561 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002562
2563 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2564
Chris Lattnerd3027732011-02-13 09:02:52 +00002565 // Coerce the shift amount to the right type if we can.
2566 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002567 unsigned ShiftSize = ShiftTy.getSizeInBits();
2568 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002569 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002570
Dan Gohman57fc82d2009-04-09 03:51:29 +00002571 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002572 if (ShiftSize > Op2Size)
2573 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002574
Dan Gohman57fc82d2009-04-09 03:51:29 +00002575 // If the operand is larger than the shift count type but the shift
2576 // count type has enough bits to represent any shift value, truncate
2577 // it now. This is a common case and it exposes the truncate to
2578 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002579 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2580 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2581 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002582 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002583 else
Chris Lattnere0751182011-02-13 19:09:16 +00002584 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002585 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002586
Bill Wendling4533cac2010-01-28 21:51:40 +00002587 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2588 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002589}
2590
Benjamin Kramer9c640302011-07-08 10:31:30 +00002591void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002592 SDValue Op1 = getValue(I.getOperand(0));
2593 SDValue Op2 = getValue(I.getOperand(1));
2594
2595 // Turn exact SDivs into multiplications.
2596 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2597 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002598 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2599 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002600 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2601 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2602 else
2603 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2604 Op1, Op2));
2605}
2606
Dan Gohman46510a72010-04-15 01:51:59 +00002607void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002608 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002609 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002610 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002611 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002612 predicate = ICmpInst::Predicate(IC->getPredicate());
2613 SDValue Op1 = getValue(I.getOperand(0));
2614 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002615 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002616
Owen Andersone50ed302009-08-10 22:56:29 +00002617 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002618 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002619}
2620
Dan Gohman46510a72010-04-15 01:51:59 +00002621void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002622 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002623 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002624 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002625 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002626 predicate = FCmpInst::Predicate(FC->getPredicate());
2627 SDValue Op1 = getValue(I.getOperand(0));
2628 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002629 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002630 if (TM.Options.NoNaNsFPMath)
2631 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002632 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002633 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002634}
2635
Dan Gohman46510a72010-04-15 01:51:59 +00002636void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002637 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002638 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2639 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002640 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002641
Bill Wendling49fcff82009-12-21 22:30:11 +00002642 SmallVector<SDValue, 4> Values(NumValues);
2643 SDValue Cond = getValue(I.getOperand(0));
2644 SDValue TrueVal = getValue(I.getOperand(1));
2645 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002646 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2647 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002648
Bill Wendling4533cac2010-01-28 21:51:40 +00002649 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002650 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2651 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002652 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002653 SDValue(TrueVal.getNode(),
2654 TrueVal.getResNo() + i),
2655 SDValue(FalseVal.getNode(),
2656 FalseVal.getResNo() + i));
2657
Bill Wendling4533cac2010-01-28 21:51:40 +00002658 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2659 DAG.getVTList(&ValueVTs[0], NumValues),
2660 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002661}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002662
Dan Gohman46510a72010-04-15 01:51:59 +00002663void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002664 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2665 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002666 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002667 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002668}
2669
Dan Gohman46510a72010-04-15 01:51:59 +00002670void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002671 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2672 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2673 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002674 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002675 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002676}
2677
Dan Gohman46510a72010-04-15 01:51:59 +00002678void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002679 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2680 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2681 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002682 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002683 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002684}
2685
Dan Gohman46510a72010-04-15 01:51:59 +00002686void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002687 // FPTrunc is never a no-op cast, no need to check
2688 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002689 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002690 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2691 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002692}
2693
Dan Gohman46510a72010-04-15 01:51:59 +00002694void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002695 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002696 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002697 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002698 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002699}
2700
Dan Gohman46510a72010-04-15 01:51:59 +00002701void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702 // FPToUI is never a no-op cast, no need to check
2703 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002704 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002705 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002706}
2707
Dan Gohman46510a72010-04-15 01:51:59 +00002708void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709 // FPToSI is never a no-op cast, no need to check
2710 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002711 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002712 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713}
2714
Dan Gohman46510a72010-04-15 01:51:59 +00002715void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716 // UIToFP is never a no-op cast, no need to check
2717 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002718 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002719 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002720}
2721
Dan Gohman46510a72010-04-15 01:51:59 +00002722void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002723 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002724 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002725 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002726 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727}
2728
Dan Gohman46510a72010-04-15 01:51:59 +00002729void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730 // What to do depends on the size of the integer and the size of the pointer.
2731 // We can either truncate, zero extend, or no-op, accordingly.
2732 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002733 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002734 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002735}
2736
Dan Gohman46510a72010-04-15 01:51:59 +00002737void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002738 // What to do depends on the size of the integer and the size of the pointer.
2739 // We can either truncate, zero extend, or no-op, accordingly.
2740 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002741 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002742 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002743}
2744
Dan Gohman46510a72010-04-15 01:51:59 +00002745void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002746 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002747 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002748
Bill Wendling49fcff82009-12-21 22:30:11 +00002749 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002750 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002751 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002752 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002753 DestVT, N)); // convert types.
2754 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002755 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002756}
2757
Dan Gohman46510a72010-04-15 01:51:59 +00002758void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759 SDValue InVec = getValue(I.getOperand(0));
2760 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002761 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002762 TLI.getPointerTy(),
2763 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002764 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2765 TLI.getValueType(I.getType()),
2766 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002767}
2768
Dan Gohman46510a72010-04-15 01:51:59 +00002769void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002770 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002771 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002772 TLI.getPointerTy(),
2773 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002774 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2775 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002776}
2777
Mon P Wangaeb06d22008-11-10 04:46:22 +00002778// Utility for visitShuffleVector - Returns true if the mask is mask starting
2779// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002780static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2781 unsigned MaskNumElts = Mask.size();
2782 for (unsigned i = 0; i != MaskNumElts; ++i)
2783 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002784 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002785 return true;
2786}
2787
Dan Gohman46510a72010-04-15 01:51:59 +00002788void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002789 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002790 SDValue Src1 = getValue(I.getOperand(0));
2791 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002792
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 // Convert the ConstantVector mask operand into an array of ints, with -1
2794 // representing undef values.
2795 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002796 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002797 unsigned MaskNumElts = MaskElts.size();
2798 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002799 if (isa<UndefValue>(MaskElts[i]))
2800 Mask.push_back(-1);
2801 else
2802 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2803 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002804
Owen Andersone50ed302009-08-10 22:56:29 +00002805 EVT VT = TLI.getValueType(I.getType());
2806 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002807 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002808
Mon P Wangc7849c22008-11-16 05:06:27 +00002809 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002810 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2811 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002812 return;
2813 }
2814
2815 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002816 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2817 // Mask is longer than the source vectors and is a multiple of the source
2818 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002819 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002820 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2821 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002822 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2823 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002824 return;
2825 }
2826
Mon P Wangc7849c22008-11-16 05:06:27 +00002827 // Pad both vectors with undefs to make them the same length as the mask.
2828 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2830 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002831 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002832
Nate Begeman9008ca62009-04-27 18:41:29 +00002833 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2834 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002835 MOps1[0] = Src1;
2836 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002837
2838 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2839 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 &MOps1[0], NumConcat);
2841 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002842 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002844
Mon P Wangaeb06d22008-11-10 04:46:22 +00002845 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002846 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002847 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002848 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002849 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 MappedOps.push_back(Idx);
2851 else
2852 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002853 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002854
Bill Wendling4533cac2010-01-28 21:51:40 +00002855 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2856 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002857 return;
2858 }
2859
Mon P Wangc7849c22008-11-16 05:06:27 +00002860 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002861 // Analyze the access pattern of the vector to see if we can extract
2862 // two subvectors and do the shuffle. The analysis is done by calculating
2863 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002864 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2865 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002866 int MaxRange[2] = {-1, -1};
2867
Nate Begeman5a5ca152009-04-29 05:20:52 +00002868 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002869 int Idx = Mask[i];
2870 int Input = 0;
2871 if (Idx < 0)
2872 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002873
Nate Begeman5a5ca152009-04-29 05:20:52 +00002874 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 Input = 1;
2876 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002877 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 if (Idx > MaxRange[Input])
2879 MaxRange[Input] = Idx;
2880 if (Idx < MinRange[Input])
2881 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002882 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002883
Mon P Wangc7849c22008-11-16 05:06:27 +00002884 // Check if the access is smaller than the vector size and can we find
2885 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002886 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2887 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002888 int StartIdx[2]; // StartIdx to extract from
2889 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002890 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002891 RangeUse[Input] = 0; // Unused
2892 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002893 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002894 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002895 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002896 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002897 RangeUse[Input] = 1; // Extract from beginning of the vector
2898 StartIdx[Input] = 0;
2899 } else {
2900 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002901 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002902 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002903 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002904 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002905 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002906 }
2907
Bill Wendling636e2582009-08-21 18:16:06 +00002908 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002909 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002910 return;
2911 }
2912 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2913 // Extract appropriate subvector and generate a vector shuffle
2914 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002915 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002916 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002917 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002918 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002919 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002920 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002921 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002922
Mon P Wangc7849c22008-11-16 05:06:27 +00002923 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002924 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002925 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 int Idx = Mask[i];
2927 if (Idx < 0)
2928 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002929 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002930 MappedOps.push_back(Idx - StartIdx[0]);
2931 else
2932 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002933 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002934
Bill Wendling4533cac2010-01-28 21:51:40 +00002935 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2936 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002937 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002938 }
2939 }
2940
Mon P Wangc7849c22008-11-16 05:06:27 +00002941 // We can't use either concat vectors or extract subvectors so fall back to
2942 // replacing the shuffle with extract and build vector.
2943 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002944 EVT EltVT = VT.getVectorElementType();
2945 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002946 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002947 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002948 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002949 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002950 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002952 SDValue Res;
2953
Nate Begeman5a5ca152009-04-29 05:20:52 +00002954 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002955 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2956 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002957 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002958 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2959 EltVT, Src2,
2960 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2961
2962 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002963 }
2964 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002965
Bill Wendling4533cac2010-01-28 21:51:40 +00002966 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2967 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002968}
2969
Dan Gohman46510a72010-04-15 01:51:59 +00002970void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002971 const Value *Op0 = I.getOperand(0);
2972 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002973 Type *AggTy = I.getType();
2974 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002975 bool IntoUndef = isa<UndefValue>(Op0);
2976 bool FromUndef = isa<UndefValue>(Op1);
2977
Jay Foadfc6d3a42011-07-13 10:26:04 +00002978 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002979
Owen Andersone50ed302009-08-10 22:56:29 +00002980 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002981 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002982 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2984
2985 unsigned NumAggValues = AggValueVTs.size();
2986 unsigned NumValValues = ValValueVTs.size();
2987 SmallVector<SDValue, 4> Values(NumAggValues);
2988
2989 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002990 unsigned i = 0;
2991 // Copy the beginning value(s) from the original aggregate.
2992 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002993 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994 SDValue(Agg.getNode(), Agg.getResNo() + i);
2995 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002996 if (NumValValues) {
2997 SDValue Val = getValue(Op1);
2998 for (; i != LinearIndex + NumValValues; ++i)
2999 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3000 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3001 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003002 // Copy remaining value(s) from the original aggregate.
3003 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003004 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003005 SDValue(Agg.getNode(), Agg.getResNo() + i);
3006
Bill Wendling4533cac2010-01-28 21:51:40 +00003007 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3008 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3009 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010}
3011
Dan Gohman46510a72010-04-15 01:51:59 +00003012void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003014 Type *AggTy = Op0->getType();
3015 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003016 bool OutOfUndef = isa<UndefValue>(Op0);
3017
Jay Foadfc6d3a42011-07-13 10:26:04 +00003018 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003019
Owen Andersone50ed302009-08-10 22:56:29 +00003020 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003021 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3022
3023 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003024
3025 // Ignore a extractvalue that produces an empty object
3026 if (!NumValValues) {
3027 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3028 return;
3029 }
3030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003031 SmallVector<SDValue, 4> Values(NumValValues);
3032
3033 SDValue Agg = getValue(Op0);
3034 // Copy out the selected value(s).
3035 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3036 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003037 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003038 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003039 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003040
Bill Wendling4533cac2010-01-28 21:51:40 +00003041 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3042 DAG.getVTList(&ValValueVTs[0], NumValValues),
3043 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003044}
3045
Dan Gohman46510a72010-04-15 01:51:59 +00003046void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003047 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003048 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003049
Dan Gohman46510a72010-04-15 01:51:59 +00003050 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003052 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003053 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003054 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3055 if (Field) {
3056 // N = N + Offset
3057 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003058 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003059 DAG.getIntPtrConstant(Offset));
3060 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003061
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003062 Ty = StTy->getElementType(Field);
3063 } else {
3064 Ty = cast<SequentialType>(Ty)->getElementType();
3065
3066 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003067 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003068 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003069 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003070 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003071 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003072 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003073 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003074 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003075 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3076 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003077 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003078 else
Evan Chengb1032a82009-02-09 20:54:38 +00003079 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003080
Dale Johannesen66978ee2009-01-31 02:22:37 +00003081 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003082 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003083 continue;
3084 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003085
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003086 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003087 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3088 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003089 SDValue IdxN = getValue(Idx);
3090
3091 // If the index is smaller or larger than intptr_t, truncate or extend
3092 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003093 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003094
3095 // If this is a multiply by a power of two, turn it into a shl
3096 // immediately. This is a very common case.
3097 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003098 if (ElementSize.isPowerOf2()) {
3099 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003100 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003101 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00003102 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003103 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003104 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003105 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003106 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003107 }
3108 }
3109
Scott Michelfdc40a02009-02-17 22:15:04 +00003110 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003111 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003112 }
3113 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003114
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003115 setValue(&I, N);
3116}
3117
Dan Gohman46510a72010-04-15 01:51:59 +00003118void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003119 // If this is a fixed sized alloca in the entry block of the function,
3120 // allocate it statically on the stack.
3121 if (FuncInfo.StaticAllocaMap.count(&I))
3122 return; // getValue will auto-populate this.
3123
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003124 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003125 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003126 unsigned Align =
3127 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3128 I.getAlignment());
3129
3130 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003131
Owen Andersone50ed302009-08-10 22:56:29 +00003132 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003133 if (AllocSize.getValueType() != IntPtr)
3134 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3135
3136 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3137 AllocSize,
3138 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003139
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003140 // Handle alignment. If the requested alignment is less than or equal to
3141 // the stack alignment, ignore it. If the size is greater than or equal to
3142 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003143 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003144 if (Align <= StackAlign)
3145 Align = 0;
3146
3147 // Round the size of the allocation up to the stack alignment size
3148 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003149 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003150 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003151 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003152
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003154 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003155 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003156 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3157
3158 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003159 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003160 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003161 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003162 setValue(&I, DSA);
3163 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003164
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003165 // Inform the Frame Information that we have just allocated a variable-sized
3166 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003167 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003168}
3169
Dan Gohman46510a72010-04-15 01:51:59 +00003170void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003171 if (I.isAtomic())
3172 return visitAtomicLoad(I);
3173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003174 const Value *SV = I.getOperand(0);
3175 SDValue Ptr = getValue(SV);
3176
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003177 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003179 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003180 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003181 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003182 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003183 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003184
Owen Andersone50ed302009-08-10 22:56:29 +00003185 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003186 SmallVector<uint64_t, 4> Offsets;
3187 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3188 unsigned NumValues = ValueVTs.size();
3189 if (NumValues == 0)
3190 return;
3191
3192 SDValue Root;
3193 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003194 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003195 // Serialize volatile loads with other side effects.
3196 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003197 else if (AA->pointsToConstantMemory(
3198 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003199 // Do not serialize (non-volatile) loads of constant memory with anything.
3200 Root = DAG.getEntryNode();
3201 ConstantMemory = true;
3202 } else {
3203 // Do not serialize non-volatile loads against each other.
3204 Root = DAG.getRoot();
3205 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003206
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003207 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003208 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3209 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003210 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003211 unsigned ChainI = 0;
3212 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3213 // Serializing loads here may result in excessive register pressure, and
3214 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3215 // could recover a bit by hoisting nodes upward in the chain by recognizing
3216 // they are side-effect free or do not alias. The optimizer should really
3217 // avoid this case by converting large object/array copies to llvm.memcpy
3218 // (MaxParallelChains should always remain as failsafe).
3219 if (ChainI == MaxParallelChains) {
3220 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3221 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3222 MVT::Other, &Chains[0], ChainI);
3223 Root = Chain;
3224 ChainI = 0;
3225 }
Bill Wendling856ff412009-12-22 00:12:37 +00003226 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3227 PtrVT, Ptr,
3228 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003229 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003230 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003231 isNonTemporal, isInvariant, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003233 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003234 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003235 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003237 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003238 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003239 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003240 if (isVolatile)
3241 DAG.setRoot(Chain);
3242 else
3243 PendingLoads.push_back(Chain);
3244 }
3245
Bill Wendling4533cac2010-01-28 21:51:40 +00003246 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3247 DAG.getVTList(&ValueVTs[0], NumValues),
3248 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003249}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003250
Dan Gohman46510a72010-04-15 01:51:59 +00003251void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003252 if (I.isAtomic())
3253 return visitAtomicStore(I);
3254
Dan Gohman46510a72010-04-15 01:51:59 +00003255 const Value *SrcV = I.getOperand(0);
3256 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003257
Owen Andersone50ed302009-08-10 22:56:29 +00003258 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003259 SmallVector<uint64_t, 4> Offsets;
3260 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3261 unsigned NumValues = ValueVTs.size();
3262 if (NumValues == 0)
3263 return;
3264
3265 // Get the lowered operands. Note that we do this after
3266 // checking if NumResults is zero, because with zero results
3267 // the operands won't have values in the map.
3268 SDValue Src = getValue(SrcV);
3269 SDValue Ptr = getValue(PtrV);
3270
3271 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003272 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3273 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003274 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003275 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003276 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003277 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003278 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003279
Andrew Trickde91f3c2010-11-12 17:50:46 +00003280 unsigned ChainI = 0;
3281 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3282 // See visitLoad comments.
3283 if (ChainI == MaxParallelChains) {
3284 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3285 MVT::Other, &Chains[0], ChainI);
3286 Root = Chain;
3287 ChainI = 0;
3288 }
Bill Wendling856ff412009-12-22 00:12:37 +00003289 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3290 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003291 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3292 SDValue(Src.getNode(), Src.getResNo() + i),
3293 Add, MachinePointerInfo(PtrV, Offsets[i]),
3294 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3295 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003296 }
3297
Devang Patel7e13efa2010-10-26 22:14:52 +00003298 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003299 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003300 ++SDNodeOrder;
3301 AssignOrderingToNode(StoreNode.getNode());
3302 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003303}
3304
Eli Friedman26689ac2011-08-03 21:06:02 +00003305static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003306 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003307 bool Before, DebugLoc dl,
3308 SelectionDAG &DAG,
3309 const TargetLowering &TLI) {
3310 // Fence, if necessary
3311 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003312 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003313 Order = Release;
3314 else if (Order == Acquire || Order == Monotonic)
3315 return Chain;
3316 } else {
3317 if (Order == AcquireRelease)
3318 Order = Acquire;
3319 else if (Order == Release || Order == Monotonic)
3320 return Chain;
3321 }
3322 SDValue Ops[3];
3323 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003324 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3325 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003326 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3327}
3328
Eli Friedmanff030482011-07-28 21:48:00 +00003329void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003330 DebugLoc dl = getCurDebugLoc();
3331 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003332 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003333
3334 SDValue InChain = getRoot();
3335
3336 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003337 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3338 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003339
Eli Friedman55ba8162011-07-29 03:05:32 +00003340 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003341 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003342 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003343 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003344 getValue(I.getPointerOperand()),
3345 getValue(I.getCompareOperand()),
3346 getValue(I.getNewValOperand()),
3347 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003348 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3349 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003350
3351 SDValue OutChain = L.getValue(1);
3352
3353 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003354 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3355 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003356
Eli Friedman55ba8162011-07-29 03:05:32 +00003357 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003358 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003359}
3360
3361void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003362 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003363 ISD::NodeType NT;
3364 switch (I.getOperation()) {
3365 default: llvm_unreachable("Unknown atomicrmw operation"); return;
3366 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3367 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3368 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3369 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3370 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3371 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3372 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3373 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3374 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3375 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3376 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3377 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003378 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003379 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003380
3381 SDValue InChain = getRoot();
3382
3383 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003384 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3385 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003386
Eli Friedman55ba8162011-07-29 03:05:32 +00003387 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003388 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003389 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003390 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003391 getValue(I.getPointerOperand()),
3392 getValue(I.getValOperand()),
3393 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003394 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003395 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003396
3397 SDValue OutChain = L.getValue(1);
3398
3399 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003400 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3401 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003402
Eli Friedman55ba8162011-07-29 03:05:32 +00003403 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003404 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003405}
3406
Eli Friedman47f35132011-07-25 23:16:38 +00003407void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003408 DebugLoc dl = getCurDebugLoc();
3409 SDValue Ops[3];
3410 Ops[0] = getRoot();
3411 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3412 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3413 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003414}
3415
Eli Friedman327236c2011-08-24 20:50:09 +00003416void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3417 DebugLoc dl = getCurDebugLoc();
3418 AtomicOrdering Order = I.getOrdering();
3419 SynchronizationScope Scope = I.getSynchScope();
3420
3421 SDValue InChain = getRoot();
3422
Eli Friedman327236c2011-08-24 20:50:09 +00003423 EVT VT = EVT::getEVT(I.getType());
3424
Eli Friedman596f4472011-09-13 22:19:59 +00003425 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003426 report_fatal_error("Cannot generate unaligned atomic load");
3427
Eli Friedman327236c2011-08-24 20:50:09 +00003428 SDValue L =
3429 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3430 getValue(I.getPointerOperand()),
3431 I.getPointerOperand(), I.getAlignment(),
3432 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3433 Scope);
3434
3435 SDValue OutChain = L.getValue(1);
3436
3437 if (TLI.getInsertFencesForAtomic())
3438 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3439 DAG, TLI);
3440
3441 setValue(&I, L);
3442 DAG.setRoot(OutChain);
3443}
3444
3445void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3446 DebugLoc dl = getCurDebugLoc();
3447
3448 AtomicOrdering Order = I.getOrdering();
3449 SynchronizationScope Scope = I.getSynchScope();
3450
3451 SDValue InChain = getRoot();
3452
Eli Friedmanfe731212011-09-13 20:50:54 +00003453 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3454
Eli Friedman596f4472011-09-13 22:19:59 +00003455 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003456 report_fatal_error("Cannot generate unaligned atomic store");
3457
Eli Friedman327236c2011-08-24 20:50:09 +00003458 if (TLI.getInsertFencesForAtomic())
3459 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3460 DAG, TLI);
3461
3462 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003463 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003464 InChain,
3465 getValue(I.getPointerOperand()),
3466 getValue(I.getValueOperand()),
3467 I.getPointerOperand(), I.getAlignment(),
3468 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3469 Scope);
3470
3471 if (TLI.getInsertFencesForAtomic())
3472 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3473 DAG, TLI);
3474
3475 DAG.setRoot(OutChain);
3476}
3477
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003478/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3479/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003480void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003481 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003482 bool HasChain = !I.doesNotAccessMemory();
3483 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3484
3485 // Build the operand list.
3486 SmallVector<SDValue, 8> Ops;
3487 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3488 if (OnlyLoad) {
3489 // We don't need to serialize loads against other loads.
3490 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003491 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003492 Ops.push_back(getRoot());
3493 }
3494 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003495
3496 // Info is set by getTgtMemInstrinsic
3497 TargetLowering::IntrinsicInfo Info;
3498 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3499
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003500 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003501 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3502 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003503 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003504
3505 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003506 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3507 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003508 assert(TLI.isTypeLegal(Op.getValueType()) &&
3509 "Intrinsic uses a non-legal type?");
3510 Ops.push_back(Op);
3511 }
3512
Owen Andersone50ed302009-08-10 22:56:29 +00003513 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003514 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3515#ifndef NDEBUG
3516 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3517 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3518 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003519 }
Bob Wilson8d919552009-07-31 22:41:21 +00003520#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003521
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003522 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003524
Bob Wilson8d919552009-07-31 22:41:21 +00003525 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003526
3527 // Create the node.
3528 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003529 if (IsTgtIntrinsic) {
3530 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003531 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003532 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003533 Info.memVT,
3534 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003535 Info.align, Info.vol,
3536 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003537 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003538 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003539 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003540 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003541 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003542 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003543 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003544 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003545 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003546 }
3547
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003548 if (HasChain) {
3549 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3550 if (OnlyLoad)
3551 PendingLoads.push_back(Chain);
3552 else
3553 DAG.setRoot(Chain);
3554 }
Bill Wendling856ff412009-12-22 00:12:37 +00003555
Benjamin Kramerf0127052010-01-05 13:12:22 +00003556 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003557 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003558 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003559 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003560 }
Bill Wendling856ff412009-12-22 00:12:37 +00003561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003562 setValue(&I, Result);
3563 }
3564}
3565
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003566/// GetSignificand - Get the significand and build it into a floating-point
3567/// number with exponent of 1:
3568///
3569/// Op = (Op & 0x007fffff) | 0x3f800000;
3570///
3571/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003572static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003573GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3575 DAG.getConstant(0x007fffff, MVT::i32));
3576 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3577 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003578 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003579}
3580
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003581/// GetExponent - Get the exponent:
3582///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003583/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003584///
3585/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003586static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003587GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003588 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3590 DAG.getConstant(0x7f800000, MVT::i32));
3591 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003592 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3594 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003595 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003596}
3597
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003598/// getF32Constant - Get 32-bit floating point constant.
3599static SDValue
3600getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003602}
3603
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003604// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003605const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003606SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003607 SDValue Op1 = getValue(I.getArgOperand(0));
3608 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003609
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003611 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003612 return 0;
3613}
Bill Wendling74c37652008-12-09 22:08:41 +00003614
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003615/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3616/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003617void
Dan Gohman46510a72010-04-15 01:51:59 +00003618SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003619 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003620 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003621
Gabor Greif0635f352010-06-25 09:38:13 +00003622 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003623 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003624 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003625
3626 // Put the exponent in the right bit position for later addition to the
3627 // final result:
3628 //
3629 // #define LOG2OFe 1.4426950f
3630 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003632 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003634
3635 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3637 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003638
3639 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003641 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003642
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003643 if (LimitFloatPrecision <= 6) {
3644 // For floating-point precision of 6:
3645 //
3646 // TwoToFractionalPartOfX =
3647 // 0.997535578f +
3648 // (0.735607626f + 0.252464424f * x) * x;
3649 //
3650 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003652 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003654 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3656 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003657 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003658 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003659
3660 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003662 TwoToFracPartOfX, IntegerPartOfX);
3663
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003664 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003665 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3666 // For floating-point precision of 12:
3667 //
3668 // TwoToFractionalPartOfX =
3669 // 0.999892986f +
3670 // (0.696457318f +
3671 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3672 //
3673 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003675 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003676 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003677 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3679 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3682 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003683 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003684 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003685
3686 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003688 TwoToFracPartOfX, IntegerPartOfX);
3689
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003690 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003691 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3692 // For floating-point precision of 18:
3693 //
3694 // TwoToFractionalPartOfX =
3695 // 0.999999982f +
3696 // (0.693148872f +
3697 // (0.240227044f +
3698 // (0.554906021e-1f +
3699 // (0.961591928e-2f +
3700 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3701 //
3702 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003704 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003706 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3708 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3711 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003712 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3714 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003715 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3717 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003718 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3720 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003721 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003722 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003724
3725 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003727 TwoToFracPartOfX, IntegerPartOfX);
3728
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003729 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003730 }
3731 } else {
3732 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003733 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003734 getValue(I.getArgOperand(0)).getValueType(),
3735 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003736 }
3737
Dale Johannesen59e577f2008-09-05 18:38:42 +00003738 setValue(&I, result);
3739}
3740
Bill Wendling39150252008-09-09 20:39:27 +00003741/// visitLog - Lower a log intrinsic. Handles the special sequences for
3742/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003743void
Dan Gohman46510a72010-04-15 01:51:59 +00003744SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003745 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003746 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003747
Gabor Greif0635f352010-06-25 09:38:13 +00003748 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003749 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003750 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003751 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003752
3753 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003754 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003756 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003757
3758 // Get the significand and build it into a floating-point number with
3759 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003760 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003761
3762 if (LimitFloatPrecision <= 6) {
3763 // For floating-point precision of 6:
3764 //
3765 // LogofMantissa =
3766 // -1.1609546f +
3767 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003768 //
Bill Wendling39150252008-09-09 20:39:27 +00003769 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003771 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003773 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3775 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003776 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003777
Scott Michelfdc40a02009-02-17 22:15:04 +00003778 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003780 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3781 // For floating-point precision of 12:
3782 //
3783 // LogOfMantissa =
3784 // -1.7417939f +
3785 // (2.8212026f +
3786 // (-1.4699568f +
3787 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3788 //
3789 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003791 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003793 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003794 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3795 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003796 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3798 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003799 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3801 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003803
Scott Michelfdc40a02009-02-17 22:15:04 +00003804 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003806 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3807 // For floating-point precision of 18:
3808 //
3809 // LogOfMantissa =
3810 // -2.1072184f +
3811 // (4.2372794f +
3812 // (-3.7029485f +
3813 // (2.2781945f +
3814 // (-0.87823314f +
3815 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3816 //
3817 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003819 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003821 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3823 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003824 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3826 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003827 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3829 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003830 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3832 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003833 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3835 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003836 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003837
Scott Michelfdc40a02009-02-17 22:15:04 +00003838 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003840 }
3841 } else {
3842 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003843 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003844 getValue(I.getArgOperand(0)).getValueType(),
3845 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003846 }
3847
Dale Johannesen59e577f2008-09-05 18:38:42 +00003848 setValue(&I, result);
3849}
3850
Bill Wendling3eb59402008-09-09 00:28:24 +00003851/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3852/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003853void
Dan Gohman46510a72010-04-15 01:51:59 +00003854SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003855 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003856 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003857
Gabor Greif0635f352010-06-25 09:38:13 +00003858 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003859 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003860 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003861 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003862
Bill Wendling39150252008-09-09 20:39:27 +00003863 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003864 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003865
Bill Wendling3eb59402008-09-09 00:28:24 +00003866 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003867 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003868 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003869
Bill Wendling3eb59402008-09-09 00:28:24 +00003870 // Different possible minimax approximations of significand in
3871 // floating-point for various degrees of accuracy over [1,2].
3872 if (LimitFloatPrecision <= 6) {
3873 // For floating-point precision of 6:
3874 //
3875 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3876 //
3877 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003879 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003880 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003881 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3883 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003884 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003885
Scott Michelfdc40a02009-02-17 22:15:04 +00003886 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003888 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3889 // For floating-point precision of 12:
3890 //
3891 // Log2ofMantissa =
3892 // -2.51285454f +
3893 // (4.07009056f +
3894 // (-2.12067489f +
3895 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003896 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003897 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003899 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003901 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003902 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3903 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003904 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3906 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003907 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3909 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003910 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003911
Scott Michelfdc40a02009-02-17 22:15:04 +00003912 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003913 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003914 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3915 // For floating-point precision of 18:
3916 //
3917 // Log2ofMantissa =
3918 // -3.0400495f +
3919 // (6.1129976f +
3920 // (-5.3420409f +
3921 // (3.2865683f +
3922 // (-1.2669343f +
3923 // (0.27515199f -
3924 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3925 //
3926 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003928 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003930 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3932 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3935 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003936 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3938 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003939 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3941 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003942 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3944 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003945 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003946
Scott Michelfdc40a02009-02-17 22:15:04 +00003947 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003949 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003950 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003951 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003952 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003953 getValue(I.getArgOperand(0)).getValueType(),
3954 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003955 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003956
Dale Johannesen59e577f2008-09-05 18:38:42 +00003957 setValue(&I, result);
3958}
3959
Bill Wendling3eb59402008-09-09 00:28:24 +00003960/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3961/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003962void
Dan Gohman46510a72010-04-15 01:51:59 +00003963SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003964 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003965 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003966
Gabor Greif0635f352010-06-25 09:38:13 +00003967 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003968 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003969 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003970 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003971
Bill Wendling39150252008-09-09 20:39:27 +00003972 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003973 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003975 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003976
3977 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003978 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003979 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003980
3981 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003982 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003983 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003984 // Log10ofMantissa =
3985 // -0.50419619f +
3986 // (0.60948995f - 0.10380950f * x) * x;
3987 //
3988 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003990 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003992 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003993 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3994 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003995 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003996
Scott Michelfdc40a02009-02-17 22:15:04 +00003997 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003998 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003999 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4000 // For floating-point precision of 12:
4001 //
4002 // Log10ofMantissa =
4003 // -0.64831180f +
4004 // (0.91751397f +
4005 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4006 //
4007 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004008 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004009 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004010 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004011 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4013 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004014 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4016 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004017 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004018
Scott Michelfdc40a02009-02-17 22:15:04 +00004019 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004021 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004022 // For floating-point precision of 18:
4023 //
4024 // Log10ofMantissa =
4025 // -0.84299375f +
4026 // (1.5327582f +
4027 // (-1.0688956f +
4028 // (0.49102474f +
4029 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4030 //
4031 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004033 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004035 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4037 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004038 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4040 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004041 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4043 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004044 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4046 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004047 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004048
Scott Michelfdc40a02009-02-17 22:15:04 +00004049 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004050 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004051 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004052 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004053 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004054 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004055 getValue(I.getArgOperand(0)).getValueType(),
4056 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004057 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004058
Dale Johannesen59e577f2008-09-05 18:38:42 +00004059 setValue(&I, result);
4060}
4061
Bill Wendlinge10c8142008-09-09 22:39:21 +00004062/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4063/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004064void
Dan Gohman46510a72010-04-15 01:51:59 +00004065SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004066 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004067 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004068
Gabor Greif0635f352010-06-25 09:38:13 +00004069 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004070 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004071 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004072
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004074
4075 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004076 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4077 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004078
4079 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004080 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004081 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004082
4083 if (LimitFloatPrecision <= 6) {
4084 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004085 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004086 // TwoToFractionalPartOfX =
4087 // 0.997535578f +
4088 // (0.735607626f + 0.252464424f * x) * x;
4089 //
4090 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004091 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004092 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004094 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004095 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4096 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004097 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004098 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004099 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004101
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004102 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004104 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4105 // For floating-point precision of 12:
4106 //
4107 // TwoToFractionalPartOfX =
4108 // 0.999892986f +
4109 // (0.696457318f +
4110 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4111 //
4112 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004114 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004116 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4118 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004119 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4121 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004122 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004123 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004124 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004125 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004126
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004127 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004129 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4130 // For floating-point precision of 18:
4131 //
4132 // TwoToFractionalPartOfX =
4133 // 0.999999982f +
4134 // (0.693148872f +
4135 // (0.240227044f +
4136 // (0.554906021e-1f +
4137 // (0.961591928e-2f +
4138 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4139 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004141 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004143 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004144 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4145 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004146 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4148 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004149 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4151 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004152 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4154 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004155 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4157 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004158 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004159 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004160 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004161 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004162
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004163 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004165 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004166 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004167 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004168 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004169 getValue(I.getArgOperand(0)).getValueType(),
4170 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004171 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004172
Dale Johannesen601d3c02008-09-05 01:48:15 +00004173 setValue(&I, result);
4174}
4175
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004176/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4177/// limited-precision mode with x == 10.0f.
4178void
Dan Gohman46510a72010-04-15 01:51:59 +00004179SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004180 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004181 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004182 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004183 bool IsExp10 = false;
4184
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004186 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004187 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4188 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4189 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4190 APFloat Ten(10.0f);
4191 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4192 }
4193 }
4194 }
4195
4196 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004197 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004198
4199 // Put the exponent in the right bit position for later addition to the
4200 // final result:
4201 //
4202 // #define LOG2OF10 3.3219281f
4203 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004205 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004207
4208 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4210 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004211
4212 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004214 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004215
4216 if (LimitFloatPrecision <= 6) {
4217 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004218 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004219 // twoToFractionalPartOfX =
4220 // 0.997535578f +
4221 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004222 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004223 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004224 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004225 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004226 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004227 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4229 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004230 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004231 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004232 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004234
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004235 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004237 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4238 // For floating-point precision of 12:
4239 //
4240 // TwoToFractionalPartOfX =
4241 // 0.999892986f +
4242 // (0.696457318f +
4243 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4244 //
4245 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004247 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004248 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004249 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4251 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004252 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4254 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004255 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004256 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004257 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004259
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004260 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004262 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4263 // For floating-point precision of 18:
4264 //
4265 // TwoToFractionalPartOfX =
4266 // 0.999999982f +
4267 // (0.693148872f +
4268 // (0.240227044f +
4269 // (0.554906021e-1f +
4270 // (0.961591928e-2f +
4271 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4272 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004274 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004275 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004276 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4278 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004279 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4281 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004282 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4284 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004285 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4287 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004288 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4290 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004291 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004292 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004293 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004295
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004296 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004297 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004298 }
4299 } else {
4300 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004301 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004302 getValue(I.getArgOperand(0)).getValueType(),
4303 getValue(I.getArgOperand(0)),
4304 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004305 }
4306
4307 setValue(&I, result);
4308}
4309
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004310
4311/// ExpandPowI - Expand a llvm.powi intrinsic.
4312static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4313 SelectionDAG &DAG) {
4314 // If RHS is a constant, we can expand this out to a multiplication tree,
4315 // otherwise we end up lowering to a call to __powidf2 (for example). When
4316 // optimizing for size, we only want to do this if the expansion would produce
4317 // a small number of multiplies, otherwise we do the full expansion.
4318 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4319 // Get the exponent as a positive value.
4320 unsigned Val = RHSC->getSExtValue();
4321 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004322
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004323 // powi(x, 0) -> 1.0
4324 if (Val == 0)
4325 return DAG.getConstantFP(1.0, LHS.getValueType());
4326
Dan Gohmanae541aa2010-04-15 04:33:49 +00004327 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004328 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4329 // If optimizing for size, don't insert too many multiplies. This
4330 // inserts up to 5 multiplies.
4331 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4332 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004333 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004334 // powi(x,15) generates one more multiply than it should), but this has
4335 // the benefit of being both really simple and much better than a libcall.
4336 SDValue Res; // Logically starts equal to 1.0
4337 SDValue CurSquare = LHS;
4338 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004339 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004340 if (Res.getNode())
4341 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4342 else
4343 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004344 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004345
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004346 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4347 CurSquare, CurSquare);
4348 Val >>= 1;
4349 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004350
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004351 // If the original was negative, invert the result, producing 1/(x*x*x).
4352 if (RHSC->getSExtValue() < 0)
4353 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4354 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4355 return Res;
4356 }
4357 }
4358
4359 // Otherwise, expand to a libcall.
4360 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4361}
4362
Devang Patel227dfdb2011-05-16 21:24:05 +00004363// getTruncatedArgReg - Find underlying register used for an truncated
4364// argument.
4365static unsigned getTruncatedArgReg(const SDValue &N) {
4366 if (N.getOpcode() != ISD::TRUNCATE)
4367 return 0;
4368
4369 const SDValue &Ext = N.getOperand(0);
4370 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4371 const SDValue &CFR = Ext.getOperand(0);
4372 if (CFR.getOpcode() == ISD::CopyFromReg)
4373 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4374 else
4375 if (CFR.getOpcode() == ISD::TRUNCATE)
4376 return getTruncatedArgReg(CFR);
4377 }
4378 return 0;
4379}
4380
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004381/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4382/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4383/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004384bool
Devang Patel78a06e52010-08-25 20:39:26 +00004385SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004386 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004387 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004388 const Argument *Arg = dyn_cast<Argument>(V);
4389 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004390 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004391
Devang Patel719f6a92010-04-29 20:40:36 +00004392 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004393 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4394 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4395
Devang Patela83ce982010-04-29 18:50:36 +00004396 // Ignore inlined function arguments here.
4397 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004398 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004399 return false;
4400
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004401 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004402 // Some arguments' frame index is recorded during argument lowering.
4403 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4404 if (Offset)
4405 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004406
Devang Patel9aee3352011-09-08 22:59:09 +00004407 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004408 if (N.getOpcode() == ISD::CopyFromReg)
4409 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4410 else
4411 Reg = getTruncatedArgReg(N);
4412 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004413 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4414 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4415 if (PR)
4416 Reg = PR;
4417 }
4418 }
4419
Evan Chenga36acad2010-04-29 06:33:38 +00004420 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004421 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004422 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004423 if (VMI != FuncInfo.ValueMap.end())
4424 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004425 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004426
Devang Patel8bc9ef72010-11-02 17:19:03 +00004427 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004428 // Check if frame index is available.
4429 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004430 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004431 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4432 Reg = TRI->getFrameRegister(MF);
4433 Offset = FINode->getIndex();
4434 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004435 }
4436
4437 if (!Reg)
4438 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004439
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004440 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4441 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004442 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004443 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004444 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004445}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004446
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004447// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004448#if defined(_MSC_VER) && defined(setjmp) && \
4449 !defined(setjmp_undefined_for_msvc)
4450# pragma push_macro("setjmp")
4451# undef setjmp
4452# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004453#endif
4454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004455/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4456/// we want to emit this as a call to a named external function, return the name
4457/// otherwise lower it and return null.
4458const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004459SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004460 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004461 SDValue Res;
4462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004463 switch (Intrinsic) {
4464 default:
4465 // By default, turn this into a target intrinsic node.
4466 visitTargetIntrinsic(I, Intrinsic);
4467 return 0;
4468 case Intrinsic::vastart: visitVAStart(I); return 0;
4469 case Intrinsic::vaend: visitVAEnd(I); return 0;
4470 case Intrinsic::vacopy: visitVACopy(I); return 0;
4471 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004472 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004473 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004474 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004475 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004476 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004477 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004478 return 0;
4479 case Intrinsic::setjmp:
4480 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481 case Intrinsic::longjmp:
4482 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004483 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004484 // Assert for address < 256 since we support only user defined address
4485 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004486 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004487 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004488 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004489 < 256 &&
4490 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004491 SDValue Op1 = getValue(I.getArgOperand(0));
4492 SDValue Op2 = getValue(I.getArgOperand(1));
4493 SDValue Op3 = getValue(I.getArgOperand(2));
4494 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4495 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004496 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004497 MachinePointerInfo(I.getArgOperand(0)),
4498 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004499 return 0;
4500 }
Chris Lattner824b9582008-11-21 16:42:48 +00004501 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004502 // Assert for address < 256 since we support only user defined address
4503 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004504 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004505 < 256 &&
4506 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004507 SDValue Op1 = getValue(I.getArgOperand(0));
4508 SDValue Op2 = getValue(I.getArgOperand(1));
4509 SDValue Op3 = getValue(I.getArgOperand(2));
4510 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4511 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004512 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004513 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004514 return 0;
4515 }
Chris Lattner824b9582008-11-21 16:42:48 +00004516 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004517 // Assert for address < 256 since we support only user defined address
4518 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004519 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004520 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004521 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004522 < 256 &&
4523 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004524 SDValue Op1 = getValue(I.getArgOperand(0));
4525 SDValue Op2 = getValue(I.getArgOperand(1));
4526 SDValue Op3 = getValue(I.getArgOperand(2));
4527 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4528 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004529 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004530 MachinePointerInfo(I.getArgOperand(0)),
4531 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004532 return 0;
4533 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004534 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004535 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004536 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004537 const Value *Address = DI.getAddress();
Eric Christopher12eb3ad2011-09-29 00:50:59 +00004538 if (!Address || !DIVariable(Variable).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004539 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004540
4541 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4542 // but do not always have a corresponding SDNode built. The SDNodeOrder
4543 // absolute, but not relative, values are different depending on whether
4544 // debug info exists.
4545 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004546
4547 // Check if address has undef value.
4548 if (isa<UndefValue>(Address) ||
4549 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004550 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004551 return 0;
4552 }
4553
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004554 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004555 if (!N.getNode() && isa<Argument>(Address))
4556 // Check unused arguments map.
4557 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004558 SDDbgValue *SDV;
4559 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004560 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004561 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004562 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4563 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4564 Address = BCI->getOperand(0);
4565 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4566
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004567 if (isParameter && !AI) {
4568 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4569 if (FINode)
4570 // Byval parameter. We have a frame index at this point.
4571 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4572 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004573 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004574 // Address is an argument, so try to emit its dbg value using
4575 // virtual register info from the FuncInfo.ValueMap.
4576 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004577 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004578 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004579 } else if (AI)
4580 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4581 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004582 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004583 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004584 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004585 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004586 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004587 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4588 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004589 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004590 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004591 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004592 // If variable is pinned by a alloca in dominating bb then
4593 // use StaticAllocaMap.
4594 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004595 if (AI->getParent() != DI.getParent()) {
4596 DenseMap<const AllocaInst*, int>::iterator SI =
4597 FuncInfo.StaticAllocaMap.find(AI);
4598 if (SI != FuncInfo.StaticAllocaMap.end()) {
4599 SDV = DAG.getDbgValue(Variable, SI->second,
4600 0, dl, SDNodeOrder);
4601 DAG.AddDbgValue(SDV, 0, false);
4602 return 0;
4603 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004604 }
4605 }
Devang Patelafeaae72010-12-06 22:39:26 +00004606 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004607 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004608 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004609 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004610 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004611 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004612 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004613 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004614 return 0;
4615
4616 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004617 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004618 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004619 if (!V)
4620 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004621
4622 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4623 // but do not always have a corresponding SDNode built. The SDNodeOrder
4624 // absolute, but not relative, values are different depending on whether
4625 // debug info exists.
4626 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004627 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004628 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004629 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4630 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004631 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004632 // Do not use getValue() in here; we don't want to generate code at
4633 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004634 SDValue N = NodeMap[V];
4635 if (!N.getNode() && isa<Argument>(V))
4636 // Check unused arguments map.
4637 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004638 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004639 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004640 SDV = DAG.getDbgValue(Variable, N.getNode(),
4641 N.getResNo(), Offset, dl, SDNodeOrder);
4642 DAG.AddDbgValue(SDV, N.getNode(), false);
4643 }
Devang Patela778f5c2011-02-18 22:43:42 +00004644 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004645 // Do not call getValue(V) yet, as we don't want to generate code.
4646 // Remember it for later.
4647 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4648 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004649 } else {
Devang Patel00190342010-03-15 19:15:44 +00004650 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004651 // data available is an unreferenced parameter.
4652 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004653 }
Devang Patel00190342010-03-15 19:15:44 +00004654 }
4655
4656 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004657 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004658 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004659 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004660 // Don't handle byval struct arguments or VLAs, for example.
4661 if (!AI)
4662 return 0;
4663 DenseMap<const AllocaInst*, int>::iterator SI =
4664 FuncInfo.StaticAllocaMap.find(AI);
4665 if (SI == FuncInfo.StaticAllocaMap.end())
4666 return 0; // VLAs.
4667 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004668
Chris Lattner512063d2010-04-05 06:19:28 +00004669 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4670 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4671 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004672 return 0;
4673 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004674 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004676 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004677 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004679 SDValue Ops[1];
4680 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004681 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004682 setValue(&I, Op);
4683 DAG.setRoot(Op.getValue(1));
4684 return 0;
4685 }
4686
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004687 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004688 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004689 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004690 if (CallMBB->isLandingPad())
4691 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004692 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004693#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004694 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004695#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004696 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4697 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004698 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004699 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004700
Chris Lattner3a5815f2009-09-17 23:54:54 +00004701 // Insert the EHSELECTION instruction.
4702 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4703 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004704 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004705 Ops[1] = getRoot();
4706 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004707 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004708 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004709 return 0;
4710 }
4711
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004712 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004713 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004714 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004715 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4716 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004717 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004718 return 0;
4719 }
4720
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004721 case Intrinsic::eh_return_i32:
4722 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004723 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4724 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4725 MVT::Other,
4726 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004727 getValue(I.getArgOperand(0)),
4728 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004729 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004730 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004731 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004732 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004733 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004734 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004735 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004736 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004737 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004738 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004739 TLI.getPointerTy()),
4740 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004741 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004742 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004743 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004744 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4745 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004746 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004747 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004748 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004749 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004750 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004751 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004752 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004753
Chris Lattner512063d2010-04-05 06:19:28 +00004754 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004755 return 0;
4756 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004757 case Intrinsic::eh_sjlj_functioncontext: {
4758 // Get and store the index of the function context.
4759 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004760 AllocaInst *FnCtx =
4761 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004762 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4763 MFI->setFunctionContextIndex(FI);
4764 return 0;
4765 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004766 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004767 SDValue Ops[2];
4768 Ops[0] = getRoot();
4769 Ops[1] = getValue(I.getArgOperand(0));
4770 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4771 DAG.getVTList(MVT::i32, MVT::Other),
4772 Ops, 2);
4773 setValue(&I, Op.getValue(0));
4774 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004775 return 0;
4776 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004777 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004778 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004779 getRoot(), getValue(I.getArgOperand(0))));
4780 return 0;
4781 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004782
Dale Johannesen0488fb62010-09-30 23:57:10 +00004783 case Intrinsic::x86_mmx_pslli_w:
4784 case Intrinsic::x86_mmx_pslli_d:
4785 case Intrinsic::x86_mmx_pslli_q:
4786 case Intrinsic::x86_mmx_psrli_w:
4787 case Intrinsic::x86_mmx_psrli_d:
4788 case Intrinsic::x86_mmx_psrli_q:
4789 case Intrinsic::x86_mmx_psrai_w:
4790 case Intrinsic::x86_mmx_psrai_d: {
4791 SDValue ShAmt = getValue(I.getArgOperand(1));
4792 if (isa<ConstantSDNode>(ShAmt)) {
4793 visitTargetIntrinsic(I, Intrinsic);
4794 return 0;
4795 }
4796 unsigned NewIntrinsic = 0;
4797 EVT ShAmtVT = MVT::v2i32;
4798 switch (Intrinsic) {
4799 case Intrinsic::x86_mmx_pslli_w:
4800 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4801 break;
4802 case Intrinsic::x86_mmx_pslli_d:
4803 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4804 break;
4805 case Intrinsic::x86_mmx_pslli_q:
4806 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4807 break;
4808 case Intrinsic::x86_mmx_psrli_w:
4809 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4810 break;
4811 case Intrinsic::x86_mmx_psrli_d:
4812 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4813 break;
4814 case Intrinsic::x86_mmx_psrli_q:
4815 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4816 break;
4817 case Intrinsic::x86_mmx_psrai_w:
4818 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4819 break;
4820 case Intrinsic::x86_mmx_psrai_d:
4821 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4822 break;
4823 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4824 }
4825
4826 // The vector shift intrinsics with scalars uses 32b shift amounts but
4827 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4828 // to be zero.
4829 // We must do this early because v2i32 is not a legal type.
4830 DebugLoc dl = getCurDebugLoc();
4831 SDValue ShOps[2];
4832 ShOps[0] = ShAmt;
4833 ShOps[1] = DAG.getConstant(0, MVT::i32);
4834 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4835 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004836 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004837 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4838 DAG.getConstant(NewIntrinsic, MVT::i32),
4839 getValue(I.getArgOperand(0)), ShAmt);
4840 setValue(&I, Res);
4841 return 0;
4842 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004843 case Intrinsic::convertff:
4844 case Intrinsic::convertfsi:
4845 case Intrinsic::convertfui:
4846 case Intrinsic::convertsif:
4847 case Intrinsic::convertuif:
4848 case Intrinsic::convertss:
4849 case Intrinsic::convertsu:
4850 case Intrinsic::convertus:
4851 case Intrinsic::convertuu: {
4852 ISD::CvtCode Code = ISD::CVT_INVALID;
4853 switch (Intrinsic) {
4854 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4855 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4856 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4857 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4858 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4859 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4860 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4861 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4862 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4863 }
Owen Andersone50ed302009-08-10 22:56:29 +00004864 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004865 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004866 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4867 DAG.getValueType(DestVT),
4868 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004869 getValue(I.getArgOperand(1)),
4870 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004871 Code);
4872 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004873 return 0;
4874 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004875 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004876 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004877 getValue(I.getArgOperand(0)).getValueType(),
4878 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004879 return 0;
4880 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004881 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4882 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004883 return 0;
4884 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004885 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004886 getValue(I.getArgOperand(0)).getValueType(),
4887 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004888 return 0;
4889 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004890 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004891 getValue(I.getArgOperand(0)).getValueType(),
4892 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004893 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004894 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004895 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004896 return 0;
4897 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004898 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004899 return 0;
4900 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004901 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004902 return 0;
4903 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004904 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004905 return 0;
4906 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004907 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004908 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004909 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004910 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004911 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004912 case Intrinsic::fma:
4913 setValue(&I, DAG.getNode(ISD::FMA, dl,
4914 getValue(I.getArgOperand(0)).getValueType(),
4915 getValue(I.getArgOperand(0)),
4916 getValue(I.getArgOperand(1)),
4917 getValue(I.getArgOperand(2))));
4918 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004919 case Intrinsic::convert_to_fp16:
4920 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004921 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004922 return 0;
4923 case Intrinsic::convert_from_fp16:
4924 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004925 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004926 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004927 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004928 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004929 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004930 return 0;
4931 }
4932 case Intrinsic::readcyclecounter: {
4933 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004934 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4935 DAG.getVTList(MVT::i64, MVT::Other),
4936 &Op, 1);
4937 setValue(&I, Res);
4938 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004939 return 0;
4940 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004941 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004942 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004943 getValue(I.getArgOperand(0)).getValueType(),
4944 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004945 return 0;
4946 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004947 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004948 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004949 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004950 return 0;
4951 }
4952 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004953 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004954 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004955 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004956 return 0;
4957 }
4958 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004959 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004960 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004961 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004962 return 0;
4963 }
4964 case Intrinsic::stacksave: {
4965 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004966 Res = DAG.getNode(ISD::STACKSAVE, dl,
4967 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4968 setValue(&I, Res);
4969 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004970 return 0;
4971 }
4972 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004973 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004974 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004975 return 0;
4976 }
Bill Wendling57344502008-11-18 11:01:33 +00004977 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004978 // Emit code into the DAG to store the stack guard onto the stack.
4979 MachineFunction &MF = DAG.getMachineFunction();
4980 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004981 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004982
Gabor Greif0635f352010-06-25 09:38:13 +00004983 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4984 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004985
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004986 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004987 MFI->setStackProtectorIndex(FI);
4988
4989 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4990
4991 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004992 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004993 MachinePointerInfo::getFixedStack(FI),
4994 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004995 setValue(&I, Res);
4996 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004997 return 0;
4998 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004999 case Intrinsic::objectsize: {
5000 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005001 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005002
5003 assert(CI && "Non-constant type in __builtin_object_size?");
5004
Gabor Greif0635f352010-06-25 09:38:13 +00005005 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005006 EVT Ty = Arg.getValueType();
5007
Dan Gohmane368b462010-06-18 14:22:04 +00005008 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005009 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005010 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005011 Res = DAG.getConstant(0, Ty);
5012
5013 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005014 return 0;
5015 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005016 case Intrinsic::var_annotation:
5017 // Discard annotate attributes
5018 return 0;
5019
5020 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005021 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005022
5023 SDValue Ops[6];
5024 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005025 Ops[1] = getValue(I.getArgOperand(0));
5026 Ops[2] = getValue(I.getArgOperand(1));
5027 Ops[3] = getValue(I.getArgOperand(2));
5028 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005029 Ops[5] = DAG.getSrcValue(F);
5030
Duncan Sands4a544a72011-09-06 13:37:06 +00005031 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005032
Duncan Sands4a544a72011-09-06 13:37:06 +00005033 DAG.setRoot(Res);
5034 return 0;
5035 }
5036 case Intrinsic::adjust_trampoline: {
5037 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5038 TLI.getPointerTy(),
5039 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005040 return 0;
5041 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005042 case Intrinsic::gcroot:
5043 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00005044 const Value *Alloca = I.getArgOperand(0);
5045 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005046
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005047 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5048 GFI->addStackRoot(FI->getIndex(), TypeMap);
5049 }
5050 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005051 case Intrinsic::gcread:
5052 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005053 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005054 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005055 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005056 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005057 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005058
5059 case Intrinsic::expect: {
5060 // Just replace __builtin_expect(exp, c) with EXP.
5061 setValue(&I, getValue(I.getArgOperand(0)));
5062 return 0;
5063 }
5064
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005065 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005066 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005067 if (TrapFuncName.empty()) {
5068 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5069 return 0;
5070 }
5071 TargetLowering::ArgListTy Args;
5072 std::pair<SDValue, SDValue> Result =
5073 TLI.LowerCallTo(getRoot(), I.getType(),
5074 false, false, false, false, 0, CallingConv::C,
5075 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
5076 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5077 Args, DAG, getCurDebugLoc());
5078 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005079 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005080 }
Bill Wendlingef375462008-11-21 02:38:44 +00005081 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005082 return implVisitAluOverflow(I, ISD::UADDO);
5083 case Intrinsic::sadd_with_overflow:
5084 return implVisitAluOverflow(I, ISD::SADDO);
5085 case Intrinsic::usub_with_overflow:
5086 return implVisitAluOverflow(I, ISD::USUBO);
5087 case Intrinsic::ssub_with_overflow:
5088 return implVisitAluOverflow(I, ISD::SSUBO);
5089 case Intrinsic::umul_with_overflow:
5090 return implVisitAluOverflow(I, ISD::UMULO);
5091 case Intrinsic::smul_with_overflow:
5092 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005094 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005095 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005096 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005097 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005098 Ops[1] = getValue(I.getArgOperand(0));
5099 Ops[2] = getValue(I.getArgOperand(1));
5100 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005101 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005102 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5103 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005104 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005105 EVT::getIntegerVT(*Context, 8),
5106 MachinePointerInfo(I.getArgOperand(0)),
5107 0, /* align */
5108 false, /* volatile */
5109 rw==0, /* read */
5110 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005111 return 0;
5112 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005113
5114 case Intrinsic::invariant_start:
5115 case Intrinsic::lifetime_start:
5116 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005117 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005118 return 0;
5119 case Intrinsic::invariant_end:
5120 case Intrinsic::lifetime_end:
5121 // Discard region information.
5122 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005123 }
5124}
5125
Dan Gohman46510a72010-04-15 01:51:59 +00005126void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005127 bool isTailCall,
5128 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005129 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5130 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5131 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005132 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005133 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005134
5135 TargetLowering::ArgListTy Args;
5136 TargetLowering::ArgListEntry Entry;
5137 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005138
5139 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005140 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005141 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005142 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5143 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005144
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005145 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005146 DAG.getMachineFunction(),
5147 FTy->isVarArg(), Outs,
5148 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005149
5150 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005151 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005152
5153 if (!CanLowerReturn) {
5154 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5155 FTy->getReturnType());
5156 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5157 FTy->getReturnType());
5158 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005159 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005160 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005161
Chris Lattnerecf42c42010-09-21 16:36:31 +00005162 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005163 Entry.Node = DemoteStackSlot;
5164 Entry.Ty = StackSlotPtrType;
5165 Entry.isSExt = false;
5166 Entry.isZExt = false;
5167 Entry.isInReg = false;
5168 Entry.isSRet = true;
5169 Entry.isNest = false;
5170 Entry.isByVal = false;
5171 Entry.Alignment = Align;
5172 Args.push_back(Entry);
5173 RetTy = Type::getVoidTy(FTy->getContext());
5174 }
5175
Dan Gohman46510a72010-04-15 01:51:59 +00005176 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005177 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005178 const Value *V = *i;
5179
5180 // Skip empty types
5181 if (V->getType()->isEmptyTy())
5182 continue;
5183
5184 SDValue ArgNode = getValue(V);
5185 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005186
5187 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005188 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5189 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5190 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5191 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5192 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5193 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005194 Entry.Alignment = CS.getParamAlignment(attrInd);
5195 Args.push_back(Entry);
5196 }
5197
Chris Lattner512063d2010-04-05 06:19:28 +00005198 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005199 // Insert a label before the invoke call to mark the try range. This can be
5200 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005201 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005202
Jim Grosbachca752c92010-01-28 01:45:32 +00005203 // For SjLj, keep track of which landing pads go with which invokes
5204 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005205 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005206 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005207 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005208 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005209
Jim Grosbachca752c92010-01-28 01:45:32 +00005210 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005211 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005212 }
5213
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005214 // Both PendingLoads and PendingExports must be flushed here;
5215 // this call might not return.
5216 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005217 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005218 }
5219
Dan Gohman98ca4f22009-08-05 01:29:28 +00005220 // Check if target-independent constraints permit a tail call here.
5221 // Target-dependent constraints are checked within TLI.LowerCallTo.
5222 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005223 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005224 isTailCall = false;
5225
Dan Gohmanbadcda42010-08-28 00:51:03 +00005226 // If there's a possibility that fast-isel has already selected some amount
5227 // of the current basic block, don't emit a tail call.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005228 if (isTailCall && TM.Options.EnableFastISel)
Dan Gohmanbadcda42010-08-28 00:51:03 +00005229 isTailCall = false;
5230
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005231 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005232 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005233 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005234 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005235 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005236 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005237 isTailCall,
5238 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005239 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005240 assert((isTailCall || Result.second.getNode()) &&
5241 "Non-null chain expected with non-tail call!");
5242 assert((Result.second.getNode() || !Result.first.getNode()) &&
5243 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005244 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005245 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005246 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005247 // The instruction result is the result of loading from the
5248 // hidden sret parameter.
5249 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005250 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005251
5252 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5253 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5254 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005255 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005256 SmallVector<SDValue, 4> Values(NumValues);
5257 SmallVector<SDValue, 4> Chains(NumValues);
5258
5259 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005260 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5261 DemoteStackSlot,
5262 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005263 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005264 Add,
5265 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005266 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005267 Values[i] = L;
5268 Chains[i] = L.getValue(1);
5269 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005270
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005271 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5272 MVT::Other, &Chains[0], NumValues);
5273 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005274
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005275 // Collect the legal value parts into potentially illegal values
5276 // that correspond to the original function's return values.
5277 SmallVector<EVT, 4> RetTys;
5278 RetTy = FTy->getReturnType();
5279 ComputeValueVTs(TLI, RetTy, RetTys);
5280 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5281 SmallVector<SDValue, 4> ReturnValues;
5282 unsigned CurReg = 0;
5283 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5284 EVT VT = RetTys[I];
5285 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5286 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005287
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005288 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005289 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005290 RegisterVT, VT, AssertOp);
5291 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005292 CurReg += NumRegs;
5293 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005294
Bill Wendling4533cac2010-01-28 21:51:40 +00005295 setValue(CS.getInstruction(),
5296 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5297 DAG.getVTList(&RetTys[0], RetTys.size()),
5298 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005299 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005300
Evan Chengc249e482011-04-01 19:57:01 +00005301 // Assign order to nodes here. If the call does not produce a result, it won't
5302 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005303 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005304 // As a special case, a null chain means that a tail call has been emitted and
5305 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005306 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005307 ++SDNodeOrder;
5308 AssignOrderingToNode(DAG.getRoot().getNode());
5309 } else {
5310 DAG.setRoot(Result.second);
5311 ++SDNodeOrder;
5312 AssignOrderingToNode(Result.second.getNode());
5313 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005314
Chris Lattner512063d2010-04-05 06:19:28 +00005315 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005316 // Insert a label at the end of the invoke call to mark the try range. This
5317 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005318 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005319 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005320
5321 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005322 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005323 }
5324}
5325
Chris Lattner8047d9a2009-12-24 00:37:38 +00005326/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5327/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005328static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5329 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005330 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005331 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005332 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005333 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005334 if (C->isNullValue())
5335 continue;
5336 // Unknown instruction.
5337 return false;
5338 }
5339 return true;
5340}
5341
Dan Gohman46510a72010-04-15 01:51:59 +00005342static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005343 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005344 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005345
Chris Lattner8047d9a2009-12-24 00:37:38 +00005346 // Check to see if this load can be trivially constant folded, e.g. if the
5347 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005348 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005349 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005350 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005351 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005352
Dan Gohman46510a72010-04-15 01:51:59 +00005353 if (const Constant *LoadCst =
5354 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5355 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005356 return Builder.getValue(LoadCst);
5357 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005358
Chris Lattner8047d9a2009-12-24 00:37:38 +00005359 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5360 // still constant memory, the input chain can be the entry node.
5361 SDValue Root;
5362 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005363
Chris Lattner8047d9a2009-12-24 00:37:38 +00005364 // Do not serialize (non-volatile) loads of constant memory with anything.
5365 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5366 Root = Builder.DAG.getEntryNode();
5367 ConstantMemory = true;
5368 } else {
5369 // Do not serialize non-volatile loads against each other.
5370 Root = Builder.DAG.getRoot();
5371 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005372
Chris Lattner8047d9a2009-12-24 00:37:38 +00005373 SDValue Ptr = Builder.getValue(PtrVal);
5374 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005375 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005376 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005377 false /*nontemporal*/,
5378 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005379
Chris Lattner8047d9a2009-12-24 00:37:38 +00005380 if (!ConstantMemory)
5381 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5382 return LoadVal;
5383}
5384
5385
5386/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5387/// If so, return true and lower it, otherwise return false and it will be
5388/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005389bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005390 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005391 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005392 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005393
Gabor Greif0635f352010-06-25 09:38:13 +00005394 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005395 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005396 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005397 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005398 return false;
5399
Gabor Greif0635f352010-06-25 09:38:13 +00005400 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005401
Chris Lattner8047d9a2009-12-24 00:37:38 +00005402 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5403 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005404 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5405 bool ActuallyDoIt = true;
5406 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005407 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005408 switch (Size->getZExtValue()) {
5409 default:
5410 LoadVT = MVT::Other;
5411 LoadTy = 0;
5412 ActuallyDoIt = false;
5413 break;
5414 case 2:
5415 LoadVT = MVT::i16;
5416 LoadTy = Type::getInt16Ty(Size->getContext());
5417 break;
5418 case 4:
5419 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005420 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005421 break;
5422 case 8:
5423 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005424 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005425 break;
5426 /*
5427 case 16:
5428 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005429 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005430 LoadTy = VectorType::get(LoadTy, 4);
5431 break;
5432 */
5433 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005434
Chris Lattner04b091a2009-12-24 01:07:17 +00005435 // This turns into unaligned loads. We only do this if the target natively
5436 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5437 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005438
Chris Lattner04b091a2009-12-24 01:07:17 +00005439 // Require that we can find a legal MVT, and only do this if the target
5440 // supports unaligned loads of that type. Expanding into byte loads would
5441 // bloat the code.
5442 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5443 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5444 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5445 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5446 ActuallyDoIt = false;
5447 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005448
Chris Lattner04b091a2009-12-24 01:07:17 +00005449 if (ActuallyDoIt) {
5450 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5451 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005452
Chris Lattner04b091a2009-12-24 01:07:17 +00005453 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5454 ISD::SETNE);
5455 EVT CallVT = TLI.getValueType(I.getType(), true);
5456 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5457 return true;
5458 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005459 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005460
5461
Chris Lattner8047d9a2009-12-24 00:37:38 +00005462 return false;
5463}
5464
5465
Dan Gohman46510a72010-04-15 01:51:59 +00005466void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005467 // Handle inline assembly differently.
5468 if (isa<InlineAsm>(I.getCalledValue())) {
5469 visitInlineAsm(&I);
5470 return;
5471 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005472
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005473 // See if any floating point values are being passed to this function. This is
5474 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005475 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005476 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5477 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5478 if (FT->isVarArg() &&
5479 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5480 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005481 Type* T = I.getArgOperand(i)->getType();
5482 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005483 i != e; ++i) {
5484 if (!i->isFloatingPointTy()) continue;
5485 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5486 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005487 }
5488 }
5489 }
5490
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005491 const char *RenameFn = 0;
5492 if (Function *F = I.getCalledFunction()) {
5493 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005494 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005495 if (unsigned IID = II->getIntrinsicID(F)) {
5496 RenameFn = visitIntrinsicCall(I, IID);
5497 if (!RenameFn)
5498 return;
5499 }
5500 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005501 if (unsigned IID = F->getIntrinsicID()) {
5502 RenameFn = visitIntrinsicCall(I, IID);
5503 if (!RenameFn)
5504 return;
5505 }
5506 }
5507
5508 // Check for well-known libc/libm calls. If the function is internal, it
5509 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005510 if (!F->hasLocalLinkage() && F->hasName()) {
5511 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005512 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005513 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005514 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5515 I.getType() == I.getArgOperand(0)->getType() &&
5516 I.getType() == I.getArgOperand(1)->getType()) {
5517 SDValue LHS = getValue(I.getArgOperand(0));
5518 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005519 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5520 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005521 return;
5522 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005523 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005524 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005525 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5526 I.getType() == I.getArgOperand(0)->getType()) {
5527 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005528 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5529 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005530 return;
5531 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005532 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005533 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005534 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5535 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005536 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005537 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005538 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5539 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005540 return;
5541 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005542 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005543 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005544 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5545 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005546 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005547 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005548 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5549 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005550 return;
5551 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005552 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005553 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005554 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5555 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005556 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005557 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005558 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5559 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005560 return;
5561 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005562 } else if (Name == "memcmp") {
5563 if (visitMemCmpCall(I))
5564 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005565 }
5566 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005567 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005568
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 SDValue Callee;
5570 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005571 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572 else
Bill Wendling056292f2008-09-16 21:48:12 +00005573 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005574
Bill Wendling0d580132009-12-23 01:28:19 +00005575 // Check if we can potentially perform a tail call. More detailed checking is
5576 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005577 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005578}
5579
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005580namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005581
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582/// AsmOperandInfo - This contains information for each constraint that we are
5583/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005584class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005585public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005586 /// CallOperand - If this is the result output operand or a clobber
5587 /// this is null, otherwise it is the incoming operand to the CallInst.
5588 /// This gets modified as the asm is processed.
5589 SDValue CallOperand;
5590
5591 /// AssignedRegs - If this is a register or register class operand, this
5592 /// contains the set of register corresponding to the operand.
5593 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005594
John Thompsoneac6e1d2010-09-13 18:15:37 +00005595 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005596 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5597 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005598
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5600 /// busy in OutputRegs/InputRegs.
5601 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005602 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005603 std::set<unsigned> &InputRegs,
5604 const TargetRegisterInfo &TRI) const {
5605 if (isOutReg) {
5606 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5607 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5608 }
5609 if (isInReg) {
5610 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5611 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5612 }
5613 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005614
Owen Andersone50ed302009-08-10 22:56:29 +00005615 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005616 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005618 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005619 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005620 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005622
Chris Lattner81249c92008-10-17 17:05:25 +00005623 if (isa<BasicBlock>(CallOperandVal))
5624 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005625
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005626 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005627
Eric Christophercef81b72011-05-09 20:04:43 +00005628 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005629 // If this is an indirect operand, the operand is a pointer to the
5630 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005631 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005632 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005633 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005634 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005635 OpTy = PtrTy->getElementType();
5636 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005637
Eric Christophercef81b72011-05-09 20:04:43 +00005638 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005639 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005640 if (STy->getNumElements() == 1)
5641 OpTy = STy->getElementType(0);
5642
Chris Lattner81249c92008-10-17 17:05:25 +00005643 // If OpTy is not a single value, it may be a struct/union that we
5644 // can tile with integers.
5645 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5646 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5647 switch (BitSize) {
5648 default: break;
5649 case 1:
5650 case 8:
5651 case 16:
5652 case 32:
5653 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005654 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005655 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005656 break;
5657 }
5658 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005659
Chris Lattner81249c92008-10-17 17:05:25 +00005660 return TLI.getValueType(OpTy, true);
5661 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005662
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005663private:
5664 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5665 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005666 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667 const TargetRegisterInfo &TRI) {
5668 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5669 Regs.insert(Reg);
5670 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5671 for (; *Aliases; ++Aliases)
5672 Regs.insert(*Aliases);
5673 }
5674};
Dan Gohman462f6b52010-05-29 17:53:24 +00005675
John Thompson44ab89e2010-10-29 17:29:13 +00005676typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5677
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005678} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005680/// GetRegistersForValue - Assign registers (virtual or physical) for the
5681/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005682/// register allocator to handle the assignment process. However, if the asm
5683/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005684/// allocation. This produces generally horrible, but correct, code.
5685///
5686/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005687/// Input and OutputRegs are the set of already allocated physical registers.
5688///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005689static void GetRegistersForValue(SelectionDAG &DAG,
5690 const TargetLowering &TLI,
5691 DebugLoc DL,
5692 SDISelAsmOperandInfo &OpInfo,
5693 std::set<unsigned> &OutputRegs,
5694 std::set<unsigned> &InputRegs) {
5695 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005696
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005697 // Compute whether this value requires an input register, an output register,
5698 // or both.
5699 bool isOutReg = false;
5700 bool isInReg = false;
5701 switch (OpInfo.Type) {
5702 case InlineAsm::isOutput:
5703 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005704
5705 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005706 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005707 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708 break;
5709 case InlineAsm::isInput:
5710 isInReg = true;
5711 isOutReg = false;
5712 break;
5713 case InlineAsm::isClobber:
5714 isOutReg = true;
5715 isInReg = true;
5716 break;
5717 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005718
5719
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005720 MachineFunction &MF = DAG.getMachineFunction();
5721 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005722
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 // If this is a constraint for a single physreg, or a constraint for a
5724 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005725 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005726 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5727 OpInfo.ConstraintVT);
5728
5729 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005730 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005731 // If this is a FP input in an integer register (or visa versa) insert a bit
5732 // cast of the input value. More generally, handle any case where the input
5733 // value disagrees with the register class we plan to stick this in.
5734 if (OpInfo.Type == InlineAsm::isInput &&
5735 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005736 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005737 // types are identical size, use a bitcast to convert (e.g. two differing
5738 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005739 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005740 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005741 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005742 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005743 OpInfo.ConstraintVT = RegVT;
5744 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5745 // If the input is a FP value and we want it in FP registers, do a
5746 // bitcast to the corresponding integer type. This turns an f64 value
5747 // into i64, which can be passed with two i32 values on a 32-bit
5748 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005749 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005750 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005751 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005752 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005753 OpInfo.ConstraintVT = RegVT;
5754 }
5755 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005756
Owen Anderson23b9b192009-08-12 00:36:31 +00005757 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005758 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005759
Owen Andersone50ed302009-08-10 22:56:29 +00005760 EVT RegVT;
5761 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005762
5763 // If this is a constraint for a specific physical register, like {r17},
5764 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005765 if (unsigned AssignedReg = PhysReg.first) {
5766 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005767 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005768 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005769
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005770 // Get the actual register value type. This is important, because the user
5771 // may have asked for (e.g.) the AX register in i32 type. We need to
5772 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005773 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005774
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005775 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005776 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005777
5778 // If this is an expanded reference, add the rest of the regs to Regs.
5779 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005780 TargetRegisterClass::iterator I = RC->begin();
5781 for (; *I != AssignedReg; ++I)
5782 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005783
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005784 // Already added the first reg.
5785 --NumRegs; ++I;
5786 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005787 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788 Regs.push_back(*I);
5789 }
5790 }
Bill Wendling651ad132009-12-22 01:25:10 +00005791
Dan Gohman7451d3e2010-05-29 17:03:36 +00005792 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005793 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5794 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5795 return;
5796 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005797
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005798 // Otherwise, if this was a reference to an LLVM register class, create vregs
5799 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005800 if (const TargetRegisterClass *RC = PhysReg.second) {
5801 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005803 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005804
Evan Chengfb112882009-03-23 08:01:15 +00005805 // Create the appropriate number of virtual registers.
5806 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5807 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005808 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005809
Dan Gohman7451d3e2010-05-29 17:03:36 +00005810 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005811 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005812 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005813
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005814 // Otherwise, we couldn't allocate enough registers for this.
5815}
5816
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005817/// visitInlineAsm - Handle a call to an InlineAsm object.
5818///
Dan Gohman46510a72010-04-15 01:51:59 +00005819void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5820 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005821
5822 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005823 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005824
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005825 std::set<unsigned> OutputRegs, InputRegs;
5826
Evan Chengce1cdac2011-05-06 20:52:23 +00005827 TargetLowering::AsmOperandInfoVector
5828 TargetConstraints = TLI.ParseConstraints(CS);
5829
John Thompsoneac6e1d2010-09-13 18:15:37 +00005830 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005831
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005832 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5833 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005834 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5835 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005836 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005837
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005839
5840 // Compute the value type for each operand.
5841 switch (OpInfo.Type) {
5842 case InlineAsm::isOutput:
5843 // Indirect outputs just consume an argument.
5844 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005845 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005846 break;
5847 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005848
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849 // The return value of the call is this value. As such, there is no
5850 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005851 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005852 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005853 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5854 } else {
5855 assert(ResNo == 0 && "Asm only has one result!");
5856 OpVT = TLI.getValueType(CS.getType());
5857 }
5858 ++ResNo;
5859 break;
5860 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005861 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005862 break;
5863 case InlineAsm::isClobber:
5864 // Nothing to do.
5865 break;
5866 }
5867
5868 // If this is an input or an indirect output, process the call argument.
5869 // BasicBlocks are labels, currently appearing only in asm's.
5870 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005871 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005872 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005873 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005874 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005875 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005876
Owen Anderson1d0be152009-08-13 21:58:54 +00005877 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005880 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005881
John Thompsoneac6e1d2010-09-13 18:15:37 +00005882 // Indirect operand accesses access memory.
5883 if (OpInfo.isIndirect)
5884 hasMemory = true;
5885 else {
5886 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005887 TargetLowering::ConstraintType
5888 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005889 if (CType == TargetLowering::C_Memory) {
5890 hasMemory = true;
5891 break;
5892 }
5893 }
5894 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005895 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005896
John Thompsoneac6e1d2010-09-13 18:15:37 +00005897 SDValue Chain, Flag;
5898
5899 // We won't need to flush pending loads if this asm doesn't touch
5900 // memory and is nonvolatile.
5901 if (hasMemory || IA->hasSideEffects())
5902 Chain = getRoot();
5903 else
5904 Chain = DAG.getRoot();
5905
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005906 // Second pass over the constraints: compute which constraint option to use
5907 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005908 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005909 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005910
John Thompson54584742010-09-24 22:24:05 +00005911 // If this is an output operand with a matching input operand, look up the
5912 // matching input. If their types mismatch, e.g. one is an integer, the
5913 // other is floating point, or their sizes are different, flag it as an
5914 // error.
5915 if (OpInfo.hasMatchingInput()) {
5916 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005917
John Thompson54584742010-09-24 22:24:05 +00005918 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005919 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005920 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5921 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00005922 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005923 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
5924 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005925 if ((OpInfo.ConstraintVT.isInteger() !=
5926 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005927 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005928 report_fatal_error("Unsupported asm: input constraint"
5929 " with a matching output constraint of"
5930 " incompatible type!");
5931 }
5932 Input.ConstraintVT = OpInfo.ConstraintVT;
5933 }
5934 }
5935
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005936 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005937 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005938
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005939 // If this is a memory input, and if the operand is not indirect, do what we
5940 // need to to provide an address for the memory input.
5941 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5942 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005943 assert((OpInfo.isMultipleAlternative ||
5944 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005945 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005946
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005947 // Memory operands really want the address of the value. If we don't have
5948 // an indirect input, put it in the constpool if we can, otherwise spill
5949 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005950 // TODO: This isn't quite right. We need to handle these according to
5951 // the addressing mode that the constraint wants. Also, this may take
5952 // an additional register for the computation and we don't want that
5953 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005954
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005955 // If the operand is a float, integer, or vector constant, spill to a
5956 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005957 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005958 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5959 isa<ConstantVector>(OpVal)) {
5960 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5961 TLI.getPointerTy());
5962 } else {
5963 // Otherwise, create a stack slot and emit a store to it before the
5964 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005965 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005966 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005967 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5968 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005969 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005970 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005971 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005972 OpInfo.CallOperand, StackSlot,
5973 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005974 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005975 OpInfo.CallOperand = StackSlot;
5976 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005977
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978 // There is no longer a Value* corresponding to this operand.
5979 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005981 // It is now an indirect operand.
5982 OpInfo.isIndirect = true;
5983 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005985 // If this constraint is for a specific register, allocate it before
5986 // anything else.
5987 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005988 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5989 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005990 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005991
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005992 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005993 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005994 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5995 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005996
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 // C_Register operands have already been allocated, Other/Memory don't need
5998 // to be.
5999 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006000 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6001 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006002 }
6003
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006004 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6005 std::vector<SDValue> AsmNodeOperands;
6006 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6007 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006008 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6009 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006010
Chris Lattnerdecc2672010-04-07 05:20:54 +00006011 // If we have a !srcloc metadata node associated with it, we want to attach
6012 // this to the ultimately generated inline asm machineinstr. To do this, we
6013 // pass in the third operand as this (potentially null) inline asm MDNode.
6014 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6015 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006016
Evan Chengc36b7062011-01-07 23:50:32 +00006017 // Remember the HasSideEffect and AlignStack bits as operand 3.
6018 unsigned ExtraInfo = 0;
6019 if (IA->hasSideEffects())
6020 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6021 if (IA->isAlignStack())
6022 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6023 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6024 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006025
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006026 // Loop over all of the inputs, copying the operand values into the
6027 // appropriate registers and processing the output regs.
6028 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006030 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6031 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006033 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6034 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6035
6036 switch (OpInfo.Type) {
6037 case InlineAsm::isOutput: {
6038 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6039 OpInfo.ConstraintType != TargetLowering::C_Register) {
6040 // Memory output, or 'other' output (e.g. 'X' constraint).
6041 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6042
6043 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006044 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6045 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046 TLI.getPointerTy()));
6047 AsmNodeOperands.push_back(OpInfo.CallOperand);
6048 break;
6049 }
6050
6051 // Otherwise, this is a register or register class output.
6052
6053 // Copy the output from the appropriate register. Find a register that
6054 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006055 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006056 report_fatal_error("Couldn't allocate output reg for constraint '" +
6057 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006058
6059 // If this is an indirect operand, store through the pointer after the
6060 // asm.
6061 if (OpInfo.isIndirect) {
6062 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6063 OpInfo.CallOperandVal));
6064 } else {
6065 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006066 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006067 // Concatenate this output onto the outputs list.
6068 RetValRegs.append(OpInfo.AssignedRegs);
6069 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006070
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006071 // Add information to the INLINEASM node to know that this register is
6072 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006073 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006074 InlineAsm::Kind_RegDefEarlyClobber :
6075 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006076 false,
6077 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006078 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006079 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006080 break;
6081 }
6082 case InlineAsm::isInput: {
6083 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006084
Chris Lattner6bdcda32008-10-17 16:47:46 +00006085 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 // If this is required to match an output register we have already set,
6087 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006088 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006090 // Scan until we find the definition we already emitted of this operand.
6091 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006092 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006093 for (; OperandNo; --OperandNo) {
6094 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006095 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006096 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006097 assert((InlineAsm::isRegDefKind(OpFlag) ||
6098 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6099 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006100 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101 }
6102
Evan Cheng697cbbf2009-03-20 18:03:34 +00006103 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006104 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006105 if (InlineAsm::isRegDefKind(OpFlag) ||
6106 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006107 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006108 if (OpInfo.isIndirect) {
6109 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006110 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006111 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6112 " don't know how to handle tied "
6113 "indirect register inputs");
6114 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006115
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006116 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006118 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006119 MatchedRegs.RegVTs.push_back(RegVT);
6120 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006121 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006122 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006123 MatchedRegs.Regs.push_back
6124 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006125
6126 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006127 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006128 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006129 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006130 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006131 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006132 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006133 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006134
Chris Lattnerdecc2672010-04-07 05:20:54 +00006135 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6136 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6137 "Unexpected number of operands");
6138 // Add information to the INLINEASM node to know about this input.
6139 // See InlineAsm.h isUseOperandTiedToDef.
6140 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6141 OpInfo.getMatchedOperand());
6142 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6143 TLI.getPointerTy()));
6144 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6145 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006146 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006147
Dale Johannesenb5611a62010-07-13 20:17:05 +00006148 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006149 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6150 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006151 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006152
Dale Johannesenb5611a62010-07-13 20:17:05 +00006153 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006154 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006155 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006156 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00006157 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006158 report_fatal_error("Invalid operand for inline asm constraint '" +
6159 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006161 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006162 unsigned ResOpType =
6163 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006164 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006165 TLI.getPointerTy()));
6166 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6167 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006168 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006169
Chris Lattnerdecc2672010-04-07 05:20:54 +00006170 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006171 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6172 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6173 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006174
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006175 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006176 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006177 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006178 TLI.getPointerTy()));
6179 AsmNodeOperands.push_back(InOperandVal);
6180 break;
6181 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006183 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6184 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6185 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006186 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006187 "Don't know how to handle indirect register inputs yet!");
6188
6189 // Copy the input into the appropriate registers.
Eric Christopher5427ede2011-07-14 20:13:52 +00006190 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006191 report_fatal_error("Couldn't allocate input reg for constraint '" +
6192 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006193
Dale Johannesen66978ee2009-01-31 02:22:37 +00006194 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006195 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006196
Chris Lattnerdecc2672010-04-07 05:20:54 +00006197 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006198 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006199 break;
6200 }
6201 case InlineAsm::isClobber: {
6202 // Add the clobbered value to the operand list, so that the register
6203 // allocator is aware that the physreg got clobbered.
6204 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006205 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006206 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006207 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006208 break;
6209 }
6210 }
6211 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006212
Chris Lattnerdecc2672010-04-07 05:20:54 +00006213 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006214 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006215 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006216
Dale Johannesen66978ee2009-01-31 02:22:37 +00006217 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006218 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006219 &AsmNodeOperands[0], AsmNodeOperands.size());
6220 Flag = Chain.getValue(1);
6221
6222 // If this asm returns a register value, copy the result from that register
6223 // and set it as the value of the call.
6224 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006225 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006226 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006227
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006228 // FIXME: Why don't we do this for inline asms with MRVs?
6229 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006230 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006231
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006232 // If any of the results of the inline asm is a vector, it may have the
6233 // wrong width/num elts. This can happen for register classes that can
6234 // contain multiple different value types. The preg or vreg allocated may
6235 // not have the same VT as was expected. Convert it to the right type
6236 // with bit_convert.
6237 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006238 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006239 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006240
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006241 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006242 ResultType.isInteger() && Val.getValueType().isInteger()) {
6243 // If a result value was tied to an input value, the computed result may
6244 // have a wider width than the expected result. Extract the relevant
6245 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006246 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006247 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006248
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006249 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006250 }
Dan Gohman95915732008-10-18 01:03:45 +00006251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006252 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006253 // Don't need to use this as a chain in this case.
6254 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6255 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006256 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006257
Dan Gohman46510a72010-04-15 01:51:59 +00006258 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006259
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006260 // Process indirect outputs, first output all of the flagged copies out of
6261 // physregs.
6262 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6263 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006264 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006265 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006266 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006267 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6268 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006270 // Emit the non-flagged stores from the physregs.
6271 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006272 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6273 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6274 StoresToEmit[i].first,
6275 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006276 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006277 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006278 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006279 }
6280
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006281 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006282 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006283 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006284
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006285 DAG.setRoot(Chain);
6286}
6287
Dan Gohman46510a72010-04-15 01:51:59 +00006288void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006289 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6290 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006291 getValue(I.getArgOperand(0)),
6292 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006293}
6294
Dan Gohman46510a72010-04-15 01:51:59 +00006295void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006296 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006297 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6298 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006299 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006300 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006301 setValue(&I, V);
6302 DAG.setRoot(V.getValue(1));
6303}
6304
Dan Gohman46510a72010-04-15 01:51:59 +00006305void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006306 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6307 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006308 getValue(I.getArgOperand(0)),
6309 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006310}
6311
Dan Gohman46510a72010-04-15 01:51:59 +00006312void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006313 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6314 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006315 getValue(I.getArgOperand(0)),
6316 getValue(I.getArgOperand(1)),
6317 DAG.getSrcValue(I.getArgOperand(0)),
6318 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006319}
6320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006321/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006322/// implementation, which just calls LowerCall.
6323/// FIXME: When all targets are
6324/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006325std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006326TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006327 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006328 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006329 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006330 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006331 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006332 ArgListTy &Args, SelectionDAG &DAG,
6333 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006334 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006335 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006336 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006337 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006338 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006339 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6340 for (unsigned Value = 0, NumValues = ValueVTs.size();
6341 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006342 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006343 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006344 SDValue Op = SDValue(Args[i].Node.getNode(),
6345 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006346 ISD::ArgFlagsTy Flags;
6347 unsigned OriginalAlignment =
6348 getTargetData()->getABITypeAlignment(ArgTy);
6349
6350 if (Args[i].isZExt)
6351 Flags.setZExt();
6352 if (Args[i].isSExt)
6353 Flags.setSExt();
6354 if (Args[i].isInReg)
6355 Flags.setInReg();
6356 if (Args[i].isSRet)
6357 Flags.setSRet();
6358 if (Args[i].isByVal) {
6359 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006360 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6361 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006362 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006363 // For ByVal, alignment should come from FE. BE will guess if this
6364 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006365 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006366 if (Args[i].Alignment)
6367 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006368 else
6369 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006370 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006371 }
6372 if (Args[i].isNest)
6373 Flags.setNest();
6374 Flags.setOrigAlign(OriginalAlignment);
6375
Owen Anderson23b9b192009-08-12 00:36:31 +00006376 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6377 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006378 SmallVector<SDValue, 4> Parts(NumParts);
6379 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6380
6381 if (Args[i].isSExt)
6382 ExtendKind = ISD::SIGN_EXTEND;
6383 else if (Args[i].isZExt)
6384 ExtendKind = ISD::ZERO_EXTEND;
6385
Bill Wendling46ada192010-03-02 01:55:18 +00006386 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006387 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006388
Dan Gohman98ca4f22009-08-05 01:29:28 +00006389 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006390 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006391 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6392 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006393 if (NumParts > 1 && j == 0)
6394 MyFlags.Flags.setSplit();
6395 else if (j != 0)
6396 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006397
Dan Gohman98ca4f22009-08-05 01:29:28 +00006398 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006399 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006400 }
6401 }
6402 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006403
Dan Gohman98ca4f22009-08-05 01:29:28 +00006404 // Handle the incoming return values from the call.
6405 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006406 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006407 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006408 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006409 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006410 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6411 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006412 for (unsigned i = 0; i != NumRegs; ++i) {
6413 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006414 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006415 MyFlags.Used = isReturnValueUsed;
6416 if (RetSExt)
6417 MyFlags.Flags.setSExt();
6418 if (RetZExt)
6419 MyFlags.Flags.setZExt();
6420 if (isInreg)
6421 MyFlags.Flags.setInReg();
6422 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006423 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006424 }
6425
Dan Gohman98ca4f22009-08-05 01:29:28 +00006426 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006427 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006428 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006429
6430 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006431 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006432 "LowerCall didn't return a valid chain!");
6433 assert((!isTailCall || InVals.empty()) &&
6434 "LowerCall emitted a return value for a tail call!");
6435 assert((isTailCall || InVals.size() == Ins.size()) &&
6436 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006437
6438 // For a tail call, the return value is merely live-out and there aren't
6439 // any nodes in the DAG representing it. Return a special value to
6440 // indicate that a tail call has been emitted and no more Instructions
6441 // should be processed in the current block.
6442 if (isTailCall) {
6443 DAG.setRoot(Chain);
6444 return std::make_pair(SDValue(), SDValue());
6445 }
6446
Evan Chengaf1871f2010-03-11 19:38:18 +00006447 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6448 assert(InVals[i].getNode() &&
6449 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006450 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006451 "LowerCall emitted a value with the wrong type!");
6452 });
6453
Dan Gohman98ca4f22009-08-05 01:29:28 +00006454 // Collect the legal value parts into potentially illegal values
6455 // that correspond to the original function's return values.
6456 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6457 if (RetSExt)
6458 AssertOp = ISD::AssertSext;
6459 else if (RetZExt)
6460 AssertOp = ISD::AssertZext;
6461 SmallVector<SDValue, 4> ReturnValues;
6462 unsigned CurReg = 0;
6463 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006464 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006465 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6466 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006467
Bill Wendling46ada192010-03-02 01:55:18 +00006468 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006469 NumRegs, RegisterVT, VT,
6470 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006471 CurReg += NumRegs;
6472 }
6473
6474 // For a function returning void, there is no return value. We can't create
6475 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006476 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006477 if (ReturnValues.empty())
6478 return std::make_pair(SDValue(), Chain);
6479
6480 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6481 DAG.getVTList(&RetTys[0], RetTys.size()),
6482 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006483 return std::make_pair(Res, Chain);
6484}
6485
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006486void TargetLowering::LowerOperationWrapper(SDNode *N,
6487 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006488 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006489 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006490 if (Res.getNode())
6491 Results.push_back(Res);
6492}
6493
Dan Gohmand858e902010-04-17 15:26:15 +00006494SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006495 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006496 return SDValue();
6497}
6498
Dan Gohman46510a72010-04-15 01:51:59 +00006499void
6500SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006501 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006502 assert((Op.getOpcode() != ISD::CopyFromReg ||
6503 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6504 "Copy from a reg to the same reg!");
6505 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6506
Owen Anderson23b9b192009-08-12 00:36:31 +00006507 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006508 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006509 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006510 PendingExports.push_back(Chain);
6511}
6512
6513#include "llvm/CodeGen/SelectionDAGISel.h"
6514
Eli Friedman23d32432011-05-05 16:53:34 +00006515/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6516/// entry block, return true. This includes arguments used by switches, since
6517/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006518static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006519 // With FastISel active, we may be splitting blocks, so force creation
6520 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006521 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006522 return A->use_empty();
6523
6524 const BasicBlock *Entry = A->getParent()->begin();
6525 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6526 UI != E; ++UI) {
6527 const User *U = *UI;
6528 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6529 return false; // Use not in entry block.
6530 }
6531 return true;
6532}
6533
Dan Gohman46510a72010-04-15 01:51:59 +00006534void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006535 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006536 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006537 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006538 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006539 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006540 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006541
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006542 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006543 SmallVector<ISD::OutputArg, 4> Outs;
6544 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6545 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006546
Dan Gohman7451d3e2010-05-29 17:03:36 +00006547 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006548 // Put in an sret pointer parameter before all the other parameters.
6549 SmallVector<EVT, 1> ValueVTs;
6550 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6551
6552 // NOTE: Assuming that a pointer will never break down to more than one VT
6553 // or one register.
6554 ISD::ArgFlagsTy Flags;
6555 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006556 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006557 ISD::InputArg RetArg(Flags, RegisterVT, true);
6558 Ins.push_back(RetArg);
6559 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006560
Dan Gohman98ca4f22009-08-05 01:29:28 +00006561 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006562 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006563 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006564 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006565 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006566 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6567 bool isArgValueUsed = !I->use_empty();
6568 for (unsigned Value = 0, NumValues = ValueVTs.size();
6569 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006570 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006571 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006572 ISD::ArgFlagsTy Flags;
6573 unsigned OriginalAlignment =
6574 TD->getABITypeAlignment(ArgTy);
6575
6576 if (F.paramHasAttr(Idx, Attribute::ZExt))
6577 Flags.setZExt();
6578 if (F.paramHasAttr(Idx, Attribute::SExt))
6579 Flags.setSExt();
6580 if (F.paramHasAttr(Idx, Attribute::InReg))
6581 Flags.setInReg();
6582 if (F.paramHasAttr(Idx, Attribute::StructRet))
6583 Flags.setSRet();
6584 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6585 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006586 PointerType *Ty = cast<PointerType>(I->getType());
6587 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006588 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006589 // For ByVal, alignment should be passed from FE. BE will guess if
6590 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006591 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006592 if (F.getParamAlignment(Idx))
6593 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006594 else
6595 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006596 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006597 }
6598 if (F.paramHasAttr(Idx, Attribute::Nest))
6599 Flags.setNest();
6600 Flags.setOrigAlign(OriginalAlignment);
6601
Owen Anderson23b9b192009-08-12 00:36:31 +00006602 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6603 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006604 for (unsigned i = 0; i != NumRegs; ++i) {
6605 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6606 if (NumRegs > 1 && i == 0)
6607 MyFlags.Flags.setSplit();
6608 // if it isn't first piece, alignment must be 1
6609 else if (i > 0)
6610 MyFlags.Flags.setOrigAlign(1);
6611 Ins.push_back(MyFlags);
6612 }
6613 }
6614 }
6615
6616 // Call the target to set up the argument values.
6617 SmallVector<SDValue, 8> InVals;
6618 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6619 F.isVarArg(), Ins,
6620 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006621
6622 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006623 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006624 "LowerFormalArguments didn't return a valid chain!");
6625 assert(InVals.size() == Ins.size() &&
6626 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006627 DEBUG({
6628 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6629 assert(InVals[i].getNode() &&
6630 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006631 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006632 "LowerFormalArguments emitted a value with the wrong type!");
6633 }
6634 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006635
Dan Gohman5e866062009-08-06 15:37:27 +00006636 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006637 DAG.setRoot(NewRoot);
6638
6639 // Set up the argument values.
6640 unsigned i = 0;
6641 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006642 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006643 // Create a virtual register for the sret pointer, and put in a copy
6644 // from the sret argument into it.
6645 SmallVector<EVT, 1> ValueVTs;
6646 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6647 EVT VT = ValueVTs[0];
6648 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6649 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006650 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006651 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006652
Dan Gohman2048b852009-11-23 18:04:58 +00006653 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006654 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6655 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006656 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006657 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6658 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006659 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006660
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006661 // i indexes lowered arguments. Bump it past the hidden sret argument.
6662 // Idx indexes LLVM arguments. Don't touch it.
6663 ++i;
6664 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006665
Dan Gohman46510a72010-04-15 01:51:59 +00006666 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006667 ++I, ++Idx) {
6668 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006669 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006670 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006671 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006672
6673 // If this argument is unused then remember its value. It is used to generate
6674 // debugging information.
6675 if (I->use_empty() && NumValues)
6676 SDB->setUnusedArgValue(I, InVals[i]);
6677
Eli Friedman23d32432011-05-05 16:53:34 +00006678 for (unsigned Val = 0; Val != NumValues; ++Val) {
6679 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006680 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6681 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006682
6683 if (!I->use_empty()) {
6684 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6685 if (F.paramHasAttr(Idx, Attribute::SExt))
6686 AssertOp = ISD::AssertSext;
6687 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6688 AssertOp = ISD::AssertZext;
6689
Bill Wendling46ada192010-03-02 01:55:18 +00006690 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006691 NumParts, PartVT, VT,
6692 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006693 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006694
Dan Gohman98ca4f22009-08-05 01:29:28 +00006695 i += NumParts;
6696 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006697
Eli Friedman23d32432011-05-05 16:53:34 +00006698 // We don't need to do anything else for unused arguments.
6699 if (ArgValues.empty())
6700 continue;
6701
Devang Patel9aee3352011-09-08 22:59:09 +00006702 // Note down frame index.
6703 if (FrameIndexSDNode *FI =
6704 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6705 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006706
Eli Friedman23d32432011-05-05 16:53:34 +00006707 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6708 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006709
Eli Friedman23d32432011-05-05 16:53:34 +00006710 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006711 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006712 if (LoadSDNode *LNode =
6713 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6714 if (FrameIndexSDNode *FI =
6715 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6716 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6717 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006718
Eli Friedman23d32432011-05-05 16:53:34 +00006719 // If this argument is live outside of the entry block, insert a copy from
6720 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006721 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006722 // If we can, though, try to skip creating an unnecessary vreg.
6723 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006724 // general. It's also subtly incompatible with the hacks FastISel
6725 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006726 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6727 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6728 FuncInfo->ValueMap[I] = Reg;
6729 continue;
6730 }
6731 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006732 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006733 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006734 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006735 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006736 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006737
Dan Gohman98ca4f22009-08-05 01:29:28 +00006738 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006739
6740 // Finally, if the target has anything special to do, allow it to do so.
6741 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006742 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006743}
6744
6745/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6746/// ensure constants are generated when needed. Remember the virtual registers
6747/// that need to be added to the Machine PHI nodes as input. We cannot just
6748/// directly add them, because expansion might result in multiple MBB's for one
6749/// BB. As such, the start of the BB might correspond to a different MBB than
6750/// the end.
6751///
6752void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006753SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006754 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006755
6756 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6757
6758 // Check successor nodes' PHI nodes that expect a constant to be available
6759 // from this block.
6760 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006761 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006762 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006763 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006764
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006765 // If this terminator has multiple identical successors (common for
6766 // switches), only handle each succ once.
6767 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006768
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006769 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006770
6771 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6772 // nodes and Machine PHI nodes, but the incoming operands have not been
6773 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006774 for (BasicBlock::const_iterator I = SuccBB->begin();
6775 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006776 // Ignore dead phi's.
6777 if (PN->use_empty()) continue;
6778
Rafael Espindola3fa82832011-05-13 15:18:06 +00006779 // Skip empty types
6780 if (PN->getType()->isEmptyTy())
6781 continue;
6782
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006783 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006784 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006785
Dan Gohman46510a72010-04-15 01:51:59 +00006786 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006787 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006788 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006789 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006790 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006791 }
6792 Reg = RegOut;
6793 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006794 DenseMap<const Value *, unsigned>::iterator I =
6795 FuncInfo.ValueMap.find(PHIOp);
6796 if (I != FuncInfo.ValueMap.end())
6797 Reg = I->second;
6798 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006799 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006800 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006801 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006802 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006803 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006804 }
6805 }
6806
6807 // Remember that this register needs to added to the machine PHI node as
6808 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006809 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006810 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6811 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006812 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006813 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006814 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006815 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006816 Reg += NumRegisters;
6817 }
6818 }
6819 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006820 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006821}