blob: 8e16fd7948a3ad23554ded3a31cb0951bef74f78 [file] [log] [blame]
Chris Lattner7c90f732006-02-05 05:50:24 +00001//===-- SparcTargetMachine.cpp - Define TargetMachine for Sparc -----------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Brian Gaekee785e532004-02-25 19:28:19 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Brian Gaekee785e532004-02-25 19:28:19 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00009//
Brian Gaekee785e532004-02-25 19:28:19 +000010//
11//===----------------------------------------------------------------------===//
12
Anton Korobeynikov33464912010-11-15 00:06:54 +000013#include "Sparc.h"
Chris Lattner7c90f732006-02-05 05:50:24 +000014#include "SparcTargetMachine.h"
Brian Gaekee785e532004-02-25 19:28:19 +000015#include "llvm/PassManager.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000016#include "llvm/Support/TargetRegistry.h"
Chris Lattner8d8a6bc2004-02-28 19:52:49 +000017using namespace llvm;
Brian Gaekee785e532004-02-25 19:28:19 +000018
Daniel Dunbar0c795d62009-07-25 06:49:55 +000019extern "C" void LLVMInitializeSparcTarget() {
20 // Register the target.
Chris Lattner87c06d62010-02-04 06:34:01 +000021 RegisterTargetMachine<SparcV8TargetMachine> X(TheSparcTarget);
22 RegisterTargetMachine<SparcV9TargetMachine> Y(TheSparcV9Target);
Jim Laskeyfde1b3b2006-09-07 23:39:26 +000023}
24
Chris Lattner7c90f732006-02-05 05:50:24 +000025/// SparcTargetMachine ctor - Create an ILP32 architecture model
Brian Gaekee785e532004-02-25 19:28:19 +000026///
Evan Cheng43966132011-07-19 06:37:02 +000027SparcTargetMachine::SparcTargetMachine(const Target &T, StringRef TT,
28 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000029 const TargetOptions &Options,
Evan Cheng34ad6db2011-07-20 07:51:56 +000030 Reloc::Model RM, CodeModel::Model CM,
Evan Chengb95fc312011-11-16 08:38:26 +000031 CodeGenOpt::Level OL,
Evan Cheng34ad6db2011-07-20 07:51:56 +000032 bool is64bit)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000033 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Evan Cheng276365d2011-06-30 01:53:36 +000034 Subtarget(TT, CPU, FS, is64bit),
Chris Lattner87c06d62010-02-04 06:34:01 +000035 DataLayout(Subtarget.getDataLayout()),
Anton Korobeynikov33464912010-11-15 00:06:54 +000036 TLInfo(*this), TSInfo(*this), InstrInfo(Subtarget),
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000037 FrameLowering(Subtarget) {
Brian Gaeke0e2d4662004-10-09 05:57:01 +000038}
39
Evan Chengb95fc312011-11-16 08:38:26 +000040bool SparcTargetMachine::addInstSelector(PassManagerBase &PM) {
Chris Lattner7c90f732006-02-05 05:50:24 +000041 PM.add(createSparcISelDag(*this));
Chris Lattner9ff6ba12004-02-28 20:21:45 +000042 return false;
Brian Gaekee785e532004-02-25 19:28:19 +000043}
44
Chris Lattner1911fd42006-09-04 04:14:57 +000045/// addPreEmitPass - This pass may be implemented by targets that want to run
46/// passes immediately before machine code is emitted. This should return
47/// true if -print-machineinstrs should print out the code after the passes.
Evan Chengb95fc312011-11-16 08:38:26 +000048bool SparcTargetMachine::addPreEmitPass(PassManagerBase &PM){
Chris Lattner1911fd42006-09-04 04:14:57 +000049 PM.add(createSparcFPMoverPass(*this));
50 PM.add(createSparcDelaySlotFillerPass(*this));
51 return true;
52}
Chris Lattner87c06d62010-02-04 06:34:01 +000053
54SparcV8TargetMachine::SparcV8TargetMachine(const Target &T,
Evan Cheng34ad6db2011-07-20 07:51:56 +000055 StringRef TT, StringRef CPU,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000056 StringRef FS,
57 const TargetOptions &Options,
58 Reloc::Model RM,
Evan Chengb95fc312011-11-16 08:38:26 +000059 CodeModel::Model CM,
60 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000061 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {
Chris Lattner87c06d62010-02-04 06:34:01 +000062}
63
64SparcV9TargetMachine::SparcV9TargetMachine(const Target &T,
Evan Cheng34ad6db2011-07-20 07:51:56 +000065 StringRef TT, StringRef CPU,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000066 StringRef FS,
67 const TargetOptions &Options,
68 Reloc::Model RM,
Evan Chengb95fc312011-11-16 08:38:26 +000069 CodeModel::Model CM,
70 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000071 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {
Chris Lattner87c06d62010-02-04 06:34:01 +000072}