blob: be5c937244f1317cc694821705166b526528cae6 [file] [log] [blame]
Dan Gohman1adf1b02008-08-19 21:45:35 +00001//===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the X86-specific support for the FastISel class. Much
11// of the target-specific code is generated by tablegen in the file
12// X86GenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "X86.h"
Evan Cheng8b19e562008-09-03 06:44:39 +000017#include "X86InstrBuilder.h"
Dan Gohman1adf1b02008-08-19 21:45:35 +000018#include "X86ISelLowering.h"
Evan Cheng88e30412008-09-03 01:04:47 +000019#include "X86RegisterInfo.h"
20#include "X86Subtarget.h"
Dan Gohman22bb3112008-08-22 00:20:26 +000021#include "X86TargetMachine.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000022#include "llvm/CallingConv.h"
Dan Gohman6e3f05f2008-09-04 23:26:51 +000023#include "llvm/DerivedTypes.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000024#include "llvm/Instructions.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000025#include "llvm/CodeGen/FastISel.h"
Owen Anderson95267a12008-09-05 00:06:23 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Owen Anderson667d8f72008-08-29 17:45:56 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000029#include "llvm/Support/CallSite.h"
Dan Gohman35893082008-09-18 23:23:44 +000030#include "llvm/Support/GetElementPtrTypeIterator.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000031
32using namespace llvm;
33
34class X86FastISel : public FastISel {
35 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
36 /// make the right decision when generating code for different targets.
37 const X86Subtarget *Subtarget;
Evan Chengf3d4efe2008-09-07 09:09:33 +000038
39 /// StackPtr - Register used as the stack pointer.
40 ///
41 unsigned StackPtr;
42
43 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
44 /// floating point ops.
45 /// When SSE is available, use it for f32 operations.
46 /// When SSE2 is available, use it for f64 operations.
47 bool X86ScalarSSEf64;
48 bool X86ScalarSSEf32;
49
Evan Cheng8b19e562008-09-03 06:44:39 +000050public:
Dan Gohman3df24e62008-09-03 23:12:08 +000051 explicit X86FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +000052 MachineModuleInfo *mmi,
Dan Gohman3df24e62008-09-03 23:12:08 +000053 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +000054 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +000055 DenseMap<const AllocaInst *, int> &am
56#ifndef NDEBUG
57 , SmallSet<Instruction*, 8> &cil
58#endif
59 )
60 : FastISel(mf, mmi, vm, bm, am
61#ifndef NDEBUG
62 , cil
63#endif
64 ) {
Evan Cheng88e30412008-09-03 01:04:47 +000065 Subtarget = &TM.getSubtarget<X86Subtarget>();
Evan Chengf3d4efe2008-09-07 09:09:33 +000066 StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
67 X86ScalarSSEf64 = Subtarget->hasSSE2();
68 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng88e30412008-09-03 01:04:47 +000069 }
Evan Chengc3f44b02008-09-03 00:03:49 +000070
Dan Gohman3df24e62008-09-03 23:12:08 +000071 virtual bool TargetSelectInstruction(Instruction *I);
Evan Chengc3f44b02008-09-03 00:03:49 +000072
Dan Gohman1adf1b02008-08-19 21:45:35 +000073#include "X86GenFastISel.inc"
Evan Cheng8b19e562008-09-03 06:44:39 +000074
75private:
Dan Gohman0586d912008-09-10 20:11:02 +000076 bool X86FastEmitLoad(MVT VT, const X86AddressMode &AM, unsigned &RR);
Evan Cheng0de588f2008-09-05 21:00:03 +000077
Evan Chengf3d4efe2008-09-07 09:09:33 +000078 bool X86FastEmitStore(MVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +000079 const X86AddressMode &AM);
Evan Cheng24e3a902008-09-08 06:35:17 +000080
81 bool X86FastEmitExtend(ISD::NodeType Opc, MVT DstVT, unsigned Src, MVT SrcVT,
82 unsigned &ResultReg);
Evan Cheng0de588f2008-09-05 21:00:03 +000083
Dan Gohman2ff7fd12008-09-19 22:16:54 +000084 bool X86SelectAddress(Value *V, X86AddressMode &AM, bool isCall);
Dan Gohman0586d912008-09-10 20:11:02 +000085
Dan Gohman3df24e62008-09-03 23:12:08 +000086 bool X86SelectLoad(Instruction *I);
Owen Andersona3971df2008-09-04 07:08:58 +000087
88 bool X86SelectStore(Instruction *I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +000089
90 bool X86SelectCmp(Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +000091
92 bool X86SelectZExt(Instruction *I);
93
94 bool X86SelectBranch(Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +000095
96 bool X86SelectShift(Instruction *I);
97
98 bool X86SelectSelect(Instruction *I);
Evan Cheng0de588f2008-09-05 21:00:03 +000099
Evan Cheng10a8d9c2008-09-07 08:47:42 +0000100 bool X86SelectTrunc(Instruction *I);
Dan Gohmand98d6202008-10-02 22:15:21 +0000101
102 unsigned X86ChooseCmpOpcode(MVT VT);
Evan Cheng10a8d9c2008-09-07 08:47:42 +0000103
Dan Gohman78efce62008-09-10 21:02:08 +0000104 bool X86SelectFPExt(Instruction *I);
105 bool X86SelectFPTrunc(Instruction *I);
106
Evan Chengf3d4efe2008-09-07 09:09:33 +0000107 bool X86SelectCall(Instruction *I);
108
109 CCAssignFn *CCAssignFnForCall(unsigned CC, bool isTailCall = false);
110
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000111 const X86InstrInfo *getInstrInfo() const {
Dan Gohman97135e12008-09-26 19:15:30 +0000112 return getTargetMachine()->getInstrInfo();
113 }
114 const X86TargetMachine *getTargetMachine() const {
115 return static_cast<const X86TargetMachine *>(&TM);
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000116 }
117
Dan Gohman0586d912008-09-10 20:11:02 +0000118 unsigned TargetMaterializeConstant(Constant *C);
119
120 unsigned TargetMaterializeAlloca(AllocaInst *C);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000121
122 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
123 /// computed in an SSE register, not on the X87 floating point stack.
124 bool isScalarFPTypeInSSEReg(MVT VT) const {
125 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
126 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
127 }
128
Dan Gohman9b66d732008-09-30 00:48:39 +0000129 bool isTypeLegal(const Type *Ty, const TargetLowering &TLI, MVT &VT,
130 bool AllowI1 = false);
Evan Chengc3f44b02008-09-03 00:03:49 +0000131};
Dan Gohman99b21822008-08-28 23:21:34 +0000132
Dan Gohman9b66d732008-09-30 00:48:39 +0000133bool X86FastISel::isTypeLegal(const Type *Ty, const TargetLowering &TLI,
134 MVT &VT, bool AllowI1) {
Evan Chengf3d4efe2008-09-07 09:09:33 +0000135 VT = MVT::getMVT(Ty, /*HandleUnknown=*/true);
136 if (VT == MVT::Other || !VT.isSimple())
137 // Unhandled type. Halt "fast" selection and bail.
138 return false;
139 if (VT == MVT::iPTR)
140 // Use pointer type.
141 VT = TLI.getPointerTy();
Dan Gohman9b66d732008-09-30 00:48:39 +0000142 // For now, require SSE/SSE2 for performing floating-point operations,
143 // since x87 requires additional work.
144 if (VT == MVT::f64 && !X86ScalarSSEf64)
145 return false;
146 if (VT == MVT::f32 && !X86ScalarSSEf32)
147 return false;
148 // Similarly, no f80 support yet.
149 if (VT == MVT::f80)
150 return false;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000151 // We only handle legal types. For example, on x86-32 the instruction
152 // selector contains all of the 64-bit instructions from x86-64,
153 // under the assumption that i64 won't be used if the target doesn't
154 // support it.
Evan Chengdebdea02008-09-08 17:15:42 +0000155 return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000156}
157
158#include "X86GenCallingConv.inc"
159
160/// CCAssignFnForCall - Selects the correct CCAssignFn for a given calling
161/// convention.
162CCAssignFn *X86FastISel::CCAssignFnForCall(unsigned CC, bool isTaillCall) {
163 if (Subtarget->is64Bit()) {
164 if (Subtarget->isTargetWin64())
165 return CC_X86_Win64_C;
166 else if (CC == CallingConv::Fast && isTaillCall)
167 return CC_X86_64_TailCall;
168 else
169 return CC_X86_64_C;
170 }
171
172 if (CC == CallingConv::X86_FastCall)
173 return CC_X86_32_FastCall;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000174 else if (CC == CallingConv::Fast)
175 return CC_X86_32_FastCC;
176 else
177 return CC_X86_32_C;
178}
179
Evan Cheng0de588f2008-09-05 21:00:03 +0000180/// X86FastEmitLoad - Emit a machine instruction to load a value of type VT.
Evan Chengf3d4efe2008-09-07 09:09:33 +0000181/// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV.
Evan Cheng0de588f2008-09-05 21:00:03 +0000182/// Return true and the result register by reference if it is possible.
Dan Gohman0586d912008-09-10 20:11:02 +0000183bool X86FastISel::X86FastEmitLoad(MVT VT, const X86AddressMode &AM,
Evan Cheng0de588f2008-09-05 21:00:03 +0000184 unsigned &ResultReg) {
185 // Get opcode and regclass of the output for the given load instruction.
186 unsigned Opc = 0;
187 const TargetRegisterClass *RC = NULL;
188 switch (VT.getSimpleVT()) {
189 default: return false;
190 case MVT::i8:
191 Opc = X86::MOV8rm;
192 RC = X86::GR8RegisterClass;
193 break;
194 case MVT::i16:
195 Opc = X86::MOV16rm;
196 RC = X86::GR16RegisterClass;
197 break;
198 case MVT::i32:
199 Opc = X86::MOV32rm;
200 RC = X86::GR32RegisterClass;
201 break;
202 case MVT::i64:
203 // Must be in x86-64 mode.
204 Opc = X86::MOV64rm;
205 RC = X86::GR64RegisterClass;
206 break;
207 case MVT::f32:
208 if (Subtarget->hasSSE1()) {
209 Opc = X86::MOVSSrm;
210 RC = X86::FR32RegisterClass;
211 } else {
212 Opc = X86::LD_Fp32m;
213 RC = X86::RFP32RegisterClass;
214 }
215 break;
216 case MVT::f64:
217 if (Subtarget->hasSSE2()) {
218 Opc = X86::MOVSDrm;
219 RC = X86::FR64RegisterClass;
220 } else {
221 Opc = X86::LD_Fp64m;
222 RC = X86::RFP64RegisterClass;
223 }
224 break;
225 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +0000226 // No f80 support yet.
227 return false;
Evan Cheng0de588f2008-09-05 21:00:03 +0000228 }
229
230 ResultReg = createResultReg(RC);
Evan Cheng0de588f2008-09-05 21:00:03 +0000231 addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), AM);
232 return true;
233}
234
Evan Chengf3d4efe2008-09-07 09:09:33 +0000235/// X86FastEmitStore - Emit a machine instruction to store a value Val of
236/// type VT. The address is either pre-computed, consisted of a base ptr, Ptr
237/// and a displacement offset, or a GlobalAddress,
Evan Cheng0de588f2008-09-05 21:00:03 +0000238/// i.e. V. Return true if it is possible.
239bool
Evan Chengf3d4efe2008-09-07 09:09:33 +0000240X86FastISel::X86FastEmitStore(MVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +0000241 const X86AddressMode &AM) {
Dan Gohman863890e2008-09-08 16:31:35 +0000242 // Get opcode and regclass of the output for the given store instruction.
Evan Cheng0de588f2008-09-05 21:00:03 +0000243 unsigned Opc = 0;
244 const TargetRegisterClass *RC = NULL;
245 switch (VT.getSimpleVT()) {
246 default: return false;
247 case MVT::i8:
248 Opc = X86::MOV8mr;
249 RC = X86::GR8RegisterClass;
250 break;
251 case MVT::i16:
252 Opc = X86::MOV16mr;
253 RC = X86::GR16RegisterClass;
254 break;
255 case MVT::i32:
256 Opc = X86::MOV32mr;
257 RC = X86::GR32RegisterClass;
258 break;
259 case MVT::i64:
260 // Must be in x86-64 mode.
261 Opc = X86::MOV64mr;
262 RC = X86::GR64RegisterClass;
263 break;
264 case MVT::f32:
265 if (Subtarget->hasSSE1()) {
266 Opc = X86::MOVSSmr;
267 RC = X86::FR32RegisterClass;
268 } else {
269 Opc = X86::ST_Fp32m;
270 RC = X86::RFP32RegisterClass;
271 }
272 break;
273 case MVT::f64:
274 if (Subtarget->hasSSE2()) {
275 Opc = X86::MOVSDmr;
276 RC = X86::FR64RegisterClass;
277 } else {
278 Opc = X86::ST_Fp64m;
279 RC = X86::RFP64RegisterClass;
280 }
281 break;
282 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +0000283 // No f80 support yet.
284 return false;
Evan Cheng0de588f2008-09-05 21:00:03 +0000285 }
286
Evan Chengf3d4efe2008-09-07 09:09:33 +0000287 addFullAddress(BuildMI(MBB, TII.get(Opc)), AM).addReg(Val);
Evan Cheng0de588f2008-09-05 21:00:03 +0000288 return true;
289}
290
Evan Cheng24e3a902008-09-08 06:35:17 +0000291/// X86FastEmitExtend - Emit a machine instruction to extend a value Src of
292/// type SrcVT to type DstVT using the specified extension opcode Opc (e.g.
293/// ISD::SIGN_EXTEND).
294bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, MVT DstVT,
295 unsigned Src, MVT SrcVT,
296 unsigned &ResultReg) {
Owen Andersonac34a002008-09-11 19:44:55 +0000297 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc, Src);
298
299 if (RR != 0) {
300 ResultReg = RR;
301 return true;
302 } else
303 return false;
Evan Cheng24e3a902008-09-08 06:35:17 +0000304}
305
Dan Gohman0586d912008-09-10 20:11:02 +0000306/// X86SelectAddress - Attempt to fill in an address from the given value.
307///
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000308bool X86FastISel::X86SelectAddress(Value *V, X86AddressMode &AM, bool isCall) {
Dan Gohman35893082008-09-18 23:23:44 +0000309 User *U;
310 unsigned Opcode = Instruction::UserOp1;
311 if (Instruction *I = dyn_cast<Instruction>(V)) {
312 Opcode = I->getOpcode();
313 U = I;
314 } else if (ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
315 Opcode = C->getOpcode();
316 U = C;
317 }
Dan Gohman0586d912008-09-10 20:11:02 +0000318
Dan Gohman35893082008-09-18 23:23:44 +0000319 switch (Opcode) {
320 default: break;
321 case Instruction::BitCast:
322 // Look past bitcasts.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000323 return X86SelectAddress(U->getOperand(0), AM, isCall);
Dan Gohman35893082008-09-18 23:23:44 +0000324
325 case Instruction::IntToPtr:
326 // Look past no-op inttoptrs.
327 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000328 return X86SelectAddress(U->getOperand(0), AM, isCall);
Dan Gohman35893082008-09-18 23:23:44 +0000329
330 case Instruction::PtrToInt:
331 // Look past no-op ptrtoints.
332 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000333 return X86SelectAddress(U->getOperand(0), AM, isCall);
Dan Gohman35893082008-09-18 23:23:44 +0000334
335 case Instruction::Alloca: {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000336 if (isCall) break;
Dan Gohman35893082008-09-18 23:23:44 +0000337 // Do static allocas.
338 const AllocaInst *A = cast<AllocaInst>(V);
Dan Gohman0586d912008-09-10 20:11:02 +0000339 DenseMap<const AllocaInst*, int>::iterator SI = StaticAllocaMap.find(A);
Dan Gohman97135e12008-09-26 19:15:30 +0000340 if (SI != StaticAllocaMap.end()) {
341 AM.BaseType = X86AddressMode::FrameIndexBase;
342 AM.Base.FrameIndex = SI->second;
343 return true;
344 }
345 break;
Dan Gohman35893082008-09-18 23:23:44 +0000346 }
347
348 case Instruction::Add: {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000349 if (isCall) break;
Dan Gohman35893082008-09-18 23:23:44 +0000350 // Adds of constants are common and easy enough.
351 if (ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) {
Dan Gohman09aae462008-09-26 20:04:15 +0000352 uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue();
353 // They have to fit in the 32-bit signed displacement field though.
354 if (isInt32(Disp)) {
355 AM.Disp = (uint32_t)Disp;
356 return X86SelectAddress(U->getOperand(0), AM, isCall);
357 }
Dan Gohman0586d912008-09-10 20:11:02 +0000358 }
Dan Gohman35893082008-09-18 23:23:44 +0000359 break;
360 }
361
362 case Instruction::GetElementPtr: {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000363 if (isCall) break;
Dan Gohman35893082008-09-18 23:23:44 +0000364 // Pattern-match simple GEPs.
Dan Gohman09aae462008-09-26 20:04:15 +0000365 uint64_t Disp = (int32_t)AM.Disp;
Dan Gohman35893082008-09-18 23:23:44 +0000366 unsigned IndexReg = AM.IndexReg;
367 unsigned Scale = AM.Scale;
368 gep_type_iterator GTI = gep_type_begin(U);
369 // Look at all but the last index. Constants can be folded,
370 // and one dynamic index can be handled, if the scale is supported.
371 for (User::op_iterator i = U->op_begin() + 1, e = U->op_end();
372 i != e; ++i, ++GTI) {
373 Value *Op = *i;
374 if (const StructType *STy = dyn_cast<StructType>(*GTI)) {
375 const StructLayout *SL = TD.getStructLayout(STy);
376 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
377 Disp += SL->getElementOffset(Idx);
378 } else {
379 uint64_t S = TD.getABITypeSize(GTI.getIndexedType());
380 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
381 // Constant-offset addressing.
Dan Gohman09aae462008-09-26 20:04:15 +0000382 Disp += CI->getSExtValue() * S;
Dan Gohman35893082008-09-18 23:23:44 +0000383 } else if (IndexReg == 0 &&
Dan Gohman97135e12008-09-26 19:15:30 +0000384 (!AM.GV ||
385 !getTargetMachine()->symbolicAddressesAreRIPRel()) &&
Dan Gohman35893082008-09-18 23:23:44 +0000386 (S == 1 || S == 2 || S == 4 || S == 8)) {
387 // Scaled-index addressing.
388 Scale = S;
389 IndexReg = getRegForValue(Op);
390 if (IndexReg == 0)
391 return false;
392 } else
393 // Unsupported.
394 goto unsupported_gep;
395 }
396 }
Dan Gohman09aae462008-09-26 20:04:15 +0000397 // Check for displacement overflow.
398 if (!isInt32(Disp))
399 break;
Dan Gohman35893082008-09-18 23:23:44 +0000400 // Ok, the GEP indices were covered by constant-offset and scaled-index
401 // addressing. Update the address state and move on to examining the base.
402 AM.IndexReg = IndexReg;
403 AM.Scale = Scale;
Dan Gohman09aae462008-09-26 20:04:15 +0000404 AM.Disp = (uint32_t)Disp;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000405 return X86SelectAddress(U->getOperand(0), AM, isCall);
Dan Gohman35893082008-09-18 23:23:44 +0000406 unsupported_gep:
407 // Ok, the GEP indices weren't all covered.
408 break;
409 }
410 }
411
412 // Handle constant address.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000413 if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000414 // Can't handle alternate code models yet.
415 if (TM.getCodeModel() != CodeModel::Default &&
416 TM.getCodeModel() != CodeModel::Small)
417 return false;
418
Dan Gohman97135e12008-09-26 19:15:30 +0000419 // RIP-relative addresses can't have additional register operands.
420 if (getTargetMachine()->symbolicAddressesAreRIPRel() &&
421 (AM.Base.Reg != 0 || AM.IndexReg != 0))
422 return false;
423
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000424 // Set up the basic address.
425 AM.GV = GV;
426 if (!isCall &&
427 TM.getRelocationModel() == Reloc::PIC_ &&
428 !Subtarget->is64Bit())
Dan Gohman57c3dac2008-09-30 00:58:23 +0000429 AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(&MF);
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000430
431 // Emit an extra load if the ABI requires it.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000432 if (Subtarget->GVRequiresExtraLoad(GV, TM, isCall)) {
433 // Check to see if we've already materialized this
434 // value in a register in this block.
Dan Gohman7e8ef602008-09-19 23:42:04 +0000435 if (unsigned Reg = LocalValueMap[V]) {
436 AM.Base.Reg = Reg;
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000437 AM.GV = 0;
Dan Gohman7e8ef602008-09-19 23:42:04 +0000438 return true;
439 }
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000440 // Issue load from stub if necessary.
441 unsigned Opc = 0;
442 const TargetRegisterClass *RC = NULL;
443 if (TLI.getPointerTy() == MVT::i32) {
444 Opc = X86::MOV32rm;
445 RC = X86::GR32RegisterClass;
446 } else {
447 Opc = X86::MOV64rm;
448 RC = X86::GR64RegisterClass;
449 }
Dan Gohman789ce772008-09-25 23:34:02 +0000450
451 X86AddressMode StubAM;
452 StubAM.Base.Reg = AM.Base.Reg;
453 StubAM.GV = AM.GV;
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000454 unsigned ResultReg = createResultReg(RC);
Dan Gohman789ce772008-09-25 23:34:02 +0000455 addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), StubAM);
456
457 // Now construct the final address. Note that the Disp, Scale,
458 // and Index values may already be set here.
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000459 AM.Base.Reg = ResultReg;
460 AM.GV = 0;
Dan Gohman789ce772008-09-25 23:34:02 +0000461
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000462 // Prevent loading GV stub multiple times in same MBB.
463 LocalValueMap[V] = AM.Base.Reg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000464 }
465 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000466 }
467
Dan Gohman97135e12008-09-26 19:15:30 +0000468 // If all else fails, try to materialize the value in a register.
Dan Gohman7962e852008-09-29 21:13:15 +0000469 if (!AM.GV || !getTargetMachine()->symbolicAddressesAreRIPRel()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000470 if (AM.Base.Reg == 0) {
471 AM.Base.Reg = getRegForValue(V);
472 return AM.Base.Reg != 0;
473 }
474 if (AM.IndexReg == 0) {
475 assert(AM.Scale == 1 && "Scale with no index!");
476 AM.IndexReg = getRegForValue(V);
477 return AM.IndexReg != 0;
478 }
479 }
480
481 return false;
Dan Gohman0586d912008-09-10 20:11:02 +0000482}
483
Owen Andersona3971df2008-09-04 07:08:58 +0000484/// X86SelectStore - Select and emit code to implement store instructions.
485bool X86FastISel::X86SelectStore(Instruction* I) {
Evan Cheng24e3a902008-09-08 06:35:17 +0000486 MVT VT;
487 if (!isTypeLegal(I->getOperand(0)->getType(), TLI, VT))
Owen Andersona3971df2008-09-04 07:08:58 +0000488 return false;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000489 unsigned Val = getRegForValue(I->getOperand(0));
490 if (Val == 0)
Owen Andersona3971df2008-09-04 07:08:58 +0000491 // Unhandled operand. Halt "fast" selection and bail.
492 return false;
493
Dan Gohman0586d912008-09-10 20:11:02 +0000494 X86AddressMode AM;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000495 if (!X86SelectAddress(I->getOperand(1), AM, false))
Dan Gohman0586d912008-09-10 20:11:02 +0000496 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000497
Dan Gohman0586d912008-09-10 20:11:02 +0000498 return X86FastEmitStore(VT, Val, AM);
Owen Andersona3971df2008-09-04 07:08:58 +0000499}
500
Evan Cheng8b19e562008-09-03 06:44:39 +0000501/// X86SelectLoad - Select and emit code to implement load instructions.
502///
Dan Gohman3df24e62008-09-03 23:12:08 +0000503bool X86FastISel::X86SelectLoad(Instruction *I) {
Evan Chengf3d4efe2008-09-07 09:09:33 +0000504 MVT VT;
505 if (!isTypeLegal(I->getType(), TLI, VT))
Evan Cheng8b19e562008-09-03 06:44:39 +0000506 return false;
507
Dan Gohman0586d912008-09-10 20:11:02 +0000508 X86AddressMode AM;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000509 if (!X86SelectAddress(I->getOperand(0), AM, false))
Dan Gohman0586d912008-09-10 20:11:02 +0000510 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000511
Evan Cheng0de588f2008-09-05 21:00:03 +0000512 unsigned ResultReg = 0;
Dan Gohman0586d912008-09-10 20:11:02 +0000513 if (X86FastEmitLoad(VT, AM, ResultReg)) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000514 UpdateValueMap(I, ResultReg);
515 return true;
Evan Cheng8b19e562008-09-03 06:44:39 +0000516 }
Evan Cheng0de588f2008-09-05 21:00:03 +0000517 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000518}
519
Dan Gohmand98d6202008-10-02 22:15:21 +0000520unsigned X86FastISel::X86ChooseCmpOpcode(MVT VT) {
521 switch (VT.getSimpleVT()) {
522 case MVT::i8: return X86::CMP8rr;
523 case MVT::i16: return X86::CMP16rr;
524 case MVT::i32: return X86::CMP32rr;
525 case MVT::i64: return X86::CMP64rr;
526 case MVT::f32: return X86::UCOMISSrr;
527 case MVT::f64: return X86::UCOMISDrr;
528 default: break;
529 }
530 return 0;
531}
532
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000533bool X86FastISel::X86SelectCmp(Instruction *I) {
534 CmpInst *CI = cast<CmpInst>(I);
535
Dan Gohman9b66d732008-09-30 00:48:39 +0000536 MVT VT;
537 if (!isTypeLegal(I->getOperand(0)->getType(), TLI, VT))
Dan Gohman4f22bb02008-09-05 01:33:56 +0000538 return false;
539
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000540 unsigned Op0Reg = getRegForValue(CI->getOperand(0));
Dan Gohmanf52550b2008-09-05 01:15:35 +0000541 if (Op0Reg == 0) return false;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000542 unsigned Op1Reg = getRegForValue(CI->getOperand(1));
Dan Gohmanf52550b2008-09-05 01:15:35 +0000543 if (Op1Reg == 0) return false;
544
Dan Gohmand98d6202008-10-02 22:15:21 +0000545 unsigned Opc = X86ChooseCmpOpcode(VT);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000546
547 unsigned ResultReg = createResultReg(&X86::GR8RegClass);
Chris Lattner54aebde2008-10-15 03:47:17 +0000548 unsigned SetCCOpc;
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000549 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000550 switch (CI->getPredicate()) {
551 case CmpInst::FCMP_OEQ: {
552 unsigned EReg = createResultReg(&X86::GR8RegClass);
553 unsigned NPReg = createResultReg(&X86::GR8RegClass);
554 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
555 BuildMI(MBB, TII.get(X86::SETEr), EReg);
556 BuildMI(MBB, TII.get(X86::SETNPr), NPReg);
557 BuildMI(MBB, TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000558 UpdateValueMap(I, ResultReg);
559 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000560 }
561 case CmpInst::FCMP_UNE: {
562 unsigned NEReg = createResultReg(&X86::GR8RegClass);
563 unsigned PReg = createResultReg(&X86::GR8RegClass);
564 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
565 BuildMI(MBB, TII.get(X86::SETNEr), NEReg);
566 BuildMI(MBB, TII.get(X86::SETPr), PReg);
567 BuildMI(MBB, TII.get(X86::OR8rr), ResultReg).addReg(PReg).addReg(NEReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000568 UpdateValueMap(I, ResultReg);
569 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000570 }
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000571 case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
572 case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
573 case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break;
574 case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break;
575 case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
576 case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break;
577 case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break;
578 case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
579 case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break;
580 case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break;
581 case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
582 case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
583
584 case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
585 case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
586 case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
587 case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
588 case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
589 case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
590 case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break;
591 case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break;
592 case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break;
593 case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000594 default:
595 return false;
596 }
597
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000598 if (SwapArgs)
599 BuildMI(MBB, TII.get(Opc)).addReg(Op1Reg).addReg(Op0Reg);
600 else
601 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
602
603 BuildMI(MBB, TII.get(SetCCOpc), ResultReg);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000604 UpdateValueMap(I, ResultReg);
605 return true;
606}
Evan Cheng8b19e562008-09-03 06:44:39 +0000607
Dan Gohmand89ae992008-09-05 01:06:14 +0000608bool X86FastISel::X86SelectZExt(Instruction *I) {
609 // Special-case hack: The only i1 values we know how to produce currently
610 // set the upper bits of an i8 value to zero.
611 if (I->getType() == Type::Int8Ty &&
612 I->getOperand(0)->getType() == Type::Int1Ty) {
613 unsigned ResultReg = getRegForValue(I->getOperand(0));
Dan Gohmanf52550b2008-09-05 01:15:35 +0000614 if (ResultReg == 0) return false;
Dan Gohmand89ae992008-09-05 01:06:14 +0000615 UpdateValueMap(I, ResultReg);
616 return true;
617 }
618
619 return false;
620}
621
622bool X86FastISel::X86SelectBranch(Instruction *I) {
Dan Gohmand89ae992008-09-05 01:06:14 +0000623 // Unconditional branches are selected by tablegen-generated code.
Dan Gohmand98d6202008-10-02 22:15:21 +0000624 // Handle a conditional branch.
625 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmand89ae992008-09-05 01:06:14 +0000626 MachineBasicBlock *TrueMBB = MBBMap[BI->getSuccessor(0)];
627 MachineBasicBlock *FalseMBB = MBBMap[BI->getSuccessor(1)];
628
Dan Gohmand98d6202008-10-02 22:15:21 +0000629 // Fold the common case of a conditional branch with a comparison.
630 if (CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
631 if (CI->hasOneUse()) {
632 MVT VT = TLI.getValueType(CI->getOperand(0)->getType());
633 unsigned Opc = X86ChooseCmpOpcode(VT);
634 if (Opc == 0) return false;
Dan Gohmand89ae992008-09-05 01:06:14 +0000635
Dan Gohmand98d6202008-10-02 22:15:21 +0000636 // Try to take advantage of fallthrough opportunities.
637 CmpInst::Predicate Predicate = CI->getPredicate();
638 if (MBB->isLayoutSuccessor(TrueMBB)) {
639 std::swap(TrueMBB, FalseMBB);
640 Predicate = CmpInst::getInversePredicate(Predicate);
641 }
642
643 unsigned Op0Reg = getRegForValue(CI->getOperand(0));
644 if (Op0Reg == 0) return false;
645 unsigned Op1Reg = getRegForValue(CI->getOperand(1));
646 if (Op1Reg == 0) return false;
647
Chris Lattner54aebde2008-10-15 03:47:17 +0000648 unsigned BranchOpc;
Dan Gohmand98d6202008-10-02 22:15:21 +0000649 switch (Predicate) {
650 case CmpInst::FCMP_OGT:
651 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000652 BranchOpc = X86::JA;
Dan Gohmand98d6202008-10-02 22:15:21 +0000653 break;
654 case CmpInst::FCMP_OGE:
655 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000656 BranchOpc = X86::JAE;
Dan Gohmand98d6202008-10-02 22:15:21 +0000657 break;
658 case CmpInst::FCMP_OLT:
659 BuildMI(MBB, TII.get(Opc)).addReg(Op1Reg).addReg(Op0Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000660 BranchOpc = X86::JA;
Dan Gohmand98d6202008-10-02 22:15:21 +0000661 break;
662 case CmpInst::FCMP_OLE:
663 BuildMI(MBB, TII.get(Opc)).addReg(Op1Reg).addReg(Op0Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000664 BranchOpc = X86::JAE;
Dan Gohmand98d6202008-10-02 22:15:21 +0000665 break;
666 case CmpInst::FCMP_ONE:
667 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000668 BranchOpc = X86::JNE;
Dan Gohmand98d6202008-10-02 22:15:21 +0000669 break;
670 case CmpInst::FCMP_ORD:
671 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000672 BranchOpc = X86::JNP;
Dan Gohmand98d6202008-10-02 22:15:21 +0000673 break;
674 case CmpInst::FCMP_UNO:
675 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000676 BranchOpc = X86::JP;
Dan Gohmand98d6202008-10-02 22:15:21 +0000677 break;
678 case CmpInst::FCMP_UEQ:
679 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000680 BranchOpc = X86::JE;
Dan Gohmand98d6202008-10-02 22:15:21 +0000681 break;
682 case CmpInst::FCMP_UGT:
683 BuildMI(MBB, TII.get(Opc)).addReg(Op1Reg).addReg(Op0Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000684 BranchOpc = X86::JB;
Dan Gohmand98d6202008-10-02 22:15:21 +0000685 break;
686 case CmpInst::FCMP_UGE:
687 BuildMI(MBB, TII.get(Opc)).addReg(Op1Reg).addReg(Op0Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000688 BranchOpc = X86::JBE;
Dan Gohmand98d6202008-10-02 22:15:21 +0000689 break;
690 case CmpInst::FCMP_ULT:
691 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000692 BranchOpc = X86::JB;
Dan Gohmand98d6202008-10-02 22:15:21 +0000693 break;
694 case CmpInst::FCMP_ULE:
695 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000696 BranchOpc = X86::JBE;
Dan Gohmand98d6202008-10-02 22:15:21 +0000697 break;
698 case CmpInst::ICMP_EQ:
699 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000700 BranchOpc = X86::JE;
Dan Gohmand98d6202008-10-02 22:15:21 +0000701 break;
702 case CmpInst::ICMP_NE:
703 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000704 BranchOpc = X86::JNE;
Dan Gohmand98d6202008-10-02 22:15:21 +0000705 break;
706 case CmpInst::ICMP_UGT:
707 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000708 BranchOpc = X86::JA;
Dan Gohmand98d6202008-10-02 22:15:21 +0000709 break;
710 case CmpInst::ICMP_UGE:
711 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000712 BranchOpc = X86::JAE;
Dan Gohmand98d6202008-10-02 22:15:21 +0000713 break;
714 case CmpInst::ICMP_ULT:
715 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000716 BranchOpc = X86::JB;
Dan Gohmand98d6202008-10-02 22:15:21 +0000717 break;
718 case CmpInst::ICMP_ULE:
719 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000720 BranchOpc = X86::JBE;
Dan Gohmand98d6202008-10-02 22:15:21 +0000721 break;
722 case CmpInst::ICMP_SGT:
723 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000724 BranchOpc = X86::JG;
Dan Gohmand98d6202008-10-02 22:15:21 +0000725 break;
726 case CmpInst::ICMP_SGE:
727 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000728 BranchOpc = X86::JGE;
Dan Gohmand98d6202008-10-02 22:15:21 +0000729 break;
730 case CmpInst::ICMP_SLT:
731 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000732 BranchOpc = X86::JL;
Dan Gohmand98d6202008-10-02 22:15:21 +0000733 break;
734 case CmpInst::ICMP_SLE:
735 BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000736 BranchOpc = X86::JLE;
Dan Gohmand98d6202008-10-02 22:15:21 +0000737 break;
738 default:
739 return false;
740 }
Chris Lattner54aebde2008-10-15 03:47:17 +0000741
742 BuildMI(MBB, TII.get(BranchOpc)).addMBB(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000743 FastEmitBranch(FalseMBB);
Dan Gohman8c3f8b62008-10-07 22:10:33 +0000744 MBB->addSuccessor(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000745 return true;
746 }
747 }
748
749 // Otherwise do a clumsy setcc and re-test it.
750 unsigned OpReg = getRegForValue(BI->getCondition());
751 if (OpReg == 0) return false;
752
753 BuildMI(MBB, TII.get(X86::TEST8rr)).addReg(OpReg).addReg(OpReg);
754
755 BuildMI(MBB, TII.get(X86::JNE)).addMBB(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000756 FastEmitBranch(FalseMBB);
Dan Gohman8c3f8b62008-10-07 22:10:33 +0000757 MBB->addSuccessor(TrueMBB);
Dan Gohmand89ae992008-09-05 01:06:14 +0000758
759 return true;
760}
761
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000762bool X86FastISel::X86SelectShift(Instruction *I) {
Chris Lattner743922e2008-09-21 21:44:29 +0000763 unsigned CReg = 0, OpReg = 0, OpImm = 0;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000764 const TargetRegisterClass *RC = NULL;
765 if (I->getType() == Type::Int8Ty) {
766 CReg = X86::CL;
767 RC = &X86::GR8RegClass;
768 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000769 case Instruction::LShr: OpReg = X86::SHR8rCL; OpImm = X86::SHR8ri; break;
770 case Instruction::AShr: OpReg = X86::SAR8rCL; OpImm = X86::SAR8ri; break;
771 case Instruction::Shl: OpReg = X86::SHL8rCL; OpImm = X86::SHL8ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000772 default: return false;
773 }
774 } else if (I->getType() == Type::Int16Ty) {
775 CReg = X86::CX;
776 RC = &X86::GR16RegClass;
777 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000778 case Instruction::LShr: OpReg = X86::SHR16rCL; OpImm = X86::SHR16ri; break;
779 case Instruction::AShr: OpReg = X86::SAR16rCL; OpImm = X86::SAR16ri; break;
780 case Instruction::Shl: OpReg = X86::SHL16rCL; OpImm = X86::SHL16ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000781 default: return false;
782 }
783 } else if (I->getType() == Type::Int32Ty) {
784 CReg = X86::ECX;
785 RC = &X86::GR32RegClass;
786 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000787 case Instruction::LShr: OpReg = X86::SHR32rCL; OpImm = X86::SHR32ri; break;
788 case Instruction::AShr: OpReg = X86::SAR32rCL; OpImm = X86::SAR32ri; break;
789 case Instruction::Shl: OpReg = X86::SHL32rCL; OpImm = X86::SHL32ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000790 default: return false;
791 }
792 } else if (I->getType() == Type::Int64Ty) {
793 CReg = X86::RCX;
794 RC = &X86::GR64RegClass;
795 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000796 case Instruction::LShr: OpReg = X86::SHR64rCL; OpImm = X86::SHR64ri; break;
797 case Instruction::AShr: OpReg = X86::SAR64rCL; OpImm = X86::SAR64ri; break;
798 case Instruction::Shl: OpReg = X86::SHL64rCL; OpImm = X86::SHL64ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000799 default: return false;
800 }
801 } else {
802 return false;
803 }
804
Dan Gohmanf58cb6d2008-09-05 21:27:34 +0000805 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
Dan Gohman9b66d732008-09-30 00:48:39 +0000806 if (VT == MVT::Other || !isTypeLegal(I->getType(), TLI, VT))
Dan Gohmanf58cb6d2008-09-05 21:27:34 +0000807 return false;
808
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000809 unsigned Op0Reg = getRegForValue(I->getOperand(0));
810 if (Op0Reg == 0) return false;
Chris Lattner743922e2008-09-21 21:44:29 +0000811
812 // Fold immediate in shl(x,3).
813 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
814 unsigned ResultReg = createResultReg(RC);
815 BuildMI(MBB, TII.get(OpImm),
816 ResultReg).addReg(Op0Reg).addImm(CI->getZExtValue());
817 UpdateValueMap(I, ResultReg);
818 return true;
819 }
820
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000821 unsigned Op1Reg = getRegForValue(I->getOperand(1));
822 if (Op1Reg == 0) return false;
823 TII.copyRegToReg(*MBB, MBB->end(), CReg, Op1Reg, RC, RC);
Dan Gohman145b8282008-10-07 21:50:36 +0000824
825 // The shift instruction uses X86::CL. If we defined a super-register
826 // of X86::CL, emit an EXTRACT_SUBREG to precisely describe what
827 // we're doing here.
828 if (CReg != X86::CL)
829 BuildMI(MBB, TII.get(TargetInstrInfo::EXTRACT_SUBREG), X86::CL)
830 .addReg(CReg).addImm(X86::SUBREG_8BIT);
831
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000832 unsigned ResultReg = createResultReg(RC);
Dan Gohman145b8282008-10-07 21:50:36 +0000833 BuildMI(MBB, TII.get(OpReg), ResultReg).addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000834 UpdateValueMap(I, ResultReg);
835 return true;
836}
837
838bool X86FastISel::X86SelectSelect(Instruction *I) {
Dan Gohmanf58cb6d2008-09-05 21:27:34 +0000839 const Type *Ty = I->getType();
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000840 if (isa<PointerType>(Ty))
Dan Gohman1fbc3cd2008-09-18 18:26:43 +0000841 Ty = TD.getIntPtrType();
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000842
843 unsigned Opc = 0;
844 const TargetRegisterClass *RC = NULL;
845 if (Ty == Type::Int16Ty) {
Dan Gohman31d26912008-09-05 21:13:04 +0000846 Opc = X86::CMOVE16rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000847 RC = &X86::GR16RegClass;
848 } else if (Ty == Type::Int32Ty) {
Dan Gohman31d26912008-09-05 21:13:04 +0000849 Opc = X86::CMOVE32rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000850 RC = &X86::GR32RegClass;
851 } else if (Ty == Type::Int64Ty) {
Dan Gohman31d26912008-09-05 21:13:04 +0000852 Opc = X86::CMOVE64rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000853 RC = &X86::GR64RegClass;
854 } else {
855 return false;
856 }
857
Dan Gohmanf58cb6d2008-09-05 21:27:34 +0000858 MVT VT = MVT::getMVT(Ty, /*HandleUnknown=*/true);
Dan Gohman9b66d732008-09-30 00:48:39 +0000859 if (VT == MVT::Other || !isTypeLegal(Ty, TLI, VT))
Dan Gohmanf58cb6d2008-09-05 21:27:34 +0000860 return false;
861
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000862 unsigned Op0Reg = getRegForValue(I->getOperand(0));
863 if (Op0Reg == 0) return false;
864 unsigned Op1Reg = getRegForValue(I->getOperand(1));
865 if (Op1Reg == 0) return false;
866 unsigned Op2Reg = getRegForValue(I->getOperand(2));
867 if (Op2Reg == 0) return false;
868
869 BuildMI(MBB, TII.get(X86::TEST8rr)).addReg(Op0Reg).addReg(Op0Reg);
870 unsigned ResultReg = createResultReg(RC);
871 BuildMI(MBB, TII.get(Opc), ResultReg).addReg(Op1Reg).addReg(Op2Reg);
872 UpdateValueMap(I, ResultReg);
873 return true;
874}
875
Dan Gohman78efce62008-09-10 21:02:08 +0000876bool X86FastISel::X86SelectFPExt(Instruction *I) {
877 if (Subtarget->hasSSE2()) {
878 if (I->getType() == Type::DoubleTy) {
879 Value *V = I->getOperand(0);
880 if (V->getType() == Type::FloatTy) {
881 unsigned OpReg = getRegForValue(V);
882 if (OpReg == 0) return false;
883 unsigned ResultReg = createResultReg(X86::FR64RegisterClass);
884 BuildMI(MBB, TII.get(X86::CVTSS2SDrr), ResultReg).addReg(OpReg);
885 UpdateValueMap(I, ResultReg);
886 return true;
887 }
888 }
889 }
890
891 return false;
892}
893
894bool X86FastISel::X86SelectFPTrunc(Instruction *I) {
895 if (Subtarget->hasSSE2()) {
896 if (I->getType() == Type::FloatTy) {
897 Value *V = I->getOperand(0);
898 if (V->getType() == Type::DoubleTy) {
899 unsigned OpReg = getRegForValue(V);
900 if (OpReg == 0) return false;
901 unsigned ResultReg = createResultReg(X86::FR32RegisterClass);
902 BuildMI(MBB, TII.get(X86::CVTSD2SSrr), ResultReg).addReg(OpReg);
903 UpdateValueMap(I, ResultReg);
904 return true;
905 }
906 }
907 }
908
909 return false;
910}
911
Evan Cheng10a8d9c2008-09-07 08:47:42 +0000912bool X86FastISel::X86SelectTrunc(Instruction *I) {
913 if (Subtarget->is64Bit())
914 // All other cases should be handled by the tblgen generated code.
915 return false;
916 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
917 MVT DstVT = TLI.getValueType(I->getType());
918 if (DstVT != MVT::i8)
919 // All other cases should be handled by the tblgen generated code.
920 return false;
921 if (SrcVT != MVT::i16 && SrcVT != MVT::i32)
922 // All other cases should be handled by the tblgen generated code.
923 return false;
924
925 unsigned InputReg = getRegForValue(I->getOperand(0));
926 if (!InputReg)
927 // Unhandled operand. Halt "fast" selection and bail.
928 return false;
929
930 // First issue a copy to GR16_ or GR32_.
931 unsigned CopyOpc = (SrcVT == MVT::i16) ? X86::MOV16to16_ : X86::MOV32to32_;
932 const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16)
933 ? X86::GR16_RegisterClass : X86::GR32_RegisterClass;
934 unsigned CopyReg = createResultReg(CopyRC);
935 BuildMI(MBB, TII.get(CopyOpc), CopyReg).addReg(InputReg);
936
937 // Then issue an extract_subreg.
Dan Gohman145b8282008-10-07 21:50:36 +0000938 unsigned ResultReg = FastEmitInst_extractsubreg(CopyReg, X86::SUBREG_8BIT);
Evan Cheng10a8d9c2008-09-07 08:47:42 +0000939 if (!ResultReg)
940 return false;
941
942 UpdateValueMap(I, ResultReg);
943 return true;
944}
945
Evan Chengf3d4efe2008-09-07 09:09:33 +0000946bool X86FastISel::X86SelectCall(Instruction *I) {
947 CallInst *CI = cast<CallInst>(I);
948 Value *Callee = I->getOperand(0);
949
950 // Can't handle inline asm yet.
951 if (isa<InlineAsm>(Callee))
952 return false;
953
954 // FIXME: Handle some intrinsics.
955 if (Function *F = CI->getCalledFunction()) {
956 if (F->isDeclaration() &&F->getIntrinsicID())
957 return false;
958 }
959
Evan Chengf3d4efe2008-09-07 09:09:33 +0000960 // Handle only C and fastcc calling conventions for now.
961 CallSite CS(CI);
962 unsigned CC = CS.getCallingConv();
963 if (CC != CallingConv::C &&
964 CC != CallingConv::Fast &&
965 CC != CallingConv::X86_FastCall)
966 return false;
967
968 // Let SDISel handle vararg functions.
969 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
970 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
971 if (FTy->isVarArg())
972 return false;
973
974 // Handle *simple* calls for now.
975 const Type *RetTy = CS.getType();
976 MVT RetVT;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +0000977 if (RetTy == Type::VoidTy)
978 RetVT = MVT::isVoid;
979 else if (!isTypeLegal(RetTy, TLI, RetVT, true))
Evan Chengf3d4efe2008-09-07 09:09:33 +0000980 return false;
981
Dan Gohmanb5b6ec62008-09-17 21:18:49 +0000982 // Materialize callee address in a register. FIXME: GV address can be
983 // handled with a CALLpcrel32 instead.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000984 X86AddressMode CalleeAM;
985 if (!X86SelectAddress(Callee, CalleeAM, true))
986 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +0000987 unsigned CalleeOp = 0;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000988 GlobalValue *GV = 0;
989 if (CalleeAM.Base.Reg != 0) {
990 assert(CalleeAM.GV == 0);
991 CalleeOp = CalleeAM.Base.Reg;
992 } else if (CalleeAM.GV != 0) {
993 assert(CalleeAM.GV != 0);
994 GV = CalleeAM.GV;
995 } else
996 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +0000997
Evan Chengdebdea02008-09-08 17:15:42 +0000998 // Allow calls which produce i1 results.
999 bool AndToI1 = false;
1000 if (RetVT == MVT::i1) {
1001 RetVT = MVT::i8;
1002 AndToI1 = true;
1003 }
1004
Evan Chengf3d4efe2008-09-07 09:09:33 +00001005 // Deal with call operands first.
1006 SmallVector<unsigned, 4> Args;
1007 SmallVector<MVT, 4> ArgVTs;
1008 SmallVector<ISD::ArgFlagsTy, 4> ArgFlags;
1009 Args.reserve(CS.arg_size());
1010 ArgVTs.reserve(CS.arg_size());
1011 ArgFlags.reserve(CS.arg_size());
1012 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1013 i != e; ++i) {
1014 unsigned Arg = getRegForValue(*i);
1015 if (Arg == 0)
1016 return false;
1017 ISD::ArgFlagsTy Flags;
1018 unsigned AttrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00001019 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001020 Flags.setSExt();
Devang Patel05988662008-09-25 21:00:45 +00001021 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001022 Flags.setZExt();
1023
1024 // FIXME: Only handle *easy* calls for now.
Devang Patel05988662008-09-25 21:00:45 +00001025 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1026 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1027 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1028 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001029 return false;
1030
1031 const Type *ArgTy = (*i)->getType();
1032 MVT ArgVT;
1033 if (!isTypeLegal(ArgTy, TLI, ArgVT))
1034 return false;
1035 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1036 Flags.setOrigAlign(OriginalAlignment);
1037
1038 Args.push_back(Arg);
1039 ArgVTs.push_back(ArgVT);
1040 ArgFlags.push_back(Flags);
1041 }
1042
1043 // Analyze operands of the call, assigning locations to each operand.
1044 SmallVector<CCValAssign, 16> ArgLocs;
1045 CCState CCInfo(CC, false, TM, ArgLocs);
1046 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC));
1047
1048 // Get a count of how many bytes are to be pushed on the stack.
1049 unsigned NumBytes = CCInfo.getNextStackOffset();
1050
1051 // Issue CALLSEQ_START
Dan Gohman6d4b0522008-10-01 18:28:06 +00001052 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
1053 BuildMI(MBB, TII.get(AdjStackDown)).addImm(NumBytes);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001054
1055 // Process argumenet: walk the register/memloc assignments, inserting
1056 // copies / loads.
1057 SmallVector<unsigned, 4> RegArgs;
1058 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1059 CCValAssign &VA = ArgLocs[i];
1060 unsigned Arg = Args[VA.getValNo()];
1061 MVT ArgVT = ArgVTs[VA.getValNo()];
1062
1063 // Promote the value if needed.
1064 switch (VA.getLocInfo()) {
1065 default: assert(0 && "Unknown loc info!");
1066 case CCValAssign::Full: break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001067 case CCValAssign::SExt: {
1068 bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1069 Arg, ArgVT, Arg);
1070 assert(Emitted && "Failed to emit a sext!");
1071 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001072 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001073 }
1074 case CCValAssign::ZExt: {
1075 bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1076 Arg, ArgVT, Arg);
1077 assert(Emitted && "Failed to emit a zext!");
1078 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001079 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001080 }
1081 case CCValAssign::AExt: {
1082 bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1083 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001084 if (!Emitted)
1085 Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1086 Arg, ArgVT, Arg);
1087 if (!Emitted)
1088 Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1089 Arg, ArgVT, Arg);
1090
Evan Cheng24e3a902008-09-08 06:35:17 +00001091 assert(Emitted && "Failed to emit a aext!");
1092 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001093 break;
1094 }
Evan Cheng24e3a902008-09-08 06:35:17 +00001095 }
Evan Chengf3d4efe2008-09-07 09:09:33 +00001096
1097 if (VA.isRegLoc()) {
1098 TargetRegisterClass* RC = TLI.getRegClassFor(ArgVT);
1099 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), VA.getLocReg(),
1100 Arg, RC, RC);
1101 assert(Emitted && "Failed to emit a copy instruction!");
1102 RegArgs.push_back(VA.getLocReg());
1103 } else {
1104 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman0586d912008-09-10 20:11:02 +00001105 X86AddressMode AM;
1106 AM.Base.Reg = StackPtr;
1107 AM.Disp = LocMemOffset;
1108 X86FastEmitStore(ArgVT, Arg, AM);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001109 }
1110 }
1111
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001112 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1113 // GOT pointer.
1114 if (!Subtarget->is64Bit() &&
1115 TM.getRelocationModel() == Reloc::PIC_ &&
1116 Subtarget->isPICStyleGOT()) {
1117 TargetRegisterClass *RC = X86::GR32RegisterClass;
Dan Gohman57c3dac2008-09-30 00:58:23 +00001118 unsigned Base = getInstrInfo()->getGlobalBaseReg(&MF);
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001119 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), X86::EBX, Base, RC, RC);
1120 assert(Emitted && "Failed to emit a copy instruction!");
1121 }
1122
Evan Chengf3d4efe2008-09-07 09:09:33 +00001123 // Issue the call.
1124 unsigned CallOpc = CalleeOp
1125 ? (Subtarget->is64Bit() ? X86::CALL64r : X86::CALL32r)
1126 : (Subtarget->is64Bit() ? X86::CALL64pcrel32 : X86::CALLpcrel32);
1127 MachineInstrBuilder MIB = CalleeOp
1128 ? BuildMI(MBB, TII.get(CallOpc)).addReg(CalleeOp)
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001129 : BuildMI(MBB, TII.get(CallOpc)).addGlobalAddress(GV);
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001130
1131 // Add an implicit use GOT pointer in EBX.
1132 if (!Subtarget->is64Bit() &&
1133 TM.getRelocationModel() == Reloc::PIC_ &&
1134 Subtarget->isPICStyleGOT())
1135 MIB.addReg(X86::EBX);
1136
Evan Chengf3d4efe2008-09-07 09:09:33 +00001137 // Add implicit physical register uses to the call.
Dan Gohman8c3f8b62008-10-07 22:10:33 +00001138 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1139 MIB.addReg(RegArgs[i]);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001140
1141 // Issue CALLSEQ_END
Dan Gohman6d4b0522008-10-01 18:28:06 +00001142 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
1143 BuildMI(MBB, TII.get(AdjStackUp)).addImm(NumBytes).addImm(0);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001144
1145 // Now handle call return value (if any).
Evan Chengf3d4efe2008-09-07 09:09:33 +00001146 if (RetVT.getSimpleVT() != MVT::isVoid) {
1147 SmallVector<CCValAssign, 16> RVLocs;
1148 CCState CCInfo(CC, false, TM, RVLocs);
1149 CCInfo.AnalyzeCallResult(RetVT, RetCC_X86);
1150
1151 // Copy all of the result registers out of their specified physreg.
1152 assert(RVLocs.size() == 1 && "Can't handle multi-value calls!");
1153 MVT CopyVT = RVLocs[0].getValVT();
1154 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
1155 TargetRegisterClass *SrcRC = DstRC;
1156
1157 // If this is a call to a function that returns an fp value on the x87 fp
1158 // stack, but where we prefer to use the value in xmm registers, copy it
1159 // out as F80 and use a truncate to move it from fp stack reg to xmm reg.
1160 if ((RVLocs[0].getLocReg() == X86::ST0 ||
1161 RVLocs[0].getLocReg() == X86::ST1) &&
1162 isScalarFPTypeInSSEReg(RVLocs[0].getValVT())) {
1163 CopyVT = MVT::f80;
1164 SrcRC = X86::RSTRegisterClass;
1165 DstRC = X86::RFP80RegisterClass;
1166 }
1167
1168 unsigned ResultReg = createResultReg(DstRC);
1169 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1170 RVLocs[0].getLocReg(), DstRC, SrcRC);
1171 assert(Emitted && "Failed to emit a copy instruction!");
1172 if (CopyVT != RVLocs[0].getValVT()) {
1173 // Round the F80 the right size, which also moves to the appropriate xmm
1174 // register. This is accomplished by storing the F80 value in memory and
1175 // then loading it back. Ewww...
1176 MVT ResVT = RVLocs[0].getValVT();
1177 unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64;
1178 unsigned MemSize = ResVT.getSizeInBits()/8;
Dan Gohman0586d912008-09-10 20:11:02 +00001179 int FI = MFI.CreateStackObject(MemSize, MemSize);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001180 addFrameReference(BuildMI(MBB, TII.get(Opc)), FI).addReg(ResultReg);
1181 DstRC = ResVT == MVT::f32
1182 ? X86::FR32RegisterClass : X86::FR64RegisterClass;
1183 Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm;
1184 ResultReg = createResultReg(DstRC);
1185 addFrameReference(BuildMI(MBB, TII.get(Opc), ResultReg), FI);
1186 }
1187
Evan Chengdebdea02008-09-08 17:15:42 +00001188 if (AndToI1) {
1189 // Mask out all but lowest bit for some call which produces an i1.
1190 unsigned AndResult = createResultReg(X86::GR8RegisterClass);
1191 BuildMI(MBB, TII.get(X86::AND8ri), AndResult).addReg(ResultReg).addImm(1);
1192 ResultReg = AndResult;
1193 }
1194
Evan Chengf3d4efe2008-09-07 09:09:33 +00001195 UpdateValueMap(I, ResultReg);
1196 }
1197
1198 return true;
1199}
1200
1201
Dan Gohman99b21822008-08-28 23:21:34 +00001202bool
Dan Gohman3df24e62008-09-03 23:12:08 +00001203X86FastISel::TargetSelectInstruction(Instruction *I) {
Dan Gohman99b21822008-08-28 23:21:34 +00001204 switch (I->getOpcode()) {
1205 default: break;
Evan Cheng8b19e562008-09-03 06:44:39 +00001206 case Instruction::Load:
Dan Gohman3df24e62008-09-03 23:12:08 +00001207 return X86SelectLoad(I);
Owen Anderson79924eb2008-09-04 16:48:33 +00001208 case Instruction::Store:
1209 return X86SelectStore(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +00001210 case Instruction::ICmp:
1211 case Instruction::FCmp:
1212 return X86SelectCmp(I);
Dan Gohmand89ae992008-09-05 01:06:14 +00001213 case Instruction::ZExt:
1214 return X86SelectZExt(I);
1215 case Instruction::Br:
1216 return X86SelectBranch(I);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001217 case Instruction::Call:
1218 return X86SelectCall(I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001219 case Instruction::LShr:
1220 case Instruction::AShr:
1221 case Instruction::Shl:
1222 return X86SelectShift(I);
1223 case Instruction::Select:
1224 return X86SelectSelect(I);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001225 case Instruction::Trunc:
1226 return X86SelectTrunc(I);
Dan Gohman78efce62008-09-10 21:02:08 +00001227 case Instruction::FPExt:
1228 return X86SelectFPExt(I);
1229 case Instruction::FPTrunc:
1230 return X86SelectFPTrunc(I);
Dan Gohman99b21822008-08-28 23:21:34 +00001231 }
1232
1233 return false;
1234}
1235
Dan Gohman0586d912008-09-10 20:11:02 +00001236unsigned X86FastISel::TargetMaterializeConstant(Constant *C) {
Evan Cheng59fbc802008-09-09 01:26:59 +00001237 MVT VT;
1238 if (!isTypeLegal(C->getType(), TLI, VT))
Owen Anderson95267a12008-09-05 00:06:23 +00001239 return false;
1240
1241 // Get opcode and regclass of the output for the given load instruction.
1242 unsigned Opc = 0;
1243 const TargetRegisterClass *RC = NULL;
1244 switch (VT.getSimpleVT()) {
1245 default: return false;
1246 case MVT::i8:
1247 Opc = X86::MOV8rm;
1248 RC = X86::GR8RegisterClass;
1249 break;
1250 case MVT::i16:
1251 Opc = X86::MOV16rm;
1252 RC = X86::GR16RegisterClass;
1253 break;
1254 case MVT::i32:
1255 Opc = X86::MOV32rm;
1256 RC = X86::GR32RegisterClass;
1257 break;
1258 case MVT::i64:
1259 // Must be in x86-64 mode.
1260 Opc = X86::MOV64rm;
1261 RC = X86::GR64RegisterClass;
1262 break;
1263 case MVT::f32:
1264 if (Subtarget->hasSSE1()) {
1265 Opc = X86::MOVSSrm;
1266 RC = X86::FR32RegisterClass;
1267 } else {
1268 Opc = X86::LD_Fp32m;
1269 RC = X86::RFP32RegisterClass;
1270 }
1271 break;
1272 case MVT::f64:
1273 if (Subtarget->hasSSE2()) {
1274 Opc = X86::MOVSDrm;
1275 RC = X86::FR64RegisterClass;
1276 } else {
1277 Opc = X86::LD_Fp64m;
1278 RC = X86::RFP64RegisterClass;
1279 }
1280 break;
1281 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +00001282 // No f80 support yet.
1283 return false;
Owen Anderson95267a12008-09-05 00:06:23 +00001284 }
1285
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001286 // Materialize addresses with LEA instructions.
Owen Anderson95267a12008-09-05 00:06:23 +00001287 if (isa<GlobalValue>(C)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001288 X86AddressMode AM;
1289 if (X86SelectAddress(C, AM, false)) {
1290 if (TLI.getPointerTy() == MVT::i32)
1291 Opc = X86::LEA32r;
1292 else
1293 Opc = X86::LEA64r;
1294 unsigned ResultReg = createResultReg(RC);
1295 addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), AM);
Owen Anderson95267a12008-09-05 00:06:23 +00001296 return ResultReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001297 }
Evan Cheng0de588f2008-09-05 21:00:03 +00001298 return 0;
Owen Anderson95267a12008-09-05 00:06:23 +00001299 }
1300
Owen Anderson3b217c62008-09-06 01:11:01 +00001301 // MachineConstantPool wants an explicit alignment.
Dan Gohman1fbc3cd2008-09-18 18:26:43 +00001302 unsigned Align = TD.getPreferredTypeAlignmentShift(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001303 if (Align == 0) {
1304 // Alignment of vector types. FIXME!
Dan Gohman1fbc3cd2008-09-18 18:26:43 +00001305 Align = TD.getABITypeSize(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001306 Align = Log2_64(Align);
1307 }
Owen Anderson95267a12008-09-05 00:06:23 +00001308
Dan Gohman5396c992008-09-30 01:21:32 +00001309 // x86-32 PIC requires a PIC base register for constant pools.
1310 unsigned PICBase = 0;
1311 if (TM.getRelocationModel() == Reloc::PIC_ &&
1312 !Subtarget->is64Bit())
1313 PICBase = getInstrInfo()->getGlobalBaseReg(&MF);
1314
1315 // Create the load from the constant pool.
Dan Gohman0586d912008-09-10 20:11:02 +00001316 unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align);
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001317 unsigned ResultReg = createResultReg(RC);
Dan Gohman5396c992008-09-30 01:21:32 +00001318 addConstantPoolReference(BuildMI(MBB, TII.get(Opc), ResultReg), MCPOffset,
1319 PICBase);
1320
Owen Anderson95267a12008-09-05 00:06:23 +00001321 return ResultReg;
1322}
1323
Dan Gohman0586d912008-09-10 20:11:02 +00001324unsigned X86FastISel::TargetMaterializeAlloca(AllocaInst *C) {
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00001325 // Fail on dynamic allocas. At this point, getRegForValue has already
1326 // checked its CSE maps, so if we're here trying to handle a dynamic
1327 // alloca, we're not going to succeed. X86SelectAddress has a
1328 // check for dynamic allocas, because it's called directly from
1329 // various places, but TargetMaterializeAlloca also needs a check
1330 // in order to avoid recursion between getRegForValue,
1331 // X86SelectAddrss, and TargetMaterializeAlloca.
1332 if (!StaticAllocaMap.count(C))
1333 return 0;
1334
Dan Gohman0586d912008-09-10 20:11:02 +00001335 X86AddressMode AM;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001336 if (!X86SelectAddress(C, AM, false))
Dan Gohman0586d912008-09-10 20:11:02 +00001337 return 0;
1338 unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
1339 TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy());
1340 unsigned ResultReg = createResultReg(RC);
1341 addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), AM);
1342 return ResultReg;
1343}
1344
Evan Chengc3f44b02008-09-03 00:03:49 +00001345namespace llvm {
Dan Gohman3df24e62008-09-03 23:12:08 +00001346 llvm::FastISel *X86::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00001347 MachineModuleInfo *mmi,
Dan Gohman3df24e62008-09-03 23:12:08 +00001348 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +00001349 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00001350 DenseMap<const AllocaInst *, int> &am
1351#ifndef NDEBUG
1352 , SmallSet<Instruction*, 8> &cil
1353#endif
1354 ) {
1355 return new X86FastISel(mf, mmi, vm, bm, am
1356#ifndef NDEBUG
1357 , cil
1358#endif
1359 );
Evan Chengc3f44b02008-09-03 00:03:49 +00001360 }
Dan Gohman99b21822008-08-28 23:21:34 +00001361}