blob: c7d676e05e4202acd8f38293f995069cab3b6302 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
44#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000047#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000050#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000200 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209}
210
Chris Lattner3ac18842010-08-24 23:20:40 +0000211/// getCopyFromParts - Create a value that contains the specified legal parts
212/// combined into the value they represent. If the parts combine to a type
213/// larger then ValueVT then AssertOp can be used to specify whether the extra
214/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
215/// (ISD::AssertSext).
216static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
217 const SDValue *Parts, unsigned NumParts,
218 EVT PartVT, EVT ValueVT) {
219 assert(ValueVT.isVector() && "Not a vector value");
220 assert(NumParts > 0 && "No parts to assemble!");
221 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
222 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000223
Chris Lattner3ac18842010-08-24 23:20:40 +0000224 // Handle a multi-element vector.
225 if (NumParts > 1) {
226 EVT IntermediateVT, RegisterVT;
227 unsigned NumIntermediates;
228 unsigned NumRegs =
229 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
230 NumIntermediates, RegisterVT);
231 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
232 NumParts = NumRegs; // Silence a compiler warning.
233 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
234 assert(RegisterVT == Parts[0].getValueType() &&
235 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000236
Chris Lattner3ac18842010-08-24 23:20:40 +0000237 // Assemble the parts into intermediate operands.
238 SmallVector<SDValue, 8> Ops(NumIntermediates);
239 if (NumIntermediates == NumParts) {
240 // If the register was not expanded, truncate or copy the value,
241 // as appropriate.
242 for (unsigned i = 0; i != NumParts; ++i)
243 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
244 PartVT, IntermediateVT);
245 } else if (NumParts > 0) {
246 // If the intermediate type was expanded, build the intermediate
247 // operands from the parts.
248 assert(NumParts % NumIntermediates == 0 &&
249 "Must expand into a divisible number of parts!");
250 unsigned Factor = NumParts / NumIntermediates;
251 for (unsigned i = 0; i != NumIntermediates; ++i)
252 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
253 PartVT, IntermediateVT);
254 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000255
Chris Lattner3ac18842010-08-24 23:20:40 +0000256 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
257 // intermediate operands.
258 Val = DAG.getNode(IntermediateVT.isVector() ?
259 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
260 ValueVT, &Ops[0], NumIntermediates);
261 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000262
Chris Lattner3ac18842010-08-24 23:20:40 +0000263 // There is now one part, held in Val. Correct it to match ValueVT.
264 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000265
Chris Lattner3ac18842010-08-24 23:20:40 +0000266 if (PartVT == ValueVT)
267 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000268
Chris Lattnere6f7c262010-08-25 22:49:25 +0000269 if (PartVT.isVector()) {
270 // If the element type of the source/dest vectors are the same, but the
271 // parts vector has more elements than the value vector, then we have a
272 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
273 // elements we want.
274 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
275 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
276 "Cannot narrow, it would be a lossy transformation");
277 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
278 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000279 }
280
Chris Lattnere6f7c262010-08-25 22:49:25 +0000281 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000282 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
283 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
284
285 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
286 "Cannot handle this kind of promotion");
287 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000288 bool Smaller = ValueVT.bitsLE(PartVT);
289 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
290 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000291
Chris Lattnere6f7c262010-08-25 22:49:25 +0000292 }
Eric Christopher471e4222011-06-08 23:55:35 +0000293
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000294 // Trivial bitcast if the types are the same size and the destination
295 // vector type is legal.
296 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
297 TLI.isTypeLegal(ValueVT))
298 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000299
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000300 // Handle cases such as i8 -> <1 x i1>
301 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000302 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000303
304 if (ValueVT.getVectorNumElements() == 1 &&
305 ValueVT.getVectorElementType() != PartVT) {
306 bool Smaller = ValueVT.bitsLE(PartVT);
307 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
308 DL, ValueVT.getScalarType(), Val);
309 }
310
Chris Lattner3ac18842010-08-24 23:20:40 +0000311 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
312}
313
314
315
Chris Lattnera13b8602010-08-24 23:10:06 +0000316
317static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
318 SDValue Val, SDValue *Parts, unsigned NumParts,
319 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000321/// getCopyToParts - Create a series of nodes that contain the specified value
322/// split into legal parts. If the parts contain more bits than Val, then, for
323/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000324static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000325 SDValue Val, SDValue *Parts, unsigned NumParts,
326 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000328 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000329
Chris Lattnera13b8602010-08-24 23:10:06 +0000330 // Handle the vector case separately.
331 if (ValueVT.isVector())
332 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000333
Chris Lattnera13b8602010-08-24 23:10:06 +0000334 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000335 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000336 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000337 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
338
Chris Lattnera13b8602010-08-24 23:10:06 +0000339 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000340 return;
341
Chris Lattnera13b8602010-08-24 23:10:06 +0000342 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
343 if (PartVT == ValueVT) {
344 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000345 Parts[0] = Val;
346 return;
347 }
348
Chris Lattnera13b8602010-08-24 23:10:06 +0000349 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
350 // If the parts cover more bits than the value has, promote the value.
351 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
352 assert(NumParts == 1 && "Do not know what to promote to!");
353 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
354 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000355 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
356 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000360 if (PartVT == MVT::x86mmx)
361 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000362 }
363 } else if (PartBits == ValueVT.getSizeInBits()) {
364 // Different types of the same size.
365 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000366 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000367 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
368 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000369 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
370 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000371 "Unknown mismatch!");
372 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
373 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000374 if (PartVT == MVT::x86mmx)
375 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000376 }
377
378 // The value may have changed - recompute ValueVT.
379 ValueVT = Val.getValueType();
380 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
381 "Failed to tile the value with PartVT!");
382
383 if (NumParts == 1) {
384 assert(PartVT == ValueVT && "Type conversion failed!");
385 Parts[0] = Val;
386 return;
387 }
388
389 // Expand the value into multiple parts.
390 if (NumParts & (NumParts - 1)) {
391 // The number of parts is not a power of 2. Split off and copy the tail.
392 assert(PartVT.isInteger() && ValueVT.isInteger() &&
393 "Do not know what to expand to!");
394 unsigned RoundParts = 1 << Log2_32(NumParts);
395 unsigned RoundBits = RoundParts * PartBits;
396 unsigned OddParts = NumParts - RoundParts;
397 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
398 DAG.getIntPtrConstant(RoundBits));
399 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
400
401 if (TLI.isBigEndian())
402 // The odd parts were reversed by getCopyToParts - unreverse them.
403 std::reverse(Parts + RoundParts, Parts + NumParts);
404
405 NumParts = RoundParts;
406 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
407 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
408 }
409
410 // The number of parts is a power of 2. Repeatedly bisect the value using
411 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000412 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000413 EVT::getIntegerVT(*DAG.getContext(),
414 ValueVT.getSizeInBits()),
415 Val);
416
417 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
418 for (unsigned i = 0; i < NumParts; i += StepSize) {
419 unsigned ThisBits = StepSize * PartBits / 2;
420 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
421 SDValue &Part0 = Parts[i];
422 SDValue &Part1 = Parts[i+StepSize/2];
423
424 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
425 ThisVT, Part0, DAG.getIntPtrConstant(1));
426 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
427 ThisVT, Part0, DAG.getIntPtrConstant(0));
428
429 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000430 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
431 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000432 }
433 }
434 }
435
436 if (TLI.isBigEndian())
437 std::reverse(Parts, Parts + OrigNumParts);
438}
439
440
441/// getCopyToPartsVector - Create a series of nodes that contain the specified
442/// value split into legal parts.
443static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
444 SDValue Val, SDValue *Parts, unsigned NumParts,
445 EVT PartVT) {
446 EVT ValueVT = Val.getValueType();
447 assert(ValueVT.isVector() && "Not a vector");
448 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000449
Chris Lattnera13b8602010-08-24 23:10:06 +0000450 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 if (PartVT == ValueVT) {
452 // Nothing to do.
453 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
454 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000455 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000456 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000457 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000458 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
459 EVT ElementVT = PartVT.getVectorElementType();
460 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
461 // undef elements.
462 SmallVector<SDValue, 16> Ops;
463 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
465 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000466
Chris Lattnere6f7c262010-08-25 22:49:25 +0000467 for (unsigned i = ValueVT.getVectorNumElements(),
468 e = PartVT.getVectorNumElements(); i != e; ++i)
469 Ops.push_back(DAG.getUNDEF(ElementVT));
470
471 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
472
473 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000474
Chris Lattnere6f7c262010-08-25 22:49:25 +0000475 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
476 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000477 } else if (PartVT.isVector() &&
478 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000479 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000480 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
481
482 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000483 bool Smaller = PartVT.bitsLE(ValueVT);
484 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
485 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000486 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000487 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000488 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000489 "Only trivial vector-to-scalar conversions should get here!");
490 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
491 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000492
493 bool Smaller = ValueVT.bitsLE(PartVT);
494 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
495 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000496 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000497
Chris Lattnera13b8602010-08-24 23:10:06 +0000498 Parts[0] = Val;
499 return;
500 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000501
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000502 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000503 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000504 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000505 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000506 IntermediateVT,
507 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000508 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000510 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
511 NumParts = NumRegs; // Silence a compiler warning.
512 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 // Split the vector into intermediate operands.
515 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000516 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000517 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000518 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000519 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000520 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000522 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000523 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000524 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000525
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000526 // Split the intermediate operands into legal parts.
527 if (NumParts == NumIntermediates) {
528 // If the register was not expanded, promote or copy the value,
529 // as appropriate.
530 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000531 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 } else if (NumParts > 0) {
533 // If the intermediate type was expanded, split each the value into
534 // legal parts.
535 assert(NumParts % NumIntermediates == 0 &&
536 "Must expand into a divisible number of parts!");
537 unsigned Factor = NumParts / NumIntermediates;
538 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000539 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000540 }
541}
542
Chris Lattnera13b8602010-08-24 23:10:06 +0000543
544
545
Dan Gohman462f6b52010-05-29 17:53:24 +0000546namespace {
547 /// RegsForValue - This struct represents the registers (physical or virtual)
548 /// that a particular set of values is assigned, and the type information
549 /// about the value. The most common situation is to represent one value at a
550 /// time, but struct or array values are handled element-wise as multiple
551 /// values. The splitting of aggregates is performed recursively, so that we
552 /// never have aggregate-typed registers. The values at this point do not
553 /// necessarily have legal types, so each value may require one or more
554 /// registers of some legal type.
555 ///
556 struct RegsForValue {
557 /// ValueVTs - The value types of the values, which may not be legal, and
558 /// may need be promoted or synthesized from one or more registers.
559 ///
560 SmallVector<EVT, 4> ValueVTs;
561
562 /// RegVTs - The value types of the registers. This is the same size as
563 /// ValueVTs and it records, for each value, what the type of the assigned
564 /// register or registers are. (Individual values are never synthesized
565 /// from more than one type of register.)
566 ///
567 /// With virtual registers, the contents of RegVTs is redundant with TLI's
568 /// getRegisterType member function, however when with physical registers
569 /// it is necessary to have a separate record of the types.
570 ///
571 SmallVector<EVT, 4> RegVTs;
572
573 /// Regs - This list holds the registers assigned to the values.
574 /// Each legal or promoted value requires one register, and each
575 /// expanded value requires multiple registers.
576 ///
577 SmallVector<unsigned, 4> Regs;
578
579 RegsForValue() {}
580
581 RegsForValue(const SmallVector<unsigned, 4> &regs,
582 EVT regvt, EVT valuevt)
583 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
584
Dan Gohman462f6b52010-05-29 17:53:24 +0000585 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000586 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000587 ComputeValueVTs(tli, Ty, ValueVTs);
588
589 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
590 EVT ValueVT = ValueVTs[Value];
591 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
592 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
593 for (unsigned i = 0; i != NumRegs; ++i)
594 Regs.push_back(Reg + i);
595 RegVTs.push_back(RegisterVT);
596 Reg += NumRegs;
597 }
598 }
599
600 /// areValueTypesLegal - Return true if types of all the values are legal.
601 bool areValueTypesLegal(const TargetLowering &TLI) {
602 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
603 EVT RegisterVT = RegVTs[Value];
604 if (!TLI.isTypeLegal(RegisterVT))
605 return false;
606 }
607 return true;
608 }
609
610 /// append - Add the specified values to this one.
611 void append(const RegsForValue &RHS) {
612 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
613 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
614 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
615 }
616
617 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
618 /// this value and returns the result as a ValueVTs value. This uses
619 /// Chain/Flag as the input and updates them for the output Chain/Flag.
620 /// If the Flag pointer is NULL, no flag is used.
621 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
622 DebugLoc dl,
623 SDValue &Chain, SDValue *Flag) const;
624
625 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
626 /// specified value into the registers specified by this object. This uses
627 /// Chain/Flag as the input and updates them for the output Chain/Flag.
628 /// If the Flag pointer is NULL, no flag is used.
629 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
630 SDValue &Chain, SDValue *Flag) const;
631
632 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
633 /// operand list. This adds the code marker, matching input operand index
634 /// (if applicable), and includes the number of values added into it.
635 void AddInlineAsmOperands(unsigned Kind,
636 bool HasMatching, unsigned MatchingIdx,
637 SelectionDAG &DAG,
638 std::vector<SDValue> &Ops) const;
639 };
640}
641
642/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
643/// this value and returns the result as a ValueVT value. This uses
644/// Chain/Flag as the input and updates them for the output Chain/Flag.
645/// If the Flag pointer is NULL, no flag is used.
646SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
647 FunctionLoweringInfo &FuncInfo,
648 DebugLoc dl,
649 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000650 // A Value with type {} or [0 x %t] needs no registers.
651 if (ValueVTs.empty())
652 return SDValue();
653
Dan Gohman462f6b52010-05-29 17:53:24 +0000654 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
655
656 // Assemble the legal parts into the final values.
657 SmallVector<SDValue, 4> Values(ValueVTs.size());
658 SmallVector<SDValue, 8> Parts;
659 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
660 // Copy the legal parts from the registers.
661 EVT ValueVT = ValueVTs[Value];
662 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
663 EVT RegisterVT = RegVTs[Value];
664
665 Parts.resize(NumRegs);
666 for (unsigned i = 0; i != NumRegs; ++i) {
667 SDValue P;
668 if (Flag == 0) {
669 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
670 } else {
671 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
672 *Flag = P.getValue(2);
673 }
674
675 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000676 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000677
678 // If the source register was virtual and if we know something about it,
679 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000680 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000681 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000682 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000683
684 const FunctionLoweringInfo::LiveOutInfo *LOI =
685 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
686 if (!LOI)
687 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000688
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000689 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000690 unsigned NumSignBits = LOI->NumSignBits;
691 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000692
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000693 // FIXME: We capture more information than the dag can represent. For
694 // now, just use the tightest assertzext/assertsext possible.
695 bool isSExt = true;
696 EVT FromVT(MVT::Other);
697 if (NumSignBits == RegSize)
698 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
699 else if (NumZeroBits >= RegSize-1)
700 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
701 else if (NumSignBits > RegSize-8)
702 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
703 else if (NumZeroBits >= RegSize-8)
704 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
705 else if (NumSignBits > RegSize-16)
706 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
707 else if (NumZeroBits >= RegSize-16)
708 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
709 else if (NumSignBits > RegSize-32)
710 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
711 else if (NumZeroBits >= RegSize-32)
712 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
713 else
714 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000715
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000716 // Add an assertion node.
717 assert(FromVT != MVT::Other);
718 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
719 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000720 }
721
722 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
723 NumRegs, RegisterVT, ValueVT);
724 Part += NumRegs;
725 Parts.clear();
726 }
727
728 return DAG.getNode(ISD::MERGE_VALUES, dl,
729 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
730 &Values[0], ValueVTs.size());
731}
732
733/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
734/// specified value into the registers specified by this object. This uses
735/// Chain/Flag as the input and updates them for the output Chain/Flag.
736/// If the Flag pointer is NULL, no flag is used.
737void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
738 SDValue &Chain, SDValue *Flag) const {
739 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
740
741 // Get the list of the values's legal parts.
742 unsigned NumRegs = Regs.size();
743 SmallVector<SDValue, 8> Parts(NumRegs);
744 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
745 EVT ValueVT = ValueVTs[Value];
746 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
747 EVT RegisterVT = RegVTs[Value];
748
Chris Lattner3ac18842010-08-24 23:20:40 +0000749 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000750 &Parts[Part], NumParts, RegisterVT);
751 Part += NumParts;
752 }
753
754 // Copy the parts into the registers.
755 SmallVector<SDValue, 8> Chains(NumRegs);
756 for (unsigned i = 0; i != NumRegs; ++i) {
757 SDValue Part;
758 if (Flag == 0) {
759 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
760 } else {
761 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
762 *Flag = Part.getValue(1);
763 }
764
765 Chains[i] = Part.getValue(0);
766 }
767
768 if (NumRegs == 1 || Flag)
769 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
770 // flagged to it. That is the CopyToReg nodes and the user are considered
771 // a single scheduling unit. If we create a TokenFactor and return it as
772 // chain, then the TokenFactor is both a predecessor (operand) of the
773 // user as well as a successor (the TF operands are flagged to the user).
774 // c1, f1 = CopyToReg
775 // c2, f2 = CopyToReg
776 // c3 = TokenFactor c1, c2
777 // ...
778 // = op c3, ..., f2
779 Chain = Chains[NumRegs-1];
780 else
781 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
782}
783
784/// AddInlineAsmOperands - Add this value to the specified inlineasm node
785/// operand list. This adds the code marker and includes the number of
786/// values added into it.
787void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
788 unsigned MatchingIdx,
789 SelectionDAG &DAG,
790 std::vector<SDValue> &Ops) const {
791 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
792
793 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
794 if (HasMatching)
795 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000796 else if (!Regs.empty() &&
797 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
798 // Put the register class of the virtual registers in the flag word. That
799 // way, later passes can recompute register class constraints for inline
800 // assembly as well as normal instructions.
801 // Don't do this for tied operands that can use the regclass information
802 // from the def.
803 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
804 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
805 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
806 }
807
Dan Gohman462f6b52010-05-29 17:53:24 +0000808 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
809 Ops.push_back(Res);
810
811 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
812 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
813 EVT RegisterVT = RegVTs[Value];
814 for (unsigned i = 0; i != NumRegs; ++i) {
815 assert(Reg < Regs.size() && "Mismatch in # registers expected");
816 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
817 }
818 }
819}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000820
Owen Anderson243eb9e2011-12-08 22:15:21 +0000821void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
822 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823 AA = &aa;
824 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000825 LibInfo = li;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000826 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000827 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000828}
829
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000830/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000831/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000832/// for a new block. This doesn't clear out information about
833/// additional blocks that are needed to complete switch lowering
834/// or PHI node updating; that information is cleared out as it is
835/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000836void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000837 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000838 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000839 PendingLoads.clear();
840 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000841 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000842 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000843}
844
Devang Patel23385752011-05-23 17:44:13 +0000845/// clearDanglingDebugInfo - Clear the dangling debug information
846/// map. This function is seperated from the clear so that debug
847/// information that is dangling in a basic block can be properly
848/// resolved in a different basic block. This allows the
849/// SelectionDAG to resolve dangling debug information attached
850/// to PHI nodes.
851void SelectionDAGBuilder::clearDanglingDebugInfo() {
852 DanglingDebugInfoMap.clear();
853}
854
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000855/// getRoot - Return the current virtual root of the Selection DAG,
856/// flushing any PendingLoad items. This must be done before emitting
857/// a store or any other node that may need to be ordered after any
858/// prior load instructions.
859///
Dan Gohman2048b852009-11-23 18:04:58 +0000860SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000861 if (PendingLoads.empty())
862 return DAG.getRoot();
863
864 if (PendingLoads.size() == 1) {
865 SDValue Root = PendingLoads[0];
866 DAG.setRoot(Root);
867 PendingLoads.clear();
868 return Root;
869 }
870
871 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000873 &PendingLoads[0], PendingLoads.size());
874 PendingLoads.clear();
875 DAG.setRoot(Root);
876 return Root;
877}
878
879/// getControlRoot - Similar to getRoot, but instead of flushing all the
880/// PendingLoad items, flush all the PendingExports items. It is necessary
881/// to do this before emitting a terminator instruction.
882///
Dan Gohman2048b852009-11-23 18:04:58 +0000883SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000884 SDValue Root = DAG.getRoot();
885
886 if (PendingExports.empty())
887 return Root;
888
889 // Turn all of the CopyToReg chains into one factored node.
890 if (Root.getOpcode() != ISD::EntryToken) {
891 unsigned i = 0, e = PendingExports.size();
892 for (; i != e; ++i) {
893 assert(PendingExports[i].getNode()->getNumOperands() > 1);
894 if (PendingExports[i].getNode()->getOperand(0) == Root)
895 break; // Don't add the root if we already indirectly depend on it.
896 }
897
898 if (i == e)
899 PendingExports.push_back(Root);
900 }
901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000903 &PendingExports[0],
904 PendingExports.size());
905 PendingExports.clear();
906 DAG.setRoot(Root);
907 return Root;
908}
909
Bill Wendling4533cac2010-01-28 21:51:40 +0000910void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
911 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
912 DAG.AssignOrdering(Node, SDNodeOrder);
913
914 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
915 AssignOrderingToNode(Node->getOperand(I).getNode());
916}
917
Dan Gohman46510a72010-04-15 01:51:59 +0000918void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000919 // Set up outgoing PHI node register values before emitting the terminator.
920 if (isa<TerminatorInst>(&I))
921 HandlePHINodesInSuccessorBlocks(I.getParent());
922
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000923 CurDebugLoc = I.getDebugLoc();
924
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000926
Dan Gohman92884f72010-04-20 15:03:56 +0000927 if (!isa<TerminatorInst>(&I) && !HasTailCall)
928 CopyToExportRegsIfNeeded(&I);
929
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000930 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000931}
932
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000933void SelectionDAGBuilder::visitPHI(const PHINode &) {
934 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
935}
936
Dan Gohman46510a72010-04-15 01:51:59 +0000937void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000938 // Note: this doesn't use InstVisitor, because it has to work with
939 // ConstantExpr's in addition to instructions.
940 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000941 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000942 // Build the switch statement using the Instruction.def file.
943#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000944 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000945#include "llvm/Instruction.def"
946 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000947
948 // Assign the ordering to the freshly created DAG nodes.
949 if (NodeMap.count(&I)) {
950 ++SDNodeOrder;
951 AssignOrderingToNode(getValue(&I).getNode());
952 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000953}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000954
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
956// generate the debug data structures now that we've seen its definition.
957void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
958 SDValue Val) {
959 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000960 if (DDI.getDI()) {
961 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000962 DebugLoc dl = DDI.getdl();
963 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000964 MDNode *Variable = DI->getVariable();
965 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000966 SDDbgValue *SDV;
967 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000968 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000969 SDV = DAG.getDbgValue(Variable, Val.getNode(),
970 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
971 DAG.AddDbgValue(SDV, Val.getNode(), false);
972 }
Owen Anderson95771af2011-02-25 21:41:48 +0000973 } else
Eric Christopher0822e012012-02-23 03:39:43 +0000974 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000975 DanglingDebugInfoMap[V] = DanglingDebugInfo();
976 }
977}
978
Nick Lewycky8de34002011-09-30 22:19:53 +0000979/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000980SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000981 // If we already have an SDValue for this value, use it. It's important
982 // to do this first, so that we don't create a CopyFromReg if we already
983 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 SDValue &N = NodeMap[V];
985 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000986
Dan Gohman28a17352010-07-01 01:59:43 +0000987 // If there's a virtual register allocated and initialized for this
988 // value, use it.
989 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
990 if (It != FuncInfo.ValueMap.end()) {
991 unsigned InReg = It->second;
992 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
993 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000994 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000995 resolveDanglingDebugInfo(V, N);
996 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000997 }
998
999 // Otherwise create a new SDValue and remember it.
1000 SDValue Val = getValueImpl(V);
1001 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001002 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001003 return Val;
1004}
1005
1006/// getNonRegisterValue - Return an SDValue for the given Value, but
1007/// don't look in FuncInfo.ValueMap for a virtual register.
1008SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1009 // If we already have an SDValue for this value, use it.
1010 SDValue &N = NodeMap[V];
1011 if (N.getNode()) return N;
1012
1013 // Otherwise create a new SDValue and remember it.
1014 SDValue Val = getValueImpl(V);
1015 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001016 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001017 return Val;
1018}
1019
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001020/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001021/// Create an SDValue for the given value.
1022SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001023 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001024 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001025
Dan Gohman383b5f62010-04-17 15:32:28 +00001026 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001027 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028
Dan Gohman383b5f62010-04-17 15:32:28 +00001029 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001030 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001032 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001033 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001034
Dan Gohman383b5f62010-04-17 15:32:28 +00001035 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001036 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001037
Nate Begeman9008ca62009-04-27 18:41:29 +00001038 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001039 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040
Dan Gohman383b5f62010-04-17 15:32:28 +00001041 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001042 visit(CE->getOpcode(), *CE);
1043 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001044 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001045 return N1;
1046 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001048 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1049 SmallVector<SDValue, 4> Constants;
1050 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1051 OI != OE; ++OI) {
1052 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001053 // If the operand is an empty aggregate, there are no values.
1054 if (!Val) continue;
1055 // Add each leaf value from the operand to the Constants list
1056 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1058 Constants.push_back(SDValue(Val, i));
1059 }
Bill Wendling87710f02009-12-21 23:47:40 +00001060
Bill Wendling4533cac2010-01-28 21:51:40 +00001061 return DAG.getMergeValues(&Constants[0], Constants.size(),
1062 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001063 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001064
1065 if (const ConstantDataSequential *CDS =
1066 dyn_cast<ConstantDataSequential>(C)) {
1067 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001068 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001069 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1070 // Add each leaf value from the operand to the Constants list
1071 // to form a flattened list of all the values.
1072 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1073 Ops.push_back(SDValue(Val, i));
1074 }
1075
1076 if (isa<ArrayType>(CDS->getType()))
1077 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1078 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1079 VT, &Ops[0], Ops.size());
1080 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001081
Duncan Sands1df98592010-02-16 11:11:14 +00001082 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001083 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1084 "Unknown struct or array constant!");
1085
Owen Andersone50ed302009-08-10 22:56:29 +00001086 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1088 unsigned NumElts = ValueVTs.size();
1089 if (NumElts == 0)
1090 return SDValue(); // empty struct
1091 SmallVector<SDValue, 4> Constants(NumElts);
1092 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001093 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001094 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001095 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096 else if (EltVT.isFloatingPoint())
1097 Constants[i] = DAG.getConstantFP(0, EltVT);
1098 else
1099 Constants[i] = DAG.getConstant(0, EltVT);
1100 }
Bill Wendling87710f02009-12-21 23:47:40 +00001101
Bill Wendling4533cac2010-01-28 21:51:40 +00001102 return DAG.getMergeValues(&Constants[0], NumElts,
1103 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001104 }
1105
Dan Gohman383b5f62010-04-17 15:32:28 +00001106 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001107 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001108
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001109 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001110 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001112 // Now that we know the number and type of the elements, get that number of
1113 // elements into the Ops array based on what kind of constant it is.
1114 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001115 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001116 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001117 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001118 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001119 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001120 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001121
1122 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001123 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124 Op = DAG.getConstantFP(0, EltVT);
1125 else
1126 Op = DAG.getConstant(0, EltVT);
1127 Ops.assign(NumElements, Op);
1128 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001129
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001130 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001131 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1132 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001133 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001135 // If this is a static alloca, generate it as the frameindex instead of
1136 // computation.
1137 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1138 DenseMap<const AllocaInst*, int>::iterator SI =
1139 FuncInfo.StaticAllocaMap.find(AI);
1140 if (SI != FuncInfo.StaticAllocaMap.end())
1141 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1142 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001143
Dan Gohman28a17352010-07-01 01:59:43 +00001144 // If this is an instruction which fast-isel has deferred, select it now.
1145 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001146 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1147 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1148 SDValue Chain = DAG.getEntryNode();
1149 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001150 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001151
Dan Gohman28a17352010-07-01 01:59:43 +00001152 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001153}
1154
Dan Gohman46510a72010-04-15 01:51:59 +00001155void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001156 SDValue Chain = getControlRoot();
1157 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001158 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001159
Dan Gohman7451d3e2010-05-29 17:03:36 +00001160 if (!FuncInfo.CanLowerReturn) {
1161 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001162 const Function *F = I.getParent()->getParent();
1163
1164 // Emit a store of the return value through the virtual register.
1165 // Leave Outs empty so that LowerReturn won't try to load return
1166 // registers the usual way.
1167 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001168 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001169 PtrValueVTs);
1170
1171 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1172 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001173
Owen Andersone50ed302009-08-10 22:56:29 +00001174 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001175 SmallVector<uint64_t, 4> Offsets;
1176 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001177 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001178
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001179 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001180 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001181 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1182 RetPtr.getValueType(), RetPtr,
1183 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001184 Chains[i] =
1185 DAG.getStore(Chain, getCurDebugLoc(),
1186 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001187 // FIXME: better loc info would be nice.
1188 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001189 }
1190
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001191 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1192 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001193 } else if (I.getNumOperands() != 0) {
1194 SmallVector<EVT, 4> ValueVTs;
1195 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1196 unsigned NumValues = ValueVTs.size();
1197 if (NumValues) {
1198 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001199 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1200 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001202 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001203
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001204 const Function *F = I.getParent()->getParent();
1205 if (F->paramHasAttr(0, Attribute::SExt))
1206 ExtendKind = ISD::SIGN_EXTEND;
1207 else if (F->paramHasAttr(0, Attribute::ZExt))
1208 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001209
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001210 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1211 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001212
1213 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1214 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1215 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001216 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001217 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1218 &Parts[0], NumParts, PartVT, ExtendKind);
1219
1220 // 'inreg' on function refers to return value
1221 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1222 if (F->paramHasAttr(0, Attribute::InReg))
1223 Flags.setInReg();
1224
1225 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001226 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001227 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001228 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001229 Flags.setZExt();
1230
Dan Gohmanc9403652010-07-07 15:54:55 +00001231 for (unsigned i = 0; i < NumParts; ++i) {
1232 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1233 /*isfixed=*/true));
1234 OutVals.push_back(Parts[i]);
1235 }
Evan Cheng3927f432009-03-25 20:20:11 +00001236 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 }
1238 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239
1240 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001241 CallingConv::ID CallConv =
1242 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001243 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001244 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001245
1246 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001248 "LowerReturn didn't return a valid chain!");
1249
1250 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001251 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252}
1253
Dan Gohmanad62f532009-04-23 23:13:24 +00001254/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1255/// created for it, emit nodes to copy the value into the virtual
1256/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001257void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001258 // Skip empty types
1259 if (V->getType()->isEmptyTy())
1260 return;
1261
Dan Gohman33b7a292010-04-16 17:15:02 +00001262 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1263 if (VMI != FuncInfo.ValueMap.end()) {
1264 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1265 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001266 }
1267}
1268
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001269/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1270/// the current basic block, add it to ValueMap now so that we'll get a
1271/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001272void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001273 // No need to export constants.
1274 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001275
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001276 // Already exported?
1277 if (FuncInfo.isExportedInst(V)) return;
1278
1279 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1280 CopyValueToVirtualRegister(V, Reg);
1281}
1282
Dan Gohman46510a72010-04-15 01:51:59 +00001283bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001284 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001285 // The operands of the setcc have to be in this block. We don't know
1286 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001287 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001288 // Can export from current BB.
1289 if (VI->getParent() == FromBB)
1290 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001291
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292 // Is already exported, noop.
1293 return FuncInfo.isExportedInst(V);
1294 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001295
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001296 // If this is an argument, we can export it if the BB is the entry block or
1297 // if it is already exported.
1298 if (isa<Argument>(V)) {
1299 if (FromBB == &FromBB->getParent()->getEntryBlock())
1300 return true;
1301
1302 // Otherwise, can only export this if it is already exported.
1303 return FuncInfo.isExportedInst(V);
1304 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001306 // Otherwise, constants can always be exported.
1307 return true;
1308}
1309
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001310/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001311uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1312 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001313 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1314 if (!BPI)
1315 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001316 const BasicBlock *SrcBB = Src->getBasicBlock();
1317 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001318 return BPI->getEdgeWeight(SrcBB, DstBB);
1319}
1320
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001321void SelectionDAGBuilder::
1322addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1323 uint32_t Weight /* = 0 */) {
1324 if (!Weight)
1325 Weight = getEdgeWeight(Src, Dst);
1326 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001327}
1328
1329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330static bool InBlock(const Value *V, const BasicBlock *BB) {
1331 if (const Instruction *I = dyn_cast<Instruction>(V))
1332 return I->getParent() == BB;
1333 return true;
1334}
1335
Dan Gohmanc2277342008-10-17 21:16:08 +00001336/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1337/// This function emits a branch and is used at the leaves of an OR or an
1338/// AND operator tree.
1339///
1340void
Dan Gohman46510a72010-04-15 01:51:59 +00001341SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001342 MachineBasicBlock *TBB,
1343 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001344 MachineBasicBlock *CurBB,
1345 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001346 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001347
Dan Gohmanc2277342008-10-17 21:16:08 +00001348 // If the leaf of the tree is a comparison, merge the condition into
1349 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001350 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001351 // The operands of the cmp have to be in this block. We don't know
1352 // how to export them from some other block. If this is the first block
1353 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001354 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001355 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1356 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001357 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001358 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001359 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001360 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001361 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001362 if (TM.Options.NoNaNsFPMath)
1363 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001364 } else {
1365 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001366 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001367 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001368
1369 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001370 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1371 SwitchCases.push_back(CB);
1372 return;
1373 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001374 }
1375
1376 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001377 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001378 NULL, TBB, FBB, CurBB);
1379 SwitchCases.push_back(CB);
1380}
1381
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001382/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001383void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001384 MachineBasicBlock *TBB,
1385 MachineBasicBlock *FBB,
1386 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001387 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001388 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001389 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001390 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001391 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001392 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1393 BOp->getParent() != CurBB->getBasicBlock() ||
1394 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1395 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001396 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001397 return;
1398 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001399
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001400 // Create TmpBB after CurBB.
1401 MachineFunction::iterator BBI = CurBB;
1402 MachineFunction &MF = DAG.getMachineFunction();
1403 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1404 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001405
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 if (Opc == Instruction::Or) {
1407 // Codegen X | Y as:
1408 // jmp_if_X TBB
1409 // jmp TmpBB
1410 // TmpBB:
1411 // jmp_if_Y TBB
1412 // jmp FBB
1413 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001414
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001415 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001416 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001417
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001418 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001419 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001420 } else {
1421 assert(Opc == Instruction::And && "Unknown merge op!");
1422 // Codegen X & Y as:
1423 // jmp_if_X TmpBB
1424 // jmp FBB
1425 // TmpBB:
1426 // jmp_if_Y TBB
1427 // jmp FBB
1428 //
1429 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001430
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001432 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001435 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001436 }
1437}
1438
1439/// If the set of cases should be emitted as a series of branches, return true.
1440/// If we should emit this as a bunch of and/or'd together conditions, return
1441/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001442bool
Dan Gohman2048b852009-11-23 18:04:58 +00001443SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001444 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446 // If this is two comparisons of the same values or'd or and'd together, they
1447 // will get folded into a single comparison, so don't emit two blocks.
1448 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1449 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1450 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1451 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1452 return false;
1453 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001454
Chris Lattner133ce872010-01-02 00:00:03 +00001455 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1456 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1457 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1458 Cases[0].CC == Cases[1].CC &&
1459 isa<Constant>(Cases[0].CmpRHS) &&
1460 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1461 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1462 return false;
1463 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1464 return false;
1465 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001466
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 return true;
1468}
1469
Dan Gohman46510a72010-04-15 01:51:59 +00001470void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001471 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001472
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473 // Update machine-CFG edges.
1474 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1475
1476 // Figure out which block is immediately after the current one.
1477 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001478 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001479 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 NextBlock = BBI;
1481
1482 if (I.isUnconditional()) {
1483 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001484 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001485
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001486 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001487 if (Succ0MBB != NextBlock)
1488 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001489 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001490 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001491
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492 return;
1493 }
1494
1495 // If this condition is one of the special cases we handle, do special stuff
1496 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001497 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1499
1500 // If this is a series of conditions that are or'd or and'd together, emit
1501 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001502 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 // For example, instead of something like:
1504 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001505 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001506 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001507 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 // or C, F
1509 // jnz foo
1510 // Emit:
1511 // cmp A, B
1512 // je foo
1513 // cmp D, E
1514 // jle foo
1515 //
Dan Gohman46510a72010-04-15 01:51:59 +00001516 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001517 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001518 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519 (BOp->getOpcode() == Instruction::And ||
1520 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001521 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1522 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001523 // If the compares in later blocks need to use values not currently
1524 // exported from this block, export them now. This block should always
1525 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001526 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001527
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001528 // Allow some cases to be rejected.
1529 if (ShouldEmitAsBranches(SwitchCases)) {
1530 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1531 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1532 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1533 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001534
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001536 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 SwitchCases.erase(SwitchCases.begin());
1538 return;
1539 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001540
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001541 // Okay, we decided not to do this, remove any inserted MBB's and clear
1542 // SwitchCases.
1543 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001544 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001545
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001546 SwitchCases.clear();
1547 }
1548 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001549
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001551 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001552 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001553
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 // Use visitSwitchCase to actually insert the fast branch sequence for this
1555 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001556 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557}
1558
1559/// visitSwitchCase - Emits the necessary code to represent a single node in
1560/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001561void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1562 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001563 SDValue Cond;
1564 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001565 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001566
1567 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001568 if (CB.CmpMHS == NULL) {
1569 // Fold "(X == true)" to X and "(X == false)" to !X to
1570 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001571 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001572 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001574 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001575 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001576 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001577 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001578 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001579 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001580 } else {
1581 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1582
Anton Korobeynikov23218582008-12-23 22:25:27 +00001583 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1584 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585
1586 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001587 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588
1589 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001591 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001593 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001594 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596 DAG.getConstant(High-Low, VT), ISD::SETULE);
1597 }
1598 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001599
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001601 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1602 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001603
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001604 // Set NextBlock to be the MBB immediately after the current one, if any.
1605 // This is used to avoid emitting unnecessary branches to the next block.
1606 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001607 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001608 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001610
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611 // If the lhs block is the next block, invert the condition so that we can
1612 // fall through to the lhs instead of the rhs block.
1613 if (CB.TrueBB == NextBlock) {
1614 std::swap(CB.TrueBB, CB.FalseBB);
1615 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001616 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001618
Dale Johannesenf5d97892009-02-04 01:48:28 +00001619 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001620 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001621 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001622
Evan Cheng266a99d2010-09-23 06:51:55 +00001623 // Insert the false branch. Do this even if it's a fall through branch,
1624 // this makes it easier to do DAG optimizations which require inverting
1625 // the branch condition.
1626 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1627 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001628
1629 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001630}
1631
1632/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001633void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001634 // Emit the code for the jump table
1635 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001636 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001637 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1638 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001639 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001640 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1641 MVT::Other, Index.getValue(1),
1642 Table, Index);
1643 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001644}
1645
1646/// visitJumpTableHeader - This function emits necessary code to produce index
1647/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001648void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001649 JumpTableHeader &JTH,
1650 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001651 // Subtract the lowest switch case value from the value being switched on and
1652 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001653 // difference between smallest and largest cases.
1654 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001655 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001656 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001657 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001658
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001659 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001660 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001661 // can be used as an index into the jump table in a subsequent basic block.
1662 // This value may be smaller or larger than the target's pointer type, and
1663 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001664 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001665
Dan Gohman89496d02010-07-02 00:10:16 +00001666 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001667 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1668 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001669 JT.Reg = JumpTableReg;
1670
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001671 // Emit the range check for the jump table, and branch to the default block
1672 // for the switch statement if the value being switched on exceeds the largest
1673 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001674 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001675 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001676 DAG.getConstant(JTH.Last-JTH.First,VT),
1677 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001678
1679 // Set NextBlock to be the MBB immediately after the current one, if any.
1680 // This is used to avoid emitting unnecessary branches to the next block.
1681 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001682 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001683
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001684 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001685 NextBlock = BBI;
1686
Dale Johannesen66978ee2009-01-31 02:22:37 +00001687 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001689 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001690
Bill Wendling4533cac2010-01-28 21:51:40 +00001691 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001692 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1693 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001694
Bill Wendling87710f02009-12-21 23:47:40 +00001695 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001696}
1697
1698/// visitBitTestHeader - This function emits necessary code to produce value
1699/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001700void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1701 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001702 // Subtract the minimum value
1703 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001704 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001705 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001706 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707
1708 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001709 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001710 TLI.getSetCCResultType(Sub.getValueType()),
1711 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001712 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001713
Evan Chengd08e5b42011-01-06 01:02:44 +00001714 // Determine the type of the test operands.
1715 bool UsePtrType = false;
1716 if (!TLI.isTypeLegal(VT))
1717 UsePtrType = true;
1718 else {
1719 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001720 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001721 // Switch table case range are encoded into series of masks.
1722 // Just use pointer type, it's guaranteed to fit.
1723 UsePtrType = true;
1724 break;
1725 }
1726 }
1727 if (UsePtrType) {
1728 VT = TLI.getPointerTy();
1729 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1730 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001731
Evan Chengd08e5b42011-01-06 01:02:44 +00001732 B.RegVT = VT;
1733 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001734 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001735 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001736
1737 // Set NextBlock to be the MBB immediately after the current one, if any.
1738 // This is used to avoid emitting unnecessary branches to the next block.
1739 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001740 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001741 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742 NextBlock = BBI;
1743
1744 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1745
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001746 addSuccessorWithWeight(SwitchBB, B.Default);
1747 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001748
Dale Johannesen66978ee2009-01-31 02:22:37 +00001749 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001750 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001751 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001752
Evan Cheng8c1f4322010-09-23 18:32:19 +00001753 if (MBB != NextBlock)
1754 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1755 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001756
Bill Wendling87710f02009-12-21 23:47:40 +00001757 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001758}
1759
1760/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001761void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1762 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001763 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001764 BitTestCase &B,
1765 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001766 EVT VT = BB.RegVT;
1767 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1768 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001769 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001770 unsigned PopCount = CountPopulation_64(B.Mask);
1771 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001772 // Testing for a single bit; just compare the shift count with what it
1773 // would need to be to shift a 1 bit in that position.
1774 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001775 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001776 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001777 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001778 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001779 } else if (PopCount == BB.Range) {
1780 // There is only one zero bit in the range, test for it directly.
1781 Cmp = DAG.getSetCC(getCurDebugLoc(),
1782 TLI.getSetCCResultType(VT),
1783 ShiftOp,
1784 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1785 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001786 } else {
1787 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001788 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1789 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001790
Dan Gohman8e0163a2010-06-24 02:06:24 +00001791 // Emit bit tests and jumps
1792 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001793 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001794 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001795 TLI.getSetCCResultType(VT),
1796 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001797 ISD::SETNE);
1798 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001800 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1801 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001802
Dale Johannesen66978ee2009-01-31 02:22:37 +00001803 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001805 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001806
1807 // Set NextBlock to be the MBB immediately after the current one, if any.
1808 // This is used to avoid emitting unnecessary branches to the next block.
1809 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001810 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001811 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001812 NextBlock = BBI;
1813
Evan Cheng8c1f4322010-09-23 18:32:19 +00001814 if (NextMBB != NextBlock)
1815 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1816 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001817
Bill Wendling87710f02009-12-21 23:47:40 +00001818 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001819}
1820
Dan Gohman46510a72010-04-15 01:51:59 +00001821void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001822 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001823
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001824 // Retrieve successors.
1825 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1826 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1827
Gabor Greifb67e6b32009-01-15 11:10:44 +00001828 const Value *Callee(I.getCalledValue());
1829 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830 visitInlineAsm(&I);
1831 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001832 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833
1834 // If the value of the invoke is used outside of its defining block, make it
1835 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001836 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001837
1838 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001839 addSuccessorWithWeight(InvokeMBB, Return);
1840 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001841
1842 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001843 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1844 MVT::Other, getControlRoot(),
1845 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846}
1847
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001848void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1849 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1850}
1851
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001852void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1853 assert(FuncInfo.MBB->isLandingPad() &&
1854 "Call to landingpad not in landing pad!");
1855
1856 MachineBasicBlock *MBB = FuncInfo.MBB;
1857 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1858 AddLandingPadInfo(LP, MMI, MBB);
1859
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001860 // If there aren't registers to copy the values into (e.g., during SjLj
1861 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001862 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001863 TLI.getExceptionSelectorRegister() == 0)
1864 return;
1865
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001866 SmallVector<EVT, 2> ValueVTs;
1867 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1868
1869 // Insert the EXCEPTIONADDR instruction.
1870 assert(FuncInfo.MBB->isLandingPad() &&
1871 "Call to eh.exception not in landing pad!");
1872 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1873 SDValue Ops[2];
1874 Ops[0] = DAG.getRoot();
1875 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1876 SDValue Chain = Op1.getValue(1);
1877
1878 // Insert the EHSELECTION instruction.
1879 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1880 Ops[0] = Op1;
1881 Ops[1] = Chain;
1882 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1883 Chain = Op2.getValue(1);
1884 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1885
1886 Ops[0] = Op1;
1887 Ops[1] = Op2;
1888 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1889 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1890 &Ops[0], 2);
1891
1892 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1893 setValue(&LP, RetPair.first);
1894 DAG.setRoot(RetPair.second);
1895}
1896
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001897/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1898/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001899bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1900 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001901 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001902 MachineBasicBlock *Default,
1903 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001904 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001905
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001906 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001907 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001908 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001909 return false;
1910
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911 // Get the MachineFunction which holds the current MBB. This is used when
1912 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001913 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001914
1915 // Figure out which block is immediately after the current one.
1916 MachineBasicBlock *NextBlock = 0;
1917 MachineFunction::iterator BBI = CR.CaseBB;
1918
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001919 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001920 NextBlock = BBI;
1921
Benjamin Kramerce750f02010-11-22 09:45:38 +00001922 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923 // is the same as the other, but has one bit unset that the other has set,
1924 // use bit manipulation to do two compares at once. For example:
1925 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001926 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1927 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1928 if (Size == 2 && CR.CaseBB == SwitchBB) {
1929 Case &Small = *CR.Range.first;
1930 Case &Big = *(CR.Range.second-1);
1931
1932 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1933 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1934 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1935
1936 // Check that there is only one bit different.
1937 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1938 (SmallValue | BigValue) == BigValue) {
1939 // Isolate the common bit.
1940 APInt CommonBit = BigValue & ~SmallValue;
1941 assert((SmallValue | CommonBit) == BigValue &&
1942 CommonBit.countPopulation() == 1 && "Not a common bit?");
1943
1944 SDValue CondLHS = getValue(SV);
1945 EVT VT = CondLHS.getValueType();
1946 DebugLoc DL = getCurDebugLoc();
1947
1948 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1949 DAG.getConstant(CommonBit, VT));
1950 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1951 Or, DAG.getConstant(BigValue, VT),
1952 ISD::SETEQ);
1953
1954 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001955 addSuccessorWithWeight(SwitchBB, Small.BB);
1956 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001957
1958 // Insert the true branch.
1959 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1960 getControlRoot(), Cond,
1961 DAG.getBasicBlock(Small.BB));
1962
1963 // Insert the false branch.
1964 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1965 DAG.getBasicBlock(Default));
1966
1967 DAG.setRoot(BrCond);
1968 return true;
1969 }
1970 }
1971 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001973 // Rearrange the case blocks so that the last one falls through if possible.
1974 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1975 // The last case block won't fall through into 'NextBlock' if we emit the
1976 // branches in this order. See if rearranging a case value would help.
1977 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1978 if (I->BB == NextBlock) {
1979 std::swap(*I, BackCase);
1980 break;
1981 }
1982 }
1983 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001985 // Create a CaseBlock record representing a conditional branch to
1986 // the Case's target mbb if the value being switched on SV is equal
1987 // to C.
1988 MachineBasicBlock *CurBlock = CR.CaseBB;
1989 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1990 MachineBasicBlock *FallThrough;
1991 if (I != E-1) {
1992 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1993 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001994
1995 // Put SV in a virtual register to make it available from the new blocks.
1996 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001997 } else {
1998 // If the last case doesn't match, go to the default block.
1999 FallThrough = Default;
2000 }
2001
Dan Gohman46510a72010-04-15 01:51:59 +00002002 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003 ISD::CondCode CC;
2004 if (I->High == I->Low) {
2005 // This is just small small case range :) containing exactly 1 case
2006 CC = ISD::SETEQ;
2007 LHS = SV; RHS = I->High; MHS = NULL;
2008 } else {
2009 CC = ISD::SETLE;
2010 LHS = I->Low; MHS = SV; RHS = I->High;
2011 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002012
2013 uint32_t ExtraWeight = I->ExtraWeight;
2014 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2015 /* me */ CurBlock,
2016 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 // If emitting the first comparison, just call visitSwitchCase to emit the
2019 // code into the current block. Otherwise, push the CaseBlock onto the
2020 // vector to be later processed by SDISel, and insert the node's MBB
2021 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002022 if (CurBlock == SwitchBB)
2023 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002024 else
2025 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 CurBlock = FallThrough;
2028 }
2029
2030 return true;
2031}
2032
2033static inline bool areJTsAllowed(const TargetLowering &TLI) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002034 return !TLI.getTargetMachine().Options.DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2036 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002037}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002038
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002039static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002040 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002041 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002042 return (LastExt - FirstExt + 1ULL);
2043}
2044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002046bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2047 CaseRecVector &WorkList,
2048 const Value *SV,
2049 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002050 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051 Case& FrontCase = *CR.Range.first;
2052 Case& BackCase = *(CR.Range.second-1);
2053
Chris Lattnere880efe2009-11-07 07:50:34 +00002054 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2055 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056
Chris Lattnere880efe2009-11-07 07:50:34 +00002057 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002058 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 TSize += I->size();
2060
Dan Gohmane0567812010-04-08 23:03:40 +00002061 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002062 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002063
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002064 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002065 // The density is TSize / Range. Require at least 40%.
2066 // It should not be possible for IntTSize to saturate for sane code, but make
2067 // sure we handle Range saturation correctly.
2068 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2069 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2070 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 return false;
2072
David Greene4b69d992010-01-05 01:24:57 +00002073 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002074 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002075 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076
2077 // Get the MachineFunction which holds the current MBB. This is used when
2078 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002079 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002080
2081 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002083 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084
2085 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2086
2087 // Create a new basic block to hold the code for loading the address
2088 // of the jump table, and jumping to it. Update successor information;
2089 // we will either branch to the default case for the switch, or the jump
2090 // table.
2091 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2092 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002093
2094 addSuccessorWithWeight(CR.CaseBB, Default);
2095 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097 // Build a vector of destination BBs, corresponding to each target
2098 // of the jump table. If the value of the jump table slot corresponds to
2099 // a case statement, push the case's BB onto the vector, otherwise, push
2100 // the default BB.
2101 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002102 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002104 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2105 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002106
2107 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108 DestBBs.push_back(I->BB);
2109 if (TEI==High)
2110 ++I;
2111 } else {
2112 DestBBs.push_back(Default);
2113 }
2114 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002115
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002116 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002117 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2118 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002119 E = DestBBs.end(); I != E; ++I) {
2120 if (!SuccsHandled[(*I)->getNumber()]) {
2121 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002122 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002123 }
2124 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002125
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002126 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002127 unsigned JTEncoding = TLI.getJumpTableEncoding();
2128 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002129 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002131 // Set the jump table information so that we can codegen it as a second
2132 // MachineBasicBlock
2133 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002134 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2135 if (CR.CaseBB == SwitchBB)
2136 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002138 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002139 return true;
2140}
2141
2142/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2143/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002144bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2145 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002146 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002147 MachineBasicBlock *Default,
2148 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149 // Get the MachineFunction which holds the current MBB. This is used when
2150 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002151 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002152
2153 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002154 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002155 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002156
2157 Case& FrontCase = *CR.Range.first;
2158 Case& BackCase = *(CR.Range.second-1);
2159 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2160
2161 // Size is the number of Cases represented by this range.
2162 unsigned Size = CR.Range.second - CR.Range.first;
2163
Chris Lattnere880efe2009-11-07 07:50:34 +00002164 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2165 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166 double FMetric = 0;
2167 CaseItr Pivot = CR.Range.first + Size/2;
2168
2169 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2170 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002171 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2173 I!=E; ++I)
2174 TSize += I->size();
2175
Chris Lattnere880efe2009-11-07 07:50:34 +00002176 APInt LSize = FrontCase.size();
2177 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002178 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002179 << "First: " << First << ", Last: " << Last <<'\n'
2180 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002181 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2182 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002183 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2184 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002185 APInt Range = ComputeRange(LEnd, RBegin);
2186 assert((Range - 2ULL).isNonNegative() &&
2187 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002188 // Use volatile double here to avoid excess precision issues on some hosts,
2189 // e.g. that use 80-bit X87 registers.
2190 volatile double LDensity =
2191 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002192 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002193 volatile double RDensity =
2194 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002195 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002196 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002198 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002199 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2200 << "LDensity: " << LDensity
2201 << ", RDensity: " << RDensity << '\n'
2202 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002203 if (FMetric < Metric) {
2204 Pivot = J;
2205 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002206 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002207 }
2208
2209 LSize += J->size();
2210 RSize -= J->size();
2211 }
2212 if (areJTsAllowed(TLI)) {
2213 // If our case is dense we *really* should handle it earlier!
2214 assert((FMetric > 0) && "Should handle dense range earlier!");
2215 } else {
2216 Pivot = CR.Range.first + Size/2;
2217 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002219 CaseRange LHSR(CR.Range.first, Pivot);
2220 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002221 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002225 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002227 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 // Pivot's Value, then we can branch directly to the LHS's Target,
2229 // rather than creating a leaf node for it.
2230 if ((LHSR.second - LHSR.first) == 1 &&
2231 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002232 cast<ConstantInt>(C)->getValue() ==
2233 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002234 TrueBB = LHSR.first->BB;
2235 } else {
2236 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2237 CurMF->insert(BBI, TrueBB);
2238 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002239
2240 // Put SV in a virtual register to make it available from the new blocks.
2241 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002243
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244 // Similar to the optimization above, if the Value being switched on is
2245 // known to be less than the Constant CR.LT, and the current Case Value
2246 // is CR.LT - 1, then we can branch directly to the target block for
2247 // the current Case Value, rather than emitting a RHS leaf node for it.
2248 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002249 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2250 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002251 FalseBB = RHSR.first->BB;
2252 } else {
2253 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2254 CurMF->insert(BBI, FalseBB);
2255 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002256
2257 // Put SV in a virtual register to make it available from the new blocks.
2258 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 }
2260
2261 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002262 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263 // Otherwise, branch to LHS.
2264 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2265
Dan Gohman99be8ae2010-04-19 22:41:47 +00002266 if (CR.CaseBB == SwitchBB)
2267 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268 else
2269 SwitchCases.push_back(CB);
2270
2271 return true;
2272}
2273
2274/// handleBitTestsSwitchCase - if current case range has few destination and
2275/// range span less, than machine word bitwidth, encode case range into series
2276/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002277bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2278 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002279 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002280 MachineBasicBlock* Default,
2281 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002282 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002283 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002284
2285 Case& FrontCase = *CR.Range.first;
2286 Case& BackCase = *(CR.Range.second-1);
2287
2288 // Get the MachineFunction which holds the current MBB. This is used when
2289 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002290 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002292 // If target does not have legal shift left, do not emit bit tests at all.
2293 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2294 return false;
2295
Anton Korobeynikov23218582008-12-23 22:25:27 +00002296 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002297 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2298 I!=E; ++I) {
2299 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002300 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002301 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002303 // Count unique destinations
2304 SmallSet<MachineBasicBlock*, 4> Dests;
2305 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2306 Dests.insert(I->BB);
2307 if (Dests.size() > 3)
2308 // Don't bother the code below, if there are too much unique destinations
2309 return false;
2310 }
David Greene4b69d992010-01-05 01:24:57 +00002311 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002312 << Dests.size() << '\n'
2313 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002314
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002315 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002316 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2317 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002318 APInt cmpRange = maxValue - minValue;
2319
David Greene4b69d992010-01-05 01:24:57 +00002320 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002321 << "Low bound: " << minValue << '\n'
2322 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002323
Dan Gohmane0567812010-04-08 23:03:40 +00002324 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 (!(Dests.size() == 1 && numCmps >= 3) &&
2326 !(Dests.size() == 2 && numCmps >= 5) &&
2327 !(Dests.size() >= 3 && numCmps >= 6)))
2328 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002329
David Greene4b69d992010-01-05 01:24:57 +00002330 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002331 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2332
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333 // Optimize the case where all the case values fit in a
2334 // word without having to subtract minValue. In this case,
2335 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002336 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002337 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002339 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002341
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 CaseBitsVector CasesBits;
2343 unsigned i, count = 0;
2344
2345 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2346 MachineBasicBlock* Dest = I->BB;
2347 for (i = 0; i < count; ++i)
2348 if (Dest == CasesBits[i].BB)
2349 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002350
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351 if (i == count) {
2352 assert((count < 3) && "Too much destinations to test!");
2353 CasesBits.push_back(CaseBits(0, Dest, 0));
2354 count++;
2355 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002356
2357 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2358 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2359
2360 uint64_t lo = (lowValue - lowBound).getZExtValue();
2361 uint64_t hi = (highValue - lowBound).getZExtValue();
2362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363 for (uint64_t j = lo; j <= hi; j++) {
2364 CasesBits[i].Mask |= 1ULL << j;
2365 CasesBits[i].Bits++;
2366 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002368 }
2369 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002371 BitTestInfo BTC;
2372
2373 // Figure out which block is immediately after the current one.
2374 MachineFunction::iterator BBI = CR.CaseBB;
2375 ++BBI;
2376
2377 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2378
David Greene4b69d992010-01-05 01:24:57 +00002379 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002380 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002381 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002382 << ", Bits: " << CasesBits[i].Bits
2383 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384
2385 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2386 CurMF->insert(BBI, CaseBB);
2387 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2388 CaseBB,
2389 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002390
2391 // Put SV in a virtual register to make it available from the new blocks.
2392 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002393 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002394
2395 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002396 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397 CR.CaseBB, Default, BTC);
2398
Dan Gohman99be8ae2010-04-19 22:41:47 +00002399 if (CR.CaseBB == SwitchBB)
2400 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402 BitTestCases.push_back(BTB);
2403
2404 return true;
2405}
2406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002407/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002408size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2409 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002410 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002411
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002412 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413 // Start with "simple" cases
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002414 for (size_t i = 0; i < SI.getNumCases(); ++i) {
2415 BasicBlock *SuccBB = SI.getCaseSuccessor(i);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002416 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2417
2418 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2419
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002420 Cases.push_back(Case(SI.getCaseValue(i),
2421 SI.getCaseValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002422 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002423 }
2424 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2425
2426 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002427 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428 // Must recompute end() each iteration because it may be
2429 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002430 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2431 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002432 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2433 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002434 MachineBasicBlock* nextBB = J->BB;
2435 MachineBasicBlock* currentBB = I->BB;
2436
2437 // If the two neighboring cases go to the same destination, merge them
2438 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002439 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002440 I->High = J->High;
2441 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002442
2443 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2444 uint32_t CurWeight = currentBB->getBasicBlock() ?
2445 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2446 uint32_t NextWeight = nextBB->getBasicBlock() ?
2447 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2448
2449 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2450 CurWeight + NextWeight);
2451 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002452 } else {
2453 I = J++;
2454 }
2455 }
2456
2457 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2458 if (I->Low != I->High)
2459 // A range counts double, since it requires two compares.
2460 ++numCmps;
2461 }
2462
2463 return numCmps;
2464}
2465
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002466void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2467 MachineBasicBlock *Last) {
2468 // Update JTCases.
2469 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2470 if (JTCases[i].first.HeaderBB == First)
2471 JTCases[i].first.HeaderBB = Last;
2472
2473 // Update BitTestCases.
2474 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2475 if (BitTestCases[i].Parent == First)
2476 BitTestCases[i].Parent = Last;
2477}
2478
Dan Gohman46510a72010-04-15 01:51:59 +00002479void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002480 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002481
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002482 // Figure out which block is immediately after the current one.
2483 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002484 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2485
2486 // If there is only the default destination, branch to it if it is not the
2487 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002488 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002489 // Update machine-CFG edges.
2490
2491 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002492 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002493 if (Default != NextBlock)
2494 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2495 MVT::Other, getControlRoot(),
2496 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002497
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498 return;
2499 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002500
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002501 // If there are any non-default case statements, create a vector of Cases
2502 // representing each one, and sort the vector so that we can efficiently
2503 // create a binary search tree from them.
2504 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002505 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002506 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002507 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002508 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002509
2510 // Get the Value to be switched on and default basic blocks, which will be
2511 // inserted into CaseBlock records, representing basic blocks in the binary
2512 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002513 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002514
2515 // Push the initial CaseRec onto the worklist
2516 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002517 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2518 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002519
2520 while (!WorkList.empty()) {
2521 // Grab a record representing a case range to process off the worklist
2522 CaseRec CR = WorkList.back();
2523 WorkList.pop_back();
2524
Dan Gohman99be8ae2010-04-19 22:41:47 +00002525 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002526 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002527
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002528 // If the range has few cases (two or less) emit a series of specific
2529 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002530 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002532
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002533 // If the switch has more than 5 blocks, and at least 40% dense, and the
2534 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002535 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002536 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002538
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2540 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002541 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542 }
2543}
2544
Dan Gohman46510a72010-04-15 01:51:59 +00002545void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002546 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002547
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002548 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002549 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002550 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002551 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002552 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002553 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002554 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002555 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2556 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2557 addSuccessorWithWeight(IndirectBrMBB, Succ);
2558 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002559
Bill Wendling4533cac2010-01-28 21:51:40 +00002560 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2561 MVT::Other, getControlRoot(),
2562 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002563}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002564
Dan Gohman46510a72010-04-15 01:51:59 +00002565void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002566 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002567 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002568 if (isa<Constant>(I.getOperand(0)) &&
2569 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2570 SDValue Op2 = getValue(I.getOperand(1));
2571 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2572 Op2.getValueType(), Op2));
2573 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002575
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002576 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577}
2578
Dan Gohman46510a72010-04-15 01:51:59 +00002579void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580 SDValue Op1 = getValue(I.getOperand(0));
2581 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002582 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2583 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002584}
2585
Dan Gohman46510a72010-04-15 01:51:59 +00002586void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587 SDValue Op1 = getValue(I.getOperand(0));
2588 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002589
2590 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2591
Chris Lattnerd3027732011-02-13 09:02:52 +00002592 // Coerce the shift amount to the right type if we can.
2593 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002594 unsigned ShiftSize = ShiftTy.getSizeInBits();
2595 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002596 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002597
Dan Gohman57fc82d2009-04-09 03:51:29 +00002598 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002599 if (ShiftSize > Op2Size)
2600 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002601
Dan Gohman57fc82d2009-04-09 03:51:29 +00002602 // If the operand is larger than the shift count type but the shift
2603 // count type has enough bits to represent any shift value, truncate
2604 // it now. This is a common case and it exposes the truncate to
2605 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002606 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2607 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2608 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002609 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002610 else
Chris Lattnere0751182011-02-13 19:09:16 +00002611 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002612 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002613
Bill Wendling4533cac2010-01-28 21:51:40 +00002614 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2615 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002616}
2617
Benjamin Kramer9c640302011-07-08 10:31:30 +00002618void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002619 SDValue Op1 = getValue(I.getOperand(0));
2620 SDValue Op2 = getValue(I.getOperand(1));
2621
2622 // Turn exact SDivs into multiplications.
2623 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2624 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002625 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2626 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002627 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2628 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2629 else
2630 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2631 Op1, Op2));
2632}
2633
Dan Gohman46510a72010-04-15 01:51:59 +00002634void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002635 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002636 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002637 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002638 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002639 predicate = ICmpInst::Predicate(IC->getPredicate());
2640 SDValue Op1 = getValue(I.getOperand(0));
2641 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002642 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002643
Owen Andersone50ed302009-08-10 22:56:29 +00002644 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002645 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002646}
2647
Dan Gohman46510a72010-04-15 01:51:59 +00002648void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002649 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002650 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002651 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002652 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002653 predicate = FCmpInst::Predicate(FC->getPredicate());
2654 SDValue Op1 = getValue(I.getOperand(0));
2655 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002656 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002657 if (TM.Options.NoNaNsFPMath)
2658 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002659 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002660 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002661}
2662
Dan Gohman46510a72010-04-15 01:51:59 +00002663void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002664 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002665 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2666 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002667 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002668
Bill Wendling49fcff82009-12-21 22:30:11 +00002669 SmallVector<SDValue, 4> Values(NumValues);
2670 SDValue Cond = getValue(I.getOperand(0));
2671 SDValue TrueVal = getValue(I.getOperand(1));
2672 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002673 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2674 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002675
Bill Wendling4533cac2010-01-28 21:51:40 +00002676 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002677 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2678 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002679 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002680 SDValue(TrueVal.getNode(),
2681 TrueVal.getResNo() + i),
2682 SDValue(FalseVal.getNode(),
2683 FalseVal.getResNo() + i));
2684
Bill Wendling4533cac2010-01-28 21:51:40 +00002685 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2686 DAG.getVTList(&ValueVTs[0], NumValues),
2687 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002688}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002689
Dan Gohman46510a72010-04-15 01:51:59 +00002690void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002691 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2692 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002693 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002694 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695}
2696
Dan Gohman46510a72010-04-15 01:51:59 +00002697void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002698 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2699 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2700 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002701 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002702 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002703}
2704
Dan Gohman46510a72010-04-15 01:51:59 +00002705void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002706 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2707 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2708 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002709 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002710 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711}
2712
Dan Gohman46510a72010-04-15 01:51:59 +00002713void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002714 // FPTrunc is never a no-op cast, no need to check
2715 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002716 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002717 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002718 DestVT, N,
2719 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002720}
2721
Dan Gohman46510a72010-04-15 01:51:59 +00002722void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002723 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002724 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002725 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002726 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727}
2728
Dan Gohman46510a72010-04-15 01:51:59 +00002729void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730 // FPToUI is never a no-op cast, no need to check
2731 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002732 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002733 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734}
2735
Dan Gohman46510a72010-04-15 01:51:59 +00002736void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737 // FPToSI is never a no-op cast, no need to check
2738 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002739 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002740 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002741}
2742
Dan Gohman46510a72010-04-15 01:51:59 +00002743void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002744 // UIToFP is never a no-op cast, no need to check
2745 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002746 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002747 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002748}
2749
Dan Gohman46510a72010-04-15 01:51:59 +00002750void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002751 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002752 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002753 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002754 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002755}
2756
Dan Gohman46510a72010-04-15 01:51:59 +00002757void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002758 // What to do depends on the size of the integer and the size of the pointer.
2759 // We can either truncate, zero extend, or no-op, accordingly.
2760 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002761 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002762 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763}
2764
Dan Gohman46510a72010-04-15 01:51:59 +00002765void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766 // What to do depends on the size of the integer and the size of the pointer.
2767 // We can either truncate, zero extend, or no-op, accordingly.
2768 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002769 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002770 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002771}
2772
Dan Gohman46510a72010-04-15 01:51:59 +00002773void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002774 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002775 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002776
Bill Wendling49fcff82009-12-21 22:30:11 +00002777 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002778 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002779 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002780 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002781 DestVT, N)); // convert types.
2782 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002783 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784}
2785
Dan Gohman46510a72010-04-15 01:51:59 +00002786void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002787 SDValue InVec = getValue(I.getOperand(0));
2788 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002789 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002790 TLI.getPointerTy(),
2791 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002792 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2793 TLI.getValueType(I.getType()),
2794 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795}
2796
Dan Gohman46510a72010-04-15 01:51:59 +00002797void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002798 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002799 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002800 TLI.getPointerTy(),
2801 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002802 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2803 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002804}
2805
Craig Topper51578342012-01-04 09:23:09 +00002806// Utility for visitShuffleVector - Return true if every element in Mask,
2807// begining // from position Pos and ending in Pos+Size, falls within the
2808// specified sequential range [L, L+Pos). or is undef.
2809static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
2810 int Pos, int Size, int Low) {
2811 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
2812 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002813 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002814 return true;
2815}
2816
Dan Gohman46510a72010-04-15 01:51:59 +00002817void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002818 SDValue Src1 = getValue(I.getOperand(0));
2819 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002820
Chris Lattner56243b82012-01-26 02:51:13 +00002821 SmallVector<int, 8> Mask;
2822 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2823 unsigned MaskNumElts = Mask.size();
2824
Owen Andersone50ed302009-08-10 22:56:29 +00002825 EVT VT = TLI.getValueType(I.getType());
2826 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002827 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002828
Mon P Wangc7849c22008-11-16 05:06:27 +00002829 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002830 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2831 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002832 return;
2833 }
2834
2835 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002836 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2837 // Mask is longer than the source vectors and is a multiple of the source
2838 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002839 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002840 if (SrcNumElts*2 == MaskNumElts) {
2841 // First check for Src1 in low and Src2 in high
2842 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2843 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2844 // The shuffle is concatenating two vectors together.
2845 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2846 VT, Src1, Src2));
2847 return;
2848 }
2849 // Then check for Src2 in low and Src1 in high
2850 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2851 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2852 // The shuffle is concatenating two vectors together.
2853 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2854 VT, Src2, Src1));
2855 return;
2856 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002857 }
2858
Mon P Wangc7849c22008-11-16 05:06:27 +00002859 // Pad both vectors with undefs to make them the same length as the mask.
2860 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2862 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002863 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002864
Nate Begeman9008ca62009-04-27 18:41:29 +00002865 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2866 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002867 MOps1[0] = Src1;
2868 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002869
2870 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2871 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 &MOps1[0], NumConcat);
2873 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002874 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002876
Mon P Wangaeb06d22008-11-10 04:46:22 +00002877 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002879 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002880 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002881 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002882 MappedOps.push_back(Idx);
2883 else
2884 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002885 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002886
Bill Wendling4533cac2010-01-28 21:51:40 +00002887 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2888 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002889 return;
2890 }
2891
Mon P Wangc7849c22008-11-16 05:06:27 +00002892 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002893 // Analyze the access pattern of the vector to see if we can extract
2894 // two subvectors and do the shuffle. The analysis is done by calculating
2895 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002896 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2897 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002898 int MaxRange[2] = {-1, -1};
2899
Nate Begeman5a5ca152009-04-29 05:20:52 +00002900 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002901 int Idx = Mask[i];
2902 int Input = 0;
2903 if (Idx < 0)
2904 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002905
Nate Begeman5a5ca152009-04-29 05:20:52 +00002906 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 Input = 1;
2908 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002909 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002910 if (Idx > MaxRange[Input])
2911 MaxRange[Input] = Idx;
2912 if (Idx < MinRange[Input])
2913 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002914 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002915
Mon P Wangc7849c22008-11-16 05:06:27 +00002916 // Check if the access is smaller than the vector size and can we find
2917 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002918 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2919 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002920 int StartIdx[2]; // StartIdx to extract from
2921 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002922 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002923 RangeUse[Input] = 0; // Unused
2924 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002925 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002926 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002927 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002928 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002929 RangeUse[Input] = 1; // Extract from beginning of the vector
2930 StartIdx[Input] = 0;
2931 } else {
2932 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002933 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002934 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002935 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002936 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002937 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002938 }
2939
Bill Wendling636e2582009-08-21 18:16:06 +00002940 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002941 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002942 return;
2943 }
2944 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2945 // Extract appropriate subvector and generate a vector shuffle
2946 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002947 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002948 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002949 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002950 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002951 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002952 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002953 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002954
Mon P Wangc7849c22008-11-16 05:06:27 +00002955 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002957 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 int Idx = Mask[i];
2959 if (Idx < 0)
2960 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002961 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 MappedOps.push_back(Idx - StartIdx[0]);
2963 else
2964 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002965 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002966
Bill Wendling4533cac2010-01-28 21:51:40 +00002967 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2968 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002969 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002970 }
2971 }
2972
Mon P Wangc7849c22008-11-16 05:06:27 +00002973 // We can't use either concat vectors or extract subvectors so fall back to
2974 // replacing the shuffle with extract and build vector.
2975 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002976 EVT EltVT = VT.getVectorElementType();
2977 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002978 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002979 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002981 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002982 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002984 SDValue Res;
2985
Nate Begeman5a5ca152009-04-29 05:20:52 +00002986 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002987 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2988 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002989 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002990 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2991 EltVT, Src2,
2992 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2993
2994 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002995 }
2996 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002997
Bill Wendling4533cac2010-01-28 21:51:40 +00002998 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2999 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003000}
3001
Dan Gohman46510a72010-04-15 01:51:59 +00003002void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003003 const Value *Op0 = I.getOperand(0);
3004 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003005 Type *AggTy = I.getType();
3006 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003007 bool IntoUndef = isa<UndefValue>(Op0);
3008 bool FromUndef = isa<UndefValue>(Op1);
3009
Jay Foadfc6d3a42011-07-13 10:26:04 +00003010 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003011
Owen Andersone50ed302009-08-10 22:56:29 +00003012 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003014 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003015 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3016
3017 unsigned NumAggValues = AggValueVTs.size();
3018 unsigned NumValValues = ValValueVTs.size();
3019 SmallVector<SDValue, 4> Values(NumAggValues);
3020
3021 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003022 unsigned i = 0;
3023 // Copy the beginning value(s) from the original aggregate.
3024 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003025 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003026 SDValue(Agg.getNode(), Agg.getResNo() + i);
3027 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003028 if (NumValValues) {
3029 SDValue Val = getValue(Op1);
3030 for (; i != LinearIndex + NumValValues; ++i)
3031 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3032 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3033 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003034 // Copy remaining value(s) from the original aggregate.
3035 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003036 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003037 SDValue(Agg.getNode(), Agg.getResNo() + i);
3038
Bill Wendling4533cac2010-01-28 21:51:40 +00003039 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3040 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3041 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003042}
3043
Dan Gohman46510a72010-04-15 01:51:59 +00003044void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003045 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003046 Type *AggTy = Op0->getType();
3047 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003048 bool OutOfUndef = isa<UndefValue>(Op0);
3049
Jay Foadfc6d3a42011-07-13 10:26:04 +00003050 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051
Owen Andersone50ed302009-08-10 22:56:29 +00003052 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3054
3055 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003056
3057 // Ignore a extractvalue that produces an empty object
3058 if (!NumValValues) {
3059 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3060 return;
3061 }
3062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003063 SmallVector<SDValue, 4> Values(NumValValues);
3064
3065 SDValue Agg = getValue(Op0);
3066 // Copy out the selected value(s).
3067 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3068 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003069 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003070 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003071 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003072
Bill Wendling4533cac2010-01-28 21:51:40 +00003073 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3074 DAG.getVTList(&ValValueVTs[0], NumValValues),
3075 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076}
3077
Dan Gohman46510a72010-04-15 01:51:59 +00003078void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003079 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003080 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003081
Dan Gohman46510a72010-04-15 01:51:59 +00003082 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003083 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003084 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003085 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003086 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3087 if (Field) {
3088 // N = N + Offset
3089 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003090 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003091 DAG.getIntPtrConstant(Offset));
3092 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003094 Ty = StTy->getElementType(Field);
3095 } else {
3096 Ty = cast<SequentialType>(Ty)->getElementType();
3097
3098 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003099 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003100 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003101 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003102 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003103 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003104 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003105 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003106 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003107 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3108 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003110 else
Evan Chengb1032a82009-02-09 20:54:38 +00003111 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003112
Dale Johannesen66978ee2009-01-31 02:22:37 +00003113 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003114 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003115 continue;
3116 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003117
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003118 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003119 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3120 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003121 SDValue IdxN = getValue(Idx);
3122
3123 // If the index is smaller or larger than intptr_t, truncate or extend
3124 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003125 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003126
3127 // If this is a multiply by a power of two, turn it into a shl
3128 // immediately. This is a very common case.
3129 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003130 if (ElementSize.isPowerOf2()) {
3131 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003132 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003133 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003134 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003135 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003136 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003137 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003138 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003139 }
3140 }
3141
Scott Michelfdc40a02009-02-17 22:15:04 +00003142 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003143 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003144 }
3145 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003146
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003147 setValue(&I, N);
3148}
3149
Dan Gohman46510a72010-04-15 01:51:59 +00003150void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003151 // If this is a fixed sized alloca in the entry block of the function,
3152 // allocate it statically on the stack.
3153 if (FuncInfo.StaticAllocaMap.count(&I))
3154 return; // getValue will auto-populate this.
3155
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003156 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003157 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003158 unsigned Align =
3159 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3160 I.getAlignment());
3161
3162 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003163
Owen Andersone50ed302009-08-10 22:56:29 +00003164 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003165 if (AllocSize.getValueType() != IntPtr)
3166 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3167
3168 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3169 AllocSize,
3170 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003172 // Handle alignment. If the requested alignment is less than or equal to
3173 // the stack alignment, ignore it. If the size is greater than or equal to
3174 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003175 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003176 if (Align <= StackAlign)
3177 Align = 0;
3178
3179 // Round the size of the allocation up to the stack alignment size
3180 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003181 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003182 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003183 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003185 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003186 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003187 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003188 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3189
3190 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003191 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003192 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003193 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003194 setValue(&I, DSA);
3195 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003196
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003197 // Inform the Frame Information that we have just allocated a variable-sized
3198 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003199 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003200}
3201
Dan Gohman46510a72010-04-15 01:51:59 +00003202void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003203 if (I.isAtomic())
3204 return visitAtomicLoad(I);
3205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003206 const Value *SV = I.getOperand(0);
3207 SDValue Ptr = getValue(SV);
3208
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003209 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003211 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003212 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003213 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003214 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003215 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003216
Owen Andersone50ed302009-08-10 22:56:29 +00003217 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003218 SmallVector<uint64_t, 4> Offsets;
3219 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3220 unsigned NumValues = ValueVTs.size();
3221 if (NumValues == 0)
3222 return;
3223
3224 SDValue Root;
3225 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003226 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003227 // Serialize volatile loads with other side effects.
3228 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003229 else if (AA->pointsToConstantMemory(
3230 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003231 // Do not serialize (non-volatile) loads of constant memory with anything.
3232 Root = DAG.getEntryNode();
3233 ConstantMemory = true;
3234 } else {
3235 // Do not serialize non-volatile loads against each other.
3236 Root = DAG.getRoot();
3237 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003238
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003239 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003240 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3241 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003242 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003243 unsigned ChainI = 0;
3244 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3245 // Serializing loads here may result in excessive register pressure, and
3246 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3247 // could recover a bit by hoisting nodes upward in the chain by recognizing
3248 // they are side-effect free or do not alias. The optimizer should really
3249 // avoid this case by converting large object/array copies to llvm.memcpy
3250 // (MaxParallelChains should always remain as failsafe).
3251 if (ChainI == MaxParallelChains) {
3252 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3253 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3254 MVT::Other, &Chains[0], ChainI);
3255 Root = Chain;
3256 ChainI = 0;
3257 }
Bill Wendling856ff412009-12-22 00:12:37 +00003258 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3259 PtrVT, Ptr,
3260 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003261 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003262 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003263 isNonTemporal, isInvariant, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003264
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003265 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003266 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003267 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003268
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003269 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003270 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003271 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003272 if (isVolatile)
3273 DAG.setRoot(Chain);
3274 else
3275 PendingLoads.push_back(Chain);
3276 }
3277
Bill Wendling4533cac2010-01-28 21:51:40 +00003278 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3279 DAG.getVTList(&ValueVTs[0], NumValues),
3280 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003281}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003282
Dan Gohman46510a72010-04-15 01:51:59 +00003283void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003284 if (I.isAtomic())
3285 return visitAtomicStore(I);
3286
Dan Gohman46510a72010-04-15 01:51:59 +00003287 const Value *SrcV = I.getOperand(0);
3288 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003289
Owen Andersone50ed302009-08-10 22:56:29 +00003290 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003291 SmallVector<uint64_t, 4> Offsets;
3292 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3293 unsigned NumValues = ValueVTs.size();
3294 if (NumValues == 0)
3295 return;
3296
3297 // Get the lowered operands. Note that we do this after
3298 // checking if NumResults is zero, because with zero results
3299 // the operands won't have values in the map.
3300 SDValue Src = getValue(SrcV);
3301 SDValue Ptr = getValue(PtrV);
3302
3303 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003304 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3305 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003306 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003307 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003308 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003309 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003310 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003311
Andrew Trickde91f3c2010-11-12 17:50:46 +00003312 unsigned ChainI = 0;
3313 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3314 // See visitLoad comments.
3315 if (ChainI == MaxParallelChains) {
3316 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3317 MVT::Other, &Chains[0], ChainI);
3318 Root = Chain;
3319 ChainI = 0;
3320 }
Bill Wendling856ff412009-12-22 00:12:37 +00003321 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3322 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003323 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3324 SDValue(Src.getNode(), Src.getResNo() + i),
3325 Add, MachinePointerInfo(PtrV, Offsets[i]),
3326 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3327 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003328 }
3329
Devang Patel7e13efa2010-10-26 22:14:52 +00003330 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003331 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003332 ++SDNodeOrder;
3333 AssignOrderingToNode(StoreNode.getNode());
3334 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003335}
3336
Eli Friedman26689ac2011-08-03 21:06:02 +00003337static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003338 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003339 bool Before, DebugLoc dl,
3340 SelectionDAG &DAG,
3341 const TargetLowering &TLI) {
3342 // Fence, if necessary
3343 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003344 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003345 Order = Release;
3346 else if (Order == Acquire || Order == Monotonic)
3347 return Chain;
3348 } else {
3349 if (Order == AcquireRelease)
3350 Order = Acquire;
3351 else if (Order == Release || Order == Monotonic)
3352 return Chain;
3353 }
3354 SDValue Ops[3];
3355 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003356 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3357 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003358 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3359}
3360
Eli Friedmanff030482011-07-28 21:48:00 +00003361void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003362 DebugLoc dl = getCurDebugLoc();
3363 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003364 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003365
3366 SDValue InChain = getRoot();
3367
3368 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003369 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3370 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003371
Eli Friedman55ba8162011-07-29 03:05:32 +00003372 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003373 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003374 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003375 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003376 getValue(I.getPointerOperand()),
3377 getValue(I.getCompareOperand()),
3378 getValue(I.getNewValOperand()),
3379 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003380 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3381 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003382
3383 SDValue OutChain = L.getValue(1);
3384
3385 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003386 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3387 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003388
Eli Friedman55ba8162011-07-29 03:05:32 +00003389 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003390 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003391}
3392
3393void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003394 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003395 ISD::NodeType NT;
3396 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003397 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003398 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3399 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3400 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3401 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3402 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3403 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3404 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3405 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3406 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3407 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3408 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3409 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003410 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003411 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003412
3413 SDValue InChain = getRoot();
3414
3415 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003416 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3417 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003418
Eli Friedman55ba8162011-07-29 03:05:32 +00003419 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003420 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003421 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003422 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003423 getValue(I.getPointerOperand()),
3424 getValue(I.getValOperand()),
3425 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003426 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003427 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003428
3429 SDValue OutChain = L.getValue(1);
3430
3431 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003432 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3433 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003434
Eli Friedman55ba8162011-07-29 03:05:32 +00003435 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003436 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003437}
3438
Eli Friedman47f35132011-07-25 23:16:38 +00003439void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003440 DebugLoc dl = getCurDebugLoc();
3441 SDValue Ops[3];
3442 Ops[0] = getRoot();
3443 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3444 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3445 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003446}
3447
Eli Friedman327236c2011-08-24 20:50:09 +00003448void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3449 DebugLoc dl = getCurDebugLoc();
3450 AtomicOrdering Order = I.getOrdering();
3451 SynchronizationScope Scope = I.getSynchScope();
3452
3453 SDValue InChain = getRoot();
3454
Eli Friedman327236c2011-08-24 20:50:09 +00003455 EVT VT = EVT::getEVT(I.getType());
3456
Eli Friedman596f4472011-09-13 22:19:59 +00003457 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003458 report_fatal_error("Cannot generate unaligned atomic load");
3459
Eli Friedman327236c2011-08-24 20:50:09 +00003460 SDValue L =
3461 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3462 getValue(I.getPointerOperand()),
3463 I.getPointerOperand(), I.getAlignment(),
3464 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3465 Scope);
3466
3467 SDValue OutChain = L.getValue(1);
3468
3469 if (TLI.getInsertFencesForAtomic())
3470 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3471 DAG, TLI);
3472
3473 setValue(&I, L);
3474 DAG.setRoot(OutChain);
3475}
3476
3477void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3478 DebugLoc dl = getCurDebugLoc();
3479
3480 AtomicOrdering Order = I.getOrdering();
3481 SynchronizationScope Scope = I.getSynchScope();
3482
3483 SDValue InChain = getRoot();
3484
Eli Friedmanfe731212011-09-13 20:50:54 +00003485 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3486
Eli Friedman596f4472011-09-13 22:19:59 +00003487 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003488 report_fatal_error("Cannot generate unaligned atomic store");
3489
Eli Friedman327236c2011-08-24 20:50:09 +00003490 if (TLI.getInsertFencesForAtomic())
3491 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3492 DAG, TLI);
3493
3494 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003495 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003496 InChain,
3497 getValue(I.getPointerOperand()),
3498 getValue(I.getValueOperand()),
3499 I.getPointerOperand(), I.getAlignment(),
3500 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3501 Scope);
3502
3503 if (TLI.getInsertFencesForAtomic())
3504 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3505 DAG, TLI);
3506
3507 DAG.setRoot(OutChain);
3508}
3509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003510/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3511/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003512void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003513 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003514 bool HasChain = !I.doesNotAccessMemory();
3515 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3516
3517 // Build the operand list.
3518 SmallVector<SDValue, 8> Ops;
3519 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3520 if (OnlyLoad) {
3521 // We don't need to serialize loads against other loads.
3522 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003523 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003524 Ops.push_back(getRoot());
3525 }
3526 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003527
3528 // Info is set by getTgtMemInstrinsic
3529 TargetLowering::IntrinsicInfo Info;
3530 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3531
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003532 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003533 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3534 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003535 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003536
3537 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003538 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3539 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003540 Ops.push_back(Op);
3541 }
3542
Owen Andersone50ed302009-08-10 22:56:29 +00003543 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003544 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003545
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003546 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003548
Bob Wilson8d919552009-07-31 22:41:21 +00003549 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003550
3551 // Create the node.
3552 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003553 if (IsTgtIntrinsic) {
3554 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003555 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003556 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003557 Info.memVT,
3558 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003559 Info.align, Info.vol,
3560 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003561 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003562 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003563 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003564 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003565 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003566 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003567 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003568 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003569 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003570 }
3571
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003572 if (HasChain) {
3573 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3574 if (OnlyLoad)
3575 PendingLoads.push_back(Chain);
3576 else
3577 DAG.setRoot(Chain);
3578 }
Bill Wendling856ff412009-12-22 00:12:37 +00003579
Benjamin Kramerf0127052010-01-05 13:12:22 +00003580 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003581 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003582 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003583 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003584 }
Bill Wendling856ff412009-12-22 00:12:37 +00003585
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003586 setValue(&I, Result);
3587 }
3588}
3589
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003590/// GetSignificand - Get the significand and build it into a floating-point
3591/// number with exponent of 1:
3592///
3593/// Op = (Op & 0x007fffff) | 0x3f800000;
3594///
3595/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003596static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003597GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3599 DAG.getConstant(0x007fffff, MVT::i32));
3600 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3601 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003602 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003603}
3604
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605/// GetExponent - Get the exponent:
3606///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003607/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003608///
3609/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003610static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003611GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003612 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3614 DAG.getConstant(0x7f800000, MVT::i32));
3615 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003616 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3618 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003619 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003620}
3621
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003622/// getF32Constant - Get 32-bit floating point constant.
3623static SDValue
3624getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003626}
3627
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003628// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003629const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003630SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003631 SDValue Op1 = getValue(I.getArgOperand(0));
3632 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003633
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003635 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003636 return 0;
3637}
Bill Wendling74c37652008-12-09 22:08:41 +00003638
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003639/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3640/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003641void
Dan Gohman46510a72010-04-15 01:51:59 +00003642SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003643 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003644 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003645
Gabor Greif0635f352010-06-25 09:38:13 +00003646 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003647 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003648 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003649
3650 // Put the exponent in the right bit position for later addition to the
3651 // final result:
3652 //
3653 // #define LOG2OFe 1.4426950f
3654 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003656 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003658
3659 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3661 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003662
3663 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003665 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003666
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003667 if (LimitFloatPrecision <= 6) {
3668 // For floating-point precision of 6:
3669 //
3670 // TwoToFractionalPartOfX =
3671 // 0.997535578f +
3672 // (0.735607626f + 0.252464424f * x) * x;
3673 //
3674 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003675 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003676 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003678 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3680 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003681 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003682 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003683
3684 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003686 TwoToFracPartOfX, IntegerPartOfX);
3687
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003688 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003689 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3690 // For floating-point precision of 12:
3691 //
3692 // TwoToFractionalPartOfX =
3693 // 0.999892986f +
3694 // (0.696457318f +
3695 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3696 //
3697 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003699 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003701 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3703 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003704 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3706 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003707 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003708 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003709
3710 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003712 TwoToFracPartOfX, IntegerPartOfX);
3713
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003714 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003715 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3716 // For floating-point precision of 18:
3717 //
3718 // TwoToFractionalPartOfX =
3719 // 0.999999982f +
3720 // (0.693148872f +
3721 // (0.240227044f +
3722 // (0.554906021e-1f +
3723 // (0.961591928e-2f +
3724 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3725 //
3726 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003728 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003730 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3732 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003733 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3735 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003736 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3738 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003739 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3741 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003742 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3744 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003745 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003746 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003748
3749 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003751 TwoToFracPartOfX, IntegerPartOfX);
3752
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003753 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003754 }
3755 } else {
3756 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003757 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003758 getValue(I.getArgOperand(0)).getValueType(),
3759 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003760 }
3761
Dale Johannesen59e577f2008-09-05 18:38:42 +00003762 setValue(&I, result);
3763}
3764
Bill Wendling39150252008-09-09 20:39:27 +00003765/// visitLog - Lower a log intrinsic. Handles the special sequences for
3766/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003767void
Dan Gohman46510a72010-04-15 01:51:59 +00003768SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003769 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003770 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003771
Gabor Greif0635f352010-06-25 09:38:13 +00003772 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003773 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003774 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003775 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003776
3777 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003778 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003780 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003781
3782 // Get the significand and build it into a floating-point number with
3783 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003784 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003785
3786 if (LimitFloatPrecision <= 6) {
3787 // For floating-point precision of 6:
3788 //
3789 // LogofMantissa =
3790 // -1.1609546f +
3791 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003792 //
Bill Wendling39150252008-09-09 20:39:27 +00003793 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003794 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003795 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003797 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3799 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003800 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003801
Scott Michelfdc40a02009-02-17 22:15:04 +00003802 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003804 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3805 // For floating-point precision of 12:
3806 //
3807 // LogOfMantissa =
3808 // -1.7417939f +
3809 // (2.8212026f +
3810 // (-1.4699568f +
3811 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3812 //
3813 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003815 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003817 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3819 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003820 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3822 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003823 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3825 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003826 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003827
Scott Michelfdc40a02009-02-17 22:15:04 +00003828 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003829 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003830 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3831 // For floating-point precision of 18:
3832 //
3833 // LogOfMantissa =
3834 // -2.1072184f +
3835 // (4.2372794f +
3836 // (-3.7029485f +
3837 // (2.2781945f +
3838 // (-0.87823314f +
3839 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3840 //
3841 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003843 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003845 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3847 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003848 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3850 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003851 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3853 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003854 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3856 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003857 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3859 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003860 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003861
Scott Michelfdc40a02009-02-17 22:15:04 +00003862 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003864 }
3865 } else {
3866 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003867 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003868 getValue(I.getArgOperand(0)).getValueType(),
3869 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003870 }
3871
Dale Johannesen59e577f2008-09-05 18:38:42 +00003872 setValue(&I, result);
3873}
3874
Bill Wendling3eb59402008-09-09 00:28:24 +00003875/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3876/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003877void
Dan Gohman46510a72010-04-15 01:51:59 +00003878SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003879 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003880 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003881
Gabor Greif0635f352010-06-25 09:38:13 +00003882 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003883 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003884 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003885 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003886
Bill Wendling39150252008-09-09 20:39:27 +00003887 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003888 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003889
Bill Wendling3eb59402008-09-09 00:28:24 +00003890 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003891 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003892 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003893
Bill Wendling3eb59402008-09-09 00:28:24 +00003894 // Different possible minimax approximations of significand in
3895 // floating-point for various degrees of accuracy over [1,2].
3896 if (LimitFloatPrecision <= 6) {
3897 // For floating-point precision of 6:
3898 //
3899 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3900 //
3901 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003902 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003903 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003905 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3907 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003908 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003909
Scott Michelfdc40a02009-02-17 22:15:04 +00003910 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003912 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3913 // For floating-point precision of 12:
3914 //
3915 // Log2ofMantissa =
3916 // -2.51285454f +
3917 // (4.07009056f +
3918 // (-2.12067489f +
3919 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003920 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003921 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003923 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003924 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003925 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3927 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003928 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3930 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003931 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3933 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003934 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003935
Scott Michelfdc40a02009-02-17 22:15:04 +00003936 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003938 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3939 // For floating-point precision of 18:
3940 //
3941 // Log2ofMantissa =
3942 // -3.0400495f +
3943 // (6.1129976f +
3944 // (-5.3420409f +
3945 // (3.2865683f +
3946 // (-1.2669343f +
3947 // (0.27515199f -
3948 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3949 //
3950 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003952 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003954 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3956 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003957 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3959 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003960 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3962 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003963 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3965 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003966 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3968 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003969 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003970
Scott Michelfdc40a02009-02-17 22:15:04 +00003971 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003973 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003974 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003975 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003976 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003977 getValue(I.getArgOperand(0)).getValueType(),
3978 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003979 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003980
Dale Johannesen59e577f2008-09-05 18:38:42 +00003981 setValue(&I, result);
3982}
3983
Bill Wendling3eb59402008-09-09 00:28:24 +00003984/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3985/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003986void
Dan Gohman46510a72010-04-15 01:51:59 +00003987SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003988 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003989 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003990
Gabor Greif0635f352010-06-25 09:38:13 +00003991 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003992 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003993 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003994 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003995
Bill Wendling39150252008-09-09 20:39:27 +00003996 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003997 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003998 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003999 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004000
4001 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004002 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004003 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004004
4005 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004006 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004007 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004008 // Log10ofMantissa =
4009 // -0.50419619f +
4010 // (0.60948995f - 0.10380950f * x) * x;
4011 //
4012 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004013 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004014 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004016 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4018 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004019 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004020
Scott Michelfdc40a02009-02-17 22:15:04 +00004021 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004023 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4024 // For floating-point precision of 12:
4025 //
4026 // Log10ofMantissa =
4027 // -0.64831180f +
4028 // (0.91751397f +
4029 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4030 //
4031 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004033 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004035 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4037 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004038 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4040 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004041 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004042
Scott Michelfdc40a02009-02-17 22:15:04 +00004043 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004044 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004045 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004046 // For floating-point precision of 18:
4047 //
4048 // Log10ofMantissa =
4049 // -0.84299375f +
4050 // (1.5327582f +
4051 // (-1.0688956f +
4052 // (0.49102474f +
4053 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4054 //
4055 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004057 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004059 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004060 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4061 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004062 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4064 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004065 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4067 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004068 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004069 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4070 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004071 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004072
Scott Michelfdc40a02009-02-17 22:15:04 +00004073 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004074 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004075 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004076 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004077 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004078 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004079 getValue(I.getArgOperand(0)).getValueType(),
4080 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004081 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004082
Dale Johannesen59e577f2008-09-05 18:38:42 +00004083 setValue(&I, result);
4084}
4085
Bill Wendlinge10c8142008-09-09 22:39:21 +00004086/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4087/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004088void
Dan Gohman46510a72010-04-15 01:51:59 +00004089SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004090 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004091 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004092
Gabor Greif0635f352010-06-25 09:38:13 +00004093 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004094 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004095 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004096
Owen Anderson825b72b2009-08-11 20:47:22 +00004097 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004098
4099 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4101 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004102
4103 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004105 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004106
4107 if (LimitFloatPrecision <= 6) {
4108 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004109 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004110 // TwoToFractionalPartOfX =
4111 // 0.997535578f +
4112 // (0.735607626f + 0.252464424f * x) * x;
4113 //
4114 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004116 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004118 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4120 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004121 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004122 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004123 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004125
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004126 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004128 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4129 // For floating-point precision of 12:
4130 //
4131 // TwoToFractionalPartOfX =
4132 // 0.999892986f +
4133 // (0.696457318f +
4134 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4135 //
4136 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004137 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004138 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004140 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004141 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4142 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004143 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004144 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4145 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004146 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004147 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004148 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004150
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004151 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004153 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4154 // For floating-point precision of 18:
4155 //
4156 // TwoToFractionalPartOfX =
4157 // 0.999999982f +
4158 // (0.693148872f +
4159 // (0.240227044f +
4160 // (0.554906021e-1f +
4161 // (0.961591928e-2f +
4162 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4163 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004165 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004166 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004167 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4169 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004170 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4172 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004173 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4175 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004176 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4178 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004179 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4181 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004182 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004183 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004184 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004186
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004187 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004188 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004189 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004190 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004191 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004192 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004193 getValue(I.getArgOperand(0)).getValueType(),
4194 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004195 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004196
Dale Johannesen601d3c02008-09-05 01:48:15 +00004197 setValue(&I, result);
4198}
4199
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004200/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4201/// limited-precision mode with x == 10.0f.
4202void
Dan Gohman46510a72010-04-15 01:51:59 +00004203SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004204 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004205 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004206 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004207 bool IsExp10 = false;
4208
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004210 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004211 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4212 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4213 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4214 APFloat Ten(10.0f);
4215 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4216 }
4217 }
4218 }
4219
4220 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004221 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004222
4223 // Put the exponent in the right bit position for later addition to the
4224 // final result:
4225 //
4226 // #define LOG2OF10 3.3219281f
4227 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004229 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004231
4232 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4234 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004235
4236 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004238 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004239
4240 if (LimitFloatPrecision <= 6) {
4241 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004242 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004243 // twoToFractionalPartOfX =
4244 // 0.997535578f +
4245 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004246 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004247 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004248 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004249 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004251 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4253 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004254 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004255 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004256 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004258
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004259 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004261 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4262 // For floating-point precision of 12:
4263 //
4264 // TwoToFractionalPartOfX =
4265 // 0.999892986f +
4266 // (0.696457318f +
4267 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4268 //
4269 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004271 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004272 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004273 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4275 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004276 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4278 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004279 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004280 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004281 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004283
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004284 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004286 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4287 // For floating-point precision of 18:
4288 //
4289 // TwoToFractionalPartOfX =
4290 // 0.999999982f +
4291 // (0.693148872f +
4292 // (0.240227044f +
4293 // (0.554906021e-1f +
4294 // (0.961591928e-2f +
4295 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4296 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004297 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004298 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004300 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4302 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004303 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4305 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004306 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4308 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004309 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4311 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004312 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4314 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004315 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004316 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004317 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004318 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004319
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004320 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004321 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004322 }
4323 } else {
4324 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004325 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004326 getValue(I.getArgOperand(0)).getValueType(),
4327 getValue(I.getArgOperand(0)),
4328 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004329 }
4330
4331 setValue(&I, result);
4332}
4333
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004334
4335/// ExpandPowI - Expand a llvm.powi intrinsic.
4336static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4337 SelectionDAG &DAG) {
4338 // If RHS is a constant, we can expand this out to a multiplication tree,
4339 // otherwise we end up lowering to a call to __powidf2 (for example). When
4340 // optimizing for size, we only want to do this if the expansion would produce
4341 // a small number of multiplies, otherwise we do the full expansion.
4342 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4343 // Get the exponent as a positive value.
4344 unsigned Val = RHSC->getSExtValue();
4345 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004346
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004347 // powi(x, 0) -> 1.0
4348 if (Val == 0)
4349 return DAG.getConstantFP(1.0, LHS.getValueType());
4350
Dan Gohmanae541aa2010-04-15 04:33:49 +00004351 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004352 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4353 // If optimizing for size, don't insert too many multiplies. This
4354 // inserts up to 5 multiplies.
4355 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4356 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004357 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004358 // powi(x,15) generates one more multiply than it should), but this has
4359 // the benefit of being both really simple and much better than a libcall.
4360 SDValue Res; // Logically starts equal to 1.0
4361 SDValue CurSquare = LHS;
4362 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004363 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004364 if (Res.getNode())
4365 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4366 else
4367 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004368 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004369
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004370 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4371 CurSquare, CurSquare);
4372 Val >>= 1;
4373 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004374
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004375 // If the original was negative, invert the result, producing 1/(x*x*x).
4376 if (RHSC->getSExtValue() < 0)
4377 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4378 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4379 return Res;
4380 }
4381 }
4382
4383 // Otherwise, expand to a libcall.
4384 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4385}
4386
Devang Patel227dfdb2011-05-16 21:24:05 +00004387// getTruncatedArgReg - Find underlying register used for an truncated
4388// argument.
4389static unsigned getTruncatedArgReg(const SDValue &N) {
4390 if (N.getOpcode() != ISD::TRUNCATE)
4391 return 0;
4392
4393 const SDValue &Ext = N.getOperand(0);
4394 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4395 const SDValue &CFR = Ext.getOperand(0);
4396 if (CFR.getOpcode() == ISD::CopyFromReg)
4397 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4398 else
4399 if (CFR.getOpcode() == ISD::TRUNCATE)
4400 return getTruncatedArgReg(CFR);
4401 }
4402 return 0;
4403}
4404
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004405/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4406/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4407/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004408bool
Devang Patel78a06e52010-08-25 20:39:26 +00004409SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004410 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004411 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004412 const Argument *Arg = dyn_cast<Argument>(V);
4413 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004414 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004415
Devang Patel719f6a92010-04-29 20:40:36 +00004416 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004417 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4418 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4419
Devang Patela83ce982010-04-29 18:50:36 +00004420 // Ignore inlined function arguments here.
4421 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004422 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004423 return false;
4424
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004425 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004426 // Some arguments' frame index is recorded during argument lowering.
4427 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4428 if (Offset)
4429 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004430
Devang Patel9aee3352011-09-08 22:59:09 +00004431 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004432 if (N.getOpcode() == ISD::CopyFromReg)
4433 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4434 else
4435 Reg = getTruncatedArgReg(N);
4436 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004437 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4438 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4439 if (PR)
4440 Reg = PR;
4441 }
4442 }
4443
Evan Chenga36acad2010-04-29 06:33:38 +00004444 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004445 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004446 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004447 if (VMI != FuncInfo.ValueMap.end())
4448 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004449 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004450
Devang Patel8bc9ef72010-11-02 17:19:03 +00004451 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004452 // Check if frame index is available.
4453 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004454 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004455 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4456 Reg = TRI->getFrameRegister(MF);
4457 Offset = FINode->getIndex();
4458 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004459 }
4460
4461 if (!Reg)
4462 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004463
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004464 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4465 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004466 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004467 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004468 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004469}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004470
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004471// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004472#if defined(_MSC_VER) && defined(setjmp) && \
4473 !defined(setjmp_undefined_for_msvc)
4474# pragma push_macro("setjmp")
4475# undef setjmp
4476# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004477#endif
4478
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004479/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4480/// we want to emit this as a call to a named external function, return the name
4481/// otherwise lower it and return null.
4482const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004483SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004484 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004485 SDValue Res;
4486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004487 switch (Intrinsic) {
4488 default:
4489 // By default, turn this into a target intrinsic node.
4490 visitTargetIntrinsic(I, Intrinsic);
4491 return 0;
4492 case Intrinsic::vastart: visitVAStart(I); return 0;
4493 case Intrinsic::vaend: visitVAEnd(I); return 0;
4494 case Intrinsic::vacopy: visitVACopy(I); return 0;
4495 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004496 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004497 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004498 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004499 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004500 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004501 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004502 return 0;
4503 case Intrinsic::setjmp:
4504 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004505 case Intrinsic::longjmp:
4506 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004507 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004508 // Assert for address < 256 since we support only user defined address
4509 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004510 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004511 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004512 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004513 < 256 &&
4514 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004515 SDValue Op1 = getValue(I.getArgOperand(0));
4516 SDValue Op2 = getValue(I.getArgOperand(1));
4517 SDValue Op3 = getValue(I.getArgOperand(2));
4518 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4519 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004520 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004521 MachinePointerInfo(I.getArgOperand(0)),
4522 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004523 return 0;
4524 }
Chris Lattner824b9582008-11-21 16:42:48 +00004525 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004526 // Assert for address < 256 since we support only user defined address
4527 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004528 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004529 < 256 &&
4530 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004531 SDValue Op1 = getValue(I.getArgOperand(0));
4532 SDValue Op2 = getValue(I.getArgOperand(1));
4533 SDValue Op3 = getValue(I.getArgOperand(2));
4534 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4535 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004536 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004537 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004538 return 0;
4539 }
Chris Lattner824b9582008-11-21 16:42:48 +00004540 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004541 // Assert for address < 256 since we support only user defined address
4542 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004543 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004544 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004545 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004546 < 256 &&
4547 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004548 SDValue Op1 = getValue(I.getArgOperand(0));
4549 SDValue Op2 = getValue(I.getArgOperand(1));
4550 SDValue Op3 = getValue(I.getArgOperand(2));
4551 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4552 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004553 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004554 MachinePointerInfo(I.getArgOperand(0)),
4555 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004556 return 0;
4557 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004558 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004559 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004560 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004561 const Value *Address = DI.getAddress();
Eric Christopher12eb3ad2011-09-29 00:50:59 +00004562 if (!Address || !DIVariable(Variable).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004563 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004564
4565 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4566 // but do not always have a corresponding SDNode built. The SDNodeOrder
4567 // absolute, but not relative, values are different depending on whether
4568 // debug info exists.
4569 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004570
4571 // Check if address has undef value.
4572 if (isa<UndefValue>(Address) ||
4573 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004574 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004575 return 0;
4576 }
4577
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004578 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004579 if (!N.getNode() && isa<Argument>(Address))
4580 // Check unused arguments map.
4581 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004582 SDDbgValue *SDV;
4583 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004584 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4585 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004586 // Parameters are handled specially.
4587 bool isParameter =
4588 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4589 isa<Argument>(Address));
4590
Devang Patel8e741ed2010-09-02 21:02:27 +00004591 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4592
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004593 if (isParameter && !AI) {
4594 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4595 if (FINode)
4596 // Byval parameter. We have a frame index at this point.
4597 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4598 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004599 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004600 // Address is an argument, so try to emit its dbg value using
4601 // virtual register info from the FuncInfo.ValueMap.
4602 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004603 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004604 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004605 } else if (AI)
4606 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4607 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004608 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004609 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004610 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004611 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4612 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004613 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004614 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004615 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4616 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004617 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004618 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004619 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004620 // If variable is pinned by a alloca in dominating bb then
4621 // use StaticAllocaMap.
4622 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004623 if (AI->getParent() != DI.getParent()) {
4624 DenseMap<const AllocaInst*, int>::iterator SI =
4625 FuncInfo.StaticAllocaMap.find(AI);
4626 if (SI != FuncInfo.StaticAllocaMap.end()) {
4627 SDV = DAG.getDbgValue(Variable, SI->second,
4628 0, dl, SDNodeOrder);
4629 DAG.AddDbgValue(SDV, 0, false);
4630 return 0;
4631 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004632 }
4633 }
Eric Christopher0822e012012-02-23 03:39:43 +00004634 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004635 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004636 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004637 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004638 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004639 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004640 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004641 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004642 return 0;
4643
4644 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004645 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004646 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004647 if (!V)
4648 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004649
4650 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4651 // but do not always have a corresponding SDNode built. The SDNodeOrder
4652 // absolute, but not relative, values are different depending on whether
4653 // debug info exists.
4654 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004655 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004656 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004657 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4658 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004659 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004660 // Do not use getValue() in here; we don't want to generate code at
4661 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004662 SDValue N = NodeMap[V];
4663 if (!N.getNode() && isa<Argument>(V))
4664 // Check unused arguments map.
4665 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004666 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004667 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004668 SDV = DAG.getDbgValue(Variable, N.getNode(),
4669 N.getResNo(), Offset, dl, SDNodeOrder);
4670 DAG.AddDbgValue(SDV, N.getNode(), false);
4671 }
Devang Patela778f5c2011-02-18 22:43:42 +00004672 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004673 // Do not call getValue(V) yet, as we don't want to generate code.
4674 // Remember it for later.
4675 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4676 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004677 } else {
Devang Patel00190342010-03-15 19:15:44 +00004678 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004679 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004680 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004681 }
Devang Patel00190342010-03-15 19:15:44 +00004682 }
4683
4684 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004685 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004686 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004687 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004688 // Don't handle byval struct arguments or VLAs, for example.
4689 if (!AI)
4690 return 0;
4691 DenseMap<const AllocaInst*, int>::iterator SI =
4692 FuncInfo.StaticAllocaMap.find(AI);
4693 if (SI == FuncInfo.StaticAllocaMap.end())
4694 return 0; // VLAs.
4695 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004696
Chris Lattner512063d2010-04-05 06:19:28 +00004697 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4698 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4699 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004700 return 0;
4701 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004702
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004703 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004704 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004705 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004706 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4707 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004708 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004709 return 0;
4710 }
4711
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004712 case Intrinsic::eh_return_i32:
4713 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004714 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4715 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4716 MVT::Other,
4717 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004718 getValue(I.getArgOperand(0)),
4719 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004720 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004721 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004722 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004723 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004724 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004725 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004726 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004727 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004728 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004729 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004730 TLI.getPointerTy()),
4731 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004732 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004733 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004734 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004735 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4736 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004737 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004738 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004739 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004740 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004741 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004742 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004743 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004744
Chris Lattner512063d2010-04-05 06:19:28 +00004745 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004746 return 0;
4747 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004748 case Intrinsic::eh_sjlj_functioncontext: {
4749 // Get and store the index of the function context.
4750 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004751 AllocaInst *FnCtx =
4752 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004753 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4754 MFI->setFunctionContextIndex(FI);
4755 return 0;
4756 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004757 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004758 SDValue Ops[2];
4759 Ops[0] = getRoot();
4760 Ops[1] = getValue(I.getArgOperand(0));
4761 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4762 DAG.getVTList(MVT::i32, MVT::Other),
4763 Ops, 2);
4764 setValue(&I, Op.getValue(0));
4765 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004766 return 0;
4767 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004768 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004769 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004770 getRoot(), getValue(I.getArgOperand(0))));
4771 return 0;
4772 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004773
Dale Johannesen0488fb62010-09-30 23:57:10 +00004774 case Intrinsic::x86_mmx_pslli_w:
4775 case Intrinsic::x86_mmx_pslli_d:
4776 case Intrinsic::x86_mmx_pslli_q:
4777 case Intrinsic::x86_mmx_psrli_w:
4778 case Intrinsic::x86_mmx_psrli_d:
4779 case Intrinsic::x86_mmx_psrli_q:
4780 case Intrinsic::x86_mmx_psrai_w:
4781 case Intrinsic::x86_mmx_psrai_d: {
4782 SDValue ShAmt = getValue(I.getArgOperand(1));
4783 if (isa<ConstantSDNode>(ShAmt)) {
4784 visitTargetIntrinsic(I, Intrinsic);
4785 return 0;
4786 }
4787 unsigned NewIntrinsic = 0;
4788 EVT ShAmtVT = MVT::v2i32;
4789 switch (Intrinsic) {
4790 case Intrinsic::x86_mmx_pslli_w:
4791 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4792 break;
4793 case Intrinsic::x86_mmx_pslli_d:
4794 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4795 break;
4796 case Intrinsic::x86_mmx_pslli_q:
4797 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4798 break;
4799 case Intrinsic::x86_mmx_psrli_w:
4800 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4801 break;
4802 case Intrinsic::x86_mmx_psrli_d:
4803 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4804 break;
4805 case Intrinsic::x86_mmx_psrli_q:
4806 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4807 break;
4808 case Intrinsic::x86_mmx_psrai_w:
4809 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4810 break;
4811 case Intrinsic::x86_mmx_psrai_d:
4812 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4813 break;
4814 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4815 }
4816
4817 // The vector shift intrinsics with scalars uses 32b shift amounts but
4818 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4819 // to be zero.
4820 // We must do this early because v2i32 is not a legal type.
4821 DebugLoc dl = getCurDebugLoc();
4822 SDValue ShOps[2];
4823 ShOps[0] = ShAmt;
4824 ShOps[1] = DAG.getConstant(0, MVT::i32);
4825 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4826 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004827 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004828 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4829 DAG.getConstant(NewIntrinsic, MVT::i32),
4830 getValue(I.getArgOperand(0)), ShAmt);
4831 setValue(&I, Res);
4832 return 0;
4833 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004834 case Intrinsic::x86_avx_vinsertf128_pd_256:
4835 case Intrinsic::x86_avx_vinsertf128_ps_256:
4836 case Intrinsic::x86_avx_vinsertf128_si_256: {
4837 DebugLoc dl = getCurDebugLoc();
4838 EVT DestVT = TLI.getValueType(I.getType());
4839 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4840 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4841 ElVT.getVectorNumElements();
4842 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, DestVT,
4843 getValue(I.getArgOperand(0)),
4844 getValue(I.getArgOperand(1)),
4845 DAG.getConstant(Idx, MVT::i32));
4846 setValue(&I, Res);
4847 return 0;
4848 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004849 case Intrinsic::convertff:
4850 case Intrinsic::convertfsi:
4851 case Intrinsic::convertfui:
4852 case Intrinsic::convertsif:
4853 case Intrinsic::convertuif:
4854 case Intrinsic::convertss:
4855 case Intrinsic::convertsu:
4856 case Intrinsic::convertus:
4857 case Intrinsic::convertuu: {
4858 ISD::CvtCode Code = ISD::CVT_INVALID;
4859 switch (Intrinsic) {
4860 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4861 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4862 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4863 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4864 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4865 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4866 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4867 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4868 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4869 }
Owen Andersone50ed302009-08-10 22:56:29 +00004870 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004871 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004872 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4873 DAG.getValueType(DestVT),
4874 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004875 getValue(I.getArgOperand(1)),
4876 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004877 Code);
4878 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004879 return 0;
4880 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004881 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004882 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004883 getValue(I.getArgOperand(0)).getValueType(),
4884 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004885 return 0;
4886 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004887 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4888 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004889 return 0;
4890 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004891 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004892 getValue(I.getArgOperand(0)).getValueType(),
4893 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004894 return 0;
4895 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004896 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004897 getValue(I.getArgOperand(0)).getValueType(),
4898 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004899 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004900 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004901 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004902 return 0;
4903 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004904 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004905 return 0;
4906 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004907 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004908 return 0;
4909 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004910 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004911 return 0;
4912 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004913 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004914 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004915 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004916 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004917 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004918 case Intrinsic::fma:
4919 setValue(&I, DAG.getNode(ISD::FMA, dl,
4920 getValue(I.getArgOperand(0)).getValueType(),
4921 getValue(I.getArgOperand(0)),
4922 getValue(I.getArgOperand(1)),
4923 getValue(I.getArgOperand(2))));
4924 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004925 case Intrinsic::convert_to_fp16:
4926 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004927 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004928 return 0;
4929 case Intrinsic::convert_from_fp16:
4930 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004931 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004932 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004933 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004934 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004935 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004936 return 0;
4937 }
4938 case Intrinsic::readcyclecounter: {
4939 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004940 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4941 DAG.getVTList(MVT::i64, MVT::Other),
4942 &Op, 1);
4943 setValue(&I, Res);
4944 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004945 return 0;
4946 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004947 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004948 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004949 getValue(I.getArgOperand(0)).getValueType(),
4950 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004951 return 0;
4952 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004953 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004954 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004955 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004956 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4957 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004958 return 0;
4959 }
4960 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004961 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004962 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004963 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004964 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
4965 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004966 return 0;
4967 }
4968 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004969 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004970 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004971 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004972 return 0;
4973 }
4974 case Intrinsic::stacksave: {
4975 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004976 Res = DAG.getNode(ISD::STACKSAVE, dl,
4977 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4978 setValue(&I, Res);
4979 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004980 return 0;
4981 }
4982 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004983 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004984 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004985 return 0;
4986 }
Bill Wendling57344502008-11-18 11:01:33 +00004987 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004988 // Emit code into the DAG to store the stack guard onto the stack.
4989 MachineFunction &MF = DAG.getMachineFunction();
4990 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004991 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004992
Gabor Greif0635f352010-06-25 09:38:13 +00004993 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4994 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004995
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004996 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004997 MFI->setStackProtectorIndex(FI);
4998
4999 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5000
5001 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005002 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005003 MachinePointerInfo::getFixedStack(FI),
5004 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005005 setValue(&I, Res);
5006 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005007 return 0;
5008 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005009 case Intrinsic::objectsize: {
5010 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005011 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005012
5013 assert(CI && "Non-constant type in __builtin_object_size?");
5014
Gabor Greif0635f352010-06-25 09:38:13 +00005015 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005016 EVT Ty = Arg.getValueType();
5017
Dan Gohmane368b462010-06-18 14:22:04 +00005018 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005019 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005020 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005021 Res = DAG.getConstant(0, Ty);
5022
5023 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005024 return 0;
5025 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005026 case Intrinsic::var_annotation:
5027 // Discard annotate attributes
5028 return 0;
5029
5030 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005031 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005032
5033 SDValue Ops[6];
5034 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005035 Ops[1] = getValue(I.getArgOperand(0));
5036 Ops[2] = getValue(I.getArgOperand(1));
5037 Ops[3] = getValue(I.getArgOperand(2));
5038 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005039 Ops[5] = DAG.getSrcValue(F);
5040
Duncan Sands4a544a72011-09-06 13:37:06 +00005041 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005042
Duncan Sands4a544a72011-09-06 13:37:06 +00005043 DAG.setRoot(Res);
5044 return 0;
5045 }
5046 case Intrinsic::adjust_trampoline: {
5047 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5048 TLI.getPointerTy(),
5049 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005050 return 0;
5051 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005052 case Intrinsic::gcroot:
5053 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00005054 const Value *Alloca = I.getArgOperand(0);
5055 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005057 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5058 GFI->addStackRoot(FI->getIndex(), TypeMap);
5059 }
5060 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005061 case Intrinsic::gcread:
5062 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005063 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005064 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005065 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005066 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005067
5068 case Intrinsic::expect: {
5069 // Just replace __builtin_expect(exp, c) with EXP.
5070 setValue(&I, getValue(I.getArgOperand(0)));
5071 return 0;
5072 }
5073
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005074 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005075 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005076 if (TrapFuncName.empty()) {
5077 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5078 return 0;
5079 }
5080 TargetLowering::ArgListTy Args;
5081 std::pair<SDValue, SDValue> Result =
5082 TLI.LowerCallTo(getRoot(), I.getType(),
5083 false, false, false, false, 0, CallingConv::C,
5084 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
5085 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5086 Args, DAG, getCurDebugLoc());
5087 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005088 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005089 }
Bill Wendlingef375462008-11-21 02:38:44 +00005090 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005091 return implVisitAluOverflow(I, ISD::UADDO);
5092 case Intrinsic::sadd_with_overflow:
5093 return implVisitAluOverflow(I, ISD::SADDO);
5094 case Intrinsic::usub_with_overflow:
5095 return implVisitAluOverflow(I, ISD::USUBO);
5096 case Intrinsic::ssub_with_overflow:
5097 return implVisitAluOverflow(I, ISD::SSUBO);
5098 case Intrinsic::umul_with_overflow:
5099 return implVisitAluOverflow(I, ISD::UMULO);
5100 case Intrinsic::smul_with_overflow:
5101 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005103 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005104 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005105 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005106 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005107 Ops[1] = getValue(I.getArgOperand(0));
5108 Ops[2] = getValue(I.getArgOperand(1));
5109 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005110 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005111 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5112 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005113 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005114 EVT::getIntegerVT(*Context, 8),
5115 MachinePointerInfo(I.getArgOperand(0)),
5116 0, /* align */
5117 false, /* volatile */
5118 rw==0, /* read */
5119 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005120 return 0;
5121 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005122
5123 case Intrinsic::invariant_start:
5124 case Intrinsic::lifetime_start:
5125 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005126 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005127 return 0;
5128 case Intrinsic::invariant_end:
5129 case Intrinsic::lifetime_end:
5130 // Discard region information.
5131 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005132 }
5133}
5134
Dan Gohman46510a72010-04-15 01:51:59 +00005135void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005136 bool isTailCall,
5137 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005138 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5139 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5140 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005141 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005142 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005143
5144 TargetLowering::ArgListTy Args;
5145 TargetLowering::ArgListEntry Entry;
5146 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005147
5148 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005149 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005150 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005151 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5152 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005153
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005154 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005155 DAG.getMachineFunction(),
5156 FTy->isVarArg(), Outs,
5157 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005158
5159 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005160 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005161
5162 if (!CanLowerReturn) {
5163 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5164 FTy->getReturnType());
5165 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5166 FTy->getReturnType());
5167 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005168 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005169 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005170
Chris Lattnerecf42c42010-09-21 16:36:31 +00005171 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005172 Entry.Node = DemoteStackSlot;
5173 Entry.Ty = StackSlotPtrType;
5174 Entry.isSExt = false;
5175 Entry.isZExt = false;
5176 Entry.isInReg = false;
5177 Entry.isSRet = true;
5178 Entry.isNest = false;
5179 Entry.isByVal = false;
5180 Entry.Alignment = Align;
5181 Args.push_back(Entry);
5182 RetTy = Type::getVoidTy(FTy->getContext());
5183 }
5184
Dan Gohman46510a72010-04-15 01:51:59 +00005185 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005186 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005187 const Value *V = *i;
5188
5189 // Skip empty types
5190 if (V->getType()->isEmptyTy())
5191 continue;
5192
5193 SDValue ArgNode = getValue(V);
5194 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005195
5196 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005197 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5198 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5199 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5200 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5201 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5202 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203 Entry.Alignment = CS.getParamAlignment(attrInd);
5204 Args.push_back(Entry);
5205 }
5206
Chris Lattner512063d2010-04-05 06:19:28 +00005207 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005208 // Insert a label before the invoke call to mark the try range. This can be
5209 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005210 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005211
Jim Grosbachca752c92010-01-28 01:45:32 +00005212 // For SjLj, keep track of which landing pads go with which invokes
5213 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005214 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005215 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005216 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005217 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005218
Jim Grosbachca752c92010-01-28 01:45:32 +00005219 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005220 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005221 }
5222
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005223 // Both PendingLoads and PendingExports must be flushed here;
5224 // this call might not return.
5225 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005226 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005227 }
5228
Dan Gohman98ca4f22009-08-05 01:29:28 +00005229 // Check if target-independent constraints permit a tail call here.
5230 // Target-dependent constraints are checked within TLI.LowerCallTo.
5231 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005232 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005233 isTailCall = false;
5234
Dan Gohmanbadcda42010-08-28 00:51:03 +00005235 // If there's a possibility that fast-isel has already selected some amount
5236 // of the current basic block, don't emit a tail call.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005237 if (isTailCall && TM.Options.EnableFastISel)
Dan Gohmanbadcda42010-08-28 00:51:03 +00005238 isTailCall = false;
5239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005240 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005241 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005242 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005243 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005244 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005245 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005246 isTailCall,
5247 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005248 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005249 assert((isTailCall || Result.second.getNode()) &&
5250 "Non-null chain expected with non-tail call!");
5251 assert((Result.second.getNode() || !Result.first.getNode()) &&
5252 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005253 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005254 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005255 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005256 // The instruction result is the result of loading from the
5257 // hidden sret parameter.
5258 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005259 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005260
5261 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5262 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5263 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005264 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005265 SmallVector<SDValue, 4> Values(NumValues);
5266 SmallVector<SDValue, 4> Chains(NumValues);
5267
5268 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005269 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5270 DemoteStackSlot,
5271 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005272 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005273 Add,
5274 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005275 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005276 Values[i] = L;
5277 Chains[i] = L.getValue(1);
5278 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005279
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005280 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5281 MVT::Other, &Chains[0], NumValues);
5282 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005283
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005284 // Collect the legal value parts into potentially illegal values
5285 // that correspond to the original function's return values.
5286 SmallVector<EVT, 4> RetTys;
5287 RetTy = FTy->getReturnType();
5288 ComputeValueVTs(TLI, RetTy, RetTys);
5289 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5290 SmallVector<SDValue, 4> ReturnValues;
5291 unsigned CurReg = 0;
5292 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5293 EVT VT = RetTys[I];
5294 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5295 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005296
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005297 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005298 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005299 RegisterVT, VT, AssertOp);
5300 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005301 CurReg += NumRegs;
5302 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005303
Bill Wendling4533cac2010-01-28 21:51:40 +00005304 setValue(CS.getInstruction(),
5305 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5306 DAG.getVTList(&RetTys[0], RetTys.size()),
5307 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005308 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005309
Evan Chengc249e482011-04-01 19:57:01 +00005310 // Assign order to nodes here. If the call does not produce a result, it won't
5311 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005312 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005313 // As a special case, a null chain means that a tail call has been emitted and
5314 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005315 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005316 ++SDNodeOrder;
5317 AssignOrderingToNode(DAG.getRoot().getNode());
5318 } else {
5319 DAG.setRoot(Result.second);
5320 ++SDNodeOrder;
5321 AssignOrderingToNode(Result.second.getNode());
5322 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005323
Chris Lattner512063d2010-04-05 06:19:28 +00005324 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005325 // Insert a label at the end of the invoke call to mark the try range. This
5326 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005327 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005328 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005329
5330 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005331 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005332 }
5333}
5334
Chris Lattner8047d9a2009-12-24 00:37:38 +00005335/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5336/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005337static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5338 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005339 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005340 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005341 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005342 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005343 if (C->isNullValue())
5344 continue;
5345 // Unknown instruction.
5346 return false;
5347 }
5348 return true;
5349}
5350
Dan Gohman46510a72010-04-15 01:51:59 +00005351static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005352 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005353 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005354
Chris Lattner8047d9a2009-12-24 00:37:38 +00005355 // Check to see if this load can be trivially constant folded, e.g. if the
5356 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005357 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005358 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005359 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005360 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005361
Dan Gohman46510a72010-04-15 01:51:59 +00005362 if (const Constant *LoadCst =
5363 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5364 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005365 return Builder.getValue(LoadCst);
5366 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005367
Chris Lattner8047d9a2009-12-24 00:37:38 +00005368 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5369 // still constant memory, the input chain can be the entry node.
5370 SDValue Root;
5371 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005372
Chris Lattner8047d9a2009-12-24 00:37:38 +00005373 // Do not serialize (non-volatile) loads of constant memory with anything.
5374 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5375 Root = Builder.DAG.getEntryNode();
5376 ConstantMemory = true;
5377 } else {
5378 // Do not serialize non-volatile loads against each other.
5379 Root = Builder.DAG.getRoot();
5380 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005381
Chris Lattner8047d9a2009-12-24 00:37:38 +00005382 SDValue Ptr = Builder.getValue(PtrVal);
5383 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005384 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005385 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005386 false /*nontemporal*/,
5387 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005388
Chris Lattner8047d9a2009-12-24 00:37:38 +00005389 if (!ConstantMemory)
5390 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5391 return LoadVal;
5392}
5393
5394
5395/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5396/// If so, return true and lower it, otherwise return false and it will be
5397/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005398bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005399 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005400 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005401 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005402
Gabor Greif0635f352010-06-25 09:38:13 +00005403 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005404 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005405 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005406 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005407 return false;
5408
Gabor Greif0635f352010-06-25 09:38:13 +00005409 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005410
Chris Lattner8047d9a2009-12-24 00:37:38 +00005411 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5412 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005413 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5414 bool ActuallyDoIt = true;
5415 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005416 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005417 switch (Size->getZExtValue()) {
5418 default:
5419 LoadVT = MVT::Other;
5420 LoadTy = 0;
5421 ActuallyDoIt = false;
5422 break;
5423 case 2:
5424 LoadVT = MVT::i16;
5425 LoadTy = Type::getInt16Ty(Size->getContext());
5426 break;
5427 case 4:
5428 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005429 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005430 break;
5431 case 8:
5432 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005433 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005434 break;
5435 /*
5436 case 16:
5437 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005438 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005439 LoadTy = VectorType::get(LoadTy, 4);
5440 break;
5441 */
5442 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005443
Chris Lattner04b091a2009-12-24 01:07:17 +00005444 // This turns into unaligned loads. We only do this if the target natively
5445 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5446 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005447
Chris Lattner04b091a2009-12-24 01:07:17 +00005448 // Require that we can find a legal MVT, and only do this if the target
5449 // supports unaligned loads of that type. Expanding into byte loads would
5450 // bloat the code.
5451 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5452 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5453 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5454 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5455 ActuallyDoIt = false;
5456 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005457
Chris Lattner04b091a2009-12-24 01:07:17 +00005458 if (ActuallyDoIt) {
5459 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5460 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005461
Chris Lattner04b091a2009-12-24 01:07:17 +00005462 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5463 ISD::SETNE);
5464 EVT CallVT = TLI.getValueType(I.getType(), true);
5465 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5466 return true;
5467 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005468 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005469
5470
Chris Lattner8047d9a2009-12-24 00:37:38 +00005471 return false;
5472}
5473
5474
Dan Gohman46510a72010-04-15 01:51:59 +00005475void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005476 // Handle inline assembly differently.
5477 if (isa<InlineAsm>(I.getCalledValue())) {
5478 visitInlineAsm(&I);
5479 return;
5480 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005481
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005482 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005483 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005484
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005485 const char *RenameFn = 0;
5486 if (Function *F = I.getCalledFunction()) {
5487 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005488 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005489 if (unsigned IID = II->getIntrinsicID(F)) {
5490 RenameFn = visitIntrinsicCall(I, IID);
5491 if (!RenameFn)
5492 return;
5493 }
5494 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005495 if (unsigned IID = F->getIntrinsicID()) {
5496 RenameFn = visitIntrinsicCall(I, IID);
5497 if (!RenameFn)
5498 return;
5499 }
5500 }
5501
5502 // Check for well-known libc/libm calls. If the function is internal, it
5503 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005504 if (!F->hasLocalLinkage() && F->hasName()) {
5505 StringRef Name = F->getName();
Owen Anderson243eb9e2011-12-08 22:15:21 +00005506 if ((LibInfo->has(LibFunc::copysign) && Name == "copysign") ||
5507 (LibInfo->has(LibFunc::copysignf) && Name == "copysignf") ||
5508 (LibInfo->has(LibFunc::copysignl) && Name == "copysignl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005509 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005510 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5511 I.getType() == I.getArgOperand(0)->getType() &&
5512 I.getType() == I.getArgOperand(1)->getType()) {
5513 SDValue LHS = getValue(I.getArgOperand(0));
5514 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005515 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5516 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005517 return;
5518 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005519 } else if ((LibInfo->has(LibFunc::fabs) && Name == "fabs") ||
5520 (LibInfo->has(LibFunc::fabsf) && Name == "fabsf") ||
5521 (LibInfo->has(LibFunc::fabsl) && Name == "fabsl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005522 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005523 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5524 I.getType() == I.getArgOperand(0)->getType()) {
5525 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005526 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5527 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005528 return;
5529 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005530 } else if ((LibInfo->has(LibFunc::sin) && Name == "sin") ||
5531 (LibInfo->has(LibFunc::sinf) && Name == "sinf") ||
5532 (LibInfo->has(LibFunc::sinl) && Name == "sinl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005533 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005534 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5535 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005536 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005537 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005538 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5539 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005540 return;
5541 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005542 } else if ((LibInfo->has(LibFunc::cos) && Name == "cos") ||
5543 (LibInfo->has(LibFunc::cosf) && Name == "cosf") ||
5544 (LibInfo->has(LibFunc::cosl) && Name == "cosl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005545 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005546 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5547 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005548 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005549 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005550 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5551 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552 return;
5553 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005554 } else if ((LibInfo->has(LibFunc::sqrt) && Name == "sqrt") ||
5555 (LibInfo->has(LibFunc::sqrtf) && Name == "sqrtf") ||
5556 (LibInfo->has(LibFunc::sqrtl) && Name == "sqrtl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005557 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005558 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5559 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005560 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005561 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005562 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5563 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005564 return;
5565 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005566 } else if ((LibInfo->has(LibFunc::floor) && Name == "floor") ||
5567 (LibInfo->has(LibFunc::floorf) && Name == "floorf") ||
5568 (LibInfo->has(LibFunc::floorl) && Name == "floorl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005569 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5570 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5571 I.getType() == I.getArgOperand(0)->getType()) {
5572 SDValue Tmp = getValue(I.getArgOperand(0));
5573 setValue(&I, DAG.getNode(ISD::FFLOOR, getCurDebugLoc(),
5574 Tmp.getValueType(), Tmp));
5575 return;
5576 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005577 } else if ((LibInfo->has(LibFunc::nearbyint) && Name == "nearbyint") ||
5578 (LibInfo->has(LibFunc::nearbyintf) && Name == "nearbyintf") ||
5579 (LibInfo->has(LibFunc::nearbyintl) && Name == "nearbyintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005580 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5581 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5582 I.getType() == I.getArgOperand(0)->getType()) {
5583 SDValue Tmp = getValue(I.getArgOperand(0));
5584 setValue(&I, DAG.getNode(ISD::FNEARBYINT, getCurDebugLoc(),
5585 Tmp.getValueType(), Tmp));
5586 return;
5587 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005588 } else if ((LibInfo->has(LibFunc::ceil) && Name == "ceil") ||
5589 (LibInfo->has(LibFunc::ceilf) && Name == "ceilf") ||
5590 (LibInfo->has(LibFunc::ceill) && Name == "ceill")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005591 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5592 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5593 I.getType() == I.getArgOperand(0)->getType()) {
5594 SDValue Tmp = getValue(I.getArgOperand(0));
5595 setValue(&I, DAG.getNode(ISD::FCEIL, getCurDebugLoc(),
5596 Tmp.getValueType(), Tmp));
5597 return;
5598 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005599 } else if ((LibInfo->has(LibFunc::rint) && Name == "rint") ||
5600 (LibInfo->has(LibFunc::rintf) && Name == "rintf") ||
5601 (LibInfo->has(LibFunc::rintl) && Name == "rintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005602 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5603 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5604 I.getType() == I.getArgOperand(0)->getType()) {
5605 SDValue Tmp = getValue(I.getArgOperand(0));
5606 setValue(&I, DAG.getNode(ISD::FRINT, getCurDebugLoc(),
5607 Tmp.getValueType(), Tmp));
5608 return;
5609 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005610 } else if ((LibInfo->has(LibFunc::trunc) && Name == "trunc") ||
5611 (LibInfo->has(LibFunc::truncf) && Name == "truncf") ||
5612 (LibInfo->has(LibFunc::truncl) && Name == "truncl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005613 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5614 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5615 I.getType() == I.getArgOperand(0)->getType()) {
5616 SDValue Tmp = getValue(I.getArgOperand(0));
5617 setValue(&I, DAG.getNode(ISD::FTRUNC, getCurDebugLoc(),
5618 Tmp.getValueType(), Tmp));
5619 return;
5620 }
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005621 } else if ((LibInfo->has(LibFunc::log2) && Name == "log2") ||
5622 (LibInfo->has(LibFunc::log2f) && Name == "log2f") ||
5623 (LibInfo->has(LibFunc::log2l) && Name == "log2l")) {
5624 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5625 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5626 I.getType() == I.getArgOperand(0)->getType()) {
5627 SDValue Tmp = getValue(I.getArgOperand(0));
5628 setValue(&I, DAG.getNode(ISD::FLOG2, getCurDebugLoc(),
5629 Tmp.getValueType(), Tmp));
5630 return;
5631 }
5632 } else if ((LibInfo->has(LibFunc::exp2) && Name == "exp2") ||
5633 (LibInfo->has(LibFunc::exp2f) && Name == "exp2f") ||
5634 (LibInfo->has(LibFunc::exp2l) && Name == "exp2l")) {
5635 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5636 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5637 I.getType() == I.getArgOperand(0)->getType()) {
5638 SDValue Tmp = getValue(I.getArgOperand(0));
5639 setValue(&I, DAG.getNode(ISD::FEXP2, getCurDebugLoc(),
5640 Tmp.getValueType(), Tmp));
5641 return;
5642 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005643 } else if (Name == "memcmp") {
5644 if (visitMemCmpCall(I))
5645 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005646 }
5647 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005648 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005649
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005650 SDValue Callee;
5651 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005652 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005653 else
Bill Wendling056292f2008-09-16 21:48:12 +00005654 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005655
Bill Wendling0d580132009-12-23 01:28:19 +00005656 // Check if we can potentially perform a tail call. More detailed checking is
5657 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005658 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005659}
5660
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005661namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005662
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005663/// AsmOperandInfo - This contains information for each constraint that we are
5664/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005665class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005666public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667 /// CallOperand - If this is the result output operand or a clobber
5668 /// this is null, otherwise it is the incoming operand to the CallInst.
5669 /// This gets modified as the asm is processed.
5670 SDValue CallOperand;
5671
5672 /// AssignedRegs - If this is a register or register class operand, this
5673 /// contains the set of register corresponding to the operand.
5674 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005675
John Thompsoneac6e1d2010-09-13 18:15:37 +00005676 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005677 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5678 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005679
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005680 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5681 /// busy in OutputRegs/InputRegs.
5682 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005683 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005684 std::set<unsigned> &InputRegs,
5685 const TargetRegisterInfo &TRI) const {
5686 if (isOutReg) {
5687 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5688 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5689 }
5690 if (isInReg) {
5691 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5692 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5693 }
5694 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005695
Owen Andersone50ed302009-08-10 22:56:29 +00005696 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005697 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005699 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005700 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005701 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005702 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005703
Chris Lattner81249c92008-10-17 17:05:25 +00005704 if (isa<BasicBlock>(CallOperandVal))
5705 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005706
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005707 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005708
Eric Christophercef81b72011-05-09 20:04:43 +00005709 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005710 // If this is an indirect operand, the operand is a pointer to the
5711 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005712 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005713 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005714 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005715 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005716 OpTy = PtrTy->getElementType();
5717 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005718
Eric Christophercef81b72011-05-09 20:04:43 +00005719 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005720 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005721 if (STy->getNumElements() == 1)
5722 OpTy = STy->getElementType(0);
5723
Chris Lattner81249c92008-10-17 17:05:25 +00005724 // If OpTy is not a single value, it may be a struct/union that we
5725 // can tile with integers.
5726 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5727 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5728 switch (BitSize) {
5729 default: break;
5730 case 1:
5731 case 8:
5732 case 16:
5733 case 32:
5734 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005735 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005736 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005737 break;
5738 }
5739 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005740
Chris Lattner81249c92008-10-17 17:05:25 +00005741 return TLI.getValueType(OpTy, true);
5742 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005743
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005744private:
5745 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5746 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005747 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005748 const TargetRegisterInfo &TRI) {
5749 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5750 Regs.insert(Reg);
5751 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5752 for (; *Aliases; ++Aliases)
5753 Regs.insert(*Aliases);
5754 }
5755};
Dan Gohman462f6b52010-05-29 17:53:24 +00005756
John Thompson44ab89e2010-10-29 17:29:13 +00005757typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5758
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005759} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005760
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005761/// GetRegistersForValue - Assign registers (virtual or physical) for the
5762/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005763/// register allocator to handle the assignment process. However, if the asm
5764/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005765/// allocation. This produces generally horrible, but correct, code.
5766///
5767/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005768/// Input and OutputRegs are the set of already allocated physical registers.
5769///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005770static void GetRegistersForValue(SelectionDAG &DAG,
5771 const TargetLowering &TLI,
5772 DebugLoc DL,
5773 SDISelAsmOperandInfo &OpInfo,
5774 std::set<unsigned> &OutputRegs,
5775 std::set<unsigned> &InputRegs) {
5776 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778 // Compute whether this value requires an input register, an output register,
5779 // or both.
5780 bool isOutReg = false;
5781 bool isInReg = false;
5782 switch (OpInfo.Type) {
5783 case InlineAsm::isOutput:
5784 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005785
5786 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005787 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005788 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005789 break;
5790 case InlineAsm::isInput:
5791 isInReg = true;
5792 isOutReg = false;
5793 break;
5794 case InlineAsm::isClobber:
5795 isOutReg = true;
5796 isInReg = true;
5797 break;
5798 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005799
5800
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801 MachineFunction &MF = DAG.getMachineFunction();
5802 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005803
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005804 // If this is a constraint for a single physreg, or a constraint for a
5805 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005806 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005807 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5808 OpInfo.ConstraintVT);
5809
5810 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005812 // If this is a FP input in an integer register (or visa versa) insert a bit
5813 // cast of the input value. More generally, handle any case where the input
5814 // value disagrees with the register class we plan to stick this in.
5815 if (OpInfo.Type == InlineAsm::isInput &&
5816 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005817 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005818 // types are identical size, use a bitcast to convert (e.g. two differing
5819 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005820 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005821 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005822 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005823 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005824 OpInfo.ConstraintVT = RegVT;
5825 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5826 // If the input is a FP value and we want it in FP registers, do a
5827 // bitcast to the corresponding integer type. This turns an f64 value
5828 // into i64, which can be passed with two i32 values on a 32-bit
5829 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005830 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005831 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005832 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005833 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005834 OpInfo.ConstraintVT = RegVT;
5835 }
5836 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005837
Owen Anderson23b9b192009-08-12 00:36:31 +00005838 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005839 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005840
Owen Andersone50ed302009-08-10 22:56:29 +00005841 EVT RegVT;
5842 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005843
5844 // If this is a constraint for a specific physical register, like {r17},
5845 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005846 if (unsigned AssignedReg = PhysReg.first) {
5847 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005849 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005850
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005851 // Get the actual register value type. This is important, because the user
5852 // may have asked for (e.g.) the AX register in i32 type. We need to
5853 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005854 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005857 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005858
5859 // If this is an expanded reference, add the rest of the regs to Regs.
5860 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005861 TargetRegisterClass::iterator I = RC->begin();
5862 for (; *I != AssignedReg; ++I)
5863 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005864
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005865 // Already added the first reg.
5866 --NumRegs; ++I;
5867 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005868 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005869 Regs.push_back(*I);
5870 }
5871 }
Bill Wendling651ad132009-12-22 01:25:10 +00005872
Dan Gohman7451d3e2010-05-29 17:03:36 +00005873 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005874 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5875 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5876 return;
5877 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005878
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005879 // Otherwise, if this was a reference to an LLVM register class, create vregs
5880 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005881 if (const TargetRegisterClass *RC = PhysReg.second) {
5882 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005883 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005884 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885
Evan Chengfb112882009-03-23 08:01:15 +00005886 // Create the appropriate number of virtual registers.
5887 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5888 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005889 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005890
Dan Gohman7451d3e2010-05-29 17:03:36 +00005891 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005892 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005893 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005894
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005895 // Otherwise, we couldn't allocate enough registers for this.
5896}
5897
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005898/// visitInlineAsm - Handle a call to an InlineAsm object.
5899///
Dan Gohman46510a72010-04-15 01:51:59 +00005900void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5901 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005902
5903 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005904 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005905
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005906 std::set<unsigned> OutputRegs, InputRegs;
5907
Evan Chengce1cdac2011-05-06 20:52:23 +00005908 TargetLowering::AsmOperandInfoVector
5909 TargetConstraints = TLI.ParseConstraints(CS);
5910
John Thompsoneac6e1d2010-09-13 18:15:37 +00005911 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005913 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5914 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005915 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5916 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005917 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005918
Owen Anderson825b72b2009-08-11 20:47:22 +00005919 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005920
5921 // Compute the value type for each operand.
5922 switch (OpInfo.Type) {
5923 case InlineAsm::isOutput:
5924 // Indirect outputs just consume an argument.
5925 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005926 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005927 break;
5928 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005929
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005930 // The return value of the call is this value. As such, there is no
5931 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005932 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005933 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005934 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5935 } else {
5936 assert(ResNo == 0 && "Asm only has one result!");
5937 OpVT = TLI.getValueType(CS.getType());
5938 }
5939 ++ResNo;
5940 break;
5941 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005942 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005943 break;
5944 case InlineAsm::isClobber:
5945 // Nothing to do.
5946 break;
5947 }
5948
5949 // If this is an input or an indirect output, process the call argument.
5950 // BasicBlocks are labels, currently appearing only in asm's.
5951 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005952 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005953 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005954 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005955 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005956 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005957
Owen Anderson1d0be152009-08-13 21:58:54 +00005958 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005959 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005961 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005962
John Thompsoneac6e1d2010-09-13 18:15:37 +00005963 // Indirect operand accesses access memory.
5964 if (OpInfo.isIndirect)
5965 hasMemory = true;
5966 else {
5967 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005968 TargetLowering::ConstraintType
5969 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005970 if (CType == TargetLowering::C_Memory) {
5971 hasMemory = true;
5972 break;
5973 }
5974 }
5975 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005976 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005977
John Thompsoneac6e1d2010-09-13 18:15:37 +00005978 SDValue Chain, Flag;
5979
5980 // We won't need to flush pending loads if this asm doesn't touch
5981 // memory and is nonvolatile.
5982 if (hasMemory || IA->hasSideEffects())
5983 Chain = getRoot();
5984 else
5985 Chain = DAG.getRoot();
5986
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005987 // Second pass over the constraints: compute which constraint option to use
5988 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005989 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005990 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005991
John Thompson54584742010-09-24 22:24:05 +00005992 // If this is an output operand with a matching input operand, look up the
5993 // matching input. If their types mismatch, e.g. one is an integer, the
5994 // other is floating point, or their sizes are different, flag it as an
5995 // error.
5996 if (OpInfo.hasMatchingInput()) {
5997 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005998
John Thompson54584742010-09-24 22:24:05 +00005999 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00006000 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00006001 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6002 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00006003 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00006004 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
6005 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00006006 if ((OpInfo.ConstraintVT.isInteger() !=
6007 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00006008 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00006009 report_fatal_error("Unsupported asm: input constraint"
6010 " with a matching output constraint of"
6011 " incompatible type!");
6012 }
6013 Input.ConstraintVT = OpInfo.ConstraintVT;
6014 }
6015 }
6016
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006017 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00006018 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006019
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006020 // If this is a memory input, and if the operand is not indirect, do what we
6021 // need to to provide an address for the memory input.
6022 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6023 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00006024 assert((OpInfo.isMultipleAlternative ||
6025 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006026 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006028 // Memory operands really want the address of the value. If we don't have
6029 // an indirect input, put it in the constpool if we can, otherwise spill
6030 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00006031 // TODO: This isn't quite right. We need to handle these according to
6032 // the addressing mode that the constraint wants. Also, this may take
6033 // an additional register for the computation and we don't want that
6034 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00006035
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006036 // If the operand is a float, integer, or vector constant, spill to a
6037 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00006038 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006039 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00006040 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006041 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
6042 TLI.getPointerTy());
6043 } else {
6044 // Otherwise, create a stack slot and emit a store to it before the
6045 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006046 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00006047 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006048 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
6049 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006050 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006051 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006052 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006053 OpInfo.CallOperand, StackSlot,
6054 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006055 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006056 OpInfo.CallOperand = StackSlot;
6057 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006059 // There is no longer a Value* corresponding to this operand.
6060 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006061
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006062 // It is now an indirect operand.
6063 OpInfo.isIndirect = true;
6064 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006066 // If this constraint is for a specific register, allocate it before
6067 // anything else.
6068 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006069 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6070 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006071 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006072
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006073 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006074 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006075 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6076 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006077
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006078 // C_Register operands have already been allocated, Other/Memory don't need
6079 // to be.
6080 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006081 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6082 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006083 }
6084
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006085 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6086 std::vector<SDValue> AsmNodeOperands;
6087 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6088 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006089 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6090 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006091
Chris Lattnerdecc2672010-04-07 05:20:54 +00006092 // If we have a !srcloc metadata node associated with it, we want to attach
6093 // this to the ultimately generated inline asm machineinstr. To do this, we
6094 // pass in the third operand as this (potentially null) inline asm MDNode.
6095 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6096 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006097
Evan Chengc36b7062011-01-07 23:50:32 +00006098 // Remember the HasSideEffect and AlignStack bits as operand 3.
6099 unsigned ExtraInfo = 0;
6100 if (IA->hasSideEffects())
6101 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6102 if (IA->isAlignStack())
6103 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6104 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6105 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006106
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006107 // Loop over all of the inputs, copying the operand values into the
6108 // appropriate registers and processing the output regs.
6109 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006110
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006111 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6112 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006113
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6115 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6116
6117 switch (OpInfo.Type) {
6118 case InlineAsm::isOutput: {
6119 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6120 OpInfo.ConstraintType != TargetLowering::C_Register) {
6121 // Memory output, or 'other' output (e.g. 'X' constraint).
6122 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6123
6124 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006125 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6126 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 TLI.getPointerTy()));
6128 AsmNodeOperands.push_back(OpInfo.CallOperand);
6129 break;
6130 }
6131
6132 // Otherwise, this is a register or register class output.
6133
6134 // Copy the output from the appropriate register. Find a register that
6135 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006136 if (OpInfo.AssignedRegs.Regs.empty()) {
6137 LLVMContext &Ctx = *DAG.getContext();
6138 Ctx.emitError(CS.getInstruction(),
6139 "couldn't allocate output register for constraint '" +
6140 Twine(OpInfo.ConstraintCode) + "'");
6141 break;
6142 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143
6144 // If this is an indirect operand, store through the pointer after the
6145 // asm.
6146 if (OpInfo.isIndirect) {
6147 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6148 OpInfo.CallOperandVal));
6149 } else {
6150 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006151 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006152 // Concatenate this output onto the outputs list.
6153 RetValRegs.append(OpInfo.AssignedRegs);
6154 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006156 // Add information to the INLINEASM node to know that this register is
6157 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006158 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006159 InlineAsm::Kind_RegDefEarlyClobber :
6160 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006161 false,
6162 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006163 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006164 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006165 break;
6166 }
6167 case InlineAsm::isInput: {
6168 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006169
Chris Lattner6bdcda32008-10-17 16:47:46 +00006170 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006171 // If this is required to match an output register we have already set,
6172 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006173 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006174
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006175 // Scan until we find the definition we already emitted of this operand.
6176 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006177 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006178 for (; OperandNo; --OperandNo) {
6179 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006180 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006181 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006182 assert((InlineAsm::isRegDefKind(OpFlag) ||
6183 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6184 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006185 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006186 }
6187
Evan Cheng697cbbf2009-03-20 18:03:34 +00006188 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006189 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006190 if (InlineAsm::isRegDefKind(OpFlag) ||
6191 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006192 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006193 if (OpInfo.isIndirect) {
6194 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006195 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006196 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6197 " don't know how to handle tied "
6198 "indirect register inputs");
6199 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006200
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006201 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006202 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006203 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006204 MatchedRegs.RegVTs.push_back(RegVT);
6205 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006206 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006207 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006208 MatchedRegs.Regs.push_back
6209 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006210
6211 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006212 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006213 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006214 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006215 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006216 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006217 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006218 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006219
Chris Lattnerdecc2672010-04-07 05:20:54 +00006220 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6221 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6222 "Unexpected number of operands");
6223 // Add information to the INLINEASM node to know about this input.
6224 // See InlineAsm.h isUseOperandTiedToDef.
6225 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6226 OpInfo.getMatchedOperand());
6227 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6228 TLI.getPointerTy()));
6229 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6230 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006231 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006232
Dale Johannesenb5611a62010-07-13 20:17:05 +00006233 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006234 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6235 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006236 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006237
Dale Johannesenb5611a62010-07-13 20:17:05 +00006238 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006239 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006240 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006241 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006242 if (Ops.empty()) {
6243 LLVMContext &Ctx = *DAG.getContext();
6244 Ctx.emitError(CS.getInstruction(),
6245 "invalid operand for inline asm constraint '" +
6246 Twine(OpInfo.ConstraintCode) + "'");
6247 break;
6248 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006250 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006251 unsigned ResOpType =
6252 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006253 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006254 TLI.getPointerTy()));
6255 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6256 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006257 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006258
Chris Lattnerdecc2672010-04-07 05:20:54 +00006259 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006260 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6261 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6262 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006263
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006264 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006265 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006266 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006267 TLI.getPointerTy()));
6268 AsmNodeOperands.push_back(InOperandVal);
6269 break;
6270 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006271
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006272 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6273 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6274 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006275 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006276 "Don't know how to handle indirect register inputs yet!");
6277
6278 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006279 if (OpInfo.AssignedRegs.Regs.empty()) {
6280 LLVMContext &Ctx = *DAG.getContext();
6281 Ctx.emitError(CS.getInstruction(),
6282 "couldn't allocate input reg for constraint '" +
6283 Twine(OpInfo.ConstraintCode) + "'");
6284 break;
6285 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006286
Dale Johannesen66978ee2009-01-31 02:22:37 +00006287 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006288 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006289
Chris Lattnerdecc2672010-04-07 05:20:54 +00006290 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006291 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006292 break;
6293 }
6294 case InlineAsm::isClobber: {
6295 // Add the clobbered value to the operand list, so that the register
6296 // allocator is aware that the physreg got clobbered.
6297 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006298 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006299 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006300 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006301 break;
6302 }
6303 }
6304 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006305
Chris Lattnerdecc2672010-04-07 05:20:54 +00006306 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006307 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006308 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006309
Dale Johannesen66978ee2009-01-31 02:22:37 +00006310 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006311 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006312 &AsmNodeOperands[0], AsmNodeOperands.size());
6313 Flag = Chain.getValue(1);
6314
6315 // If this asm returns a register value, copy the result from that register
6316 // and set it as the value of the call.
6317 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006318 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006319 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006320
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006321 // FIXME: Why don't we do this for inline asms with MRVs?
6322 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006323 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006324
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006325 // If any of the results of the inline asm is a vector, it may have the
6326 // wrong width/num elts. This can happen for register classes that can
6327 // contain multiple different value types. The preg or vreg allocated may
6328 // not have the same VT as was expected. Convert it to the right type
6329 // with bit_convert.
6330 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006331 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006332 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006333
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006334 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006335 ResultType.isInteger() && Val.getValueType().isInteger()) {
6336 // If a result value was tied to an input value, the computed result may
6337 // have a wider width than the expected result. Extract the relevant
6338 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006339 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006340 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006341
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006342 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006343 }
Dan Gohman95915732008-10-18 01:03:45 +00006344
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006345 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006346 // Don't need to use this as a chain in this case.
6347 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6348 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006349 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006350
Dan Gohman46510a72010-04-15 01:51:59 +00006351 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006352
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006353 // Process indirect outputs, first output all of the flagged copies out of
6354 // physregs.
6355 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6356 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006357 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006358 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006359 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006360 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6361 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006363 // Emit the non-flagged stores from the physregs.
6364 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006365 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6366 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6367 StoresToEmit[i].first,
6368 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006369 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006370 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006371 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006372 }
6373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006374 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006375 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006376 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006378 DAG.setRoot(Chain);
6379}
6380
Dan Gohman46510a72010-04-15 01:51:59 +00006381void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006382 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6383 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006384 getValue(I.getArgOperand(0)),
6385 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006386}
6387
Dan Gohman46510a72010-04-15 01:51:59 +00006388void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006389 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006390 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6391 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006392 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006393 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006394 setValue(&I, V);
6395 DAG.setRoot(V.getValue(1));
6396}
6397
Dan Gohman46510a72010-04-15 01:51:59 +00006398void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006399 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6400 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006401 getValue(I.getArgOperand(0)),
6402 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006403}
6404
Dan Gohman46510a72010-04-15 01:51:59 +00006405void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006406 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6407 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006408 getValue(I.getArgOperand(0)),
6409 getValue(I.getArgOperand(1)),
6410 DAG.getSrcValue(I.getArgOperand(0)),
6411 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006412}
6413
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006414/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006415/// implementation, which just calls LowerCall.
6416/// FIXME: When all targets are
6417/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006418std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006419TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006420 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006421 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006422 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006423 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006424 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006425 ArgListTy &Args, SelectionDAG &DAG,
6426 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006427 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006428 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006429 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006430 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006431 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006432 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6433 for (unsigned Value = 0, NumValues = ValueVTs.size();
6434 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006435 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006436 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006437 SDValue Op = SDValue(Args[i].Node.getNode(),
6438 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006439 ISD::ArgFlagsTy Flags;
6440 unsigned OriginalAlignment =
6441 getTargetData()->getABITypeAlignment(ArgTy);
6442
6443 if (Args[i].isZExt)
6444 Flags.setZExt();
6445 if (Args[i].isSExt)
6446 Flags.setSExt();
6447 if (Args[i].isInReg)
6448 Flags.setInReg();
6449 if (Args[i].isSRet)
6450 Flags.setSRet();
6451 if (Args[i].isByVal) {
6452 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006453 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6454 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006455 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006456 // For ByVal, alignment should come from FE. BE will guess if this
6457 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006458 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006459 if (Args[i].Alignment)
6460 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006461 else
6462 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006463 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006464 }
6465 if (Args[i].isNest)
6466 Flags.setNest();
6467 Flags.setOrigAlign(OriginalAlignment);
6468
Owen Anderson23b9b192009-08-12 00:36:31 +00006469 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6470 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006471 SmallVector<SDValue, 4> Parts(NumParts);
6472 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6473
6474 if (Args[i].isSExt)
6475 ExtendKind = ISD::SIGN_EXTEND;
6476 else if (Args[i].isZExt)
6477 ExtendKind = ISD::ZERO_EXTEND;
6478
Bill Wendling46ada192010-03-02 01:55:18 +00006479 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006480 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006481
Dan Gohman98ca4f22009-08-05 01:29:28 +00006482 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006483 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006484 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6485 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006486 if (NumParts > 1 && j == 0)
6487 MyFlags.Flags.setSplit();
6488 else if (j != 0)
6489 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006490
Dan Gohman98ca4f22009-08-05 01:29:28 +00006491 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006492 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006493 }
6494 }
6495 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006496
Dan Gohman98ca4f22009-08-05 01:29:28 +00006497 // Handle the incoming return values from the call.
6498 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006499 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006500 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006501 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006502 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006503 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6504 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006505 for (unsigned i = 0; i != NumRegs; ++i) {
6506 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006507 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006508 MyFlags.Used = isReturnValueUsed;
6509 if (RetSExt)
6510 MyFlags.Flags.setSExt();
6511 if (RetZExt)
6512 MyFlags.Flags.setZExt();
6513 if (isInreg)
6514 MyFlags.Flags.setInReg();
6515 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006516 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006517 }
6518
Dan Gohman98ca4f22009-08-05 01:29:28 +00006519 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006520 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006521 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006522
6523 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006524 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006525 "LowerCall didn't return a valid chain!");
6526 assert((!isTailCall || InVals.empty()) &&
6527 "LowerCall emitted a return value for a tail call!");
6528 assert((isTailCall || InVals.size() == Ins.size()) &&
6529 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006530
6531 // For a tail call, the return value is merely live-out and there aren't
6532 // any nodes in the DAG representing it. Return a special value to
6533 // indicate that a tail call has been emitted and no more Instructions
6534 // should be processed in the current block.
6535 if (isTailCall) {
6536 DAG.setRoot(Chain);
6537 return std::make_pair(SDValue(), SDValue());
6538 }
6539
Evan Chengaf1871f2010-03-11 19:38:18 +00006540 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6541 assert(InVals[i].getNode() &&
6542 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006543 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006544 "LowerCall emitted a value with the wrong type!");
6545 });
6546
Dan Gohman98ca4f22009-08-05 01:29:28 +00006547 // Collect the legal value parts into potentially illegal values
6548 // that correspond to the original function's return values.
6549 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6550 if (RetSExt)
6551 AssertOp = ISD::AssertSext;
6552 else if (RetZExt)
6553 AssertOp = ISD::AssertZext;
6554 SmallVector<SDValue, 4> ReturnValues;
6555 unsigned CurReg = 0;
6556 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006557 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006558 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6559 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006560
Bill Wendling46ada192010-03-02 01:55:18 +00006561 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006562 NumRegs, RegisterVT, VT,
6563 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006564 CurReg += NumRegs;
6565 }
6566
6567 // For a function returning void, there is no return value. We can't create
6568 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006569 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006570 if (ReturnValues.empty())
6571 return std::make_pair(SDValue(), Chain);
6572
6573 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6574 DAG.getVTList(&RetTys[0], RetTys.size()),
6575 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006576 return std::make_pair(Res, Chain);
6577}
6578
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006579void TargetLowering::LowerOperationWrapper(SDNode *N,
6580 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006581 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006582 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006583 if (Res.getNode())
6584 Results.push_back(Res);
6585}
6586
Dan Gohmand858e902010-04-17 15:26:15 +00006587SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006588 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006589}
6590
Dan Gohman46510a72010-04-15 01:51:59 +00006591void
6592SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006593 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006594 assert((Op.getOpcode() != ISD::CopyFromReg ||
6595 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6596 "Copy from a reg to the same reg!");
6597 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6598
Owen Anderson23b9b192009-08-12 00:36:31 +00006599 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006600 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006601 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006602 PendingExports.push_back(Chain);
6603}
6604
6605#include "llvm/CodeGen/SelectionDAGISel.h"
6606
Eli Friedman23d32432011-05-05 16:53:34 +00006607/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6608/// entry block, return true. This includes arguments used by switches, since
6609/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006610static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006611 // With FastISel active, we may be splitting blocks, so force creation
6612 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006613 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006614 return A->use_empty();
6615
6616 const BasicBlock *Entry = A->getParent()->begin();
6617 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6618 UI != E; ++UI) {
6619 const User *U = *UI;
6620 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6621 return false; // Use not in entry block.
6622 }
6623 return true;
6624}
6625
Dan Gohman46510a72010-04-15 01:51:59 +00006626void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006627 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006628 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006629 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006630 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006631 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006632 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006633
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006634 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006635 SmallVector<ISD::OutputArg, 4> Outs;
6636 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6637 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006638
Dan Gohman7451d3e2010-05-29 17:03:36 +00006639 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006640 // Put in an sret pointer parameter before all the other parameters.
6641 SmallVector<EVT, 1> ValueVTs;
6642 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6643
6644 // NOTE: Assuming that a pointer will never break down to more than one VT
6645 // or one register.
6646 ISD::ArgFlagsTy Flags;
6647 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006648 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006649 ISD::InputArg RetArg(Flags, RegisterVT, true);
6650 Ins.push_back(RetArg);
6651 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006652
Dan Gohman98ca4f22009-08-05 01:29:28 +00006653 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006654 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006655 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006656 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006657 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006658 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6659 bool isArgValueUsed = !I->use_empty();
6660 for (unsigned Value = 0, NumValues = ValueVTs.size();
6661 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006662 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006663 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006664 ISD::ArgFlagsTy Flags;
6665 unsigned OriginalAlignment =
6666 TD->getABITypeAlignment(ArgTy);
6667
6668 if (F.paramHasAttr(Idx, Attribute::ZExt))
6669 Flags.setZExt();
6670 if (F.paramHasAttr(Idx, Attribute::SExt))
6671 Flags.setSExt();
6672 if (F.paramHasAttr(Idx, Attribute::InReg))
6673 Flags.setInReg();
6674 if (F.paramHasAttr(Idx, Attribute::StructRet))
6675 Flags.setSRet();
6676 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6677 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006678 PointerType *Ty = cast<PointerType>(I->getType());
6679 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006680 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006681 // For ByVal, alignment should be passed from FE. BE will guess if
6682 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006683 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006684 if (F.getParamAlignment(Idx))
6685 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006686 else
6687 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006688 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006689 }
6690 if (F.paramHasAttr(Idx, Attribute::Nest))
6691 Flags.setNest();
6692 Flags.setOrigAlign(OriginalAlignment);
6693
Owen Anderson23b9b192009-08-12 00:36:31 +00006694 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6695 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006696 for (unsigned i = 0; i != NumRegs; ++i) {
6697 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6698 if (NumRegs > 1 && i == 0)
6699 MyFlags.Flags.setSplit();
6700 // if it isn't first piece, alignment must be 1
6701 else if (i > 0)
6702 MyFlags.Flags.setOrigAlign(1);
6703 Ins.push_back(MyFlags);
6704 }
6705 }
6706 }
6707
6708 // Call the target to set up the argument values.
6709 SmallVector<SDValue, 8> InVals;
6710 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6711 F.isVarArg(), Ins,
6712 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006713
6714 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006715 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006716 "LowerFormalArguments didn't return a valid chain!");
6717 assert(InVals.size() == Ins.size() &&
6718 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006719 DEBUG({
6720 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6721 assert(InVals[i].getNode() &&
6722 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006723 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006724 "LowerFormalArguments emitted a value with the wrong type!");
6725 }
6726 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006727
Dan Gohman5e866062009-08-06 15:37:27 +00006728 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006729 DAG.setRoot(NewRoot);
6730
6731 // Set up the argument values.
6732 unsigned i = 0;
6733 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006734 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006735 // Create a virtual register for the sret pointer, and put in a copy
6736 // from the sret argument into it.
6737 SmallVector<EVT, 1> ValueVTs;
6738 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6739 EVT VT = ValueVTs[0];
6740 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6741 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006742 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006743 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006744
Dan Gohman2048b852009-11-23 18:04:58 +00006745 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006746 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6747 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006748 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006749 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6750 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006751 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006752
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006753 // i indexes lowered arguments. Bump it past the hidden sret argument.
6754 // Idx indexes LLVM arguments. Don't touch it.
6755 ++i;
6756 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006757
Dan Gohman46510a72010-04-15 01:51:59 +00006758 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006759 ++I, ++Idx) {
6760 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006761 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006762 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006763 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006764
6765 // If this argument is unused then remember its value. It is used to generate
6766 // debugging information.
6767 if (I->use_empty() && NumValues)
6768 SDB->setUnusedArgValue(I, InVals[i]);
6769
Eli Friedman23d32432011-05-05 16:53:34 +00006770 for (unsigned Val = 0; Val != NumValues; ++Val) {
6771 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006772 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6773 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006774
6775 if (!I->use_empty()) {
6776 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6777 if (F.paramHasAttr(Idx, Attribute::SExt))
6778 AssertOp = ISD::AssertSext;
6779 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6780 AssertOp = ISD::AssertZext;
6781
Bill Wendling46ada192010-03-02 01:55:18 +00006782 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006783 NumParts, PartVT, VT,
6784 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006785 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006786
Dan Gohman98ca4f22009-08-05 01:29:28 +00006787 i += NumParts;
6788 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006789
Eli Friedman23d32432011-05-05 16:53:34 +00006790 // We don't need to do anything else for unused arguments.
6791 if (ArgValues.empty())
6792 continue;
6793
Devang Patel9aee3352011-09-08 22:59:09 +00006794 // Note down frame index.
6795 if (FrameIndexSDNode *FI =
6796 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6797 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006798
Eli Friedman23d32432011-05-05 16:53:34 +00006799 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6800 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006801
Eli Friedman23d32432011-05-05 16:53:34 +00006802 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006803 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006804 if (LoadSDNode *LNode =
6805 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6806 if (FrameIndexSDNode *FI =
6807 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6808 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6809 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006810
Eli Friedman23d32432011-05-05 16:53:34 +00006811 // If this argument is live outside of the entry block, insert a copy from
6812 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006813 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006814 // If we can, though, try to skip creating an unnecessary vreg.
6815 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006816 // general. It's also subtly incompatible with the hacks FastISel
6817 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006818 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6819 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6820 FuncInfo->ValueMap[I] = Reg;
6821 continue;
6822 }
6823 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006824 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006825 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006826 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006827 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006828 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006829
Dan Gohman98ca4f22009-08-05 01:29:28 +00006830 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006831
6832 // Finally, if the target has anything special to do, allow it to do so.
6833 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006834 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006835}
6836
6837/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6838/// ensure constants are generated when needed. Remember the virtual registers
6839/// that need to be added to the Machine PHI nodes as input. We cannot just
6840/// directly add them, because expansion might result in multiple MBB's for one
6841/// BB. As such, the start of the BB might correspond to a different MBB than
6842/// the end.
6843///
6844void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006845SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006846 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006847
6848 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6849
6850 // Check successor nodes' PHI nodes that expect a constant to be available
6851 // from this block.
6852 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006853 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006854 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006855 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006857 // If this terminator has multiple identical successors (common for
6858 // switches), only handle each succ once.
6859 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006861 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006862
6863 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6864 // nodes and Machine PHI nodes, but the incoming operands have not been
6865 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006866 for (BasicBlock::const_iterator I = SuccBB->begin();
6867 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006868 // Ignore dead phi's.
6869 if (PN->use_empty()) continue;
6870
Rafael Espindola3fa82832011-05-13 15:18:06 +00006871 // Skip empty types
6872 if (PN->getType()->isEmptyTy())
6873 continue;
6874
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006875 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006876 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006877
Dan Gohman46510a72010-04-15 01:51:59 +00006878 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006879 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006880 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006881 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006882 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006883 }
6884 Reg = RegOut;
6885 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006886 DenseMap<const Value *, unsigned>::iterator I =
6887 FuncInfo.ValueMap.find(PHIOp);
6888 if (I != FuncInfo.ValueMap.end())
6889 Reg = I->second;
6890 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006891 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006892 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006893 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006894 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006895 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006896 }
6897 }
6898
6899 // Remember that this register needs to added to the machine PHI node as
6900 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006901 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006902 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6903 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006904 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006905 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006906 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006907 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006908 Reg += NumRegisters;
6909 }
6910 }
6911 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006912 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006913}