blob: cd72fe7003d2a77ad8e3de25f958e4ba30fd5dd2 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000051#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000052#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000053#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000054#include "llvm/Target/TargetMachine.h"
Dan Gohman66336ed2009-11-23 17:42:46 +000055#include "FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000056using namespace llvm;
57
Dan Gohman46510a72010-04-15 01:51:59 +000058unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +000059 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +000060 // Don't handle non-simple values in FastISel.
61 if (!RealVT.isSimple())
62 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000063
64 // Ignore illegal types. We must do this before looking up the value
65 // in ValueMap because Arguments are given virtual registers regardless
66 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +000067 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000068 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +000069 // Promote MVT::i1 to a legal type though, because it's common and easy.
70 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +000071 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000072 else
73 return 0;
74 }
75
Dan Gohman104e4ce2008-09-03 23:32:19 +000076 // Look up the value to see if we already have a register for it. We
77 // cache values defined by Instructions across blocks, and other values
78 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +000079 // def-dominates-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000080 if (ValueMap.count(V))
81 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000082 unsigned Reg = LocalValueMap[V];
83 if (Reg != 0)
84 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000085
Dan Gohman46510a72010-04-15 01:51:59 +000086 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000087 if (CI->getValue().getActiveBits() <= 64)
88 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000089 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000090 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000091 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000092 // Translate this as an integer zero so that it can be
93 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +000094 Reg =
95 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +000096 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman4183e312010-04-13 17:07:06 +000097 // Try to emit the constant directly.
Dan Gohman104e4ce2008-09-03 23:32:19 +000098 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000099
100 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000101 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000102 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000104
105 uint64_t x[2];
106 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000107 bool isExact;
108 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
109 APFloat::rmTowardZero, &isExact);
110 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000111 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000112
Owen Andersone922c022009-07-22 00:24:57 +0000113 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000114 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000115 if (IntegerReg != 0)
116 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
117 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000118 }
Dan Gohman46510a72010-04-15 01:51:59 +0000119 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman32acbc12010-04-14 02:33:23 +0000120 if (!SelectOperator(Op, Op->getOpcode())) return 0;
121 Reg = LocalValueMap[Op];
Dan Gohman205d9252008-08-28 21:19:07 +0000122 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000123 Reg = createResultReg(TLI.getRegClassFor(VT));
Chris Lattner518bb532010-02-09 19:54:29 +0000124 BuildMI(MBB, DL, TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000125 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000126
Dan Gohmandceffe62008-09-25 01:28:51 +0000127 // If target-independent code couldn't handle the value, give target-specific
128 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000129 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000130 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000131
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000132 // Don't cache constant materializations in the general ValueMap.
133 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000134 if (Reg != 0)
135 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000136 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000137}
138
Dan Gohman46510a72010-04-15 01:51:59 +0000139unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000140 // Look up the value to see if we already have a register for it. We
141 // cache values defined by Instructions across blocks, and other values
142 // only locally. This is because Instructions already have the SSA
143 // def-dominatess-use requirement enforced.
144 if (ValueMap.count(V))
145 return ValueMap[V];
146 return LocalValueMap[V];
147}
148
Owen Andersoncc54e762008-08-30 00:38:46 +0000149/// UpdateValueMap - Update the value map to include the new mapping for this
150/// instruction, or insert an extra copy to get the result in a previous
151/// determined register.
152/// NOTE: This is only necessary because we might select a block that uses
153/// a value before we select the block that defines the value. It might be
154/// possible to fix this by selecting blocks in reverse postorder.
Dan Gohman46510a72010-04-15 01:51:59 +0000155unsigned FastISel::UpdateValueMap(const Value *I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000156 if (!isa<Instruction>(I)) {
157 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000158 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000159 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000160
161 unsigned &AssignedReg = ValueMap[I];
162 if (AssignedReg == 0)
163 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000164 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000165 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
166 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
167 Reg, RegClass, RegClass);
168 }
169 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000170}
171
Dan Gohman46510a72010-04-15 01:51:59 +0000172unsigned FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000173 unsigned IdxN = getRegForValue(Idx);
174 if (IdxN == 0)
175 // Unhandled operand. Halt "fast" selection and bail.
176 return 0;
177
178 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000179 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000180 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000181 if (IdxVT.bitsLT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000182 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000183 else if (IdxVT.bitsGT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000184 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000185 return IdxN;
186}
187
Dan Gohmanbdedd442008-08-20 00:11:48 +0000188/// SelectBinaryOp - Select and emit code for a binary operator instruction,
189/// which has an opcode which directly corresponds to the given ISD opcode.
190///
Dan Gohman46510a72010-04-15 01:51:59 +0000191bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000192 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000194 // Unhandled type. Halt "fast" selection and bail.
195 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000196
Dan Gohmanb71fea22008-08-26 20:52:40 +0000197 // We only handle legal types. For example, on x86-32 the instruction
198 // selector contains all of the 64-bit instructions from x86-64,
199 // under the assumption that i64 won't be used if the target doesn't
200 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000201 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000203 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000205 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
206 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000207 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000208 else
209 return false;
210 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000211
Dan Gohman3df24e62008-09-03 23:12:08 +0000212 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000213 if (Op0 == 0)
214 // Unhandled operand. Halt "fast" selection and bail.
215 return false;
216
217 // Check if the second operand is a constant and handle it appropriately.
218 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000219 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
220 ISDOpcode, Op0, CI->getZExtValue());
221 if (ResultReg != 0) {
222 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000223 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000224 return true;
225 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000226 }
227
Dan Gohman10df0fa2008-08-27 01:09:54 +0000228 // Check if the second operand is a constant float.
229 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000230 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
231 ISDOpcode, Op0, CF);
232 if (ResultReg != 0) {
233 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000234 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000235 return true;
236 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000237 }
238
Dan Gohman3df24e62008-09-03 23:12:08 +0000239 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000240 if (Op1 == 0)
241 // Unhandled operand. Halt "fast" selection and bail.
242 return false;
243
Dan Gohmanad368ac2008-08-27 18:10:19 +0000244 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000245 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
246 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000247 if (ResultReg == 0)
248 // Target-specific code wasn't able to find a machine opcode for
249 // the given ISD opcode and type. Halt "fast" selection and bail.
250 return false;
251
Dan Gohman8014e862008-08-20 00:23:20 +0000252 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000253 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000254 return true;
255}
256
Dan Gohman46510a72010-04-15 01:51:59 +0000257bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000258 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000259 if (N == 0)
260 // Unhandled operand. Halt "fast" selection and bail.
261 return false;
262
263 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000265 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
266 E = I->op_end(); OI != E; ++OI) {
267 const Value *Idx = *OI;
Evan Cheng83785c82008-08-20 22:45:34 +0000268 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
269 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
270 if (Field) {
271 // N = N + Offset
272 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
273 // FIXME: This can be optimized by combining the add with a
274 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000275 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000276 if (N == 0)
277 // Unhandled operand. Halt "fast" selection and bail.
278 return false;
279 }
280 Ty = StTy->getElementType(Field);
281 } else {
282 Ty = cast<SequentialType>(Ty)->getElementType();
283
284 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000285 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Evan Cheng83785c82008-08-20 22:45:34 +0000286 if (CI->getZExtValue() == 0) continue;
287 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000288 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000289 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000290 if (N == 0)
291 // Unhandled operand. Halt "fast" selection and bail.
292 return false;
293 continue;
294 }
295
296 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000297 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000298 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000299 if (IdxN == 0)
300 // Unhandled operand. Halt "fast" selection and bail.
301 return false;
302
Dan Gohman80bc6e22008-08-26 20:57:08 +0000303 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000304 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000305 if (IdxN == 0)
306 // Unhandled operand. Halt "fast" selection and bail.
307 return false;
308 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000309 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000310 if (N == 0)
311 // Unhandled operand. Halt "fast" selection and bail.
312 return false;
313 }
314 }
315
316 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000317 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000318 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000319}
320
Dan Gohman46510a72010-04-15 01:51:59 +0000321bool FastISel::SelectCall(const User *I) {
322 const Function *F = cast<CallInst>(I)->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000323 if (!F) return false;
324
Dan Gohman4183e312010-04-13 17:07:06 +0000325 // Handle selected intrinsic function calls.
Dan Gohman33134c42008-09-25 17:05:24 +0000326 unsigned IID = F->getIntrinsicID();
327 switch (IID) {
328 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000329 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +0000330 const DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Chris Lattnerd850ac72010-04-05 02:19:28 +0000331 if (!DIDescriptor::ValidDebugInfo(DI->getVariable(), CodeGenOpt::None) ||
Chris Lattnered3a8062010-04-05 06:05:26 +0000332 !MF.getMMI().hasDebugInfo())
Devang Patel7e1e31f2009-07-02 22:43:26 +0000333 return true;
334
Dan Gohman46510a72010-04-15 01:51:59 +0000335 const Value *Address = DI->getAddress();
Dale Johannesendc918562010-02-06 02:26:02 +0000336 if (!Address)
337 return true;
Dale Johannesen343b42e2010-04-07 01:15:14 +0000338 if (isa<UndefValue>(Address))
339 return true;
Dan Gohman46510a72010-04-15 01:51:59 +0000340 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000341 // Don't handle byval struct arguments or VLAs, for example.
342 if (!AI) break;
343 DenseMap<const AllocaInst*, int>::iterator SI =
344 StaticAllocaMap.find(AI);
345 if (SI == StaticAllocaMap.end()) break; // VLAs.
346 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +0000347 if (!DI->getDebugLoc().isUnknown())
Chris Lattnered3a8062010-04-05 06:05:26 +0000348 MF.getMMI().setVariableDbgInfo(DI->getVariable(), FI, DI->getDebugLoc());
Chris Lattner870cfcf2010-03-31 03:34:40 +0000349
Dale Johannesen10fedd22010-02-10 00:11:11 +0000350 // Building the map above is target independent. Generating DBG_VALUE
Dale Johannesen5ed17ae2010-01-26 00:09:58 +0000351 // inline is target dependent; do this now.
352 (void)TargetSelectInstruction(cast<Instruction>(I));
Dan Gohman33134c42008-09-25 17:05:24 +0000353 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000354 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000355 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000356 // This form of DBG_VALUE is target-independent.
Dan Gohman46510a72010-04-15 01:51:59 +0000357 const DbgValueInst *DI = cast<DbgValueInst>(I);
Dale Johannesen45df7612010-02-26 20:01:55 +0000358 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000359 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000360 if (!V) {
361 // Currently the optimizer can produce this; insert an undef to
362 // help debugging. Probably the optimizer should not do this.
363 BuildMI(MBB, DL, II).addReg(0U).addImm(DI->getOffset()).
364 addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000365 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dale Johannesen45df7612010-02-26 20:01:55 +0000366 BuildMI(MBB, DL, II).addImm(CI->getZExtValue()).addImm(DI->getOffset()).
367 addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000368 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dale Johannesen45df7612010-02-26 20:01:55 +0000369 BuildMI(MBB, DL, II).addFPImm(CF).addImm(DI->getOffset()).
370 addMetadata(DI->getVariable());
371 } else if (unsigned Reg = lookUpRegForValue(V)) {
372 BuildMI(MBB, DL, II).addReg(Reg, RegState::Debug).addImm(DI->getOffset()).
373 addMetadata(DI->getVariable());
374 } else {
375 // We can't yet handle anything else here because it would require
376 // generating code, thus altering codegen because of debug info.
377 // Insert an undef so we can see what we dropped.
378 BuildMI(MBB, DL, II).addReg(0U).addImm(DI->getOffset()).
379 addMetadata(DI->getVariable());
380 }
381 return true;
382 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000383 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000384 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000385 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
386 default: break;
387 case TargetLowering::Expand: {
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000388 assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000389 unsigned Reg = TLI.getExceptionAddressRegister();
390 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
391 unsigned ResultReg = createResultReg(RC);
392 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
393 Reg, RC, RC);
394 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000395 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000396 UpdateValueMap(I, ResultReg);
397 return true;
398 }
399 }
400 break;
401 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000402 case Intrinsic::eh_selector: {
Owen Andersone50ed302009-08-10 22:56:29 +0000403 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000404 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
405 default: break;
406 case TargetLowering::Expand: {
Chris Lattnered3a8062010-04-05 06:05:26 +0000407 if (MBB->isLandingPad())
408 AddCatchInfo(*cast<CallInst>(I), &MF.getMMI(), MBB);
409 else {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000410#ifndef NDEBUG
Chris Lattnered3a8062010-04-05 06:05:26 +0000411 CatchInfoLost.insert(cast<CallInst>(I));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000412#endif
Chris Lattnered3a8062010-04-05 06:05:26 +0000413 // FIXME: Mark exception selector register as live in. Hack for PR1508.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000414 unsigned Reg = TLI.getExceptionSelectorRegister();
Chris Lattnered3a8062010-04-05 06:05:26 +0000415 if (Reg) MBB->addLiveIn(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000416 }
Chris Lattnered3a8062010-04-05 06:05:26 +0000417
418 unsigned Reg = TLI.getExceptionSelectorRegister();
419 EVT SrcVT = TLI.getPointerTy();
420 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
421 unsigned ResultReg = createResultReg(RC);
422 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, Reg,
423 RC, RC);
424 assert(InsertedCopy && "Can't copy address registers!");
425 InsertedCopy = InsertedCopy;
426
427 // Cast the register to the type of the selector.
428 if (SrcVT.bitsGT(MVT::i32))
429 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
430 ResultReg);
431 else if (SrcVT.bitsLT(MVT::i32))
432 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
433 ISD::SIGN_EXTEND, ResultReg);
434 if (ResultReg == 0)
435 // Unhandled operand. Halt "fast" selection and bail.
436 return false;
437
438 UpdateValueMap(I, ResultReg);
439
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000440 return true;
441 }
442 }
443 break;
444 }
Dan Gohman33134c42008-09-25 17:05:24 +0000445 }
Dan Gohman4183e312010-04-13 17:07:06 +0000446
447 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000448 return false;
449}
450
Dan Gohman46510a72010-04-15 01:51:59 +0000451bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000452 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
453 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000454
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
456 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000457 // Unhandled type. Halt "fast" selection and bail.
458 return false;
459
Dan Gohman474d3b32009-03-13 23:53:06 +0000460 // Check if the destination type is legal. Or as a special case,
461 // it may be i1 if we're doing a truncate because that's
462 // easy and somewhat common.
463 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000465 // Unhandled type. Halt "fast" selection and bail.
466 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000467
468 // Check if the source operand is legal. Or as a special case,
469 // it may be i1 if we're doing zero-extension because that's
470 // easy and somewhat common.
471 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000473 // Unhandled type. Halt "fast" selection and bail.
474 return false;
475
Dan Gohman3df24e62008-09-03 23:12:08 +0000476 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000477 if (!InputReg)
478 // Unhandled operand. Halt "fast" selection and bail.
479 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000480
481 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000483 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000484 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
485 if (!InputReg)
486 return false;
487 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000488 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000490 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000491
Owen Andersond0533c92008-08-26 23:46:32 +0000492 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
493 DstVT.getSimpleVT(),
494 Opcode,
495 InputReg);
496 if (!ResultReg)
497 return false;
498
Dan Gohman3df24e62008-09-03 23:12:08 +0000499 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000500 return true;
501}
502
Dan Gohman46510a72010-04-15 01:51:59 +0000503bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000504 // If the bitcast doesn't change the type, just use the operand value.
505 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000506 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000507 if (Reg == 0)
508 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000509 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000510 return true;
511 }
512
513 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000514 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
515 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000516
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
518 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000519 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
520 // Unhandled type. Halt "fast" selection and bail.
521 return false;
522
Dan Gohman3df24e62008-09-03 23:12:08 +0000523 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000524 if (Op0 == 0)
525 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000526 return false;
527
Dan Gohmanad368ac2008-08-27 18:10:19 +0000528 // First, try to perform the bitcast by inserting a reg-reg copy.
529 unsigned ResultReg = 0;
530 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
531 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
532 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
533 ResultReg = createResultReg(DstClass);
534
535 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
536 Op0, DstClass, SrcClass);
537 if (!InsertedCopy)
538 ResultReg = 0;
539 }
540
541 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
542 if (!ResultReg)
543 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
544 ISD::BIT_CONVERT, Op0);
545
546 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000547 return false;
548
Dan Gohman3df24e62008-09-03 23:12:08 +0000549 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000550 return true;
551}
552
Dan Gohman3df24e62008-09-03 23:12:08 +0000553bool
Dan Gohman46510a72010-04-15 01:51:59 +0000554FastISel::SelectInstruction(const Instruction *I) {
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000555 DL = I->getDebugLoc();
556
Dan Gohman6e3ff372009-12-05 01:27:58 +0000557 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000558 if (SelectOperator(I, I->getOpcode())) {
559 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000560 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000561 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000562
563 // Next, try calling the target to attempt to handle the instruction.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000564 if (TargetSelectInstruction(I)) {
565 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000566 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000567 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000568
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000569 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000570 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000571}
572
Dan Gohmand98d6202008-10-02 22:15:21 +0000573/// FastEmitBranch - Emit an unconditional branch to the given block,
574/// unless it is the immediate (fall-through) successor, and update
575/// the CFG.
576void
577FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000578 if (MBB->isLayoutSuccessor(MSucc)) {
579 // The unconditional fall-through case, which needs no instructions.
580 } else {
581 // The unconditional branch case.
582 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
583 }
584 MBB->addSuccessor(MSucc);
585}
586
Dan Gohman3d45a852009-09-03 22:53:57 +0000587/// SelectFNeg - Emit an FNeg operation.
588///
589bool
Dan Gohman46510a72010-04-15 01:51:59 +0000590FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000591 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
592 if (OpReg == 0) return false;
593
Dan Gohman4a215a12009-09-11 00:36:43 +0000594 // If the target has ISD::FNEG, use it.
595 EVT VT = TLI.getValueType(I->getType());
596 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
597 ISD::FNEG, OpReg);
598 if (ResultReg != 0) {
599 UpdateValueMap(I, ResultReg);
600 return true;
601 }
602
Dan Gohman5e5abb72009-09-11 00:34:46 +0000603 // Bitcast the value to integer, twiddle the sign bit with xor,
604 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000605 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000606 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
607 if (!TLI.isTypeLegal(IntVT))
608 return false;
609
610 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
611 ISD::BIT_CONVERT, OpReg);
612 if (IntReg == 0)
613 return false;
614
615 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR, IntReg,
616 UINT64_C(1) << (VT.getSizeInBits()-1),
617 IntVT.getSimpleVT());
618 if (IntResultReg == 0)
619 return false;
620
621 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
622 ISD::BIT_CONVERT, IntResultReg);
Dan Gohman3d45a852009-09-03 22:53:57 +0000623 if (ResultReg == 0)
624 return false;
625
626 UpdateValueMap(I, ResultReg);
627 return true;
628}
629
Dan Gohman40b189e2008-09-05 18:18:20 +0000630bool
Dan Gohman46510a72010-04-15 01:51:59 +0000631FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000632 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000633 case Instruction::Add:
634 return SelectBinaryOp(I, ISD::ADD);
635 case Instruction::FAdd:
636 return SelectBinaryOp(I, ISD::FADD);
637 case Instruction::Sub:
638 return SelectBinaryOp(I, ISD::SUB);
639 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000640 // FNeg is currently represented in LLVM IR as a special case of FSub.
641 if (BinaryOperator::isFNeg(I))
642 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000643 return SelectBinaryOp(I, ISD::FSUB);
644 case Instruction::Mul:
645 return SelectBinaryOp(I, ISD::MUL);
646 case Instruction::FMul:
647 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000648 case Instruction::SDiv:
649 return SelectBinaryOp(I, ISD::SDIV);
650 case Instruction::UDiv:
651 return SelectBinaryOp(I, ISD::UDIV);
652 case Instruction::FDiv:
653 return SelectBinaryOp(I, ISD::FDIV);
654 case Instruction::SRem:
655 return SelectBinaryOp(I, ISD::SREM);
656 case Instruction::URem:
657 return SelectBinaryOp(I, ISD::UREM);
658 case Instruction::FRem:
659 return SelectBinaryOp(I, ISD::FREM);
660 case Instruction::Shl:
661 return SelectBinaryOp(I, ISD::SHL);
662 case Instruction::LShr:
663 return SelectBinaryOp(I, ISD::SRL);
664 case Instruction::AShr:
665 return SelectBinaryOp(I, ISD::SRA);
666 case Instruction::And:
667 return SelectBinaryOp(I, ISD::AND);
668 case Instruction::Or:
669 return SelectBinaryOp(I, ISD::OR);
670 case Instruction::Xor:
671 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000672
Dan Gohman3df24e62008-09-03 23:12:08 +0000673 case Instruction::GetElementPtr:
674 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000675
Dan Gohman3df24e62008-09-03 23:12:08 +0000676 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000677 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000678
Dan Gohman3df24e62008-09-03 23:12:08 +0000679 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000680 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohman3df24e62008-09-03 23:12:08 +0000681 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000682 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000683 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000684 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000685
686 // Conditional branches are not handed yet.
687 // Halt "fast" selection and bail.
688 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000689 }
690
Dan Gohman087c8502008-09-05 01:08:41 +0000691 case Instruction::Unreachable:
692 // Nothing to emit.
693 return true;
694
Dan Gohman3df24e62008-09-03 23:12:08 +0000695 case Instruction::PHI:
696 // PHI nodes are already emitted.
697 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000698
699 case Instruction::Alloca:
700 // FunctionLowering has the static-sized case covered.
701 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
702 return true;
703
704 // Dynamic-sized alloca is not handled yet.
705 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000706
Dan Gohman33134c42008-09-25 17:05:24 +0000707 case Instruction::Call:
708 return SelectCall(I);
709
Dan Gohman3df24e62008-09-03 23:12:08 +0000710 case Instruction::BitCast:
711 return SelectBitCast(I);
712
713 case Instruction::FPToSI:
714 return SelectCast(I, ISD::FP_TO_SINT);
715 case Instruction::ZExt:
716 return SelectCast(I, ISD::ZERO_EXTEND);
717 case Instruction::SExt:
718 return SelectCast(I, ISD::SIGN_EXTEND);
719 case Instruction::Trunc:
720 return SelectCast(I, ISD::TRUNCATE);
721 case Instruction::SIToFP:
722 return SelectCast(I, ISD::SINT_TO_FP);
723
724 case Instruction::IntToPtr: // Deliberate fall-through.
725 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000726 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
727 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000728 if (DstVT.bitsGT(SrcVT))
729 return SelectCast(I, ISD::ZERO_EXTEND);
730 if (DstVT.bitsLT(SrcVT))
731 return SelectCast(I, ISD::TRUNCATE);
732 unsigned Reg = getRegForValue(I->getOperand(0));
733 if (Reg == 0) return false;
734 UpdateValueMap(I, Reg);
735 return true;
736 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000737
Dan Gohman3df24e62008-09-03 23:12:08 +0000738 default:
739 // Unhandled instruction. Halt "fast" selection and bail.
740 return false;
741 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000742}
743
Dan Gohman3df24e62008-09-03 23:12:08 +0000744FastISel::FastISel(MachineFunction &mf,
745 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000746 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000747 DenseMap<const AllocaInst *, int> &am
748#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +0000749 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000750#endif
751 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000752 : MBB(0),
753 ValueMap(vm),
754 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000755 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000756#ifndef NDEBUG
757 CatchInfoLost(cil),
758#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000759 MF(mf),
760 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000761 MFI(*MF.getFrameInfo()),
762 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000763 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000764 TD(*TM.getTargetData()),
765 TII(*TM.getInstrInfo()),
Owen Andersone922c022009-07-22 00:24:57 +0000766 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000767}
768
Dan Gohmane285a742008-08-14 21:51:29 +0000769FastISel::~FastISel() {}
770
Owen Anderson825b72b2009-08-11 20:47:22 +0000771unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000772 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000773 return 0;
774}
775
Owen Anderson825b72b2009-08-11 20:47:22 +0000776unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000777 unsigned, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000778 return 0;
779}
780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000782 unsigned, unsigned /*Op0*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000783 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000784 return 0;
785}
786
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000787unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000788 return 0;
789}
790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +0000792 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000793 return 0;
794}
795
Owen Anderson825b72b2009-08-11 20:47:22 +0000796unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000797 unsigned, unsigned /*Op0*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000798 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000799 return 0;
800}
801
Owen Anderson825b72b2009-08-11 20:47:22 +0000802unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000803 unsigned, unsigned /*Op0*/,
Dan Gohman46510a72010-04-15 01:51:59 +0000804 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000805 return 0;
806}
807
Owen Anderson825b72b2009-08-11 20:47:22 +0000808unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000809 unsigned,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000810 unsigned /*Op0*/, unsigned /*Op1*/,
811 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000812 return 0;
813}
814
815/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
816/// to emit an instruction with an immediate operand using FastEmit_ri.
817/// If that fails, it materializes the immediate into a register and try
818/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000819unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000820 unsigned Op0, uint64_t Imm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 MVT ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000822 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000823 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000824 if (ResultReg != 0)
825 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000826 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000827 if (MaterialReg == 0)
828 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000829 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000830}
831
Dan Gohman10df0fa2008-08-27 01:09:54 +0000832/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
833/// to emit an instruction with a floating-point immediate operand using
834/// FastEmit_rf. If that fails, it materializes the immediate into a register
835/// and try FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000836unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode,
Dan Gohman46510a72010-04-15 01:51:59 +0000837 unsigned Op0, const ConstantFP *FPImm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000839 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000840 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000841 if (ResultReg != 0)
842 return ResultReg;
843
844 // Materialize the constant in a register.
845 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
846 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000847 // If the target doesn't have a way to directly enter a floating-point
848 // value into a register, use an alternate approach.
849 // TODO: The current approach only supports floating-point constants
850 // that can be constructed by conversion from integer values. This should
851 // be replaced by code that creates a load from a constant-pool entry,
852 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000853 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000854 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +0000855
856 uint64_t x[2];
857 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000858 bool isExact;
859 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
860 APFloat::rmTowardZero, &isExact);
861 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000862 return 0;
863 APInt IntVal(IntBitWidth, 2, x);
864
865 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
866 ISD::Constant, IntVal.getZExtValue());
867 if (IntegerReg == 0)
868 return 0;
869 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
870 ISD::SINT_TO_FP, IntegerReg);
871 if (MaterialReg == 0)
872 return 0;
873 }
874 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
875}
876
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000877unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
878 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000879}
880
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000881unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000882 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000883 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000884 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000885
Bill Wendling9bc96a52009-02-03 00:55:04 +0000886 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000887 return ResultReg;
888}
889
890unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
891 const TargetRegisterClass *RC,
892 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000893 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000894 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000895
Evan Cheng5960e4e2008-09-08 08:38:20 +0000896 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000897 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000898 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000899 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000900 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
901 II.ImplicitDefs[0], RC, RC);
902 if (!InsertedCopy)
903 ResultReg = 0;
904 }
905
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000906 return ResultReg;
907}
908
909unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
910 const TargetRegisterClass *RC,
911 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000912 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000913 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000914
Evan Cheng5960e4e2008-09-08 08:38:20 +0000915 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000916 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000917 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000918 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000919 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
920 II.ImplicitDefs[0], RC, RC);
921 if (!InsertedCopy)
922 ResultReg = 0;
923 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000924 return ResultReg;
925}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000926
927unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
928 const TargetRegisterClass *RC,
929 unsigned Op0, uint64_t Imm) {
930 unsigned ResultReg = createResultReg(RC);
931 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
932
Evan Cheng5960e4e2008-09-08 08:38:20 +0000933 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000934 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000935 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000936 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000937 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
938 II.ImplicitDefs[0], RC, RC);
939 if (!InsertedCopy)
940 ResultReg = 0;
941 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000942 return ResultReg;
943}
944
Dan Gohman10df0fa2008-08-27 01:09:54 +0000945unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
946 const TargetRegisterClass *RC,
Dan Gohman46510a72010-04-15 01:51:59 +0000947 unsigned Op0, const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000948 unsigned ResultReg = createResultReg(RC);
949 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
950
Evan Cheng5960e4e2008-09-08 08:38:20 +0000951 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000952 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000953 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000954 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000955 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
956 II.ImplicitDefs[0], RC, RC);
957 if (!InsertedCopy)
958 ResultReg = 0;
959 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000960 return ResultReg;
961}
962
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000963unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
964 const TargetRegisterClass *RC,
965 unsigned Op0, unsigned Op1, uint64_t Imm) {
966 unsigned ResultReg = createResultReg(RC);
967 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
968
Evan Cheng5960e4e2008-09-08 08:38:20 +0000969 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000970 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000971 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000972 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000973 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
974 II.ImplicitDefs[0], RC, RC);
975 if (!InsertedCopy)
976 ResultReg = 0;
977 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000978 return ResultReg;
979}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000980
981unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
982 const TargetRegisterClass *RC,
983 uint64_t Imm) {
984 unsigned ResultReg = createResultReg(RC);
985 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
986
Evan Cheng5960e4e2008-09-08 08:38:20 +0000987 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000988 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000989 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000990 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000991 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
992 II.ImplicitDefs[0], RC, RC);
993 if (!InsertedCopy)
994 ResultReg = 0;
995 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000996 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000997}
Owen Anderson8970f002008-08-27 22:30:02 +0000998
Owen Anderson825b72b2009-08-11 20:47:22 +0000999unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Evan Cheng536ab132009-01-22 09:10:11 +00001000 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +00001001 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +00001002
Evan Cheng536ab132009-01-22 09:10:11 +00001003 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Chris Lattner518bb532010-02-09 19:54:29 +00001004 const TargetInstrDesc &II = TII.get(TargetOpcode::EXTRACT_SUBREG);
Owen Anderson8970f002008-08-27 22:30:02 +00001005
Evan Cheng5960e4e2008-09-08 08:38:20 +00001006 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +00001007 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001008 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +00001009 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001010 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1011 II.ImplicitDefs[0], RC, RC);
1012 if (!InsertedCopy)
1013 ResultReg = 0;
1014 }
Owen Anderson8970f002008-08-27 22:30:02 +00001015 return ResultReg;
1016}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001017
1018/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1019/// with all but the least significant bit set to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +00001020unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001021 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1022}