blob: 3a3030a3e6d19d9dd4ae3c2ca0384a6ce33f76ba [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner47f01f12005-09-08 19:50:41 +000017
Chris Lattner47f01f12005-09-08 19:50:41 +000018//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000019// PowerPC specific transformation functions and pattern fragments.
20//
Chris Lattner8be1fa52005-10-19 01:38:02 +000021def GET_ZERO : SDNodeXForm<add, [{return getI32Imm(0);}]>; // HACK
22def GET_32 : SDNodeXForm<add, [{ return getI32Imm(32);}]>; // HACK
Nate Begeman8d948322005-10-19 01:12:32 +000023
Chris Lattner2eb25172005-09-09 00:39:56 +000024def LO16 : SDNodeXForm<imm, [{
25 // Transformation function: get the low 16 bits.
26 return getI32Imm((unsigned short)N->getValue());
27}]>;
28
29def HI16 : SDNodeXForm<imm, [{
30 // Transformation function: shift the immediate value down into the low bits.
31 return getI32Imm((unsigned)N->getValue() >> 16);
32}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000033
Chris Lattner79d0e9f2005-09-28 23:07:13 +000034def HA16 : SDNodeXForm<imm, [{
35 // Transformation function: shift the immediate value down into the low bits.
36 signed int Val = N->getValue();
37 return getI32Imm((Val - (signed short)Val) >> 16);
38}]>;
39
40
Chris Lattner3e63ead2005-09-08 17:33:10 +000041def immSExt16 : PatLeaf<(imm), [{
42 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
43 // field. Used by instructions like 'addi'.
44 return (int)N->getValue() == (short)N->getValue();
45}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +000046def immZExt16 : PatLeaf<(imm), [{
47 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
48 // field. Used by instructions like 'ori'.
49 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000050}], LO16>;
51
Chris Lattner3e63ead2005-09-08 17:33:10 +000052def imm16Shifted : PatLeaf<(imm), [{
53 // imm16Shifted predicate - True if only bits in the top 16-bits of the
54 // immediate are set. Used by instructions like 'addis'.
55 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000056}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000057
Chris Lattnerbfde0802005-09-08 17:40:49 +000058/*
59// Example of a legalize expander: Only for PPC64.
60def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
61 [(set f64:$tmp , (FCTIDZ f64:$src)),
62 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
63 (store f64:$tmp, i32:$tmpFI),
64 (set i64:$dst, (load i32:$tmpFI))],
65 Subtarget_PPC64>;
66*/
Chris Lattner3e63ead2005-09-08 17:33:10 +000067
Chris Lattner47f01f12005-09-08 19:50:41 +000068//===----------------------------------------------------------------------===//
69// PowerPC Flag Definitions.
70
Chris Lattner0bdc6f12005-04-19 04:32:54 +000071class isPPC64 { bit PPC64 = 1; }
72class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +000073class isDOT {
74 list<Register> Defs = [CR0];
75 bit RC = 1;
76}
Chris Lattner0bdc6f12005-04-19 04:32:54 +000077
Chris Lattner47f01f12005-09-08 19:50:41 +000078
79
80//===----------------------------------------------------------------------===//
81// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +000082
Chris Lattner4345a4a2005-09-14 20:53:05 +000083def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +000084 let PrintMethod = "printU5ImmOperand";
85}
Chris Lattner4345a4a2005-09-14 20:53:05 +000086def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +000087 let PrintMethod = "printU6ImmOperand";
88}
Chris Lattner4345a4a2005-09-14 20:53:05 +000089def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +000090 let PrintMethod = "printS16ImmOperand";
91}
Chris Lattner4345a4a2005-09-14 20:53:05 +000092def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +000093 let PrintMethod = "printU16ImmOperand";
94}
Chris Lattner841d12d2005-10-18 16:51:22 +000095def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
96 let PrintMethod = "printS16X4ImmOperand";
97}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000098def target : Operand<i32> {
99 let PrintMethod = "printBranchOperand";
100}
101def piclabel: Operand<i32> {
102 let PrintMethod = "printPICLabel";
103}
Nate Begemaned428532004-09-04 05:00:00 +0000104def symbolHi: Operand<i32> {
105 let PrintMethod = "printSymbolHi";
106}
107def symbolLo: Operand<i32> {
108 let PrintMethod = "printSymbolLo";
109}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000110def crbitm: Operand<i8> {
111 let PrintMethod = "printcrbitm";
112}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000113
Chris Lattner47f01f12005-09-08 19:50:41 +0000114
115
116//===----------------------------------------------------------------------===//
117// PowerPC Instruction Definitions.
118
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000119// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000120def PHI : Pseudo<(ops variable_ops), "; PHI">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000121
Nate Begemanb816f022004-10-07 22:30:03 +0000122let isLoad = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000123def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKDOWN">;
124def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +0000125}
Chris Lattner2b544002005-08-24 23:08:16 +0000126def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
Chris Lattner919c0322005-10-01 01:35:02 +0000127def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8">;
128def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4">;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000129
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000130// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
131// scheduler into a branch sequence.
132let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
133 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
134 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner919c0322005-10-01 01:35:02 +0000135 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
136 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
137 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner218a15d2005-09-02 21:18:00 +0000138 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000139}
140
141
Chris Lattner47f01f12005-09-08 19:50:41 +0000142let isTerminator = 1 in {
143 let isReturn = 1 in
144 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
145 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
146}
147
Chris Lattner7a823bd2005-02-15 20:26:49 +0000148let Defs = [LR] in
149 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000150
Misha Brukmanb2edb442004-06-28 18:23:35 +0000151let isBranch = 1, isTerminator = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000152 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
153 target:$true, target:$false),
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000154 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +0000155 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
156//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
157 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
158//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +0000159
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000160 // FIXME: 4*CR# needs to be added to the BI field!
161 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000162 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000163 "blt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000164 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000165 "ble $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000166 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000167 "beq $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000168 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000169 "bge $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000170 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000171 "bgt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000172 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000173 "bne $crS, $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000174}
175
Chris Lattnerfc879282005-05-15 20:11:44 +0000176let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000177 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000178 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
179 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000180 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000181 CR0,CR1,CR5,CR6,CR7] in {
182 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000183 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
184 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
185 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000186}
187
Nate Begeman07aada82004-08-30 02:28:06 +0000188// D-Form instructions. Most instructions that perform an operation on a
189// register and an immediate are of this type.
190//
Nate Begemanb816f022004-10-07 22:30:03 +0000191let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000192def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000193 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000194def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000195 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000196def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000197 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000198def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000199 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000200def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000201 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000202def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000203 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000204}
Chris Lattner57226fb2005-04-19 04:59:28 +0000205def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000206 "addi $rD, $rA, $imm",
207 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000208def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000209 "addic $rD, $rA, $imm",
210 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000211def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000212 "addic. $rD, $rA, $imm",
213 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000214def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000215 "addis $rD, $rA, $imm",
216 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000217def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000218 "la $rD, $sym($rA)",
219 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000220def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000221 "mulli $rD, $rA, $imm",
222 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000223def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000224 "subfic $rD, $rA, $imm",
Chris Lattnere0255742005-09-28 22:47:06 +0000225 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000226def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000227 "li $rD, $imm",
228 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000229def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000230 "lis $rD, $imm",
231 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000232let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000233def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000234 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000235def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000236 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000237def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000238 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000239def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000240 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000241def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000242 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000243}
Chris Lattner57226fb2005-04-19 04:59:28 +0000244def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000245 "andi. $dst, $src1, $src2",
246 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000247def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000248 "andis. $dst, $src1, $src2",
249 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000250def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000251 "ori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000252 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000253def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000254 "oris $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000255 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000256def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000257 "xori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000258 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000259def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000260 "xoris $dst, $src1, $src2",
Chris Lattner4345a4a2005-09-14 20:53:05 +0000261 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000262def NOP : DForm_4_zero<24, (ops), "nop">;
263def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000264 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000265def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000266 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000267def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
268 "cmpdi $crD, $rA, $imm">, isPPC64;
269def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000270 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000271def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000272 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000273def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
274 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000275let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000276def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000277 "lfs $rD, $disp($rA)">;
Chris Lattner919c0322005-10-01 01:35:02 +0000278def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000279 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000280}
281let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000282def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000283 "stfs $rS, $disp($rA)">;
Chris Lattner919c0322005-10-01 01:35:02 +0000284def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000285 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000286}
Nate Begemaned428532004-09-04 05:00:00 +0000287
288// DS-Form instructions. Load/Store instructions available in PPC-64
289//
Nate Begemanb816f022004-10-07 22:30:03 +0000290let isLoad = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000291def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000292 "lwa $rT, $DS($rA)">, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000293def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000294 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000295}
296let isStore = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000297def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000298 "std $rT, $DS($rA)">, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000299def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000300 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000301}
Nate Begemanc3306122004-08-21 05:56:39 +0000302
Nate Begeman07aada82004-08-30 02:28:06 +0000303// X-Form instructions. Most instructions that perform an operation on a
304// register and another register are of this type.
305//
Nate Begemanb816f022004-10-07 22:30:03 +0000306let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000307def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000308 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000309def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000310 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000311def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000312 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000313def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
314 "lwax $dst, $base, $index">, isPPC64;
315def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000316 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000317def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
318 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000319}
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000320def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
321 "nand $rA, $rS, $rB",
322 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000323def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000324 "and $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000325 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000326def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000327 "and. $rA, $rS, $rB",
328 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000329def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000330 "andc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000331 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000332def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000333 "or $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000334 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000335def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
336 "or $rA, $rS, $rB",
337 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000338def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
339 "or $rA, $rS, $rB",
340 []>;
341def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
342 "or $rA, $rS, $rB",
343 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000344def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
345 "nor $rA, $rS, $rB",
346 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000347def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000348 "or. $rA, $rS, $rB",
349 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000350def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000351 "orc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000352 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
353def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
354 "eqv $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000355 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000356def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
357 "xor $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000358 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000359def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000360 "sld $rA, $rS, $rB",
361 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000362def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000363 "slw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000364 [(set GPRC:$rA, (shl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000365def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000366 "srd $rA, $rS, $rB",
367 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000368def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000369 "srw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000370 [(set GPRC:$rA, (srl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000371def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000372 "srad $rA, $rS, $rB",
373 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000374def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000375 "sraw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000376 [(set GPRC:$rA, (sra GPRC:$rS, GPRC:$rB))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000377let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000378def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000379 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000380def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000381 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000382def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000383 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000384def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000385 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000386def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
387 "stdx $rS, $rA, $rB">, isPPC64;
388def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
389 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000390}
Chris Lattner883059f2005-04-19 05:15:18 +0000391def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Chris Lattner67ab1182005-09-29 23:34:24 +0000392 "srawi $rA, $rS, $SH",
393 [(set GPRC:$rA, (sra GPRC:$rS, imm:$SH))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000394def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000395 "cntlzw $rA, $rS",
396 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000397def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000398 "extsb $rA, $rS",
399 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000400def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000401 "extsh $rA, $rS",
402 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000403def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000404 "extsw $rA, $rS",
405 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000406def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000407 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000408def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000409 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000410def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000411 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000412def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
413 "cmpd $crD, $rA, $rB">, isPPC64;
414def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000415 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000416def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
417 "cmpld $crD, $rA, $rB">, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000418//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
419// "fcmpo $crD, $fA, $fB">;
420def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000421 "fcmpu $crD, $fA, $fB">;
Chris Lattner919c0322005-10-01 01:35:02 +0000422def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
423 "fcmpu $crD, $fA, $fB">;
424
Nate Begemanb816f022004-10-07 22:30:03 +0000425let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000426def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000427 "lfsx $dst, $base, $index">;
Chris Lattner919c0322005-10-01 01:35:02 +0000428def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000429 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000430}
Chris Lattner919c0322005-10-01 01:35:02 +0000431def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000432 "fcfid $frD, $frB",
433 []>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000434def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000435 "fctidz $frD, $frB",
436 []>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000437def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000438 "fctiwz $frD, $frB",
439 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000440def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000441 "frsp $frD, $frB",
Chris Lattner7cb64912005-10-14 04:55:50 +0000442 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000443def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000444 "fsqrt $frD, $frB",
Chris Lattner919c0322005-10-01 01:35:02 +0000445 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
446def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000447 "fsqrts $frD, $frB",
Chris Lattnere0b2e632005-10-15 21:44:15 +0000448 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000449
450/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
451def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
452 "fmr $frD, $frB",
453 []>; // (set F4RC:$frD, F4RC:$frB)
454def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
455 "fmr $frD, $frB",
456 []>; // (set F8RC:$frD, F8RC:$frB)
457def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
458 "fmr $frD, $frB",
Chris Lattner7cb64912005-10-14 04:55:50 +0000459 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000460
461// These are artificially split into two different forms, for 4/8 byte FP.
462def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
463 "fabs $frD, $frB",
464 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
465def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
466 "fabs $frD, $frB",
467 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
468def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
469 "fnabs $frD, $frB",
470 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
471def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
472 "fnabs $frD, $frB",
473 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
474def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
475 "fneg $frD, $frB",
476 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
477def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
478 "fneg $frD, $frB",
479 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
480
Nate Begemanadeb43d2005-07-20 22:42:00 +0000481
Nate Begemanb816f022004-10-07 22:30:03 +0000482let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000483def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000484 "stfsx $frS, $rA, $rB">;
Chris Lattner919c0322005-10-01 01:35:02 +0000485def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000486 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000487}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000488
Nate Begeman07aada82004-08-30 02:28:06 +0000489// XL-Form instructions. condition register logical ops.
490//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000491def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000492 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000493
494// XFX-Form instructions. Instructions that deal with SPRs
495//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000496// Note that although LR should be listed as `8' and CTR as `9' in the SPR
497// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
498// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000499def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
500def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
501def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000502def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000503 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000504def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
505 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000506def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
507def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000508
Nate Begeman07aada82004-08-30 02:28:06 +0000509// XS-Form instructions. Just 'sradi'
510//
Chris Lattner883059f2005-04-19 05:15:18 +0000511def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000512 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000513
514// XO-Form instructions. Arithmetic instructions that can set overflow bit
515//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000516def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000517 "add $rT, $rA, $rB",
518 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000519def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
520 "add $rT, $rA, $rB",
521 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000522def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000523 "addc $rT, $rA, $rB",
524 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000525def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000526 "adde $rT, $rA, $rB",
527 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000528def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000529 "divd $rT, $rA, $rB",
530 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000531def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000532 "divdu $rT, $rA, $rB",
533 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000534def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000535 "divw $rT, $rA, $rB",
536 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000537def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000538 "divwu $rT, $rA, $rB",
539 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000540def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000541 "mulhw $rT, $rA, $rB",
542 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000543def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000544 "mulhwu $rT, $rA, $rB",
545 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000546def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000547 "mulld $rT, $rA, $rB",
548 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000549def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000550 "mullw $rT, $rA, $rB",
551 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000552def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000553 "subf $rT, $rA, $rB",
554 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000555def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000556 "subfc $rT, $rA, $rB",
557 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000558def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000559 "subfe $rT, $rA, $rB",
560 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000561def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000562 "addme $rT, $rA",
563 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000564def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000565 "addze $rT, $rA",
566 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000567def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000568 "neg $rT, $rA",
569 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000570def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000571 "subfze $rT, $rA",
572 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000573
574// A-Form instructions. Most of the instructions executed in the FPU are of
575// this type.
576//
Chris Lattner14522e32005-04-19 05:21:30 +0000577def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000578 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000579 "fmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000580 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
581 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000582def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000583 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000584 "fmadds $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000585 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
586 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000587def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000588 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000589 "fmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000590 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
591 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000592def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000593 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000594 "fmsubs $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000595 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
596 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000597def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000598 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000599 "fnmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000600 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
601 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000602def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000603 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000604 "fnmadds $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000605 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
606 F4RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000607def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000608 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000609 "fnmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000610 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
611 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000612def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000613 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000614 "fnmsubs $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000615 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
616 F4RC:$FRB)))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000617// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
618// having 4 of these, force the comparison to always be an 8-byte double (code
619// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000620// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000621def FSELD : AForm_1<63, 23,
622 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
623 "fsel $FRT, $FRA, $FRC, $FRB",
624 []>;
625def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000626 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
627 "fsel $FRT, $FRA, $FRC, $FRB",
628 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000629def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000630 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000631 "fadd $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000632 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000633def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000634 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000635 "fadds $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000636 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000637def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000638 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000639 "fdiv $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000640 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000641def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000642 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000643 "fdivs $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000644 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000645def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000646 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000647 "fmul $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000648 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000649def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000650 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000651 "fmuls $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000652 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000653def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000654 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000655 "fsub $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000656 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000657def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000658 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000659 "fsubs $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000660 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman07aada82004-08-30 02:28:06 +0000661
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000662// M-Form instructions. rotate and mask instructions.
663//
Chris Lattner043870d2005-09-09 18:17:41 +0000664let isTwoAddress = 1, isCommutable = 1 in {
665// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000666def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000667 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
668 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000669def RLDIMI : MDForm_1<30, 3,
670 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
671 "rldimi $rA, $rS, $SH, $MB">, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000672}
Chris Lattner14522e32005-04-19 05:21:30 +0000673def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000674 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
675 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000676def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000677 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000678 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
679def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000680 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
681 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000682
683// MD-Form instructions. 64 bit rotate instructions.
684//
Chris Lattner14522e32005-04-19 05:21:30 +0000685def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000686 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000687 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000688def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000689 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000690 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000691
Chris Lattner2eb25172005-09-09 00:39:56 +0000692//===----------------------------------------------------------------------===//
693// PowerPC Instruction Patterns
694//
695
Chris Lattner30e21a42005-09-26 22:20:16 +0000696// Arbitrary immediate support. Implement in terms of LIS/ORI.
697def : Pat<(i32 imm:$imm),
698 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000699
700// Implement the 'not' operation with the NOR instruction.
701def NOT : Pat<(not GPRC:$in),
702 (NOR GPRC:$in, GPRC:$in)>;
703
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000704// ADD an arbitrary immediate.
705def : Pat<(add GPRC:$in, imm:$imm),
706 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
707// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000708def : Pat<(or GPRC:$in, imm:$imm),
709 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000710// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000711def : Pat<(xor GPRC:$in, imm:$imm),
712 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000713
714def : Pat<(zext GPRC:$in),
715 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), (GET_ZERO imm:$in),
716 (GET_32 imm:$in))>;
717def : Pat<(anyext GPRC:$in),
718 (OR4To8 GPRC:$in, GPRC:$in)>;
719def : Pat<(trunc G8RC:$in),
720 (OR8To4 G8RC:$in, G8RC:$in)>;
721
Chris Lattnerea874f32005-09-24 00:41:58 +0000722// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +0000723/*
Chris Lattnerc36d0652005-09-14 18:18:39 +0000724def : Pattern<(xor GPRC:$in, imm:$imm),
725 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
726 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +0000727*/
Chris Lattnerc36d0652005-09-14 18:18:39 +0000728
729
Chris Lattner2eb25172005-09-09 00:39:56 +0000730//===----------------------------------------------------------------------===//
731// PowerPCInstrInfo Definition
732//
Chris Lattnerbe686a82004-12-16 16:31:57 +0000733def PowerPCInstrInfo : InstrInfo {
734 let PHIInst = PHI;
735
736 let TSFlagsFields = [ "VMX", "PPC64" ];
737 let TSFlagsShifts = [ 0, 1 ];
738
739 let isLittleEndianEncoding = 1;
740}
Chris Lattner2eb25172005-09-09 00:39:56 +0000741