Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1 | //===-- MipsAsmPrinter.cpp - Mips LLVM assembly writer --------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file contains a printer that converts from our internal representation |
| 11 | // of machine-dependent LLVM code to GAS-format MIPS assembly language. |
| 12 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 13 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 14 | |
| 15 | #define DEBUG_TYPE "mips-asm-printer" |
Akira Hatanaka | aa08ea0 | 2011-07-07 20:10:52 +0000 | [diff] [blame] | 16 | #include "MipsAsmPrinter.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 17 | #include "Mips.h" |
| 18 | #include "MipsInstrInfo.h" |
Bruno Cardoso Lopes | a4e8200 | 2007-07-11 23:24:41 +0000 | [diff] [blame] | 19 | #include "MipsMachineFunction.h" |
Akira Hatanaka | 794bf17 | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 20 | #include "MipsMCInstLower.h" |
Akira Hatanaka | 614051a | 2011-08-16 03:51:51 +0000 | [diff] [blame] | 21 | #include "MipsMCSymbolRefExpr.h" |
Akira Hatanaka | 794bf17 | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 22 | #include "InstPrinter/MipsInstPrinter.h" |
Bruno Cardoso Lopes | 4677379 | 2010-07-20 08:37:04 +0000 | [diff] [blame] | 23 | #include "llvm/BasicBlock.h" |
| 24 | #include "llvm/Instructions.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 26 | #include "llvm/CodeGen/MachineConstantPool.h" |
Bruno Cardoso Lopes | a4e8200 | 2007-07-11 23:24:41 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineInstr.h" |
Akira Hatanaka | 5c21c9e | 2011-08-12 21:30:06 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineMemOperand.h" |
Chris Lattner | 6c2f9e1 | 2009-08-19 05:49:37 +0000 | [diff] [blame] | 30 | #include "llvm/MC/MCStreamer.h" |
Chris Lattner | af76e59 | 2009-08-22 20:48:53 +0000 | [diff] [blame] | 31 | #include "llvm/MC/MCAsmInfo.h" |
Akira Hatanaka | 794bf17 | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 32 | #include "llvm/MC/MCInst.h" |
Chris Lattner | 325d3dc | 2009-09-13 17:14:04 +0000 | [diff] [blame] | 33 | #include "llvm/MC/MCSymbol.h" |
Chris Lattner | d62f1b4 | 2010-03-12 21:19:23 +0000 | [diff] [blame] | 34 | #include "llvm/Target/Mangler.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 35 | #include "llvm/Target/TargetData.h" |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 36 | #include "llvm/Target/TargetLoweringObjectFile.h" |
Bruno Cardoso Lopes | 753a987 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 37 | #include "llvm/Target/TargetOptions.h" |
Chris Lattner | 7ad07c4 | 2010-04-04 06:12:20 +0000 | [diff] [blame] | 38 | #include "llvm/ADT/SmallString.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 39 | #include "llvm/ADT/StringExtras.h" |
Chris Lattner | b23569a | 2010-04-04 08:18:47 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/Twine.h" |
Evan Cheng | 3e74d6f | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 41 | #include "llvm/Support/TargetRegistry.h" |
Chris Lattner | b23569a | 2010-04-04 08:18:47 +0000 | [diff] [blame] | 42 | #include "llvm/Support/raw_ostream.h" |
Akira Hatanaka | c4f24eb | 2011-07-01 01:04:43 +0000 | [diff] [blame] | 43 | #include "llvm/Analysis/DebugInfo.h" |
| 44 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 45 | using namespace llvm; |
| 46 | |
Akira Hatanaka | aa08ea0 | 2011-07-07 20:10:52 +0000 | [diff] [blame] | 47 | void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) { |
| 48 | SmallString<128> Str; |
| 49 | raw_svector_ostream OS(Str); |
| 50 | |
| 51 | if (MI->isDebugValue()) { |
| 52 | PrintDebugValueComment(MI, OS); |
| 53 | return; |
| 54 | } |
| 55 | |
Akira Hatanaka | 794bf17 | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 56 | MipsMCInstLower MCInstLowering(Mang, *MF, *this); |
Akira Hatanaka | 614051a | 2011-08-16 03:51:51 +0000 | [diff] [blame] | 57 | unsigned Opc = MI->getOpcode(); |
Akira Hatanaka | 794bf17 | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 58 | MCInst TmpInst0; |
| 59 | MCInstLowering.Lower(MI, TmpInst0); |
Akira Hatanaka | 5c21c9e | 2011-08-12 21:30:06 +0000 | [diff] [blame] | 60 | |
| 61 | // Convert aligned loads/stores to their unaligned counterparts. |
Akira Hatanaka | 511961a | 2011-08-17 18:49:18 +0000 | [diff] [blame] | 62 | if (!MI->memoperands_empty()) { |
| 63 | unsigned NaturalAlignment, UnalignedOpc; |
| 64 | |
| 65 | switch (Opc) { |
| 66 | case Mips::LW: NaturalAlignment = 4; UnalignedOpc = Mips::ULW; break; |
| 67 | case Mips::SW: NaturalAlignment = 4; UnalignedOpc = Mips::USW; break; |
| 68 | case Mips::LH: NaturalAlignment = 2; UnalignedOpc = Mips::ULH; break; |
| 69 | case Mips::LHu: NaturalAlignment = 2; UnalignedOpc = Mips::ULHu; break; |
| 70 | case Mips::SH: NaturalAlignment = 2; UnalignedOpc = Mips::USH; break; |
| 71 | default: NaturalAlignment = 0; |
| 72 | } |
| 73 | |
| 74 | if ((*MI->memoperands_begin())->getAlignment() < NaturalAlignment) { |
| 75 | MCInst Directive; |
| 76 | Directive.setOpcode(Mips::MACRO); |
| 77 | OutStreamer.EmitInstruction(Directive); |
| 78 | TmpInst0.setOpcode(UnalignedOpc); |
| 79 | OutStreamer.EmitInstruction(TmpInst0); |
| 80 | Directive.setOpcode(Mips::NOMACRO); |
| 81 | OutStreamer.EmitInstruction(Directive); |
| 82 | return; |
| 83 | } |
Akira Hatanaka | 5c21c9e | 2011-08-12 21:30:06 +0000 | [diff] [blame] | 84 | } |
| 85 | |
Akira Hatanaka | 794bf17 | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 86 | OutStreamer.EmitInstruction(TmpInst0); |
Akira Hatanaka | aa08ea0 | 2011-07-07 20:10:52 +0000 | [diff] [blame] | 87 | } |
| 88 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 89 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | dc0c04c | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 90 | // |
| 91 | // Mips Asm Directives |
| 92 | // |
| 93 | // -- Frame directive "frame Stackpointer, Stacksize, RARegister" |
| 94 | // Describe the stack frame. |
| 95 | // |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 96 | // -- Mask directives "(f)mask bitmask, offset" |
Bruno Cardoso Lopes | dc0c04c | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 97 | // Tells the assembler which registers are saved and where. |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 98 | // bitmask - contain a little endian bitset indicating which registers are |
| 99 | // saved on function prologue (e.g. with a 0x80000000 mask, the |
Bruno Cardoso Lopes | dc0c04c | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 100 | // assembler knows the register 31 (RA) is saved at prologue. |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 101 | // offset - the position before stack pointer subtraction indicating where |
Bruno Cardoso Lopes | dc0c04c | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 102 | // the first saved register on prologue is located. (e.g. with a |
| 103 | // |
| 104 | // Consider the following function prologue: |
| 105 | // |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 106 | // .frame $fp,48,$ra |
| 107 | // .mask 0xc0000000,-8 |
| 108 | // addiu $sp, $sp, -48 |
| 109 | // sw $ra, 40($sp) |
| 110 | // sw $fp, 36($sp) |
Bruno Cardoso Lopes | dc0c04c | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 111 | // |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 112 | // With a 0xc0000000 mask, the assembler knows the register 31 (RA) and |
| 113 | // 30 (FP) are saved at prologue. As the save order on prologue is from |
| 114 | // left to right, RA is saved first. A -8 offset means that after the |
Bruno Cardoso Lopes | dc0c04c | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 115 | // stack pointer subtration, the first register in the mask (RA) will be |
| 116 | // saved at address 48-8=40. |
| 117 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 118 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | dc0c04c | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 119 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 120 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 121 | // Mask directives |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 122 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 123 | |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 124 | // Create a bitmask with all callee saved registers for CPU or Floating Point |
Bruno Cardoso Lopes | bbe5136 | 2008-08-06 06:14:43 +0000 | [diff] [blame] | 125 | // registers. For CPU registers consider RA, GP and FP for saving if necessary. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 126 | void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) { |
Bruno Cardoso Lopes | bbe5136 | 2008-08-06 06:14:43 +0000 | [diff] [blame] | 127 | // CPU and FPU Saved Registers Bitmasks |
Akira Hatanaka | f8928c0 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 128 | unsigned CPUBitmask = 0, FPUBitmask = 0; |
| 129 | int CPUTopSavedRegOff, FPUTopSavedRegOff; |
Bruno Cardoso Lopes | dc0c04c | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 130 | |
Bruno Cardoso Lopes | bbe5136 | 2008-08-06 06:14:43 +0000 | [diff] [blame] | 131 | // Set the CPU and FPU Bitmasks |
Chris Lattner | a34103f | 2010-01-28 06:22:43 +0000 | [diff] [blame] | 132 | const MachineFrameInfo *MFI = MF->getFrameInfo(); |
Bruno Cardoso Lopes | dc0c04c | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 133 | const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo(); |
Akira Hatanaka | f8928c0 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 134 | // size of stack area to which FP callee-saved regs are saved. |
| 135 | unsigned CPURegSize = Mips::CPURegsRegisterClass->getSize(); |
| 136 | unsigned FGR32RegSize = Mips::FGR32RegisterClass->getSize(); |
| 137 | unsigned AFGR64RegSize = Mips::AFGR64RegisterClass->getSize(); |
| 138 | bool HasAFGR64Reg = false; |
| 139 | unsigned CSFPRegsSize = 0; |
| 140 | unsigned i, e = CSI.size(); |
| 141 | |
| 142 | // Set FPU Bitmask. |
| 143 | for (i = 0; i != e; ++i) { |
Rafael Espindola | 42d075c | 2010-06-02 20:02:30 +0000 | [diff] [blame] | 144 | unsigned Reg = CSI[i].getReg(); |
Rafael Espindola | 42d075c | 2010-06-02 20:02:30 +0000 | [diff] [blame] | 145 | if (Mips::CPURegsRegisterClass->contains(Reg)) |
Akira Hatanaka | f8928c0 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 146 | break; |
| 147 | |
| 148 | unsigned RegNum = MipsRegisterInfo::getRegisterNumbering(Reg); |
| 149 | if (Mips::AFGR64RegisterClass->contains(Reg)) { |
| 150 | FPUBitmask |= (3 << RegNum); |
| 151 | CSFPRegsSize += AFGR64RegSize; |
| 152 | HasAFGR64Reg = true; |
| 153 | continue; |
| 154 | } |
| 155 | |
| 156 | FPUBitmask |= (1 << RegNum); |
| 157 | CSFPRegsSize += FGR32RegSize; |
Bruno Cardoso Lopes | bbe5136 | 2008-08-06 06:14:43 +0000 | [diff] [blame] | 158 | } |
Bruno Cardoso Lopes | dc0c04c | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 159 | |
Akira Hatanaka | f8928c0 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 160 | // Set CPU Bitmask. |
| 161 | for (; i != e; ++i) { |
| 162 | unsigned Reg = CSI[i].getReg(); |
| 163 | unsigned RegNum = MipsRegisterInfo::getRegisterNumbering(Reg); |
| 164 | CPUBitmask |= (1 << RegNum); |
| 165 | } |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 166 | |
Akira Hatanaka | f8928c0 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 167 | // FP Regs are saved right below where the virtual frame pointer points to. |
| 168 | FPUTopSavedRegOff = FPUBitmask ? |
| 169 | (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0; |
| 170 | |
| 171 | // CPU Regs are saved below FP Regs. |
| 172 | CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0; |
Bruno Cardoso Lopes | dc0c04c | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 173 | |
Bruno Cardoso Lopes | bbe5136 | 2008-08-06 06:14:43 +0000 | [diff] [blame] | 174 | // Print CPUBitmask |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 175 | O << "\t.mask \t"; printHex32(CPUBitmask, O); |
Akira Hatanaka | f8928c0 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 176 | O << ',' << CPUTopSavedRegOff << '\n'; |
Bruno Cardoso Lopes | bbe5136 | 2008-08-06 06:14:43 +0000 | [diff] [blame] | 177 | |
| 178 | // Print FPUBitmask |
Akira Hatanaka | f8928c0 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 179 | O << "\t.fmask\t"; printHex32(FPUBitmask, O); |
| 180 | O << "," << FPUTopSavedRegOff << '\n'; |
Bruno Cardoso Lopes | dc0c04c | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 181 | } |
| 182 | |
| 183 | // Print a 32 bit hex number with all numbers. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 184 | void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) { |
Owen Anderson | cb37188 | 2008-08-21 00:14:44 +0000 | [diff] [blame] | 185 | O << "0x"; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 186 | for (int i = 7; i >= 0; i--) |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 187 | O << utohexstr((Value & (0xF << (i*4))) >> (i*4)); |
Bruno Cardoso Lopes | a4e8200 | 2007-07-11 23:24:41 +0000 | [diff] [blame] | 188 | } |
| 189 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 190 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 191 | // Frame and Set directives |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 192 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 193 | |
| 194 | /// Frame Directive |
Chris Lattner | 9d7efd3 | 2010-04-04 07:05:53 +0000 | [diff] [blame] | 195 | void MipsAsmPrinter::emitFrameDirective() { |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 196 | const TargetRegisterInfo &RI = *TM.getRegisterInfo(); |
| 197 | |
Chris Lattner | a34103f | 2010-01-28 06:22:43 +0000 | [diff] [blame] | 198 | unsigned stackReg = RI.getFrameRegister(*MF); |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 199 | unsigned returnReg = RI.getRARegister(); |
Chris Lattner | a34103f | 2010-01-28 06:22:43 +0000 | [diff] [blame] | 200 | unsigned stackSize = MF->getFrameInfo()->getStackSize(); |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 201 | |
Chris Lattner | 9d7efd3 | 2010-04-04 07:05:53 +0000 | [diff] [blame] | 202 | OutStreamer.EmitRawText("\t.frame\t$" + |
Akira Hatanaka | 794bf17 | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 203 | Twine(LowercaseString(MipsInstPrinter::getRegisterName(stackReg))) + |
| 204 | "," + Twine(stackSize) + ",$" + |
| 205 | Twine(LowercaseString(MipsInstPrinter::getRegisterName(returnReg)))); |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 206 | } |
| 207 | |
| 208 | /// Emit Set directives. |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 209 | const char *MipsAsmPrinter::getCurrentABIString() const { |
Chris Lattner | 9d7efd3 | 2010-04-04 07:05:53 +0000 | [diff] [blame] | 210 | switch (Subtarget->getTargetABI()) { |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 211 | case MipsSubtarget::O32: return "abi32"; |
Chris Lattner | 9d7efd3 | 2010-04-04 07:05:53 +0000 | [diff] [blame] | 212 | case MipsSubtarget::N32: return "abiN32"; |
| 213 | case MipsSubtarget::N64: return "abi64"; |
| 214 | case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64 |
| 215 | default: break; |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 216 | } |
| 217 | |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 218 | llvm_unreachable("Unknown Mips ABI"); |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 219 | return NULL; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 220 | } |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 221 | |
Chris Lattner | 5006071 | 2010-01-27 23:23:58 +0000 | [diff] [blame] | 222 | void MipsAsmPrinter::EmitFunctionEntryLabel() { |
Chris Lattner | 9d7efd3 | 2010-04-04 07:05:53 +0000 | [diff] [blame] | 223 | OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName())); |
Chris Lattner | 5006071 | 2010-01-27 23:23:58 +0000 | [diff] [blame] | 224 | OutStreamer.EmitLabel(CurrentFnSym); |
| 225 | } |
| 226 | |
Chris Lattner | a34103f | 2010-01-28 06:22:43 +0000 | [diff] [blame] | 227 | /// EmitFunctionBodyStart - Targets can override this to emit stuff before |
| 228 | /// the first basic block in the function. |
| 229 | void MipsAsmPrinter::EmitFunctionBodyStart() { |
Chris Lattner | 9d7efd3 | 2010-04-04 07:05:53 +0000 | [diff] [blame] | 230 | emitFrameDirective(); |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 231 | |
Chris Lattner | 9d7efd3 | 2010-04-04 07:05:53 +0000 | [diff] [blame] | 232 | SmallString<128> Str; |
| 233 | raw_svector_ostream OS(Str); |
| 234 | printSavedRegsBitmask(OS); |
| 235 | OutStreamer.EmitRawText(OS.str()); |
Chris Lattner | a34103f | 2010-01-28 06:22:43 +0000 | [diff] [blame] | 236 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 237 | |
Chris Lattner | a34103f | 2010-01-28 06:22:43 +0000 | [diff] [blame] | 238 | /// EmitFunctionBodyEnd - Targets can override this to emit stuff after |
| 239 | /// the last basic block in the function. |
| 240 | void MipsAsmPrinter::EmitFunctionBodyEnd() { |
Chris Lattner | 745ec06 | 2010-01-28 01:48:52 +0000 | [diff] [blame] | 241 | // There are instruction for this macros, but they must |
| 242 | // always be at the function end, and we can't emit and |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 243 | // break with BB logic. |
Chris Lattner | 9d7efd3 | 2010-04-04 07:05:53 +0000 | [diff] [blame] | 244 | OutStreamer.EmitRawText(StringRef("\t.set\tmacro")); |
| 245 | OutStreamer.EmitRawText(StringRef("\t.set\treorder")); |
| 246 | OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName())); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 247 | } |
| 248 | |
Chris Lattner | a34103f | 2010-01-28 06:22:43 +0000 | [diff] [blame] | 249 | |
Bruno Cardoso Lopes | 4677379 | 2010-07-20 08:37:04 +0000 | [diff] [blame] | 250 | /// isBlockOnlyReachableByFallthough - Return true if the basic block has |
| 251 | /// exactly one predecessor and the control transfer mechanism between |
| 252 | /// the predecessor and this block is a fall-through. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 253 | bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock* |
| 254 | MBB) const { |
Bruno Cardoso Lopes | 4677379 | 2010-07-20 08:37:04 +0000 | [diff] [blame] | 255 | // The predecessor has to be immediately before this block. |
| 256 | const MachineBasicBlock *Pred = *MBB->pred_begin(); |
| 257 | |
| 258 | // If the predecessor is a switch statement, assume a jump table |
| 259 | // implementation, so it is not a fall through. |
| 260 | if (const BasicBlock *bb = Pred->getBasicBlock()) |
| 261 | if (isa<SwitchInst>(bb->getTerminator())) |
| 262 | return false; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 263 | |
Akira Hatanaka | a4485c4 | 2011-04-01 18:57:38 +0000 | [diff] [blame] | 264 | // If this is a landing pad, it isn't a fall through. If it has no preds, |
| 265 | // then nothing falls through to it. |
| 266 | if (MBB->isLandingPad() || MBB->pred_empty()) |
| 267 | return false; |
| 268 | |
| 269 | // If there isn't exactly one predecessor, it can't be a fall through. |
| 270 | MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI; |
| 271 | ++PI2; |
| 272 | |
| 273 | if (PI2 != MBB->pred_end()) |
| 274 | return false; |
| 275 | |
| 276 | // The predecessor has to be immediately before this block. |
| 277 | if (!Pred->isLayoutSuccessor(MBB)) |
| 278 | return false; |
| 279 | |
| 280 | // If the block is completely empty, then it definitely does fall through. |
| 281 | if (Pred->empty()) |
| 282 | return true; |
| 283 | |
| 284 | // Otherwise, check the last instruction. |
| 285 | // Check if the last terminator is an unconditional branch. |
| 286 | MachineBasicBlock::const_iterator I = Pred->end(); |
Akira Hatanaka | dc1652f | 2011-04-02 00:15:58 +0000 | [diff] [blame] | 287 | while (I != Pred->begin() && !(--I)->getDesc().isTerminator()) ; |
Akira Hatanaka | a4485c4 | 2011-04-01 18:57:38 +0000 | [diff] [blame] | 288 | |
| 289 | return !I->getDesc().isBarrier(); |
Bruno Cardoso Lopes | 4677379 | 2010-07-20 08:37:04 +0000 | [diff] [blame] | 290 | } |
| 291 | |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 292 | // Print out an operand for an inline asm expression. |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 293 | bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo, |
Chris Lattner | c75c028 | 2010-04-04 05:29:35 +0000 | [diff] [blame] | 294 | unsigned AsmVariant,const char *ExtraCode, |
| 295 | raw_ostream &O) { |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 296 | // Does this asm operand have a single letter operand modifier? |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 297 | if (ExtraCode && ExtraCode[0]) |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 298 | return true; // Unknown modifier. |
| 299 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 300 | printOperand(MI, OpNo, O); |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 301 | return false; |
| 302 | } |
| 303 | |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 304 | bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI, |
| 305 | unsigned OpNum, unsigned AsmVariant, |
| 306 | const char *ExtraCode, |
| 307 | raw_ostream &O) { |
| 308 | if (ExtraCode && ExtraCode[0]) |
| 309 | return true; // Unknown modifier. |
| 310 | |
| 311 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 312 | assert(MO.isReg() && "unexpected inline asm memory operand"); |
Akira Hatanaka | 794bf17 | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 313 | O << "0($" << MipsInstPrinter::getRegisterName(MO.getReg()) << ")"; |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 314 | return false; |
| 315 | } |
| 316 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 317 | void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum, |
| 318 | raw_ostream &O) { |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 319 | const MachineOperand &MO = MI->getOperand(opNum); |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 320 | bool closeP = false; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 321 | |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 322 | if (MO.getTargetFlags()) |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 323 | closeP = true; |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 324 | |
| 325 | switch(MO.getTargetFlags()) { |
| 326 | case MipsII::MO_GPREL: O << "%gp_rel("; break; |
| 327 | case MipsII::MO_GOT_CALL: O << "%call16("; break; |
Akira Hatanaka | e2e436a | 2011-04-01 21:41:06 +0000 | [diff] [blame] | 328 | case MipsII::MO_GOT: O << "%got("; break; |
| 329 | case MipsII::MO_ABS_HI: O << "%hi("; break; |
| 330 | case MipsII::MO_ABS_LO: O << "%lo("; break; |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 331 | case MipsII::MO_TLSGD: O << "%tlsgd("; break; |
| 332 | case MipsII::MO_GOTTPREL: O << "%gottprel("; break; |
| 333 | case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break; |
| 334 | case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 335 | } |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 336 | |
Chris Lattner | 762ccea | 2009-09-13 20:31:40 +0000 | [diff] [blame] | 337 | switch (MO.getType()) { |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 338 | case MachineOperand::MO_Register: |
Akira Hatanaka | 794bf17 | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 339 | O << '$' |
| 340 | << LowercaseString(MipsInstPrinter::getRegisterName(MO.getReg())); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 341 | break; |
| 342 | |
| 343 | case MachineOperand::MO_Immediate: |
Akira Hatanaka | ce98deb | 2011-05-24 21:22:21 +0000 | [diff] [blame] | 344 | O << MO.getImm(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 345 | break; |
| 346 | |
| 347 | case MachineOperand::MO_MachineBasicBlock: |
Chris Lattner | 1b2eb0e | 2010-03-13 21:04:28 +0000 | [diff] [blame] | 348 | O << *MO.getMBB()->getSymbol(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 349 | return; |
| 350 | |
| 351 | case MachineOperand::MO_GlobalAddress: |
Chris Lattner | d62f1b4 | 2010-03-12 21:19:23 +0000 | [diff] [blame] | 352 | O << *Mang->getSymbol(MO.getGlobal()); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 353 | break; |
| 354 | |
Bruno Cardoso Lopes | ca8a2aa | 2011-03-04 20:01:52 +0000 | [diff] [blame] | 355 | case MachineOperand::MO_BlockAddress: { |
| 356 | MCSymbol* BA = GetBlockAddressSymbol(MO.getBlockAddress()); |
| 357 | O << BA->getName(); |
| 358 | break; |
| 359 | } |
| 360 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 361 | case MachineOperand::MO_ExternalSymbol: |
Chris Lattner | 10b318b | 2010-01-17 21:43:43 +0000 | [diff] [blame] | 362 | O << *GetExternalSymbolSymbol(MO.getSymbolName()); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 363 | break; |
| 364 | |
Bruno Cardoso Lopes | 753a987 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 365 | case MachineOperand::MO_JumpTableIndex: |
Chris Lattner | 33adcfb | 2009-08-22 21:43:10 +0000 | [diff] [blame] | 366 | O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber() |
Chris Lattner | 1216441 | 2010-01-16 00:21:18 +0000 | [diff] [blame] | 367 | << '_' << MO.getIndex(); |
Bruno Cardoso Lopes | 753a987 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 368 | break; |
| 369 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 370 | case MachineOperand::MO_ConstantPoolIndex: |
Chris Lattner | 33adcfb | 2009-08-22 21:43:10 +0000 | [diff] [blame] | 371 | O << MAI->getPrivateGlobalPrefix() << "CPI" |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 372 | << getFunctionNumber() << "_" << MO.getIndex(); |
Bruno Cardoso Lopes | 2045c47 | 2009-11-19 06:06:13 +0000 | [diff] [blame] | 373 | if (MO.getOffset()) |
| 374 | O << "+" << MO.getOffset(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 375 | break; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 376 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 377 | default: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 378 | llvm_unreachable("<unknown operand type>"); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 379 | } |
| 380 | |
| 381 | if (closeP) O << ")"; |
| 382 | } |
| 383 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 384 | void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum, |
| 385 | raw_ostream &O) { |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 386 | const MachineOperand &MO = MI->getOperand(opNum); |
Devang Patel | a00adba | 2010-04-27 22:24:37 +0000 | [diff] [blame] | 387 | if (MO.isImm()) |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 388 | O << (unsigned short int)MO.getImm(); |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 389 | else |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 390 | printOperand(MI, opNum, O); |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 391 | } |
| 392 | |
| 393 | void MipsAsmPrinter:: |
Akira Hatanaka | 03236be | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 394 | printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) { |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 395 | // Load/Store memory operands -- imm($reg) |
| 396 | // If PIC target the target is loaded as the |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 397 | // pattern lw $25,%call16($28) |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 398 | printOperand(MI, opNum+1, O); |
Akira Hatanaka | d3ac47f | 2011-07-07 18:57:00 +0000 | [diff] [blame] | 399 | O << "("; |
| 400 | printOperand(MI, opNum, O); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 401 | O << ")"; |
| 402 | } |
| 403 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 404 | void MipsAsmPrinter:: |
Akira Hatanaka | 03236be | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 405 | printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) { |
| 406 | // when using stack locations for not load/store instructions |
| 407 | // print the same way as all normal 3 operand instructions. |
| 408 | printOperand(MI, opNum, O); |
| 409 | O << ", "; |
| 410 | printOperand(MI, opNum+1, O); |
| 411 | return; |
| 412 | } |
| 413 | |
| 414 | void MipsAsmPrinter:: |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 415 | printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O, |
| 416 | const char *Modifier) { |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 417 | const MachineOperand& MO = MI->getOperand(opNum); |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 418 | O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm()); |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 419 | } |
| 420 | |
Bob Wilson | 812209a | 2009-09-30 22:06:26 +0000 | [diff] [blame] | 421 | void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) { |
Chris Lattner | 6c2f9e1 | 2009-08-19 05:49:37 +0000 | [diff] [blame] | 422 | // FIXME: Use SwitchSection. |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 423 | |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 424 | // Tell the assembler which ABI we are using |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 425 | OutStreamer.EmitRawText("\t.section .mdebug." + Twine(getCurrentABIString())); |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 426 | |
| 427 | // TODO: handle O64 ABI |
Benjamin Kramer | 75e818a | 2010-04-05 10:17:15 +0000 | [diff] [blame] | 428 | if (Subtarget->isABI_EABI()) { |
Chris Lattner | 9d7efd3 | 2010-04-04 07:05:53 +0000 | [diff] [blame] | 429 | if (Subtarget->isGP32bit()) |
| 430 | OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32")); |
| 431 | else |
| 432 | OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64")); |
Benjamin Kramer | 75e818a | 2010-04-05 10:17:15 +0000 | [diff] [blame] | 433 | } |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 434 | |
| 435 | // return to previous section |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 436 | OutStreamer.EmitRawText(StringRef("\t.previous")); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 437 | } |
| 438 | |
Akira Hatanaka | c4f24eb | 2011-07-01 01:04:43 +0000 | [diff] [blame] | 439 | MachineLocation |
| 440 | MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const { |
| 441 | // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue. |
| 442 | assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!"); |
| 443 | assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() && |
| 444 | "Unexpected MachineOperand types"); |
| 445 | return MachineLocation(MI->getOperand(0).getReg(), |
| 446 | MI->getOperand(1).getImm()); |
| 447 | } |
| 448 | |
| 449 | void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI, |
| 450 | raw_ostream &OS) { |
| 451 | // TODO: implement |
| 452 | } |
| 453 | |
Bob Wilson | a96751f | 2009-06-23 23:59:40 +0000 | [diff] [blame] | 454 | // Force static initialization. |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 455 | extern "C" void LLVMInitializeMipsAsmPrinter() { |
Daniel Dunbar | 0c795d6 | 2009-07-25 06:49:55 +0000 | [diff] [blame] | 456 | RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget); |
| 457 | RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget); |
Daniel Dunbar | 51b198a | 2009-07-15 20:24:03 +0000 | [diff] [blame] | 458 | } |