blob: 884efcb16ed4429422804f885b633f2fe51e0d46 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000039#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattnerf26e03b2009-07-31 17:42:42 +000066 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000067 case X86Subtarget::isELF:
68 return new TargetLoweringObjectFileELF();
69 case X86Subtarget::isMingw:
70 case X86Subtarget::isCygwin:
71 case X86Subtarget::isWindows:
72 return new TargetLoweringObjectFileCOFF();
73 }
Eric Christopherfd179292009-08-27 18:07:15 +000074
Chris Lattnerf0144122009-07-28 03:13:23 +000075}
76
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000077X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000078 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000079 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000080 X86ScalarSSEf64 = Subtarget->hasSSE2();
81 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000082 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000083
Anton Korobeynikov2365f512007-07-14 14:06:15 +000084 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000087 // Set up the TargetLowering object.
88
89 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000090 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000091 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000092 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000093 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000094
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000095 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000096 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 setUseUnderscoreSetJmp(false);
98 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000099 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 // MS runtime is weird: it exports _setjmp, but longjmp!
101 setUseUnderscoreSetJmp(true);
102 setUseUnderscoreLongJmp(false);
103 } else {
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(true);
106 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000107
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000108 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000110 if (!Disable16Bit)
111 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000113 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000115
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000117
Scott Michelfdc40a02009-02-17 22:15:04 +0000118 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000123 if (!Disable16Bit)
124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
146 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000147 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000149 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000150 // We have an algorithm for SSE2, and we turn this into a 64-bit
151 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000154
155 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
156 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
158 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159
Devang Patel6a784892009-06-05 18:48:29 +0000160 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000161 // SSE has no i16 to fp conversion, only i32
162 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000164 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000170 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
172 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000173 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174
Dale Johannesen73328d12007-09-19 23:55:34 +0000175 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
176 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000179
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
181 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
183 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000184
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000185 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000187 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000189 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
191 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000192 }
193
194 // Handle FP_TO_UINT by promoting the destination to a larger signed
195 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000199
Evan Cheng25ab6902006-09-08 06:48:29 +0000200 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
202 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000203 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000204 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000205 // Expand FP_TO_UINT into a select.
206 // FIXME: We would like to use a Custom expander here eventually to do
207 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000209 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000210 // With SSE3 we can use fisttpll to convert to a signed i64; without
211 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000214
Chris Lattner399610a2006-12-05 18:22:22 +0000215 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000216 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
218 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000219 }
Chris Lattner21f66852005-12-23 05:15:23 +0000220
Dan Gohmanb00ee212008-02-18 19:34:53 +0000221 // Scalar integer divide and remainder are lowered to use operations that
222 // produce two results, to match the available instructions. This exposes
223 // the two-result form to trivial CSE, which is able to combine x/y and x%y
224 // into a single instruction.
225 //
226 // Scalar integer multiply-high is also lowered to use two-result
227 // operations, to match the available instructions. However, plain multiply
228 // (low) operations are left as Legal, as there are single-result
229 // instructions for this in x86. Using the two-result multiply instructions
230 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
232 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
233 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
234 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
235 setOperationAction(ISD::SREM , MVT::i8 , Expand);
236 setOperationAction(ISD::UREM , MVT::i8 , Expand);
237 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
238 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
239 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
240 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
241 setOperationAction(ISD::SREM , MVT::i16 , Expand);
242 setOperationAction(ISD::UREM , MVT::i16 , Expand);
243 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
244 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
245 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
246 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
247 setOperationAction(ISD::SREM , MVT::i32 , Expand);
248 setOperationAction(ISD::UREM , MVT::i32 , Expand);
249 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
250 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
251 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
252 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
253 setOperationAction(ISD::SREM , MVT::i64 , Expand);
254 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000255
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
257 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
258 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
259 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000260 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
262 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
265 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
266 setOperationAction(ISD::FREM , MVT::f32 , Expand);
267 setOperationAction(ISD::FREM , MVT::f64 , Expand);
268 setOperationAction(ISD::FREM , MVT::f80 , Expand);
269 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000270
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
272 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
273 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
274 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000275 if (Disable16Bit) {
276 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
277 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
278 } else {
279 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
281 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
283 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000285 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
287 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
288 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 }
290
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
292 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000293
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000294 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000295 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000296 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000298 if (Disable16Bit)
299 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
300 else
301 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
306 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000307 if (Disable16Bit)
308 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
309 else
310 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
312 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
313 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
317 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000318 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000320
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000321 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
323 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
324 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
325 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000326 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
328 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000329 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
331 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
332 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
333 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000334 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000335 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
338 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000339 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000344
Evan Chengd2cde682008-03-10 19:38:10 +0000345 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000347
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000348 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000350
Mon P Wang63307c32008-05-05 19:05:59 +0000351 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
353 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
354 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
355 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000356
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000361
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000362 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
367 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000370 }
371
Devang Patel24f20e02009-08-22 17:12:53 +0000372 // Use the default ISD::DBG_STOPPOINT.
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000374 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000375 if (!Subtarget->isTargetDarwin() &&
376 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000377 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
379 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000380 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000381
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
383 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000386 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 setExceptionPointerRegister(X86::RAX);
388 setExceptionSelectorRegister(X86::RDX);
389 } else {
390 setExceptionPointerRegister(X86::EAX);
391 setExceptionSelectorRegister(X86::EDX);
392 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000395
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000399
Nate Begemanacc398c2006-01-25 18:21:52 +0000400 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::VASTART , MVT::Other, Custom);
402 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000403 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VAARG , MVT::Other, Custom);
405 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::VAARG , MVT::Other, Expand);
408 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000409 }
Evan Chengae642192007-03-02 23:16:35 +0000410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
412 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000413 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000415 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000419
Evan Chengc7ce29b2009-02-13 22:36:38 +0000420 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000421 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000422 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
424 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000425
Evan Cheng223547a2006-01-31 22:28:30 +0000426 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::FABS , MVT::f64, Custom);
428 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000429
430 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::FNEG , MVT::f64, Custom);
432 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000433
Evan Cheng68c47cb2007-01-05 07:55:56 +0000434 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
436 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000437
Evan Chengd25e9e82006-02-02 00:28:23 +0000438 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FSIN , MVT::f64, Expand);
440 setOperationAction(ISD::FCOS , MVT::f64, Expand);
441 setOperationAction(ISD::FSIN , MVT::f32, Expand);
442 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000443
Chris Lattnera54aa942006-01-29 06:26:08 +0000444 // Expand FP immediates into loads from the stack, except for the special
445 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000446 addLegalFPImmediate(APFloat(+0.0)); // xorpd
447 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000448 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449 // Use SSE for f32, x87 for f64.
450 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
452 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453
454 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
457 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
462 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
464 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FSIN , MVT::f32, Expand);
468 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469
Nate Begemane1795842008-02-14 08:57:00 +0000470 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471 addLegalFPImmediate(APFloat(+0.0f)); // xorps
472 addLegalFPImmediate(APFloat(+0.0)); // FLD0
473 addLegalFPImmediate(APFloat(+1.0)); // FLD1
474 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
475 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
476
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
479 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000481 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000483 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
485 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000486
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
488 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
489 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000491
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
494 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000496 addLegalFPImmediate(APFloat(+0.0)); // FLD0
497 addLegalFPImmediate(APFloat(+1.0)); // FLD1
498 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
499 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000500 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
501 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
502 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
503 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000505
Dale Johannesen59a58732007-08-05 18:49:15 +0000506 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000507 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
509 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
510 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000511 {
512 bool ignored;
513 APFloat TmpFlt(+0.0);
514 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
515 &ignored);
516 addLegalFPImmediate(TmpFlt); // FLD0
517 TmpFlt.changeSign();
518 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
519 APFloat TmpFlt2(+1.0);
520 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
521 &ignored);
522 addLegalFPImmediate(TmpFlt2); // FLD1
523 TmpFlt2.changeSign();
524 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
525 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000526
Evan Chengc7ce29b2009-02-13 22:36:38 +0000527 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
529 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000530 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000531 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000532
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000533 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
535 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000537
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FLOG, MVT::f80, Expand);
539 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
541 setOperationAction(ISD::FEXP, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000543
Mon P Wangf007a8b2008-11-06 05:31:54 +0000544 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000545 // (for widening) or expand (for scalarization). Then we will selectively
546 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
548 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
549 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
564 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000597 }
598
Evan Chengc7ce29b2009-02-13 22:36:38 +0000599 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
600 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000601 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
603 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
604 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
605 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
606 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000607
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
609 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
610 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
611 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000612
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
614 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
615 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
616 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000617
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
619 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::AND, MVT::v8i8, Promote);
622 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
623 setOperationAction(ISD::AND, MVT::v4i16, Promote);
624 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
625 setOperationAction(ISD::AND, MVT::v2i32, Promote);
626 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
627 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::OR, MVT::v8i8, Promote);
630 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
631 setOperationAction(ISD::OR, MVT::v4i16, Promote);
632 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
633 setOperationAction(ISD::OR, MVT::v2i32, Promote);
634 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
635 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
638 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
639 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
640 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
641 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
642 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
643 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
646 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
647 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
648 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
649 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
650 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
651 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
652 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
653 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000654
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
656 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
657 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
658 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
659 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
662 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
663 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
664 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
667 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000672
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
674 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
675 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
676 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
677 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
678 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
679 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
680 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
681 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682 }
683
Evan Cheng92722532009-03-26 23:06:32 +0000684 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
688 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
689 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
690 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
691 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
692 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
693 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
694 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
695 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
696 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
697 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000699 }
700
Evan Cheng92722532009-03-26 23:06:32 +0000701 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000703
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000704 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
705 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
707 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
708 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
709 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000710
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
712 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
713 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
714 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
715 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
716 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
717 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
718 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
719 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
720 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
721 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
722 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
723 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
724 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
725 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
726 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000727
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
729 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
730 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
731 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
734 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
735 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
736 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000738
Evan Cheng2c3ae372006-04-12 21:21:57 +0000739 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
741 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000742 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000743 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000744 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000745 // Do not attempt to custom lower non-128-bit vectors
746 if (!VT.is128BitVector())
747 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::BUILD_VECTOR,
749 VT.getSimpleVT().SimpleTy, Custom);
750 setOperationAction(ISD::VECTOR_SHUFFLE,
751 VT.getSimpleVT().SimpleTy, Custom);
752 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
753 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000754 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000755
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
757 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
758 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
759 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
760 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
761 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000762
Nate Begemancdd1eec2008-02-12 22:51:28 +0000763 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
765 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000766 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000768 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
770 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000771 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000772
773 // Do not attempt to promote non-128-bit vectors
774 if (!VT.is128BitVector()) {
775 continue;
776 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000777 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000778 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000779 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000781 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000783 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000785 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000790
Evan Cheng2c3ae372006-04-12 21:21:57 +0000791 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
793 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
794 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
795 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000796
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
798 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000799 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
801 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000802 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000803 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000804
Nate Begeman14d12ca2008-02-11 04:19:36 +0000805 if (Subtarget->hasSSE41()) {
806 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000808
809 // i8 and i16 vectors are custom , because the source register and source
810 // source memory operand types are not the same width. f32 vectors are
811 // custom since the immediate controlling the insert encodes additional
812 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
819 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
820 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
821 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000822
823 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
825 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 }
827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828
Nate Begeman30a0de92008-07-17 16:51:19 +0000829 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000830 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000831 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000832
David Greene9b9838d2009-06-29 16:47:10 +0000833 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
835 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
836 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
837 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000838
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
840 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
841 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
842 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
843 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
844 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
845 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
846 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
847 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
848 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
849 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
850 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
851 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
852 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
853 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000854
855 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
857 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
858 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
859 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
860 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
861 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
862 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
863 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
864 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
865 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
866 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
867 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
868 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
869 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
872 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
873 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
874 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000875
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
877 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
878 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
879 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
880 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
883 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
884 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
885 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
886 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
887 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000888
889#if 0
890 // Not sure we want to do this since there are no 256-bit integer
891 // operations in AVX
892
893 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
894 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
896 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000897
898 // Do not attempt to custom lower non-power-of-2 vectors
899 if (!isPowerOf2_32(VT.getVectorNumElements()))
900 continue;
901
902 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
903 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
904 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
905 }
906
907 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
909 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000910 }
David Greene9b9838d2009-06-29 16:47:10 +0000911#endif
912
913#if 0
914 // Not sure we want to do this since there are no 256-bit integer
915 // operations in AVX
916
917 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
918 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
920 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000921
922 if (!VT.is256BitVector()) {
923 continue;
924 }
925 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000927 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000929 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000933 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000935 }
936
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000938#endif
939 }
940
Evan Cheng6be2c582006-04-05 23:38:46 +0000941 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000943
Bill Wendling74c37652008-12-09 22:08:41 +0000944 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::SADDO, MVT::i32, Custom);
946 setOperationAction(ISD::SADDO, MVT::i64, Custom);
947 setOperationAction(ISD::UADDO, MVT::i32, Custom);
948 setOperationAction(ISD::UADDO, MVT::i64, Custom);
949 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
950 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
951 setOperationAction(ISD::USUBO, MVT::i32, Custom);
952 setOperationAction(ISD::USUBO, MVT::i64, Custom);
953 setOperationAction(ISD::SMULO, MVT::i32, Custom);
954 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000955
Evan Chengd54f2d52009-03-31 19:38:51 +0000956 if (!Subtarget->is64Bit()) {
957 // These libcalls are not available in 32-bit.
958 setLibcallName(RTLIB::SHL_I128, 0);
959 setLibcallName(RTLIB::SRL_I128, 0);
960 setLibcallName(RTLIB::SRA_I128, 0);
961 }
962
Evan Cheng206ee9d2006-07-07 08:33:52 +0000963 // We have target-specific dag combine patterns for the following nodes:
964 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000965 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000966 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000967 setTargetDAGCombine(ISD::SHL);
968 setTargetDAGCombine(ISD::SRA);
969 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000970 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000971 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000972 if (Subtarget->is64Bit())
973 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000974
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000975 computeRegisterProperties();
976
Evan Cheng87ed7162006-02-14 08:25:08 +0000977 // FIXME: These should be based on subtarget info. Plus, the values should
978 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000979 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
980 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
981 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000982 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000983 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000984}
985
Scott Michel5b8f82e2008-03-10 15:42:14 +0000986
Owen Anderson825b72b2009-08-11 20:47:22 +0000987MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
988 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000989}
990
991
Evan Cheng29286502008-01-23 23:17:41 +0000992/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
993/// the desired ByVal argument alignment.
994static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
995 if (MaxAlign == 16)
996 return;
997 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
998 if (VTy->getBitWidth() == 128)
999 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001000 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1001 unsigned EltAlign = 0;
1002 getMaxByValAlign(ATy->getElementType(), EltAlign);
1003 if (EltAlign > MaxAlign)
1004 MaxAlign = EltAlign;
1005 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1006 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1007 unsigned EltAlign = 0;
1008 getMaxByValAlign(STy->getElementType(i), EltAlign);
1009 if (EltAlign > MaxAlign)
1010 MaxAlign = EltAlign;
1011 if (MaxAlign == 16)
1012 break;
1013 }
1014 }
1015 return;
1016}
1017
1018/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1019/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001020/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1021/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001022unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001023 if (Subtarget->is64Bit()) {
1024 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001025 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001026 if (TyAlign > 8)
1027 return TyAlign;
1028 return 8;
1029 }
1030
Evan Cheng29286502008-01-23 23:17:41 +00001031 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001032 if (Subtarget->hasSSE1())
1033 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001034 return Align;
1035}
Chris Lattner2b02a442007-02-25 08:29:00 +00001036
Evan Chengf0df0312008-05-15 08:39:06 +00001037/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001038/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001039/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001040/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001041EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001042X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001043 bool isSrcConst, bool isSrcStr,
1044 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001045 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1046 // linux. This is because the stack realignment code can't handle certain
1047 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001048 const Function *F = DAG.getMachineFunction().getFunction();
1049 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1050 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001051 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001053 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001055 }
Evan Chengf0df0312008-05-15 08:39:06 +00001056 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 return MVT::i64;
1058 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001059}
1060
Evan Chengcc415862007-11-09 01:32:10 +00001061/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1062/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001063SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001064 SelectionDAG &DAG) const {
1065 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001066 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001067 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001068 // This doesn't have DebugLoc associated with it, but is not really the
1069 // same as a Register.
1070 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1071 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001072 return Table;
1073}
1074
Bill Wendlingb4202b82009-07-01 18:50:55 +00001075/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001076unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001077 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001078}
1079
Chris Lattner2b02a442007-02-25 08:29:00 +00001080//===----------------------------------------------------------------------===//
1081// Return Value Calling Convention Implementation
1082//===----------------------------------------------------------------------===//
1083
Chris Lattner59ed56b2007-02-28 04:55:35 +00001084#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085
Dan Gohman98ca4f22009-08-05 01:29:28 +00001086SDValue
1087X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001088 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001089 const SmallVectorImpl<ISD::OutputArg> &Outs,
1090 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001091
Chris Lattner9774c912007-02-27 05:28:59 +00001092 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001093 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1094 RVLocs, *DAG.getContext());
1095 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001096
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001097 // If this is the first return lowered for this function, add the regs to the
1098 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001099 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001100 for (unsigned i = 0; i != RVLocs.size(); ++i)
1101 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001102 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001103 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001104
Dan Gohman475871a2008-07-27 21:46:04 +00001105 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001106
Dan Gohman475871a2008-07-27 21:46:04 +00001107 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001108 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1109 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001110 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001111
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001112 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001113 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1114 CCValAssign &VA = RVLocs[i];
1115 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001116 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001117
Chris Lattner447ff682008-03-11 03:23:40 +00001118 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1119 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001120 if (VA.getLocReg() == X86::ST0 ||
1121 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001122 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1123 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001124 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001125 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001126 RetOps.push_back(ValToCopy);
1127 // Don't emit a copytoreg.
1128 continue;
1129 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001130
Evan Cheng242b38b2009-02-23 09:03:22 +00001131 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1132 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001133 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001134 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001135 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001136 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001137 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001138 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001139 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001140 }
1141
Dale Johannesendd64c412009-02-04 00:33:20 +00001142 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001143 Flag = Chain.getValue(1);
1144 }
Dan Gohman61a92132008-04-21 23:59:07 +00001145
1146 // The x86-64 ABI for returning structs by value requires that we copy
1147 // the sret argument into %rax for the return. We saved the argument into
1148 // a virtual register in the entry block, so now we copy the value out
1149 // and into %rax.
1150 if (Subtarget->is64Bit() &&
1151 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1152 MachineFunction &MF = DAG.getMachineFunction();
1153 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1154 unsigned Reg = FuncInfo->getSRetReturnReg();
1155 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001157 FuncInfo->setSRetReturnReg(Reg);
1158 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001159 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001160
Dale Johannesendd64c412009-02-04 00:33:20 +00001161 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001162 Flag = Chain.getValue(1);
1163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001164
Chris Lattner447ff682008-03-11 03:23:40 +00001165 RetOps[0] = Chain; // Update chain.
1166
1167 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001168 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001169 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001170
1171 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001172 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001173}
1174
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175/// LowerCallResult - Lower the result values of a call into the
1176/// appropriate copies out of appropriate physical registers.
1177///
1178SDValue
1179X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001180 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 const SmallVectorImpl<ISD::InputArg> &Ins,
1182 DebugLoc dl, SelectionDAG &DAG,
1183 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001184
Chris Lattnere32bbf62007-02-28 07:09:55 +00001185 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001186 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001187 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001188 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001189 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001191
Chris Lattner3085e152007-02-25 08:59:22 +00001192 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001193 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001194 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001195 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Torok Edwin3f142c32009-02-01 18:15:56 +00001197 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001198 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001199 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001200 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001201 }
1202
Chris Lattner8e6da152008-03-10 21:08:41 +00001203 // If this is a call to a function that returns an fp value on the floating
1204 // point stack, but where we prefer to use the value in xmm registers, copy
1205 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001206 if ((VA.getLocReg() == X86::ST0 ||
1207 VA.getLocReg() == X86::ST1) &&
1208 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001209 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001210 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001211
Evan Cheng79fb3b42009-02-20 20:43:02 +00001212 SDValue Val;
1213 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001214 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1215 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1216 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001217 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001218 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001219 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1220 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001221 } else {
1222 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001223 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001224 Val = Chain.getValue(0);
1225 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001226 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1227 } else {
1228 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1229 CopyVT, InFlag).getValue(1);
1230 Val = Chain.getValue(0);
1231 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001232 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001233
Dan Gohman37eed792009-02-04 17:28:58 +00001234 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001235 // Round the F80 the right size, which also moves to the appropriate xmm
1236 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001237 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001238 // This truncation won't change the value.
1239 DAG.getIntPtrConstant(1));
1240 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001241
Dan Gohman98ca4f22009-08-05 01:29:28 +00001242 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001243 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001244
Dan Gohman98ca4f22009-08-05 01:29:28 +00001245 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001246}
1247
1248
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001249//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001250// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001251//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001252// StdCall calling convention seems to be standard for many Windows' API
1253// routines and around. It differs from C calling convention just a little:
1254// callee should clean up the stack, not caller. Symbols should be also
1255// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001256// For info on fast calling convention see Fast Calling Convention (tail call)
1257// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001258
Dan Gohman98ca4f22009-08-05 01:29:28 +00001259/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001260/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001261static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1262 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001263 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001264
Dan Gohman98ca4f22009-08-05 01:29:28 +00001265 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001266}
1267
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001268/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001269/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001270static bool
1271ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1272 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001273 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001274
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001276}
1277
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001278/// IsCalleePop - Determines whether the callee is required to pop its
1279/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001280bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001281 if (IsVarArg)
1282 return false;
1283
Dan Gohman095cc292008-09-13 01:54:27 +00001284 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001285 default:
1286 return false;
1287 case CallingConv::X86_StdCall:
1288 return !Subtarget->is64Bit();
1289 case CallingConv::X86_FastCall:
1290 return !Subtarget->is64Bit();
1291 case CallingConv::Fast:
1292 return PerformTailCallOpt;
1293 }
1294}
1295
Dan Gohman095cc292008-09-13 01:54:27 +00001296/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1297/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001298CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001299 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001300 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001301 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001302 else
1303 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001304 }
1305
Gordon Henriksen86737662008-01-05 16:56:59 +00001306 if (CC == CallingConv::X86_FastCall)
1307 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001308 else if (CC == CallingConv::Fast)
1309 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001310 else
1311 return CC_X86_32_C;
1312}
1313
Dan Gohman98ca4f22009-08-05 01:29:28 +00001314/// NameDecorationForCallConv - Selects the appropriate decoration to
1315/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001316NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001317X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001318 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001319 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001320 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001321 return StdCall;
1322 return None;
1323}
1324
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001325
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001326/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1327/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001328/// the specific parameter attribute. The copy will be passed as a byval
1329/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001330static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001331CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001332 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1333 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001335 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001336 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001337}
1338
Dan Gohman98ca4f22009-08-05 01:29:28 +00001339SDValue
1340X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001341 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001342 const SmallVectorImpl<ISD::InputArg> &Ins,
1343 DebugLoc dl, SelectionDAG &DAG,
1344 const CCValAssign &VA,
1345 MachineFrameInfo *MFI,
1346 unsigned i) {
1347
Rafael Espindola7effac52007-09-14 15:48:13 +00001348 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1350 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001351 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001352 EVT ValVT;
1353
1354 // If value is passed by pointer we have address passed instead of the value
1355 // itself.
1356 if (VA.getLocInfo() == CCValAssign::Indirect)
1357 ValVT = VA.getLocVT();
1358 else
1359 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001360
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001361 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001362 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001363 // In case of tail call optimization mark all arguments mutable. Since they
1364 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001365 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001366 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001367 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001368 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001369 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001370 return DAG.getLoad(ValVT, dl, Chain, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001371 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001372}
1373
Dan Gohman475871a2008-07-27 21:46:04 +00001374SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001375X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001376 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001377 bool isVarArg,
1378 const SmallVectorImpl<ISD::InputArg> &Ins,
1379 DebugLoc dl,
1380 SelectionDAG &DAG,
1381 SmallVectorImpl<SDValue> &InVals) {
1382
Evan Cheng1bc78042006-04-26 01:20:17 +00001383 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001384 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
Gordon Henriksen86737662008-01-05 16:56:59 +00001386 const Function* Fn = MF.getFunction();
1387 if (Fn->hasExternalLinkage() &&
1388 Subtarget->isTargetCygMing() &&
1389 Fn->getName() == "main")
1390 FuncInfo->setForceFramePointer(true);
1391
1392 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001393 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001394
Evan Cheng1bc78042006-04-26 01:20:17 +00001395 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001396 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001397 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001398
Dan Gohman98ca4f22009-08-05 01:29:28 +00001399 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001400 "Var args not supported with calling convention fastcc");
1401
Chris Lattner638402b2007-02-28 07:00:42 +00001402 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001403 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1405 ArgLocs, *DAG.getContext());
1406 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001407
Chris Lattnerf39f7712007-02-28 05:46:49 +00001408 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001409 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001410 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1411 CCValAssign &VA = ArgLocs[i];
1412 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1413 // places.
1414 assert(VA.getValNo() != LastVal &&
1415 "Don't support value assigned to multiple locs yet");
1416 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001417
Chris Lattnerf39f7712007-02-28 05:46:49 +00001418 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001419 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001420 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001421 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001422 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001423 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001426 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001427 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001428 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001429 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001430 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001431 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1432 RC = X86::VR64RegisterClass;
1433 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001434 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001435
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001436 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001438
Chris Lattnerf39f7712007-02-28 05:46:49 +00001439 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1440 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1441 // right size.
1442 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001443 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001444 DAG.getValueType(VA.getValVT()));
1445 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001446 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001447 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001448 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001449 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001451 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001452 // Handle MMX values passed in XMM regs.
1453 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001454 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1455 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001456 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1457 } else
1458 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001459 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001460 } else {
1461 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001462 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001463 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001464
1465 // If value is passed via pointer - do a load.
1466 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001470 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001471
Dan Gohman61a92132008-04-21 23:59:07 +00001472 // The x86-64 ABI for returning structs by value requires that we copy
1473 // the sret argument into %rax for the return. Save the argument into
1474 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001475 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1477 unsigned Reg = FuncInfo->getSRetReturnReg();
1478 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001479 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001480 FuncInfo->setSRetReturnReg(Reg);
1481 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001484 }
1485
Chris Lattnerf39f7712007-02-28 05:46:49 +00001486 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001487 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001489 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001490
Evan Cheng1bc78042006-04-26 01:20:17 +00001491 // If the function takes variable number of arguments, make a frame index for
1492 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001493 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001494 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001495 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1496 }
1497 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001498 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1499
1500 // FIXME: We should really autogenerate these arrays
1501 static const unsigned GPR64ArgRegsWin64[] = {
1502 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001503 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001504 static const unsigned XMMArgRegsWin64[] = {
1505 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1506 };
1507 static const unsigned GPR64ArgRegs64Bit[] = {
1508 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1509 };
1510 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001511 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1512 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1513 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001514 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1515
1516 if (IsWin64) {
1517 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1518 GPR64ArgRegs = GPR64ArgRegsWin64;
1519 XMMArgRegs = XMMArgRegsWin64;
1520 } else {
1521 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1522 GPR64ArgRegs = GPR64ArgRegs64Bit;
1523 XMMArgRegs = XMMArgRegs64Bit;
1524 }
1525 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1526 TotalNumIntRegs);
1527 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1528 TotalNumXMMRegs);
1529
Devang Patel578efa92009-06-05 21:57:13 +00001530 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001531 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001532 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001533 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001534 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001535 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001536 // Kernel mode asks for SSE to be disabled, so don't push them
1537 // on the stack.
1538 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001539
Gordon Henriksen86737662008-01-05 16:56:59 +00001540 // For X86-64, if there are vararg parameters that are passed via
1541 // registers, then we must store them to their spots on the stack so they
1542 // may be loaded by deferencing the result of va_next.
1543 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001544 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1545 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1546 TotalNumXMMRegs * 16, 16);
1547
Gordon Henriksen86737662008-01-05 16:56:59 +00001548 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001549 SmallVector<SDValue, 8> MemOps;
1550 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001551 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001552 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001553 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1554 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001555 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1556 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001558 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001559 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmand6708ea2009-08-15 01:38:56 +00001560 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
1561 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001562 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001563 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001564 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001565
Dan Gohmanface41a2009-08-16 21:24:25 +00001566 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1567 // Now store the XMM (fp + vector) parameter registers.
1568 SmallVector<SDValue, 11> SaveXMMOps;
1569 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001570
Dan Gohmanface41a2009-08-16 21:24:25 +00001571 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1572 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1573 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001574
Dan Gohmanface41a2009-08-16 21:24:25 +00001575 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1576 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001577
Dan Gohmanface41a2009-08-16 21:24:25 +00001578 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1579 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1580 X86::VR128RegisterClass);
1581 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1582 SaveXMMOps.push_back(Val);
1583 }
1584 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1585 MVT::Other,
1586 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001587 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001588
1589 if (!MemOps.empty())
1590 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1591 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001593 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
Gordon Henriksen86737662008-01-05 16:56:59 +00001595 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001597 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001598 BytesCallerReserves = 0;
1599 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001600 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001601 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001602 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001603 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001604 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001605 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001606
Gordon Henriksen86737662008-01-05 16:56:59 +00001607 if (!Is64Bit) {
1608 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001609 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001610 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1611 }
Evan Cheng25caf632006-05-23 21:06:34 +00001612
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001613 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001614
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001616}
1617
Dan Gohman475871a2008-07-27 21:46:04 +00001618SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1620 SDValue StackPtr, SDValue Arg,
1621 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001622 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001624 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001625 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001626 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001627 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001628 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001629 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001630 }
Dale Johannesenace16102009-02-03 19:33:06 +00001631 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001632 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001633}
1634
Bill Wendling64e87322009-01-16 19:25:27 +00001635/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001636/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001637SDValue
1638X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001639 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001640 SDValue Chain,
1641 bool IsTailCall,
1642 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001643 int FPDiff,
1644 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001645 if (!IsTailCall || FPDiff==0) return Chain;
1646
1647 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001648 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001649 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001650
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001651 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001652 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001653 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001654}
1655
1656/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1657/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001658static SDValue
1659EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001660 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001661 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001662 // Store the return address to the appropriate stack slot.
1663 if (!FPDiff) return Chain;
1664 // Calculate the new stack slot for the return address.
1665 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001666 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001667 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001669 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001670 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001671 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001672 return Chain;
1673}
1674
Dan Gohman98ca4f22009-08-05 01:29:28 +00001675SDValue
1676X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001677 CallingConv::ID CallConv, bool isVarArg,
1678 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001679 const SmallVectorImpl<ISD::OutputArg> &Outs,
1680 const SmallVectorImpl<ISD::InputArg> &Ins,
1681 DebugLoc dl, SelectionDAG &DAG,
1682 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001683
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684 MachineFunction &MF = DAG.getMachineFunction();
1685 bool Is64Bit = Subtarget->is64Bit();
1686 bool IsStructRet = CallIsStructReturn(Outs);
1687
1688 assert((!isTailCall ||
1689 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1690 "IsEligibleForTailCallOptimization missed a case!");
1691 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001692 "Var args not supported with calling convention fastcc");
1693
Chris Lattner638402b2007-02-28 07:00:42 +00001694 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001695 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1697 ArgLocs, *DAG.getContext());
1698 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001699
Chris Lattner423c5f42007-02-28 05:31:48 +00001700 // Get a count of how many bytes are to be pushed on the stack.
1701 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001703 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001704
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001708 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001709 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1710 FPDiff = NumBytesCallerPushed - NumBytes;
1711
1712 // Set the delta of movement of the returnaddr stackslot.
1713 // But only set if delta is greater than previous delta.
1714 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1715 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1716 }
1717
Chris Lattnere563bbc2008-10-11 22:08:30 +00001718 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001719
Dan Gohman475871a2008-07-27 21:46:04 +00001720 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001721 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001722 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001723 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001724
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1726 SmallVector<SDValue, 8> MemOpChains;
1727 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001728
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001729 // Walk the register/memloc assignments, inserting copies/loads. In the case
1730 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001731 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1732 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001733 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734 SDValue Arg = Outs[i].Val;
1735 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001736 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001737
Chris Lattner423c5f42007-02-28 05:31:48 +00001738 // Promote the value if needed.
1739 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001740 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001741 case CCValAssign::Full: break;
1742 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001743 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001744 break;
1745 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001746 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001747 break;
1748 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001749 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1750 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001751 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1752 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1753 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001754 } else
1755 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1756 break;
1757 case CCValAssign::BCvt:
1758 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001759 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001760 case CCValAssign::Indirect: {
1761 // Store the argument.
1762 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
1763 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
1764 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
1765 PseudoSourceValue::getFixedStack(FI), 0);
1766 Arg = SpillSlot;
1767 break;
1768 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001769 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001770
Chris Lattner423c5f42007-02-28 05:31:48 +00001771 if (VA.isRegLoc()) {
1772 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1773 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001774 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001775 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001776 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001777 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001778
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1780 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001781 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001782 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001783 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001784
Evan Cheng32fe1032006-05-25 00:59:30 +00001785 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001786 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001787 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001788
Evan Cheng347d5f72006-04-28 21:29:37 +00001789 // Build a sequence of copy-to-reg nodes chained together with token chain
1790 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001791 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001792 // Tail call byval lowering might overwrite argument registers so in case of
1793 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001794 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001795 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001796 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001797 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001798 InFlag = Chain.getValue(1);
1799 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001800
Eric Christopherfd179292009-08-27 18:07:15 +00001801
Chris Lattner88e1fd52009-07-09 04:24:46 +00001802 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001803 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1804 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001805 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001806 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1807 DAG.getNode(X86ISD::GlobalBaseReg,
1808 DebugLoc::getUnknownLoc(),
1809 getPointerTy()),
1810 InFlag);
1811 InFlag = Chain.getValue(1);
1812 } else {
1813 // If we are tail calling and generating PIC/GOT style code load the
1814 // address of the callee into ECX. The value in ecx is used as target of
1815 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1816 // for tail calls on PIC/GOT architectures. Normally we would just put the
1817 // address of GOT into ebx and then call target@PLT. But for tail calls
1818 // ebx would be restored (since ebx is callee saved) before jumping to the
1819 // target@PLT.
1820
1821 // Note: The actual moving to ECX is done further down.
1822 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1823 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1824 !G->getGlobal()->hasProtectedVisibility())
1825 Callee = LowerGlobalAddress(Callee, DAG);
1826 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001827 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001828 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001829 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001830
Gordon Henriksen86737662008-01-05 16:56:59 +00001831 if (Is64Bit && isVarArg) {
1832 // From AMD64 ABI document:
1833 // For calls that may call functions that use varargs or stdargs
1834 // (prototype-less calls or calls to functions containing ellipsis (...) in
1835 // the declaration) %al is used as hidden argument to specify the number
1836 // of SSE registers used. The contents of %al do not need to match exactly
1837 // the number of registers, but must be an ubound on the number of SSE
1838 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001839
1840 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 // Count the number of XMM registers allocated.
1842 static const unsigned XMMArgRegs[] = {
1843 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1844 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1845 };
1846 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001847 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001848 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001849
Dale Johannesendd64c412009-02-04 00:33:20 +00001850 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001852 InFlag = Chain.getValue(1);
1853 }
1854
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001855
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001856 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 if (isTailCall) {
1858 // Force all the incoming stack arguments to be loaded from the stack
1859 // before any new outgoing arguments are stored to the stack, because the
1860 // outgoing stack slots may alias the incoming argument stack slots, and
1861 // the alias isn't otherwise explicit. This is slightly more conservative
1862 // than necessary, because it means that each store effectively depends
1863 // on every argument instead of just those arguments it would clobber.
1864 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1865
Dan Gohman475871a2008-07-27 21:46:04 +00001866 SmallVector<SDValue, 8> MemOpChains2;
1867 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001868 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001869 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001870 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001871 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1872 CCValAssign &VA = ArgLocs[i];
1873 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001874 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001875 SDValue Arg = Outs[i].Val;
1876 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001877 // Create frame index.
1878 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001879 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001880 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001881 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001882
Duncan Sands276dcbd2008-03-21 09:14:45 +00001883 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001884 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001885 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001886 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001888 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001889 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001890
Dan Gohman98ca4f22009-08-05 01:29:28 +00001891 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1892 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001893 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001894 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001895 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001896 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 DAG.getStore(ArgChain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001898 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001899 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001900 }
1901 }
1902
1903 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001905 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001906
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001907 // Copy arguments to their registers.
1908 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001909 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001910 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001911 InFlag = Chain.getValue(1);
1912 }
Dan Gohman475871a2008-07-27 21:46:04 +00001913 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001914
Gordon Henriksen86737662008-01-05 16:56:59 +00001915 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001916 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001917 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001918 }
1919
Evan Cheng32fe1032006-05-25 00:59:30 +00001920 // If the callee is a GlobalAddress node (quite common, every direct call is)
1921 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001922 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001923 // We should use extra load for direct calls to dllimported functions in
1924 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001925 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001926 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001927 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001928
Chris Lattner48a7d022009-07-09 05:02:21 +00001929 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1930 // external symbols most go through the PLT in PIC mode. If the symbol
1931 // has hidden or protected visibility, or if it is static or local, then
1932 // we don't need to use the PLT - we can directly call it.
1933 if (Subtarget->isTargetELF() &&
1934 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001935 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001936 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001937 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001938 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1939 Subtarget->getDarwinVers() < 9) {
1940 // PC-relative references to external symbols should go through $stub,
1941 // unless we're building with the leopard linker or later, which
1942 // automatically synthesizes these stubs.
1943 OpFlags = X86II::MO_DARWIN_STUB;
1944 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001945
Chris Lattner74e726e2009-07-09 05:27:35 +00001946 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001947 G->getOffset(), OpFlags);
1948 }
Bill Wendling056292f2008-09-16 21:48:12 +00001949 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001950 unsigned char OpFlags = 0;
1951
1952 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1953 // symbols should go through the PLT.
1954 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001955 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001956 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001957 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001958 Subtarget->getDarwinVers() < 9) {
1959 // PC-relative references to external symbols should go through $stub,
1960 // unless we're building with the leopard linker or later, which
1961 // automatically synthesizes these stubs.
1962 OpFlags = X86II::MO_DARWIN_STUB;
1963 }
Eric Christopherfd179292009-08-27 18:07:15 +00001964
Chris Lattner48a7d022009-07-09 05:02:21 +00001965 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1966 OpFlags);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001967 } else if (isTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001968 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001969
Dale Johannesendd64c412009-02-04 00:33:20 +00001970 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001971 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001972 Callee,InFlag);
1973 Callee = DAG.getRegister(Opc, getPointerTy());
1974 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001975 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001976 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001977
Chris Lattnerd96d0722007-02-25 06:40:16 +00001978 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001980 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001981
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001983 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1984 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00001986 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001987
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001988 Ops.push_back(Chain);
1989 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001990
Dan Gohman98ca4f22009-08-05 01:29:28 +00001991 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001993
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 // Add argument registers to the end of the list so that they are known live
1995 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001996 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1997 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1998 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001999
Evan Cheng586ccac2008-03-18 23:36:35 +00002000 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002001 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002002 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2003
2004 // Add an implicit use of AL for x86 vararg functions.
2005 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002007
Gabor Greifba36cb52008-08-28 21:40:38 +00002008 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002009 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002010
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 if (isTailCall) {
2012 // If this is the first return lowered for this function, add the regs
2013 // to the liveout set for the function.
2014 if (MF.getRegInfo().liveout_empty()) {
2015 SmallVector<CCValAssign, 16> RVLocs;
2016 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2017 *DAG.getContext());
2018 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2019 for (unsigned i = 0; i != RVLocs.size(); ++i)
2020 if (RVLocs[i].isRegLoc())
2021 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2022 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002023
Dan Gohman98ca4f22009-08-05 01:29:28 +00002024 assert(((Callee.getOpcode() == ISD::Register &&
2025 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2026 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2027 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2028 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2029 "Expecting an global address, external symbol, or register");
2030
2031 return DAG.getNode(X86ISD::TC_RETURN, dl,
2032 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 }
2034
Dale Johannesenace16102009-02-03 19:33:06 +00002035 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002036 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002037
Chris Lattner2d297092006-05-23 18:50:38 +00002038 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002039 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002040 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002042 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002043 // If this is is a call to a struct-return function, the callee
2044 // pops the hidden struct pointer, so we have to push it back.
2045 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002046 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002047 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002048 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002049
Gordon Henriksenae636f82008-01-03 16:47:34 +00002050 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002051 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002052 DAG.getIntPtrConstant(NumBytes, true),
2053 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2054 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002055 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002056 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002057
Chris Lattner3085e152007-02-25 08:59:22 +00002058 // Handle result values, copying them out of physregs into vregs that we
2059 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2061 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002062}
2063
Evan Cheng25ab6902006-09-08 06:48:29 +00002064
2065//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002066// Fast Calling Convention (tail call) implementation
2067//===----------------------------------------------------------------------===//
2068
2069// Like std call, callee cleans arguments, convention except that ECX is
2070// reserved for storing the tail called function address. Only 2 registers are
2071// free for argument passing (inreg). Tail call optimization is performed
2072// provided:
2073// * tailcallopt is enabled
2074// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002075// On X86_64 architecture with GOT-style position independent code only local
2076// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002077// To keep the stack aligned according to platform abi the function
2078// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2079// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002080// If a tail called function callee has more arguments than the caller the
2081// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002082// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002083// original REtADDR, but before the saved framepointer or the spilled registers
2084// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2085// stack layout:
2086// arg1
2087// arg2
2088// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002089// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002090// move area ]
2091// (possible EBP)
2092// ESI
2093// EDI
2094// local1 ..
2095
2096/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2097/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002098unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002099 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002100 MachineFunction &MF = DAG.getMachineFunction();
2101 const TargetMachine &TM = MF.getTarget();
2102 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2103 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002104 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002105 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002106 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002107 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2108 // Number smaller than 12 so just add the difference.
2109 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2110 } else {
2111 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002112 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002113 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002114 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002115 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002116}
2117
Dan Gohman98ca4f22009-08-05 01:29:28 +00002118/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2119/// for tail call optimization. Targets which want to do tail call
2120/// optimization should implement this function.
2121bool
2122X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002123 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 bool isVarArg,
2125 const SmallVectorImpl<ISD::InputArg> &Ins,
2126 SelectionDAG& DAG) const {
2127 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002128 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002130}
2131
Dan Gohman3df24e62008-09-03 23:12:08 +00002132FastISel *
2133X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002134 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002135 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002136 DenseMap<const Value *, unsigned> &vm,
2137 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002138 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002139 DenseMap<const AllocaInst *, int> &am
2140#ifndef NDEBUG
2141 , SmallSet<Instruction*, 8> &cil
2142#endif
2143 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002144 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002145#ifndef NDEBUG
2146 , cil
2147#endif
2148 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002149}
2150
2151
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002152//===----------------------------------------------------------------------===//
2153// Other Lowering Hooks
2154//===----------------------------------------------------------------------===//
2155
2156
Dan Gohman475871a2008-07-27 21:46:04 +00002157SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002158 MachineFunction &MF = DAG.getMachineFunction();
2159 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2160 int ReturnAddrIndex = FuncInfo->getRAIndex();
2161
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002162 if (ReturnAddrIndex == 0) {
2163 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002164 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002165 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002166 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002167 }
2168
Evan Cheng25ab6902006-09-08 06:48:29 +00002169 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002170}
2171
2172
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002173bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2174 bool hasSymbolicDisplacement) {
2175 // Offset should fit into 32 bit immediate field.
2176 if (!isInt32(Offset))
2177 return false;
2178
2179 // If we don't have a symbolic displacement - we don't have any extra
2180 // restrictions.
2181 if (!hasSymbolicDisplacement)
2182 return true;
2183
2184 // FIXME: Some tweaks might be needed for medium code model.
2185 if (M != CodeModel::Small && M != CodeModel::Kernel)
2186 return false;
2187
2188 // For small code model we assume that latest object is 16MB before end of 31
2189 // bits boundary. We may also accept pretty large negative constants knowing
2190 // that all objects are in the positive half of address space.
2191 if (M == CodeModel::Small && Offset < 16*1024*1024)
2192 return true;
2193
2194 // For kernel code model we know that all object resist in the negative half
2195 // of 32bits address space. We may not accept negative offsets, since they may
2196 // be just off and we may accept pretty large positive ones.
2197 if (M == CodeModel::Kernel && Offset > 0)
2198 return true;
2199
2200 return false;
2201}
2202
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002203/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2204/// specific condition code, returning the condition code and the LHS/RHS of the
2205/// comparison to make.
2206static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2207 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002208 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002209 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2210 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2211 // X > -1 -> X == 0, jump !sign.
2212 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002213 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002214 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2215 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002216 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002217 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002218 // X < 1 -> X <= 0
2219 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002220 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002221 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002222 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002223
Evan Chengd9558e02006-01-06 00:43:03 +00002224 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002225 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002226 case ISD::SETEQ: return X86::COND_E;
2227 case ISD::SETGT: return X86::COND_G;
2228 case ISD::SETGE: return X86::COND_GE;
2229 case ISD::SETLT: return X86::COND_L;
2230 case ISD::SETLE: return X86::COND_LE;
2231 case ISD::SETNE: return X86::COND_NE;
2232 case ISD::SETULT: return X86::COND_B;
2233 case ISD::SETUGT: return X86::COND_A;
2234 case ISD::SETULE: return X86::COND_BE;
2235 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002236 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002238
Chris Lattner4c78e022008-12-23 23:42:27 +00002239 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002240
Chris Lattner4c78e022008-12-23 23:42:27 +00002241 // If LHS is a foldable load, but RHS is not, flip the condition.
2242 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2243 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2244 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2245 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002246 }
2247
Chris Lattner4c78e022008-12-23 23:42:27 +00002248 switch (SetCCOpcode) {
2249 default: break;
2250 case ISD::SETOLT:
2251 case ISD::SETOLE:
2252 case ISD::SETUGT:
2253 case ISD::SETUGE:
2254 std::swap(LHS, RHS);
2255 break;
2256 }
2257
2258 // On a floating point condition, the flags are set as follows:
2259 // ZF PF CF op
2260 // 0 | 0 | 0 | X > Y
2261 // 0 | 0 | 1 | X < Y
2262 // 1 | 0 | 0 | X == Y
2263 // 1 | 1 | 1 | unordered
2264 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002265 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002266 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002267 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002268 case ISD::SETOLT: // flipped
2269 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002270 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002271 case ISD::SETOLE: // flipped
2272 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002273 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002274 case ISD::SETUGT: // flipped
2275 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002276 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002277 case ISD::SETUGE: // flipped
2278 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002279 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002280 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002281 case ISD::SETNE: return X86::COND_NE;
2282 case ISD::SETUO: return X86::COND_P;
2283 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002284 }
Evan Chengd9558e02006-01-06 00:43:03 +00002285}
2286
Evan Cheng4a460802006-01-11 00:33:36 +00002287/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2288/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002289/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002290static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002291 switch (X86CC) {
2292 default:
2293 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002294 case X86::COND_B:
2295 case X86::COND_BE:
2296 case X86::COND_E:
2297 case X86::COND_P:
2298 case X86::COND_A:
2299 case X86::COND_AE:
2300 case X86::COND_NE:
2301 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002302 return true;
2303 }
2304}
2305
Nate Begeman9008ca62009-04-27 18:41:29 +00002306/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2307/// the specified range (L, H].
2308static bool isUndefOrInRange(int Val, int Low, int Hi) {
2309 return (Val < 0) || (Val >= Low && Val < Hi);
2310}
2311
2312/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2313/// specified value.
2314static bool isUndefOrEqual(int Val, int CmpVal) {
2315 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002316 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002317 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002318}
2319
Nate Begeman9008ca62009-04-27 18:41:29 +00002320/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2321/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2322/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002323static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002324 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002325 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002327 return (Mask[0] < 2 && Mask[1] < 2);
2328 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002329}
2330
Nate Begeman9008ca62009-04-27 18:41:29 +00002331bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002332 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002333 N->getMask(M);
2334 return ::isPSHUFDMask(M, N->getValueType(0));
2335}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002336
Nate Begeman9008ca62009-04-27 18:41:29 +00002337/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2338/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002339static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002341 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002342
Nate Begeman9008ca62009-04-27 18:41:29 +00002343 // Lower quadword copied in order or undef.
2344 for (int i = 0; i != 4; ++i)
2345 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002346 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002347
Evan Cheng506d3df2006-03-29 23:07:14 +00002348 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002349 for (int i = 4; i != 8; ++i)
2350 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002351 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002352
Evan Cheng506d3df2006-03-29 23:07:14 +00002353 return true;
2354}
2355
Nate Begeman9008ca62009-04-27 18:41:29 +00002356bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002357 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002358 N->getMask(M);
2359 return ::isPSHUFHWMask(M, N->getValueType(0));
2360}
Evan Cheng506d3df2006-03-29 23:07:14 +00002361
Nate Begeman9008ca62009-04-27 18:41:29 +00002362/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2363/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002364static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002365 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002366 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002367
Rafael Espindola15684b22009-04-24 12:40:33 +00002368 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002369 for (int i = 4; i != 8; ++i)
2370 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002371 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002372
Rafael Espindola15684b22009-04-24 12:40:33 +00002373 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002374 for (int i = 0; i != 4; ++i)
2375 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002376 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002377
Rafael Espindola15684b22009-04-24 12:40:33 +00002378 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002379}
2380
Nate Begeman9008ca62009-04-27 18:41:29 +00002381bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002382 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002383 N->getMask(M);
2384 return ::isPSHUFLWMask(M, N->getValueType(0));
2385}
2386
Evan Cheng14aed5e2006-03-24 01:18:28 +00002387/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2388/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002389static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002390 int NumElems = VT.getVectorNumElements();
2391 if (NumElems != 2 && NumElems != 4)
2392 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002393
Nate Begeman9008ca62009-04-27 18:41:29 +00002394 int Half = NumElems / 2;
2395 for (int i = 0; i < Half; ++i)
2396 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002397 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002398 for (int i = Half; i < NumElems; ++i)
2399 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002400 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002401
Evan Cheng14aed5e2006-03-24 01:18:28 +00002402 return true;
2403}
2404
Nate Begeman9008ca62009-04-27 18:41:29 +00002405bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2406 SmallVector<int, 8> M;
2407 N->getMask(M);
2408 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002409}
2410
Evan Cheng213d2cf2007-05-17 18:45:50 +00002411/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002412/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2413/// half elements to come from vector 1 (which would equal the dest.) and
2414/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002415static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002416 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002417
2418 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002419 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002420
Nate Begeman9008ca62009-04-27 18:41:29 +00002421 int Half = NumElems / 2;
2422 for (int i = 0; i < Half; ++i)
2423 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002424 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002425 for (int i = Half; i < NumElems; ++i)
2426 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002427 return false;
2428 return true;
2429}
2430
Nate Begeman9008ca62009-04-27 18:41:29 +00002431static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2432 SmallVector<int, 8> M;
2433 N->getMask(M);
2434 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002435}
2436
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002437/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2438/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002439bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2440 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002441 return false;
2442
Evan Cheng2064a2b2006-03-28 06:50:32 +00002443 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002444 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2445 isUndefOrEqual(N->getMaskElt(1), 7) &&
2446 isUndefOrEqual(N->getMaskElt(2), 2) &&
2447 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002448}
2449
Evan Cheng5ced1d82006-04-06 23:23:56 +00002450/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2451/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002452bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2453 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002454
Evan Cheng5ced1d82006-04-06 23:23:56 +00002455 if (NumElems != 2 && NumElems != 4)
2456 return false;
2457
Evan Chengc5cdff22006-04-07 21:53:05 +00002458 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002459 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002460 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002461
Evan Chengc5cdff22006-04-07 21:53:05 +00002462 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002463 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002464 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002465
2466 return true;
2467}
2468
2469/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002470/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2471/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002472bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2473 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002474
Evan Cheng5ced1d82006-04-06 23:23:56 +00002475 if (NumElems != 2 && NumElems != 4)
2476 return false;
2477
Evan Chengc5cdff22006-04-07 21:53:05 +00002478 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002479 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002480 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002481
Nate Begeman9008ca62009-04-27 18:41:29 +00002482 for (unsigned i = 0; i < NumElems/2; ++i)
2483 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002484 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002485
2486 return true;
2487}
2488
Nate Begeman9008ca62009-04-27 18:41:29 +00002489/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2490/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2491/// <2, 3, 2, 3>
2492bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2493 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002494
Nate Begeman9008ca62009-04-27 18:41:29 +00002495 if (NumElems != 4)
2496 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002497
2498 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002499 isUndefOrEqual(N->getMaskElt(1), 3) &&
Eric Christopherfd179292009-08-27 18:07:15 +00002500 isUndefOrEqual(N->getMaskElt(2), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002501 isUndefOrEqual(N->getMaskElt(3), 3);
2502}
2503
Evan Cheng0038e592006-03-28 00:39:58 +00002504/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2505/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002506static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002507 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002508 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002509 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002510 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002511
Nate Begeman9008ca62009-04-27 18:41:29 +00002512 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2513 int BitI = Mask[i];
2514 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002515 if (!isUndefOrEqual(BitI, j))
2516 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002517 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002518 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002519 return false;
2520 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002521 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002522 return false;
2523 }
Evan Cheng0038e592006-03-28 00:39:58 +00002524 }
Evan Cheng0038e592006-03-28 00:39:58 +00002525 return true;
2526}
2527
Nate Begeman9008ca62009-04-27 18:41:29 +00002528bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2529 SmallVector<int, 8> M;
2530 N->getMask(M);
2531 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002532}
2533
Evan Cheng4fcb9222006-03-28 02:43:26 +00002534/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2535/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002536static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002537 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002538 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002539 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002540 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002541
Nate Begeman9008ca62009-04-27 18:41:29 +00002542 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2543 int BitI = Mask[i];
2544 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002545 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002546 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002547 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002548 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002549 return false;
2550 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002551 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002552 return false;
2553 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002554 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002555 return true;
2556}
2557
Nate Begeman9008ca62009-04-27 18:41:29 +00002558bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2559 SmallVector<int, 8> M;
2560 N->getMask(M);
2561 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002562}
2563
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002564/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2565/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2566/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002567static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002568 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002569 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002570 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002571
Nate Begeman9008ca62009-04-27 18:41:29 +00002572 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2573 int BitI = Mask[i];
2574 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002575 if (!isUndefOrEqual(BitI, j))
2576 return false;
2577 if (!isUndefOrEqual(BitI1, j))
2578 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002579 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002580 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002581}
2582
Nate Begeman9008ca62009-04-27 18:41:29 +00002583bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2584 SmallVector<int, 8> M;
2585 N->getMask(M);
2586 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2587}
2588
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002589/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2590/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2591/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002592static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002593 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002594 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2595 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002596
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2598 int BitI = Mask[i];
2599 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002600 if (!isUndefOrEqual(BitI, j))
2601 return false;
2602 if (!isUndefOrEqual(BitI1, j))
2603 return false;
2604 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002605 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002606}
2607
Nate Begeman9008ca62009-04-27 18:41:29 +00002608bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2609 SmallVector<int, 8> M;
2610 N->getMask(M);
2611 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2612}
2613
Evan Cheng017dcc62006-04-21 01:05:10 +00002614/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2615/// specifies a shuffle of elements that is suitable for input to MOVSS,
2616/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002617static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002618 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002619 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002620
2621 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002622
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002624 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002625
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 for (int i = 1; i < NumElts; ++i)
2627 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002628 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002629
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002630 return true;
2631}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002632
Nate Begeman9008ca62009-04-27 18:41:29 +00002633bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2634 SmallVector<int, 8> M;
2635 N->getMask(M);
2636 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002637}
2638
Evan Cheng017dcc62006-04-21 01:05:10 +00002639/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2640/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002641/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002642static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002643 bool V2IsSplat = false, bool V2IsUndef = false) {
2644 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002645 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002646 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002647
Nate Begeman9008ca62009-04-27 18:41:29 +00002648 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002649 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002650
Nate Begeman9008ca62009-04-27 18:41:29 +00002651 for (int i = 1; i < NumOps; ++i)
2652 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2653 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2654 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002655 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002656
Evan Cheng39623da2006-04-20 08:58:49 +00002657 return true;
2658}
2659
Nate Begeman9008ca62009-04-27 18:41:29 +00002660static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002661 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002662 SmallVector<int, 8> M;
2663 N->getMask(M);
2664 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002665}
2666
Evan Chengd9539472006-04-14 21:59:03 +00002667/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2668/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002669bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2670 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002671 return false;
2672
2673 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002674 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 int Elt = N->getMaskElt(i);
2676 if (Elt >= 0 && Elt != 1)
2677 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002678 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002679
2680 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002681 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002682 int Elt = N->getMaskElt(i);
2683 if (Elt >= 0 && Elt != 3)
2684 return false;
2685 if (Elt == 3)
2686 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002687 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002688 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002690 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002691}
2692
2693/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2694/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002695bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2696 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002697 return false;
2698
2699 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002700 for (unsigned i = 0; i < 2; ++i)
2701 if (N->getMaskElt(i) > 0)
2702 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002703
2704 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002705 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 int Elt = N->getMaskElt(i);
2707 if (Elt >= 0 && Elt != 2)
2708 return false;
2709 if (Elt == 2)
2710 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002711 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002712 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002713 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002714}
2715
Evan Cheng0b457f02008-09-25 20:50:48 +00002716/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2717/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002718bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2719 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002720
Nate Begeman9008ca62009-04-27 18:41:29 +00002721 for (int i = 0; i < e; ++i)
2722 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002723 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002724 for (int i = 0; i < e; ++i)
2725 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002726 return false;
2727 return true;
2728}
2729
Evan Cheng63d33002006-03-22 08:01:21 +00002730/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2731/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2732/// instructions.
2733unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002734 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2735 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2736
Evan Chengb9df0ca2006-03-22 02:53:00 +00002737 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2738 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 for (int i = 0; i < NumOperands; ++i) {
2740 int Val = SVOp->getMaskElt(NumOperands-i-1);
2741 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002742 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002743 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002744 if (i != NumOperands - 1)
2745 Mask <<= Shift;
2746 }
Evan Cheng63d33002006-03-22 08:01:21 +00002747 return Mask;
2748}
2749
Evan Cheng506d3df2006-03-29 23:07:14 +00002750/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2751/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2752/// instructions.
2753unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002755 unsigned Mask = 0;
2756 // 8 nodes, but we only care about the last 4.
2757 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 int Val = SVOp->getMaskElt(i);
2759 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002760 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002761 if (i != 4)
2762 Mask <<= 2;
2763 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002764 return Mask;
2765}
2766
2767/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2768/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2769/// instructions.
2770unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002772 unsigned Mask = 0;
2773 // 8 nodes, but we only care about the first 4.
2774 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 int Val = SVOp->getMaskElt(i);
2776 if (Val >= 0)
2777 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002778 if (i != 0)
2779 Mask <<= 2;
2780 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002781 return Mask;
2782}
2783
Evan Cheng37b73872009-07-30 08:33:02 +00002784/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2785/// constant +0.0.
2786bool X86::isZeroNode(SDValue Elt) {
2787 return ((isa<ConstantSDNode>(Elt) &&
2788 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2789 (isa<ConstantFPSDNode>(Elt) &&
2790 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2791}
2792
Nate Begeman9008ca62009-04-27 18:41:29 +00002793/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2794/// their permute mask.
2795static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2796 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002797 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002798 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002799 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002800
Nate Begeman5a5ca152009-04-29 05:20:52 +00002801 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 int idx = SVOp->getMaskElt(i);
2803 if (idx < 0)
2804 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002805 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002806 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002807 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002808 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002809 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002810 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2811 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002812}
2813
Evan Cheng779ccea2007-12-07 21:30:01 +00002814/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2815/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002816static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002817 unsigned NumElems = VT.getVectorNumElements();
2818 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002819 int idx = Mask[i];
2820 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002821 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002822 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002824 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002826 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002827}
2828
Evan Cheng533a0aa2006-04-19 20:35:22 +00002829/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2830/// match movhlps. The lower half elements should come from upper half of
2831/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002832/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002833static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2834 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002835 return false;
2836 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002838 return false;
2839 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002841 return false;
2842 return true;
2843}
2844
Evan Cheng5ced1d82006-04-06 23:23:56 +00002845/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002846/// is promoted to a vector. It also returns the LoadSDNode by reference if
2847/// required.
2848static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002849 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2850 return false;
2851 N = N->getOperand(0).getNode();
2852 if (!ISD::isNON_EXTLoad(N))
2853 return false;
2854 if (LD)
2855 *LD = cast<LoadSDNode>(N);
2856 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002857}
2858
Evan Cheng533a0aa2006-04-19 20:35:22 +00002859/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2860/// match movlp{s|d}. The lower half elements should come from lower half of
2861/// V1 (and in order), and the upper half elements should come from the upper
2862/// half of V2 (and in order). And since V1 will become the source of the
2863/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002864static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2865 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002866 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002867 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002868 // Is V2 is a vector load, don't do this transformation. We will try to use
2869 // load folding shufps op.
2870 if (ISD::isNON_EXTLoad(V2))
2871 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002872
Nate Begeman5a5ca152009-04-29 05:20:52 +00002873 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002874
Evan Cheng533a0aa2006-04-19 20:35:22 +00002875 if (NumElems != 2 && NumElems != 4)
2876 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002877 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002879 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002880 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002882 return false;
2883 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002884}
2885
Evan Cheng39623da2006-04-20 08:58:49 +00002886/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2887/// all the same.
2888static bool isSplatVector(SDNode *N) {
2889 if (N->getOpcode() != ISD::BUILD_VECTOR)
2890 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002891
Dan Gohman475871a2008-07-27 21:46:04 +00002892 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002893 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2894 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002895 return false;
2896 return true;
2897}
2898
Evan Cheng213d2cf2007-05-17 18:45:50 +00002899/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00002900/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002901/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002902static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002903 SDValue V1 = N->getOperand(0);
2904 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002905 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2906 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002908 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002910 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2911 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002912 if (Opc != ISD::BUILD_VECTOR ||
2913 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002914 return false;
2915 } else if (Idx >= 0) {
2916 unsigned Opc = V1.getOpcode();
2917 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2918 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002919 if (Opc != ISD::BUILD_VECTOR ||
2920 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002921 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002922 }
2923 }
2924 return true;
2925}
2926
2927/// getZeroVector - Returns a vector of specified type with all zero elements.
2928///
Owen Andersone50ed302009-08-10 22:56:29 +00002929static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00002930 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002931 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002932
Chris Lattner8a594482007-11-25 00:24:49 +00002933 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2934 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002935 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002936 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00002937 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
2938 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002939 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00002940 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
2941 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002942 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00002943 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
2944 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002945 }
Dale Johannesenace16102009-02-03 19:33:06 +00002946 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002947}
2948
Chris Lattner8a594482007-11-25 00:24:49 +00002949/// getOnesVector - Returns a vector of specified type with all bits set.
2950///
Owen Andersone50ed302009-08-10 22:56:29 +00002951static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002952 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002953
Chris Lattner8a594482007-11-25 00:24:49 +00002954 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2955 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00002956 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002957 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002958 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00002959 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002960 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00002961 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002962 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002963}
2964
2965
Evan Cheng39623da2006-04-20 08:58:49 +00002966/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2967/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002968static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002969 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002970 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002971
Evan Cheng39623da2006-04-20 08:58:49 +00002972 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 SmallVector<int, 8> MaskVec;
2974 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00002975
Nate Begeman5a5ca152009-04-29 05:20:52 +00002976 for (unsigned i = 0; i != NumElems; ++i) {
2977 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 MaskVec[i] = NumElems;
2979 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002980 }
Evan Cheng39623da2006-04-20 08:58:49 +00002981 }
Evan Cheng39623da2006-04-20 08:58:49 +00002982 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2984 SVOp->getOperand(1), &MaskVec[0]);
2985 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002986}
2987
Evan Cheng017dcc62006-04-21 01:05:10 +00002988/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2989/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00002990static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002991 SDValue V2) {
2992 unsigned NumElems = VT.getVectorNumElements();
2993 SmallVector<int, 8> Mask;
2994 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002995 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 Mask.push_back(i);
2997 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002998}
2999
Nate Begeman9008ca62009-04-27 18:41:29 +00003000/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003001static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 SDValue V2) {
3003 unsigned NumElems = VT.getVectorNumElements();
3004 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003005 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 Mask.push_back(i);
3007 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003008 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003009 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003010}
3011
Nate Begeman9008ca62009-04-27 18:41:29 +00003012/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003013static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003014 SDValue V2) {
3015 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003016 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003018 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003019 Mask.push_back(i + Half);
3020 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003021 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003023}
3024
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003025/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003026static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 bool HasSSE2) {
3028 if (SV->getValueType(0).getVectorNumElements() <= 4)
3029 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003030
Owen Anderson825b72b2009-08-11 20:47:22 +00003031 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003032 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003033 DebugLoc dl = SV->getDebugLoc();
3034 SDValue V1 = SV->getOperand(0);
3035 int NumElems = VT.getVectorNumElements();
3036 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003037
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 // unpack elements to the correct location
3039 while (NumElems > 4) {
3040 if (EltNo < NumElems/2) {
3041 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3042 } else {
3043 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3044 EltNo -= NumElems/2;
3045 }
3046 NumElems >>= 1;
3047 }
Eric Christopherfd179292009-08-27 18:07:15 +00003048
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 // Perform the splat.
3050 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003051 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3053 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003054}
3055
Evan Chengba05f722006-04-21 23:03:30 +00003056/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003057/// vector of zero or undef vector. This produces a shuffle where the low
3058/// element of V2 is swizzled into the zero/undef vector, landing at element
3059/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003060static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003061 bool isZero, bool HasSSE2,
3062 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003063 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003064 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3066 unsigned NumElems = VT.getVectorNumElements();
3067 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003068 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 // If this is the insertion idx, put the low elt of V2 here.
3070 MaskVec.push_back(i == Idx ? NumElems : i);
3071 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003072}
3073
Evan Chengf26ffe92008-05-29 08:22:04 +00003074/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3075/// a shuffle that is zero.
3076static
Nate Begeman9008ca62009-04-27 18:41:29 +00003077unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3078 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003079 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003081 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 int Idx = SVOp->getMaskElt(Index);
3083 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003084 ++NumZeros;
3085 continue;
3086 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003088 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003089 ++NumZeros;
3090 else
3091 break;
3092 }
3093 return NumZeros;
3094}
3095
3096/// isVectorShift - Returns true if the shuffle can be implemented as a
3097/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003098/// FIXME: split into pslldqi, psrldqi, palignr variants.
3099static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003100 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003102
3103 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003105 if (!NumZeros) {
3106 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003107 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003108 if (!NumZeros)
3109 return false;
3110 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003111 bool SeenV1 = false;
3112 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003113 for (int i = NumZeros; i < NumElems; ++i) {
3114 int Val = isLeft ? (i - NumZeros) : i;
3115 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3116 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003117 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003118 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003119 SeenV1 = true;
3120 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003122 SeenV2 = true;
3123 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003124 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003125 return false;
3126 }
3127 if (SeenV1 && SeenV2)
3128 return false;
3129
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003131 ShAmt = NumZeros;
3132 return true;
3133}
3134
3135
Evan Chengc78d3b42006-04-24 18:01:45 +00003136/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3137///
Dan Gohman475871a2008-07-27 21:46:04 +00003138static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003139 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003140 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003141 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003142 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003143
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003144 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003145 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003146 bool First = true;
3147 for (unsigned i = 0; i < 16; ++i) {
3148 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3149 if (ThisIsNonZero && First) {
3150 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003151 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003152 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003154 First = false;
3155 }
3156
3157 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003158 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003159 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3160 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003161 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003163 }
3164 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003165 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3166 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3167 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003168 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003169 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003170 } else
3171 ThisElt = LastElt;
3172
Gabor Greifba36cb52008-08-28 21:40:38 +00003173 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003175 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003176 }
3177 }
3178
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003180}
3181
Bill Wendlinga348c562007-03-22 18:42:45 +00003182/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003183///
Dan Gohman475871a2008-07-27 21:46:04 +00003184static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003185 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003186 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003187 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003188 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003189
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003190 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003191 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003192 bool First = true;
3193 for (unsigned i = 0; i < 8; ++i) {
3194 bool isNonZero = (NonZeros & (1 << i)) != 0;
3195 if (isNonZero) {
3196 if (First) {
3197 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003199 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003201 First = false;
3202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003203 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003204 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003205 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003206 }
3207 }
3208
3209 return V;
3210}
3211
Evan Chengf26ffe92008-05-29 08:22:04 +00003212/// getVShift - Return a vector logical shift node.
3213///
Owen Andersone50ed302009-08-10 22:56:29 +00003214static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 unsigned NumBits, SelectionDAG &DAG,
3216 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003217 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003219 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003220 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3221 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3222 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003223 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003224}
3225
Dan Gohman475871a2008-07-27 21:46:04 +00003226SDValue
3227X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003228 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003229 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003230 if (ISD::isBuildVectorAllZeros(Op.getNode())
3231 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003232 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3233 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3234 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003236 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003237
Gabor Greifba36cb52008-08-28 21:40:38 +00003238 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003239 return getOnesVector(Op.getValueType(), DAG, dl);
3240 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003241 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003242
Owen Andersone50ed302009-08-10 22:56:29 +00003243 EVT VT = Op.getValueType();
3244 EVT ExtVT = VT.getVectorElementType();
3245 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003246
3247 unsigned NumElems = Op.getNumOperands();
3248 unsigned NumZero = 0;
3249 unsigned NumNonZero = 0;
3250 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003251 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003252 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003253 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003254 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003255 if (Elt.getOpcode() == ISD::UNDEF)
3256 continue;
3257 Values.insert(Elt);
3258 if (Elt.getOpcode() != ISD::Constant &&
3259 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003260 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003261 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003262 NumZero++;
3263 else {
3264 NonZeros |= (1 << i);
3265 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003266 }
3267 }
3268
Dan Gohman7f321562007-06-25 16:23:39 +00003269 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003270 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003271 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003272 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003273
Chris Lattner67f453a2008-03-09 05:42:06 +00003274 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003275 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003276 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003277 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003278
Chris Lattner62098042008-03-09 01:05:04 +00003279 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3280 // the value are obviously zero, truncate the value to i32 and do the
3281 // insertion that way. Only do this if the value is non-constant or if the
3282 // value is a constant being inserted into element 0. It is cheaper to do
3283 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003285 (!IsAllConstants || Idx == 0)) {
3286 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3287 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003288 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3289 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003290
Chris Lattner62098042008-03-09 01:05:04 +00003291 // Truncate the value (which may itself be a constant) to i32, and
3292 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003294 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003295 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3296 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003297
Chris Lattner62098042008-03-09 01:05:04 +00003298 // Now we have our 32-bit value zero extended in the low element of
3299 // a vector. If Idx != 0, swizzle it into place.
3300 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 SmallVector<int, 4> Mask;
3302 Mask.push_back(Idx);
3303 for (unsigned i = 1; i != VecElts; ++i)
3304 Mask.push_back(i);
3305 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003306 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003308 }
Dale Johannesenace16102009-02-03 19:33:06 +00003309 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003310 }
3311 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003312
Chris Lattner19f79692008-03-08 22:59:52 +00003313 // If we have a constant or non-constant insertion into the low element of
3314 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3315 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003316 // depending on what the source datatype is.
3317 if (Idx == 0) {
3318 if (NumZero == 0) {
3319 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3321 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003322 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3323 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3324 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3325 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003326 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3327 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3328 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003329 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3330 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3331 Subtarget->hasSSE2(), DAG);
3332 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3333 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003334 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003335
3336 // Is it a vector logical left shift?
3337 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003338 X86::isZeroNode(Op.getOperand(0)) &&
3339 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003340 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003341 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003342 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003343 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003344 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003345 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003346
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003347 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003348 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003349
Chris Lattner19f79692008-03-08 22:59:52 +00003350 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3351 // is a non-constant being inserted into an element other than the low one,
3352 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3353 // movd/movss) to move this into the low element, then shuffle it into
3354 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003355 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003356 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003357
Evan Cheng0db9fe62006-04-25 20:13:52 +00003358 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003359 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3360 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003361 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003362 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 MaskVec.push_back(i == Idx ? 0 : 1);
3364 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003365 }
3366 }
3367
Chris Lattner67f453a2008-03-09 05:42:06 +00003368 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3369 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003370 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003371
Dan Gohmana3941172007-07-24 22:55:08 +00003372 // A vector full of immediates; various special cases are already
3373 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003374 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003375 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003376
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003377 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003378 if (EVTBits == 64) {
3379 if (NumNonZero == 1) {
3380 // One half is zero or undef.
3381 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003382 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003383 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003384 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3385 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003386 }
Dan Gohman475871a2008-07-27 21:46:04 +00003387 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003388 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003389
3390 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003391 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003392 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003393 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003394 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003395 }
3396
Bill Wendling826f36f2007-03-28 00:57:11 +00003397 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003398 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003399 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003400 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003401 }
3402
3403 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003404 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003405 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003406 if (NumElems == 4 && NumZero > 0) {
3407 for (unsigned i = 0; i < 4; ++i) {
3408 bool isZero = !(NonZeros & (1 << i));
3409 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003410 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003411 else
Dale Johannesenace16102009-02-03 19:33:06 +00003412 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003413 }
3414
3415 for (unsigned i = 0; i < 2; ++i) {
3416 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3417 default: break;
3418 case 0:
3419 V[i] = V[i*2]; // Must be a zero vector.
3420 break;
3421 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003423 break;
3424 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003426 break;
3427 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003429 break;
3430 }
3431 }
3432
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003434 bool Reverse = (NonZeros & 0x3) == 2;
3435 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003436 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003437 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3438 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3440 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003441 }
3442
3443 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003444 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3445 // values to be inserted is equal to the number of elements, in which case
3446 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003447 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003448 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003449 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 getSubtarget()->hasSSE41()) {
3451 V[0] = DAG.getUNDEF(VT);
3452 for (unsigned i = 0; i < NumElems; ++i)
3453 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3454 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3455 Op.getOperand(i), DAG.getIntPtrConstant(i));
3456 return V[0];
3457 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003458 // Expand into a number of unpckl*.
3459 // e.g. for v4f32
3460 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3461 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3462 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003463 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003464 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003465 NumElems >>= 1;
3466 while (NumElems != 0) {
3467 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003468 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003469 NumElems >>= 1;
3470 }
3471 return V[0];
3472 }
3473
Dan Gohman475871a2008-07-27 21:46:04 +00003474 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003475}
3476
Nate Begemanb9a47b82009-02-23 08:49:38 +00003477// v8i16 shuffles - Prefer shuffles in the following order:
3478// 1. [all] pshuflw, pshufhw, optional move
3479// 2. [ssse3] 1 x pshufb
3480// 3. [ssse3] 2 x pshufb + 1 x por
3481// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003482static
Nate Begeman9008ca62009-04-27 18:41:29 +00003483SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3484 SelectionDAG &DAG, X86TargetLowering &TLI) {
3485 SDValue V1 = SVOp->getOperand(0);
3486 SDValue V2 = SVOp->getOperand(1);
3487 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003488 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003489
Nate Begemanb9a47b82009-02-23 08:49:38 +00003490 // Determine if more than 1 of the words in each of the low and high quadwords
3491 // of the result come from the same quadword of one of the two inputs. Undef
3492 // mask values count as coming from any quadword, for better codegen.
3493 SmallVector<unsigned, 4> LoQuad(4);
3494 SmallVector<unsigned, 4> HiQuad(4);
3495 BitVector InputQuads(4);
3496 for (unsigned i = 0; i < 8; ++i) {
3497 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003498 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003499 MaskVals.push_back(EltIdx);
3500 if (EltIdx < 0) {
3501 ++Quad[0];
3502 ++Quad[1];
3503 ++Quad[2];
3504 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003505 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003506 }
3507 ++Quad[EltIdx / 4];
3508 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003509 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003510
Nate Begemanb9a47b82009-02-23 08:49:38 +00003511 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003512 unsigned MaxQuad = 1;
3513 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003514 if (LoQuad[i] > MaxQuad) {
3515 BestLoQuad = i;
3516 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003517 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003518 }
3519
Nate Begemanb9a47b82009-02-23 08:49:38 +00003520 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003521 MaxQuad = 1;
3522 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003523 if (HiQuad[i] > MaxQuad) {
3524 BestHiQuad = i;
3525 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003526 }
3527 }
3528
Nate Begemanb9a47b82009-02-23 08:49:38 +00003529 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003530 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003531 // single pshufb instruction is necessary. If There are more than 2 input
3532 // quads, disable the next transformation since it does not help SSSE3.
3533 bool V1Used = InputQuads[0] || InputQuads[1];
3534 bool V2Used = InputQuads[2] || InputQuads[3];
3535 if (TLI.getSubtarget()->hasSSSE3()) {
3536 if (InputQuads.count() == 2 && V1Used && V2Used) {
3537 BestLoQuad = InputQuads.find_first();
3538 BestHiQuad = InputQuads.find_next(BestLoQuad);
3539 }
3540 if (InputQuads.count() > 2) {
3541 BestLoQuad = -1;
3542 BestHiQuad = -1;
3543 }
3544 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003545
Nate Begemanb9a47b82009-02-23 08:49:38 +00003546 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3547 // the shuffle mask. If a quad is scored as -1, that means that it contains
3548 // words from all 4 input quadwords.
3549 SDValue NewV;
3550 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003551 SmallVector<int, 8> MaskV;
3552 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3553 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003554 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3556 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3557 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003558
Nate Begemanb9a47b82009-02-23 08:49:38 +00003559 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3560 // source words for the shuffle, to aid later transformations.
3561 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003562 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003563 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003564 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003565 if (idx != (int)i)
3566 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003567 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003568 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003569 AllWordsInNewV = false;
3570 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003571 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003572
Nate Begemanb9a47b82009-02-23 08:49:38 +00003573 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3574 if (AllWordsInNewV) {
3575 for (int i = 0; i != 8; ++i) {
3576 int idx = MaskVals[i];
3577 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003578 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003579 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003580 if ((idx != i) && idx < 4)
3581 pshufhw = false;
3582 if ((idx != i) && idx > 3)
3583 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003584 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003585 V1 = NewV;
3586 V2Used = false;
3587 BestLoQuad = 0;
3588 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003589 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003590
Nate Begemanb9a47b82009-02-23 08:49:38 +00003591 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3592 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003593 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003594 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003596 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003597 }
Eric Christopherfd179292009-08-27 18:07:15 +00003598
Nate Begemanb9a47b82009-02-23 08:49:38 +00003599 // If we have SSSE3, and all words of the result are from 1 input vector,
3600 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3601 // is present, fall back to case 4.
3602 if (TLI.getSubtarget()->hasSSSE3()) {
3603 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003604
Nate Begemanb9a47b82009-02-23 08:49:38 +00003605 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003606 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003607 // mask, and elements that come from V1 in the V2 mask, so that the two
3608 // results can be OR'd together.
3609 bool TwoInputs = V1Used && V2Used;
3610 for (unsigned i = 0; i != 8; ++i) {
3611 int EltIdx = MaskVals[i] * 2;
3612 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3614 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003615 continue;
3616 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3618 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003619 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003620 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003621 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003622 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003624 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003626
Nate Begemanb9a47b82009-02-23 08:49:38 +00003627 // Calculate the shuffle mask for the second input, shuffle it, and
3628 // OR it with the first shuffled input.
3629 pshufbMask.clear();
3630 for (unsigned i = 0; i != 8; ++i) {
3631 int EltIdx = MaskVals[i] * 2;
3632 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3634 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003635 continue;
3636 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3638 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003639 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003641 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003642 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 MVT::v16i8, &pshufbMask[0], 16));
3644 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3645 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003646 }
3647
3648 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3649 // and update MaskVals with new element order.
3650 BitVector InOrder(8);
3651 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003652 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003653 for (int i = 0; i != 4; ++i) {
3654 int idx = MaskVals[i];
3655 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003656 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003657 InOrder.set(i);
3658 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003659 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003660 InOrder.set(i);
3661 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003662 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003663 }
3664 }
3665 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003666 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003668 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003669 }
Eric Christopherfd179292009-08-27 18:07:15 +00003670
Nate Begemanb9a47b82009-02-23 08:49:38 +00003671 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3672 // and update MaskVals with the new element order.
3673 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003674 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003675 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003676 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003677 for (unsigned i = 4; i != 8; ++i) {
3678 int idx = MaskVals[i];
3679 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003680 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003681 InOrder.set(i);
3682 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003683 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003684 InOrder.set(i);
3685 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003686 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003687 }
3688 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003690 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003691 }
Eric Christopherfd179292009-08-27 18:07:15 +00003692
Nate Begemanb9a47b82009-02-23 08:49:38 +00003693 // In case BestHi & BestLo were both -1, which means each quadword has a word
3694 // from each of the four input quadwords, calculate the InOrder bitvector now
3695 // before falling through to the insert/extract cleanup.
3696 if (BestLoQuad == -1 && BestHiQuad == -1) {
3697 NewV = V1;
3698 for (int i = 0; i != 8; ++i)
3699 if (MaskVals[i] < 0 || MaskVals[i] == i)
3700 InOrder.set(i);
3701 }
Eric Christopherfd179292009-08-27 18:07:15 +00003702
Nate Begemanb9a47b82009-02-23 08:49:38 +00003703 // The other elements are put in the right place using pextrw and pinsrw.
3704 for (unsigned i = 0; i != 8; ++i) {
3705 if (InOrder[i])
3706 continue;
3707 int EltIdx = MaskVals[i];
3708 if (EltIdx < 0)
3709 continue;
3710 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003712 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003714 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003716 DAG.getIntPtrConstant(i));
3717 }
3718 return NewV;
3719}
3720
3721// v16i8 shuffles - Prefer shuffles in the following order:
3722// 1. [ssse3] 1 x pshufb
3723// 2. [ssse3] 2 x pshufb + 1 x por
3724// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3725static
Nate Begeman9008ca62009-04-27 18:41:29 +00003726SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3727 SelectionDAG &DAG, X86TargetLowering &TLI) {
3728 SDValue V1 = SVOp->getOperand(0);
3729 SDValue V2 = SVOp->getOperand(1);
3730 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003731 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003732 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003733
Nate Begemanb9a47b82009-02-23 08:49:38 +00003734 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003735 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003736 // present, fall back to case 3.
3737 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3738 bool V1Only = true;
3739 bool V2Only = true;
3740 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003741 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003742 if (EltIdx < 0)
3743 continue;
3744 if (EltIdx < 16)
3745 V2Only = false;
3746 else
3747 V1Only = false;
3748 }
Eric Christopherfd179292009-08-27 18:07:15 +00003749
Nate Begemanb9a47b82009-02-23 08:49:38 +00003750 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3751 if (TLI.getSubtarget()->hasSSSE3()) {
3752 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003753
Nate Begemanb9a47b82009-02-23 08:49:38 +00003754 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003755 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003756 //
3757 // Otherwise, we have elements from both input vectors, and must zero out
3758 // elements that come from V2 in the first mask, and V1 in the second mask
3759 // so that we can OR them together.
3760 bool TwoInputs = !(V1Only || V2Only);
3761 for (unsigned i = 0; i != 16; ++i) {
3762 int EltIdx = MaskVals[i];
3763 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003765 continue;
3766 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003768 }
3769 // If all the elements are from V2, assign it to V1 and return after
3770 // building the first pshufb.
3771 if (V2Only)
3772 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003774 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003776 if (!TwoInputs)
3777 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003778
Nate Begemanb9a47b82009-02-23 08:49:38 +00003779 // Calculate the shuffle mask for the second input, shuffle it, and
3780 // OR it with the first shuffled input.
3781 pshufbMask.clear();
3782 for (unsigned i = 0; i != 16; ++i) {
3783 int EltIdx = MaskVals[i];
3784 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003786 continue;
3787 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003789 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003791 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 MVT::v16i8, &pshufbMask[0], 16));
3793 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003794 }
Eric Christopherfd179292009-08-27 18:07:15 +00003795
Nate Begemanb9a47b82009-02-23 08:49:38 +00003796 // No SSSE3 - Calculate in place words and then fix all out of place words
3797 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3798 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3800 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003801 SDValue NewV = V2Only ? V2 : V1;
3802 for (int i = 0; i != 8; ++i) {
3803 int Elt0 = MaskVals[i*2];
3804 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00003805
Nate Begemanb9a47b82009-02-23 08:49:38 +00003806 // This word of the result is all undef, skip it.
3807 if (Elt0 < 0 && Elt1 < 0)
3808 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003809
Nate Begemanb9a47b82009-02-23 08:49:38 +00003810 // This word of the result is already in the correct place, skip it.
3811 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3812 continue;
3813 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3814 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003815
Nate Begemanb9a47b82009-02-23 08:49:38 +00003816 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3817 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3818 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003819
3820 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3821 // using a single extract together, load it and store it.
3822 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003824 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003826 DAG.getIntPtrConstant(i));
3827 continue;
3828 }
3829
Nate Begemanb9a47b82009-02-23 08:49:38 +00003830 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003831 // source byte is not also odd, shift the extracted word left 8 bits
3832 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003833 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003835 DAG.getIntPtrConstant(Elt1 / 2));
3836 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003838 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003839 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3841 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003842 }
3843 // If Elt0 is defined, extract it from the appropriate source. If the
3844 // source byte is not also even, shift the extracted word right 8 bits. If
3845 // Elt1 was also defined, OR the extracted values together before
3846 // inserting them in the result.
3847 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003849 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3850 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003852 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003853 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3855 DAG.getConstant(0x00FF, MVT::i16));
3856 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003857 : InsElt0;
3858 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003860 DAG.getIntPtrConstant(i));
3861 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003863}
3864
Evan Cheng7a831ce2007-12-15 03:00:47 +00003865/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3866/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3867/// done when every pair / quad of shuffle mask elements point to elements in
3868/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003869/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3870static
Nate Begeman9008ca62009-04-27 18:41:29 +00003871SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3872 SelectionDAG &DAG,
3873 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003874 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003875 SDValue V1 = SVOp->getOperand(0);
3876 SDValue V2 = SVOp->getOperand(1);
3877 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003878 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003879 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003880 EVT MaskEltVT = MaskVT.getVectorElementType();
3881 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003883 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 case MVT::v4f32: NewVT = MVT::v2f64; break;
3885 case MVT::v4i32: NewVT = MVT::v2i64; break;
3886 case MVT::v8i16: NewVT = MVT::v4i32; break;
3887 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003888 }
3889
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003890 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003891 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003893 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003895 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003896 int Scale = NumElems / NewWidth;
3897 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003898 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 int StartIdx = -1;
3900 for (int j = 0; j < Scale; ++j) {
3901 int EltIdx = SVOp->getMaskElt(i+j);
3902 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003903 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003904 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003905 StartIdx = EltIdx - (EltIdx % Scale);
3906 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003907 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003908 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003909 if (StartIdx == -1)
3910 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003911 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003912 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003913 }
3914
Dale Johannesenace16102009-02-03 19:33:06 +00003915 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3916 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003918}
3919
Evan Chengd880b972008-05-09 21:53:03 +00003920/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003921///
Owen Andersone50ed302009-08-10 22:56:29 +00003922static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003923 SDValue SrcOp, SelectionDAG &DAG,
3924 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003926 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003927 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003928 LD = dyn_cast<LoadSDNode>(SrcOp);
3929 if (!LD) {
3930 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3931 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00003932 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
3933 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00003934 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3935 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00003936 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003937 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003939 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3940 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3941 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3942 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003943 SrcOp.getOperand(0)
3944 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003945 }
3946 }
3947 }
3948
Dale Johannesenace16102009-02-03 19:33:06 +00003949 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3950 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003951 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003952 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003953}
3954
Evan Chengace3c172008-07-22 21:13:36 +00003955/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3956/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003957static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003958LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3959 SDValue V1 = SVOp->getOperand(0);
3960 SDValue V2 = SVOp->getOperand(1);
3961 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003962 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003963
Evan Chengace3c172008-07-22 21:13:36 +00003964 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003965 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003966 SmallVector<int, 8> Mask1(4U, -1);
3967 SmallVector<int, 8> PermMask;
3968 SVOp->getMask(PermMask);
3969
Evan Chengace3c172008-07-22 21:13:36 +00003970 unsigned NumHi = 0;
3971 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003972 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003973 int Idx = PermMask[i];
3974 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003975 Locs[i] = std::make_pair(-1, -1);
3976 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003977 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3978 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003979 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003980 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003981 NumLo++;
3982 } else {
3983 Locs[i] = std::make_pair(1, NumHi);
3984 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003986 NumHi++;
3987 }
3988 }
3989 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003990
Evan Chengace3c172008-07-22 21:13:36 +00003991 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003992 // If no more than two elements come from either vector. This can be
3993 // implemented with two shuffles. First shuffle gather the elements.
3994 // The second shuffle, which takes the first shuffle as both of its
3995 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003996 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003997
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00003999
Evan Chengace3c172008-07-22 21:13:36 +00004000 for (unsigned i = 0; i != 4; ++i) {
4001 if (Locs[i].first == -1)
4002 continue;
4003 else {
4004 unsigned Idx = (i < 2) ? 0 : 4;
4005 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004007 }
4008 }
4009
Nate Begeman9008ca62009-04-27 18:41:29 +00004010 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004011 } else if (NumLo == 3 || NumHi == 3) {
4012 // Otherwise, we must have three elements from one vector, call it X, and
4013 // one element from the other, call it Y. First, use a shufps to build an
4014 // intermediate vector with the one element from Y and the element from X
4015 // that will be in the same half in the final destination (the indexes don't
4016 // matter). Then, use a shufps to build the final vector, taking the half
4017 // containing the element from Y from the intermediate, and the other half
4018 // from X.
4019 if (NumHi == 3) {
4020 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004022 std::swap(V1, V2);
4023 }
4024
4025 // Find the element from V2.
4026 unsigned HiIndex;
4027 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004028 int Val = PermMask[HiIndex];
4029 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004030 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004031 if (Val >= 4)
4032 break;
4033 }
4034
Nate Begeman9008ca62009-04-27 18:41:29 +00004035 Mask1[0] = PermMask[HiIndex];
4036 Mask1[1] = -1;
4037 Mask1[2] = PermMask[HiIndex^1];
4038 Mask1[3] = -1;
4039 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004040
4041 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 Mask1[0] = PermMask[0];
4043 Mask1[1] = PermMask[1];
4044 Mask1[2] = HiIndex & 1 ? 6 : 4;
4045 Mask1[3] = HiIndex & 1 ? 4 : 6;
4046 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004047 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004048 Mask1[0] = HiIndex & 1 ? 2 : 0;
4049 Mask1[1] = HiIndex & 1 ? 0 : 2;
4050 Mask1[2] = PermMask[2];
4051 Mask1[3] = PermMask[3];
4052 if (Mask1[2] >= 0)
4053 Mask1[2] += 4;
4054 if (Mask1[3] >= 0)
4055 Mask1[3] += 4;
4056 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004057 }
Evan Chengace3c172008-07-22 21:13:36 +00004058 }
4059
4060 // Break it into (shuffle shuffle_hi, shuffle_lo).
4061 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004062 SmallVector<int,8> LoMask(4U, -1);
4063 SmallVector<int,8> HiMask(4U, -1);
4064
4065 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004066 unsigned MaskIdx = 0;
4067 unsigned LoIdx = 0;
4068 unsigned HiIdx = 2;
4069 for (unsigned i = 0; i != 4; ++i) {
4070 if (i == 2) {
4071 MaskPtr = &HiMask;
4072 MaskIdx = 1;
4073 LoIdx = 0;
4074 HiIdx = 2;
4075 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 int Idx = PermMask[i];
4077 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004078 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004080 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004082 LoIdx++;
4083 } else {
4084 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004086 HiIdx++;
4087 }
4088 }
4089
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4091 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4092 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004093 for (unsigned i = 0; i != 4; ++i) {
4094 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004096 } else {
4097 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004098 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004099 }
4100 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004101 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004102}
4103
Dan Gohman475871a2008-07-27 21:46:04 +00004104SDValue
4105X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004107 SDValue V1 = Op.getOperand(0);
4108 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004109 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004110 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004112 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004113 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4114 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004115 bool V1IsSplat = false;
4116 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004117
Nate Begeman9008ca62009-04-27 18:41:29 +00004118 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004119 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004120
Nate Begeman9008ca62009-04-27 18:41:29 +00004121 // Promote splats to v4f32.
4122 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004123 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004124 return Op;
4125 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004126 }
4127
Evan Cheng7a831ce2007-12-15 03:00:47 +00004128 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4129 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004131 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004132 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004133 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004134 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004136 // FIXME: Figure out a cleaner way to do this.
4137 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004138 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004139 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004140 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004141 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4142 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4143 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004144 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004145 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004146 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4147 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004148 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004149 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004150 }
4151 }
Eric Christopherfd179292009-08-27 18:07:15 +00004152
Nate Begeman9008ca62009-04-27 18:41:29 +00004153 if (X86::isPSHUFDMask(SVOp))
4154 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004155
Evan Chengf26ffe92008-05-29 08:22:04 +00004156 // Check if this can be converted into a logical shift.
4157 bool isLeft = false;
4158 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004159 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004160 bool isShift = getSubtarget()->hasSSE2() &&
4161 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004162 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004163 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004164 // v_set0 + movlhps or movhlps, etc.
Owen Andersone50ed302009-08-10 22:56:29 +00004165 EVT EVT = VT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004166 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004167 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004168 }
Eric Christopherfd179292009-08-27 18:07:15 +00004169
Nate Begeman9008ca62009-04-27 18:41:29 +00004170 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004171 if (V1IsUndef)
4172 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004173 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004174 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004175 if (!isMMX)
4176 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004177 }
Eric Christopherfd179292009-08-27 18:07:15 +00004178
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 // FIXME: fold these into legal mask.
4180 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4181 X86::isMOVSLDUPMask(SVOp) ||
4182 X86::isMOVHLPSMask(SVOp) ||
4183 X86::isMOVHPMask(SVOp) ||
4184 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004185 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004186
Nate Begeman9008ca62009-04-27 18:41:29 +00004187 if (ShouldXformToMOVHLPS(SVOp) ||
4188 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4189 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004190
Evan Chengf26ffe92008-05-29 08:22:04 +00004191 if (isShift) {
4192 // No better options. Use a vshl / vsrl.
Owen Andersone50ed302009-08-10 22:56:29 +00004193 EVT EVT = VT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004194 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004195 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004196 }
Eric Christopherfd179292009-08-27 18:07:15 +00004197
Evan Cheng9eca5e82006-10-25 21:49:50 +00004198 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004199 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4200 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004201 V1IsSplat = isSplatVector(V1.getNode());
4202 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004203
Chris Lattner8a594482007-11-25 00:24:49 +00004204 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004205 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 Op = CommuteVectorShuffle(SVOp, DAG);
4207 SVOp = cast<ShuffleVectorSDNode>(Op);
4208 V1 = SVOp->getOperand(0);
4209 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004210 std::swap(V1IsSplat, V2IsSplat);
4211 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004212 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004213 }
4214
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4216 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004217 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 return V1;
4219 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4220 // the instruction selector will not match, so get a canonical MOVL with
4221 // swapped operands to undo the commute.
4222 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004223 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004224
Nate Begeman9008ca62009-04-27 18:41:29 +00004225 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4226 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4227 X86::isUNPCKLMask(SVOp) ||
4228 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004229 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004230
Evan Cheng9bbbb982006-10-25 20:48:19 +00004231 if (V2IsSplat) {
4232 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004233 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004234 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004235 SDValue NewMask = NormalizeMask(SVOp, DAG);
4236 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4237 if (NSVOp != SVOp) {
4238 if (X86::isUNPCKLMask(NSVOp, true)) {
4239 return NewMask;
4240 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4241 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004242 }
4243 }
4244 }
4245
Evan Cheng9eca5e82006-10-25 21:49:50 +00004246 if (Commuted) {
4247 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 // FIXME: this seems wrong.
4249 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4250 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4251 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4252 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4253 X86::isUNPCKLMask(NewSVOp) ||
4254 X86::isUNPCKHMask(NewSVOp))
4255 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004256 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004257
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004259
4260 // Normalize the node to match x86 shuffle ops if needed
4261 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4262 return CommuteVectorShuffle(SVOp, DAG);
4263
4264 // Check for legal shuffle and return?
4265 SmallVector<int, 16> PermMask;
4266 SVOp->getMask(PermMask);
4267 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004268 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004269
Evan Cheng14b32e12007-12-11 01:46:18 +00004270 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004272 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004273 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004274 return NewOp;
4275 }
4276
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004278 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004279 if (NewOp.getNode())
4280 return NewOp;
4281 }
Eric Christopherfd179292009-08-27 18:07:15 +00004282
Evan Chengace3c172008-07-22 21:13:36 +00004283 // Handle all 4 wide cases with a number of shuffles except for MMX.
4284 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004285 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004286
Dan Gohman475871a2008-07-27 21:46:04 +00004287 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004288}
4289
Dan Gohman475871a2008-07-27 21:46:04 +00004290SDValue
4291X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004292 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004293 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004294 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004295 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004296 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004297 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004299 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004300 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004301 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004302 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4303 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4304 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4306 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004307 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004308 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004309 Op.getOperand(0)),
4310 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004311 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004312 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004314 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004315 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004317 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4318 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004319 // result has a single use which is a store or a bitcast to i32. And in
4320 // the case of a store, it's not worth it if the index is a constant 0,
4321 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004322 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004323 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004324 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004325 if ((User->getOpcode() != ISD::STORE ||
4326 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4327 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004328 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004330 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004331 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4332 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004333 Op.getOperand(0)),
4334 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004335 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4336 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004337 // ExtractPS works with constant index.
4338 if (isa<ConstantSDNode>(Op.getOperand(1)))
4339 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004340 }
Dan Gohman475871a2008-07-27 21:46:04 +00004341 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004342}
4343
4344
Dan Gohman475871a2008-07-27 21:46:04 +00004345SDValue
4346X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004347 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004348 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004349
Evan Cheng62a3f152008-03-24 21:52:23 +00004350 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004351 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004352 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004353 return Res;
4354 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004355
Owen Andersone50ed302009-08-10 22:56:29 +00004356 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004357 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004358 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004359 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004360 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004361 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004362 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004363 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4364 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004365 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004366 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004367 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004368 // Transform it so it match pextrw which produces a 32-bit result.
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 EVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004370 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004371 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004372 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004373 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004374 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004375 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004376 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004377 if (Idx == 0)
4378 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004379
Evan Cheng0db9fe62006-04-25 20:13:52 +00004380 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004382 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004383 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004384 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004385 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004386 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004387 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004388 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4389 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4390 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004391 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004392 if (Idx == 0)
4393 return Op;
4394
4395 // UNPCKHPD the element to the lowest double word, then movsd.
4396 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4397 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004398 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004399 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004400 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004401 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004402 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004403 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004404 }
4405
Dan Gohman475871a2008-07-27 21:46:04 +00004406 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004407}
4408
Dan Gohman475871a2008-07-27 21:46:04 +00004409SDValue
4410X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004411 EVT VT = Op.getValueType();
4412 EVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004413 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004414
Dan Gohman475871a2008-07-27 21:46:04 +00004415 SDValue N0 = Op.getOperand(0);
4416 SDValue N1 = Op.getOperand(1);
4417 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004418
Dan Gohmanef521f12008-08-14 22:53:18 +00004419 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4420 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004421 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004422 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004423 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4424 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004425 if (N1.getValueType() != MVT::i32)
4426 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4427 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004428 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004429 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Owen Anderson825b72b2009-08-11 20:47:22 +00004430 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004431 // Bits [7:6] of the constant are the source select. This will always be
4432 // zero here. The DAG Combiner may combine an extract_elt index into these
4433 // bits. For example (insert (extract, 3), 2) could be matched by putting
4434 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004435 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004436 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004437 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004438 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004439 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004440 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004442 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 } else if (EVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004444 // PINSR* works with constant index.
4445 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004446 }
Dan Gohman475871a2008-07-27 21:46:04 +00004447 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004448}
4449
Dan Gohman475871a2008-07-27 21:46:04 +00004450SDValue
4451X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004452 EVT VT = Op.getValueType();
4453 EVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004454
4455 if (Subtarget->hasSSE41())
4456 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4457
Owen Anderson825b72b2009-08-11 20:47:22 +00004458 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004459 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004460
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004461 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004462 SDValue N0 = Op.getOperand(0);
4463 SDValue N1 = Op.getOperand(1);
4464 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004465
Eli Friedman30e71eb2009-06-06 06:32:50 +00004466 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004467 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4468 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 if (N1.getValueType() != MVT::i32)
4470 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4471 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004472 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004473 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004474 }
Dan Gohman475871a2008-07-27 21:46:04 +00004475 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004476}
4477
Dan Gohman475871a2008-07-27 21:46:04 +00004478SDValue
4479X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004480 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004481 if (Op.getValueType() == MVT::v2f32)
4482 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4483 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4484 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004485 Op.getOperand(0))));
4486
Owen Anderson825b72b2009-08-11 20:47:22 +00004487 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4488 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004489
Owen Anderson825b72b2009-08-11 20:47:22 +00004490 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4491 EVT VT = MVT::v2i32;
4492 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004493 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004494 case MVT::v16i8:
4495 case MVT::v8i16:
4496 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004497 break;
4498 }
Dale Johannesenace16102009-02-03 19:33:06 +00004499 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4500 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004501}
4502
Bill Wendling056292f2008-09-16 21:48:12 +00004503// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4504// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4505// one of the above mentioned nodes. It has to be wrapped because otherwise
4506// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4507// be used to form addressing mode. These wrapped nodes will be selected
4508// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004509SDValue
4510X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004511 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004512
Chris Lattner41621a22009-06-26 19:22:52 +00004513 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4514 // global base reg.
4515 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004516 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004517 CodeModel::Model M = getTargetMachine().getCodeModel();
4518
Chris Lattner4f066492009-07-11 20:29:19 +00004519 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004520 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004521 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004522 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004523 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004524 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004525 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004526
Evan Cheng1606e8e2009-03-13 07:51:59 +00004527 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004528 CP->getAlignment(),
4529 CP->getOffset(), OpFlag);
4530 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004531 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004532 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004533 if (OpFlag) {
4534 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004535 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004536 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004537 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004538 }
4539
4540 return Result;
4541}
4542
Chris Lattner18c59872009-06-27 04:16:01 +00004543SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4544 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004545
Chris Lattner18c59872009-06-27 04:16:01 +00004546 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4547 // global base reg.
4548 unsigned char OpFlag = 0;
4549 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004550 CodeModel::Model M = getTargetMachine().getCodeModel();
4551
Chris Lattner4f066492009-07-11 20:29:19 +00004552 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004553 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004554 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004555 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004556 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004557 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004558 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004559
Chris Lattner18c59872009-06-27 04:16:01 +00004560 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4561 OpFlag);
4562 DebugLoc DL = JT->getDebugLoc();
4563 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004564
Chris Lattner18c59872009-06-27 04:16:01 +00004565 // With PIC, the address is actually $g + Offset.
4566 if (OpFlag) {
4567 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4568 DAG.getNode(X86ISD::GlobalBaseReg,
4569 DebugLoc::getUnknownLoc(), getPointerTy()),
4570 Result);
4571 }
Eric Christopherfd179292009-08-27 18:07:15 +00004572
Chris Lattner18c59872009-06-27 04:16:01 +00004573 return Result;
4574}
4575
4576SDValue
4577X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4578 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004579
Chris Lattner18c59872009-06-27 04:16:01 +00004580 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4581 // global base reg.
4582 unsigned char OpFlag = 0;
4583 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004584 CodeModel::Model M = getTargetMachine().getCodeModel();
4585
Chris Lattner4f066492009-07-11 20:29:19 +00004586 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004587 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004588 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004589 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004590 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004591 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004592 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004593
Chris Lattner18c59872009-06-27 04:16:01 +00004594 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004595
Chris Lattner18c59872009-06-27 04:16:01 +00004596 DebugLoc DL = Op.getDebugLoc();
4597 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004598
4599
Chris Lattner18c59872009-06-27 04:16:01 +00004600 // With PIC, the address is actually $g + Offset.
4601 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004602 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004603 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4604 DAG.getNode(X86ISD::GlobalBaseReg,
4605 DebugLoc::getUnknownLoc(),
4606 getPointerTy()),
4607 Result);
4608 }
Eric Christopherfd179292009-08-27 18:07:15 +00004609
Chris Lattner18c59872009-06-27 04:16:01 +00004610 return Result;
4611}
4612
Dan Gohman475871a2008-07-27 21:46:04 +00004613SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004614X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004615 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004616 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004617 // Create the TargetGlobalAddress node, folding in the constant
4618 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004619 unsigned char OpFlags =
4620 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004621 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004622 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004623 if (OpFlags == X86II::MO_NO_FLAG &&
4624 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004625 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004626 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004627 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004628 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004629 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004630 }
Eric Christopherfd179292009-08-27 18:07:15 +00004631
Chris Lattner4f066492009-07-11 20:29:19 +00004632 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004633 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004634 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4635 else
4636 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004637
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004638 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004639 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004640 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4641 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004642 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004643 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004644
Chris Lattner36c25012009-07-10 07:34:39 +00004645 // For globals that require a load from a stub to get the address, emit the
4646 // load.
4647 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004648 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004649 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004650
Dan Gohman6520e202008-10-18 02:06:02 +00004651 // If there was a non-zero offset that we didn't fold, create an explicit
4652 // addition for it.
4653 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004654 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004655 DAG.getConstant(Offset, getPointerTy()));
4656
Evan Cheng0db9fe62006-04-25 20:13:52 +00004657 return Result;
4658}
4659
Evan Chengda43bcf2008-09-24 00:05:32 +00004660SDValue
4661X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4662 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004663 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004664 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004665}
4666
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004667static SDValue
4668GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004669 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004670 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004672 DebugLoc dl = GA->getDebugLoc();
4673 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4674 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004675 GA->getOffset(),
4676 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004677 if (InFlag) {
4678 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004679 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004680 } else {
4681 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004682 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004683 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004684 SDValue Flag = Chain.getValue(1);
4685 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004686}
4687
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004688// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004689static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004690LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004691 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004692 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004693 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4694 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004695 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004696 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004697 PtrVT), InFlag);
4698 InFlag = Chain.getValue(1);
4699
Chris Lattnerb903bed2009-06-26 21:20:29 +00004700 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004701}
4702
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004703// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004704static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004705LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004706 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004707 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4708 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004709}
4710
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004711// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4712// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004713static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004714 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004715 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004716 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004717 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004718 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4719 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004720 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004722
4723 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4724 NULL, 0);
4725
Chris Lattnerb903bed2009-06-26 21:20:29 +00004726 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004727 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4728 // initialexec.
4729 unsigned WrapperKind = X86ISD::Wrapper;
4730 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004731 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004732 } else if (is64Bit) {
4733 assert(model == TLSModel::InitialExec);
4734 OperandFlags = X86II::MO_GOTTPOFF;
4735 WrapperKind = X86ISD::WrapperRIP;
4736 } else {
4737 assert(model == TLSModel::InitialExec);
4738 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004739 }
Eric Christopherfd179292009-08-27 18:07:15 +00004740
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004741 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4742 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004743 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004744 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004745 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004746
Rafael Espindola9a580232009-02-27 13:37:18 +00004747 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004748 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004749 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004750
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004751 // The address of the thread local variable is the add of the thread
4752 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004753 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004754}
4755
Dan Gohman475871a2008-07-27 21:46:04 +00004756SDValue
4757X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004758 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004759 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004760 assert(Subtarget->isTargetELF() &&
4761 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004762 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004763 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00004764
Chris Lattnerb903bed2009-06-26 21:20:29 +00004765 // If GV is an alias then use the aliasee for determining
4766 // thread-localness.
4767 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4768 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00004769
Chris Lattnerb903bed2009-06-26 21:20:29 +00004770 TLSModel::Model model = getTLSModel(GV,
4771 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00004772
Chris Lattnerb903bed2009-06-26 21:20:29 +00004773 switch (model) {
4774 case TLSModel::GeneralDynamic:
4775 case TLSModel::LocalDynamic: // not implemented
4776 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004777 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004778 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00004779
Chris Lattnerb903bed2009-06-26 21:20:29 +00004780 case TLSModel::InitialExec:
4781 case TLSModel::LocalExec:
4782 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4783 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004784 }
Eric Christopherfd179292009-08-27 18:07:15 +00004785
Torok Edwinc23197a2009-07-14 16:55:14 +00004786 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004787 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004788}
4789
Evan Cheng0db9fe62006-04-25 20:13:52 +00004790
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004791/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004792/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004793SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004794 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004795 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004796 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004797 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004798 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004799 SDValue ShOpLo = Op.getOperand(0);
4800 SDValue ShOpHi = Op.getOperand(1);
4801 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004802 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004804 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004805
Dan Gohman475871a2008-07-27 21:46:04 +00004806 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004807 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004808 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4809 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004810 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004811 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4812 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004813 }
Evan Chenge3413162006-01-09 18:33:28 +00004814
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4816 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004817 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004818 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004819
Dan Gohman475871a2008-07-27 21:46:04 +00004820 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004822 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4823 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004824
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004825 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004826 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4827 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004828 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004829 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4830 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004831 }
4832
Dan Gohman475871a2008-07-27 21:46:04 +00004833 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004834 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004835}
Evan Chenga3195e82006-01-12 22:54:21 +00004836
Dan Gohman475871a2008-07-27 21:46:04 +00004837SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004838 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004839
4840 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004841 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004842 return Op;
4843 }
4844 return SDValue();
4845 }
4846
Owen Anderson825b72b2009-08-11 20:47:22 +00004847 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004848 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004849
Eli Friedman36df4992009-05-27 00:47:34 +00004850 // These are really Legal; return the operand so the caller accepts it as
4851 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004852 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004853 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004854 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004855 Subtarget->is64Bit()) {
4856 return Op;
4857 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004858
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004859 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004860 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004861 MachineFunction &MF = DAG.getMachineFunction();
4862 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004863 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004864 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004865 StackSlot,
4866 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004867 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4868}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004869
Owen Andersone50ed302009-08-10 22:56:29 +00004870SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00004871 SDValue StackSlot,
4872 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004873 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004874 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004875 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004876 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004877 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004879 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004881 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004882 Ops.push_back(Chain);
4883 Ops.push_back(StackSlot);
4884 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004885 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004886 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004887
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004888 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004889 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004890 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004891
4892 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4893 // shouldn't be necessary except that RFP cannot be live across
4894 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004895 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004896 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004897 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00004898 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004899 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004900 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004901 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004902 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004903 Ops.push_back(DAG.getValueType(Op.getValueType()));
4904 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004905 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4906 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004907 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004908 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004909
Evan Cheng0db9fe62006-04-25 20:13:52 +00004910 return Result;
4911}
4912
Bill Wendling8b8a6362009-01-17 03:56:04 +00004913// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4914SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4915 // This algorithm is not obvious. Here it is in C code, more or less:
4916 /*
4917 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4918 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4919 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004920
Bill Wendling8b8a6362009-01-17 03:56:04 +00004921 // Copy ints to xmm registers.
4922 __m128i xh = _mm_cvtsi32_si128( hi );
4923 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004924
Bill Wendling8b8a6362009-01-17 03:56:04 +00004925 // Combine into low half of a single xmm register.
4926 __m128i x = _mm_unpacklo_epi32( xh, xl );
4927 __m128d d;
4928 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004929
Bill Wendling8b8a6362009-01-17 03:56:04 +00004930 // Merge in appropriate exponents to give the integer bits the right
4931 // magnitude.
4932 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004933
Bill Wendling8b8a6362009-01-17 03:56:04 +00004934 // Subtract away the biases to deal with the IEEE-754 double precision
4935 // implicit 1.
4936 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004937
Bill Wendling8b8a6362009-01-17 03:56:04 +00004938 // All conversions up to here are exact. The correctly rounded result is
4939 // calculated using the current rounding mode using the following
4940 // horizontal add.
4941 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4942 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4943 // store doesn't really need to be here (except
4944 // maybe to zero the other double)
4945 return sd;
4946 }
4947 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004948
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004949 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004950 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004951
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004952 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004953 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004954 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4955 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4956 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4957 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004958 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004959 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004960
Bill Wendling8b8a6362009-01-17 03:56:04 +00004961 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004962 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004963 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004964 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004965 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004966 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004967 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004968
Owen Anderson825b72b2009-08-11 20:47:22 +00004969 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4970 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004971 Op.getOperand(0),
4972 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004973 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4974 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004975 Op.getOperand(0),
4976 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004977 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
4978 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004979 PseudoSourceValue::getConstantPool(), 0,
4980 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00004981 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
4982 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4983 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004984 PseudoSourceValue::getConstantPool(), 0,
4985 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004987
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004988 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004989 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00004990 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4991 DAG.getUNDEF(MVT::v2f64), ShufMask);
4992 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4993 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004994 DAG.getIntPtrConstant(0));
4995}
4996
Bill Wendling8b8a6362009-01-17 03:56:04 +00004997// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4998SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004999 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005000 // FP constant to bias correct the final result.
5001 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005002 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005003
5004 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5006 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005007 Op.getOperand(0),
5008 DAG.getIntPtrConstant(0)));
5009
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5011 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005012 DAG.getIntPtrConstant(0));
5013
5014 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005015 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5016 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005017 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005018 MVT::v2f64, Load)),
5019 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005020 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005021 MVT::v2f64, Bias)));
5022 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5023 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005024 DAG.getIntPtrConstant(0));
5025
5026 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005027 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005028
5029 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005030 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005031
Owen Anderson825b72b2009-08-11 20:47:22 +00005032 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005033 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005034 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005035 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005036 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005037 }
5038
5039 // Handle final rounding.
5040 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005041}
5042
5043SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005044 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005045 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005046
Evan Chenga06ec9e2009-01-19 08:08:22 +00005047 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5048 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5049 // the optimization here.
5050 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005051 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005052
Owen Andersone50ed302009-08-10 22:56:29 +00005053 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005054 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005055 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005056 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005057 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005058
Bill Wendling8b8a6362009-01-17 03:56:04 +00005059 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005060 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005061 return LowerUINT_TO_FP_i32(Op, DAG);
5062 }
5063
Owen Anderson825b72b2009-08-11 20:47:22 +00005064 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005065
5066 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005067 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005068 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5069 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5070 getPointerTy(), StackSlot, WordOff);
5071 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5072 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005073 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005074 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005075 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005076}
5077
Dan Gohman475871a2008-07-27 21:46:04 +00005078std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005079FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005080 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005081
Owen Andersone50ed302009-08-10 22:56:29 +00005082 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005083
5084 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005085 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5086 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005087 }
5088
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5090 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005091 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005093 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005094 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005095 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005096 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005097 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005098 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005099 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005100 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005101
Evan Cheng87c89352007-10-15 20:11:21 +00005102 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5103 // stack slot.
5104 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005105 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005106 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005107 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005108
Evan Cheng0db9fe62006-04-25 20:13:52 +00005109 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005110 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005111 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005112 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5113 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5114 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005115 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005116
Dan Gohman475871a2008-07-27 21:46:04 +00005117 SDValue Chain = DAG.getEntryNode();
5118 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005119 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005121 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005122 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005123 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005124 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005125 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5126 };
Dale Johannesenace16102009-02-03 19:33:06 +00005127 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005128 Chain = Value.getValue(1);
5129 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5130 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5131 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005132
Evan Cheng0db9fe62006-04-25 20:13:52 +00005133 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005134 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005135 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005136
Chris Lattner27a6c732007-11-24 07:07:01 +00005137 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005138}
5139
Dan Gohman475871a2008-07-27 21:46:04 +00005140SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005141 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005142 if (Op.getValueType() == MVT::v2i32 &&
5143 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005144 return Op;
5145 }
5146 return SDValue();
5147 }
5148
Eli Friedman948e95a2009-05-23 09:59:16 +00005149 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005150 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005151 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5152 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005153
Chris Lattner27a6c732007-11-24 07:07:01 +00005154 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005155 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005156 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005157}
5158
Eli Friedman948e95a2009-05-23 09:59:16 +00005159SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5160 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5161 SDValue FIST = Vals.first, StackSlot = Vals.second;
5162 assert(FIST.getNode() && "Unexpected failure");
5163
5164 // Load the result.
5165 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5166 FIST, StackSlot, NULL, 0);
5167}
5168
Dan Gohman475871a2008-07-27 21:46:04 +00005169SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005170 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005171 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005172 EVT VT = Op.getValueType();
5173 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005174 if (VT.isVector())
5175 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005176 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005177 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005178 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005179 CV.push_back(C);
5180 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005182 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005183 CV.push_back(C);
5184 CV.push_back(C);
5185 CV.push_back(C);
5186 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005187 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005188 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005189 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005190 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005191 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005192 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005193 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005194}
5195
Dan Gohman475871a2008-07-27 21:46:04 +00005196SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005197 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005198 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005199 EVT VT = Op.getValueType();
5200 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005201 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005202 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005203 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005204 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005205 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005206 CV.push_back(C);
5207 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005208 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005209 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005210 CV.push_back(C);
5211 CV.push_back(C);
5212 CV.push_back(C);
5213 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005214 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005215 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005216 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005217 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005218 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005219 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005220 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005221 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5223 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005224 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005226 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005227 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005228 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005229}
5230
Dan Gohman475871a2008-07-27 21:46:04 +00005231SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005232 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005233 SDValue Op0 = Op.getOperand(0);
5234 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005235 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005236 EVT VT = Op.getValueType();
5237 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005238
5239 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005240 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005241 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005242 SrcVT = VT;
5243 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005244 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005245 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005246 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005247 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005248 }
5249
5250 // At this point the operands and the result should have the same
5251 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005252
Evan Cheng68c47cb2007-01-05 07:55:56 +00005253 // First get the sign bit of second operand.
5254 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005256 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5257 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005258 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005259 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5260 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5261 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5262 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005263 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005264 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005265 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005266 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005267 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005268 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005269 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005270
5271 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005272 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005273 // Op0 is MVT::f32, Op1 is MVT::f64.
5274 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5275 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5276 DAG.getConstant(32, MVT::i32));
5277 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5278 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005279 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005280 }
5281
Evan Cheng73d6cf12007-01-05 21:37:56 +00005282 // Clear first operand sign bit.
5283 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005284 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005285 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5286 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005287 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005288 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5289 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5290 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5291 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005292 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005293 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005294 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005295 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005296 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005297 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005298 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005299
5300 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005301 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005302}
5303
Dan Gohman076aee32009-03-04 19:44:21 +00005304/// Emit nodes that will be selected as "test Op0,Op0", or something
5305/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005306SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5307 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005308 DebugLoc dl = Op.getDebugLoc();
5309
Dan Gohman31125812009-03-07 01:58:32 +00005310 // CF and OF aren't always set the way we want. Determine which
5311 // of these we need.
5312 bool NeedCF = false;
5313 bool NeedOF = false;
5314 switch (X86CC) {
5315 case X86::COND_A: case X86::COND_AE:
5316 case X86::COND_B: case X86::COND_BE:
5317 NeedCF = true;
5318 break;
5319 case X86::COND_G: case X86::COND_GE:
5320 case X86::COND_L: case X86::COND_LE:
5321 case X86::COND_O: case X86::COND_NO:
5322 NeedOF = true;
5323 break;
5324 default: break;
5325 }
5326
Dan Gohman076aee32009-03-04 19:44:21 +00005327 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005328 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5329 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5330 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005331 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005332 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005333 switch (Op.getNode()->getOpcode()) {
5334 case ISD::ADD:
5335 // Due to an isel shortcoming, be conservative if this add is likely to
5336 // be selected as part of a load-modify-store instruction. When the root
5337 // node in a match is a store, isel doesn't know how to remap non-chain
5338 // non-flag uses of other nodes in the match, such as the ADD in this
5339 // case. This leads to the ADD being left around and reselected, with
5340 // the result being two adds in the output.
5341 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5342 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5343 if (UI->getOpcode() == ISD::STORE)
5344 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005345 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005346 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5347 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005348 if (C->getAPIntValue() == 1) {
5349 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005350 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005351 break;
5352 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005353 // An add of negative one (subtract of one) will be selected as a DEC.
5354 if (C->getAPIntValue().isAllOnesValue()) {
5355 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005356 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005357 break;
5358 }
5359 }
Dan Gohman076aee32009-03-04 19:44:21 +00005360 // Otherwise use a regular EFLAGS-setting add.
5361 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005362 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005363 break;
5364 case ISD::SUB:
5365 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5366 // likely to be selected as part of a load-modify-store instruction.
5367 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5368 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5369 if (UI->getOpcode() == ISD::STORE)
5370 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005371 // Otherwise use a regular EFLAGS-setting sub.
5372 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005373 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005374 break;
5375 case X86ISD::ADD:
5376 case X86ISD::SUB:
5377 case X86ISD::INC:
5378 case X86ISD::DEC:
5379 return SDValue(Op.getNode(), 1);
5380 default:
5381 default_case:
5382 break;
5383 }
5384 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005386 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005387 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005388 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005389 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005390 DAG.ReplaceAllUsesWith(Op, New);
5391 return SDValue(New.getNode(), 1);
5392 }
5393 }
5394
5395 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005396 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005397 DAG.getConstant(0, Op.getValueType()));
5398}
5399
5400/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5401/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005402SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5403 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005404 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5405 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005406 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005407
5408 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005409 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005410}
5411
Dan Gohman475871a2008-07-27 21:46:04 +00005412SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005413 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005414 SDValue Op0 = Op.getOperand(0);
5415 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005416 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005417 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005418
Dan Gohmane5af2d32009-01-29 01:59:02 +00005419 // Lower (X & (1 << N)) == 0 to BT(X, N).
5420 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5421 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005422 if (Op0.getOpcode() == ISD::AND &&
5423 Op0.hasOneUse() &&
5424 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005425 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005426 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005427 SDValue LHS, RHS;
5428 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5429 if (ConstantSDNode *Op010C =
5430 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5431 if (Op010C->getZExtValue() == 1) {
5432 LHS = Op0.getOperand(0);
5433 RHS = Op0.getOperand(1).getOperand(1);
5434 }
5435 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5436 if (ConstantSDNode *Op000C =
5437 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5438 if (Op000C->getZExtValue() == 1) {
5439 LHS = Op0.getOperand(1);
5440 RHS = Op0.getOperand(0).getOperand(1);
5441 }
5442 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5443 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5444 SDValue AndLHS = Op0.getOperand(0);
5445 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5446 LHS = AndLHS.getOperand(0);
5447 RHS = AndLHS.getOperand(1);
5448 }
5449 }
Evan Cheng0488db92007-09-25 01:57:46 +00005450
Dan Gohmane5af2d32009-01-29 01:59:02 +00005451 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005452 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5453 // instruction. Since the shift amount is in-range-or-undefined, we know
5454 // that doing a bittest on the i16 value is ok. We extend to i32 because
5455 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005456 if (LHS.getValueType() == MVT::i8)
5457 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005458
5459 // If the operand types disagree, extend the shift amount to match. Since
5460 // BT ignores high bits (like shifts) we can use anyextend.
5461 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005462 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005463
Owen Anderson825b72b2009-08-11 20:47:22 +00005464 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005465 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005466 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5467 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005468 }
5469 }
5470
5471 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5472 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005473
Dan Gohman31125812009-03-07 01:58:32 +00005474 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005475 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5476 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005477}
5478
Dan Gohman475871a2008-07-27 21:46:04 +00005479SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5480 SDValue Cond;
5481 SDValue Op0 = Op.getOperand(0);
5482 SDValue Op1 = Op.getOperand(1);
5483 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005484 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005485 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5486 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005487 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005488
5489 if (isFP) {
5490 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005491 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5493 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005494 bool Swap = false;
5495
5496 switch (SetCCOpcode) {
5497 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005498 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005499 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005500 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005501 case ISD::SETGT: Swap = true; // Fallthrough
5502 case ISD::SETLT:
5503 case ISD::SETOLT: SSECC = 1; break;
5504 case ISD::SETOGE:
5505 case ISD::SETGE: Swap = true; // Fallthrough
5506 case ISD::SETLE:
5507 case ISD::SETOLE: SSECC = 2; break;
5508 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005509 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005510 case ISD::SETNE: SSECC = 4; break;
5511 case ISD::SETULE: Swap = true;
5512 case ISD::SETUGE: SSECC = 5; break;
5513 case ISD::SETULT: Swap = true;
5514 case ISD::SETUGT: SSECC = 6; break;
5515 case ISD::SETO: SSECC = 7; break;
5516 }
5517 if (Swap)
5518 std::swap(Op0, Op1);
5519
Nate Begemanfb8ead02008-07-25 19:05:58 +00005520 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005521 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005522 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005523 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5525 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005526 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005527 }
5528 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005529 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005530 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5531 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005532 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005533 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005534 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005535 }
5536 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005538 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005539
Nate Begeman30a0de92008-07-17 16:51:19 +00005540 // We are handling one of the integer comparisons here. Since SSE only has
5541 // GT and EQ comparisons for integer, swapping operands and multiple
5542 // operations may be required for some comparisons.
5543 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5544 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005545
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005547 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005548 case MVT::v8i8:
5549 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5550 case MVT::v4i16:
5551 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5552 case MVT::v2i32:
5553 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5554 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005555 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005556
Nate Begeman30a0de92008-07-17 16:51:19 +00005557 switch (SetCCOpcode) {
5558 default: break;
5559 case ISD::SETNE: Invert = true;
5560 case ISD::SETEQ: Opc = EQOpc; break;
5561 case ISD::SETLT: Swap = true;
5562 case ISD::SETGT: Opc = GTOpc; break;
5563 case ISD::SETGE: Swap = true;
5564 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5565 case ISD::SETULT: Swap = true;
5566 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5567 case ISD::SETUGE: Swap = true;
5568 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5569 }
5570 if (Swap)
5571 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005572
Nate Begeman30a0de92008-07-17 16:51:19 +00005573 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5574 // bits of the inputs before performing those operations.
5575 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005576 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005577 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5578 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005579 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005580 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5581 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005582 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5583 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005584 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005585
Dale Johannesenace16102009-02-03 19:33:06 +00005586 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005587
5588 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005589 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005590 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005591
Nate Begeman30a0de92008-07-17 16:51:19 +00005592 return Result;
5593}
Evan Cheng0488db92007-09-25 01:57:46 +00005594
Evan Cheng370e5342008-12-03 08:38:43 +00005595// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005596static bool isX86LogicalCmp(SDValue Op) {
5597 unsigned Opc = Op.getNode()->getOpcode();
5598 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5599 return true;
5600 if (Op.getResNo() == 1 &&
5601 (Opc == X86ISD::ADD ||
5602 Opc == X86ISD::SUB ||
5603 Opc == X86ISD::SMUL ||
5604 Opc == X86ISD::UMUL ||
5605 Opc == X86ISD::INC ||
5606 Opc == X86ISD::DEC))
5607 return true;
5608
5609 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005610}
5611
Dan Gohman475871a2008-07-27 21:46:04 +00005612SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005613 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005614 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005615 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005616 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005617
Evan Cheng734503b2006-09-11 02:19:56 +00005618 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005619 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005620
Evan Cheng3f41d662007-10-08 22:16:29 +00005621 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5622 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005623 if (Cond.getOpcode() == X86ISD::SETCC) {
5624 CC = Cond.getOperand(0);
5625
Dan Gohman475871a2008-07-27 21:46:04 +00005626 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005627 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005628 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005629
Evan Cheng3f41d662007-10-08 22:16:29 +00005630 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005631 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005632 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005633 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005634
Chris Lattnerd1980a52009-03-12 06:52:53 +00005635 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5636 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005637 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005638 addTest = false;
5639 }
5640 }
5641
5642 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005644 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005645 }
5646
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005648 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005649 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5650 // condition is true.
5651 Ops.push_back(Op.getOperand(2));
5652 Ops.push_back(Op.getOperand(1));
5653 Ops.push_back(CC);
5654 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005655 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005656}
5657
Evan Cheng370e5342008-12-03 08:38:43 +00005658// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5659// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5660// from the AND / OR.
5661static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5662 Opc = Op.getOpcode();
5663 if (Opc != ISD::OR && Opc != ISD::AND)
5664 return false;
5665 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5666 Op.getOperand(0).hasOneUse() &&
5667 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5668 Op.getOperand(1).hasOneUse());
5669}
5670
Evan Cheng961d6d42009-02-02 08:19:07 +00005671// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5672// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005673static bool isXor1OfSetCC(SDValue Op) {
5674 if (Op.getOpcode() != ISD::XOR)
5675 return false;
5676 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5677 if (N1C && N1C->getAPIntValue() == 1) {
5678 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5679 Op.getOperand(0).hasOneUse();
5680 }
5681 return false;
5682}
5683
Dan Gohman475871a2008-07-27 21:46:04 +00005684SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005685 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005686 SDValue Chain = Op.getOperand(0);
5687 SDValue Cond = Op.getOperand(1);
5688 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005689 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005690 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005691
Evan Cheng0db9fe62006-04-25 20:13:52 +00005692 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005693 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005694#if 0
5695 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005696 else if (Cond.getOpcode() == X86ISD::ADD ||
5697 Cond.getOpcode() == X86ISD::SUB ||
5698 Cond.getOpcode() == X86ISD::SMUL ||
5699 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005700 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005701#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005702
Evan Cheng3f41d662007-10-08 22:16:29 +00005703 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5704 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005705 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005706 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005707
Dan Gohman475871a2008-07-27 21:46:04 +00005708 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005709 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005710 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005711 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005712 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005713 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005714 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005715 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005716 default: break;
5717 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005718 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005719 // These can only come from an arithmetic instruction with overflow,
5720 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005721 Cond = Cond.getNode()->getOperand(1);
5722 addTest = false;
5723 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005724 }
Evan Cheng0488db92007-09-25 01:57:46 +00005725 }
Evan Cheng370e5342008-12-03 08:38:43 +00005726 } else {
5727 unsigned CondOpc;
5728 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5729 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005730 if (CondOpc == ISD::OR) {
5731 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5732 // two branches instead of an explicit OR instruction with a
5733 // separate test.
5734 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005735 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005736 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005737 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005738 Chain, Dest, CC, Cmp);
5739 CC = Cond.getOperand(1).getOperand(0);
5740 Cond = Cmp;
5741 addTest = false;
5742 }
5743 } else { // ISD::AND
5744 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5745 // two branches instead of an explicit AND instruction with a
5746 // separate test. However, we only do this if this block doesn't
5747 // have a fall-through edge, because this requires an explicit
5748 // jmp when the condition is false.
5749 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005750 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005751 Op.getNode()->hasOneUse()) {
5752 X86::CondCode CCode =
5753 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5754 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005755 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005756 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5757 // Look for an unconditional branch following this conditional branch.
5758 // We need this because we need to reverse the successors in order
5759 // to implement FCMP_OEQ.
5760 if (User.getOpcode() == ISD::BR) {
5761 SDValue FalseBB = User.getOperand(1);
5762 SDValue NewBR =
5763 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5764 assert(NewBR == User);
5765 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005766
Dale Johannesene4d209d2009-02-03 20:21:25 +00005767 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005768 Chain, Dest, CC, Cmp);
5769 X86::CondCode CCode =
5770 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5771 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005773 Cond = Cmp;
5774 addTest = false;
5775 }
5776 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005777 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005778 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5779 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5780 // It should be transformed during dag combiner except when the condition
5781 // is set by a arithmetics with overflow node.
5782 X86::CondCode CCode =
5783 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5784 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005785 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005786 Cond = Cond.getOperand(0).getOperand(1);
5787 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005788 }
Evan Cheng0488db92007-09-25 01:57:46 +00005789 }
5790
5791 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005793 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005794 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005795 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005796 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005797}
5798
Anton Korobeynikove060b532007-04-17 19:34:00 +00005799
5800// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5801// Calls to _alloca is needed to probe the stack when allocating more than 4k
5802// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5803// that the guard pages used by the OS virtual memory manager are allocated in
5804// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005805SDValue
5806X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005807 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005808 assert(Subtarget->isTargetCygMing() &&
5809 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005810 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005811
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005812 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005813 SDValue Chain = Op.getOperand(0);
5814 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005815 // FIXME: Ensure alignment here
5816
Dan Gohman475871a2008-07-27 21:46:04 +00005817 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005818
Owen Andersone50ed302009-08-10 22:56:29 +00005819 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005821
Chris Lattnere563bbc2008-10-11 22:08:30 +00005822 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005823
Dale Johannesendd64c412009-02-04 00:33:20 +00005824 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005825 Flag = Chain.getValue(1);
5826
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005828 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005829 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005830 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005831 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005832 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005833 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005834 Flag = Chain.getValue(1);
5835
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005836 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005837 DAG.getIntPtrConstant(0, true),
5838 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005839 Flag);
5840
Dale Johannesendd64c412009-02-04 00:33:20 +00005841 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005842
Dan Gohman475871a2008-07-27 21:46:04 +00005843 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005844 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005845}
5846
Dan Gohman475871a2008-07-27 21:46:04 +00005847SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005848X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005849 SDValue Chain,
5850 SDValue Dst, SDValue Src,
5851 SDValue Size, unsigned Align,
5852 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005853 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005854 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005855
Bill Wendling6f287b22008-09-30 21:22:07 +00005856 // If not DWORD aligned or size is more than the threshold, call the library.
5857 // The libc version is likely to be faster for these cases. It can use the
5858 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005859 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005860 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005861 ConstantSize->getZExtValue() >
5862 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005863 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005864
5865 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005866 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005867
Bill Wendling6158d842008-10-01 00:59:58 +00005868 if (const char *bzeroEntry = V &&
5869 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00005870 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00005871 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00005872 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005873 TargetLowering::ArgListEntry Entry;
5874 Entry.Node = Dst;
5875 Entry.Ty = IntPtrTy;
5876 Args.push_back(Entry);
5877 Entry.Node = Size;
5878 Args.push_back(Entry);
5879 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00005880 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
5881 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005882 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005883 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005884 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005885 }
5886
Dan Gohman707e0182008-04-12 04:36:06 +00005887 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005888 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005889 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005890
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005891 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005892 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00005893 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005894 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005895 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005896 unsigned BytesLeft = 0;
5897 bool TwoRepStos = false;
5898 if (ValC) {
5899 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005900 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005901
Evan Cheng0db9fe62006-04-25 20:13:52 +00005902 // If the value is a constant, then we can potentially use larger sets.
5903 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005904 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005905 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005906 ValReg = X86::AX;
5907 Val = (Val << 8) | Val;
5908 break;
5909 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005910 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005911 ValReg = X86::EAX;
5912 Val = (Val << 8) | Val;
5913 Val = (Val << 16) | Val;
5914 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005915 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005916 ValReg = X86::RAX;
5917 Val = (Val << 32) | Val;
5918 }
5919 break;
5920 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005921 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005922 ValReg = X86::AL;
5923 Count = DAG.getIntPtrConstant(SizeVal);
5924 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005925 }
5926
Owen Anderson825b72b2009-08-11 20:47:22 +00005927 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005928 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005929 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5930 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005931 }
5932
Dale Johannesen0f502f62009-02-03 22:26:09 +00005933 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005934 InFlag);
5935 InFlag = Chain.getValue(1);
5936 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005937 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005938 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005939 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005940 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005941 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005942
Scott Michelfdc40a02009-02-17 22:15:04 +00005943 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005944 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005945 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005946 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005947 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005948 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005949 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005950 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005951
Owen Anderson825b72b2009-08-11 20:47:22 +00005952 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005953 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005954 Ops.push_back(Chain);
5955 Ops.push_back(DAG.getValueType(AVT));
5956 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005957 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005958
Evan Cheng0db9fe62006-04-25 20:13:52 +00005959 if (TwoRepStos) {
5960 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005961 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00005962 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005963 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00005964 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5965 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005966 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005967 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005968 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005969 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005970 Ops.clear();
5971 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00005972 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005973 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005974 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005975 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005976 // Handle the last 1 - 7 bytes.
5977 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00005978 EVT AddrVT = Dst.getValueType();
5979 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005980
Dale Johannesen0f502f62009-02-03 22:26:09 +00005981 Chain = DAG.getMemset(Chain, dl,
5982 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005983 DAG.getConstant(Offset, AddrVT)),
5984 Src,
5985 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005986 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005987 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005988
Dan Gohman707e0182008-04-12 04:36:06 +00005989 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005990 return Chain;
5991}
Evan Cheng11e15b32006-04-03 20:53:28 +00005992
Dan Gohman475871a2008-07-27 21:46:04 +00005993SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005994X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005995 SDValue Chain, SDValue Dst, SDValue Src,
5996 SDValue Size, unsigned Align,
5997 bool AlwaysInline,
5998 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005999 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006000 // This requires the copy size to be a constant, preferrably
6001 // within a subtarget-specific limit.
6002 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6003 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006004 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006005 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006006 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006007 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006008
Evan Cheng1887c1c2008-08-21 21:00:15 +00006009 /// If not DWORD aligned, call the library.
6010 if ((Align & 3) != 0)
6011 return SDValue();
6012
6013 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006014 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006015 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006016 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006017
Duncan Sands83ec4b62008-06-06 12:08:01 +00006018 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006019 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006020 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006021 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006022
Dan Gohman475871a2008-07-27 21:46:04 +00006023 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006024 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006025 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006026 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006027 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006028 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006029 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006030 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006031 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006032 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006033 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006034 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006035 InFlag = Chain.getValue(1);
6036
Owen Anderson825b72b2009-08-11 20:47:22 +00006037 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006038 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006039 Ops.push_back(Chain);
6040 Ops.push_back(DAG.getValueType(AVT));
6041 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006042 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006043
Dan Gohman475871a2008-07-27 21:46:04 +00006044 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006045 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006046 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006047 // Handle the last 1 - 7 bytes.
6048 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006049 EVT DstVT = Dst.getValueType();
6050 EVT SrcVT = Src.getValueType();
6051 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006052 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006053 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006054 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006055 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006056 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006057 DAG.getConstant(BytesLeft, SizeVT),
6058 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006059 DstSV, DstSVOff + Offset,
6060 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006061 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006062
Owen Anderson825b72b2009-08-11 20:47:22 +00006063 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006064 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006065}
6066
Dan Gohman475871a2008-07-27 21:46:04 +00006067SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006068 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006069 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006070
Evan Cheng25ab6902006-09-08 06:48:29 +00006071 if (!Subtarget->is64Bit()) {
6072 // vastart just stores the address of the VarArgsFrameIndex slot into the
6073 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006074 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006075 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006076 }
6077
6078 // __va_list_tag:
6079 // gp_offset (0 - 6 * 8)
6080 // fp_offset (48 - 48 + 8 * 16)
6081 // overflow_arg_area (point to parameters coming in memory).
6082 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006083 SmallVector<SDValue, 8> MemOps;
6084 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006085 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006086 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006087 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006088 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006089 MemOps.push_back(Store);
6090
6091 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006092 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006093 FIN, DAG.getIntPtrConstant(4));
6094 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006095 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006096 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006097 MemOps.push_back(Store);
6098
6099 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006100 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006101 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006102 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006103 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006104 MemOps.push_back(Store);
6105
6106 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006107 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006108 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006109 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006110 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006111 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006112 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006113 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006114}
6115
Dan Gohman475871a2008-07-27 21:46:04 +00006116SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006117 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6118 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006119 SDValue Chain = Op.getOperand(0);
6120 SDValue SrcPtr = Op.getOperand(1);
6121 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006122
Torok Edwindac237e2009-07-08 20:53:28 +00006123 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006124 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006125}
6126
Dan Gohman475871a2008-07-27 21:46:04 +00006127SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006128 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006129 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006130 SDValue Chain = Op.getOperand(0);
6131 SDValue DstPtr = Op.getOperand(1);
6132 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006133 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6134 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006135 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006136
Dale Johannesendd64c412009-02-04 00:33:20 +00006137 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006138 DAG.getIntPtrConstant(24), 8, false,
6139 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006140}
6141
Dan Gohman475871a2008-07-27 21:46:04 +00006142SDValue
6143X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006144 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006145 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006146 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006147 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006148 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006149 case Intrinsic::x86_sse_comieq_ss:
6150 case Intrinsic::x86_sse_comilt_ss:
6151 case Intrinsic::x86_sse_comile_ss:
6152 case Intrinsic::x86_sse_comigt_ss:
6153 case Intrinsic::x86_sse_comige_ss:
6154 case Intrinsic::x86_sse_comineq_ss:
6155 case Intrinsic::x86_sse_ucomieq_ss:
6156 case Intrinsic::x86_sse_ucomilt_ss:
6157 case Intrinsic::x86_sse_ucomile_ss:
6158 case Intrinsic::x86_sse_ucomigt_ss:
6159 case Intrinsic::x86_sse_ucomige_ss:
6160 case Intrinsic::x86_sse_ucomineq_ss:
6161 case Intrinsic::x86_sse2_comieq_sd:
6162 case Intrinsic::x86_sse2_comilt_sd:
6163 case Intrinsic::x86_sse2_comile_sd:
6164 case Intrinsic::x86_sse2_comigt_sd:
6165 case Intrinsic::x86_sse2_comige_sd:
6166 case Intrinsic::x86_sse2_comineq_sd:
6167 case Intrinsic::x86_sse2_ucomieq_sd:
6168 case Intrinsic::x86_sse2_ucomilt_sd:
6169 case Intrinsic::x86_sse2_ucomile_sd:
6170 case Intrinsic::x86_sse2_ucomigt_sd:
6171 case Intrinsic::x86_sse2_ucomige_sd:
6172 case Intrinsic::x86_sse2_ucomineq_sd: {
6173 unsigned Opc = 0;
6174 ISD::CondCode CC = ISD::SETCC_INVALID;
6175 switch (IntNo) {
6176 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006177 case Intrinsic::x86_sse_comieq_ss:
6178 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006179 Opc = X86ISD::COMI;
6180 CC = ISD::SETEQ;
6181 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006182 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006183 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006184 Opc = X86ISD::COMI;
6185 CC = ISD::SETLT;
6186 break;
6187 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006188 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006189 Opc = X86ISD::COMI;
6190 CC = ISD::SETLE;
6191 break;
6192 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006193 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006194 Opc = X86ISD::COMI;
6195 CC = ISD::SETGT;
6196 break;
6197 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006198 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006199 Opc = X86ISD::COMI;
6200 CC = ISD::SETGE;
6201 break;
6202 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006203 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006204 Opc = X86ISD::COMI;
6205 CC = ISD::SETNE;
6206 break;
6207 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006208 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006209 Opc = X86ISD::UCOMI;
6210 CC = ISD::SETEQ;
6211 break;
6212 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006213 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006214 Opc = X86ISD::UCOMI;
6215 CC = ISD::SETLT;
6216 break;
6217 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006218 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006219 Opc = X86ISD::UCOMI;
6220 CC = ISD::SETLE;
6221 break;
6222 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006223 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006224 Opc = X86ISD::UCOMI;
6225 CC = ISD::SETGT;
6226 break;
6227 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006228 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006229 Opc = X86ISD::UCOMI;
6230 CC = ISD::SETGE;
6231 break;
6232 case Intrinsic::x86_sse_ucomineq_ss:
6233 case Intrinsic::x86_sse2_ucomineq_sd:
6234 Opc = X86ISD::UCOMI;
6235 CC = ISD::SETNE;
6236 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006237 }
Evan Cheng734503b2006-09-11 02:19:56 +00006238
Dan Gohman475871a2008-07-27 21:46:04 +00006239 SDValue LHS = Op.getOperand(1);
6240 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006241 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00006242 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6243 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6244 DAG.getConstant(X86CC, MVT::i8), Cond);
6245 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006246 }
Eric Christopher71c67532009-07-29 00:28:05 +00006247 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006248 // an integer value, not just an instruction so lower it to the ptest
6249 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006250 case Intrinsic::x86_sse41_ptestz:
6251 case Intrinsic::x86_sse41_ptestc:
6252 case Intrinsic::x86_sse41_ptestnzc:{
6253 unsigned X86CC = 0;
6254 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006255 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006256 case Intrinsic::x86_sse41_ptestz:
6257 // ZF = 1
6258 X86CC = X86::COND_E;
6259 break;
6260 case Intrinsic::x86_sse41_ptestc:
6261 // CF = 1
6262 X86CC = X86::COND_B;
6263 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006264 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006265 // ZF and CF = 0
6266 X86CC = X86::COND_A;
6267 break;
6268 }
Eric Christopherfd179292009-08-27 18:07:15 +00006269
Eric Christopher71c67532009-07-29 00:28:05 +00006270 SDValue LHS = Op.getOperand(1);
6271 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006272 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6273 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6274 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6275 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006276 }
Evan Cheng5759f972008-05-04 09:15:50 +00006277
6278 // Fix vector shift instructions where the last operand is a non-immediate
6279 // i32 value.
6280 case Intrinsic::x86_sse2_pslli_w:
6281 case Intrinsic::x86_sse2_pslli_d:
6282 case Intrinsic::x86_sse2_pslli_q:
6283 case Intrinsic::x86_sse2_psrli_w:
6284 case Intrinsic::x86_sse2_psrli_d:
6285 case Intrinsic::x86_sse2_psrli_q:
6286 case Intrinsic::x86_sse2_psrai_w:
6287 case Intrinsic::x86_sse2_psrai_d:
6288 case Intrinsic::x86_mmx_pslli_w:
6289 case Intrinsic::x86_mmx_pslli_d:
6290 case Intrinsic::x86_mmx_pslli_q:
6291 case Intrinsic::x86_mmx_psrli_w:
6292 case Intrinsic::x86_mmx_psrli_d:
6293 case Intrinsic::x86_mmx_psrli_q:
6294 case Intrinsic::x86_mmx_psrai_w:
6295 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006296 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006297 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006298 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006299
6300 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006301 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006302 switch (IntNo) {
6303 case Intrinsic::x86_sse2_pslli_w:
6304 NewIntNo = Intrinsic::x86_sse2_psll_w;
6305 break;
6306 case Intrinsic::x86_sse2_pslli_d:
6307 NewIntNo = Intrinsic::x86_sse2_psll_d;
6308 break;
6309 case Intrinsic::x86_sse2_pslli_q:
6310 NewIntNo = Intrinsic::x86_sse2_psll_q;
6311 break;
6312 case Intrinsic::x86_sse2_psrli_w:
6313 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6314 break;
6315 case Intrinsic::x86_sse2_psrli_d:
6316 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6317 break;
6318 case Intrinsic::x86_sse2_psrli_q:
6319 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6320 break;
6321 case Intrinsic::x86_sse2_psrai_w:
6322 NewIntNo = Intrinsic::x86_sse2_psra_w;
6323 break;
6324 case Intrinsic::x86_sse2_psrai_d:
6325 NewIntNo = Intrinsic::x86_sse2_psra_d;
6326 break;
6327 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006328 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006329 switch (IntNo) {
6330 case Intrinsic::x86_mmx_pslli_w:
6331 NewIntNo = Intrinsic::x86_mmx_psll_w;
6332 break;
6333 case Intrinsic::x86_mmx_pslli_d:
6334 NewIntNo = Intrinsic::x86_mmx_psll_d;
6335 break;
6336 case Intrinsic::x86_mmx_pslli_q:
6337 NewIntNo = Intrinsic::x86_mmx_psll_q;
6338 break;
6339 case Intrinsic::x86_mmx_psrli_w:
6340 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6341 break;
6342 case Intrinsic::x86_mmx_psrli_d:
6343 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6344 break;
6345 case Intrinsic::x86_mmx_psrli_q:
6346 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6347 break;
6348 case Intrinsic::x86_mmx_psrai_w:
6349 NewIntNo = Intrinsic::x86_mmx_psra_w;
6350 break;
6351 case Intrinsic::x86_mmx_psrai_d:
6352 NewIntNo = Intrinsic::x86_mmx_psra_d;
6353 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006354 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006355 }
6356 break;
6357 }
6358 }
Mon P Wangefa42202009-09-03 19:56:25 +00006359
6360 // The vector shift intrinsics with scalars uses 32b shift amounts but
6361 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6362 // to be zero.
6363 SDValue ShOps[4];
6364 ShOps[0] = ShAmt;
6365 ShOps[1] = DAG.getConstant(0, MVT::i32);
6366 if (ShAmtVT == MVT::v4i32) {
6367 ShOps[2] = DAG.getUNDEF(MVT::i32);
6368 ShOps[3] = DAG.getUNDEF(MVT::i32);
6369 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6370 } else {
6371 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6372 }
6373
Owen Andersone50ed302009-08-10 22:56:29 +00006374 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006375 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006376 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006377 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006378 Op.getOperand(1), ShAmt);
6379 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006380 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006381}
Evan Cheng72261582005-12-20 06:22:03 +00006382
Dan Gohman475871a2008-07-27 21:46:04 +00006383SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006384 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006385 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006386
6387 if (Depth > 0) {
6388 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6389 SDValue Offset =
6390 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006391 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006392 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006393 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006394 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006395 NULL, 0);
6396 }
6397
6398 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006399 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006400 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006401 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006402}
6403
Dan Gohman475871a2008-07-27 21:46:04 +00006404SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006405 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6406 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006407 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006408 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006409 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6410 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006411 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006412 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006413 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006414 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006415}
6416
Dan Gohman475871a2008-07-27 21:46:04 +00006417SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006418 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006419 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006420}
6421
Dan Gohman475871a2008-07-27 21:46:04 +00006422SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006423{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006424 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006425 SDValue Chain = Op.getOperand(0);
6426 SDValue Offset = Op.getOperand(1);
6427 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006428 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006429
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006430 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6431 getPointerTy());
6432 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006433
Dale Johannesene4d209d2009-02-03 20:21:25 +00006434 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006435 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006436 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6437 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006438 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006439 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006440
Dale Johannesene4d209d2009-02-03 20:21:25 +00006441 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006442 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006443 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006444}
6445
Dan Gohman475871a2008-07-27 21:46:04 +00006446SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006447 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006448 SDValue Root = Op.getOperand(0);
6449 SDValue Trmp = Op.getOperand(1); // trampoline
6450 SDValue FPtr = Op.getOperand(2); // nested function
6451 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006452 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006453
Dan Gohman69de1932008-02-06 22:27:42 +00006454 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006455
Duncan Sands339e14f2008-01-16 22:55:25 +00006456 const X86InstrInfo *TII =
6457 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6458
Duncan Sandsb116fac2007-07-27 20:02:49 +00006459 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006460 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006461
6462 // Large code-model.
6463
6464 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6465 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6466
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006467 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6468 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006469
6470 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6471
6472 // Load the pointer to the nested function into R11.
6473 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006474 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006475 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006476 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006477
Owen Anderson825b72b2009-08-11 20:47:22 +00006478 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6479 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006480 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006481
6482 // Load the 'nest' parameter value into R10.
6483 // R10 is specified in X86CallingConv.td
6484 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006485 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6486 DAG.getConstant(10, MVT::i64));
6487 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006488 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006489
Owen Anderson825b72b2009-08-11 20:47:22 +00006490 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6491 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006492 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006493
6494 // Jump to the nested function.
6495 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006496 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6497 DAG.getConstant(20, MVT::i64));
6498 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006499 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006500
6501 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006502 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6503 DAG.getConstant(22, MVT::i64));
6504 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006505 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006506
Dan Gohman475871a2008-07-27 21:46:04 +00006507 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006508 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006509 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006510 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006511 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006512 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006513 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006514 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006515
6516 switch (CC) {
6517 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006518 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006519 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006520 case CallingConv::X86_StdCall: {
6521 // Pass 'nest' parameter in ECX.
6522 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006523 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006524
6525 // Check that ECX wasn't needed by an 'inreg' parameter.
6526 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006527 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006528
Chris Lattner58d74912008-03-12 17:45:29 +00006529 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006530 unsigned InRegCount = 0;
6531 unsigned Idx = 1;
6532
6533 for (FunctionType::param_iterator I = FTy->param_begin(),
6534 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006535 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006536 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006537 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006538
6539 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006540 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006541 }
6542 }
6543 break;
6544 }
6545 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006546 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006547 // Pass 'nest' parameter in EAX.
6548 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006549 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006550 break;
6551 }
6552
Dan Gohman475871a2008-07-27 21:46:04 +00006553 SDValue OutChains[4];
6554 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006555
Owen Anderson825b72b2009-08-11 20:47:22 +00006556 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6557 DAG.getConstant(10, MVT::i32));
6558 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006559
Duncan Sands339e14f2008-01-16 22:55:25 +00006560 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006561 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006562 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006563 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006564 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006565
Owen Anderson825b72b2009-08-11 20:47:22 +00006566 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6567 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006568 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006569
Duncan Sands339e14f2008-01-16 22:55:25 +00006570 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006571 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6572 DAG.getConstant(5, MVT::i32));
6573 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006574 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006575
Owen Anderson825b72b2009-08-11 20:47:22 +00006576 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6577 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006578 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006579
Dan Gohman475871a2008-07-27 21:46:04 +00006580 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006581 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006582 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006583 }
6584}
6585
Dan Gohman475871a2008-07-27 21:46:04 +00006586SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006587 /*
6588 The rounding mode is in bits 11:10 of FPSR, and has the following
6589 settings:
6590 00 Round to nearest
6591 01 Round to -inf
6592 10 Round to +inf
6593 11 Round to 0
6594
6595 FLT_ROUNDS, on the other hand, expects the following:
6596 -1 Undefined
6597 0 Round to 0
6598 1 Round to nearest
6599 2 Round to +inf
6600 3 Round to -inf
6601
6602 To perform the conversion, we do:
6603 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6604 */
6605
6606 MachineFunction &MF = DAG.getMachineFunction();
6607 const TargetMachine &TM = MF.getTarget();
6608 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6609 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006610 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006611 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006612
6613 // Save FP Control Word to stack slot
6614 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006615 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006616
Owen Anderson825b72b2009-08-11 20:47:22 +00006617 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006618 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006619
6620 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006621 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006622
6623 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006624 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006625 DAG.getNode(ISD::SRL, dl, MVT::i16,
6626 DAG.getNode(ISD::AND, dl, MVT::i16,
6627 CWD, DAG.getConstant(0x800, MVT::i16)),
6628 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006629 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006630 DAG.getNode(ISD::SRL, dl, MVT::i16,
6631 DAG.getNode(ISD::AND, dl, MVT::i16,
6632 CWD, DAG.getConstant(0x400, MVT::i16)),
6633 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006634
Dan Gohman475871a2008-07-27 21:46:04 +00006635 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006636 DAG.getNode(ISD::AND, dl, MVT::i16,
6637 DAG.getNode(ISD::ADD, dl, MVT::i16,
6638 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6639 DAG.getConstant(1, MVT::i16)),
6640 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006641
6642
Duncan Sands83ec4b62008-06-06 12:08:01 +00006643 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006644 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006645}
6646
Dan Gohman475871a2008-07-27 21:46:04 +00006647SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006648 EVT VT = Op.getValueType();
6649 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006650 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006651 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006652
6653 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006654 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006655 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006656 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006657 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006658 }
Evan Cheng18efe262007-12-14 02:13:44 +00006659
Evan Cheng152804e2007-12-14 08:30:15 +00006660 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006661 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006662 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006663
6664 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006665 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006666 Ops.push_back(Op);
6667 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006668 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006669 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006670 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006671
6672 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006673 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006674
Owen Anderson825b72b2009-08-11 20:47:22 +00006675 if (VT == MVT::i8)
6676 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006677 return Op;
6678}
6679
Dan Gohman475871a2008-07-27 21:46:04 +00006680SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006681 EVT VT = Op.getValueType();
6682 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006683 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006684 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006685
6686 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006687 if (VT == MVT::i8) {
6688 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006689 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006690 }
Evan Cheng152804e2007-12-14 08:30:15 +00006691
6692 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006693 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006694 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006695
6696 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006697 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006698 Ops.push_back(Op);
6699 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006700 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006701 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006702 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006703
Owen Anderson825b72b2009-08-11 20:47:22 +00006704 if (VT == MVT::i8)
6705 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006706 return Op;
6707}
6708
Mon P Wangaf9b9522008-12-18 21:42:19 +00006709SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006710 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006711 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006712 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006713
Mon P Wangaf9b9522008-12-18 21:42:19 +00006714 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6715 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6716 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6717 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6718 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6719 //
6720 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6721 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6722 // return AloBlo + AloBhi + AhiBlo;
6723
6724 SDValue A = Op.getOperand(0);
6725 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006726
Dale Johannesene4d209d2009-02-03 20:21:25 +00006727 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006728 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6729 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006730 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6732 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006733 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006735 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006736 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006737 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006738 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006739 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006740 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006741 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006742 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006743 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6744 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006745 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6747 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006748 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6749 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006750 return Res;
6751}
6752
6753
Bill Wendling74c37652008-12-09 22:08:41 +00006754SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6755 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6756 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006757 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6758 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006759 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006760 SDValue LHS = N->getOperand(0);
6761 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006762 unsigned BaseOp = 0;
6763 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006764 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006765
6766 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006767 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006768 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006769 // A subtract of one will be selected as a INC. Note that INC doesn't
6770 // set CF, so we can't do this for UADDO.
6771 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6772 if (C->getAPIntValue() == 1) {
6773 BaseOp = X86ISD::INC;
6774 Cond = X86::COND_O;
6775 break;
6776 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006777 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006778 Cond = X86::COND_O;
6779 break;
6780 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006781 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006782 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006783 break;
6784 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006785 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6786 // set CF, so we can't do this for USUBO.
6787 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6788 if (C->getAPIntValue() == 1) {
6789 BaseOp = X86ISD::DEC;
6790 Cond = X86::COND_O;
6791 break;
6792 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006793 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006794 Cond = X86::COND_O;
6795 break;
6796 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006797 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006798 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006799 break;
6800 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006801 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006802 Cond = X86::COND_O;
6803 break;
6804 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006805 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006806 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006807 break;
6808 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006809
Bill Wendling61edeb52008-12-02 01:06:39 +00006810 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006811 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006812 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006813
Bill Wendling61edeb52008-12-02 01:06:39 +00006814 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006815 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006816 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006817
Bill Wendling61edeb52008-12-02 01:06:39 +00006818 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6819 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006820}
6821
Dan Gohman475871a2008-07-27 21:46:04 +00006822SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006823 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006824 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006825 unsigned Reg = 0;
6826 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006827 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006828 default:
6829 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006830 case MVT::i8: Reg = X86::AL; size = 1; break;
6831 case MVT::i16: Reg = X86::AX; size = 2; break;
6832 case MVT::i32: Reg = X86::EAX; size = 4; break;
6833 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006834 assert(Subtarget->is64Bit() && "Node not type legal!");
6835 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006836 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006837 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006838 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006839 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006840 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006841 Op.getOperand(1),
6842 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00006843 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006844 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006845 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006846 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006847 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006848 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006849 return cpOut;
6850}
6851
Duncan Sands1607f052008-12-01 11:39:25 +00006852SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006853 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006854 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00006855 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006856 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006857 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006858 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006859 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6860 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006861 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006862 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
6863 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00006864 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00006865 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006866 rdx.getValue(1)
6867 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006868 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006869}
6870
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006871SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6872 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006873 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006874 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006875 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006876 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006877 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006878 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006879 Node->getOperand(0),
6880 Node->getOperand(1), negOp,
6881 cast<AtomicSDNode>(Node)->getSrcValue(),
6882 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006883}
6884
Evan Cheng0db9fe62006-04-25 20:13:52 +00006885/// LowerOperation - Provide custom lowering hooks for some operations.
6886///
Dan Gohman475871a2008-07-27 21:46:04 +00006887SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006888 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006889 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006890 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6891 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006892 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6893 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6894 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6895 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6896 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6897 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6898 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006899 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006900 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006901 case ISD::SHL_PARTS:
6902 case ISD::SRA_PARTS:
6903 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6904 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006905 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006906 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006907 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006908 case ISD::FABS: return LowerFABS(Op, DAG);
6909 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006910 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006911 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006912 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006913 case ISD::SELECT: return LowerSELECT(Op, DAG);
6914 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006915 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006916 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006917 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006918 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006919 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006920 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6921 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006922 case ISD::FRAME_TO_ARGS_OFFSET:
6923 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006924 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006925 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006926 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006927 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006928 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6929 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006930 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006931 case ISD::SADDO:
6932 case ISD::UADDO:
6933 case ISD::SSUBO:
6934 case ISD::USUBO:
6935 case ISD::SMULO:
6936 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006937 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006938 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006939}
6940
Duncan Sands1607f052008-12-01 11:39:25 +00006941void X86TargetLowering::
6942ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6943 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00006944 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006945 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006946 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00006947
6948 SDValue Chain = Node->getOperand(0);
6949 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006950 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006951 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006952 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006953 Node->getOperand(2), DAG.getIntPtrConstant(1));
6954 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6955 // have a MemOperand. Pass the info through as a normal operand.
6956 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6957 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
Owen Anderson825b72b2009-08-11 20:47:22 +00006958 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006959 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006960 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00006961 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006962 Results.push_back(Result.getValue(2));
6963}
6964
Duncan Sands126d9072008-07-04 11:47:58 +00006965/// ReplaceNodeResults - Replace a node with an illegal result type
6966/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006967void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6968 SmallVectorImpl<SDValue>&Results,
6969 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006970 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006971 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006972 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006973 assert(false && "Do not know how to custom type legalize this operation!");
6974 return;
6975 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006976 std::pair<SDValue,SDValue> Vals =
6977 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006978 SDValue FIST = Vals.first, StackSlot = Vals.second;
6979 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006980 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00006981 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006982 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006983 }
6984 return;
6985 }
6986 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006988 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006989 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006990 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006991 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006992 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006993 eax.getValue(2));
6994 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6995 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00006996 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006997 Results.push_back(edx.getValue(1));
6998 return;
6999 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007000 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007001 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007002 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007003 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007004 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7005 DAG.getConstant(0, MVT::i32));
7006 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7007 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007008 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7009 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007010 cpInL.getValue(1));
7011 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007012 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7013 DAG.getConstant(0, MVT::i32));
7014 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7015 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007016 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007017 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007018 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007019 swapInL.getValue(1));
7020 SDValue Ops[] = { swapInH.getValue(0),
7021 N->getOperand(1),
7022 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007023 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007024 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007025 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007026 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007027 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007028 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007029 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007030 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007031 Results.push_back(cpOutH.getValue(1));
7032 return;
7033 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007034 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007035 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7036 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007037 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007038 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7039 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007040 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007041 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7042 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007043 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007044 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7045 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007046 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007047 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7048 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007049 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007050 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7051 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007052 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007053 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7054 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007055 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007056}
7057
Evan Cheng72261582005-12-20 06:22:03 +00007058const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7059 switch (Opcode) {
7060 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007061 case X86ISD::BSF: return "X86ISD::BSF";
7062 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007063 case X86ISD::SHLD: return "X86ISD::SHLD";
7064 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007065 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007066 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007067 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007068 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007069 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007070 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007071 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7072 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7073 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007074 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007075 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007076 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007077 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007078 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007079 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007080 case X86ISD::COMI: return "X86ISD::COMI";
7081 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007082 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007083 case X86ISD::CMOV: return "X86ISD::CMOV";
7084 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007085 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007086 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7087 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007088 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007089 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007090 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007091 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007092 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007093 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7094 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007095 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007096 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007097 case X86ISD::FMAX: return "X86ISD::FMAX";
7098 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007099 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7100 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007101 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007102 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007103 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007104 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007105 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007106 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7107 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007108 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7109 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7110 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7111 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7112 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7113 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007114 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7115 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007116 case X86ISD::VSHL: return "X86ISD::VSHL";
7117 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007118 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7119 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7120 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7121 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7122 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7123 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7124 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7125 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7126 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7127 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007128 case X86ISD::ADD: return "X86ISD::ADD";
7129 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007130 case X86ISD::SMUL: return "X86ISD::SMUL";
7131 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007132 case X86ISD::INC: return "X86ISD::INC";
7133 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007134 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007135 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007136 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007137 }
7138}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007139
Chris Lattnerc9addb72007-03-30 23:15:24 +00007140// isLegalAddressingMode - Return true if the addressing mode represented
7141// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007142bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007143 const Type *Ty) const {
7144 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007145 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007146
Chris Lattnerc9addb72007-03-30 23:15:24 +00007147 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007148 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007149 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007150
Chris Lattnerc9addb72007-03-30 23:15:24 +00007151 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007152 unsigned GVFlags =
7153 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007154
Chris Lattnerdfed4132009-07-10 07:38:24 +00007155 // If a reference to this global requires an extra load, we can't fold it.
7156 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007157 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007158
Chris Lattnerdfed4132009-07-10 07:38:24 +00007159 // If BaseGV requires a register for the PIC base, we cannot also have a
7160 // BaseReg specified.
7161 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007162 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007163
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007164 // If lower 4G is not available, then we must use rip-relative addressing.
7165 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7166 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007167 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007168
Chris Lattnerc9addb72007-03-30 23:15:24 +00007169 switch (AM.Scale) {
7170 case 0:
7171 case 1:
7172 case 2:
7173 case 4:
7174 case 8:
7175 // These scales always work.
7176 break;
7177 case 3:
7178 case 5:
7179 case 9:
7180 // These scales are formed with basereg+scalereg. Only accept if there is
7181 // no basereg yet.
7182 if (AM.HasBaseReg)
7183 return false;
7184 break;
7185 default: // Other stuff never works.
7186 return false;
7187 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007188
Chris Lattnerc9addb72007-03-30 23:15:24 +00007189 return true;
7190}
7191
7192
Evan Cheng2bd122c2007-10-26 01:56:11 +00007193bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7194 if (!Ty1->isInteger() || !Ty2->isInteger())
7195 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007196 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7197 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007198 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007199 return false;
7200 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007201}
7202
Owen Andersone50ed302009-08-10 22:56:29 +00007203bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007204 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007205 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007206 unsigned NumBits1 = VT1.getSizeInBits();
7207 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007208 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007209 return false;
7210 return Subtarget->is64Bit() || NumBits1 < 64;
7211}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007212
Dan Gohman97121ba2009-04-08 00:15:30 +00007213bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007214 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007215 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7216 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007217}
7218
Owen Andersone50ed302009-08-10 22:56:29 +00007219bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007220 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007221 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007222}
7223
Owen Andersone50ed302009-08-10 22:56:29 +00007224bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007225 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007226 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007227}
7228
Evan Cheng60c07e12006-07-05 22:17:51 +00007229/// isShuffleMaskLegal - Targets can use this to indicate that they only
7230/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7231/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7232/// are assumed to be legal.
7233bool
Eric Christopherfd179292009-08-27 18:07:15 +00007234X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007235 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007236 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007237 if (VT.getSizeInBits() == 64)
7238 return false;
7239
7240 // FIXME: pshufb, blends, palignr, shifts.
7241 return (VT.getVectorNumElements() == 2 ||
7242 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7243 isMOVLMask(M, VT) ||
7244 isSHUFPMask(M, VT) ||
7245 isPSHUFDMask(M, VT) ||
7246 isPSHUFHWMask(M, VT) ||
7247 isPSHUFLWMask(M, VT) ||
7248 isUNPCKLMask(M, VT) ||
7249 isUNPCKHMask(M, VT) ||
7250 isUNPCKL_v_undef_Mask(M, VT) ||
7251 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007252}
7253
Dan Gohman7d8143f2008-04-09 20:09:42 +00007254bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007255X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007256 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007257 unsigned NumElts = VT.getVectorNumElements();
7258 // FIXME: This collection of masks seems suspect.
7259 if (NumElts == 2)
7260 return true;
7261 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7262 return (isMOVLMask(Mask, VT) ||
7263 isCommutedMOVLMask(Mask, VT, true) ||
7264 isSHUFPMask(Mask, VT) ||
7265 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007266 }
7267 return false;
7268}
7269
7270//===----------------------------------------------------------------------===//
7271// X86 Scheduler Hooks
7272//===----------------------------------------------------------------------===//
7273
Mon P Wang63307c32008-05-05 19:05:59 +00007274// private utility function
7275MachineBasicBlock *
7276X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7277 MachineBasicBlock *MBB,
7278 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007279 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007280 unsigned LoadOpc,
7281 unsigned CXchgOpc,
7282 unsigned copyOpc,
7283 unsigned notOpc,
7284 unsigned EAXreg,
7285 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007286 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007287 // For the atomic bitwise operator, we generate
7288 // thisMBB:
7289 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007290 // ld t1 = [bitinstr.addr]
7291 // op t2 = t1, [bitinstr.val]
7292 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007293 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7294 // bz newMBB
7295 // fallthrough -->nextMBB
7296 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7297 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007298 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007299 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007300
Mon P Wang63307c32008-05-05 19:05:59 +00007301 /// First build the CFG
7302 MachineFunction *F = MBB->getParent();
7303 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007304 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7305 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7306 F->insert(MBBIter, newMBB);
7307 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007308
Mon P Wang63307c32008-05-05 19:05:59 +00007309 // Move all successors to thisMBB to nextMBB
7310 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007311
Mon P Wang63307c32008-05-05 19:05:59 +00007312 // Update thisMBB to fall through to newMBB
7313 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007314
Mon P Wang63307c32008-05-05 19:05:59 +00007315 // newMBB jumps to itself and fall through to nextMBB
7316 newMBB->addSuccessor(nextMBB);
7317 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007318
Mon P Wang63307c32008-05-05 19:05:59 +00007319 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007320 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007321 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007322 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007323 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007324 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007325 int numArgs = bInstr->getNumOperands() - 1;
7326 for (int i=0; i < numArgs; ++i)
7327 argOpers[i] = &bInstr->getOperand(i+1);
7328
7329 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007330 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7331 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007332
Dale Johannesen140be2d2008-08-19 18:47:28 +00007333 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007334 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007335 for (int i=0; i <= lastAddrIndx; ++i)
7336 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007337
Dale Johannesen140be2d2008-08-19 18:47:28 +00007338 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007339 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007340 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007341 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007342 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007343 tt = t1;
7344
Dale Johannesen140be2d2008-08-19 18:47:28 +00007345 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007346 assert((argOpers[valArgIndx]->isReg() ||
7347 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007348 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007349 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007350 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007351 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007352 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007353 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007354 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007355
Dale Johannesene4d209d2009-02-03 20:21:25 +00007356 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007357 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007358
Dale Johannesene4d209d2009-02-03 20:21:25 +00007359 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007360 for (int i=0; i <= lastAddrIndx; ++i)
7361 (*MIB).addOperand(*argOpers[i]);
7362 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007363 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7364 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7365
Dale Johannesene4d209d2009-02-03 20:21:25 +00007366 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007367 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007368
Mon P Wang63307c32008-05-05 19:05:59 +00007369 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007370 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007371
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007372 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007373 return nextMBB;
7374}
7375
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007376// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007377MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007378X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7379 MachineBasicBlock *MBB,
7380 unsigned regOpcL,
7381 unsigned regOpcH,
7382 unsigned immOpcL,
7383 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007384 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007385 // For the atomic bitwise operator, we generate
7386 // thisMBB (instructions are in pairs, except cmpxchg8b)
7387 // ld t1,t2 = [bitinstr.addr]
7388 // newMBB:
7389 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7390 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007391 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007392 // mov ECX, EBX <- t5, t6
7393 // mov EAX, EDX <- t1, t2
7394 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7395 // mov t3, t4 <- EAX, EDX
7396 // bz newMBB
7397 // result in out1, out2
7398 // fallthrough -->nextMBB
7399
7400 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7401 const unsigned LoadOpc = X86::MOV32rm;
7402 const unsigned copyOpc = X86::MOV32rr;
7403 const unsigned NotOpc = X86::NOT32r;
7404 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7405 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7406 MachineFunction::iterator MBBIter = MBB;
7407 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007408
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007409 /// First build the CFG
7410 MachineFunction *F = MBB->getParent();
7411 MachineBasicBlock *thisMBB = MBB;
7412 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7413 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7414 F->insert(MBBIter, newMBB);
7415 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007416
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007417 // Move all successors to thisMBB to nextMBB
7418 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007419
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007420 // Update thisMBB to fall through to newMBB
7421 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007422
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007423 // newMBB jumps to itself and fall through to nextMBB
7424 newMBB->addSuccessor(nextMBB);
7425 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007426
Dale Johannesene4d209d2009-02-03 20:21:25 +00007427 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007428 // Insert instructions into newMBB based on incoming instruction
7429 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007430 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007431 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007432 MachineOperand& dest1Oper = bInstr->getOperand(0);
7433 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007434 MachineOperand* argOpers[2 + X86AddrNumOperands];
7435 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007436 argOpers[i] = &bInstr->getOperand(i+2);
7437
7438 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007439 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007440
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007441 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007442 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007443 for (int i=0; i <= lastAddrIndx; ++i)
7444 (*MIB).addOperand(*argOpers[i]);
7445 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007446 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007447 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007448 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007449 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007450 MachineOperand newOp3 = *(argOpers[3]);
7451 if (newOp3.isImm())
7452 newOp3.setImm(newOp3.getImm()+4);
7453 else
7454 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007455 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007456 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007457
7458 // t3/4 are defined later, at the bottom of the loop
7459 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7460 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007461 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007462 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007463 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007464 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7465
7466 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7467 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007468 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007469 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7470 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007471 } else {
7472 tt1 = t1;
7473 tt2 = t2;
7474 }
7475
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007476 int valArgIndx = lastAddrIndx + 1;
7477 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007478 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007479 "invalid operand");
7480 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7481 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007482 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007483 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007484 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007485 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007486 if (regOpcL != X86::MOV32rr)
7487 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007488 (*MIB).addOperand(*argOpers[valArgIndx]);
7489 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007490 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007491 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007492 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007493 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007494 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007495 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007496 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007497 if (regOpcH != X86::MOV32rr)
7498 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007499 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007500
Dale Johannesene4d209d2009-02-03 20:21:25 +00007501 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007502 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007503 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007504 MIB.addReg(t2);
7505
Dale Johannesene4d209d2009-02-03 20:21:25 +00007506 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007507 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007508 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007509 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007510
Dale Johannesene4d209d2009-02-03 20:21:25 +00007511 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007512 for (int i=0; i <= lastAddrIndx; ++i)
7513 (*MIB).addOperand(*argOpers[i]);
7514
7515 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7516 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7517
Dale Johannesene4d209d2009-02-03 20:21:25 +00007518 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007519 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007520 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007521 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007522
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007523 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007524 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007525
7526 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7527 return nextMBB;
7528}
7529
7530// private utility function
7531MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007532X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7533 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007534 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007535 // For the atomic min/max operator, we generate
7536 // thisMBB:
7537 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007538 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007539 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007540 // cmp t1, t2
7541 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007542 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007543 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7544 // bz newMBB
7545 // fallthrough -->nextMBB
7546 //
7547 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7548 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007549 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007550 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007551
Mon P Wang63307c32008-05-05 19:05:59 +00007552 /// First build the CFG
7553 MachineFunction *F = MBB->getParent();
7554 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007555 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7556 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7557 F->insert(MBBIter, newMBB);
7558 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007559
Dan Gohmand6708ea2009-08-15 01:38:56 +00007560 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007561 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007562
Mon P Wang63307c32008-05-05 19:05:59 +00007563 // Update thisMBB to fall through to newMBB
7564 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007565
Mon P Wang63307c32008-05-05 19:05:59 +00007566 // newMBB jumps to newMBB and fall through to nextMBB
7567 newMBB->addSuccessor(nextMBB);
7568 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007569
Dale Johannesene4d209d2009-02-03 20:21:25 +00007570 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007571 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007572 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007573 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007574 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007575 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007576 int numArgs = mInstr->getNumOperands() - 1;
7577 for (int i=0; i < numArgs; ++i)
7578 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007579
Mon P Wang63307c32008-05-05 19:05:59 +00007580 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007581 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7582 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007583
Mon P Wangab3e7472008-05-05 22:56:23 +00007584 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007585 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007586 for (int i=0; i <= lastAddrIndx; ++i)
7587 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007588
Mon P Wang63307c32008-05-05 19:05:59 +00007589 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007590 assert((argOpers[valArgIndx]->isReg() ||
7591 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007592 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007593
7594 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007595 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007596 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007597 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007598 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007599 (*MIB).addOperand(*argOpers[valArgIndx]);
7600
Dale Johannesene4d209d2009-02-03 20:21:25 +00007601 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007602 MIB.addReg(t1);
7603
Dale Johannesene4d209d2009-02-03 20:21:25 +00007604 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007605 MIB.addReg(t1);
7606 MIB.addReg(t2);
7607
7608 // Generate movc
7609 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007610 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007611 MIB.addReg(t2);
7612 MIB.addReg(t1);
7613
7614 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007615 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007616 for (int i=0; i <= lastAddrIndx; ++i)
7617 (*MIB).addOperand(*argOpers[i]);
7618 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007619 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7620 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007621
Dale Johannesene4d209d2009-02-03 20:21:25 +00007622 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007623 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007624
Mon P Wang63307c32008-05-05 19:05:59 +00007625 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007626 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007627
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007628 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007629 return nextMBB;
7630}
7631
Eric Christopherf83a5de2009-08-27 18:08:16 +00007632// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7633// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007634MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007635X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
7636 unsigned numArgs, bool memArg) const {
7637
7638 MachineFunction *F = BB->getParent();
7639 DebugLoc dl = MI->getDebugLoc();
7640 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7641
7642 unsigned Opc;
7643
7644 if (memArg) {
7645 Opc = numArgs == 3 ?
7646 X86::PCMPISTRM128rm :
7647 X86::PCMPESTRM128rm;
7648 } else {
7649 Opc = numArgs == 3 ?
7650 X86::PCMPISTRM128rr :
7651 X86::PCMPESTRM128rr;
7652 }
7653
7654 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7655
7656 for (unsigned i = 0; i < numArgs; ++i) {
7657 MachineOperand &Op = MI->getOperand(i+1);
7658
7659 if (!(Op.isReg() && Op.isImplicit()))
7660 MIB.addOperand(Op);
7661 }
7662
7663 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7664 .addReg(X86::XMM0);
7665
7666 F->DeleteMachineInstr(MI);
7667
7668 return BB;
7669}
7670
7671MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007672X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7673 MachineInstr *MI,
7674 MachineBasicBlock *MBB) const {
7675 // Emit code to save XMM registers to the stack. The ABI says that the
7676 // number of registers to save is given in %al, so it's theoretically
7677 // possible to do an indirect jump trick to avoid saving all of them,
7678 // however this code takes a simpler approach and just executes all
7679 // of the stores if %al is non-zero. It's less code, and it's probably
7680 // easier on the hardware branch predictor, and stores aren't all that
7681 // expensive anyway.
7682
7683 // Create the new basic blocks. One block contains all the XMM stores,
7684 // and one block is the final destination regardless of whether any
7685 // stores were performed.
7686 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7687 MachineFunction *F = MBB->getParent();
7688 MachineFunction::iterator MBBIter = MBB;
7689 ++MBBIter;
7690 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7691 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7692 F->insert(MBBIter, XMMSaveMBB);
7693 F->insert(MBBIter, EndMBB);
7694
7695 // Set up the CFG.
7696 // Move any original successors of MBB to the end block.
7697 EndMBB->transferSuccessors(MBB);
7698 // The original block will now fall through to the XMM save block.
7699 MBB->addSuccessor(XMMSaveMBB);
7700 // The XMMSaveMBB will fall through to the end block.
7701 XMMSaveMBB->addSuccessor(EndMBB);
7702
7703 // Now add the instructions.
7704 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7705 DebugLoc DL = MI->getDebugLoc();
7706
7707 unsigned CountReg = MI->getOperand(0).getReg();
7708 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7709 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7710
7711 if (!Subtarget->isTargetWin64()) {
7712 // If %al is 0, branch around the XMM save block.
7713 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7714 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7715 MBB->addSuccessor(EndMBB);
7716 }
7717
7718 // In the XMM save block, save all the XMM argument registers.
7719 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7720 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
7721 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7722 .addFrameIndex(RegSaveFrameIndex)
7723 .addImm(/*Scale=*/1)
7724 .addReg(/*IndexReg=*/0)
7725 .addImm(/*Disp=*/Offset)
7726 .addReg(/*Segment=*/0)
7727 .addReg(MI->getOperand(i).getReg())
7728 .addMemOperand(MachineMemOperand(
7729 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7730 MachineMemOperand::MOStore, Offset,
7731 /*Size=*/16, /*Align=*/16));
7732 }
7733
7734 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7735
7736 return EndMBB;
7737}
Mon P Wang63307c32008-05-05 19:05:59 +00007738
Evan Cheng60c07e12006-07-05 22:17:51 +00007739MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00007740X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
7741 MachineBasicBlock *BB) const {
7742 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7743 DebugLoc DL = MI->getDebugLoc();
7744
7745 // To "insert" a SELECT_CC instruction, we actually have to insert the
7746 // diamond control-flow pattern. The incoming instruction knows the
7747 // destination vreg to set, the condition code register to branch on, the
7748 // true/false values to select between, and a branch opcode to use.
7749 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7750 MachineFunction::iterator It = BB;
7751 ++It;
7752
7753 // thisMBB:
7754 // ...
7755 // TrueVal = ...
7756 // cmpTY ccX, r1, r2
7757 // bCC copy1MBB
7758 // fallthrough --> copy0MBB
7759 MachineBasicBlock *thisMBB = BB;
7760 MachineFunction *F = BB->getParent();
7761 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7762 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7763 unsigned Opc =
7764 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7765 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
7766 F->insert(It, copy0MBB);
7767 F->insert(It, sinkMBB);
7768 // Update machine-CFG edges by transferring all successors of the current
7769 // block to the new block which will contain the Phi node for the select.
7770 sinkMBB->transferSuccessors(BB);
7771
7772 // Add the true and fallthrough blocks as its successors.
7773 BB->addSuccessor(copy0MBB);
7774 BB->addSuccessor(sinkMBB);
7775
7776 // copy0MBB:
7777 // %FalseValue = ...
7778 // # fallthrough to sinkMBB
7779 BB = copy0MBB;
7780
7781 // Update machine-CFG edges
7782 BB->addSuccessor(sinkMBB);
7783
7784 // sinkMBB:
7785 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7786 // ...
7787 BB = sinkMBB;
7788 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
7789 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7790 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7791
7792 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7793 return BB;
7794}
7795
7796
7797MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007798X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007799 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007800 switch (MI->getOpcode()) {
7801 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00007802 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007803 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007804 case X86::CMOV_FR32:
7805 case X86::CMOV_FR64:
7806 case X86::CMOV_V4F32:
7807 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00007808 case X86::CMOV_V2I64:
7809 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00007810
Dale Johannesen849f2142007-07-03 00:53:03 +00007811 case X86::FP32_TO_INT16_IN_MEM:
7812 case X86::FP32_TO_INT32_IN_MEM:
7813 case X86::FP32_TO_INT64_IN_MEM:
7814 case X86::FP64_TO_INT16_IN_MEM:
7815 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007816 case X86::FP64_TO_INT64_IN_MEM:
7817 case X86::FP80_TO_INT16_IN_MEM:
7818 case X86::FP80_TO_INT32_IN_MEM:
7819 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00007820 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7821 DebugLoc DL = MI->getDebugLoc();
7822
Evan Cheng60c07e12006-07-05 22:17:51 +00007823 // Change the floating point control register to use "round towards zero"
7824 // mode when truncating to an integer value.
7825 MachineFunction *F = BB->getParent();
7826 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Chris Lattner52600972009-09-02 05:57:00 +00007827 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007828
7829 // Load the old value of the high byte of the control word...
7830 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007831 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00007832 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007833 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007834
7835 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00007836 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007837 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007838
7839 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00007840 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007841
7842 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00007843 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007844 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007845
7846 // Get the X86 opcode to use.
7847 unsigned Opc;
7848 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007849 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007850 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7851 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7852 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7853 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7854 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7855 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007856 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7857 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7858 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007859 }
7860
7861 X86AddressMode AM;
7862 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007863 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007864 AM.BaseType = X86AddressMode::RegBase;
7865 AM.Base.Reg = Op.getReg();
7866 } else {
7867 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007868 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007869 }
7870 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007871 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007872 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007873 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007874 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007875 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007876 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007877 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007878 AM.GV = Op.getGlobal();
7879 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007880 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007881 }
Chris Lattner52600972009-09-02 05:57:00 +00007882 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007883 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007884
7885 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00007886 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007887
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007888 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007889 return BB;
7890 }
Eric Christopherb120ab42009-08-18 22:50:32 +00007891 // String/text processing lowering.
7892 case X86::PCMPISTRM128REG:
7893 return EmitPCMP(MI, BB, 3, false /* in-mem */);
7894 case X86::PCMPISTRM128MEM:
7895 return EmitPCMP(MI, BB, 3, true /* in-mem */);
7896 case X86::PCMPESTRM128REG:
7897 return EmitPCMP(MI, BB, 5, false /* in mem */);
7898 case X86::PCMPESTRM128MEM:
7899 return EmitPCMP(MI, BB, 5, true /* in mem */);
7900
7901 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00007902 case X86::ATOMAND32:
7903 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007904 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007905 X86::LCMPXCHG32, X86::MOV32rr,
7906 X86::NOT32r, X86::EAX,
7907 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007908 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007909 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7910 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007911 X86::LCMPXCHG32, X86::MOV32rr,
7912 X86::NOT32r, X86::EAX,
7913 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007914 case X86::ATOMXOR32:
7915 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007916 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007917 X86::LCMPXCHG32, X86::MOV32rr,
7918 X86::NOT32r, X86::EAX,
7919 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007920 case X86::ATOMNAND32:
7921 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007922 X86::AND32ri, X86::MOV32rm,
7923 X86::LCMPXCHG32, X86::MOV32rr,
7924 X86::NOT32r, X86::EAX,
7925 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007926 case X86::ATOMMIN32:
7927 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7928 case X86::ATOMMAX32:
7929 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7930 case X86::ATOMUMIN32:
7931 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7932 case X86::ATOMUMAX32:
7933 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007934
7935 case X86::ATOMAND16:
7936 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7937 X86::AND16ri, X86::MOV16rm,
7938 X86::LCMPXCHG16, X86::MOV16rr,
7939 X86::NOT16r, X86::AX,
7940 X86::GR16RegisterClass);
7941 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007942 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007943 X86::OR16ri, X86::MOV16rm,
7944 X86::LCMPXCHG16, X86::MOV16rr,
7945 X86::NOT16r, X86::AX,
7946 X86::GR16RegisterClass);
7947 case X86::ATOMXOR16:
7948 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7949 X86::XOR16ri, X86::MOV16rm,
7950 X86::LCMPXCHG16, X86::MOV16rr,
7951 X86::NOT16r, X86::AX,
7952 X86::GR16RegisterClass);
7953 case X86::ATOMNAND16:
7954 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7955 X86::AND16ri, X86::MOV16rm,
7956 X86::LCMPXCHG16, X86::MOV16rr,
7957 X86::NOT16r, X86::AX,
7958 X86::GR16RegisterClass, true);
7959 case X86::ATOMMIN16:
7960 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7961 case X86::ATOMMAX16:
7962 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7963 case X86::ATOMUMIN16:
7964 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7965 case X86::ATOMUMAX16:
7966 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7967
7968 case X86::ATOMAND8:
7969 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7970 X86::AND8ri, X86::MOV8rm,
7971 X86::LCMPXCHG8, X86::MOV8rr,
7972 X86::NOT8r, X86::AL,
7973 X86::GR8RegisterClass);
7974 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007975 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007976 X86::OR8ri, X86::MOV8rm,
7977 X86::LCMPXCHG8, X86::MOV8rr,
7978 X86::NOT8r, X86::AL,
7979 X86::GR8RegisterClass);
7980 case X86::ATOMXOR8:
7981 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7982 X86::XOR8ri, X86::MOV8rm,
7983 X86::LCMPXCHG8, X86::MOV8rr,
7984 X86::NOT8r, X86::AL,
7985 X86::GR8RegisterClass);
7986 case X86::ATOMNAND8:
7987 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7988 X86::AND8ri, X86::MOV8rm,
7989 X86::LCMPXCHG8, X86::MOV8rr,
7990 X86::NOT8r, X86::AL,
7991 X86::GR8RegisterClass, true);
7992 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007993 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007994 case X86::ATOMAND64:
7995 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007996 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007997 X86::LCMPXCHG64, X86::MOV64rr,
7998 X86::NOT64r, X86::RAX,
7999 X86::GR64RegisterClass);
8000 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008001 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8002 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008003 X86::LCMPXCHG64, X86::MOV64rr,
8004 X86::NOT64r, X86::RAX,
8005 X86::GR64RegisterClass);
8006 case X86::ATOMXOR64:
8007 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008008 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008009 X86::LCMPXCHG64, X86::MOV64rr,
8010 X86::NOT64r, X86::RAX,
8011 X86::GR64RegisterClass);
8012 case X86::ATOMNAND64:
8013 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8014 X86::AND64ri32, X86::MOV64rm,
8015 X86::LCMPXCHG64, X86::MOV64rr,
8016 X86::NOT64r, X86::RAX,
8017 X86::GR64RegisterClass, true);
8018 case X86::ATOMMIN64:
8019 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8020 case X86::ATOMMAX64:
8021 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8022 case X86::ATOMUMIN64:
8023 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8024 case X86::ATOMUMAX64:
8025 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008026
8027 // This group does 64-bit operations on a 32-bit host.
8028 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008029 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008030 X86::AND32rr, X86::AND32rr,
8031 X86::AND32ri, X86::AND32ri,
8032 false);
8033 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008034 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008035 X86::OR32rr, X86::OR32rr,
8036 X86::OR32ri, X86::OR32ri,
8037 false);
8038 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008039 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008040 X86::XOR32rr, X86::XOR32rr,
8041 X86::XOR32ri, X86::XOR32ri,
8042 false);
8043 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008044 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008045 X86::AND32rr, X86::AND32rr,
8046 X86::AND32ri, X86::AND32ri,
8047 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008048 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008049 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008050 X86::ADD32rr, X86::ADC32rr,
8051 X86::ADD32ri, X86::ADC32ri,
8052 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008053 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008054 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008055 X86::SUB32rr, X86::SBB32rr,
8056 X86::SUB32ri, X86::SBB32ri,
8057 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008058 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008059 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008060 X86::MOV32rr, X86::MOV32rr,
8061 X86::MOV32ri, X86::MOV32ri,
8062 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008063 case X86::VASTART_SAVE_XMM_REGS:
8064 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008065 }
8066}
8067
8068//===----------------------------------------------------------------------===//
8069// X86 Optimization Hooks
8070//===----------------------------------------------------------------------===//
8071
Dan Gohman475871a2008-07-27 21:46:04 +00008072void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008073 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008074 APInt &KnownZero,
8075 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008076 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008077 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008078 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008079 assert((Opc >= ISD::BUILTIN_OP_END ||
8080 Opc == ISD::INTRINSIC_WO_CHAIN ||
8081 Opc == ISD::INTRINSIC_W_CHAIN ||
8082 Opc == ISD::INTRINSIC_VOID) &&
8083 "Should use MaskedValueIsZero if you don't know whether Op"
8084 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008085
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008086 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008087 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008088 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008089 case X86ISD::ADD:
8090 case X86ISD::SUB:
8091 case X86ISD::SMUL:
8092 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008093 case X86ISD::INC:
8094 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008095 // These nodes' second result is a boolean.
8096 if (Op.getResNo() == 0)
8097 break;
8098 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008099 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008100 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8101 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008102 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008103 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008104}
Chris Lattner259e97c2006-01-31 19:43:35 +00008105
Evan Cheng206ee9d2006-07-07 08:33:52 +00008106/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008107/// node is a GlobalAddress + offset.
8108bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8109 GlobalValue* &GA, int64_t &Offset) const{
8110 if (N->getOpcode() == X86ISD::Wrapper) {
8111 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008112 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008113 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008114 return true;
8115 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008116 }
Evan Chengad4196b2008-05-12 19:56:52 +00008117 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008118}
8119
Evan Chengad4196b2008-05-12 19:56:52 +00008120static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8121 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008122 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008123 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008124 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008125 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008126 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008127 return false;
8128}
8129
Nate Begeman9008ca62009-04-27 18:41:29 +00008130static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Owen Andersone50ed302009-08-10 22:56:29 +00008131 EVT EVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008132 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008133 SelectionDAG &DAG, MachineFrameInfo *MFI,
8134 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008135 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008136 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008137 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008138 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008139 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008140 return false;
8141 continue;
8142 }
8143
Dan Gohman475871a2008-07-27 21:46:04 +00008144 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008145 if (!Elt.getNode() ||
8146 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008147 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008148 if (!LDBase) {
8149 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008150 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008151 LDBase = cast<LoadSDNode>(Elt.getNode());
8152 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008153 continue;
8154 }
8155 if (Elt.getOpcode() == ISD::UNDEF)
8156 continue;
8157
Nate Begemanabc01992009-06-05 21:37:30 +00008158 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00008159 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008160 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008161 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008162 }
8163 return true;
8164}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008165
8166/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8167/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8168/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008169/// order. In the case of v2i64, it will see if it can rewrite the
8170/// shuffle to be an appropriate build vector so it can take advantage of
8171// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008172static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008173 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008174 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008175 EVT VT = N->getValueType(0);
8176 EVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008177 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8178 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008179
Eli Friedman7a5e5552009-06-07 06:52:44 +00008180 if (VT.getSizeInBits() != 128)
8181 return SDValue();
8182
Mon P Wang1e955802009-04-03 02:43:30 +00008183 // Try to combine a vector_shuffle into a 128-bit load.
8184 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008185 LoadSDNode *LD = NULL;
8186 unsigned LastLoadedElt;
8187 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
8188 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008189 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008190
Eli Friedman7a5e5552009-06-07 06:52:44 +00008191 if (LastLoadedElt == NumElems - 1) {
8192 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8193 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8194 LD->getSrcValue(), LD->getSrcValueOffset(),
8195 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008196 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008197 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008198 LD->isVolatile(), LD->getAlignment());
8199 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008200 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008201 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8202 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008203 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8204 }
8205 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008206}
Evan Chengd880b972008-05-09 21:53:03 +00008207
Chris Lattner83e6c992006-10-04 06:57:07 +00008208/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008209static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008210 const X86Subtarget *Subtarget) {
8211 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008212 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008213 // Get the LHS/RHS of the select.
8214 SDValue LHS = N->getOperand(1);
8215 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008216
Chris Lattner83e6c992006-10-04 06:57:07 +00008217 // If we have SSE[12] support, try to form min/max nodes.
8218 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008219 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008220 Cond.getOpcode() == ISD::SETCC) {
8221 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008222
Chris Lattner47b4ce82009-03-11 05:48:52 +00008223 unsigned Opcode = 0;
8224 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8225 switch (CC) {
8226 default: break;
8227 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8228 case ISD::SETULE:
8229 case ISD::SETLE:
8230 if (!UnsafeFPMath) break;
8231 // FALL THROUGH.
8232 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8233 case ISD::SETLT:
8234 Opcode = X86ISD::FMIN;
8235 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008236
Chris Lattner47b4ce82009-03-11 05:48:52 +00008237 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8238 case ISD::SETUGT:
8239 case ISD::SETGT:
8240 if (!UnsafeFPMath) break;
8241 // FALL THROUGH.
8242 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8243 case ISD::SETGE:
8244 Opcode = X86ISD::FMAX;
8245 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008246 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008247 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8248 switch (CC) {
8249 default: break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008250 case ISD::SETOGT:
8251 // This can use a min only if the LHS isn't NaN.
8252 if (DAG.isKnownNeverNaN(LHS))
8253 Opcode = X86ISD::FMIN;
8254 else if (DAG.isKnownNeverNaN(RHS)) {
8255 Opcode = X86ISD::FMIN;
8256 // Put the potential NaN in the RHS so that SSE will preserve it.
8257 std::swap(LHS, RHS);
8258 }
8259 break;
8260
8261 case ISD::SETUGT: // (X > Y) ? Y : X -> min
Chris Lattner47b4ce82009-03-11 05:48:52 +00008262 case ISD::SETGT:
8263 if (!UnsafeFPMath) break;
8264 // FALL THROUGH.
8265 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8266 case ISD::SETGE:
8267 Opcode = X86ISD::FMIN;
8268 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008269
Chris Lattner47b4ce82009-03-11 05:48:52 +00008270 case ISD::SETULE:
Dan Gohman8d44b282009-09-03 20:34:31 +00008271 // This can use a max only if the LHS isn't NaN.
8272 if (DAG.isKnownNeverNaN(LHS))
8273 Opcode = X86ISD::FMAX;
8274 else if (DAG.isKnownNeverNaN(RHS)) {
8275 Opcode = X86ISD::FMAX;
8276 // Put the potential NaN in the RHS so that SSE will preserve it.
8277 std::swap(LHS, RHS);
8278 }
8279 break;
8280
8281 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
Chris Lattner47b4ce82009-03-11 05:48:52 +00008282 case ISD::SETLE:
8283 if (!UnsafeFPMath) break;
8284 // FALL THROUGH.
8285 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8286 case ISD::SETLT:
8287 Opcode = X86ISD::FMAX;
8288 break;
8289 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008290 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008291
Chris Lattner47b4ce82009-03-11 05:48:52 +00008292 if (Opcode)
8293 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008294 }
Eric Christopherfd179292009-08-27 18:07:15 +00008295
Chris Lattnerd1980a52009-03-12 06:52:53 +00008296 // If this is a select between two integer constants, try to do some
8297 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008298 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8299 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008300 // Don't do this for crazy integer types.
8301 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8302 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008303 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008304 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008305
Chris Lattnercee56e72009-03-13 05:53:31 +00008306 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008307 // Efficiently invertible.
8308 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8309 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8310 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8311 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008312 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008313 }
Eric Christopherfd179292009-08-27 18:07:15 +00008314
Chris Lattnerd1980a52009-03-12 06:52:53 +00008315 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008316 if (FalseC->getAPIntValue() == 0 &&
8317 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008318 if (NeedsCondInvert) // Invert the condition if needed.
8319 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8320 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008321
Chris Lattnerd1980a52009-03-12 06:52:53 +00008322 // Zero extend the condition if needed.
8323 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008324
Chris Lattnercee56e72009-03-13 05:53:31 +00008325 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008326 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008327 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008328 }
Eric Christopherfd179292009-08-27 18:07:15 +00008329
Chris Lattner97a29a52009-03-13 05:22:11 +00008330 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008331 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008332 if (NeedsCondInvert) // Invert the condition if needed.
8333 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8334 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008335
Chris Lattner97a29a52009-03-13 05:22:11 +00008336 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008337 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8338 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008339 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008340 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008341 }
Eric Christopherfd179292009-08-27 18:07:15 +00008342
Chris Lattnercee56e72009-03-13 05:53:31 +00008343 // Optimize cases that will turn into an LEA instruction. This requires
8344 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008345 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008346 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008347 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008348
Chris Lattnercee56e72009-03-13 05:53:31 +00008349 bool isFastMultiplier = false;
8350 if (Diff < 10) {
8351 switch ((unsigned char)Diff) {
8352 default: break;
8353 case 1: // result = add base, cond
8354 case 2: // result = lea base( , cond*2)
8355 case 3: // result = lea base(cond, cond*2)
8356 case 4: // result = lea base( , cond*4)
8357 case 5: // result = lea base(cond, cond*4)
8358 case 8: // result = lea base( , cond*8)
8359 case 9: // result = lea base(cond, cond*8)
8360 isFastMultiplier = true;
8361 break;
8362 }
8363 }
Eric Christopherfd179292009-08-27 18:07:15 +00008364
Chris Lattnercee56e72009-03-13 05:53:31 +00008365 if (isFastMultiplier) {
8366 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8367 if (NeedsCondInvert) // Invert the condition if needed.
8368 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8369 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008370
Chris Lattnercee56e72009-03-13 05:53:31 +00008371 // Zero extend the condition if needed.
8372 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8373 Cond);
8374 // Scale the condition by the difference.
8375 if (Diff != 1)
8376 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8377 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008378
Chris Lattnercee56e72009-03-13 05:53:31 +00008379 // Add the base if non-zero.
8380 if (FalseC->getAPIntValue() != 0)
8381 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8382 SDValue(FalseC, 0));
8383 return Cond;
8384 }
Eric Christopherfd179292009-08-27 18:07:15 +00008385 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008386 }
8387 }
Eric Christopherfd179292009-08-27 18:07:15 +00008388
Dan Gohman475871a2008-07-27 21:46:04 +00008389 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008390}
8391
Chris Lattnerd1980a52009-03-12 06:52:53 +00008392/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8393static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8394 TargetLowering::DAGCombinerInfo &DCI) {
8395 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008396
Chris Lattnerd1980a52009-03-12 06:52:53 +00008397 // If the flag operand isn't dead, don't touch this CMOV.
8398 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8399 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008400
Chris Lattnerd1980a52009-03-12 06:52:53 +00008401 // If this is a select between two integer constants, try to do some
8402 // optimizations. Note that the operands are ordered the opposite of SELECT
8403 // operands.
8404 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8405 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8406 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8407 // larger than FalseC (the false value).
8408 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008409
Chris Lattnerd1980a52009-03-12 06:52:53 +00008410 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8411 CC = X86::GetOppositeBranchCondition(CC);
8412 std::swap(TrueC, FalseC);
8413 }
Eric Christopherfd179292009-08-27 18:07:15 +00008414
Chris Lattnerd1980a52009-03-12 06:52:53 +00008415 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008416 // This is efficient for any integer data type (including i8/i16) and
8417 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008418 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8419 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008420 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8421 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008422
Chris Lattnerd1980a52009-03-12 06:52:53 +00008423 // Zero extend the condition if needed.
8424 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008425
Chris Lattnerd1980a52009-03-12 06:52:53 +00008426 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8427 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008428 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008429 if (N->getNumValues() == 2) // Dead flag value?
8430 return DCI.CombineTo(N, Cond, SDValue());
8431 return Cond;
8432 }
Eric Christopherfd179292009-08-27 18:07:15 +00008433
Chris Lattnercee56e72009-03-13 05:53:31 +00008434 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8435 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008436 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8437 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008438 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8439 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008440
Chris Lattner97a29a52009-03-13 05:22:11 +00008441 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008442 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8443 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008444 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8445 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008446
Chris Lattner97a29a52009-03-13 05:22:11 +00008447 if (N->getNumValues() == 2) // Dead flag value?
8448 return DCI.CombineTo(N, Cond, SDValue());
8449 return Cond;
8450 }
Eric Christopherfd179292009-08-27 18:07:15 +00008451
Chris Lattnercee56e72009-03-13 05:53:31 +00008452 // Optimize cases that will turn into an LEA instruction. This requires
8453 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008454 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008455 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008456 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008457
Chris Lattnercee56e72009-03-13 05:53:31 +00008458 bool isFastMultiplier = false;
8459 if (Diff < 10) {
8460 switch ((unsigned char)Diff) {
8461 default: break;
8462 case 1: // result = add base, cond
8463 case 2: // result = lea base( , cond*2)
8464 case 3: // result = lea base(cond, cond*2)
8465 case 4: // result = lea base( , cond*4)
8466 case 5: // result = lea base(cond, cond*4)
8467 case 8: // result = lea base( , cond*8)
8468 case 9: // result = lea base(cond, cond*8)
8469 isFastMultiplier = true;
8470 break;
8471 }
8472 }
Eric Christopherfd179292009-08-27 18:07:15 +00008473
Chris Lattnercee56e72009-03-13 05:53:31 +00008474 if (isFastMultiplier) {
8475 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8476 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008477 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8478 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008479 // Zero extend the condition if needed.
8480 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8481 Cond);
8482 // Scale the condition by the difference.
8483 if (Diff != 1)
8484 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8485 DAG.getConstant(Diff, Cond.getValueType()));
8486
8487 // Add the base if non-zero.
8488 if (FalseC->getAPIntValue() != 0)
8489 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8490 SDValue(FalseC, 0));
8491 if (N->getNumValues() == 2) // Dead flag value?
8492 return DCI.CombineTo(N, Cond, SDValue());
8493 return Cond;
8494 }
Eric Christopherfd179292009-08-27 18:07:15 +00008495 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008496 }
8497 }
8498 return SDValue();
8499}
8500
8501
Evan Cheng0b0cd912009-03-28 05:57:29 +00008502/// PerformMulCombine - Optimize a single multiply with constant into two
8503/// in order to implement it with two cheaper instructions, e.g.
8504/// LEA + SHL, LEA + LEA.
8505static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8506 TargetLowering::DAGCombinerInfo &DCI) {
8507 if (DAG.getMachineFunction().
8508 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8509 return SDValue();
8510
8511 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8512 return SDValue();
8513
Owen Andersone50ed302009-08-10 22:56:29 +00008514 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008515 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008516 return SDValue();
8517
8518 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8519 if (!C)
8520 return SDValue();
8521 uint64_t MulAmt = C->getZExtValue();
8522 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8523 return SDValue();
8524
8525 uint64_t MulAmt1 = 0;
8526 uint64_t MulAmt2 = 0;
8527 if ((MulAmt % 9) == 0) {
8528 MulAmt1 = 9;
8529 MulAmt2 = MulAmt / 9;
8530 } else if ((MulAmt % 5) == 0) {
8531 MulAmt1 = 5;
8532 MulAmt2 = MulAmt / 5;
8533 } else if ((MulAmt % 3) == 0) {
8534 MulAmt1 = 3;
8535 MulAmt2 = MulAmt / 3;
8536 }
8537 if (MulAmt2 &&
8538 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8539 DebugLoc DL = N->getDebugLoc();
8540
8541 if (isPowerOf2_64(MulAmt2) &&
8542 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8543 // If second multiplifer is pow2, issue it first. We want the multiply by
8544 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8545 // is an add.
8546 std::swap(MulAmt1, MulAmt2);
8547
8548 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008549 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008550 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008551 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008552 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008553 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008554 DAG.getConstant(MulAmt1, VT));
8555
Eric Christopherfd179292009-08-27 18:07:15 +00008556 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008557 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008558 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008559 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008560 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008561 DAG.getConstant(MulAmt2, VT));
8562
8563 // Do not add new nodes to DAG combiner worklist.
8564 DCI.CombineTo(N, NewMul, false);
8565 }
8566 return SDValue();
8567}
8568
8569
Nate Begeman740ab032009-01-26 00:52:55 +00008570/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8571/// when possible.
8572static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8573 const X86Subtarget *Subtarget) {
8574 // On X86 with SSE2 support, we can transform this to a vector shift if
8575 // all elements are shifted by the same amount. We can't do this in legalize
8576 // because the a constant vector is typically transformed to a constant pool
8577 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008578 if (!Subtarget->hasSSE2())
8579 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008580
Owen Andersone50ed302009-08-10 22:56:29 +00008581 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008582 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008583 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008584
Mon P Wang3becd092009-01-28 08:12:05 +00008585 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008586 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008587 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00008588 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00008589 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8590 unsigned NumElts = VT.getVectorNumElements();
8591 unsigned i = 0;
8592 for (; i != NumElts; ++i) {
8593 SDValue Arg = ShAmtOp.getOperand(i);
8594 if (Arg.getOpcode() == ISD::UNDEF) continue;
8595 BaseShAmt = Arg;
8596 break;
8597 }
8598 for (; i != NumElts; ++i) {
8599 SDValue Arg = ShAmtOp.getOperand(i);
8600 if (Arg.getOpcode() == ISD::UNDEF) continue;
8601 if (Arg != BaseShAmt) {
8602 return SDValue();
8603 }
8604 }
8605 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008606 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00008607 SDValue InVec = ShAmtOp.getOperand(0);
8608 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
8609 unsigned NumElts = InVec.getValueType().getVectorNumElements();
8610 unsigned i = 0;
8611 for (; i != NumElts; ++i) {
8612 SDValue Arg = InVec.getOperand(i);
8613 if (Arg.getOpcode() == ISD::UNDEF) continue;
8614 BaseShAmt = Arg;
8615 break;
8616 }
8617 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
8618 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
8619 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
8620 if (C->getZExtValue() == SplatIdx)
8621 BaseShAmt = InVec.getOperand(1);
8622 }
8623 }
8624 if (BaseShAmt.getNode() == 0)
8625 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8626 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008627 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008628 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008629
Mon P Wangefa42202009-09-03 19:56:25 +00008630 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00008631 if (EltVT.bitsGT(MVT::i32))
8632 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8633 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00008634 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008635
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008636 // The shift amount is identical so we can do a vector shift.
8637 SDValue ValOp = N->getOperand(0);
8638 switch (N->getOpcode()) {
8639 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008640 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008641 break;
8642 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008643 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008644 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008645 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008646 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008647 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008648 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008649 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008650 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008651 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008652 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008653 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008654 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008655 break;
8656 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008657 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008658 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008659 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008660 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008661 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008662 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008663 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008664 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008665 break;
8666 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008667 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008668 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008669 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008670 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008671 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008672 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008673 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008674 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008675 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008676 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008677 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008678 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008679 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008680 }
8681 return SDValue();
8682}
8683
Chris Lattner149a4e52008-02-22 02:09:43 +00008684/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008685static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008686 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008687 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8688 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008689 // A preferable solution to the general problem is to figure out the right
8690 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008691
8692 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008693 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008694 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008695 if (VT.getSizeInBits() != 64)
8696 return SDValue();
8697
Devang Patel578efa92009-06-05 21:57:13 +00008698 const Function *F = DAG.getMachineFunction().getFunction();
8699 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00008700 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00008701 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008702 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008703 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008704 isa<LoadSDNode>(St->getValue()) &&
8705 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8706 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008707 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008708 LoadSDNode *Ld = 0;
8709 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008710 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008711 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008712 // Must be a store of a load. We currently handle two cases: the load
8713 // is a direct child, and it's under an intervening TokenFactor. It is
8714 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008715 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008716 Ld = cast<LoadSDNode>(St->getChain());
8717 else if (St->getValue().hasOneUse() &&
8718 ChainVal->getOpcode() == ISD::TokenFactor) {
8719 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008720 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008721 TokenFactorIndex = i;
8722 Ld = cast<LoadSDNode>(St->getValue());
8723 } else
8724 Ops.push_back(ChainVal->getOperand(i));
8725 }
8726 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008727
Evan Cheng536e6672009-03-12 05:59:15 +00008728 if (!Ld || !ISD::isNormalLoad(Ld))
8729 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008730
Evan Cheng536e6672009-03-12 05:59:15 +00008731 // If this is not the MMX case, i.e. we are just turning i64 load/store
8732 // into f64 load/store, avoid the transformation if there are multiple
8733 // uses of the loaded value.
8734 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8735 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008736
Evan Cheng536e6672009-03-12 05:59:15 +00008737 DebugLoc LdDL = Ld->getDebugLoc();
8738 DebugLoc StDL = N->getDebugLoc();
8739 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8740 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8741 // pair instead.
8742 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008743 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00008744 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8745 Ld->getBasePtr(), Ld->getSrcValue(),
8746 Ld->getSrcValueOffset(), Ld->isVolatile(),
8747 Ld->getAlignment());
8748 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008749 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008750 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00008751 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008752 Ops.size());
8753 }
Evan Cheng536e6672009-03-12 05:59:15 +00008754 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008755 St->getSrcValue(), St->getSrcValueOffset(),
8756 St->isVolatile(), St->getAlignment());
8757 }
Evan Cheng536e6672009-03-12 05:59:15 +00008758
8759 // Otherwise, lower to two pairs of 32-bit loads / stores.
8760 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008761 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8762 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008763
Owen Anderson825b72b2009-08-11 20:47:22 +00008764 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008765 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8766 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00008767 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008768 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8769 Ld->isVolatile(),
8770 MinAlign(Ld->getAlignment(), 4));
8771
8772 SDValue NewChain = LoLd.getValue(1);
8773 if (TokenFactorIndex != -1) {
8774 Ops.push_back(LoLd);
8775 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00008776 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00008777 Ops.size());
8778 }
8779
8780 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008781 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8782 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008783
8784 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8785 St->getSrcValue(), St->getSrcValueOffset(),
8786 St->isVolatile(), St->getAlignment());
8787 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8788 St->getSrcValue(),
8789 St->getSrcValueOffset() + 4,
8790 St->isVolatile(),
8791 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00008792 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008793 }
Dan Gohman475871a2008-07-27 21:46:04 +00008794 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008795}
8796
Chris Lattner6cf73262008-01-25 06:14:17 +00008797/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8798/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008799static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008800 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8801 // F[X]OR(0.0, x) -> x
8802 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008803 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8804 if (C->getValueAPF().isPosZero())
8805 return N->getOperand(1);
8806 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8807 if (C->getValueAPF().isPosZero())
8808 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008809 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008810}
8811
8812/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008813static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008814 // FAND(0.0, x) -> 0.0
8815 // FAND(x, 0.0) -> 0.0
8816 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8817 if (C->getValueAPF().isPosZero())
8818 return N->getOperand(0);
8819 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8820 if (C->getValueAPF().isPosZero())
8821 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008822 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008823}
8824
Dan Gohmane5af2d32009-01-29 01:59:02 +00008825static SDValue PerformBTCombine(SDNode *N,
8826 SelectionDAG &DAG,
8827 TargetLowering::DAGCombinerInfo &DCI) {
8828 // BT ignores high bits in the bit index operand.
8829 SDValue Op1 = N->getOperand(1);
8830 if (Op1.hasOneUse()) {
8831 unsigned BitWidth = Op1.getValueSizeInBits();
8832 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8833 APInt KnownZero, KnownOne;
8834 TargetLowering::TargetLoweringOpt TLO(DAG);
8835 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8836 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8837 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8838 DCI.CommitTargetLoweringOpt(TLO);
8839 }
8840 return SDValue();
8841}
Chris Lattner83e6c992006-10-04 06:57:07 +00008842
Eli Friedman7a5e5552009-06-07 06:52:44 +00008843static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8844 SDValue Op = N->getOperand(0);
8845 if (Op.getOpcode() == ISD::BIT_CONVERT)
8846 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00008847 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008848 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00008849 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00008850 OpVT.getVectorElementType().getSizeInBits()) {
8851 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8852 }
8853 return SDValue();
8854}
8855
Owen Anderson99177002009-06-29 18:04:45 +00008856// On X86 and X86-64, atomic operations are lowered to locked instructions.
8857// Locked instructions, in turn, have implicit fence semantics (all memory
8858// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00008859// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00008860// fence-atomic-fence.
8861static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8862 SDValue atomic = N->getOperand(0);
8863 switch (atomic.getOpcode()) {
8864 case ISD::ATOMIC_CMP_SWAP:
8865 case ISD::ATOMIC_SWAP:
8866 case ISD::ATOMIC_LOAD_ADD:
8867 case ISD::ATOMIC_LOAD_SUB:
8868 case ISD::ATOMIC_LOAD_AND:
8869 case ISD::ATOMIC_LOAD_OR:
8870 case ISD::ATOMIC_LOAD_XOR:
8871 case ISD::ATOMIC_LOAD_NAND:
8872 case ISD::ATOMIC_LOAD_MIN:
8873 case ISD::ATOMIC_LOAD_MAX:
8874 case ISD::ATOMIC_LOAD_UMIN:
8875 case ISD::ATOMIC_LOAD_UMAX:
8876 break;
8877 default:
8878 return SDValue();
8879 }
Eric Christopherfd179292009-08-27 18:07:15 +00008880
Owen Anderson99177002009-06-29 18:04:45 +00008881 SDValue fence = atomic.getOperand(0);
8882 if (fence.getOpcode() != ISD::MEMBARRIER)
8883 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008884
Owen Anderson99177002009-06-29 18:04:45 +00008885 switch (atomic.getOpcode()) {
8886 case ISD::ATOMIC_CMP_SWAP:
8887 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8888 atomic.getOperand(1), atomic.getOperand(2),
8889 atomic.getOperand(3));
8890 case ISD::ATOMIC_SWAP:
8891 case ISD::ATOMIC_LOAD_ADD:
8892 case ISD::ATOMIC_LOAD_SUB:
8893 case ISD::ATOMIC_LOAD_AND:
8894 case ISD::ATOMIC_LOAD_OR:
8895 case ISD::ATOMIC_LOAD_XOR:
8896 case ISD::ATOMIC_LOAD_NAND:
8897 case ISD::ATOMIC_LOAD_MIN:
8898 case ISD::ATOMIC_LOAD_MAX:
8899 case ISD::ATOMIC_LOAD_UMIN:
8900 case ISD::ATOMIC_LOAD_UMAX:
8901 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8902 atomic.getOperand(1), atomic.getOperand(2));
8903 default:
8904 return SDValue();
8905 }
8906}
8907
Dan Gohman475871a2008-07-27 21:46:04 +00008908SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008909 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008910 SelectionDAG &DAG = DCI.DAG;
8911 switch (N->getOpcode()) {
8912 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008913 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008914 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008915 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008916 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008917 case ISD::SHL:
8918 case ISD::SRA:
8919 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008920 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008921 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008922 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8923 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008924 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008925 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008926 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008927 }
8928
Dan Gohman475871a2008-07-27 21:46:04 +00008929 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008930}
8931
Evan Cheng60c07e12006-07-05 22:17:51 +00008932//===----------------------------------------------------------------------===//
8933// X86 Inline Assembly Support
8934//===----------------------------------------------------------------------===//
8935
Chris Lattnerb8105652009-07-20 17:51:36 +00008936static bool LowerToBSwap(CallInst *CI) {
8937 // FIXME: this should verify that we are targetting a 486 or better. If not,
8938 // we will turn this bswap into something that will be lowered to logical ops
8939 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8940 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00008941
Chris Lattnerb8105652009-07-20 17:51:36 +00008942 // Verify this is a simple bswap.
8943 if (CI->getNumOperands() != 2 ||
8944 CI->getType() != CI->getOperand(1)->getType() ||
8945 !CI->getType()->isInteger())
8946 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00008947
Chris Lattnerb8105652009-07-20 17:51:36 +00008948 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8949 if (!Ty || Ty->getBitWidth() % 16 != 0)
8950 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00008951
Chris Lattnerb8105652009-07-20 17:51:36 +00008952 // Okay, we can do this xform, do so now.
8953 const Type *Tys[] = { Ty };
8954 Module *M = CI->getParent()->getParent()->getParent();
8955 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00008956
Chris Lattnerb8105652009-07-20 17:51:36 +00008957 Value *Op = CI->getOperand(1);
8958 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00008959
Chris Lattnerb8105652009-07-20 17:51:36 +00008960 CI->replaceAllUsesWith(Op);
8961 CI->eraseFromParent();
8962 return true;
8963}
8964
8965bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8966 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8967 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8968
8969 std::string AsmStr = IA->getAsmString();
8970
8971 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8972 std::vector<std::string> AsmPieces;
8973 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8974
8975 switch (AsmPieces.size()) {
8976 default: return false;
8977 case 1:
8978 AsmStr = AsmPieces[0];
8979 AsmPieces.clear();
8980 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8981
8982 // bswap $0
8983 if (AsmPieces.size() == 2 &&
8984 (AsmPieces[0] == "bswap" ||
8985 AsmPieces[0] == "bswapq" ||
8986 AsmPieces[0] == "bswapl") &&
8987 (AsmPieces[1] == "$0" ||
8988 AsmPieces[1] == "${0:q}")) {
8989 // No need to check constraints, nothing other than the equivalent of
8990 // "=r,0" would be valid here.
8991 return LowerToBSwap(CI);
8992 }
8993 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00008994 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00008995 AsmPieces.size() == 3 &&
8996 AsmPieces[0] == "rorw" &&
8997 AsmPieces[1] == "$$8," &&
8998 AsmPieces[2] == "${0:w}" &&
8999 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9000 return LowerToBSwap(CI);
9001 }
9002 break;
9003 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009004 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009005 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009006 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9007 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9008 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9009 std::vector<std::string> Words;
9010 SplitString(AsmPieces[0], Words, " \t");
9011 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9012 Words.clear();
9013 SplitString(AsmPieces[1], Words, " \t");
9014 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9015 Words.clear();
9016 SplitString(AsmPieces[2], Words, " \t,");
9017 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9018 Words[2] == "%edx") {
9019 return LowerToBSwap(CI);
9020 }
9021 }
9022 }
9023 }
9024 break;
9025 }
9026 return false;
9027}
9028
9029
9030
Chris Lattnerf4dff842006-07-11 02:54:03 +00009031/// getConstraintType - Given a constraint letter, return the type of
9032/// constraint it is for this target.
9033X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009034X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9035 if (Constraint.size() == 1) {
9036 switch (Constraint[0]) {
9037 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009038 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009039 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009040 case 'r':
9041 case 'R':
9042 case 'l':
9043 case 'q':
9044 case 'Q':
9045 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009046 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009047 case 'Y':
9048 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009049 case 'e':
9050 case 'Z':
9051 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009052 default:
9053 break;
9054 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009055 }
Chris Lattner4234f572007-03-25 02:14:49 +00009056 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009057}
9058
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009059/// LowerXConstraint - try to replace an X constraint, which matches anything,
9060/// with another that has more specific requirements based on the type of the
9061/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009062const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009063LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009064 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9065 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009066 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009067 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009068 return "Y";
9069 if (Subtarget->hasSSE1())
9070 return "x";
9071 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009072
Chris Lattner5e764232008-04-26 23:02:14 +00009073 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009074}
9075
Chris Lattner48884cd2007-08-25 00:47:38 +00009076/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9077/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009078void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009079 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009080 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009081 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009082 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009083 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009084
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009085 switch (Constraint) {
9086 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009087 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009088 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009089 if (C->getZExtValue() <= 31) {
9090 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009091 break;
9092 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009093 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009094 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009095 case 'J':
9096 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009097 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009098 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9099 break;
9100 }
9101 }
9102 return;
9103 case 'K':
9104 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009105 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009106 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9107 break;
9108 }
9109 }
9110 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009111 case 'N':
9112 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009113 if (C->getZExtValue() <= 255) {
9114 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009115 break;
9116 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009117 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009118 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009119 case 'e': {
9120 // 32-bit signed value
9121 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9122 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009123 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9124 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009125 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009126 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009127 break;
9128 }
9129 // FIXME gcc accepts some relocatable values here too, but only in certain
9130 // memory models; it's complicated.
9131 }
9132 return;
9133 }
9134 case 'Z': {
9135 // 32-bit unsigned value
9136 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9137 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009138 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9139 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009140 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9141 break;
9142 }
9143 }
9144 // FIXME gcc accepts some relocatable values here too, but only in certain
9145 // memory models; it's complicated.
9146 return;
9147 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009148 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009149 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009150 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009151 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009152 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009153 break;
9154 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009155
Chris Lattnerdc43a882007-05-03 16:52:29 +00009156 // If we are in non-pic codegen mode, we allow the address of a global (with
9157 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009158 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009159 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009160
Chris Lattner49921962009-05-08 18:23:14 +00009161 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9162 while (1) {
9163 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9164 Offset += GA->getOffset();
9165 break;
9166 } else if (Op.getOpcode() == ISD::ADD) {
9167 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9168 Offset += C->getZExtValue();
9169 Op = Op.getOperand(0);
9170 continue;
9171 }
9172 } else if (Op.getOpcode() == ISD::SUB) {
9173 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9174 Offset += -C->getZExtValue();
9175 Op = Op.getOperand(0);
9176 continue;
9177 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009178 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009179
Chris Lattner49921962009-05-08 18:23:14 +00009180 // Otherwise, this isn't something we can handle, reject it.
9181 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009182 }
Eric Christopherfd179292009-08-27 18:07:15 +00009183
Chris Lattner36c25012009-07-10 07:34:39 +00009184 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009185 // If we require an extra load to get this address, as in PIC mode, we
9186 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009187 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9188 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009189 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009190
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009191 if (hasMemory)
9192 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9193 else
9194 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009195 Result = Op;
9196 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009197 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009198 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009199
Gabor Greifba36cb52008-08-28 21:40:38 +00009200 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009201 Ops.push_back(Result);
9202 return;
9203 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009204 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9205 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009206}
9207
Chris Lattner259e97c2006-01-31 19:43:35 +00009208std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009209getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009210 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009211 if (Constraint.size() == 1) {
9212 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009213 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009214 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009215 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9216 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009217 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009218 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9219 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9220 X86::R10D,X86::R11D,X86::R12D,
9221 X86::R13D,X86::R14D,X86::R15D,
9222 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009223 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009224 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9225 X86::SI, X86::DI, X86::R8W,X86::R9W,
9226 X86::R10W,X86::R11W,X86::R12W,
9227 X86::R13W,X86::R14W,X86::R15W,
9228 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009229 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009230 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9231 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9232 X86::R10B,X86::R11B,X86::R12B,
9233 X86::R13B,X86::R14B,X86::R15B,
9234 X86::BPL, X86::SPL, 0);
9235
Owen Anderson825b72b2009-08-11 20:47:22 +00009236 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009237 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9238 X86::RSI, X86::RDI, X86::R8, X86::R9,
9239 X86::R10, X86::R11, X86::R12,
9240 X86::R13, X86::R14, X86::R15,
9241 X86::RBP, X86::RSP, 0);
9242
9243 break;
9244 }
Eric Christopherfd179292009-08-27 18:07:15 +00009245 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009246 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009247 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009248 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009249 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009250 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009251 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009252 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009253 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009254 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9255 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009256 }
9257 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009258
Chris Lattner1efa40f2006-02-22 00:56:39 +00009259 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009260}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009261
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009262std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009263X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009264 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009265 // First, see if this is a constraint that directly corresponds to an LLVM
9266 // register class.
9267 if (Constraint.size() == 1) {
9268 // GCC Constraint Letters
9269 switch (Constraint[0]) {
9270 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009271 case 'r': // GENERAL_REGS
9272 case 'R': // LEGACY_REGS
9273 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009274 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009275 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009276 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009277 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009278 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009279 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009280 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009281 case 'f': // FP Stack registers.
9282 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9283 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009284 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009285 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009286 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009287 return std::make_pair(0U, X86::RFP64RegisterClass);
9288 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009289 case 'y': // MMX_REGS if MMX allowed.
9290 if (!Subtarget->hasMMX()) break;
9291 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009292 case 'Y': // SSE_REGS if SSE2 allowed
9293 if (!Subtarget->hasSSE2()) break;
9294 // FALL THROUGH.
9295 case 'x': // SSE_REGS if SSE1 allowed
9296 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009297
Owen Anderson825b72b2009-08-11 20:47:22 +00009298 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009299 default: break;
9300 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009301 case MVT::f32:
9302 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009303 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009304 case MVT::f64:
9305 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009306 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009307 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009308 case MVT::v16i8:
9309 case MVT::v8i16:
9310 case MVT::v4i32:
9311 case MVT::v2i64:
9312 case MVT::v4f32:
9313 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009314 return std::make_pair(0U, X86::VR128RegisterClass);
9315 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009316 break;
9317 }
9318 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009319
Chris Lattnerf76d1802006-07-31 23:26:50 +00009320 // Use the default implementation in TargetLowering to convert the register
9321 // constraint into a member of a register class.
9322 std::pair<unsigned, const TargetRegisterClass*> Res;
9323 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009324
9325 // Not found as a standard register?
9326 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009327 // Map st(0) -> st(7) -> ST0
9328 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9329 tolower(Constraint[1]) == 's' &&
9330 tolower(Constraint[2]) == 't' &&
9331 Constraint[3] == '(' &&
9332 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9333 Constraint[5] == ')' &&
9334 Constraint[6] == '}') {
9335
9336 Res.first = X86::ST0+Constraint[4]-'0';
9337 Res.second = X86::RFP80RegisterClass;
9338 return Res;
9339 }
9340
9341 // GCC allows "st(0)" to be called just plain "st".
Chris Lattner1a60aa72006-10-31 19:42:44 +00009342 if (StringsEqualNoCase("{st}", Constraint)) {
9343 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009344 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009345 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009346 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009347
9348 // flags -> EFLAGS
9349 if (StringsEqualNoCase("{flags}", Constraint)) {
9350 Res.first = X86::EFLAGS;
9351 Res.second = X86::CCRRegisterClass;
9352 return Res;
9353 }
9354
Dale Johannesen330169f2008-11-13 21:52:36 +00009355 // 'A' means EAX + EDX.
9356 if (Constraint == "A") {
9357 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009358 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009359 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009360 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009361 return Res;
9362 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009363
Chris Lattnerf76d1802006-07-31 23:26:50 +00009364 // Otherwise, check to see if this is a register class of the wrong value
9365 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9366 // turn into {ax},{dx}.
9367 if (Res.second->hasType(VT))
9368 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009369
Chris Lattnerf76d1802006-07-31 23:26:50 +00009370 // All of the single-register GCC register classes map their values onto
9371 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9372 // really want an 8-bit or 32-bit register, map to the appropriate register
9373 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009374 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009375 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009376 unsigned DestReg = 0;
9377 switch (Res.first) {
9378 default: break;
9379 case X86::AX: DestReg = X86::AL; break;
9380 case X86::DX: DestReg = X86::DL; break;
9381 case X86::CX: DestReg = X86::CL; break;
9382 case X86::BX: DestReg = X86::BL; break;
9383 }
9384 if (DestReg) {
9385 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009386 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009387 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009388 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009389 unsigned DestReg = 0;
9390 switch (Res.first) {
9391 default: break;
9392 case X86::AX: DestReg = X86::EAX; break;
9393 case X86::DX: DestReg = X86::EDX; break;
9394 case X86::CX: DestReg = X86::ECX; break;
9395 case X86::BX: DestReg = X86::EBX; break;
9396 case X86::SI: DestReg = X86::ESI; break;
9397 case X86::DI: DestReg = X86::EDI; break;
9398 case X86::BP: DestReg = X86::EBP; break;
9399 case X86::SP: DestReg = X86::ESP; break;
9400 }
9401 if (DestReg) {
9402 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009403 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009404 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009405 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009406 unsigned DestReg = 0;
9407 switch (Res.first) {
9408 default: break;
9409 case X86::AX: DestReg = X86::RAX; break;
9410 case X86::DX: DestReg = X86::RDX; break;
9411 case X86::CX: DestReg = X86::RCX; break;
9412 case X86::BX: DestReg = X86::RBX; break;
9413 case X86::SI: DestReg = X86::RSI; break;
9414 case X86::DI: DestReg = X86::RDI; break;
9415 case X86::BP: DestReg = X86::RBP; break;
9416 case X86::SP: DestReg = X86::RSP; break;
9417 }
9418 if (DestReg) {
9419 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009420 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009421 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009422 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009423 } else if (Res.second == X86::FR32RegisterClass ||
9424 Res.second == X86::FR64RegisterClass ||
9425 Res.second == X86::VR128RegisterClass) {
9426 // Handle references to XMM physical registers that got mapped into the
9427 // wrong class. This can happen with constraints like {xmm0} where the
9428 // target independent register mapper will just pick the first match it can
9429 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009430 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009431 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009432 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009433 Res.second = X86::FR64RegisterClass;
9434 else if (X86::VR128RegisterClass->hasType(VT))
9435 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009436 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009437
Chris Lattnerf76d1802006-07-31 23:26:50 +00009438 return Res;
9439}
Mon P Wang0c397192008-10-30 08:01:45 +00009440
9441//===----------------------------------------------------------------------===//
9442// X86 Widen vector type
9443//===----------------------------------------------------------------------===//
9444
9445/// getWidenVectorType: given a vector type, returns the type to widen
9446/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009447/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009448/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009449/// scalarizing vs using the wider vector type.
9450
Owen Andersone50ed302009-08-10 22:56:29 +00009451EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009452 assert(VT.isVector());
9453 if (isTypeLegal(VT))
9454 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009455
Mon P Wang0c397192008-10-30 08:01:45 +00009456 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9457 // type based on element type. This would speed up our search (though
9458 // it may not be worth it since the size of the list is relatively
9459 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009460 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009461 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009462
Mon P Wang0c397192008-10-30 08:01:45 +00009463 // On X86, it make sense to widen any vector wider than 1
9464 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009465 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009466
Owen Anderson825b72b2009-08-11 20:47:22 +00009467 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9468 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9469 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009470
9471 if (isTypeLegal(SVT) &&
9472 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009473 SVT.getVectorNumElements() > NElts)
9474 return SVT;
9475 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009476 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009477}