blob: bfeac47811e3e1399b9b7ac7d9d837473bb76455 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
40#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000041#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetData.h"
45#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000048#include "llvm/Target/TargetOptions.h"
49using namespace llvm;
50
Eric Christopher038fea52010-08-17 00:46:57 +000051static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000052DisableARMFastISel("disable-arm-fast-isel",
53 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000054 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000055
Eric Christopher836c6242010-12-15 23:47:29 +000056extern cl::opt<bool> EnableARMLongCalls;
57
Eric Christopherab695882010-07-21 22:26:11 +000058namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000059
Eric Christopher0d581222010-11-19 22:30:02 +000060 // All possible address modes, plus some.
61 typedef struct Address {
62 enum {
63 RegBase,
64 FrameIndexBase
65 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000066
Eric Christopher0d581222010-11-19 22:30:02 +000067 union {
68 unsigned Reg;
69 int FI;
70 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000071
Eric Christopher0d581222010-11-19 22:30:02 +000072 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000073
Eric Christopher0d581222010-11-19 22:30:02 +000074 // Innocuous defaults for our address.
75 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000076 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000077 Base.Reg = 0;
78 }
79 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000080
81class ARMFastISel : public FastISel {
82
83 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
84 /// make the right decision when generating code for different targets.
85 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000086 const TargetMachine &TM;
87 const TargetInstrInfo &TII;
88 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000089 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000090
Eric Christopher8cf6c602010-09-29 22:24:45 +000091 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000092 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000093 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000094
Eric Christopherab695882010-07-21 22:26:11 +000095 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000096 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000097 : FastISel(funcInfo),
98 TM(funcInfo.MF->getTarget()),
99 TII(*TM.getInstrInfo()),
100 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000101 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000102 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000103 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000104 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000105 }
106
Eric Christophercb592292010-08-20 00:20:31 +0000107 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000108 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
109 const TargetRegisterClass *RC);
110 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
111 const TargetRegisterClass *RC,
112 unsigned Op0, bool Op0IsKill);
113 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000117 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
118 const TargetRegisterClass *RC,
119 unsigned Op0, bool Op0IsKill,
120 unsigned Op1, bool Op1IsKill,
121 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000122 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 uint64_t Imm);
126 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000130 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
131 const TargetRegisterClass *RC,
132 unsigned Op0, bool Op0IsKill,
133 unsigned Op1, bool Op1IsKill,
134 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000135 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
136 const TargetRegisterClass *RC,
137 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000138 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
139 const TargetRegisterClass *RC,
140 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000141
Eric Christopher0fe7d542010-08-17 01:25:29 +0000142 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
143 unsigned Op0, bool Op0IsKill,
144 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000145
Eric Christophercb592292010-08-20 00:20:31 +0000146 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000147 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000148 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000149 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000150 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
151 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000152
153 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000154
Eric Christopher83007122010-08-23 21:44:12 +0000155 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000156 private:
Eric Christopher17787722010-10-21 21:47:51 +0000157 bool SelectLoad(const Instruction *I);
158 bool SelectStore(const Instruction *I);
159 bool SelectBranch(const Instruction *I);
160 bool SelectCmp(const Instruction *I);
161 bool SelectFPExt(const Instruction *I);
162 bool SelectFPTrunc(const Instruction *I);
163 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
164 bool SelectSIToFP(const Instruction *I);
165 bool SelectFPToSI(const Instruction *I);
166 bool SelectSDiv(const Instruction *I);
167 bool SelectSRem(const Instruction *I);
Chad Rosier11add262011-11-11 23:31:03 +0000168 bool SelectCall(const Instruction *I, const char *IntrMemName);
169 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000170 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000171 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000172 bool SelectTrunc(const Instruction *I);
173 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000174
Eric Christopher83007122010-08-23 21:44:12 +0000175 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000176 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000177 bool isTypeLegal(Type *Ty, MVT &VT);
178 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000179 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
180 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000181 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
182 unsigned Alignment = 0, bool isZExt = true,
183 bool allocReg = true);
Chad Rosierb29b9502011-11-13 02:23:59 +0000184
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000185 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
186 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000187 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000188 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000189 bool ARMIsMemCpySmall(uint64_t Len);
190 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000191 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000192 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000193 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000194 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000195 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000196 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000197 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000198
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000199 // Call handling routines.
200 private:
201 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000202 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000203 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000204 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000205 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
206 SmallVectorImpl<unsigned> &RegArgs,
207 CallingConv::ID CC,
208 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000209 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000210 const Instruction *I, CallingConv::ID CC,
211 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000212 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000213
214 // OptionalDef handling routines.
215 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000216 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000217 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
218 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000219 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000220 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000221 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000222};
Eric Christopherab695882010-07-21 22:26:11 +0000223
224} // end anonymous namespace
225
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000226#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000227
Eric Christopher456144e2010-08-19 00:37:05 +0000228// DefinesOptionalPredicate - This is different from DefinesPredicate in that
229// we don't care about implicit defs here, just places we'll need to add a
230// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
231bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000232 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000233 return false;
234
235 // Look to see if our OptionalDef is defining CPSR or CCR.
236 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
237 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000238 if (!MO.isReg() || !MO.isDef()) continue;
239 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000240 *CPSR = true;
241 }
242 return true;
243}
244
Eric Christopheraf3dce52011-03-12 01:09:29 +0000245bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000246 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000247
Eric Christopheraf3dce52011-03-12 01:09:29 +0000248 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000249 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000250 AFI->isThumb2Function())
251 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000252
Evan Chenge837dea2011-06-28 19:10:37 +0000253 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
254 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000255 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000256
Eric Christopheraf3dce52011-03-12 01:09:29 +0000257 return false;
258}
259
Eric Christopher456144e2010-08-19 00:37:05 +0000260// If the machine is predicable go ahead and add the predicate operands, if
261// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000262// TODO: If we want to support thumb1 then we'll need to deal with optional
263// CPSR defs that need to be added before the remaining operands. See s_cc_out
264// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000265const MachineInstrBuilder &
266ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
267 MachineInstr *MI = &*MIB;
268
Eric Christopheraf3dce52011-03-12 01:09:29 +0000269 // Do we use a predicate? or...
270 // Are we NEON in ARM mode and have a predicate operand? If so, I know
271 // we're not predicable but add it anyways.
272 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000273 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000274
Eric Christopher456144e2010-08-19 00:37:05 +0000275 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
276 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000277 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000278 if (DefinesOptionalPredicate(MI, &CPSR)) {
279 if (CPSR)
280 AddDefaultT1CC(MIB);
281 else
282 AddDefaultCC(MIB);
283 }
284 return MIB;
285}
286
Eric Christopher0fe7d542010-08-17 01:25:29 +0000287unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
288 const TargetRegisterClass* RC) {
289 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000290 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000291
Eric Christopher456144e2010-08-19 00:37:05 +0000292 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000293 return ResultReg;
294}
295
296unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
297 const TargetRegisterClass *RC,
298 unsigned Op0, bool Op0IsKill) {
299 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000300 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000301
302 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000303 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000304 .addReg(Op0, Op0IsKill * RegState::Kill));
305 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000306 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000307 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000308 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000309 TII.get(TargetOpcode::COPY), ResultReg)
310 .addReg(II.ImplicitDefs[0]));
311 }
312 return ResultReg;
313}
314
315unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
316 const TargetRegisterClass *RC,
317 unsigned Op0, bool Op0IsKill,
318 unsigned Op1, bool Op1IsKill) {
319 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000320 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000321
322 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000323 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000324 .addReg(Op0, Op0IsKill * RegState::Kill)
325 .addReg(Op1, Op1IsKill * RegState::Kill));
326 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000327 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000328 .addReg(Op0, Op0IsKill * RegState::Kill)
329 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000331 TII.get(TargetOpcode::COPY), ResultReg)
332 .addReg(II.ImplicitDefs[0]));
333 }
334 return ResultReg;
335}
336
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000337unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
338 const TargetRegisterClass *RC,
339 unsigned Op0, bool Op0IsKill,
340 unsigned Op1, bool Op1IsKill,
341 unsigned Op2, bool Op2IsKill) {
342 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000343 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000344
345 if (II.getNumDefs() >= 1)
346 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
347 .addReg(Op0, Op0IsKill * RegState::Kill)
348 .addReg(Op1, Op1IsKill * RegState::Kill)
349 .addReg(Op2, Op2IsKill * RegState::Kill));
350 else {
351 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
352 .addReg(Op0, Op0IsKill * RegState::Kill)
353 .addReg(Op1, Op1IsKill * RegState::Kill)
354 .addReg(Op2, Op2IsKill * RegState::Kill));
355 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
356 TII.get(TargetOpcode::COPY), ResultReg)
357 .addReg(II.ImplicitDefs[0]));
358 }
359 return ResultReg;
360}
361
Eric Christopher0fe7d542010-08-17 01:25:29 +0000362unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
363 const TargetRegisterClass *RC,
364 unsigned Op0, bool Op0IsKill,
365 uint64_t Imm) {
366 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000367 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000368
369 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000371 .addReg(Op0, Op0IsKill * RegState::Kill)
372 .addImm(Imm));
373 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000374 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000375 .addReg(Op0, Op0IsKill * RegState::Kill)
376 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000377 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000378 TII.get(TargetOpcode::COPY), ResultReg)
379 .addReg(II.ImplicitDefs[0]));
380 }
381 return ResultReg;
382}
383
384unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
385 const TargetRegisterClass *RC,
386 unsigned Op0, bool Op0IsKill,
387 const ConstantFP *FPImm) {
388 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000389 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000390
391 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000392 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000393 .addReg(Op0, Op0IsKill * RegState::Kill)
394 .addFPImm(FPImm));
395 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000396 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000397 .addReg(Op0, Op0IsKill * RegState::Kill)
398 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000399 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000400 TII.get(TargetOpcode::COPY), ResultReg)
401 .addReg(II.ImplicitDefs[0]));
402 }
403 return ResultReg;
404}
405
406unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
407 const TargetRegisterClass *RC,
408 unsigned Op0, bool Op0IsKill,
409 unsigned Op1, bool Op1IsKill,
410 uint64_t Imm) {
411 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000412 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000413
414 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000415 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000416 .addReg(Op0, Op0IsKill * RegState::Kill)
417 .addReg(Op1, Op1IsKill * RegState::Kill)
418 .addImm(Imm));
419 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000420 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000421 .addReg(Op0, Op0IsKill * RegState::Kill)
422 .addReg(Op1, Op1IsKill * RegState::Kill)
423 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000424 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000425 TII.get(TargetOpcode::COPY), ResultReg)
426 .addReg(II.ImplicitDefs[0]));
427 }
428 return ResultReg;
429}
430
431unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
432 const TargetRegisterClass *RC,
433 uint64_t Imm) {
434 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000435 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000436
Eric Christopher0fe7d542010-08-17 01:25:29 +0000437 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000439 .addImm(Imm));
440 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000441 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000442 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000443 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000444 TII.get(TargetOpcode::COPY), ResultReg)
445 .addReg(II.ImplicitDefs[0]));
446 }
447 return ResultReg;
448}
449
Eric Christopherd94bc542011-04-29 22:07:50 +0000450unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
451 const TargetRegisterClass *RC,
452 uint64_t Imm1, uint64_t Imm2) {
453 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000454 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000455
Eric Christopherd94bc542011-04-29 22:07:50 +0000456 if (II.getNumDefs() >= 1)
457 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
458 .addImm(Imm1).addImm(Imm2));
459 else {
460 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
461 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000462 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000463 TII.get(TargetOpcode::COPY),
464 ResultReg)
465 .addReg(II.ImplicitDefs[0]));
466 }
467 return ResultReg;
468}
469
Eric Christopher0fe7d542010-08-17 01:25:29 +0000470unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
471 unsigned Op0, bool Op0IsKill,
472 uint32_t Idx) {
473 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
474 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
475 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000476 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000477 DL, TII.get(TargetOpcode::COPY), ResultReg)
478 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
479 return ResultReg;
480}
481
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000482// TODO: Don't worry about 64-bit now, but when this is fixed remove the
483// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000484unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000485 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000486
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000487 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
488 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
489 TII.get(ARM::VMOVRS), MoveReg)
490 .addReg(SrcReg));
491 return MoveReg;
492}
493
494unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000495 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000496
Eric Christopheraa3ace12010-09-09 20:49:25 +0000497 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
498 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000499 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000500 .addReg(SrcReg));
501 return MoveReg;
502}
503
Eric Christopher9ed58df2010-09-09 00:19:41 +0000504// For double width floating point we need to materialize two constants
505// (the high and the low) into integer registers then use a move to get
506// the combined constant into an FP reg.
507unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
508 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000509 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000510
Eric Christopher9ed58df2010-09-09 00:19:41 +0000511 // This checks to see if we can use VFP3 instructions to materialize
512 // a constant, otherwise we have to go through the constant pool.
513 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000514 int Imm;
515 unsigned Opc;
516 if (is64bit) {
517 Imm = ARM_AM::getFP64Imm(Val);
518 Opc = ARM::FCONSTD;
519 } else {
520 Imm = ARM_AM::getFP32Imm(Val);
521 Opc = ARM::FCONSTS;
522 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000523 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
524 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
525 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000526 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000527 return DestReg;
528 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000529
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000530 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000531 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000532
Eric Christopher238bb162010-09-09 23:50:00 +0000533 // MachineConstantPool wants an explicit alignment.
534 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
535 if (Align == 0) {
536 // TODO: Figure out if this is correct.
537 Align = TD.getTypeAllocSize(CFP->getType());
538 }
539 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
540 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
541 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000542
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000543 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000544 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
545 DestReg)
546 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000547 .addReg(0));
548 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000549}
550
Eric Christopher744c7c82010-09-28 22:47:54 +0000551unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000552
Chad Rosier44e89572011-11-04 22:29:00 +0000553 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
554 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000555
556 // If we can do this in a single instruction without a constant pool entry
557 // do so now.
558 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000559 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000560 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000561 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000562 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000563 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000564 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000565 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000566 }
567
Chad Rosier4e89d972011-11-11 00:36:21 +0000568 // Use MVN to emit negative constants.
569 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
570 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000571 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000572 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000573 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000574 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
575 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
576 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
577 TII.get(Opc), ImmReg)
578 .addImm(Imm));
579 return ImmReg;
580 }
581 }
582
583 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000584 if (VT != MVT::i32)
585 return false;
586
587 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
588
Eric Christopher56d2b722010-09-02 23:43:26 +0000589 // MachineConstantPool wants an explicit alignment.
590 unsigned Align = TD.getPrefTypeAlignment(C->getType());
591 if (Align == 0) {
592 // TODO: Figure out if this is correct.
593 Align = TD.getTypeAllocSize(C->getType());
594 }
595 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000596
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000597 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000598 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000599 TII.get(ARM::t2LDRpci), DestReg)
600 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000601 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000602 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000603 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000604 TII.get(ARM::LDRcp), DestReg)
605 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000606 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000607
Eric Christopher56d2b722010-09-02 23:43:26 +0000608 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000609}
610
Eric Christopherc9932f62010-10-01 23:24:42 +0000611unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000612 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000613 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000614
Eric Christopher890dbbe2010-10-02 00:32:44 +0000615 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000616
Eric Christopher890dbbe2010-10-02 00:32:44 +0000617 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000618 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000619
Eric Christopher890dbbe2010-10-02 00:32:44 +0000620 // MachineConstantPool wants an explicit alignment.
621 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
622 if (Align == 0) {
623 // TODO: Figure out if this is correct.
624 Align = TD.getTypeAllocSize(GV->getType());
625 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000626
Eric Christopher890dbbe2010-10-02 00:32:44 +0000627 // Grab index.
628 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000629 unsigned Id = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +0000630 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
631 ARMCP::CPValue,
632 PCAdj);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000633 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000634
Eric Christopher890dbbe2010-10-02 00:32:44 +0000635 // Load value.
636 MachineInstrBuilder MIB;
637 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000638 if (isThumb2) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000639 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
640 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
641 .addConstantPoolIndex(Idx);
642 if (RelocM == Reloc::PIC_)
643 MIB.addImm(Id);
644 } else {
Eric Christopherd0c82a62010-11-12 09:48:30 +0000645 // The extra immediate is for addrmode2.
Eric Christopher890dbbe2010-10-02 00:32:44 +0000646 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
647 DestReg)
648 .addConstantPoolIndex(Idx)
Eric Christopherd0c82a62010-11-12 09:48:30 +0000649 .addImm(0);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000650 }
651 AddOptionalDefs(MIB);
Eli Friedmand6412c92011-06-03 01:13:19 +0000652
653 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
654 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000655 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000656 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
657 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000658 .addReg(DestReg)
659 .addImm(0);
660 else
661 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
662 NewDestReg)
663 .addReg(DestReg)
664 .addImm(0);
665 DestReg = NewDestReg;
666 AddOptionalDefs(MIB);
667 }
668
Eric Christopher890dbbe2010-10-02 00:32:44 +0000669 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000670}
671
Eric Christopher9ed58df2010-09-09 00:19:41 +0000672unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
673 EVT VT = TLI.getValueType(C->getType(), true);
674
675 // Only handle simple types.
676 if (!VT.isSimple()) return 0;
677
678 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
679 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000680 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
681 return ARMMaterializeGV(GV, VT);
682 else if (isa<ConstantInt>(C))
683 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000684
Eric Christopherc9932f62010-10-01 23:24:42 +0000685 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000686}
687
Chad Rosier944d82b2011-11-17 21:46:13 +0000688// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
689
Eric Christopherf9764fa2010-09-30 20:49:44 +0000690unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
691 // Don't handle dynamic allocas.
692 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000693
Duncan Sands1440e8b2010-11-03 11:35:31 +0000694 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000695 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000696
Eric Christopherf9764fa2010-09-30 20:49:44 +0000697 DenseMap<const AllocaInst*, int>::iterator SI =
698 FuncInfo.StaticAllocaMap.find(AI);
699
700 // This will get lowered later into the correct offsets and registers
701 // via rewriteXFrameIndex.
702 if (SI != FuncInfo.StaticAllocaMap.end()) {
703 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
704 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000705 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000706 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000707 TII.get(Opc), ResultReg)
708 .addFrameIndex(SI->second)
709 .addImm(0));
710 return ResultReg;
711 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000712
Eric Christopherf9764fa2010-09-30 20:49:44 +0000713 return 0;
714}
715
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000716bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000717 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000718
Eric Christopherb1cc8482010-08-25 07:23:49 +0000719 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000720 if (evt == MVT::Other || !evt.isSimple()) return false;
721 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000722
Eric Christopherdc908042010-08-31 01:28:42 +0000723 // Handle all legal types, i.e. a register that will directly hold this
724 // value.
725 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000726}
727
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000728bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000729 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000730
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000731 // If this is a type than can be sign or zero-extended to a basic operation
732 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000733 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000734 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000735
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000736 return false;
737}
738
Eric Christopher88de86b2010-11-19 22:36:41 +0000739// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000740bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000741 // Some boilerplate from the X86 FastISel.
742 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000743 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000744 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000745 // Don't walk into other basic blocks unless the object is an alloca from
746 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000747 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
748 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
749 Opcode = I->getOpcode();
750 U = I;
751 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000752 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000753 Opcode = C->getOpcode();
754 U = C;
755 }
756
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000757 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000758 if (Ty->getAddressSpace() > 255)
759 // Fast instruction selection doesn't support the special
760 // address spaces.
761 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000762
Eric Christopher83007122010-08-23 21:44:12 +0000763 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000764 default:
Eric Christopher83007122010-08-23 21:44:12 +0000765 break;
Eric Christopher55324332010-10-12 00:43:21 +0000766 case Instruction::BitCast: {
767 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000768 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000769 }
770 case Instruction::IntToPtr: {
771 // Look past no-op inttoptrs.
772 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000773 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000774 break;
775 }
776 case Instruction::PtrToInt: {
777 // Look past no-op ptrtoints.
778 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000779 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000780 break;
781 }
Eric Christophereae84392010-10-14 09:29:41 +0000782 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000783 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000784 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000785
Eric Christophereae84392010-10-14 09:29:41 +0000786 // Iterate through the GEP folding the constants into offsets where
787 // we can.
788 gep_type_iterator GTI = gep_type_begin(U);
789 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
790 i != e; ++i, ++GTI) {
791 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000792 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000793 const StructLayout *SL = TD.getStructLayout(STy);
794 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
795 TmpOffset += SL->getElementOffset(Idx);
796 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000797 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000798 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000799 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
800 // Constant-offset addressing.
801 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000802 break;
803 }
804 if (isa<AddOperator>(Op) &&
805 (!isa<Instruction>(Op) ||
806 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
807 == FuncInfo.MBB) &&
808 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000809 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000810 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000811 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000812 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000813 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000814 // Iterate on the other operand.
815 Op = cast<AddOperator>(Op)->getOperand(0);
816 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000817 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000818 // Unsupported
819 goto unsupported_gep;
820 }
Eric Christophereae84392010-10-14 09:29:41 +0000821 }
822 }
Eric Christopher2896df82010-10-15 18:02:07 +0000823
824 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000825 Addr.Offset = TmpOffset;
826 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000827
828 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000829 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000830
Eric Christophereae84392010-10-14 09:29:41 +0000831 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000832 break;
833 }
Eric Christopher83007122010-08-23 21:44:12 +0000834 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000835 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000836 DenseMap<const AllocaInst*, int>::iterator SI =
837 FuncInfo.StaticAllocaMap.find(AI);
838 if (SI != FuncInfo.StaticAllocaMap.end()) {
839 Addr.BaseType = Address::FrameIndexBase;
840 Addr.Base.FI = SI->second;
841 return true;
842 }
843 break;
Eric Christopher83007122010-08-23 21:44:12 +0000844 }
845 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000846
Eric Christophera9c57512010-10-13 21:41:51 +0000847 // Materialize the global variable's address into a reg which can
848 // then be used later to load the variable.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000849 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherede42b02010-10-13 09:11:46 +0000850 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
851 if (Tmp == 0) return false;
Eric Christopher2896df82010-10-15 18:02:07 +0000852
Eric Christopher0d581222010-11-19 22:30:02 +0000853 Addr.Base.Reg = Tmp;
Eric Christopherede42b02010-10-13 09:11:46 +0000854 return true;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000855 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000856
Eric Christophercb0b04b2010-08-24 00:07:24 +0000857 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000858 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
859 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000860}
861
Chad Rosierb29b9502011-11-13 02:23:59 +0000862void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000863
Eric Christopher212ae932010-10-21 19:40:30 +0000864 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000865
Eric Christopher212ae932010-10-21 19:40:30 +0000866 bool needsLowering = false;
867 switch (VT.getSimpleVT().SimpleTy) {
868 default:
869 assert(false && "Unhandled load/store type!");
Chad Rosier73463472011-11-09 21:30:12 +0000870 break;
Eric Christopher212ae932010-10-21 19:40:30 +0000871 case MVT::i1:
872 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000873 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000874 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000875 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000876 // Integer loads/stores handle 12-bit offsets.
877 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000878 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000879 if (needsLowering && isThumb2)
880 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
881 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000882 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000883 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000884 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000885 }
Eric Christopher212ae932010-10-21 19:40:30 +0000886 break;
887 case MVT::f32:
888 case MVT::f64:
889 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000890 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000891 break;
892 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000893
Eric Christopher827656d2010-11-20 22:38:27 +0000894 // If this is a stack pointer and the offset needs to be simplified then
895 // put the alloca address into a register, set the base type back to
896 // register and continue. This should almost never happen.
897 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000898 TargetRegisterClass *RC = isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher827656d2010-11-20 22:38:27 +0000899 ARM::GPRRegisterClass;
900 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000901 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000902 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000903 TII.get(Opc), ResultReg)
904 .addFrameIndex(Addr.Base.FI)
905 .addImm(0));
906 Addr.Base.Reg = ResultReg;
907 Addr.BaseType = Address::RegBase;
908 }
909
Eric Christopher212ae932010-10-21 19:40:30 +0000910 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000911 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000912 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000913 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
914 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000915 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000916 }
Eric Christopher83007122010-08-23 21:44:12 +0000917}
918
Eric Christopher564857f2010-12-01 01:40:24 +0000919void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000920 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000921 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000922 // addrmode5 output depends on the selection dag addressing dividing the
923 // offset by 4 that it then later multiplies. Do this here as well.
924 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
925 VT.getSimpleVT().SimpleTy == MVT::f64)
926 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000927
Eric Christopher564857f2010-12-01 01:40:24 +0000928 // Frame base works a bit differently. Handle it separately.
929 if (Addr.BaseType == Address::FrameIndexBase) {
930 int FI = Addr.Base.FI;
931 int Offset = Addr.Offset;
932 MachineMemOperand *MMO =
933 FuncInfo.MF->getMachineMemOperand(
934 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000935 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000936 MFI.getObjectSize(FI),
937 MFI.getObjectAlignment(FI));
938 // Now add the rest of the operands.
939 MIB.addFrameIndex(FI);
940
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000941 // ARM halfword load/stores and signed byte loads need an additional
942 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000943 if (useAM3) {
944 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
945 MIB.addReg(0);
946 MIB.addImm(Imm);
947 } else {
948 MIB.addImm(Addr.Offset);
949 }
Eric Christopher564857f2010-12-01 01:40:24 +0000950 MIB.addMemOperand(MMO);
951 } else {
952 // Now add the rest of the operands.
953 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000954
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000955 // ARM halfword load/stores and signed byte loads need an additional
956 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000957 if (useAM3) {
958 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
959 MIB.addReg(0);
960 MIB.addImm(Imm);
961 } else {
962 MIB.addImm(Addr.Offset);
963 }
Eric Christopher564857f2010-12-01 01:40:24 +0000964 }
965 AddOptionalDefs(MIB);
966}
967
Chad Rosierb29b9502011-11-13 02:23:59 +0000968bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000969 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000970 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000971 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000972 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000973 bool needVMOV = false;
Chad Rosierb29b9502011-11-13 02:23:59 +0000974 TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000975 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000976 // This is mostly going to be Neon/vector support.
977 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000978 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000979 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000980 if (isThumb2) {
981 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
982 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
983 else
984 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +0000985 } else {
Chad Rosier57b29972011-11-14 20:22:27 +0000986 if (isZExt) {
987 Opc = ARM::LDRBi12;
988 } else {
989 Opc = ARM::LDRSB;
990 useAM3 = true;
991 }
Chad Rosierb29b9502011-11-13 02:23:59 +0000992 }
Eric Christopher7a56f332010-10-08 01:13:17 +0000993 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000994 break;
Chad Rosier73463472011-11-09 21:30:12 +0000995 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +0000996 if (isThumb2) {
997 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
998 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
999 else
1000 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1001 } else {
1002 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1003 useAM3 = true;
1004 }
Chad Rosier73463472011-11-09 21:30:12 +00001005 RC = ARM::GPRRegisterClass;
1006 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001007 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001008 if (isThumb2) {
1009 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1010 Opc = ARM::t2LDRi8;
1011 else
1012 Opc = ARM::t2LDRi12;
1013 } else {
1014 Opc = ARM::LDRi12;
1015 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001016 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001017 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001018 case MVT::f32:
Chad Rosier8a9bce92011-12-13 19:22:14 +00001019 // Unaligned loads need special handling. Floats require word-alignment.
1020 if (Alignment && Alignment < 4) {
1021 needVMOV = true;
1022 VT = MVT::i32;
1023 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
1024 RC = ARM::GPRRegisterClass;
1025 } else {
1026 Opc = ARM::VLDRS;
1027 RC = TLI.getRegClassFor(VT);
1028 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001029 break;
1030 case MVT::f64:
Chad Rosier404ed3c2011-12-14 17:26:05 +00001031 // FIXME: Unaligned loads need special handling. Doublewords require
1032 // word-alignment.
1033 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001034 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001035
Eric Christopher6dab1372010-09-18 01:59:37 +00001036 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001037 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001038 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001039 }
Eric Christopher564857f2010-12-01 01:40:24 +00001040 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001041 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001042
Eric Christopher564857f2010-12-01 01:40:24 +00001043 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001044 if (allocReg)
1045 ResultReg = createResultReg(RC);
1046 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001047 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1048 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001049 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001050
1051 // If we had an unaligned load of a float we've converted it to an regular
1052 // load. Now we must move from the GRP to the FP register.
1053 if (needVMOV) {
1054 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1055 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1056 TII.get(ARM::VMOVSR), MoveReg)
1057 .addReg(ResultReg));
1058 ResultReg = MoveReg;
1059 }
Eric Christopherdc908042010-08-31 01:28:42 +00001060 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001061}
1062
Eric Christopher43b62be2010-09-27 06:02:23 +00001063bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001064 // Atomic loads need special handling.
1065 if (cast<LoadInst>(I)->isAtomic())
1066 return false;
1067
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001068 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001069 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001070 if (!isLoadTypeLegal(I->getType(), VT))
1071 return false;
1072
Eric Christopher564857f2010-12-01 01:40:24 +00001073 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001074 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001075 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001076
1077 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001078 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1079 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001080 UpdateValueMap(I, ResultReg);
1081 return true;
1082}
1083
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001084bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1085 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001086 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001087 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001088 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001089 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001090 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001091 case MVT::i1: {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001092 unsigned Res = createResultReg(isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher4c914122010-11-02 23:59:09 +00001093 ARM::GPRRegisterClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001094 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001095 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1096 TII.get(Opc), Res)
1097 .addReg(SrcReg).addImm(1));
1098 SrcReg = Res;
1099 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001100 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001101 if (isThumb2) {
1102 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1103 StrOpc = ARM::t2STRBi8;
1104 else
1105 StrOpc = ARM::t2STRBi12;
1106 } else {
1107 StrOpc = ARM::STRBi12;
1108 }
Eric Christopher15418772010-10-12 05:39:06 +00001109 break;
1110 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001111 if (isThumb2) {
1112 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1113 StrOpc = ARM::t2STRHi8;
1114 else
1115 StrOpc = ARM::t2STRHi12;
1116 } else {
1117 StrOpc = ARM::STRH;
1118 useAM3 = true;
1119 }
Eric Christopher15418772010-10-12 05:39:06 +00001120 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001121 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001122 if (isThumb2) {
1123 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1124 StrOpc = ARM::t2STRi8;
1125 else
1126 StrOpc = ARM::t2STRi12;
1127 } else {
1128 StrOpc = ARM::STRi12;
1129 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001130 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001131 case MVT::f32:
1132 if (!Subtarget->hasVFP2()) return false;
1133 StrOpc = ARM::VSTRS;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001134 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001135 if (Alignment && Alignment < 4) {
1136 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1137 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1138 TII.get(ARM::VMOVRS), MoveReg)
1139 .addReg(SrcReg));
1140 SrcReg = MoveReg;
1141 VT = MVT::i32;
1142 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
1143 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001144 break;
1145 case MVT::f64:
1146 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001147 // FIXME: Unaligned stores need special handling. Doublewords require
1148 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001149 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001150 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001151
Eric Christopher56d2b722010-09-02 23:43:26 +00001152 StrOpc = ARM::VSTRD;
1153 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001154 }
Eric Christopher564857f2010-12-01 01:40:24 +00001155 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001156 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001157
Eric Christopher564857f2010-12-01 01:40:24 +00001158 // Create the base instruction, then add the operands.
1159 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1160 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001161 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001162 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001163 return true;
1164}
1165
Eric Christopher43b62be2010-09-27 06:02:23 +00001166bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001167 Value *Op0 = I->getOperand(0);
1168 unsigned SrcReg = 0;
1169
Eli Friedman4136d232011-09-02 22:33:24 +00001170 // Atomic stores need special handling.
1171 if (cast<StoreInst>(I)->isAtomic())
1172 return false;
1173
Eric Christopher564857f2010-12-01 01:40:24 +00001174 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001175 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001176 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001177 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001178
Eric Christopher1b61ef42010-09-02 01:48:11 +00001179 // Get the value to be stored into a register.
1180 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001181 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001182
Eric Christopher564857f2010-12-01 01:40:24 +00001183 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001184 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001185 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001186 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001187
Chad Rosier9eff1e32011-12-03 02:21:57 +00001188 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1189 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001190 return true;
1191}
1192
1193static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1194 switch (Pred) {
1195 // Needs two compares...
1196 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001197 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001198 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001199 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001200 return ARMCC::AL;
1201 case CmpInst::ICMP_EQ:
1202 case CmpInst::FCMP_OEQ:
1203 return ARMCC::EQ;
1204 case CmpInst::ICMP_SGT:
1205 case CmpInst::FCMP_OGT:
1206 return ARMCC::GT;
1207 case CmpInst::ICMP_SGE:
1208 case CmpInst::FCMP_OGE:
1209 return ARMCC::GE;
1210 case CmpInst::ICMP_UGT:
1211 case CmpInst::FCMP_UGT:
1212 return ARMCC::HI;
1213 case CmpInst::FCMP_OLT:
1214 return ARMCC::MI;
1215 case CmpInst::ICMP_ULE:
1216 case CmpInst::FCMP_OLE:
1217 return ARMCC::LS;
1218 case CmpInst::FCMP_ORD:
1219 return ARMCC::VC;
1220 case CmpInst::FCMP_UNO:
1221 return ARMCC::VS;
1222 case CmpInst::FCMP_UGE:
1223 return ARMCC::PL;
1224 case CmpInst::ICMP_SLT:
1225 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001226 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001227 case CmpInst::ICMP_SLE:
1228 case CmpInst::FCMP_ULE:
1229 return ARMCC::LE;
1230 case CmpInst::FCMP_UNE:
1231 case CmpInst::ICMP_NE:
1232 return ARMCC::NE;
1233 case CmpInst::ICMP_UGE:
1234 return ARMCC::HS;
1235 case CmpInst::ICMP_ULT:
1236 return ARMCC::LO;
1237 }
Eric Christopher543cf052010-09-01 22:16:27 +00001238}
1239
Eric Christopher43b62be2010-09-27 06:02:23 +00001240bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001241 const BranchInst *BI = cast<BranchInst>(I);
1242 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1243 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001244
Eric Christophere5734102010-09-03 00:35:47 +00001245 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001246
Eric Christopher0e6233b2010-10-29 21:08:19 +00001247 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1248 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001249 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001250 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001251
1252 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001253 // Try to take advantage of fallthrough opportunities.
1254 CmpInst::Predicate Predicate = CI->getPredicate();
1255 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1256 std::swap(TBB, FBB);
1257 Predicate = CmpInst::getInversePredicate(Predicate);
1258 }
1259
1260 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001261
1262 // We may not handle every CC for now.
1263 if (ARMPred == ARMCC::AL) return false;
1264
Chad Rosier75698f32011-10-26 23:17:28 +00001265 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001266 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001267 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001268
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001269 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001270 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1271 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1272 FastEmitBranch(FBB, DL);
1273 FuncInfo.MBB->addSuccessor(TBB);
1274 return true;
1275 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001276 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1277 MVT SourceVT;
1278 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001279 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001280 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001281 unsigned OpReg = getRegForValue(TI->getOperand(0));
1282 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1283 TII.get(TstOpc))
1284 .addReg(OpReg).addImm(1));
1285
1286 unsigned CCMode = ARMCC::NE;
1287 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1288 std::swap(TBB, FBB);
1289 CCMode = ARMCC::EQ;
1290 }
1291
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001292 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001293 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1294 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1295
1296 FastEmitBranch(FBB, DL);
1297 FuncInfo.MBB->addSuccessor(TBB);
1298 return true;
1299 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001300 } else if (const ConstantInt *CI =
1301 dyn_cast<ConstantInt>(BI->getCondition())) {
1302 uint64_t Imm = CI->getZExtValue();
1303 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1304 FastEmitBranch(Target, DL);
1305 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001306 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001307
Eric Christopher0e6233b2010-10-29 21:08:19 +00001308 unsigned CmpReg = getRegForValue(BI->getCondition());
1309 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001310
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001311 // We've been divorced from our compare! Our block was split, and
1312 // now our compare lives in a predecessor block. We musn't
1313 // re-compare here, as the children of the compare aren't guaranteed
1314 // live across the block boundary (we *could* check for this).
1315 // Regardless, the compare has been done in the predecessor block,
1316 // and it left a value for us in a virtual register. Ergo, we test
1317 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001318 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001319 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1320 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001321
Eric Christopher7a20a372011-04-28 16:52:09 +00001322 unsigned CCMode = ARMCC::NE;
1323 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1324 std::swap(TBB, FBB);
1325 CCMode = ARMCC::EQ;
1326 }
1327
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001328 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001329 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001330 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001331 FastEmitBranch(FBB, DL);
1332 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001333 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001334}
1335
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001336bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1337 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001338 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001339 EVT SrcVT = TLI.getValueType(Ty, true);
1340 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001341
Chad Rosierade62002011-10-26 23:25:44 +00001342 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1343 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001344 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001345
Chad Rosier2f2fe412011-11-09 03:22:02 +00001346 // Check to see if the 2nd operand is a constant that we can encode directly
1347 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001348 int Imm = 0;
1349 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001350 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001351 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1352 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001353 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1354 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1355 SrcVT == MVT::i1) {
1356 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001357 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
1358 if (Imm < 0) {
Chad Rosier6cba97c2011-11-10 01:30:39 +00001359 isNegativeImm = true;
Chad Rosier1c47de82011-11-11 06:27:41 +00001360 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001361 }
Chad Rosier1c47de82011-11-11 06:27:41 +00001362 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1363 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001364 }
1365 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1366 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1367 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001368 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001369 }
1370
Eric Christopherd43393a2010-09-08 23:13:45 +00001371 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001372 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001373 bool needsExt = false;
1374 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001375 default: return false;
1376 // TODO: Verify compares.
1377 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001378 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001379 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001380 break;
1381 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001382 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001383 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001384 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001385 case MVT::i1:
1386 case MVT::i8:
1387 case MVT::i16:
1388 needsExt = true;
1389 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001390 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001391 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001392 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001393 CmpOpc = ARM::t2CMPrr;
1394 else
1395 CmpOpc = isNegativeImm ? ARM::t2CMNzri : ARM::t2CMPri;
1396 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001397 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001398 CmpOpc = ARM::CMPrr;
1399 else
1400 CmpOpc = isNegativeImm ? ARM::CMNzri : ARM::CMPri;
1401 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001402 break;
1403 }
1404
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001405 unsigned SrcReg1 = getRegForValue(Src1Value);
1406 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001407
Duncan Sands4c0c5452011-11-28 10:31:27 +00001408 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001409 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001410 SrcReg2 = getRegForValue(Src2Value);
1411 if (SrcReg2 == 0) return false;
1412 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001413
1414 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1415 if (needsExt) {
1416 unsigned ResultReg;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001417 ResultReg = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001418 if (ResultReg == 0) return false;
1419 SrcReg1 = ResultReg;
Chad Rosier1c47de82011-11-11 06:27:41 +00001420 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001421 ResultReg = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1422 if (ResultReg == 0) return false;
1423 SrcReg2 = ResultReg;
1424 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001425 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001426
Chad Rosier1c47de82011-11-11 06:27:41 +00001427 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001428 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1429 TII.get(CmpOpc))
1430 .addReg(SrcReg1).addReg(SrcReg2));
1431 } else {
1432 MachineInstrBuilder MIB;
1433 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1434 .addReg(SrcReg1);
1435
1436 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1437 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001438 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001439 AddOptionalDefs(MIB);
1440 }
Chad Rosierade62002011-10-26 23:25:44 +00001441
1442 // For floating point we need to move the result to a comparison register
1443 // that we can then use for branches.
1444 if (Ty->isFloatTy() || Ty->isDoubleTy())
1445 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1446 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001447 return true;
1448}
1449
1450bool ARMFastISel::SelectCmp(const Instruction *I) {
1451 const CmpInst *CI = cast<CmpInst>(I);
Chad Rosierade62002011-10-26 23:25:44 +00001452 Type *Ty = CI->getOperand(0)->getType();
Chad Rosier530f7ce2011-10-26 22:47:55 +00001453
Eric Christopher229207a2010-09-29 01:14:47 +00001454 // Get the compare predicate.
1455 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001456
Eric Christopher229207a2010-09-29 01:14:47 +00001457 // We may not handle every CC for now.
1458 if (ARMPred == ARMCC::AL) return false;
1459
Chad Rosier530f7ce2011-10-26 22:47:55 +00001460 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001461 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001462 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001463
Eric Christopher229207a2010-09-29 01:14:47 +00001464 // Now set a register based on the comparison. Explicitly set the predicates
1465 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001466 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1467 TargetRegisterClass *RC = isThumb2 ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001468 : ARM::GPRRegisterClass;
1469 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001470 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001471 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosierade62002011-10-26 23:25:44 +00001472 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
Chad Rosier530f7ce2011-10-26 22:47:55 +00001473 unsigned CondReg = isFloat ? ARM::FPSCR : ARM::CPSR;
Eric Christopher229207a2010-09-29 01:14:47 +00001474 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1475 .addReg(ZeroReg).addImm(1)
1476 .addImm(ARMPred).addReg(CondReg);
1477
Eric Christophera5b1e682010-09-17 22:28:18 +00001478 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001479 return true;
1480}
1481
Eric Christopher43b62be2010-09-27 06:02:23 +00001482bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001483 // Make sure we have VFP and that we're extending float to double.
1484 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001485
Eric Christopher46203602010-09-09 00:26:48 +00001486 Value *V = I->getOperand(0);
1487 if (!I->getType()->isDoubleTy() ||
1488 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001489
Eric Christopher46203602010-09-09 00:26:48 +00001490 unsigned Op = getRegForValue(V);
1491 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001492
Eric Christopher46203602010-09-09 00:26:48 +00001493 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001494 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001495 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001496 .addReg(Op));
1497 UpdateValueMap(I, Result);
1498 return true;
1499}
1500
Eric Christopher43b62be2010-09-27 06:02:23 +00001501bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001502 // Make sure we have VFP and that we're truncating double to float.
1503 if (!Subtarget->hasVFP2()) return false;
1504
1505 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001506 if (!(I->getType()->isFloatTy() &&
1507 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001508
1509 unsigned Op = getRegForValue(V);
1510 if (Op == 0) return false;
1511
1512 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001513 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001514 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001515 .addReg(Op));
1516 UpdateValueMap(I, Result);
1517 return true;
1518}
1519
Eric Christopher43b62be2010-09-27 06:02:23 +00001520bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001521 // Make sure we have VFP.
1522 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001523
Duncan Sands1440e8b2010-11-03 11:35:31 +00001524 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001525 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001526 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001527 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001528
Chad Rosier463fe242011-11-03 02:04:59 +00001529 Value *Src = I->getOperand(0);
1530 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1531 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001532 return false;
1533
Chad Rosier463fe242011-11-03 02:04:59 +00001534 unsigned SrcReg = getRegForValue(Src);
1535 if (SrcReg == 0) return false;
1536
1537 // Handle sign-extension.
1538 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1539 EVT DestVT = MVT::i32;
1540 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, /*isZExt*/ false);
1541 if (ResultReg == 0) return false;
1542 SrcReg = ResultReg;
1543 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001544
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001545 // The conversion routine works on fp-reg to fp-reg and the operand above
1546 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001547 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001548 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001549
Eric Christopher9a040492010-09-09 18:54:59 +00001550 unsigned Opc;
1551 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1552 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001553 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001554
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001555 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001556 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1557 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001558 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001559 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001560 return true;
1561}
1562
Eric Christopher43b62be2010-09-27 06:02:23 +00001563bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001564 // Make sure we have VFP.
1565 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001566
Duncan Sands1440e8b2010-11-03 11:35:31 +00001567 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001568 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001569 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001570 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001571
Eric Christopher9a040492010-09-09 18:54:59 +00001572 unsigned Op = getRegForValue(I->getOperand(0));
1573 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001574
Eric Christopher9a040492010-09-09 18:54:59 +00001575 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001576 Type *OpTy = I->getOperand(0)->getType();
Eric Christopher9a040492010-09-09 18:54:59 +00001577 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1578 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001579 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001580
Eric Christopher022b7fb2010-10-05 23:13:24 +00001581 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1582 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001583 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1584 ResultReg)
1585 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001586
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001587 // This result needs to be in an integer register, but the conversion only
1588 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001589 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001590 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001591
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001592 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001593 return true;
1594}
1595
Eric Christopher3bbd3962010-10-11 08:27:59 +00001596bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001597 MVT VT;
1598 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001599 return false;
1600
1601 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001602 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001603 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1604
1605 unsigned CondReg = getRegForValue(I->getOperand(0));
1606 if (CondReg == 0) return false;
1607 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1608 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001609
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001610 // Check to see if we can use an immediate in the conditional move.
1611 int Imm = 0;
1612 bool UseImm = false;
1613 bool isNegativeImm = false;
1614 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1615 assert (VT == MVT::i32 && "Expecting an i32.");
1616 Imm = (int)ConstInt->getValue().getZExtValue();
1617 if (Imm < 0) {
1618 isNegativeImm = true;
1619 Imm = ~Imm;
1620 }
1621 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1622 (ARM_AM::getSOImmVal(Imm) != -1);
1623 }
1624
Duncan Sands4c0c5452011-11-28 10:31:27 +00001625 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001626 if (!UseImm) {
1627 Op2Reg = getRegForValue(I->getOperand(2));
1628 if (Op2Reg == 0) return false;
1629 }
1630
1631 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001632 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001633 .addReg(CondReg).addImm(0));
1634
1635 unsigned MovCCOpc;
1636 if (!UseImm) {
1637 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1638 } else {
1639 if (!isNegativeImm) {
1640 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1641 } else {
1642 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1643 }
1644 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001645 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001646 if (!UseImm)
1647 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1648 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1649 else
1650 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1651 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001652 UpdateValueMap(I, ResultReg);
1653 return true;
1654}
1655
Eric Christopher08637852010-09-30 22:34:19 +00001656bool ARMFastISel::SelectSDiv(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001657 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001658 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001659 if (!isTypeLegal(Ty, VT))
1660 return false;
1661
1662 // If we have integer div support we should have selected this automagically.
1663 // In case we have a real miss go ahead and return false and we'll pick
1664 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001665 if (Subtarget->hasDivide()) return false;
1666
Eric Christopher08637852010-09-30 22:34:19 +00001667 // Otherwise emit a libcall.
1668 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001669 if (VT == MVT::i8)
1670 LC = RTLIB::SDIV_I8;
1671 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001672 LC = RTLIB::SDIV_I16;
1673 else if (VT == MVT::i32)
1674 LC = RTLIB::SDIV_I32;
1675 else if (VT == MVT::i64)
1676 LC = RTLIB::SDIV_I64;
1677 else if (VT == MVT::i128)
1678 LC = RTLIB::SDIV_I128;
1679 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001680
Eric Christopher08637852010-09-30 22:34:19 +00001681 return ARMEmitLibcall(I, LC);
1682}
1683
Eric Christopher6a880d62010-10-11 08:37:26 +00001684bool ARMFastISel::SelectSRem(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001685 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001686 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001687 if (!isTypeLegal(Ty, VT))
1688 return false;
1689
1690 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1691 if (VT == MVT::i8)
1692 LC = RTLIB::SREM_I8;
1693 else if (VT == MVT::i16)
1694 LC = RTLIB::SREM_I16;
1695 else if (VT == MVT::i32)
1696 LC = RTLIB::SREM_I32;
1697 else if (VT == MVT::i64)
1698 LC = RTLIB::SREM_I64;
1699 else if (VT == MVT::i128)
1700 LC = RTLIB::SREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001701 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001702
Eric Christopher6a880d62010-10-11 08:37:26 +00001703 return ARMEmitLibcall(I, LC);
1704}
1705
Eric Christopher43b62be2010-09-27 06:02:23 +00001706bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001707 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001708
Eric Christopherbc39b822010-09-09 00:53:57 +00001709 // We can get here in the case when we want to use NEON for our fp
1710 // operations, but can't figure out how to. Just use the vfp instructions
1711 // if we have them.
1712 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001713 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001714 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1715 if (isFloat && !Subtarget->hasVFP2())
1716 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001717
Eric Christopherbc39b822010-09-09 00:53:57 +00001718 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001719 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001720 switch (ISDOpcode) {
1721 default: return false;
1722 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001723 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001724 break;
1725 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001726 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001727 break;
1728 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001729 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001730 break;
1731 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001732 unsigned Op1 = getRegForValue(I->getOperand(0));
1733 if (Op1 == 0) return false;
1734
1735 unsigned Op2 = getRegForValue(I->getOperand(1));
1736 if (Op2 == 0) return false;
1737
Eric Christopherbd6bf082010-09-09 01:02:03 +00001738 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001739 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1740 TII.get(Opc), ResultReg)
1741 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001742 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001743 return true;
1744}
1745
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001746// Call Handling Code
1747
1748// This is largely taken directly from CCAssignFnForNode - we don't support
1749// varargs in FastISel so that part has been removed.
1750// TODO: We may not support all of this.
1751CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1752 switch (CC) {
1753 default:
1754 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001755 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001756 // Ignore fastcc. Silence compiler warnings.
1757 (void)RetFastCC_ARM_APCS;
1758 (void)FastCC_ARM_APCS;
1759 // Fallthrough
1760 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001761 // Use target triple & subtarget features to do actual dispatch.
1762 if (Subtarget->isAAPCS_ABI()) {
1763 if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001764 TM.Options.FloatABIType == FloatABI::Hard)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001765 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1766 else
1767 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1768 } else
1769 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1770 case CallingConv::ARM_AAPCS_VFP:
1771 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1772 case CallingConv::ARM_AAPCS:
1773 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1774 case CallingConv::ARM_APCS:
1775 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1776 }
1777}
1778
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001779bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1780 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001781 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001782 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1783 SmallVectorImpl<unsigned> &RegArgs,
1784 CallingConv::ID CC,
1785 unsigned &NumBytes) {
1786 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001787 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001788 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1789
1790 // Get a count of how many bytes are to be pushed on the stack.
1791 NumBytes = CCInfo.getNextStackOffset();
1792
1793 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001794 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001795 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1796 TII.get(AdjStackDown))
1797 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001798
1799 // Process the args.
1800 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1801 CCValAssign &VA = ArgLocs[i];
1802 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001803 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001804
Eric Christopher4a2b3162011-01-27 05:44:56 +00001805 // We don't handle NEON/vector parameters yet.
1806 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001807 return false;
1808
Eric Christopherf9764fa2010-09-30 20:49:44 +00001809 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001810 switch (VA.getLocInfo()) {
1811 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001812 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001813 MVT DestVT = VA.getLocVT();
Chad Rosier42536af2011-11-05 20:16:15 +00001814 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1815 /*isZExt*/false);
1816 assert (ResultReg != 0 && "Failed to emit a sext");
1817 Arg = ResultReg;
Chad Rosierb74c8652011-12-02 20:25:18 +00001818 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001819 break;
1820 }
Chad Rosier42536af2011-11-05 20:16:15 +00001821 case CCValAssign::AExt:
1822 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001823 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001824 MVT DestVT = VA.getLocVT();
Chad Rosier42536af2011-11-05 20:16:15 +00001825 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1826 /*isZExt*/true);
1827 assert (ResultReg != 0 && "Failed to emit a sext");
1828 Arg = ResultReg;
Chad Rosierb74c8652011-12-02 20:25:18 +00001829 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001830 break;
1831 }
1832 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001833 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001834 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001835 assert(BC != 0 && "Failed to emit a bitcast!");
1836 Arg = BC;
1837 ArgVT = VA.getLocVT();
1838 break;
1839 }
1840 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001841 }
1842
1843 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001844 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001845 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001846 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001847 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001848 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001849 } else if (VA.needsCustom()) {
1850 // TODO: We need custom lowering for vector (v2f64) args.
1851 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001852
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001853 CCValAssign &NextVA = ArgLocs[++i];
1854
1855 // TODO: Only handle register args for now.
1856 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1857
1858 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1859 TII.get(ARM::VMOVRRD), VA.getLocReg())
1860 .addReg(NextVA.getLocReg(), RegState::Define)
1861 .addReg(Arg));
1862 RegArgs.push_back(VA.getLocReg());
1863 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001864 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001865 assert(VA.isMemLoc());
1866 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001867 Address Addr;
1868 Addr.BaseType = Address::RegBase;
1869 Addr.Base.Reg = ARM::SP;
1870 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001871
Eric Christopher0d581222010-11-19 22:30:02 +00001872 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001873 }
1874 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001875 return true;
1876}
1877
Duncan Sands1440e8b2010-11-03 11:35:31 +00001878bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001879 const Instruction *I, CallingConv::ID CC,
1880 unsigned &NumBytes) {
1881 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001882 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001883 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1884 TII.get(AdjStackUp))
1885 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001886
1887 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001888 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001889 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001890 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001891 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1892
1893 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001894 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001895 // For this move we copy into two registers and then move into the
1896 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001897 EVT DestVT = RVLocs[0].getValVT();
1898 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1899 unsigned ResultReg = createResultReg(DstRC);
1900 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1901 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001902 .addReg(RVLocs[0].getLocReg())
1903 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001904
Eric Christopher3659ac22010-10-20 08:02:24 +00001905 UsedRegs.push_back(RVLocs[0].getLocReg());
1906 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001907
Eric Christopherdccd2c32010-10-11 08:38:55 +00001908 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001909 UpdateValueMap(I, ResultReg);
1910 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001911 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001912 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00001913
1914 // Special handling for extended integers.
1915 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
1916 CopyVT = MVT::i32;
1917
Eric Christopher14df8822010-10-01 00:00:11 +00001918 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001919
Eric Christopher14df8822010-10-01 00:00:11 +00001920 unsigned ResultReg = createResultReg(DstRC);
1921 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1922 ResultReg).addReg(RVLocs[0].getLocReg());
1923 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001924
Eric Christopherdccd2c32010-10-11 08:38:55 +00001925 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001926 UpdateValueMap(I, ResultReg);
1927 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001928 }
1929
Eric Christopherdccd2c32010-10-11 08:38:55 +00001930 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001931}
1932
Eric Christopher4f512ef2010-10-22 01:28:00 +00001933bool ARMFastISel::SelectRet(const Instruction *I) {
1934 const ReturnInst *Ret = cast<ReturnInst>(I);
1935 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001936
Eric Christopher4f512ef2010-10-22 01:28:00 +00001937 if (!FuncInfo.CanLowerReturn)
1938 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001939
Eric Christopher4f512ef2010-10-22 01:28:00 +00001940 if (F.isVarArg())
1941 return false;
1942
1943 CallingConv::ID CC = F.getCallingConv();
1944 if (Ret->getNumOperands() > 0) {
1945 SmallVector<ISD::OutputArg, 4> Outs;
1946 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1947 Outs, TLI);
1948
1949 // Analyze operands of the call, assigning locations to each operand.
1950 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00001951 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00001952 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1953
1954 const Value *RV = Ret->getOperand(0);
1955 unsigned Reg = getRegForValue(RV);
1956 if (Reg == 0)
1957 return false;
1958
1959 // Only handle a single return value for now.
1960 if (ValLocs.size() != 1)
1961 return false;
1962
1963 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00001964
Eric Christopher4f512ef2010-10-22 01:28:00 +00001965 // Don't bother handling odd stuff for now.
1966 if (VA.getLocInfo() != CCValAssign::Full)
1967 return false;
1968 // Only handle register returns for now.
1969 if (!VA.isRegLoc())
1970 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00001971
1972 unsigned SrcReg = Reg + VA.getValNo();
1973 EVT RVVT = TLI.getValueType(RV->getType());
1974 EVT DestVT = VA.getValVT();
1975 // Special handling for extended integers.
1976 if (RVVT != DestVT) {
1977 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
1978 return false;
1979
1980 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
1981 return false;
1982
1983 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
1984
1985 bool isZExt = Outs[0].Flags.isZExt();
1986 unsigned ResultReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, isZExt);
1987 if (ResultReg == 0) return false;
1988 SrcReg = ResultReg;
1989 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001990
Eric Christopher4f512ef2010-10-22 01:28:00 +00001991 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00001992 unsigned DstReg = VA.getLocReg();
1993 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
1994 // Avoid a cross-class copy. This is very unlikely.
1995 if (!SrcRC->contains(DstReg))
1996 return false;
1997 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1998 DstReg).addReg(SrcReg);
1999
2000 // Mark the register as live out of the function.
2001 MRI.addLiveOut(VA.getLocReg());
2002 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002003
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002004 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002005 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2006 TII.get(RetOpc)));
2007 return true;
2008}
2009
Eric Christopher872f4a22011-02-22 01:37:10 +00002010unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
2011
Eric Christopher872f4a22011-02-22 01:37:10 +00002012 // Darwin needs the r9 versions of the opcodes.
2013 bool isDarwin = Subtarget->isTargetDarwin();
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002014 if (isThumb2) {
Eric Christopher872f4a22011-02-22 01:37:10 +00002015 return isDarwin ? ARM::tBLr9 : ARM::tBL;
2016 } else {
2017 return isDarwin ? ARM::BLr9 : ARM::BL;
2018 }
2019}
2020
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002021// A quick function that will emit a call for a named libcall in F with the
2022// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002023// can emit a call for any libcall we can produce. This is an abridged version
2024// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002025// like computed function pointers or strange arguments at call sites.
2026// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2027// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002028bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2029 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002030
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002031 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002032 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002033 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002034 if (RetTy->isVoidTy())
2035 RetVT = MVT::isVoid;
2036 else if (!isTypeLegal(RetTy, RetVT))
2037 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002038
Eric Christopher836c6242010-12-15 23:47:29 +00002039 // TODO: For now if we have long calls specified we don't handle the call.
2040 if (EnableARMLongCalls) return false;
2041
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002042 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002043 SmallVector<Value*, 8> Args;
2044 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002045 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002046 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2047 Args.reserve(I->getNumOperands());
2048 ArgRegs.reserve(I->getNumOperands());
2049 ArgVTs.reserve(I->getNumOperands());
2050 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002051 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002052 Value *Op = I->getOperand(i);
2053 unsigned Arg = getRegForValue(Op);
2054 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002055
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002056 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002057 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002058 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002059
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002060 ISD::ArgFlagsTy Flags;
2061 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2062 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002063
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002064 Args.push_back(Op);
2065 ArgRegs.push_back(Arg);
2066 ArgVTs.push_back(ArgVT);
2067 ArgFlags.push_back(Flags);
2068 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002069
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002070 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002071 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002072 unsigned NumBytes;
2073 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2074 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002075
Eric Christopher6344a5f2011-04-29 00:07:20 +00002076 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002077 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002078 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002079 unsigned CallOpc = ARMSelectCallOp(NULL);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002080 if(isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00002081 // Explicitly adding the predicate here.
2082 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2083 TII.get(CallOpc)))
2084 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00002085 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00002086 // Explicitly adding the predicate here.
2087 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2088 TII.get(CallOpc))
2089 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002090
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002091 // Add implicit physical register uses to the call.
2092 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2093 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002094
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002095 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002096 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002097 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002098
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002099 // Set all unused physreg defs as dead.
2100 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002101
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002102 return true;
2103}
2104
Chad Rosier11add262011-11-11 23:31:03 +00002105bool ARMFastISel::SelectCall(const Instruction *I,
2106 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002107 const CallInst *CI = cast<CallInst>(I);
2108 const Value *Callee = CI->getCalledValue();
2109
Chad Rosier11add262011-11-11 23:31:03 +00002110 // Can't handle inline asm.
2111 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002112
Eric Christopher52f6c032011-05-02 20:16:33 +00002113 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002114 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00002115 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00002116 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002117
Eric Christopherf9764fa2010-09-30 20:49:44 +00002118 // Check the calling convention.
2119 ImmutableCallSite CS(CI);
2120 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002121
Eric Christopherf9764fa2010-09-30 20:49:44 +00002122 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002123
Eric Christopherf9764fa2010-09-30 20:49:44 +00002124 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002125 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2126 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00002127 if (FTy->isVarArg())
2128 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002129
Eric Christopherf9764fa2010-09-30 20:49:44 +00002130 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002131 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002132 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002133 if (RetTy->isVoidTy())
2134 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002135 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2136 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002137 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002138
Eric Christopher836c6242010-12-15 23:47:29 +00002139 // TODO: For now if we have long calls specified we don't handle the call.
2140 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00002141
Eric Christopherf9764fa2010-09-30 20:49:44 +00002142 // Set up the argument vectors.
2143 SmallVector<Value*, 8> Args;
2144 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002145 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002146 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2147 Args.reserve(CS.arg_size());
2148 ArgRegs.reserve(CS.arg_size());
2149 ArgVTs.reserve(CS.arg_size());
2150 ArgFlags.reserve(CS.arg_size());
2151 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2152 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002153 // If we're lowering a memory intrinsic instead of a regular call, skip the
2154 // last two arguments, which shouldn't be passed to the underlying function.
2155 if (IntrMemName && e-i <= 2)
2156 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002157
Eric Christopherf9764fa2010-09-30 20:49:44 +00002158 ISD::ArgFlagsTy Flags;
2159 unsigned AttrInd = i - CS.arg_begin() + 1;
2160 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2161 Flags.setSExt();
2162 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2163 Flags.setZExt();
2164
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002165 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002166 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2167 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2168 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2169 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2170 return false;
2171
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002172 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002173 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002174 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2175 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002176 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002177
2178 unsigned Arg = getRegForValue(*i);
2179 if (Arg == 0)
2180 return false;
2181
Eric Christopherf9764fa2010-09-30 20:49:44 +00002182 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2183 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002184
Eric Christopherf9764fa2010-09-30 20:49:44 +00002185 Args.push_back(*i);
2186 ArgRegs.push_back(Arg);
2187 ArgVTs.push_back(ArgVT);
2188 ArgFlags.push_back(Flags);
2189 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002190
Eric Christopherf9764fa2010-09-30 20:49:44 +00002191 // Handle the arguments now that we've gotten them.
2192 SmallVector<unsigned, 4> RegArgs;
2193 unsigned NumBytes;
2194 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2195 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002196
Eric Christopher6344a5f2011-04-29 00:07:20 +00002197 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002198 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002199 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002200 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00002201 // Explicitly adding the predicate here.
Chad Rosier9eb67482011-11-13 09:44:21 +00002202 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002203 // Explicitly adding the predicate here.
2204 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier11add262011-11-11 23:31:03 +00002205 TII.get(CallOpc)));
Chad Rosier9eb67482011-11-13 09:44:21 +00002206 if (!IntrMemName)
2207 MIB.addGlobalAddress(GV, 0, 0);
2208 else
2209 MIB.addExternalSymbol(IntrMemName, 0);
2210 } else {
2211 if (!IntrMemName)
2212 // Explicitly adding the predicate here.
2213 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2214 TII.get(CallOpc))
2215 .addGlobalAddress(GV, 0, 0));
2216 else
2217 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2218 TII.get(CallOpc))
2219 .addExternalSymbol(IntrMemName, 0));
2220 }
Chad Rosier11add262011-11-11 23:31:03 +00002221
Eric Christopherf9764fa2010-09-30 20:49:44 +00002222 // Add implicit physical register uses to the call.
2223 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2224 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002225
Eric Christopherf9764fa2010-09-30 20:49:44 +00002226 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002227 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002228 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002229
Eric Christopherf9764fa2010-09-30 20:49:44 +00002230 // Set all unused physreg defs as dead.
2231 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002232
Eric Christopherf9764fa2010-09-30 20:49:44 +00002233 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002234}
2235
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002236bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002237 return Len <= 16;
2238}
2239
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002240bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002241 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002242 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002243 return false;
2244
2245 // We don't care about alignment here since we just emit integer accesses.
2246 while (Len) {
2247 MVT VT;
2248 if (Len >= 4)
2249 VT = MVT::i32;
2250 else if (Len >= 2)
2251 VT = MVT::i16;
2252 else {
2253 assert(Len == 1);
2254 VT = MVT::i8;
2255 }
2256
2257 bool RV;
2258 unsigned ResultReg;
2259 RV = ARMEmitLoad(VT, ResultReg, Src);
2260 assert (RV = true && "Should be able to handle this load.");
2261 RV = ARMEmitStore(VT, ResultReg, Dest);
2262 assert (RV = true && "Should be able to handle this store.");
2263
2264 unsigned Size = VT.getSizeInBits()/8;
2265 Len -= Size;
2266 Dest.Offset += Size;
2267 Src.Offset += Size;
2268 }
2269
2270 return true;
2271}
2272
Chad Rosier11add262011-11-11 23:31:03 +00002273bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2274 // FIXME: Handle more intrinsics.
2275 switch (I.getIntrinsicID()) {
2276 default: return false;
2277 case Intrinsic::memcpy:
2278 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002279 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2280 // Don't handle volatile.
2281 if (MTI.isVolatile())
2282 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002283
2284 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2285 // we would emit dead code because we don't currently handle memmoves.
2286 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2287 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002288 // Small memcpy's are common enough that we want to do them without a call
2289 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002290 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002291 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002292 Address Dest, Src;
2293 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2294 !ARMComputeAddress(MTI.getRawSource(), Src))
2295 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002296 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002297 return true;
2298 }
2299 }
Chad Rosier11add262011-11-11 23:31:03 +00002300
2301 if (!MTI.getLength()->getType()->isIntegerTy(32))
2302 return false;
2303
2304 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2305 return false;
2306
2307 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2308 return SelectCall(&I, IntrMemName);
2309 }
2310 case Intrinsic::memset: {
2311 const MemSetInst &MSI = cast<MemSetInst>(I);
2312 // Don't handle volatile.
2313 if (MSI.isVolatile())
2314 return false;
2315
2316 if (!MSI.getLength()->getType()->isIntegerTy(32))
2317 return false;
2318
2319 if (MSI.getDestAddressSpace() > 255)
2320 return false;
2321
2322 return SelectCall(&I, "memset");
2323 }
2324 }
2325 return false;
2326}
2327
Chad Rosier0d7b2312011-11-02 00:18:48 +00002328bool ARMFastISel::SelectTrunc(const Instruction *I) {
2329 // The high bits for a type smaller than the register size are assumed to be
2330 // undefined.
2331 Value *Op = I->getOperand(0);
2332
2333 EVT SrcVT, DestVT;
2334 SrcVT = TLI.getValueType(Op->getType(), true);
2335 DestVT = TLI.getValueType(I->getType(), true);
2336
2337 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2338 return false;
2339 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2340 return false;
2341
2342 unsigned SrcReg = getRegForValue(Op);
2343 if (!SrcReg) return false;
2344
2345 // Because the high bits are undefined, a truncate doesn't generate
2346 // any code.
2347 UpdateValueMap(I, SrcReg);
2348 return true;
2349}
2350
Chad Rosier87633022011-11-02 17:20:24 +00002351unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2352 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002353 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002354 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002355
2356 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002357 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002358 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002359 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002360 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002361 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002362 if (!Subtarget->hasV6Ops()) return 0;
2363 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002364 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002365 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002366 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002367 break;
2368 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002369 if (!Subtarget->hasV6Ops()) return 0;
2370 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002371 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002372 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002373 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002374 break;
2375 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002376 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002377 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002378 isBoolZext = true;
2379 break;
2380 }
Chad Rosier87633022011-11-02 17:20:24 +00002381 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002382 }
2383
Chad Rosier87633022011-11-02 17:20:24 +00002384 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002385 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002386 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002387 .addReg(SrcReg);
2388 if (isBoolZext)
2389 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002390 else
2391 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002392 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002393 return ResultReg;
2394}
2395
2396bool ARMFastISel::SelectIntExt(const Instruction *I) {
2397 // On ARM, in general, integer casts don't involve legal types; this code
2398 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002399 Type *DestTy = I->getType();
2400 Value *Src = I->getOperand(0);
2401 Type *SrcTy = Src->getType();
2402
2403 EVT SrcVT, DestVT;
2404 SrcVT = TLI.getValueType(SrcTy, true);
2405 DestVT = TLI.getValueType(DestTy, true);
2406
2407 bool isZExt = isa<ZExtInst>(I);
2408 unsigned SrcReg = getRegForValue(Src);
2409 if (!SrcReg) return false;
2410
2411 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2412 if (ResultReg == 0) return false;
2413 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002414 return true;
2415}
2416
Eric Christopher56d2b722010-09-02 23:43:26 +00002417// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002418bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002419
Eric Christopherab695882010-07-21 22:26:11 +00002420 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002421 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002422 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002423 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002424 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002425 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002426 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002427 case Instruction::ICmp:
2428 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002429 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002430 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002431 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002432 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002433 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002434 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00002435 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002436 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00002437 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00002438 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00002439 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002440 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00002441 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002442 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00002443 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002444 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00002445 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00002446 case Instruction::SRem:
2447 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002448 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002449 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2450 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002451 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002452 case Instruction::Select:
2453 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002454 case Instruction::Ret:
2455 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002456 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002457 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002458 case Instruction::ZExt:
2459 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002460 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002461 default: break;
2462 }
2463 return false;
2464}
2465
Chad Rosierb29b9502011-11-13 02:23:59 +00002466/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2467/// vreg is being provided by the specified load instruction. If possible,
2468/// try to fold the load as an operand to the instruction, returning true if
2469/// successful.
2470bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2471 const LoadInst *LI) {
2472 // Verify we have a legal type before going any further.
2473 MVT VT;
2474 if (!isLoadTypeLegal(LI->getType(), VT))
2475 return false;
2476
2477 // Combine load followed by zero- or sign-extend.
2478 // ldrb r1, [r0] ldrb r1, [r0]
2479 // uxtb r2, r1 =>
2480 // mov r3, r2 mov r3, r1
2481 bool isZExt = true;
2482 switch(MI->getOpcode()) {
2483 default: return false;
2484 case ARM::SXTH:
2485 case ARM::t2SXTH:
2486 isZExt = false;
2487 case ARM::UXTH:
2488 case ARM::t2UXTH:
2489 if (VT != MVT::i16)
2490 return false;
2491 break;
2492 case ARM::SXTB:
2493 case ARM::t2SXTB:
2494 isZExt = false;
2495 case ARM::UXTB:
2496 case ARM::t2UXTB:
2497 if (VT != MVT::i8)
2498 return false;
2499 break;
2500 }
2501 // See if we can handle this address.
2502 Address Addr;
2503 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
2504
2505 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002506 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002507 return false;
2508 MI->eraseFromParent();
2509 return true;
2510}
2511
Eric Christopherab695882010-07-21 22:26:11 +00002512namespace llvm {
2513 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00002514 // Completely untested on non-darwin.
2515 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002516
Eric Christopheraaa8df42010-11-02 01:21:28 +00002517 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002518 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002519 if (Subtarget->isTargetDarwin() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002520 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002521 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002522 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002523 }
2524}