blob: ba5aab7d4f24b4b6bb4d88c72a46937841025a6c [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00007//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Dan Gohmanc76909a2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000040]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000043]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056def SDT_PPCnop : SDTypeProfile<0, 0, []>;
57
Chris Lattner51269842006-03-01 05:50:56 +000058//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000059// PowerPC specific DAG Nodes.
60//
61
62def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
63def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
64def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000065def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
66 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000067
Dale Johannesen6eaeff22007-10-10 01:01:31 +000068// This sequence is used for long double->int conversions. It changes the
69// bits in the FPSCR which is not modelled.
70def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
71 [SDNPOutFlag]>;
72def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
73 [SDNPInFlag, SDNPOutFlag]>;
74def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
75 [SDNPInFlag, SDNPOutFlag]>;
76def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
77 [SDNPInFlag, SDNPOutFlag]>;
78def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
79 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
80 SDTCisVT<3, f64>]>,
81 [SDNPInFlag]>;
82
Chris Lattner9c73f092005-10-25 20:55:47 +000083def PPCfsel : SDNode<"PPCISD::FSEL",
84 // Type constraint for fsel.
85 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
86 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000087
Nate Begeman993aeb22005-12-13 22:55:22 +000088def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
89def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000090def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000091def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
92def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000093
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000094def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000095
Chris Lattner4172b102005-12-06 02:10:38 +000096// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
97// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +000098def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
99def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
100def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000101
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000102def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000103def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
104 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000105
Chris Lattner937a79d2005-12-04 19:01:59 +0000106// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000107def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Evan Chengbb7b8442006-08-11 09:03:33 +0000108 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000109def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000110 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000111
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000112def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000113def PPCcall_Darwin : SDNode<"PPCISD::CALL_Darwin", SDT_PPCCall,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000114 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
115 SDNPVariadic]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000116def PPCcall_SVR4 : SDNode<"PPCISD::CALL_SVR4", SDT_PPCCall,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000117 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
118 SDNPVariadic]>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000119def PPCnop : SDNode<"PPCISD::NOP", SDT_PPCnop, [SDNPInFlag, SDNPOutFlag]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000120def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
121 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
122def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
123 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
124def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
125 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000126def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
127 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000128def PPCbctrl_Darwin : SDNode<"PPCISD::BCTRL_Darwin", SDTNone,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000129 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
130 SDNPVariadic]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000131
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000132def PPCbctrl_SVR4 : SDNode<"PPCISD::BCTRL_SVR4", SDTNone,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000133 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
134 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000135
Chris Lattner48be23c2008-01-15 22:02:54 +0000136def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000137 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000138
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000139def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000140 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000141
Chris Lattnera17b1552006-03-31 05:13:27 +0000142def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
143def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000144
Chris Lattner90564f22006-04-18 17:59:36 +0000145def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
146 [SDNPHasChain, SDNPOptInFlag]>;
147
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000148def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
149 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000150def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
151 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000152
Evan Cheng53301922008-07-12 02:23:19 +0000153// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000154def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
155 [SDNPHasChain, SDNPMayLoad]>;
156def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
157 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000158
Jim Laskey2f616bf2006-11-16 22:43:37 +0000159// Instructions to support dynamic alloca.
160def SDTDynOp : SDTypeProfile<1, 2, []>;
161def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
162
Chris Lattner47f01f12005-09-08 19:50:41 +0000163//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000164// PowerPC specific transformation functions and pattern fragments.
165//
Nate Begeman8d948322005-10-19 01:12:32 +0000166
Nate Begeman2d5aff72005-10-19 18:42:01 +0000167def SHL32 : SDNodeXForm<imm, [{
168 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000169 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000170}]>;
171
Nate Begeman2d5aff72005-10-19 18:42:01 +0000172def SRL32 : SDNodeXForm<imm, [{
173 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000175}]>;
176
Chris Lattner2eb25172005-09-09 00:39:56 +0000177def LO16 : SDNodeXForm<imm, [{
178 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000179 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000180}]>;
181
182def HI16 : SDNodeXForm<imm, [{
183 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000184 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000185}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000186
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000187def HA16 : SDNodeXForm<imm, [{
188 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000189 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000190 return getI32Imm((Val - (signed short)Val) >> 16);
191}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000192def MB : SDNodeXForm<imm, [{
193 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000194 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000195 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000196 return getI32Imm(mb);
197}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000198
Nate Begemanf42f1332006-09-22 05:01:56 +0000199def ME : SDNodeXForm<imm, [{
200 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000201 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000202 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000203 return getI32Imm(me);
204}]>;
205def maskimm32 : PatLeaf<(imm), [{
206 // maskImm predicate - True if immediate is a run of ones.
207 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000210 else
211 return false;
212}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000213
Chris Lattner3e63ead2005-09-08 17:33:10 +0000214def immSExt16 : PatLeaf<(imm), [{
215 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
216 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000219 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000221}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000222def immZExt16 : PatLeaf<(imm), [{
223 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
224 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000226}], LO16>;
227
Chris Lattner0ea70b22006-06-20 22:34:10 +0000228// imm16Shifted* - These match immediates where the low 16-bits are zero. There
229// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
230// identical in 32-bit mode, but in 64-bit mode, they return true if the
231// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
232// clear).
233def imm16ShiftedZExt : PatLeaf<(imm), [{
234 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
235 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000237}], HI16>;
238
239def imm16ShiftedSExt : PatLeaf<(imm), [{
240 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
241 // immediate are set. Used by instructions like 'addis'. Identical to
242 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000243 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000245 return true;
246 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000247 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000248}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000249
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000250
Chris Lattner47f01f12005-09-08 19:50:41 +0000251//===----------------------------------------------------------------------===//
252// PowerPC Flag Definitions.
253
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000254class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000255class isDOT {
256 list<Register> Defs = [CR0];
257 bit RC = 1;
258}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000259
Chris Lattner302bf9c2006-11-08 02:13:12 +0000260class RegConstraint<string C> {
261 string Constraints = C;
262}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000263class NoEncode<string E> {
264 string DisableEncoding = E;
265}
Chris Lattner47f01f12005-09-08 19:50:41 +0000266
267
268//===----------------------------------------------------------------------===//
269// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000270
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000271def s5imm : Operand<i32> {
272 let PrintMethod = "printS5ImmOperand";
273}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000274def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000275 let PrintMethod = "printU5ImmOperand";
276}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000277def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000278 let PrintMethod = "printU6ImmOperand";
279}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000280def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000281 let PrintMethod = "printS16ImmOperand";
282}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000283def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000284 let PrintMethod = "printU16ImmOperand";
285}
Chris Lattner841d12d2005-10-18 16:51:22 +0000286def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
287 let PrintMethod = "printS16X4ImmOperand";
288}
Chris Lattner1e484782005-12-04 18:42:54 +0000289def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000290 let PrintMethod = "printBranchOperand";
291}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000292def calltarget : Operand<iPTR> {
Chris Lattnera9d9ab92010-11-15 05:57:53 +0000293 let EncoderMethod = "getCallTargetEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000294}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000295def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000296 let PrintMethod = "printAbsAddrOperand";
297}
Chris Lattnera04084e2010-11-15 04:51:55 +0000298def piclabel: Operand<iPTR> {}
Nate Begemaned428532004-09-04 05:00:00 +0000299def symbolHi: Operand<i32> {
300 let PrintMethod = "printSymbolHi";
301}
302def symbolLo: Operand<i32> {
303 let PrintMethod = "printSymbolLo";
304}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000305def crbitm: Operand<i8> {
306 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000307 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000308}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000309// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000310def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000311 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000312 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000313}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000314def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000315 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000316 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000317}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000318def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000319 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000320 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000321}
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000322def tocentry : Operand<iPTR> {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000323 let MIOperandInfo = (ops i32imm:$imm);
324}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000325
Chris Lattner6fc40072006-11-04 05:42:48 +0000326// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000327// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000328def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begemanba8d51c2008-02-13 02:58:33 +0000329 (ops (i32 20), (i32 zero_reg))> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000330 let PrintMethod = "printPredicateOperand";
331}
Chris Lattner0638b262006-11-03 23:53:25 +0000332
Chris Lattnera613d262006-01-12 02:05:36 +0000333// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000334def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
335def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
336def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
337def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000338
Chris Lattner74531e42006-11-16 00:41:37 +0000339/// This is just the offset part of iaddr, used for preinc.
340def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000341
Evan Cheng8c75ef92005-12-14 22:07:12 +0000342//===----------------------------------------------------------------------===//
343// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000344def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Cheng152b7e12007-10-23 06:42:42 +0000345def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
346def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000347
Chris Lattner6a5339b2006-11-14 18:44:47 +0000348
Chris Lattner47f01f12005-09-08 19:50:41 +0000349//===----------------------------------------------------------------------===//
350// PowerPC Instruction Definitions.
351
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000352// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000353
Chris Lattner88d211f2006-03-12 09:13:49 +0000354let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000355let Defs = [R1], Uses = [R1] in {
Chris Lattnerab638642010-11-15 03:48:58 +0000356def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000357 [(callseq_start timm:$amt)]>;
Chris Lattnerab638642010-11-15 03:48:58 +0000358def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000359 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000360}
Chris Lattner1877ec92006-03-13 21:52:10 +0000361
Evan Cheng64d80e32007-07-19 01:14:50 +0000362def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000363 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000364}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000365
Evan Cheng071a2792007-09-11 19:55:27 +0000366let Defs = [R1], Uses = [R1] in
Chris Lattnerab638642010-11-15 03:48:58 +0000367def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000368 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000369 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000370
Dan Gohman533297b2009-10-29 18:10:34 +0000371// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
372// instruction selection into a branch sequence.
373let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000374 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000375 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000376 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000377 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000378 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000379 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000380 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000381 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000382 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000383 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000384 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000385 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000386 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000387 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000388 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000389 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000390}
391
Bill Wendling7194aaf2008-03-03 22:19:16 +0000392// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
393// scavenge a register for it.
394def SPILL_CR : Pseudo<(outs), (ins GPRC:$cond, memri:$F),
Chris Lattnerab638642010-11-15 03:48:58 +0000395 "", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000396
Evan Chengffbacca2007-07-21 00:34:19 +0000397let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Dale Johannesenb384ab92008-10-29 18:26:45 +0000398 let isReturn = 1, Uses = [LR, RM] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000399 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000400 "b${p:cc}lr ${p:reg}", BrB,
401 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000402 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000403 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000404}
405
Chris Lattner7a823bd2005-02-15 20:26:49 +0000406let Defs = [LR] in
Chris Lattnerab638642010-11-15 03:48:58 +0000407 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000408 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000409
Evan Chengffbacca2007-07-21 00:34:19 +0000410let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000411 let isBarrier = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000412 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000413 "b $dst", BrB,
414 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000415 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000416
Chris Lattner18258c62006-11-17 22:37:34 +0000417 // BCC represents an arbitrary conditional branch on a predicate.
418 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
419 // a two-value operand where a dag node expects two operands. :(
Evan Cheng64d80e32007-07-19 01:14:50 +0000420 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Chris Lattner54e853b2006-11-18 00:32:03 +0000421 "b${cond:cc} ${cond:reg}, $dst"
422 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000423}
424
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000425// Darwin ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000426let isCall = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000427 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000428 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
429 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000430 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000431 LR,CTR,
Jakob Stoklund Olesene5319202010-01-05 21:38:37 +0000432 CR0,CR1,CR5,CR6,CR7,CARRY] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000433 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000434 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000435 def BL_Darwin : IForm<18, 0, 1,
436 (outs), (ins calltarget:$func, variable_ops),
437 "bl $func", BrB, []>; // See Pat patterns below.
438 def BLA_Darwin : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000439 (outs), (ins aaddr:$func, variable_ops),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000440 "bla $func", BrB, [(PPCcall_Darwin (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000441 }
442 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000443 def BCTRL_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
444 (outs), (ins variable_ops),
445 "bctrl", BrB,
446 [(PPCbctrl_Darwin)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000447 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000448}
449
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000450// SVR4 ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000451let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000452 // All calls clobber the non-callee saved registers...
Tilmann Schellerffd02002009-07-03 06:45:56 +0000453 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
454 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000455 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
456 LR,CTR,
Jakob Stoklund Olesene5319202010-01-05 21:38:37 +0000457 CR0,CR1,CR5,CR6,CR7,CARRY] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000458 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000459 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000460 def BL_SVR4 : IForm<18, 0, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000461 (outs), (ins calltarget:$func, variable_ops),
462 "bl $func", BrB, []>; // See Pat patterns below.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000463 def BLA_SVR4 : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000464 (outs), (ins aaddr:$func, variable_ops),
465 "bla $func", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000466 [(PPCcall_SVR4 (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000467 }
468 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000469 def BCTRL_SVR4 : XLForm_2_ext<19, 528, 20, 0, 1,
470 (outs), (ins variable_ops),
471 "bctrl", BrB,
472 [(PPCbctrl_SVR4)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000473 }
Misha Brukman5fa2b022004-06-29 23:37:36 +0000474}
475
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000476
Dale Johannesenb384ab92008-10-29 18:26:45 +0000477let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000478def TCRETURNdi :Pseudo< (outs),
479 (ins calltarget:$dst, i32imm:$offset, variable_ops),
480 "#TC_RETURNd $dst $offset",
481 []>;
482
483
Dale Johannesenb384ab92008-10-29 18:26:45 +0000484let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000485def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
486 "#TC_RETURNa $func $offset",
487 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
488
Dale Johannesenb384ab92008-10-29 18:26:45 +0000489let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000490def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset, variable_ops),
491 "#TC_RETURNr $dst $offset",
492 []>;
493
494
495let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000496 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000497def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
498 Requires<[In32BitMode]>;
499
500
501
502let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000503 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000504def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
505 "b $dst", BrB,
506 []>;
507
508
509let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000510 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000511def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
512 "ba $dst", BrB,
513 []>;
514
515
Chris Lattner001db452006-06-06 21:29:23 +0000516// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000517def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000518 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
519 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000520def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000521 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
522 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000523def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000524 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
525 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000526def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000527 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
528 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000529def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000530 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
531 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000532def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000533 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
534 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000535def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000536 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
537 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000538def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000539 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
540 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000541
Evan Cheng53301922008-07-12 02:23:19 +0000542// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000543let usesCustomInserter = 1 in {
Evan Cheng53301922008-07-12 02:23:19 +0000544 let Uses = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000545 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000546 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000547 [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>;
548 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000549 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000550 [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>;
551 def ATOMIC_LOAD_AND_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000552 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000553 [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>;
554 def ATOMIC_LOAD_OR_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000555 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000556 [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>;
557 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000558 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000559 [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>;
560 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000561 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000562 [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>;
563 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000564 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000565 [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>;
566 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000567 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000568 [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>;
569 def ATOMIC_LOAD_AND_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000570 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000571 [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>;
572 def ATOMIC_LOAD_OR_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000573 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000574 [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>;
575 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000576 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000577 [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>;
578 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000579 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000580 [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000581 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000582 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000583 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000584 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000585 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000586 [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>;
587 def ATOMIC_LOAD_AND_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000588 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000589 [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>;
590 def ATOMIC_LOAD_OR_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000591 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000592 [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>;
593 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000594 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000595 [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>;
596 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000597 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000598 [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>;
599
Dale Johannesen97efa362008-08-28 17:53:09 +0000600 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000601 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000602 [(set GPRC:$dst,
603 (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
604 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000605 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000606 [(set GPRC:$dst,
607 (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000608 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000609 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000610 [(set GPRC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000611 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000612
Dale Johannesen97efa362008-08-28 17:53:09 +0000613 def ATOMIC_SWAP_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000614 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000615 [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>;
616 def ATOMIC_SWAP_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000617 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000618 [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000619 def ATOMIC_SWAP_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000620 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000621 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000622 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000623}
624
Evan Cheng53301922008-07-12 02:23:19 +0000625// Instructions to support atomic operations
626def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
627 "lwarx $rD, $src", LdStLWARX,
628 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
629
630let Defs = [CR0] in
631def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
632 "stwcx. $rS, $dst", LdStSTWCX,
633 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
634 isDOT;
635
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000636let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Nate Begeman1db3c922008-08-11 17:36:31 +0000637def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStGeneral, [(trap)]>;
638
Chris Lattner26e552b2006-11-14 19:19:53 +0000639//===----------------------------------------------------------------------===//
640// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000641//
Chris Lattner26e552b2006-11-14 19:19:53 +0000642
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000643// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000644let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000645def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000646 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000647 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000648def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000649 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000650 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000651 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000652def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000653 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000654 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000655def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000656 "lwz $rD, $src", LdStGeneral,
657 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000658
Evan Cheng64d80e32007-07-19 01:14:50 +0000659def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000660 "lfs $rD, $src", LdStLFDU,
661 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000662def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000663 "lfd $rD, $src", LdStLFD,
664 [(set F8RC:$rD, (load iaddr:$src))]>;
665
Chris Lattner4eab7142006-11-10 02:08:47 +0000666
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000667// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000668let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000669def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000670 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000671 []>, RegConstraint<"$addr.reg = $ea_result">,
672 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000673
Evan Chengcaf778a2007-08-01 23:07:38 +0000674def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000675 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000676 []>, RegConstraint<"$addr.reg = $ea_result">,
677 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000678
Evan Chengcaf778a2007-08-01 23:07:38 +0000679def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000680 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000681 []>, RegConstraint<"$addr.reg = $ea_result">,
682 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000683
Evan Chengcaf778a2007-08-01 23:07:38 +0000684def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000685 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000686 []>, RegConstraint<"$addr.reg = $ea_result">,
687 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000688
Evan Chengcaf778a2007-08-01 23:07:38 +0000689def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000690 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000691 []>, RegConstraint<"$addr.reg = $ea_result">,
692 NoEncode<"$ea_result">;
693
Evan Chengcaf778a2007-08-01 23:07:38 +0000694def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000695 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000696 []>, RegConstraint<"$addr.reg = $ea_result">,
697 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000698}
Dan Gohman41474ba2008-12-03 02:30:17 +0000699}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000700
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000701// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000702//
Dan Gohman15511cf2008-12-03 18:15:48 +0000703let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000704def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000705 "lbzx $rD, $src", LdStGeneral,
706 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000707def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000708 "lhax $rD, $src", LdStLHA,
709 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
710 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000711def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000712 "lhzx $rD, $src", LdStGeneral,
713 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000714def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000715 "lwzx $rD, $src", LdStGeneral,
716 [(set GPRC:$rD, (load xaddr:$src))]>;
717
718
Evan Cheng64d80e32007-07-19 01:14:50 +0000719def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000720 "lhbrx $rD, $src", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000721 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000722def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000723 "lwbrx $rD, $src", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000724 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000725
Evan Cheng64d80e32007-07-19 01:14:50 +0000726def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000727 "lfsx $frD, $src", LdStLFDU,
728 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000729def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000730 "lfdx $frD, $src", LdStLFDU,
731 [(set F8RC:$frD, (load xaddr:$src))]>;
732}
733
734//===----------------------------------------------------------------------===//
735// PPC32 Store Instructions.
736//
737
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000738// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000739let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000740def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000741 "stb $rS, $src", LdStGeneral,
742 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000743def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000744 "sth $rS, $src", LdStGeneral,
745 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000746def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000747 "stw $rS, $src", LdStGeneral,
748 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000749def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000750 "stfs $rS, $dst", LdStUX,
751 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000752def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000753 "stfd $rS, $dst", LdStUX,
754 [(store F8RC:$rS, iaddr:$dst)]>;
755}
756
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000757// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000758let PPC970_Unit = 2 in {
Evan Chengd5f181a2007-07-20 00:20:46 +0000759def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000760 symbolLo:$ptroff, ptr_rc:$ptrreg),
761 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000762 [(set ptr_rc:$ea_res,
763 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
764 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000765 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000766def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000767 symbolLo:$ptroff, ptr_rc:$ptrreg),
768 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000769 [(set ptr_rc:$ea_res,
770 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
771 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000772 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000773def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000774 symbolLo:$ptroff, ptr_rc:$ptrreg),
775 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000776 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
777 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000778 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000779def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000780 symbolLo:$ptroff, ptr_rc:$ptrreg),
781 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000782 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
783 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000784 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000785def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000786 symbolLo:$ptroff, ptr_rc:$ptrreg),
787 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000788 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
789 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000790 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000791}
792
793
Chris Lattner26e552b2006-11-14 19:19:53 +0000794// Indexed (r+r) Stores.
795//
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000796let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000797def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000798 "stbx $rS, $dst", LdStGeneral,
799 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
800 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000801def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000802 "sthx $rS, $dst", LdStGeneral,
803 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
804 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000805def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000806 "stwx $rS, $dst", LdStGeneral,
807 [(store GPRC:$rS, xaddr:$dst)]>,
808 PPC970_DGroup_Cracked;
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000809
Chris Lattner2e48a702008-01-06 08:36:04 +0000810let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000811def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattner26e552b2006-11-14 19:19:53 +0000812 "stwux $rS, $rA, $rB", LdStGeneral,
813 []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000814}
Evan Cheng64d80e32007-07-19 01:14:50 +0000815def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000816 "sthbrx $rS, $dst", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000817 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000818 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000819def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000820 "stwbrx $rS, $dst", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000821 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000822 PPC970_DGroup_Cracked;
823
Evan Cheng64d80e32007-07-19 01:14:50 +0000824def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000825 "stfiwx $frS, $dst", LdStUX,
826 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000827
Evan Cheng64d80e32007-07-19 01:14:50 +0000828def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000829 "stfsx $frS, $dst", LdStUX,
830 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000831def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000832 "stfdx $frS, $dst", LdStUX,
833 [(store F8RC:$frS, xaddr:$dst)]>;
834}
835
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000836def SYNC : XForm_24_sync<31, 598, (outs), (ins),
837 "sync", LdStSync,
838 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000839
840//===----------------------------------------------------------------------===//
841// PPC32 Arithmetic Instructions.
842//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000843
Chris Lattner88d211f2006-03-12 09:13:49 +0000844let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000845def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000846 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000847 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000848let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000849def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000850 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000851 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
852 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000853def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000854 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000855 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000856}
Evan Cheng64d80e32007-07-19 01:14:50 +0000857def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000858 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000859 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000860def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000861 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000862 [(set GPRC:$rD, (add GPRC:$rA,
863 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000864def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000865 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000866 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000867let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000868def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000869 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000870 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000871}
Bill Wendling0f940c92007-12-07 21:42:31 +0000872
Chris Lattnerdd415272008-01-10 05:45:39 +0000873let isReMaterializable = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +0000874 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
875 "li $rD, $imm", IntGeneral,
876 [(set GPRC:$rD, immSExt16:$imm)]>;
877 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
878 "lis $rD, $imm", IntGeneral,
879 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
880}
Chris Lattner88d211f2006-03-12 09:13:49 +0000881}
Chris Lattner26e552b2006-11-14 19:19:53 +0000882
Chris Lattner88d211f2006-03-12 09:13:49 +0000883let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000884def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000885 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000886 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
887 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000888def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000889 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000890 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000891 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000892def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000893 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000894 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000895def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000896 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000897 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000898def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000899 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000900 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000901def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000902 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000903 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000904def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000905 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000906def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000907 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000908def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000909 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000910}
Nate Begemaned428532004-09-04 05:00:00 +0000911
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000912
Chris Lattner88d211f2006-03-12 09:13:49 +0000913let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000914def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000915 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000916 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000917def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000918 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000919 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000920def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000921 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000922 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000923def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000924 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000925 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000926def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000927 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000928 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000929def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000930 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000931 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000932def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000933 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000934 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000935def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000936 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000937 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000938def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000939 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000940 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000941def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000942 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000943 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000944let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000945def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000946 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000947 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000948}
Dale Johannesen8dffc812009-09-18 20:15:22 +0000949}
Chris Lattner26e552b2006-11-14 19:19:53 +0000950
Chris Lattner88d211f2006-03-12 09:13:49 +0000951let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +0000952let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000953def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000954 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000955 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000956}
Evan Cheng64d80e32007-07-19 01:14:50 +0000957def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000958 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000959 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000960def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000961 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000962 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000963def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000964 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000965 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000966
Evan Cheng64d80e32007-07-19 01:14:50 +0000967def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000968 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000969def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000970 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000971}
972let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000973//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000974// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000975def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000976 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000977def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000978 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000979
Dale Johannesenb384ab92008-10-29 18:26:45 +0000980let Uses = [RM] in {
981 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
982 "fctiwz $frD, $frB", FPGeneral,
983 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
984 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
985 "frsp $frD, $frB", FPGeneral,
986 [(set F4RC:$frD, (fround F8RC:$frB))]>;
987 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
988 "fsqrt $frD, $frB", FPSqrt,
989 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
990 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
991 "fsqrts $frD, $frB", FPSqrt,
992 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
993 }
Chris Lattner88d211f2006-03-12 09:13:49 +0000994}
Chris Lattner919c0322005-10-01 01:35:02 +0000995
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +0000996/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000997/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000998/// that they will fill slots (which could cause the load of a LSU reject to
999/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001000def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1001 "fmr $frD, $frB", FPGeneral,
1002 []>, // (set F4RC:$frD, F4RC:$frB)
1003 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001004
Chris Lattner88d211f2006-03-12 09:13:49 +00001005let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001006// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001007def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001008 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001009 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001010def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001011 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001012 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001013def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001014 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001015 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001016def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001017 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001018 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001019def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001020 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001021 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001022def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001023 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001024 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001025}
Chris Lattner919c0322005-10-01 01:35:02 +00001026
Nate Begeman6b3dc552004-08-29 22:45:13 +00001027
Nate Begeman07aada82004-08-30 02:28:06 +00001028// XL-Form instructions. condition register logical ops.
1029//
Evan Cheng64d80e32007-07-19 01:14:50 +00001030def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001031 "mcrf $BF, $BFA", BrMCR>,
1032 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001033
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001034def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1035 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001036 "creqv $CRD, $CRA, $CRB", BrCR,
1037 []>;
1038
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001039def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1040 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1041 "cror $CRD, $CRA, $CRB", BrCR,
1042 []>;
1043
1044def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001045 "creqv $dst, $dst, $dst", BrCR,
1046 []>;
1047
Chris Lattner88d211f2006-03-12 09:13:49 +00001048// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001049//
Dale Johannesen639076f2008-10-23 20:41:28 +00001050let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001051def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1052 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001053 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001054}
1055let Defs = [CTR], Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001056def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1057 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001058 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001059}
Chris Lattner1877ec92006-03-13 21:52:10 +00001060
Dale Johannesen639076f2008-10-23 20:41:28 +00001061let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001062def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1063 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001064 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001065}
1066let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001067def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1068 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001069 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001070}
Chris Lattner1877ec92006-03-13 21:52:10 +00001071
1072// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1073// a GPR on the PPC970. As such, copies in and out have the same performance
1074// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001075def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001076 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001077 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001078def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001079 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001080 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001081
Evan Cheng64d80e32007-07-19 01:14:50 +00001082def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001083 "mtcrf $FXM, $rS", BrMCRX>,
1084 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001085
1086// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1087// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001088// vreg = MCRF CR0
1089// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001090// while not declaring it breaks DeadMachineInstructionElimination.
1091// As it turns out, in all cases where we currently use this,
1092// we're only interested in one subregister of it. Represent this in the
1093// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001094//
1095// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Dale Johannesen5f07d522010-05-20 17:48:26 +00001096def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattnerab638642010-11-15 03:48:58 +00001097 "", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001098 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001099
1100def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1101 "mfcr $rT", SprMFCR>,
1102 PPC970_MicroCode, PPC970_Unit_CRU;
1103
Evan Cheng64d80e32007-07-19 01:14:50 +00001104def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +00001105 "mfcr $rT, $FXM", SprMFCR>,
1106 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001107
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001108// Instructions to manipulate FPSCR. Only long double handling uses these.
1109// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1110
Dale Johannesenb384ab92008-10-29 18:26:45 +00001111let Uses = [RM], Defs = [RM] in {
1112 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1113 "mtfsb0 $FM", IntMTFSB0,
1114 [(PPCmtfsb0 (i32 imm:$FM))]>,
1115 PPC970_DGroup_Single, PPC970_Unit_FPU;
1116 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1117 "mtfsb1 $FM", IntMTFSB0,
1118 [(PPCmtfsb1 (i32 imm:$FM))]>,
1119 PPC970_DGroup_Single, PPC970_Unit_FPU;
1120 // MTFSF does not actually produce an FP result. We pretend it copies
1121 // input reg B to the output. If we didn't do this it would look like the
1122 // instruction had no outputs (because we aren't modelling the FPSCR) and
1123 // it would be deleted.
1124 def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1125 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1126 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1127 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1128 F8RC:$rT, F8RC:$FRB))]>,
1129 PPC970_DGroup_Single, PPC970_Unit_FPU;
1130}
1131let Uses = [RM] in {
1132 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1133 "mffs $rT", IntMFFS,
1134 [(set F8RC:$rT, (PPCmffs))]>,
1135 PPC970_DGroup_Single, PPC970_Unit_FPU;
1136 def FADDrtz: AForm_2<63, 21,
1137 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1138 "fadd $FRT, $FRA, $FRB", FPGeneral,
1139 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1140 PPC970_DGroup_Single, PPC970_Unit_FPU;
1141}
1142
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001143
Chris Lattner88d211f2006-03-12 09:13:49 +00001144let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001145
1146// XO-Form instructions. Arithmetic instructions that can set overflow bit
1147//
Evan Cheng64d80e32007-07-19 01:14:50 +00001148def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001149 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001150 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001151let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001152def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001153 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001154 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1155 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001156}
Evan Cheng64d80e32007-07-19 01:14:50 +00001157def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001158 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001159 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001160 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001161def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001162 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001163 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001164 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001165def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001166 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001167 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001168def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001169 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +00001170 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001171def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001172 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001173 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001174def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001175 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001176 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001177let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001178def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001179 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001180 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1181 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001182}
1183def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
1184 "neg $rT, $rA", IntGeneral,
1185 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
1186let Uses = [CARRY], Defs = [CARRY] in {
1187def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1188 "adde $rT, $rA, $rB", IntGeneral,
1189 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001190def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001191 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001192 [(set GPRC:$rT, (adde GPRC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001193def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001194 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001195 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001196def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1197 "subfe $rT, $rA, $rB", IntGeneral,
1198 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001199def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001200 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001201 [(set GPRC:$rT, (sube -1, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001202def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001203 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001204 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001205}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001206}
Nate Begeman07aada82004-08-30 02:28:06 +00001207
1208// A-Form instructions. Most of the instructions executed in the FPU are of
1209// this type.
1210//
Chris Lattner88d211f2006-03-12 09:13:49 +00001211let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001212let Uses = [RM] in {
1213 def FMADD : AForm_1<63, 29,
1214 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1215 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1216 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1217 F8RC:$FRB))]>,
1218 Requires<[FPContractions]>;
1219 def FMADDS : AForm_1<59, 29,
1220 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1221 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1222 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1223 F4RC:$FRB))]>,
1224 Requires<[FPContractions]>;
1225 def FMSUB : AForm_1<63, 28,
1226 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1227 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1228 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1229 F8RC:$FRB))]>,
1230 Requires<[FPContractions]>;
1231 def FMSUBS : AForm_1<59, 28,
1232 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1233 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1234 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1235 F4RC:$FRB))]>,
1236 Requires<[FPContractions]>;
1237 def FNMADD : AForm_1<63, 31,
1238 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1239 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1240 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1241 F8RC:$FRB)))]>,
1242 Requires<[FPContractions]>;
1243 def FNMADDS : AForm_1<59, 31,
1244 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1245 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1246 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1247 F4RC:$FRB)))]>,
1248 Requires<[FPContractions]>;
1249 def FNMSUB : AForm_1<63, 30,
1250 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1251 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1252 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1253 F8RC:$FRB)))]>,
1254 Requires<[FPContractions]>;
1255 def FNMSUBS : AForm_1<59, 30,
1256 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1257 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1258 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1259 F4RC:$FRB)))]>,
1260 Requires<[FPContractions]>;
1261}
Chris Lattner43f07a42005-10-02 07:07:49 +00001262// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1263// having 4 of these, force the comparison to always be an 8-byte double (code
1264// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001265// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001266def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001267 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001268 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001269 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001270def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001271 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001272 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001273 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001274let Uses = [RM] in {
1275 def FADD : AForm_2<63, 21,
1276 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1277 "fadd $FRT, $FRA, $FRB", FPGeneral,
1278 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1279 def FADDS : AForm_2<59, 21,
1280 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1281 "fadds $FRT, $FRA, $FRB", FPGeneral,
1282 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1283 def FDIV : AForm_2<63, 18,
1284 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1285 "fdiv $FRT, $FRA, $FRB", FPDivD,
1286 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1287 def FDIVS : AForm_2<59, 18,
1288 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1289 "fdivs $FRT, $FRA, $FRB", FPDivS,
1290 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1291 def FMUL : AForm_3<63, 25,
1292 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1293 "fmul $FRT, $FRA, $FRB", FPFused,
1294 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
1295 def FMULS : AForm_3<59, 25,
1296 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1297 "fmuls $FRT, $FRA, $FRB", FPGeneral,
1298 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
1299 def FSUB : AForm_2<63, 20,
1300 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1301 "fsub $FRT, $FRA, $FRB", FPGeneral,
1302 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1303 def FSUBS : AForm_2<59, 20,
1304 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1305 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1306 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1307 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001308}
Nate Begeman07aada82004-08-30 02:28:06 +00001309
Chris Lattner88d211f2006-03-12 09:13:49 +00001310let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001311// M-Form instructions. rotate and mask instructions.
1312//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001313let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001314// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001315def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001316 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001317 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001318 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1319 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001320}
Chris Lattner14522e32005-04-19 05:21:30 +00001321def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001322 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001323 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001324 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001325def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001326 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001327 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001328 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001329def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001330 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001331 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001332 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001333}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001334
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001335
Chris Lattner2eb25172005-09-09 00:39:56 +00001336//===----------------------------------------------------------------------===//
1337// PowerPC Instruction Patterns
1338//
1339
Chris Lattner30e21a42005-09-26 22:20:16 +00001340// Arbitrary immediate support. Implement in terms of LIS/ORI.
1341def : Pat<(i32 imm:$imm),
1342 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001343
1344// Implement the 'not' operation with the NOR instruction.
1345def NOT : Pat<(not GPRC:$in),
1346 (NOR GPRC:$in, GPRC:$in)>;
1347
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001348// ADD an arbitrary immediate.
1349def : Pat<(add GPRC:$in, imm:$imm),
1350 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1351// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001352def : Pat<(or GPRC:$in, imm:$imm),
1353 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001354// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001355def : Pat<(xor GPRC:$in, imm:$imm),
1356 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001357// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001358def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001359 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001360
Chris Lattner956f43c2006-06-16 20:22:01 +00001361// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001362def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001363 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001364def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001365 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001366
Nate Begeman35ef9132006-01-11 21:21:00 +00001367// ROTL
1368def : Pat<(rotl GPRC:$in, GPRC:$sh),
1369 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1370def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1371 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001372
Nate Begemanf42f1332006-09-22 05:01:56 +00001373// RLWNM
1374def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1375 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1376
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001377// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001378def : Pat<(PPCcall_Darwin (i32 tglobaladdr:$dst)),
1379 (BL_Darwin tglobaladdr:$dst)>;
1380def : Pat<(PPCcall_Darwin (i32 texternalsym:$dst)),
1381 (BL_Darwin texternalsym:$dst)>;
1382def : Pat<(PPCcall_SVR4 (i32 tglobaladdr:$dst)),
1383 (BL_SVR4 tglobaladdr:$dst)>;
1384def : Pat<(PPCcall_SVR4 (i32 texternalsym:$dst)),
1385 (BL_SVR4 texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001386
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001387
1388def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1389 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1390
1391def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1392 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1393
1394def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1395 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1396
1397
1398
Chris Lattner860e8862005-11-17 07:30:41 +00001399// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001400def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1401def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1402def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1403def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001404def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1405def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001406def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1407def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001408def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1409 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001410def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1411 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001412def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1413 (ADDIS GPRC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001414def : Pat<(add GPRC:$in, (PPChi tblockaddress:$g, 0)),
1415 (ADDIS GPRC:$in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001416
Nate Begemana07da922005-12-14 22:54:33 +00001417// Fused negative multiply subtract, alternate pattern
1418def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1419 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1420 Requires<[FPContractions]>;
1421def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1422 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1423 Requires<[FPContractions]>;
1424
Chris Lattner4172b102005-12-06 02:10:38 +00001425// Standard shifts. These are represented separately from the real shifts above
1426// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1427// amounts.
1428def : Pat<(sra GPRC:$rS, GPRC:$rB),
1429 (SRAW GPRC:$rS, GPRC:$rB)>;
1430def : Pat<(srl GPRC:$rS, GPRC:$rB),
1431 (SRW GPRC:$rS, GPRC:$rB)>;
1432def : Pat<(shl GPRC:$rS, GPRC:$rB),
1433 (SLW GPRC:$rS, GPRC:$rB)>;
1434
Evan Cheng466685d2006-10-09 20:57:25 +00001435def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001436 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001437def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001438 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001439def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001440 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001441def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001442 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001443def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001444 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001445def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001446 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001447def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001448 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001449def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001450 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001451def : Pat<(f64 (extloadf32 iaddr:$src)),
1452 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1453def : Pat<(f64 (extloadf32 xaddr:$src)),
1454 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1455
1456def : Pat<(f64 (fextend F4RC:$src)),
1457 (COPY_TO_REGCLASS F4RC:$src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001458
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001459// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001460def : Pat<(membarrier (i32 imm /*ll*/),
1461 (i32 imm /*ls*/),
1462 (i32 imm /*sl*/),
1463 (i32 imm /*ss*/),
1464 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001465 (SYNC)>;
1466
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001467include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001468include "PPCInstr64Bit.td"