blob: daefaf0fa05f038e4d05405c7e2d95c9ed766c99 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
356 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
360 }
361 } else if (PartBits == ValueVT.getSizeInBits()) {
362 // Different types of the same size.
363 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
366 // If the parts cover less bits than value has, truncate the value.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Unknown mismatch!");
369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
371 }
372
373 // The value may have changed - recompute ValueVT.
374 ValueVT = Val.getValueType();
375 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
376 "Failed to tile the value with PartVT!");
377
378 if (NumParts == 1) {
379 assert(PartVT == ValueVT && "Type conversion failed!");
380 Parts[0] = Val;
381 return;
382 }
383
384 // Expand the value into multiple parts.
385 if (NumParts & (NumParts - 1)) {
386 // The number of parts is not a power of 2. Split off and copy the tail.
387 assert(PartVT.isInteger() && ValueVT.isInteger() &&
388 "Do not know what to expand to!");
389 unsigned RoundParts = 1 << Log2_32(NumParts);
390 unsigned RoundBits = RoundParts * PartBits;
391 unsigned OddParts = NumParts - RoundParts;
392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
393 DAG.getIntPtrConstant(RoundBits));
394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
395
396 if (TLI.isBigEndian())
397 // The odd parts were reversed by getCopyToParts - unreverse them.
398 std::reverse(Parts + RoundParts, Parts + NumParts);
399
400 NumParts = RoundParts;
401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
403 }
404
405 // The number of parts is a power of 2. Repeatedly bisect the value using
406 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000407 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 EVT::getIntegerVT(*DAG.getContext(),
409 ValueVT.getSizeInBits()),
410 Val);
411
412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
413 for (unsigned i = 0; i < NumParts; i += StepSize) {
414 unsigned ThisBits = StepSize * PartBits / 2;
415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
416 SDValue &Part0 = Parts[i];
417 SDValue &Part1 = Parts[i+StepSize/2];
418
419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
420 ThisVT, Part0, DAG.getIntPtrConstant(1));
421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
422 ThisVT, Part0, DAG.getIntPtrConstant(0));
423
424 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000427 }
428 }
429 }
430
431 if (TLI.isBigEndian())
432 std::reverse(Parts, Parts + OrigNumParts);
433}
434
435
436/// getCopyToPartsVector - Create a series of nodes that contain the specified
437/// value split into legal parts.
438static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
439 SDValue Val, SDValue *Parts, unsigned NumParts,
440 EVT PartVT) {
441 EVT ValueVT = Val.getValueType();
442 assert(ValueVT.isVector() && "Not a vector");
443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnera13b8602010-08-24 23:10:06 +0000445 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000446 if (PartVT == ValueVT) {
447 // Nothing to do.
448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
449 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
454 EVT ElementVT = PartVT.getVectorElementType();
455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
456 // undef elements.
457 SmallVector<SDValue, 16> Ops;
458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
460 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnere6f7c262010-08-25 22:49:25 +0000462 for (unsigned i = ValueVT.getVectorNumElements(),
463 e = PartVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getUNDEF(ElementVT));
465
466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
467
468 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000472 } else if (PartVT.isVector() &&
473 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000474 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
476
477 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000478 bool Smaller = PartVT.bitsLE(ValueVT);
479 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
480 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000483 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 "Only trivial vector-to-scalar conversions should get here!");
485 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
486 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000487
488 bool Smaller = ValueVT.bitsLE(PartVT);
489 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
490 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000492
Chris Lattnera13b8602010-08-24 23:10:06 +0000493 Parts[0] = Val;
494 return;
495 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000497 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000498 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000499 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000500 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000501 IntermediateVT,
502 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
506 NumParts = NumRegs; // Silence a compiler warning.
507 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 // Split the vector into intermediate operands.
510 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000511 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000513 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000515 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000516 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000517 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000518 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000519 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 // Split the intermediate operands into legal parts.
522 if (NumParts == NumIntermediates) {
523 // If the register was not expanded, promote or copy the value,
524 // as appropriate.
525 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000526 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 } else if (NumParts > 0) {
528 // If the intermediate type was expanded, split each the value into
529 // legal parts.
530 assert(NumParts % NumIntermediates == 0 &&
531 "Must expand into a divisible number of parts!");
532 unsigned Factor = NumParts / NumIntermediates;
533 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 }
536}
537
Chris Lattnera13b8602010-08-24 23:10:06 +0000538
539
540
Dan Gohman462f6b52010-05-29 17:53:24 +0000541namespace {
542 /// RegsForValue - This struct represents the registers (physical or virtual)
543 /// that a particular set of values is assigned, and the type information
544 /// about the value. The most common situation is to represent one value at a
545 /// time, but struct or array values are handled element-wise as multiple
546 /// values. The splitting of aggregates is performed recursively, so that we
547 /// never have aggregate-typed registers. The values at this point do not
548 /// necessarily have legal types, so each value may require one or more
549 /// registers of some legal type.
550 ///
551 struct RegsForValue {
552 /// ValueVTs - The value types of the values, which may not be legal, and
553 /// may need be promoted or synthesized from one or more registers.
554 ///
555 SmallVector<EVT, 4> ValueVTs;
556
557 /// RegVTs - The value types of the registers. This is the same size as
558 /// ValueVTs and it records, for each value, what the type of the assigned
559 /// register or registers are. (Individual values are never synthesized
560 /// from more than one type of register.)
561 ///
562 /// With virtual registers, the contents of RegVTs is redundant with TLI's
563 /// getRegisterType member function, however when with physical registers
564 /// it is necessary to have a separate record of the types.
565 ///
566 SmallVector<EVT, 4> RegVTs;
567
568 /// Regs - This list holds the registers assigned to the values.
569 /// Each legal or promoted value requires one register, and each
570 /// expanded value requires multiple registers.
571 ///
572 SmallVector<unsigned, 4> Regs;
573
574 RegsForValue() {}
575
576 RegsForValue(const SmallVector<unsigned, 4> &regs,
577 EVT regvt, EVT valuevt)
578 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
579
Dan Gohman462f6b52010-05-29 17:53:24 +0000580 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000581 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000582 ComputeValueVTs(tli, Ty, ValueVTs);
583
584 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
585 EVT ValueVT = ValueVTs[Value];
586 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
587 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
588 for (unsigned i = 0; i != NumRegs; ++i)
589 Regs.push_back(Reg + i);
590 RegVTs.push_back(RegisterVT);
591 Reg += NumRegs;
592 }
593 }
594
595 /// areValueTypesLegal - Return true if types of all the values are legal.
596 bool areValueTypesLegal(const TargetLowering &TLI) {
597 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
598 EVT RegisterVT = RegVTs[Value];
599 if (!TLI.isTypeLegal(RegisterVT))
600 return false;
601 }
602 return true;
603 }
604
605 /// append - Add the specified values to this one.
606 void append(const RegsForValue &RHS) {
607 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
608 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
609 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
610 }
611
612 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
613 /// this value and returns the result as a ValueVTs value. This uses
614 /// Chain/Flag as the input and updates them for the output Chain/Flag.
615 /// If the Flag pointer is NULL, no flag is used.
616 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
617 DebugLoc dl,
618 SDValue &Chain, SDValue *Flag) const;
619
620 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
621 /// specified value into the registers specified by this object. This uses
622 /// Chain/Flag as the input and updates them for the output Chain/Flag.
623 /// If the Flag pointer is NULL, no flag is used.
624 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
625 SDValue &Chain, SDValue *Flag) const;
626
627 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
628 /// operand list. This adds the code marker, matching input operand index
629 /// (if applicable), and includes the number of values added into it.
630 void AddInlineAsmOperands(unsigned Kind,
631 bool HasMatching, unsigned MatchingIdx,
632 SelectionDAG &DAG,
633 std::vector<SDValue> &Ops) const;
634 };
635}
636
637/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
638/// this value and returns the result as a ValueVT value. This uses
639/// Chain/Flag as the input and updates them for the output Chain/Flag.
640/// If the Flag pointer is NULL, no flag is used.
641SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
642 FunctionLoweringInfo &FuncInfo,
643 DebugLoc dl,
644 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000645 // A Value with type {} or [0 x %t] needs no registers.
646 if (ValueVTs.empty())
647 return SDValue();
648
Dan Gohman462f6b52010-05-29 17:53:24 +0000649 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
650
651 // Assemble the legal parts into the final values.
652 SmallVector<SDValue, 4> Values(ValueVTs.size());
653 SmallVector<SDValue, 8> Parts;
654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
655 // Copy the legal parts from the registers.
656 EVT ValueVT = ValueVTs[Value];
657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
658 EVT RegisterVT = RegVTs[Value];
659
660 Parts.resize(NumRegs);
661 for (unsigned i = 0; i != NumRegs; ++i) {
662 SDValue P;
663 if (Flag == 0) {
664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
665 } else {
666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
667 *Flag = P.getValue(2);
668 }
669
670 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000671 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000672
673 // If the source register was virtual and if we know something about it,
674 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000676 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000678
679 const FunctionLoweringInfo::LiveOutInfo *LOI =
680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
681 if (!LOI)
682 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000683
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000684 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000685 unsigned NumSignBits = LOI->NumSignBits;
686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000687
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000688 // FIXME: We capture more information than the dag can represent. For
689 // now, just use the tightest assertzext/assertsext possible.
690 bool isSExt = true;
691 EVT FromVT(MVT::Other);
692 if (NumSignBits == RegSize)
693 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
694 else if (NumZeroBits >= RegSize-1)
695 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
696 else if (NumSignBits > RegSize-8)
697 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
698 else if (NumZeroBits >= RegSize-8)
699 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
700 else if (NumSignBits > RegSize-16)
701 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
702 else if (NumZeroBits >= RegSize-16)
703 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
704 else if (NumSignBits > RegSize-32)
705 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
706 else if (NumZeroBits >= RegSize-32)
707 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
708 else
709 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000710
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000711 // Add an assertion node.
712 assert(FromVT != MVT::Other);
713 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
714 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 }
716
717 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
718 NumRegs, RegisterVT, ValueVT);
719 Part += NumRegs;
720 Parts.clear();
721 }
722
723 return DAG.getNode(ISD::MERGE_VALUES, dl,
724 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
725 &Values[0], ValueVTs.size());
726}
727
728/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
729/// specified value into the registers specified by this object. This uses
730/// Chain/Flag as the input and updates them for the output Chain/Flag.
731/// If the Flag pointer is NULL, no flag is used.
732void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
733 SDValue &Chain, SDValue *Flag) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 // Get the list of the values's legal parts.
737 unsigned NumRegs = Regs.size();
738 SmallVector<SDValue, 8> Parts(NumRegs);
739 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
740 EVT ValueVT = ValueVTs[Value];
741 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
742 EVT RegisterVT = RegVTs[Value];
743
Chris Lattner3ac18842010-08-24 23:20:40 +0000744 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000745 &Parts[Part], NumParts, RegisterVT);
746 Part += NumParts;
747 }
748
749 // Copy the parts into the registers.
750 SmallVector<SDValue, 8> Chains(NumRegs);
751 for (unsigned i = 0; i != NumRegs; ++i) {
752 SDValue Part;
753 if (Flag == 0) {
754 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
755 } else {
756 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
757 *Flag = Part.getValue(1);
758 }
759
760 Chains[i] = Part.getValue(0);
761 }
762
763 if (NumRegs == 1 || Flag)
764 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
765 // flagged to it. That is the CopyToReg nodes and the user are considered
766 // a single scheduling unit. If we create a TokenFactor and return it as
767 // chain, then the TokenFactor is both a predecessor (operand) of the
768 // user as well as a successor (the TF operands are flagged to the user).
769 // c1, f1 = CopyToReg
770 // c2, f2 = CopyToReg
771 // c3 = TokenFactor c1, c2
772 // ...
773 // = op c3, ..., f2
774 Chain = Chains[NumRegs-1];
775 else
776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
777}
778
779/// AddInlineAsmOperands - Add this value to the specified inlineasm node
780/// operand list. This adds the code marker and includes the number of
781/// values added into it.
782void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
783 unsigned MatchingIdx,
784 SelectionDAG &DAG,
785 std::vector<SDValue> &Ops) const {
786 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
787
788 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
789 if (HasMatching)
790 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
791 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
792 Ops.push_back(Res);
793
794 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
795 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
796 EVT RegisterVT = RegVTs[Value];
797 for (unsigned i = 0; i != NumRegs; ++i) {
798 assert(Reg < Regs.size() && "Mismatch in # registers expected");
799 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
800 }
801 }
802}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000803
Dan Gohman2048b852009-11-23 18:04:58 +0000804void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000805 AA = &aa;
806 GFI = gfi;
807 TD = DAG.getTarget().getTargetData();
808}
809
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000810/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000811/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000812/// for a new block. This doesn't clear out information about
813/// additional blocks that are needed to complete switch lowering
814/// or PHI node updating; that information is cleared out as it is
815/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000816void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000818 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000819 PendingLoads.clear();
820 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000821 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000822 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823}
824
Devang Patel23385752011-05-23 17:44:13 +0000825/// clearDanglingDebugInfo - Clear the dangling debug information
826/// map. This function is seperated from the clear so that debug
827/// information that is dangling in a basic block can be properly
828/// resolved in a different basic block. This allows the
829/// SelectionDAG to resolve dangling debug information attached
830/// to PHI nodes.
831void SelectionDAGBuilder::clearDanglingDebugInfo() {
832 DanglingDebugInfoMap.clear();
833}
834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835/// getRoot - Return the current virtual root of the Selection DAG,
836/// flushing any PendingLoad items. This must be done before emitting
837/// a store or any other node that may need to be ordered after any
838/// prior load instructions.
839///
Dan Gohman2048b852009-11-23 18:04:58 +0000840SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 if (PendingLoads.empty())
842 return DAG.getRoot();
843
844 if (PendingLoads.size() == 1) {
845 SDValue Root = PendingLoads[0];
846 DAG.setRoot(Root);
847 PendingLoads.clear();
848 return Root;
849 }
850
851 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 &PendingLoads[0], PendingLoads.size());
854 PendingLoads.clear();
855 DAG.setRoot(Root);
856 return Root;
857}
858
859/// getControlRoot - Similar to getRoot, but instead of flushing all the
860/// PendingLoad items, flush all the PendingExports items. It is necessary
861/// to do this before emitting a terminator instruction.
862///
Dan Gohman2048b852009-11-23 18:04:58 +0000863SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000864 SDValue Root = DAG.getRoot();
865
866 if (PendingExports.empty())
867 return Root;
868
869 // Turn all of the CopyToReg chains into one factored node.
870 if (Root.getOpcode() != ISD::EntryToken) {
871 unsigned i = 0, e = PendingExports.size();
872 for (; i != e; ++i) {
873 assert(PendingExports[i].getNode()->getNumOperands() > 1);
874 if (PendingExports[i].getNode()->getOperand(0) == Root)
875 break; // Don't add the root if we already indirectly depend on it.
876 }
877
878 if (i == e)
879 PendingExports.push_back(Root);
880 }
881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 &PendingExports[0],
884 PendingExports.size());
885 PendingExports.clear();
886 DAG.setRoot(Root);
887 return Root;
888}
889
Bill Wendling4533cac2010-01-28 21:51:40 +0000890void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
891 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
892 DAG.AssignOrdering(Node, SDNodeOrder);
893
894 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
895 AssignOrderingToNode(Node->getOperand(I).getNode());
896}
897
Dan Gohman46510a72010-04-15 01:51:59 +0000898void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000899 // Set up outgoing PHI node register values before emitting the terminator.
900 if (isa<TerminatorInst>(&I))
901 HandlePHINodesInSuccessorBlocks(I.getParent());
902
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000903 CurDebugLoc = I.getDebugLoc();
904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000906
Dan Gohman92884f72010-04-20 15:03:56 +0000907 if (!isa<TerminatorInst>(&I) && !HasTailCall)
908 CopyToExportRegsIfNeeded(&I);
909
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000910 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000911}
912
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000913void SelectionDAGBuilder::visitPHI(const PHINode &) {
914 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
915}
916
Dan Gohman46510a72010-04-15 01:51:59 +0000917void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000918 // Note: this doesn't use InstVisitor, because it has to work with
919 // ConstantExpr's in addition to instructions.
920 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000921 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922 // Build the switch statement using the Instruction.def file.
923#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000924 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925#include "llvm/Instruction.def"
926 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000927
928 // Assign the ordering to the freshly created DAG nodes.
929 if (NodeMap.count(&I)) {
930 ++SDNodeOrder;
931 AssignOrderingToNode(getValue(&I).getNode());
932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000933}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000935// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
936// generate the debug data structures now that we've seen its definition.
937void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
938 SDValue Val) {
939 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000940 if (DDI.getDI()) {
941 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000942 DebugLoc dl = DDI.getdl();
943 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000944 MDNode *Variable = DI->getVariable();
945 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000946 SDDbgValue *SDV;
947 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000948 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000949 SDV = DAG.getDbgValue(Variable, Val.getNode(),
950 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
951 DAG.AddDbgValue(SDV, Val.getNode(), false);
952 }
Owen Anderson95771af2011-02-25 21:41:48 +0000953 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000954 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 DanglingDebugInfoMap[V] = DanglingDebugInfo();
956 }
957}
958
Nick Lewycky8de34002011-09-30 22:19:53 +0000959/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000960SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000961 // If we already have an SDValue for this value, use it. It's important
962 // to do this first, so that we don't create a CopyFromReg if we already
963 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964 SDValue &N = NodeMap[V];
965 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000966
Dan Gohman28a17352010-07-01 01:59:43 +0000967 // If there's a virtual register allocated and initialized for this
968 // value, use it.
969 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
970 if (It != FuncInfo.ValueMap.end()) {
971 unsigned InReg = It->second;
972 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
973 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000974 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000975 resolveDanglingDebugInfo(V, N);
976 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000977 }
978
979 // Otherwise create a new SDValue and remember it.
980 SDValue Val = getValueImpl(V);
981 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000982 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000983 return Val;
984}
985
986/// getNonRegisterValue - Return an SDValue for the given Value, but
987/// don't look in FuncInfo.ValueMap for a virtual register.
988SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
989 // If we already have an SDValue for this value, use it.
990 SDValue &N = NodeMap[V];
991 if (N.getNode()) return N;
992
993 // Otherwise create a new SDValue and remember it.
994 SDValue Val = getValueImpl(V);
995 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000996 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000997 return Val;
998}
999
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001000/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001001/// Create an SDValue for the given value.
1002SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001003 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001004 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001005
Dan Gohman383b5f62010-04-17 15:32:28 +00001006 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001007 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008
Dan Gohman383b5f62010-04-17 15:32:28 +00001009 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001010 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001012 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001013 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001014
Dan Gohman383b5f62010-04-17 15:32:28 +00001015 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001016 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Nate Begeman9008ca62009-04-27 18:41:29 +00001018 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001019 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001020
Dan Gohman383b5f62010-04-17 15:32:28 +00001021 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001022 visit(CE->getOpcode(), *CE);
1023 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001024 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001025 return N1;
1026 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1029 SmallVector<SDValue, 4> Constants;
1030 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1031 OI != OE; ++OI) {
1032 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001033 // If the operand is an empty aggregate, there are no values.
1034 if (!Val) continue;
1035 // Add each leaf value from the operand to the Constants list
1036 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1038 Constants.push_back(SDValue(Val, i));
1039 }
Bill Wendling87710f02009-12-21 23:47:40 +00001040
Bill Wendling4533cac2010-01-28 21:51:40 +00001041 return DAG.getMergeValues(&Constants[0], Constants.size(),
1042 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 }
1044
Duncan Sands1df98592010-02-16 11:11:14 +00001045 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1047 "Unknown struct or array constant!");
1048
Owen Andersone50ed302009-08-10 22:56:29 +00001049 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1051 unsigned NumElts = ValueVTs.size();
1052 if (NumElts == 0)
1053 return SDValue(); // empty struct
1054 SmallVector<SDValue, 4> Constants(NumElts);
1055 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001056 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001058 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059 else if (EltVT.isFloatingPoint())
1060 Constants[i] = DAG.getConstantFP(0, EltVT);
1061 else
1062 Constants[i] = DAG.getConstant(0, EltVT);
1063 }
Bill Wendling87710f02009-12-21 23:47:40 +00001064
Bill Wendling4533cac2010-01-28 21:51:40 +00001065 return DAG.getMergeValues(&Constants[0], NumElts,
1066 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001067 }
1068
Dan Gohman383b5f62010-04-17 15:32:28 +00001069 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001070 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001071
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001072 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001075 // Now that we know the number and type of the elements, get that number of
1076 // elements into the Ops array based on what kind of constant it is.
1077 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001078 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 for (unsigned i = 0; i != NumElements; ++i)
1080 Ops.push_back(getValue(CP->getOperand(i)));
1081 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001082 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001083 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084
1085 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001086 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 Op = DAG.getConstantFP(0, EltVT);
1088 else
1089 Op = DAG.getConstant(0, EltVT);
1090 Ops.assign(NumElements, Op);
1091 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001093 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001094 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1095 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001097
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001098 // If this is a static alloca, generate it as the frameindex instead of
1099 // computation.
1100 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1101 DenseMap<const AllocaInst*, int>::iterator SI =
1102 FuncInfo.StaticAllocaMap.find(AI);
1103 if (SI != FuncInfo.StaticAllocaMap.end())
1104 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1105 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001106
Dan Gohman28a17352010-07-01 01:59:43 +00001107 // If this is an instruction which fast-isel has deferred, select it now.
1108 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001109 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1110 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1111 SDValue Chain = DAG.getEntryNode();
1112 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001113 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001114
Dan Gohman28a17352010-07-01 01:59:43 +00001115 llvm_unreachable("Can't get register for value!");
1116 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001117}
1118
Dan Gohman46510a72010-04-15 01:51:59 +00001119void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 SDValue Chain = getControlRoot();
1121 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001122 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001123
Dan Gohman7451d3e2010-05-29 17:03:36 +00001124 if (!FuncInfo.CanLowerReturn) {
1125 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001126 const Function *F = I.getParent()->getParent();
1127
1128 // Emit a store of the return value through the virtual register.
1129 // Leave Outs empty so that LowerReturn won't try to load return
1130 // registers the usual way.
1131 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001132 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001133 PtrValueVTs);
1134
1135 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1136 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001137
Owen Andersone50ed302009-08-10 22:56:29 +00001138 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001139 SmallVector<uint64_t, 4> Offsets;
1140 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001141 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001142
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001143 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001144 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001145 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1146 RetPtr.getValueType(), RetPtr,
1147 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001148 Chains[i] =
1149 DAG.getStore(Chain, getCurDebugLoc(),
1150 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001151 // FIXME: better loc info would be nice.
1152 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001153 }
1154
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001155 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1156 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001157 } else if (I.getNumOperands() != 0) {
1158 SmallVector<EVT, 4> ValueVTs;
1159 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1160 unsigned NumValues = ValueVTs.size();
1161 if (NumValues) {
1162 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001163 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1164 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001165
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001166 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001167
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001168 const Function *F = I.getParent()->getParent();
1169 if (F->paramHasAttr(0, Attribute::SExt))
1170 ExtendKind = ISD::SIGN_EXTEND;
1171 else if (F->paramHasAttr(0, Attribute::ZExt))
1172 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001174 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1175 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176
1177 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1178 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1179 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001180 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001181 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1182 &Parts[0], NumParts, PartVT, ExtendKind);
1183
1184 // 'inreg' on function refers to return value
1185 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1186 if (F->paramHasAttr(0, Attribute::InReg))
1187 Flags.setInReg();
1188
1189 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001190 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001191 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001192 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 Flags.setZExt();
1194
Dan Gohmanc9403652010-07-07 15:54:55 +00001195 for (unsigned i = 0; i < NumParts; ++i) {
1196 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1197 /*isfixed=*/true));
1198 OutVals.push_back(Parts[i]);
1199 }
Evan Cheng3927f432009-03-25 20:20:11 +00001200 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201 }
1202 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203
1204 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001205 CallingConv::ID CallConv =
1206 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001208 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001209
1210 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001212 "LowerReturn didn't return a valid chain!");
1213
1214 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001216}
1217
Dan Gohmanad62f532009-04-23 23:13:24 +00001218/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1219/// created for it, emit nodes to copy the value into the virtual
1220/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001221void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001222 // Skip empty types
1223 if (V->getType()->isEmptyTy())
1224 return;
1225
Dan Gohman33b7a292010-04-16 17:15:02 +00001226 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1227 if (VMI != FuncInfo.ValueMap.end()) {
1228 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1229 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001230 }
1231}
1232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001233/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1234/// the current basic block, add it to ValueMap now so that we'll get a
1235/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001236void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 // No need to export constants.
1238 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001240 // Already exported?
1241 if (FuncInfo.isExportedInst(V)) return;
1242
1243 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1244 CopyValueToVirtualRegister(V, Reg);
1245}
1246
Dan Gohman46510a72010-04-15 01:51:59 +00001247bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001248 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 // The operands of the setcc have to be in this block. We don't know
1250 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001251 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // Can export from current BB.
1253 if (VI->getParent() == FromBB)
1254 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001255
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001256 // Is already exported, noop.
1257 return FuncInfo.isExportedInst(V);
1258 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001259
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001260 // If this is an argument, we can export it if the BB is the entry block or
1261 // if it is already exported.
1262 if (isa<Argument>(V)) {
1263 if (FromBB == &FromBB->getParent()->getEntryBlock())
1264 return true;
1265
1266 // Otherwise, can only export this if it is already exported.
1267 return FuncInfo.isExportedInst(V);
1268 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 // Otherwise, constants can always be exported.
1271 return true;
1272}
1273
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001274/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1275uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1276 MachineBasicBlock *Dst) {
1277 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1278 if (!BPI)
1279 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001280 const BasicBlock *SrcBB = Src->getBasicBlock();
1281 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001282 return BPI->getEdgeWeight(SrcBB, DstBB);
1283}
1284
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001285void SelectionDAGBuilder::
1286addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1287 uint32_t Weight /* = 0 */) {
1288 if (!Weight)
1289 Weight = getEdgeWeight(Src, Dst);
1290 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001291}
1292
1293
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001294static bool InBlock(const Value *V, const BasicBlock *BB) {
1295 if (const Instruction *I = dyn_cast<Instruction>(V))
1296 return I->getParent() == BB;
1297 return true;
1298}
1299
Dan Gohmanc2277342008-10-17 21:16:08 +00001300/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1301/// This function emits a branch and is used at the leaves of an OR or an
1302/// AND operator tree.
1303///
1304void
Dan Gohman46510a72010-04-15 01:51:59 +00001305SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001306 MachineBasicBlock *TBB,
1307 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001308 MachineBasicBlock *CurBB,
1309 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001310 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311
Dan Gohmanc2277342008-10-17 21:16:08 +00001312 // If the leaf of the tree is a comparison, merge the condition into
1313 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001314 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001315 // The operands of the cmp have to be in this block. We don't know
1316 // how to export them from some other block. If this is the first block
1317 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001318 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001319 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1320 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001322 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001323 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001324 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001325 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 } else {
1327 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001328 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001329 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001330
1331 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1333 SwitchCases.push_back(CB);
1334 return;
1335 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001336 }
1337
1338 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001339 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001340 NULL, TBB, FBB, CurBB);
1341 SwitchCases.push_back(CB);
1342}
1343
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001344/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001345void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001346 MachineBasicBlock *TBB,
1347 MachineBasicBlock *FBB,
1348 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001349 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001350 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001351 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001352 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001353 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001354 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1355 BOp->getParent() != CurBB->getBasicBlock() ||
1356 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1357 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001358 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001359 return;
1360 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001362 // Create TmpBB after CurBB.
1363 MachineFunction::iterator BBI = CurBB;
1364 MachineFunction &MF = DAG.getMachineFunction();
1365 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1366 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 if (Opc == Instruction::Or) {
1369 // Codegen X | Y as:
1370 // jmp_if_X TBB
1371 // jmp TmpBB
1372 // TmpBB:
1373 // jmp_if_Y TBB
1374 // jmp FBB
1375 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001378 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001381 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382 } else {
1383 assert(Opc == Instruction::And && "Unknown merge op!");
1384 // Codegen X & Y as:
1385 // jmp_if_X TmpBB
1386 // jmp FBB
1387 // TmpBB:
1388 // jmp_if_Y TBB
1389 // jmp FBB
1390 //
1391 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001394 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001397 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 }
1399}
1400
1401/// If the set of cases should be emitted as a series of branches, return true.
1402/// If we should emit this as a bunch of and/or'd together conditions, return
1403/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001404bool
Dan Gohman2048b852009-11-23 18:04:58 +00001405SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001407
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 // If this is two comparisons of the same values or'd or and'd together, they
1409 // will get folded into a single comparison, so don't emit two blocks.
1410 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1411 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1412 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1413 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1414 return false;
1415 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001416
Chris Lattner133ce872010-01-02 00:00:03 +00001417 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1418 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1419 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1420 Cases[0].CC == Cases[1].CC &&
1421 isa<Constant>(Cases[0].CmpRHS) &&
1422 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1423 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1424 return false;
1425 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1426 return false;
1427 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 return true;
1430}
1431
Dan Gohman46510a72010-04-15 01:51:59 +00001432void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001433 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 // Update machine-CFG edges.
1436 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1437
1438 // Figure out which block is immediately after the current one.
1439 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001440 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001441 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442 NextBlock = BBI;
1443
1444 if (I.isUnconditional()) {
1445 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001446 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001449 if (Succ0MBB != NextBlock)
1450 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001451 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001452 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 return;
1455 }
1456
1457 // If this condition is one of the special cases we handle, do special stuff
1458 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001459 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1461
1462 // If this is a series of conditions that are or'd or and'd together, emit
1463 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001464 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 // For example, instead of something like:
1466 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001467 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001469 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 // or C, F
1471 // jnz foo
1472 // Emit:
1473 // cmp A, B
1474 // je foo
1475 // cmp D, E
1476 // jle foo
1477 //
Dan Gohman46510a72010-04-15 01:51:59 +00001478 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001479 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001480 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 (BOp->getOpcode() == Instruction::And ||
1482 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001483 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1484 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 // If the compares in later blocks need to use values not currently
1486 // exported from this block, export them now. This block should always
1487 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001488 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001490 // Allow some cases to be rejected.
1491 if (ShouldEmitAsBranches(SwitchCases)) {
1492 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1493 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1494 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1495 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001498 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 SwitchCases.erase(SwitchCases.begin());
1500 return;
1501 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 // Okay, we decided not to do this, remove any inserted MBB's and clear
1504 // SwitchCases.
1505 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001506 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 SwitchCases.clear();
1509 }
1510 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001513 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001514 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516 // Use visitSwitchCase to actually insert the fast branch sequence for this
1517 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001518 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519}
1520
1521/// visitSwitchCase - Emits the necessary code to represent a single node in
1522/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001523void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1524 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525 SDValue Cond;
1526 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001527 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001528
1529 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001530 if (CB.CmpMHS == NULL) {
1531 // Fold "(X == true)" to X and "(X == false)" to !X to
1532 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001533 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001534 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001536 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001537 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001539 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001541 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 } else {
1543 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1544
Anton Korobeynikov23218582008-12-23 22:25:27 +00001545 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1546 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547
1548 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001549 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550
1551 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001552 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001553 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001555 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001556 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001558 DAG.getConstant(High-Low, VT), ISD::SETULE);
1559 }
1560 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001563 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1564 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001565
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001566 // Set NextBlock to be the MBB immediately after the current one, if any.
1567 // This is used to avoid emitting unnecessary branches to the next block.
1568 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001569 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001570 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 // If the lhs block is the next block, invert the condition so that we can
1574 // fall through to the lhs instead of the rhs block.
1575 if (CB.TrueBB == NextBlock) {
1576 std::swap(CB.TrueBB, CB.FalseBB);
1577 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001578 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001580
Dale Johannesenf5d97892009-02-04 01:48:28 +00001581 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001583 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001584
Evan Cheng266a99d2010-09-23 06:51:55 +00001585 // Insert the false branch. Do this even if it's a fall through branch,
1586 // this makes it easier to do DAG optimizations which require inverting
1587 // the branch condition.
1588 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1589 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001590
1591 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592}
1593
1594/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001595void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596 // Emit the code for the jump table
1597 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001598 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001599 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1600 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001602 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1603 MVT::Other, Index.getValue(1),
1604 Table, Index);
1605 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606}
1607
1608/// visitJumpTableHeader - This function emits necessary code to produce index
1609/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001610void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001611 JumpTableHeader &JTH,
1612 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001613 // Subtract the lowest switch case value from the value being switched on and
1614 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615 // difference between smallest and largest cases.
1616 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001617 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001618 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001619 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001620
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001621 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001622 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001623 // can be used as an index into the jump table in a subsequent basic block.
1624 // This value may be smaller or larger than the target's pointer type, and
1625 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001626 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001627
Dan Gohman89496d02010-07-02 00:10:16 +00001628 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001629 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1630 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631 JT.Reg = JumpTableReg;
1632
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001633 // Emit the range check for the jump table, and branch to the default block
1634 // for the switch statement if the value being switched on exceeds the largest
1635 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001636 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001637 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001638 DAG.getConstant(JTH.Last-JTH.First,VT),
1639 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640
1641 // Set NextBlock to be the MBB immediately after the current one, if any.
1642 // This is used to avoid emitting unnecessary branches to the next block.
1643 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001644 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001645
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001646 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647 NextBlock = BBI;
1648
Dale Johannesen66978ee2009-01-31 02:22:37 +00001649 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001651 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001652
Bill Wendling4533cac2010-01-28 21:51:40 +00001653 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001654 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1655 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001656
Bill Wendling87710f02009-12-21 23:47:40 +00001657 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658}
1659
1660/// visitBitTestHeader - This function emits necessary code to produce value
1661/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001662void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1663 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664 // Subtract the minimum value
1665 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001666 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001667 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001668 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001669
1670 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001671 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001672 TLI.getSetCCResultType(Sub.getValueType()),
1673 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001674 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675
Evan Chengd08e5b42011-01-06 01:02:44 +00001676 // Determine the type of the test operands.
1677 bool UsePtrType = false;
1678 if (!TLI.isTypeLegal(VT))
1679 UsePtrType = true;
1680 else {
1681 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1682 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1683 // Switch table case range are encoded into series of masks.
1684 // Just use pointer type, it's guaranteed to fit.
1685 UsePtrType = true;
1686 break;
1687 }
1688 }
1689 if (UsePtrType) {
1690 VT = TLI.getPointerTy();
1691 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1692 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001693
Evan Chengd08e5b42011-01-06 01:02:44 +00001694 B.RegVT = VT;
1695 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001696 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001697 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001698
1699 // Set NextBlock to be the MBB immediately after the current one, if any.
1700 // This is used to avoid emitting unnecessary branches to the next block.
1701 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001702 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001703 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 NextBlock = BBI;
1705
1706 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1707
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001708 addSuccessorWithWeight(SwitchBB, B.Default);
1709 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710
Dale Johannesen66978ee2009-01-31 02:22:37 +00001711 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001713 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001714
Evan Cheng8c1f4322010-09-23 18:32:19 +00001715 if (MBB != NextBlock)
1716 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1717 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001718
Bill Wendling87710f02009-12-21 23:47:40 +00001719 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720}
1721
1722/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001723void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1724 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001725 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001726 BitTestCase &B,
1727 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001728 EVT VT = BB.RegVT;
1729 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1730 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001731 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001732 unsigned PopCount = CountPopulation_64(B.Mask);
1733 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001734 // Testing for a single bit; just compare the shift count with what it
1735 // would need to be to shift a 1 bit in that position.
1736 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001737 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001738 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001739 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001740 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001741 } else if (PopCount == BB.Range) {
1742 // There is only one zero bit in the range, test for it directly.
1743 Cmp = DAG.getSetCC(getCurDebugLoc(),
1744 TLI.getSetCCResultType(VT),
1745 ShiftOp,
1746 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1747 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001748 } else {
1749 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001750 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1751 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001752
Dan Gohman8e0163a2010-06-24 02:06:24 +00001753 // Emit bit tests and jumps
1754 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001755 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001756 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001757 TLI.getSetCCResultType(VT),
1758 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001759 ISD::SETNE);
1760 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001761
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001762 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1763 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001764
Dale Johannesen66978ee2009-01-31 02:22:37 +00001765 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001767 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001768
1769 // Set NextBlock to be the MBB immediately after the current one, if any.
1770 // This is used to avoid emitting unnecessary branches to the next block.
1771 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001772 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001773 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001774 NextBlock = BBI;
1775
Evan Cheng8c1f4322010-09-23 18:32:19 +00001776 if (NextMBB != NextBlock)
1777 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1778 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001779
Bill Wendling87710f02009-12-21 23:47:40 +00001780 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001781}
1782
Dan Gohman46510a72010-04-15 01:51:59 +00001783void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001784 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001785
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001786 // Retrieve successors.
1787 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1788 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1789
Gabor Greifb67e6b32009-01-15 11:10:44 +00001790 const Value *Callee(I.getCalledValue());
1791 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001792 visitInlineAsm(&I);
1793 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001794 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001795
1796 // If the value of the invoke is used outside of its defining block, make it
1797 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001798 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799
1800 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001801 InvokeMBB->addSuccessor(Return);
1802 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001803
1804 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001805 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1806 MVT::Other, getControlRoot(),
1807 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808}
1809
Dan Gohman46510a72010-04-15 01:51:59 +00001810void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811}
1812
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001813void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1814 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1815}
1816
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001817void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1818 assert(FuncInfo.MBB->isLandingPad() &&
1819 "Call to landingpad not in landing pad!");
1820
1821 MachineBasicBlock *MBB = FuncInfo.MBB;
1822 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1823 AddLandingPadInfo(LP, MMI, MBB);
1824
1825 SmallVector<EVT, 2> ValueVTs;
1826 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1827
1828 // Insert the EXCEPTIONADDR instruction.
1829 assert(FuncInfo.MBB->isLandingPad() &&
1830 "Call to eh.exception not in landing pad!");
1831 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1832 SDValue Ops[2];
1833 Ops[0] = DAG.getRoot();
1834 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1835 SDValue Chain = Op1.getValue(1);
1836
1837 // Insert the EHSELECTION instruction.
1838 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1839 Ops[0] = Op1;
1840 Ops[1] = Chain;
1841 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1842 Chain = Op2.getValue(1);
1843 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1844
1845 Ops[0] = Op1;
1846 Ops[1] = Op2;
1847 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1848 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1849 &Ops[0], 2);
1850
1851 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1852 setValue(&LP, RetPair.first);
1853 DAG.setRoot(RetPair.second);
1854}
1855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001856/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1857/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001858bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1859 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001860 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001861 MachineBasicBlock *Default,
1862 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001863 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001864
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001865 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001866 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001868 return false;
1869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001870 // Get the MachineFunction which holds the current MBB. This is used when
1871 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001872 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001873
1874 // Figure out which block is immediately after the current one.
1875 MachineBasicBlock *NextBlock = 0;
1876 MachineFunction::iterator BBI = CR.CaseBB;
1877
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001878 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879 NextBlock = BBI;
1880
Benjamin Kramerce750f02010-11-22 09:45:38 +00001881 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882 // is the same as the other, but has one bit unset that the other has set,
1883 // use bit manipulation to do two compares at once. For example:
1884 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001885 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1886 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1887 if (Size == 2 && CR.CaseBB == SwitchBB) {
1888 Case &Small = *CR.Range.first;
1889 Case &Big = *(CR.Range.second-1);
1890
1891 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1892 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1893 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1894
1895 // Check that there is only one bit different.
1896 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1897 (SmallValue | BigValue) == BigValue) {
1898 // Isolate the common bit.
1899 APInt CommonBit = BigValue & ~SmallValue;
1900 assert((SmallValue | CommonBit) == BigValue &&
1901 CommonBit.countPopulation() == 1 && "Not a common bit?");
1902
1903 SDValue CondLHS = getValue(SV);
1904 EVT VT = CondLHS.getValueType();
1905 DebugLoc DL = getCurDebugLoc();
1906
1907 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1908 DAG.getConstant(CommonBit, VT));
1909 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1910 Or, DAG.getConstant(BigValue, VT),
1911 ISD::SETEQ);
1912
1913 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001914 addSuccessorWithWeight(SwitchBB, Small.BB);
1915 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001916
1917 // Insert the true branch.
1918 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1919 getControlRoot(), Cond,
1920 DAG.getBasicBlock(Small.BB));
1921
1922 // Insert the false branch.
1923 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1924 DAG.getBasicBlock(Default));
1925
1926 DAG.setRoot(BrCond);
1927 return true;
1928 }
1929 }
1930 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001931
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001932 // Rearrange the case blocks so that the last one falls through if possible.
1933 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1934 // The last case block won't fall through into 'NextBlock' if we emit the
1935 // branches in this order. See if rearranging a case value would help.
1936 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1937 if (I->BB == NextBlock) {
1938 std::swap(*I, BackCase);
1939 break;
1940 }
1941 }
1942 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001943
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 // Create a CaseBlock record representing a conditional branch to
1945 // the Case's target mbb if the value being switched on SV is equal
1946 // to C.
1947 MachineBasicBlock *CurBlock = CR.CaseBB;
1948 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1949 MachineBasicBlock *FallThrough;
1950 if (I != E-1) {
1951 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1952 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001953
1954 // Put SV in a virtual register to make it available from the new blocks.
1955 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001956 } else {
1957 // If the last case doesn't match, go to the default block.
1958 FallThrough = Default;
1959 }
1960
Dan Gohman46510a72010-04-15 01:51:59 +00001961 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001962 ISD::CondCode CC;
1963 if (I->High == I->Low) {
1964 // This is just small small case range :) containing exactly 1 case
1965 CC = ISD::SETEQ;
1966 LHS = SV; RHS = I->High; MHS = NULL;
1967 } else {
1968 CC = ISD::SETLE;
1969 LHS = I->Low; MHS = SV; RHS = I->High;
1970 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001971
1972 uint32_t ExtraWeight = I->ExtraWeight;
1973 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
1974 /* me */ CurBlock,
1975 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 // If emitting the first comparison, just call visitSwitchCase to emit the
1978 // code into the current block. Otherwise, push the CaseBlock onto the
1979 // vector to be later processed by SDISel, and insert the node's MBB
1980 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001981 if (CurBlock == SwitchBB)
1982 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 else
1984 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001986 CurBlock = FallThrough;
1987 }
1988
1989 return true;
1990}
1991
1992static inline bool areJTsAllowed(const TargetLowering &TLI) {
1993 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1995 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001997
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001998static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001999 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002000 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002001 return (LastExt - FirstExt + 1ULL);
2002}
2003
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002004/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002005bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2006 CaseRecVector &WorkList,
2007 const Value *SV,
2008 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002009 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002010 Case& FrontCase = *CR.Range.first;
2011 Case& BackCase = *(CR.Range.second-1);
2012
Chris Lattnere880efe2009-11-07 07:50:34 +00002013 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2014 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002015
Chris Lattnere880efe2009-11-07 07:50:34 +00002016 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002017 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 TSize += I->size();
2019
Dan Gohmane0567812010-04-08 23:03:40 +00002020 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002022
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002023 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00002024 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002025 if (Density < 0.4)
2026 return false;
2027
David Greene4b69d992010-01-05 01:24:57 +00002028 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002029 << "First entry: " << First << ". Last entry: " << Last << '\n'
2030 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00002031 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002032
2033 // Get the MachineFunction which holds the current MBB. This is used when
2034 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002035 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002036
2037 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002038 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002039 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002040
2041 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2042
2043 // Create a new basic block to hold the code for loading the address
2044 // of the jump table, and jumping to it. Update successor information;
2045 // we will either branch to the default case for the switch, or the jump
2046 // table.
2047 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2048 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002049
2050 addSuccessorWithWeight(CR.CaseBB, Default);
2051 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002053 // Build a vector of destination BBs, corresponding to each target
2054 // of the jump table. If the value of the jump table slot corresponds to
2055 // a case statement, push the case's BB onto the vector, otherwise, push
2056 // the default BB.
2057 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002058 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002060 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2061 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002062
2063 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002064 DestBBs.push_back(I->BB);
2065 if (TEI==High)
2066 ++I;
2067 } else {
2068 DestBBs.push_back(Default);
2069 }
2070 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002071
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002072 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002073 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2074 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002075 E = DestBBs.end(); I != E; ++I) {
2076 if (!SuccsHandled[(*I)->getNumber()]) {
2077 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002078 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002079 }
2080 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002081
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002082 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002083 unsigned JTEncoding = TLI.getJumpTableEncoding();
2084 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002085 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002086
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087 // Set the jump table information so that we can codegen it as a second
2088 // MachineBasicBlock
2089 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002090 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2091 if (CR.CaseBB == SwitchBB)
2092 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095 return true;
2096}
2097
2098/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2099/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002100bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2101 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002102 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002103 MachineBasicBlock *Default,
2104 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002105 // Get the MachineFunction which holds the current MBB. This is used when
2106 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002107 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108
2109 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002111 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002112
2113 Case& FrontCase = *CR.Range.first;
2114 Case& BackCase = *(CR.Range.second-1);
2115 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2116
2117 // Size is the number of Cases represented by this range.
2118 unsigned Size = CR.Range.second - CR.Range.first;
2119
Chris Lattnere880efe2009-11-07 07:50:34 +00002120 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2121 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002122 double FMetric = 0;
2123 CaseItr Pivot = CR.Range.first + Size/2;
2124
2125 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2126 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002127 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2129 I!=E; ++I)
2130 TSize += I->size();
2131
Chris Lattnere880efe2009-11-07 07:50:34 +00002132 APInt LSize = FrontCase.size();
2133 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002134 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002135 << "First: " << First << ", Last: " << Last <<'\n'
2136 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2138 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002139 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2140 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002141 APInt Range = ComputeRange(LEnd, RBegin);
2142 assert((Range - 2ULL).isNonNegative() &&
2143 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002144 // Use volatile double here to avoid excess precision issues on some hosts,
2145 // e.g. that use 80-bit X87 registers.
2146 volatile double LDensity =
2147 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002148 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002149 volatile double RDensity =
2150 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002151 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002152 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002153 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002154 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002155 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2156 << "LDensity: " << LDensity
2157 << ", RDensity: " << RDensity << '\n'
2158 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002159 if (FMetric < Metric) {
2160 Pivot = J;
2161 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002162 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163 }
2164
2165 LSize += J->size();
2166 RSize -= J->size();
2167 }
2168 if (areJTsAllowed(TLI)) {
2169 // If our case is dense we *really* should handle it earlier!
2170 assert((FMetric > 0) && "Should handle dense range earlier!");
2171 } else {
2172 Pivot = CR.Range.first + Size/2;
2173 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002174
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 CaseRange LHSR(CR.Range.first, Pivot);
2176 CaseRange RHSR(Pivot, CR.Range.second);
2177 Constant *C = Pivot->Low;
2178 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002180 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002181 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002183 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002184 // Pivot's Value, then we can branch directly to the LHS's Target,
2185 // rather than creating a leaf node for it.
2186 if ((LHSR.second - LHSR.first) == 1 &&
2187 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002188 cast<ConstantInt>(C)->getValue() ==
2189 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002190 TrueBB = LHSR.first->BB;
2191 } else {
2192 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2193 CurMF->insert(BBI, TrueBB);
2194 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002195
2196 // Put SV in a virtual register to make it available from the new blocks.
2197 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002198 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200 // Similar to the optimization above, if the Value being switched on is
2201 // known to be less than the Constant CR.LT, and the current Case Value
2202 // is CR.LT - 1, then we can branch directly to the target block for
2203 // the current Case Value, rather than emitting a RHS leaf node for it.
2204 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002205 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2206 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002207 FalseBB = RHSR.first->BB;
2208 } else {
2209 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2210 CurMF->insert(BBI, FalseBB);
2211 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002212
2213 // Put SV in a virtual register to make it available from the new blocks.
2214 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002215 }
2216
2217 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002218 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002219 // Otherwise, branch to LHS.
2220 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2221
Dan Gohman99be8ae2010-04-19 22:41:47 +00002222 if (CR.CaseBB == SwitchBB)
2223 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 else
2225 SwitchCases.push_back(CB);
2226
2227 return true;
2228}
2229
2230/// handleBitTestsSwitchCase - if current case range has few destination and
2231/// range span less, than machine word bitwidth, encode case range into series
2232/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002233bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2234 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002235 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002236 MachineBasicBlock* Default,
2237 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002238 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002239 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240
2241 Case& FrontCase = *CR.Range.first;
2242 Case& BackCase = *(CR.Range.second-1);
2243
2244 // Get the MachineFunction which holds the current MBB. This is used when
2245 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002246 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002248 // If target does not have legal shift left, do not emit bit tests at all.
2249 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2250 return false;
2251
Anton Korobeynikov23218582008-12-23 22:25:27 +00002252 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2254 I!=E; ++I) {
2255 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002256 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002257 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002258
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 // Count unique destinations
2260 SmallSet<MachineBasicBlock*, 4> Dests;
2261 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2262 Dests.insert(I->BB);
2263 if (Dests.size() > 3)
2264 // Don't bother the code below, if there are too much unique destinations
2265 return false;
2266 }
David Greene4b69d992010-01-05 01:24:57 +00002267 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002268 << Dests.size() << '\n'
2269 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002272 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2273 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002274 APInt cmpRange = maxValue - minValue;
2275
David Greene4b69d992010-01-05 01:24:57 +00002276 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002277 << "Low bound: " << minValue << '\n'
2278 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002279
Dan Gohmane0567812010-04-08 23:03:40 +00002280 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002281 (!(Dests.size() == 1 && numCmps >= 3) &&
2282 !(Dests.size() == 2 && numCmps >= 5) &&
2283 !(Dests.size() >= 3 && numCmps >= 6)))
2284 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002285
David Greene4b69d992010-01-05 01:24:57 +00002286 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002287 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2288
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002289 // Optimize the case where all the case values fit in a
2290 // word without having to subtract minValue. In this case,
2291 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002292 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002293 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002294 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002295 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002296 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298 CaseBitsVector CasesBits;
2299 unsigned i, count = 0;
2300
2301 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2302 MachineBasicBlock* Dest = I->BB;
2303 for (i = 0; i < count; ++i)
2304 if (Dest == CasesBits[i].BB)
2305 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307 if (i == count) {
2308 assert((count < 3) && "Too much destinations to test!");
2309 CasesBits.push_back(CaseBits(0, Dest, 0));
2310 count++;
2311 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002312
2313 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2314 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2315
2316 uint64_t lo = (lowValue - lowBound).getZExtValue();
2317 uint64_t hi = (highValue - lowBound).getZExtValue();
2318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002319 for (uint64_t j = lo; j <= hi; j++) {
2320 CasesBits[i].Mask |= 1ULL << j;
2321 CasesBits[i].Bits++;
2322 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002324 }
2325 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002326
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327 BitTestInfo BTC;
2328
2329 // Figure out which block is immediately after the current one.
2330 MachineFunction::iterator BBI = CR.CaseBB;
2331 ++BBI;
2332
2333 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2334
David Greene4b69d992010-01-05 01:24:57 +00002335 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002337 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002338 << ", Bits: " << CasesBits[i].Bits
2339 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340
2341 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2342 CurMF->insert(BBI, CaseBB);
2343 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2344 CaseBB,
2345 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002346
2347 // Put SV in a virtual register to make it available from the new blocks.
2348 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002350
2351 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002352 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002353 CR.CaseBB, Default, BTC);
2354
Dan Gohman99be8ae2010-04-19 22:41:47 +00002355 if (CR.CaseBB == SwitchBB)
2356 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358 BitTestCases.push_back(BTB);
2359
2360 return true;
2361}
2362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002364size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2365 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002366 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002367
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002368 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002370 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002371 BasicBlock *SuccBB = SI.getSuccessor(i);
2372 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2373
2374 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2375
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376 Cases.push_back(Case(SI.getSuccessorValue(i),
2377 SI.getSuccessorValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002378 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379 }
2380 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2381
2382 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002383 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384 // Must recompute end() each iteration because it may be
2385 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002386 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2387 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002388 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2389 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002390 MachineBasicBlock* nextBB = J->BB;
2391 MachineBasicBlock* currentBB = I->BB;
2392
2393 // If the two neighboring cases go to the same destination, merge them
2394 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002395 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396 I->High = J->High;
2397 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002398
2399 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2400 uint32_t CurWeight = currentBB->getBasicBlock() ?
2401 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2402 uint32_t NextWeight = nextBB->getBasicBlock() ?
2403 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2404
2405 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2406 CurWeight + NextWeight);
2407 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002408 } else {
2409 I = J++;
2410 }
2411 }
2412
2413 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2414 if (I->Low != I->High)
2415 // A range counts double, since it requires two compares.
2416 ++numCmps;
2417 }
2418
2419 return numCmps;
2420}
2421
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002422void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2423 MachineBasicBlock *Last) {
2424 // Update JTCases.
2425 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2426 if (JTCases[i].first.HeaderBB == First)
2427 JTCases[i].first.HeaderBB = Last;
2428
2429 // Update BitTestCases.
2430 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2431 if (BitTestCases[i].Parent == First)
2432 BitTestCases[i].Parent = Last;
2433}
2434
Dan Gohman46510a72010-04-15 01:51:59 +00002435void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002436 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002437
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002438 // Figure out which block is immediately after the current one.
2439 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002440 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2441
2442 // If there is only the default destination, branch to it if it is not the
2443 // next basic block. Otherwise, just fall through.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002444 if (SI.getNumCases() == 1) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002445 // Update machine-CFG edges.
2446
2447 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002448 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002449 if (Default != NextBlock)
2450 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2451 MVT::Other, getControlRoot(),
2452 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002454 return;
2455 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002456
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457 // If there are any non-default case statements, create a vector of Cases
2458 // representing each one, and sort the vector so that we can efficiently
2459 // create a binary search tree from them.
2460 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002461 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002462 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002463 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002464 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002465
2466 // Get the Value to be switched on and default basic blocks, which will be
2467 // inserted into CaseBlock records, representing basic blocks in the binary
2468 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002469 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002470
2471 // Push the initial CaseRec onto the worklist
2472 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002473 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2474 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002475
2476 while (!WorkList.empty()) {
2477 // Grab a record representing a case range to process off the worklist
2478 CaseRec CR = WorkList.back();
2479 WorkList.pop_back();
2480
Dan Gohman99be8ae2010-04-19 22:41:47 +00002481 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002482 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002483
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002484 // If the range has few cases (two or less) emit a series of specific
2485 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002486 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002487 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002488
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002489 // If the switch has more than 5 blocks, and at least 40% dense, and the
2490 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002491 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002492 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002493 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2496 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002497 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498 }
2499}
2500
Dan Gohman46510a72010-04-15 01:51:59 +00002501void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002502 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002503
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002504 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002505 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002506 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002507 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002508 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002509 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002510 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002511 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2512 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2513 addSuccessorWithWeight(IndirectBrMBB, Succ);
2514 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002515
Bill Wendling4533cac2010-01-28 21:51:40 +00002516 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2517 MVT::Other, getControlRoot(),
2518 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002519}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002520
Dan Gohman46510a72010-04-15 01:51:59 +00002521void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002522 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002523 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002524 if (isa<Constant>(I.getOperand(0)) &&
2525 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2526 SDValue Op2 = getValue(I.getOperand(1));
2527 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2528 Op2.getValueType(), Op2));
2529 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002530 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002531
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002532 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002533}
2534
Dan Gohman46510a72010-04-15 01:51:59 +00002535void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002536 SDValue Op1 = getValue(I.getOperand(0));
2537 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002538 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2539 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002540}
2541
Dan Gohman46510a72010-04-15 01:51:59 +00002542void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002543 SDValue Op1 = getValue(I.getOperand(0));
2544 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002545
2546 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2547
Chris Lattnerd3027732011-02-13 09:02:52 +00002548 // Coerce the shift amount to the right type if we can.
2549 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002550 unsigned ShiftSize = ShiftTy.getSizeInBits();
2551 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002552 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002553
Dan Gohman57fc82d2009-04-09 03:51:29 +00002554 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002555 if (ShiftSize > Op2Size)
2556 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002557
Dan Gohman57fc82d2009-04-09 03:51:29 +00002558 // If the operand is larger than the shift count type but the shift
2559 // count type has enough bits to represent any shift value, truncate
2560 // it now. This is a common case and it exposes the truncate to
2561 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002562 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2563 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2564 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002565 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002566 else
Chris Lattnere0751182011-02-13 19:09:16 +00002567 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002568 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002569
Bill Wendling4533cac2010-01-28 21:51:40 +00002570 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2571 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002572}
2573
Benjamin Kramer9c640302011-07-08 10:31:30 +00002574void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002575 SDValue Op1 = getValue(I.getOperand(0));
2576 SDValue Op2 = getValue(I.getOperand(1));
2577
2578 // Turn exact SDivs into multiplications.
2579 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2580 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002581 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2582 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002583 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2584 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2585 else
2586 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2587 Op1, Op2));
2588}
2589
Dan Gohman46510a72010-04-15 01:51:59 +00002590void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002591 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002592 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002593 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002594 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002595 predicate = ICmpInst::Predicate(IC->getPredicate());
2596 SDValue Op1 = getValue(I.getOperand(0));
2597 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002598 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002599
Owen Andersone50ed302009-08-10 22:56:29 +00002600 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002601 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002602}
2603
Dan Gohman46510a72010-04-15 01:51:59 +00002604void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002605 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002606 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002607 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002608 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002609 predicate = FCmpInst::Predicate(FC->getPredicate());
2610 SDValue Op1 = getValue(I.getOperand(0));
2611 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002612 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002613 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002614 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002615}
2616
Dan Gohman46510a72010-04-15 01:51:59 +00002617void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002618 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002619 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2620 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002621 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002622
Bill Wendling49fcff82009-12-21 22:30:11 +00002623 SmallVector<SDValue, 4> Values(NumValues);
2624 SDValue Cond = getValue(I.getOperand(0));
2625 SDValue TrueVal = getValue(I.getOperand(1));
2626 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002627 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2628 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002629
Bill Wendling4533cac2010-01-28 21:51:40 +00002630 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002631 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2632 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002633 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002634 SDValue(TrueVal.getNode(),
2635 TrueVal.getResNo() + i),
2636 SDValue(FalseVal.getNode(),
2637 FalseVal.getResNo() + i));
2638
Bill Wendling4533cac2010-01-28 21:51:40 +00002639 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2640 DAG.getVTList(&ValueVTs[0], NumValues),
2641 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002642}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002643
Dan Gohman46510a72010-04-15 01:51:59 +00002644void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002645 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2646 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002647 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002648 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002649}
2650
Dan Gohman46510a72010-04-15 01:51:59 +00002651void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002652 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2653 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2654 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002655 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002656 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002657}
2658
Dan Gohman46510a72010-04-15 01:51:59 +00002659void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002660 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2661 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2662 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002663 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002664 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002665}
2666
Dan Gohman46510a72010-04-15 01:51:59 +00002667void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002668 // FPTrunc is never a no-op cast, no need to check
2669 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002670 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002671 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2672 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002673}
2674
Dan Gohman46510a72010-04-15 01:51:59 +00002675void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002676 // FPTrunc is never a no-op cast, no need to check
2677 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002678 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002679 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002680}
2681
Dan Gohman46510a72010-04-15 01:51:59 +00002682void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002683 // FPToUI is never a no-op cast, no need to check
2684 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002685 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002686 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002687}
2688
Dan Gohman46510a72010-04-15 01:51:59 +00002689void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002690 // FPToSI is never a no-op cast, no need to check
2691 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002692 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002693 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002694}
2695
Dan Gohman46510a72010-04-15 01:51:59 +00002696void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002697 // UIToFP is never a no-op cast, no need to check
2698 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002699 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002700 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002701}
2702
Dan Gohman46510a72010-04-15 01:51:59 +00002703void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002704 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002705 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002706 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002707 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002708}
2709
Dan Gohman46510a72010-04-15 01:51:59 +00002710void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711 // What to do depends on the size of the integer and the size of the pointer.
2712 // We can either truncate, zero extend, or no-op, accordingly.
2713 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002714 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002715 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716}
2717
Dan Gohman46510a72010-04-15 01:51:59 +00002718void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719 // What to do depends on the size of the integer and the size of the pointer.
2720 // We can either truncate, zero extend, or no-op, accordingly.
2721 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002722 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002723 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002724}
2725
Dan Gohman46510a72010-04-15 01:51:59 +00002726void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002728 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002729
Bill Wendling49fcff82009-12-21 22:30:11 +00002730 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002731 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002732 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002733 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002734 DestVT, N)); // convert types.
2735 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002736 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737}
2738
Dan Gohman46510a72010-04-15 01:51:59 +00002739void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002740 SDValue InVec = getValue(I.getOperand(0));
2741 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002742 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002743 TLI.getPointerTy(),
2744 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002745 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2746 TLI.getValueType(I.getType()),
2747 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002748}
2749
Dan Gohman46510a72010-04-15 01:51:59 +00002750void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002751 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002752 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002753 TLI.getPointerTy(),
2754 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002755 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2756 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002757}
2758
Mon P Wangaeb06d22008-11-10 04:46:22 +00002759// Utility for visitShuffleVector - Returns true if the mask is mask starting
2760// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002761static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2762 unsigned MaskNumElts = Mask.size();
2763 for (unsigned i = 0; i != MaskNumElts; ++i)
2764 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002765 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002766 return true;
2767}
2768
Dan Gohman46510a72010-04-15 01:51:59 +00002769void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002771 SDValue Src1 = getValue(I.getOperand(0));
2772 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002773
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 // Convert the ConstantVector mask operand into an array of ints, with -1
2775 // representing undef values.
2776 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002777 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002778 unsigned MaskNumElts = MaskElts.size();
2779 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 if (isa<UndefValue>(MaskElts[i]))
2781 Mask.push_back(-1);
2782 else
2783 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2784 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002785
Owen Andersone50ed302009-08-10 22:56:29 +00002786 EVT VT = TLI.getValueType(I.getType());
2787 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002788 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002789
Mon P Wangc7849c22008-11-16 05:06:27 +00002790 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002791 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2792 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002793 return;
2794 }
2795
2796 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002797 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2798 // Mask is longer than the source vectors and is a multiple of the source
2799 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002800 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002801 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2802 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002803 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2804 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002805 return;
2806 }
2807
Mon P Wangc7849c22008-11-16 05:06:27 +00002808 // Pad both vectors with undefs to make them the same length as the mask.
2809 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002810 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2811 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002812 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002813
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2815 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002816 MOps1[0] = Src1;
2817 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002818
2819 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2820 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002821 &MOps1[0], NumConcat);
2822 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002823 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002825
Mon P Wangaeb06d22008-11-10 04:46:22 +00002826 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002827 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002828 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002830 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002831 MappedOps.push_back(Idx);
2832 else
2833 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002834 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002835
Bill Wendling4533cac2010-01-28 21:51:40 +00002836 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2837 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002838 return;
2839 }
2840
Mon P Wangc7849c22008-11-16 05:06:27 +00002841 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002842 // Analyze the access pattern of the vector to see if we can extract
2843 // two subvectors and do the shuffle. The analysis is done by calculating
2844 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002845 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2846 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002847 int MaxRange[2] = {-1, -1};
2848
Nate Begeman5a5ca152009-04-29 05:20:52 +00002849 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 int Idx = Mask[i];
2851 int Input = 0;
2852 if (Idx < 0)
2853 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002854
Nate Begeman5a5ca152009-04-29 05:20:52 +00002855 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 Input = 1;
2857 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002858 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 if (Idx > MaxRange[Input])
2860 MaxRange[Input] = Idx;
2861 if (Idx < MinRange[Input])
2862 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002863 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002864
Mon P Wangc7849c22008-11-16 05:06:27 +00002865 // Check if the access is smaller than the vector size and can we find
2866 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002867 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2868 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002869 int StartIdx[2]; // StartIdx to extract from
2870 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002871 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002872 RangeUse[Input] = 0; // Unused
2873 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002874 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002875 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002876 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002877 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002878 RangeUse[Input] = 1; // Extract from beginning of the vector
2879 StartIdx[Input] = 0;
2880 } else {
2881 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002882 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002883 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002884 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002885 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002886 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002887 }
2888
Bill Wendling636e2582009-08-21 18:16:06 +00002889 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002890 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002891 return;
2892 }
2893 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2894 // Extract appropriate subvector and generate a vector shuffle
2895 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002896 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002897 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002898 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002899 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002900 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002901 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002902 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002903
Mon P Wangc7849c22008-11-16 05:06:27 +00002904 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002905 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002906 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 int Idx = Mask[i];
2908 if (Idx < 0)
2909 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002910 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002911 MappedOps.push_back(Idx - StartIdx[0]);
2912 else
2913 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002914 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002915
Bill Wendling4533cac2010-01-28 21:51:40 +00002916 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2917 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002918 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002919 }
2920 }
2921
Mon P Wangc7849c22008-11-16 05:06:27 +00002922 // We can't use either concat vectors or extract subvectors so fall back to
2923 // replacing the shuffle with extract and build vector.
2924 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002925 EVT EltVT = VT.getVectorElementType();
2926 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002927 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002928 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002930 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002931 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002933 SDValue Res;
2934
Nate Begeman5a5ca152009-04-29 05:20:52 +00002935 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002936 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2937 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002938 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002939 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2940 EltVT, Src2,
2941 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2942
2943 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002944 }
2945 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002946
Bill Wendling4533cac2010-01-28 21:51:40 +00002947 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2948 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002949}
2950
Dan Gohman46510a72010-04-15 01:51:59 +00002951void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002952 const Value *Op0 = I.getOperand(0);
2953 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002954 Type *AggTy = I.getType();
2955 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002956 bool IntoUndef = isa<UndefValue>(Op0);
2957 bool FromUndef = isa<UndefValue>(Op1);
2958
Jay Foadfc6d3a42011-07-13 10:26:04 +00002959 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002960
Owen Andersone50ed302009-08-10 22:56:29 +00002961 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002962 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002963 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2965
2966 unsigned NumAggValues = AggValueVTs.size();
2967 unsigned NumValValues = ValValueVTs.size();
2968 SmallVector<SDValue, 4> Values(NumAggValues);
2969
2970 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002971 unsigned i = 0;
2972 // Copy the beginning value(s) from the original aggregate.
2973 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002974 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002975 SDValue(Agg.getNode(), Agg.getResNo() + i);
2976 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002977 if (NumValValues) {
2978 SDValue Val = getValue(Op1);
2979 for (; i != LinearIndex + NumValValues; ++i)
2980 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2981 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2982 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983 // Copy remaining value(s) from the original aggregate.
2984 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002985 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986 SDValue(Agg.getNode(), Agg.getResNo() + i);
2987
Bill Wendling4533cac2010-01-28 21:51:40 +00002988 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2989 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2990 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002991}
2992
Dan Gohman46510a72010-04-15 01:51:59 +00002993void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002995 Type *AggTy = Op0->getType();
2996 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002997 bool OutOfUndef = isa<UndefValue>(Op0);
2998
Jay Foadfc6d3a42011-07-13 10:26:04 +00002999 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003000
Owen Andersone50ed302009-08-10 22:56:29 +00003001 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003002 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3003
3004 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003005
3006 // Ignore a extractvalue that produces an empty object
3007 if (!NumValValues) {
3008 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3009 return;
3010 }
3011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003012 SmallVector<SDValue, 4> Values(NumValValues);
3013
3014 SDValue Agg = getValue(Op0);
3015 // Copy out the selected value(s).
3016 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3017 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003018 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003019 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003020 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003021
Bill Wendling4533cac2010-01-28 21:51:40 +00003022 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3023 DAG.getVTList(&ValValueVTs[0], NumValValues),
3024 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003025}
3026
Dan Gohman46510a72010-04-15 01:51:59 +00003027void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003028 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003029 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003030
Dan Gohman46510a72010-04-15 01:51:59 +00003031 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003032 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003033 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003034 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003035 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3036 if (Field) {
3037 // N = N + Offset
3038 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003039 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003040 DAG.getIntPtrConstant(Offset));
3041 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003043 Ty = StTy->getElementType(Field);
3044 } else {
3045 Ty = cast<SequentialType>(Ty)->getElementType();
3046
3047 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003048 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003049 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003050 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003051 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003052 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003053 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003054 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003055 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003056 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3057 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003058 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003059 else
Evan Chengb1032a82009-02-09 20:54:38 +00003060 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003061
Dale Johannesen66978ee2009-01-31 02:22:37 +00003062 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003063 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003064 continue;
3065 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003068 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3069 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070 SDValue IdxN = getValue(Idx);
3071
3072 // If the index is smaller or larger than intptr_t, truncate or extend
3073 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003074 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003075
3076 // If this is a multiply by a power of two, turn it into a shl
3077 // immediately. This is a very common case.
3078 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003079 if (ElementSize.isPowerOf2()) {
3080 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003081 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003082 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00003083 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003084 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003085 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003086 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003087 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003088 }
3089 }
3090
Scott Michelfdc40a02009-02-17 22:15:04 +00003091 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003092 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003093 }
3094 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003096 setValue(&I, N);
3097}
3098
Dan Gohman46510a72010-04-15 01:51:59 +00003099void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003100 // If this is a fixed sized alloca in the entry block of the function,
3101 // allocate it statically on the stack.
3102 if (FuncInfo.StaticAllocaMap.count(&I))
3103 return; // getValue will auto-populate this.
3104
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003105 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003106 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003107 unsigned Align =
3108 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3109 I.getAlignment());
3110
3111 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003112
Owen Andersone50ed302009-08-10 22:56:29 +00003113 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003114 if (AllocSize.getValueType() != IntPtr)
3115 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3116
3117 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3118 AllocSize,
3119 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003120
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003121 // Handle alignment. If the requested alignment is less than or equal to
3122 // the stack alignment, ignore it. If the size is greater than or equal to
3123 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003124 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003125 if (Align <= StackAlign)
3126 Align = 0;
3127
3128 // Round the size of the allocation up to the stack alignment size
3129 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003130 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003131 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003132 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003134 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003135 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003136 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003137 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3138
3139 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003140 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003141 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003142 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003143 setValue(&I, DSA);
3144 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003145
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003146 // Inform the Frame Information that we have just allocated a variable-sized
3147 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003148 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003149}
3150
Dan Gohman46510a72010-04-15 01:51:59 +00003151void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003152 if (I.isAtomic())
3153 return visitAtomicLoad(I);
3154
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003155 const Value *SV = I.getOperand(0);
3156 SDValue Ptr = getValue(SV);
3157
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003158 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003159
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003160 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003161 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003162 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003163 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003164
Owen Andersone50ed302009-08-10 22:56:29 +00003165 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003166 SmallVector<uint64_t, 4> Offsets;
3167 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3168 unsigned NumValues = ValueVTs.size();
3169 if (NumValues == 0)
3170 return;
3171
3172 SDValue Root;
3173 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003174 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003175 // Serialize volatile loads with other side effects.
3176 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003177 else if (AA->pointsToConstantMemory(
3178 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003179 // Do not serialize (non-volatile) loads of constant memory with anything.
3180 Root = DAG.getEntryNode();
3181 ConstantMemory = true;
3182 } else {
3183 // Do not serialize non-volatile loads against each other.
3184 Root = DAG.getRoot();
3185 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003187 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003188 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3189 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003190 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003191 unsigned ChainI = 0;
3192 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3193 // Serializing loads here may result in excessive register pressure, and
3194 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3195 // could recover a bit by hoisting nodes upward in the chain by recognizing
3196 // they are side-effect free or do not alias. The optimizer should really
3197 // avoid this case by converting large object/array copies to llvm.memcpy
3198 // (MaxParallelChains should always remain as failsafe).
3199 if (ChainI == MaxParallelChains) {
3200 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3201 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3202 MVT::Other, &Chains[0], ChainI);
3203 Root = Chain;
3204 ChainI = 0;
3205 }
Bill Wendling856ff412009-12-22 00:12:37 +00003206 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3207 PtrVT, Ptr,
3208 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003209 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003210 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003211 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003213 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003214 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003215 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003217 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003218 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003219 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003220 if (isVolatile)
3221 DAG.setRoot(Chain);
3222 else
3223 PendingLoads.push_back(Chain);
3224 }
3225
Bill Wendling4533cac2010-01-28 21:51:40 +00003226 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3227 DAG.getVTList(&ValueVTs[0], NumValues),
3228 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003229}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003230
Dan Gohman46510a72010-04-15 01:51:59 +00003231void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003232 if (I.isAtomic())
3233 return visitAtomicStore(I);
3234
Dan Gohman46510a72010-04-15 01:51:59 +00003235 const Value *SrcV = I.getOperand(0);
3236 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003237
Owen Andersone50ed302009-08-10 22:56:29 +00003238 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003239 SmallVector<uint64_t, 4> Offsets;
3240 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3241 unsigned NumValues = ValueVTs.size();
3242 if (NumValues == 0)
3243 return;
3244
3245 // Get the lowered operands. Note that we do this after
3246 // checking if NumResults is zero, because with zero results
3247 // the operands won't have values in the map.
3248 SDValue Src = getValue(SrcV);
3249 SDValue Ptr = getValue(PtrV);
3250
3251 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003252 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3253 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003254 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003255 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003256 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003257 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003258 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003259
Andrew Trickde91f3c2010-11-12 17:50:46 +00003260 unsigned ChainI = 0;
3261 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3262 // See visitLoad comments.
3263 if (ChainI == MaxParallelChains) {
3264 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3265 MVT::Other, &Chains[0], ChainI);
3266 Root = Chain;
3267 ChainI = 0;
3268 }
Bill Wendling856ff412009-12-22 00:12:37 +00003269 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3270 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003271 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3272 SDValue(Src.getNode(), Src.getResNo() + i),
3273 Add, MachinePointerInfo(PtrV, Offsets[i]),
3274 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3275 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003276 }
3277
Devang Patel7e13efa2010-10-26 22:14:52 +00003278 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003279 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003280 ++SDNodeOrder;
3281 AssignOrderingToNode(StoreNode.getNode());
3282 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003283}
3284
Eli Friedman26689ac2011-08-03 21:06:02 +00003285static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003286 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003287 bool Before, DebugLoc dl,
3288 SelectionDAG &DAG,
3289 const TargetLowering &TLI) {
3290 // Fence, if necessary
3291 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003292 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003293 Order = Release;
3294 else if (Order == Acquire || Order == Monotonic)
3295 return Chain;
3296 } else {
3297 if (Order == AcquireRelease)
3298 Order = Acquire;
3299 else if (Order == Release || Order == Monotonic)
3300 return Chain;
3301 }
3302 SDValue Ops[3];
3303 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003304 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3305 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003306 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3307}
3308
Eli Friedmanff030482011-07-28 21:48:00 +00003309void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003310 DebugLoc dl = getCurDebugLoc();
3311 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003312 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003313
3314 SDValue InChain = getRoot();
3315
3316 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003317 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3318 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003319
Eli Friedman55ba8162011-07-29 03:05:32 +00003320 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003321 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003322 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003323 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003324 getValue(I.getPointerOperand()),
3325 getValue(I.getCompareOperand()),
3326 getValue(I.getNewValOperand()),
3327 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003328 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3329 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003330
3331 SDValue OutChain = L.getValue(1);
3332
3333 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003334 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3335 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003336
Eli Friedman55ba8162011-07-29 03:05:32 +00003337 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003338 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003339}
3340
3341void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003342 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003343 ISD::NodeType NT;
3344 switch (I.getOperation()) {
3345 default: llvm_unreachable("Unknown atomicrmw operation"); return;
3346 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3347 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3348 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3349 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3350 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3351 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3352 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3353 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3354 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3355 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3356 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3357 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003358 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003359 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003360
3361 SDValue InChain = getRoot();
3362
3363 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003364 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3365 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003366
Eli Friedman55ba8162011-07-29 03:05:32 +00003367 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003368 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003369 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003370 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003371 getValue(I.getPointerOperand()),
3372 getValue(I.getValOperand()),
3373 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003374 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003375 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003376
3377 SDValue OutChain = L.getValue(1);
3378
3379 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003380 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3381 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003382
Eli Friedman55ba8162011-07-29 03:05:32 +00003383 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003384 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003385}
3386
Eli Friedman47f35132011-07-25 23:16:38 +00003387void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003388 DebugLoc dl = getCurDebugLoc();
3389 SDValue Ops[3];
3390 Ops[0] = getRoot();
3391 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3392 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3393 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003394}
3395
Eli Friedman327236c2011-08-24 20:50:09 +00003396void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3397 DebugLoc dl = getCurDebugLoc();
3398 AtomicOrdering Order = I.getOrdering();
3399 SynchronizationScope Scope = I.getSynchScope();
3400
3401 SDValue InChain = getRoot();
3402
Eli Friedman327236c2011-08-24 20:50:09 +00003403 EVT VT = EVT::getEVT(I.getType());
3404
Eli Friedman596f4472011-09-13 22:19:59 +00003405 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003406 report_fatal_error("Cannot generate unaligned atomic load");
3407
Eli Friedman327236c2011-08-24 20:50:09 +00003408 SDValue L =
3409 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3410 getValue(I.getPointerOperand()),
3411 I.getPointerOperand(), I.getAlignment(),
3412 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3413 Scope);
3414
3415 SDValue OutChain = L.getValue(1);
3416
3417 if (TLI.getInsertFencesForAtomic())
3418 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3419 DAG, TLI);
3420
3421 setValue(&I, L);
3422 DAG.setRoot(OutChain);
3423}
3424
3425void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3426 DebugLoc dl = getCurDebugLoc();
3427
3428 AtomicOrdering Order = I.getOrdering();
3429 SynchronizationScope Scope = I.getSynchScope();
3430
3431 SDValue InChain = getRoot();
3432
Eli Friedmanfe731212011-09-13 20:50:54 +00003433 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3434
Eli Friedman596f4472011-09-13 22:19:59 +00003435 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003436 report_fatal_error("Cannot generate unaligned atomic store");
3437
Eli Friedman327236c2011-08-24 20:50:09 +00003438 if (TLI.getInsertFencesForAtomic())
3439 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3440 DAG, TLI);
3441
3442 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003443 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003444 InChain,
3445 getValue(I.getPointerOperand()),
3446 getValue(I.getValueOperand()),
3447 I.getPointerOperand(), I.getAlignment(),
3448 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3449 Scope);
3450
3451 if (TLI.getInsertFencesForAtomic())
3452 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3453 DAG, TLI);
3454
3455 DAG.setRoot(OutChain);
3456}
3457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003458/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3459/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003460void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003461 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003462 bool HasChain = !I.doesNotAccessMemory();
3463 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3464
3465 // Build the operand list.
3466 SmallVector<SDValue, 8> Ops;
3467 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3468 if (OnlyLoad) {
3469 // We don't need to serialize loads against other loads.
3470 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003471 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003472 Ops.push_back(getRoot());
3473 }
3474 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003475
3476 // Info is set by getTgtMemInstrinsic
3477 TargetLowering::IntrinsicInfo Info;
3478 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3479
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003480 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003481 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3482 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003483 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003484
3485 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003486 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3487 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003488 assert(TLI.isTypeLegal(Op.getValueType()) &&
3489 "Intrinsic uses a non-legal type?");
3490 Ops.push_back(Op);
3491 }
3492
Owen Andersone50ed302009-08-10 22:56:29 +00003493 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003494 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3495#ifndef NDEBUG
3496 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3497 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3498 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003499 }
Bob Wilson8d919552009-07-31 22:41:21 +00003500#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003501
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003502 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003503 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003504
Bob Wilson8d919552009-07-31 22:41:21 +00003505 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003506
3507 // Create the node.
3508 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003509 if (IsTgtIntrinsic) {
3510 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003511 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003512 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003513 Info.memVT,
3514 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003515 Info.align, Info.vol,
3516 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003517 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003518 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003519 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003520 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003521 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003522 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003523 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003524 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003525 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003526 }
3527
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003528 if (HasChain) {
3529 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3530 if (OnlyLoad)
3531 PendingLoads.push_back(Chain);
3532 else
3533 DAG.setRoot(Chain);
3534 }
Bill Wendling856ff412009-12-22 00:12:37 +00003535
Benjamin Kramerf0127052010-01-05 13:12:22 +00003536 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003537 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003538 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003539 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003540 }
Bill Wendling856ff412009-12-22 00:12:37 +00003541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003542 setValue(&I, Result);
3543 }
3544}
3545
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003546/// GetSignificand - Get the significand and build it into a floating-point
3547/// number with exponent of 1:
3548///
3549/// Op = (Op & 0x007fffff) | 0x3f800000;
3550///
3551/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003552static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003553GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3555 DAG.getConstant(0x007fffff, MVT::i32));
3556 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3557 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003558 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003559}
3560
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003561/// GetExponent - Get the exponent:
3562///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003563/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003564///
3565/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003566static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003567GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003568 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3570 DAG.getConstant(0x7f800000, MVT::i32));
3571 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003572 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3574 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003575 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003576}
3577
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003578/// getF32Constant - Get 32-bit floating point constant.
3579static SDValue
3580getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003582}
3583
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003584/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003585/// visitIntrinsicCall: I is a call instruction
3586/// Op is the associated NodeType for I
3587const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003588SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3589 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003590 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003591 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003592 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003593 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003594 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003595 getValue(I.getArgOperand(0)),
3596 getValue(I.getArgOperand(1)),
Eli Friedman55ba8162011-07-29 03:05:32 +00003597 I.getArgOperand(0), 0 /* Alignment */,
3598 Monotonic, CrossThread);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003599 setValue(&I, L);
3600 DAG.setRoot(L.getValue(1));
3601 return 0;
3602}
3603
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003604// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003605const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003606SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003607 SDValue Op1 = getValue(I.getArgOperand(0));
3608 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003609
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003611 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003612 return 0;
3613}
Bill Wendling74c37652008-12-09 22:08:41 +00003614
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003615/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3616/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003617void
Dan Gohman46510a72010-04-15 01:51:59 +00003618SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003619 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003620 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003621
Gabor Greif0635f352010-06-25 09:38:13 +00003622 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003623 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003624 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003625
3626 // Put the exponent in the right bit position for later addition to the
3627 // final result:
3628 //
3629 // #define LOG2OFe 1.4426950f
3630 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003632 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003634
3635 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3637 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003638
3639 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003641 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003642
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003643 if (LimitFloatPrecision <= 6) {
3644 // For floating-point precision of 6:
3645 //
3646 // TwoToFractionalPartOfX =
3647 // 0.997535578f +
3648 // (0.735607626f + 0.252464424f * x) * x;
3649 //
3650 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003652 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003654 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3656 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003657 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003658 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003659
3660 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003662 TwoToFracPartOfX, IntegerPartOfX);
3663
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003664 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003665 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3666 // For floating-point precision of 12:
3667 //
3668 // TwoToFractionalPartOfX =
3669 // 0.999892986f +
3670 // (0.696457318f +
3671 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3672 //
3673 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003675 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003676 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003677 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3679 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3682 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003683 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003684 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003685
3686 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003688 TwoToFracPartOfX, IntegerPartOfX);
3689
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003690 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003691 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3692 // For floating-point precision of 18:
3693 //
3694 // TwoToFractionalPartOfX =
3695 // 0.999999982f +
3696 // (0.693148872f +
3697 // (0.240227044f +
3698 // (0.554906021e-1f +
3699 // (0.961591928e-2f +
3700 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3701 //
3702 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003704 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003706 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3708 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3711 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003712 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3714 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003715 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3717 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003718 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3720 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003721 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003722 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003724
3725 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003727 TwoToFracPartOfX, IntegerPartOfX);
3728
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003729 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003730 }
3731 } else {
3732 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003733 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003734 getValue(I.getArgOperand(0)).getValueType(),
3735 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003736 }
3737
Dale Johannesen59e577f2008-09-05 18:38:42 +00003738 setValue(&I, result);
3739}
3740
Bill Wendling39150252008-09-09 20:39:27 +00003741/// visitLog - Lower a log intrinsic. Handles the special sequences for
3742/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003743void
Dan Gohman46510a72010-04-15 01:51:59 +00003744SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003745 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003746 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003747
Gabor Greif0635f352010-06-25 09:38:13 +00003748 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003749 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003750 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003751 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003752
3753 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003754 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003756 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003757
3758 // Get the significand and build it into a floating-point number with
3759 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003760 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003761
3762 if (LimitFloatPrecision <= 6) {
3763 // For floating-point precision of 6:
3764 //
3765 // LogofMantissa =
3766 // -1.1609546f +
3767 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003768 //
Bill Wendling39150252008-09-09 20:39:27 +00003769 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003771 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003773 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3775 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003776 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003777
Scott Michelfdc40a02009-02-17 22:15:04 +00003778 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003780 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3781 // For floating-point precision of 12:
3782 //
3783 // LogOfMantissa =
3784 // -1.7417939f +
3785 // (2.8212026f +
3786 // (-1.4699568f +
3787 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3788 //
3789 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003791 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003793 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003794 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3795 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003796 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3798 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003799 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3801 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003803
Scott Michelfdc40a02009-02-17 22:15:04 +00003804 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003806 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3807 // For floating-point precision of 18:
3808 //
3809 // LogOfMantissa =
3810 // -2.1072184f +
3811 // (4.2372794f +
3812 // (-3.7029485f +
3813 // (2.2781945f +
3814 // (-0.87823314f +
3815 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3816 //
3817 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003819 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003821 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3823 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003824 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3826 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003827 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3829 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003830 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3832 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003833 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3835 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003836 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003837
Scott Michelfdc40a02009-02-17 22:15:04 +00003838 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003840 }
3841 } else {
3842 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003843 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003844 getValue(I.getArgOperand(0)).getValueType(),
3845 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003846 }
3847
Dale Johannesen59e577f2008-09-05 18:38:42 +00003848 setValue(&I, result);
3849}
3850
Bill Wendling3eb59402008-09-09 00:28:24 +00003851/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3852/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003853void
Dan Gohman46510a72010-04-15 01:51:59 +00003854SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003855 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003856 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003857
Gabor Greif0635f352010-06-25 09:38:13 +00003858 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003859 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003860 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003861 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003862
Bill Wendling39150252008-09-09 20:39:27 +00003863 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003864 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003865
Bill Wendling3eb59402008-09-09 00:28:24 +00003866 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003867 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003868 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003869
Bill Wendling3eb59402008-09-09 00:28:24 +00003870 // Different possible minimax approximations of significand in
3871 // floating-point for various degrees of accuracy over [1,2].
3872 if (LimitFloatPrecision <= 6) {
3873 // For floating-point precision of 6:
3874 //
3875 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3876 //
3877 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003879 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003880 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003881 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3883 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003884 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003885
Scott Michelfdc40a02009-02-17 22:15:04 +00003886 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003888 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3889 // For floating-point precision of 12:
3890 //
3891 // Log2ofMantissa =
3892 // -2.51285454f +
3893 // (4.07009056f +
3894 // (-2.12067489f +
3895 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003896 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003897 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003899 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003901 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003902 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3903 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003904 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3906 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003907 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3909 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003910 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003911
Scott Michelfdc40a02009-02-17 22:15:04 +00003912 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003913 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003914 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3915 // For floating-point precision of 18:
3916 //
3917 // Log2ofMantissa =
3918 // -3.0400495f +
3919 // (6.1129976f +
3920 // (-5.3420409f +
3921 // (3.2865683f +
3922 // (-1.2669343f +
3923 // (0.27515199f -
3924 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3925 //
3926 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003928 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003930 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3932 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3935 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003936 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3938 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003939 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3941 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003942 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3944 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003945 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003946
Scott Michelfdc40a02009-02-17 22:15:04 +00003947 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003949 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003950 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003951 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003952 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003953 getValue(I.getArgOperand(0)).getValueType(),
3954 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003955 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003956
Dale Johannesen59e577f2008-09-05 18:38:42 +00003957 setValue(&I, result);
3958}
3959
Bill Wendling3eb59402008-09-09 00:28:24 +00003960/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3961/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003962void
Dan Gohman46510a72010-04-15 01:51:59 +00003963SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003964 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003965 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003966
Gabor Greif0635f352010-06-25 09:38:13 +00003967 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003968 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003969 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003970 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003971
Bill Wendling39150252008-09-09 20:39:27 +00003972 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003973 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003975 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003976
3977 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003978 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003979 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003980
3981 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003982 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003983 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003984 // Log10ofMantissa =
3985 // -0.50419619f +
3986 // (0.60948995f - 0.10380950f * x) * x;
3987 //
3988 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003990 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003992 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003993 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3994 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003995 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003996
Scott Michelfdc40a02009-02-17 22:15:04 +00003997 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003998 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003999 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4000 // For floating-point precision of 12:
4001 //
4002 // Log10ofMantissa =
4003 // -0.64831180f +
4004 // (0.91751397f +
4005 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4006 //
4007 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004008 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004009 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004010 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004011 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4013 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004014 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4016 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004017 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004018
Scott Michelfdc40a02009-02-17 22:15:04 +00004019 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004021 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004022 // For floating-point precision of 18:
4023 //
4024 // Log10ofMantissa =
4025 // -0.84299375f +
4026 // (1.5327582f +
4027 // (-1.0688956f +
4028 // (0.49102474f +
4029 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4030 //
4031 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004033 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004035 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4037 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004038 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4040 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004041 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4043 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004044 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4046 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004047 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004048
Scott Michelfdc40a02009-02-17 22:15:04 +00004049 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004050 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004051 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004052 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004053 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004054 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004055 getValue(I.getArgOperand(0)).getValueType(),
4056 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004057 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004058
Dale Johannesen59e577f2008-09-05 18:38:42 +00004059 setValue(&I, result);
4060}
4061
Bill Wendlinge10c8142008-09-09 22:39:21 +00004062/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4063/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004064void
Dan Gohman46510a72010-04-15 01:51:59 +00004065SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004066 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004067 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004068
Gabor Greif0635f352010-06-25 09:38:13 +00004069 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004070 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004071 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004072
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004074
4075 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004076 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4077 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004078
4079 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004080 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004081 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004082
4083 if (LimitFloatPrecision <= 6) {
4084 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004085 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004086 // TwoToFractionalPartOfX =
4087 // 0.997535578f +
4088 // (0.735607626f + 0.252464424f * x) * x;
4089 //
4090 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004091 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004092 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004094 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004095 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4096 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004097 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004098 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004099 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004101
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004102 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004104 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4105 // For floating-point precision of 12:
4106 //
4107 // TwoToFractionalPartOfX =
4108 // 0.999892986f +
4109 // (0.696457318f +
4110 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4111 //
4112 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004114 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004116 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4118 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004119 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4121 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004122 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004123 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004124 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004125 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004126
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004127 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004129 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4130 // For floating-point precision of 18:
4131 //
4132 // TwoToFractionalPartOfX =
4133 // 0.999999982f +
4134 // (0.693148872f +
4135 // (0.240227044f +
4136 // (0.554906021e-1f +
4137 // (0.961591928e-2f +
4138 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4139 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004141 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004143 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004144 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4145 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004146 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4148 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004149 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4151 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004152 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4154 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004155 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4157 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004158 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004159 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004160 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004161 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004162
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004163 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004165 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004166 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004167 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004168 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004169 getValue(I.getArgOperand(0)).getValueType(),
4170 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004171 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004172
Dale Johannesen601d3c02008-09-05 01:48:15 +00004173 setValue(&I, result);
4174}
4175
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004176/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4177/// limited-precision mode with x == 10.0f.
4178void
Dan Gohman46510a72010-04-15 01:51:59 +00004179SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004180 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004181 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004182 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004183 bool IsExp10 = false;
4184
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004186 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004187 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4188 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4189 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4190 APFloat Ten(10.0f);
4191 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4192 }
4193 }
4194 }
4195
4196 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004197 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004198
4199 // Put the exponent in the right bit position for later addition to the
4200 // final result:
4201 //
4202 // #define LOG2OF10 3.3219281f
4203 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004205 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004207
4208 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4210 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004211
4212 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004214 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004215
4216 if (LimitFloatPrecision <= 6) {
4217 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004218 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004219 // twoToFractionalPartOfX =
4220 // 0.997535578f +
4221 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004222 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004223 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004224 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004225 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004226 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004227 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4229 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004230 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004231 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004232 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004234
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004235 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004237 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4238 // For floating-point precision of 12:
4239 //
4240 // TwoToFractionalPartOfX =
4241 // 0.999892986f +
4242 // (0.696457318f +
4243 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4244 //
4245 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004247 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004248 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004249 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4251 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004252 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4254 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004255 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004256 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004257 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004259
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004260 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004262 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4263 // For floating-point precision of 18:
4264 //
4265 // TwoToFractionalPartOfX =
4266 // 0.999999982f +
4267 // (0.693148872f +
4268 // (0.240227044f +
4269 // (0.554906021e-1f +
4270 // (0.961591928e-2f +
4271 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4272 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004274 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004275 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004276 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4278 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004279 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4281 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004282 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4284 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004285 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4287 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004288 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4290 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004291 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004292 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004293 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004295
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004296 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004297 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004298 }
4299 } else {
4300 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004301 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004302 getValue(I.getArgOperand(0)).getValueType(),
4303 getValue(I.getArgOperand(0)),
4304 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004305 }
4306
4307 setValue(&I, result);
4308}
4309
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004310
4311/// ExpandPowI - Expand a llvm.powi intrinsic.
4312static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4313 SelectionDAG &DAG) {
4314 // If RHS is a constant, we can expand this out to a multiplication tree,
4315 // otherwise we end up lowering to a call to __powidf2 (for example). When
4316 // optimizing for size, we only want to do this if the expansion would produce
4317 // a small number of multiplies, otherwise we do the full expansion.
4318 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4319 // Get the exponent as a positive value.
4320 unsigned Val = RHSC->getSExtValue();
4321 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004322
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004323 // powi(x, 0) -> 1.0
4324 if (Val == 0)
4325 return DAG.getConstantFP(1.0, LHS.getValueType());
4326
Dan Gohmanae541aa2010-04-15 04:33:49 +00004327 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004328 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4329 // If optimizing for size, don't insert too many multiplies. This
4330 // inserts up to 5 multiplies.
4331 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4332 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004333 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004334 // powi(x,15) generates one more multiply than it should), but this has
4335 // the benefit of being both really simple and much better than a libcall.
4336 SDValue Res; // Logically starts equal to 1.0
4337 SDValue CurSquare = LHS;
4338 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004339 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004340 if (Res.getNode())
4341 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4342 else
4343 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004344 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004345
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004346 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4347 CurSquare, CurSquare);
4348 Val >>= 1;
4349 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004350
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004351 // If the original was negative, invert the result, producing 1/(x*x*x).
4352 if (RHSC->getSExtValue() < 0)
4353 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4354 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4355 return Res;
4356 }
4357 }
4358
4359 // Otherwise, expand to a libcall.
4360 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4361}
4362
Devang Patel227dfdb2011-05-16 21:24:05 +00004363// getTruncatedArgReg - Find underlying register used for an truncated
4364// argument.
4365static unsigned getTruncatedArgReg(const SDValue &N) {
4366 if (N.getOpcode() != ISD::TRUNCATE)
4367 return 0;
4368
4369 const SDValue &Ext = N.getOperand(0);
4370 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4371 const SDValue &CFR = Ext.getOperand(0);
4372 if (CFR.getOpcode() == ISD::CopyFromReg)
4373 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4374 else
4375 if (CFR.getOpcode() == ISD::TRUNCATE)
4376 return getTruncatedArgReg(CFR);
4377 }
4378 return 0;
4379}
4380
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004381/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4382/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4383/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004384bool
Devang Patel78a06e52010-08-25 20:39:26 +00004385SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004386 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004387 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004388 const Argument *Arg = dyn_cast<Argument>(V);
4389 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004390 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004391
Devang Patel719f6a92010-04-29 20:40:36 +00004392 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004393 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4394 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4395
Devang Patela83ce982010-04-29 18:50:36 +00004396 // Ignore inlined function arguments here.
4397 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004398 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004399 return false;
4400
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004401 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004402 // Some arguments' frame index is recorded during argument lowering.
4403 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4404 if (Offset)
4405 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004406
Devang Patel9aee3352011-09-08 22:59:09 +00004407 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004408 if (N.getOpcode() == ISD::CopyFromReg)
4409 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4410 else
4411 Reg = getTruncatedArgReg(N);
4412 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004413 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4414 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4415 if (PR)
4416 Reg = PR;
4417 }
4418 }
4419
Evan Chenga36acad2010-04-29 06:33:38 +00004420 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004421 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004422 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004423 if (VMI != FuncInfo.ValueMap.end())
4424 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004425 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004426
Devang Patel8bc9ef72010-11-02 17:19:03 +00004427 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004428 // Check if frame index is available.
4429 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004430 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004431 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4432 Reg = TRI->getFrameRegister(MF);
4433 Offset = FINode->getIndex();
4434 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004435 }
4436
4437 if (!Reg)
4438 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004439
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004440 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4441 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004442 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004443 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004444 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004445}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004446
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004447// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004448#if defined(_MSC_VER) && defined(setjmp) && \
4449 !defined(setjmp_undefined_for_msvc)
4450# pragma push_macro("setjmp")
4451# undef setjmp
4452# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004453#endif
4454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004455/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4456/// we want to emit this as a call to a named external function, return the name
4457/// otherwise lower it and return null.
4458const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004459SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004460 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004461 SDValue Res;
4462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004463 switch (Intrinsic) {
4464 default:
4465 // By default, turn this into a target intrinsic node.
4466 visitTargetIntrinsic(I, Intrinsic);
4467 return 0;
4468 case Intrinsic::vastart: visitVAStart(I); return 0;
4469 case Intrinsic::vaend: visitVAEnd(I); return 0;
4470 case Intrinsic::vacopy: visitVACopy(I); return 0;
4471 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004472 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004473 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004474 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004475 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004476 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004477 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004478 return 0;
4479 case Intrinsic::setjmp:
4480 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481 case Intrinsic::longjmp:
4482 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004483 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004484 // Assert for address < 256 since we support only user defined address
4485 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004486 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004487 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004488 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004489 < 256 &&
4490 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004491 SDValue Op1 = getValue(I.getArgOperand(0));
4492 SDValue Op2 = getValue(I.getArgOperand(1));
4493 SDValue Op3 = getValue(I.getArgOperand(2));
4494 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4495 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004496 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004497 MachinePointerInfo(I.getArgOperand(0)),
4498 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004499 return 0;
4500 }
Chris Lattner824b9582008-11-21 16:42:48 +00004501 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004502 // Assert for address < 256 since we support only user defined address
4503 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004504 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004505 < 256 &&
4506 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004507 SDValue Op1 = getValue(I.getArgOperand(0));
4508 SDValue Op2 = getValue(I.getArgOperand(1));
4509 SDValue Op3 = getValue(I.getArgOperand(2));
4510 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4511 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004512 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004513 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004514 return 0;
4515 }
Chris Lattner824b9582008-11-21 16:42:48 +00004516 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004517 // Assert for address < 256 since we support only user defined address
4518 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004519 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004520 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004521 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004522 < 256 &&
4523 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004524 SDValue Op1 = getValue(I.getArgOperand(0));
4525 SDValue Op2 = getValue(I.getArgOperand(1));
4526 SDValue Op3 = getValue(I.getArgOperand(2));
4527 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4528 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004529 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004530 MachinePointerInfo(I.getArgOperand(0)),
4531 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004532 return 0;
4533 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004534 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004535 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004536 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004537 const Value *Address = DI.getAddress();
Eric Christopher12eb3ad2011-09-29 00:50:59 +00004538 if (!Address || !DIVariable(Variable).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004539 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004540
4541 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4542 // but do not always have a corresponding SDNode built. The SDNodeOrder
4543 // absolute, but not relative, values are different depending on whether
4544 // debug info exists.
4545 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004546
4547 // Check if address has undef value.
4548 if (isa<UndefValue>(Address) ||
4549 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004550 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004551 return 0;
4552 }
4553
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004554 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004555 if (!N.getNode() && isa<Argument>(Address))
4556 // Check unused arguments map.
4557 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004558 SDDbgValue *SDV;
4559 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004560 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004561 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004562 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4563 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4564 Address = BCI->getOperand(0);
4565 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4566
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004567 if (isParameter && !AI) {
4568 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4569 if (FINode)
4570 // Byval parameter. We have a frame index at this point.
4571 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4572 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004573 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004574 // Address is an argument, so try to emit its dbg value using
4575 // virtual register info from the FuncInfo.ValueMap.
4576 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004577 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004578 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004579 } else if (AI)
4580 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4581 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004582 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004583 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004584 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004585 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004586 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004587 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4588 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004589 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004590 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004591 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004592 // If variable is pinned by a alloca in dominating bb then
4593 // use StaticAllocaMap.
4594 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004595 if (AI->getParent() != DI.getParent()) {
4596 DenseMap<const AllocaInst*, int>::iterator SI =
4597 FuncInfo.StaticAllocaMap.find(AI);
4598 if (SI != FuncInfo.StaticAllocaMap.end()) {
4599 SDV = DAG.getDbgValue(Variable, SI->second,
4600 0, dl, SDNodeOrder);
4601 DAG.AddDbgValue(SDV, 0, false);
4602 return 0;
4603 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004604 }
4605 }
Devang Patelafeaae72010-12-06 22:39:26 +00004606 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004607 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004608 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004609 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004610 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004611 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004612 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004613 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004614 return 0;
4615
4616 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004617 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004618 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004619 if (!V)
4620 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004621
4622 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4623 // but do not always have a corresponding SDNode built. The SDNodeOrder
4624 // absolute, but not relative, values are different depending on whether
4625 // debug info exists.
4626 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004627 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004628 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004629 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4630 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004631 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004632 // Do not use getValue() in here; we don't want to generate code at
4633 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004634 SDValue N = NodeMap[V];
4635 if (!N.getNode() && isa<Argument>(V))
4636 // Check unused arguments map.
4637 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004638 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004639 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004640 SDV = DAG.getDbgValue(Variable, N.getNode(),
4641 N.getResNo(), Offset, dl, SDNodeOrder);
4642 DAG.AddDbgValue(SDV, N.getNode(), false);
4643 }
Devang Patela778f5c2011-02-18 22:43:42 +00004644 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004645 // Do not call getValue(V) yet, as we don't want to generate code.
4646 // Remember it for later.
4647 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4648 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004649 } else {
Devang Patel00190342010-03-15 19:15:44 +00004650 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004651 // data available is an unreferenced parameter.
4652 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004653 }
Devang Patel00190342010-03-15 19:15:44 +00004654 }
4655
4656 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004657 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004658 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004659 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004660 // Don't handle byval struct arguments or VLAs, for example.
4661 if (!AI)
4662 return 0;
4663 DenseMap<const AllocaInst*, int>::iterator SI =
4664 FuncInfo.StaticAllocaMap.find(AI);
4665 if (SI == FuncInfo.StaticAllocaMap.end())
4666 return 0; // VLAs.
4667 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004668
Chris Lattner512063d2010-04-05 06:19:28 +00004669 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4670 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4671 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004672 return 0;
4673 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004674 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004676 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004677 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004679 SDValue Ops[1];
4680 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004681 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004682 setValue(&I, Op);
4683 DAG.setRoot(Op.getValue(1));
4684 return 0;
4685 }
4686
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004687 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004688 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004689 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004690 if (CallMBB->isLandingPad())
4691 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004692 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004693#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004694 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004695#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004696 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4697 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004698 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004699 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004700
Chris Lattner3a5815f2009-09-17 23:54:54 +00004701 // Insert the EHSELECTION instruction.
4702 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4703 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004704 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004705 Ops[1] = getRoot();
4706 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004707 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004708 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004709 return 0;
4710 }
4711
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004712 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004713 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004714 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004715 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4716 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004717 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004718 return 0;
4719 }
4720
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004721 case Intrinsic::eh_return_i32:
4722 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004723 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4724 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4725 MVT::Other,
4726 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004727 getValue(I.getArgOperand(0)),
4728 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004729 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004730 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004731 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004732 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004733 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004734 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004735 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004736 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004737 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004738 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004739 TLI.getPointerTy()),
4740 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004741 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004742 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004743 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004744 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4745 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004746 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004747 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004748 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004749 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004750 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004751 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004752 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004753
Chris Lattner512063d2010-04-05 06:19:28 +00004754 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004755 return 0;
4756 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004757 case Intrinsic::eh_sjlj_functioncontext: {
4758 // Get and store the index of the function context.
4759 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004760 AllocaInst *FnCtx =
4761 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004762 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4763 MFI->setFunctionContextIndex(FI);
4764 return 0;
4765 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004766 case Intrinsic::eh_sjlj_setjmp: {
4767 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004768 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004769 return 0;
4770 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004771 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004772 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004773 getRoot(), getValue(I.getArgOperand(0))));
4774 return 0;
4775 }
4776 case Intrinsic::eh_sjlj_dispatch_setup: {
4777 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004778 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004779 return 0;
4780 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004781
Dale Johannesen0488fb62010-09-30 23:57:10 +00004782 case Intrinsic::x86_mmx_pslli_w:
4783 case Intrinsic::x86_mmx_pslli_d:
4784 case Intrinsic::x86_mmx_pslli_q:
4785 case Intrinsic::x86_mmx_psrli_w:
4786 case Intrinsic::x86_mmx_psrli_d:
4787 case Intrinsic::x86_mmx_psrli_q:
4788 case Intrinsic::x86_mmx_psrai_w:
4789 case Intrinsic::x86_mmx_psrai_d: {
4790 SDValue ShAmt = getValue(I.getArgOperand(1));
4791 if (isa<ConstantSDNode>(ShAmt)) {
4792 visitTargetIntrinsic(I, Intrinsic);
4793 return 0;
4794 }
4795 unsigned NewIntrinsic = 0;
4796 EVT ShAmtVT = MVT::v2i32;
4797 switch (Intrinsic) {
4798 case Intrinsic::x86_mmx_pslli_w:
4799 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4800 break;
4801 case Intrinsic::x86_mmx_pslli_d:
4802 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4803 break;
4804 case Intrinsic::x86_mmx_pslli_q:
4805 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4806 break;
4807 case Intrinsic::x86_mmx_psrli_w:
4808 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4809 break;
4810 case Intrinsic::x86_mmx_psrli_d:
4811 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4812 break;
4813 case Intrinsic::x86_mmx_psrli_q:
4814 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4815 break;
4816 case Intrinsic::x86_mmx_psrai_w:
4817 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4818 break;
4819 case Intrinsic::x86_mmx_psrai_d:
4820 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4821 break;
4822 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4823 }
4824
4825 // The vector shift intrinsics with scalars uses 32b shift amounts but
4826 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4827 // to be zero.
4828 // We must do this early because v2i32 is not a legal type.
4829 DebugLoc dl = getCurDebugLoc();
4830 SDValue ShOps[2];
4831 ShOps[0] = ShAmt;
4832 ShOps[1] = DAG.getConstant(0, MVT::i32);
4833 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4834 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004835 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004836 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4837 DAG.getConstant(NewIntrinsic, MVT::i32),
4838 getValue(I.getArgOperand(0)), ShAmt);
4839 setValue(&I, Res);
4840 return 0;
4841 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004842 case Intrinsic::convertff:
4843 case Intrinsic::convertfsi:
4844 case Intrinsic::convertfui:
4845 case Intrinsic::convertsif:
4846 case Intrinsic::convertuif:
4847 case Intrinsic::convertss:
4848 case Intrinsic::convertsu:
4849 case Intrinsic::convertus:
4850 case Intrinsic::convertuu: {
4851 ISD::CvtCode Code = ISD::CVT_INVALID;
4852 switch (Intrinsic) {
4853 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4854 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4855 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4856 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4857 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4858 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4859 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4860 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4861 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4862 }
Owen Andersone50ed302009-08-10 22:56:29 +00004863 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004864 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004865 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4866 DAG.getValueType(DestVT),
4867 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004868 getValue(I.getArgOperand(1)),
4869 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004870 Code);
4871 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004872 return 0;
4873 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004874 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004875 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004876 getValue(I.getArgOperand(0)).getValueType(),
4877 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004878 return 0;
4879 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004880 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4881 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004882 return 0;
4883 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004884 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004885 getValue(I.getArgOperand(0)).getValueType(),
4886 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004887 return 0;
4888 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004889 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004890 getValue(I.getArgOperand(0)).getValueType(),
4891 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004892 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004893 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004894 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004895 return 0;
4896 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004897 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004898 return 0;
4899 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004900 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004901 return 0;
4902 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004903 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004904 return 0;
4905 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004906 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004907 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004908 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004909 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004910 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004911 case Intrinsic::fma:
4912 setValue(&I, DAG.getNode(ISD::FMA, dl,
4913 getValue(I.getArgOperand(0)).getValueType(),
4914 getValue(I.getArgOperand(0)),
4915 getValue(I.getArgOperand(1)),
4916 getValue(I.getArgOperand(2))));
4917 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004918 case Intrinsic::convert_to_fp16:
4919 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004920 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004921 return 0;
4922 case Intrinsic::convert_from_fp16:
4923 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004924 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004925 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004926 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004927 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004928 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004929 return 0;
4930 }
4931 case Intrinsic::readcyclecounter: {
4932 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004933 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4934 DAG.getVTList(MVT::i64, MVT::Other),
4935 &Op, 1);
4936 setValue(&I, Res);
4937 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004938 return 0;
4939 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004940 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004941 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004942 getValue(I.getArgOperand(0)).getValueType(),
4943 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004944 return 0;
4945 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004946 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004947 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004948 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004949 return 0;
4950 }
4951 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004952 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004953 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004954 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004955 return 0;
4956 }
4957 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004958 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004959 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004960 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004961 return 0;
4962 }
4963 case Intrinsic::stacksave: {
4964 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004965 Res = DAG.getNode(ISD::STACKSAVE, dl,
4966 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4967 setValue(&I, Res);
4968 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004969 return 0;
4970 }
4971 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004972 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004973 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004974 return 0;
4975 }
Bill Wendling57344502008-11-18 11:01:33 +00004976 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004977 // Emit code into the DAG to store the stack guard onto the stack.
4978 MachineFunction &MF = DAG.getMachineFunction();
4979 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004980 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004981
Gabor Greif0635f352010-06-25 09:38:13 +00004982 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4983 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004984
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004985 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004986 MFI->setStackProtectorIndex(FI);
4987
4988 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4989
4990 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004991 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004992 MachinePointerInfo::getFixedStack(FI),
4993 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004994 setValue(&I, Res);
4995 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004996 return 0;
4997 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004998 case Intrinsic::objectsize: {
4999 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005000 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005001
5002 assert(CI && "Non-constant type in __builtin_object_size?");
5003
Gabor Greif0635f352010-06-25 09:38:13 +00005004 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005005 EVT Ty = Arg.getValueType();
5006
Dan Gohmane368b462010-06-18 14:22:04 +00005007 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005008 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005009 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005010 Res = DAG.getConstant(0, Ty);
5011
5012 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005013 return 0;
5014 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005015 case Intrinsic::var_annotation:
5016 // Discard annotate attributes
5017 return 0;
5018
5019 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005020 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005021
5022 SDValue Ops[6];
5023 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005024 Ops[1] = getValue(I.getArgOperand(0));
5025 Ops[2] = getValue(I.getArgOperand(1));
5026 Ops[3] = getValue(I.getArgOperand(2));
5027 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005028 Ops[5] = DAG.getSrcValue(F);
5029
Duncan Sands4a544a72011-09-06 13:37:06 +00005030 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005031
Duncan Sands4a544a72011-09-06 13:37:06 +00005032 DAG.setRoot(Res);
5033 return 0;
5034 }
5035 case Intrinsic::adjust_trampoline: {
5036 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5037 TLI.getPointerTy(),
5038 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005039 return 0;
5040 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005041 case Intrinsic::gcroot:
5042 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00005043 const Value *Alloca = I.getArgOperand(0);
5044 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005046 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5047 GFI->addStackRoot(FI->getIndex(), TypeMap);
5048 }
5049 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005050 case Intrinsic::gcread:
5051 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005052 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005053 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005054 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005055 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005056 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005057
5058 case Intrinsic::expect: {
5059 // Just replace __builtin_expect(exp, c) with EXP.
5060 setValue(&I, getValue(I.getArgOperand(0)));
5061 return 0;
5062 }
5063
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005064 case Intrinsic::trap: {
5065 StringRef TrapFuncName = getTrapFunctionName();
5066 if (TrapFuncName.empty()) {
5067 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5068 return 0;
5069 }
5070 TargetLowering::ArgListTy Args;
5071 std::pair<SDValue, SDValue> Result =
5072 TLI.LowerCallTo(getRoot(), I.getType(),
5073 false, false, false, false, 0, CallingConv::C,
5074 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
5075 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5076 Args, DAG, getCurDebugLoc());
5077 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005078 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005079 }
Bill Wendlingef375462008-11-21 02:38:44 +00005080 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005081 return implVisitAluOverflow(I, ISD::UADDO);
5082 case Intrinsic::sadd_with_overflow:
5083 return implVisitAluOverflow(I, ISD::SADDO);
5084 case Intrinsic::usub_with_overflow:
5085 return implVisitAluOverflow(I, ISD::USUBO);
5086 case Intrinsic::ssub_with_overflow:
5087 return implVisitAluOverflow(I, ISD::SSUBO);
5088 case Intrinsic::umul_with_overflow:
5089 return implVisitAluOverflow(I, ISD::UMULO);
5090 case Intrinsic::smul_with_overflow:
5091 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005093 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005094 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005095 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005096 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005097 Ops[1] = getValue(I.getArgOperand(0));
5098 Ops[2] = getValue(I.getArgOperand(1));
5099 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005100 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005101 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5102 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005103 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005104 EVT::getIntegerVT(*Context, 8),
5105 MachinePointerInfo(I.getArgOperand(0)),
5106 0, /* align */
5107 false, /* volatile */
5108 rw==0, /* read */
5109 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005110 return 0;
5111 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005112 case Intrinsic::memory_barrier: {
5113 SDValue Ops[6];
5114 Ops[0] = getRoot();
5115 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00005116 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005117
Bill Wendling4533cac2010-01-28 21:51:40 +00005118 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005119 return 0;
5120 }
5121 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005122 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005123 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00005124 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00005125 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005126 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00005127 getValue(I.getArgOperand(0)),
5128 getValue(I.getArgOperand(1)),
5129 getValue(I.getArgOperand(2)),
Eli Friedman55ba8162011-07-29 03:05:32 +00005130 MachinePointerInfo(I.getArgOperand(0)), 0 /* Alignment */,
5131 Monotonic, CrossThread);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005132 setValue(&I, L);
5133 DAG.setRoot(L.getValue(1));
5134 return 0;
5135 }
5136 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005137 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005138 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005139 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005140 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005141 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005142 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005143 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005144 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005145 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005146 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005147 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005148 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005149 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005150 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005151 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005152 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005153 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005154 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005155 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005156 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005157 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00005158
5159 case Intrinsic::invariant_start:
5160 case Intrinsic::lifetime_start:
5161 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005162 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005163 return 0;
5164 case Intrinsic::invariant_end:
5165 case Intrinsic::lifetime_end:
5166 // Discard region information.
5167 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005168 }
5169}
5170
Dan Gohman46510a72010-04-15 01:51:59 +00005171void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005172 bool isTailCall,
5173 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005174 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5175 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5176 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005177 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005178 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005179
5180 TargetLowering::ArgListTy Args;
5181 TargetLowering::ArgListEntry Entry;
5182 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005183
5184 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005185 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005186 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005187 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5188 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005189
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005190 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005191 DAG.getMachineFunction(),
5192 FTy->isVarArg(), Outs,
5193 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005194
5195 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005196 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005197
5198 if (!CanLowerReturn) {
5199 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5200 FTy->getReturnType());
5201 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5202 FTy->getReturnType());
5203 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005204 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005205 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005206
Chris Lattnerecf42c42010-09-21 16:36:31 +00005207 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005208 Entry.Node = DemoteStackSlot;
5209 Entry.Ty = StackSlotPtrType;
5210 Entry.isSExt = false;
5211 Entry.isZExt = false;
5212 Entry.isInReg = false;
5213 Entry.isSRet = true;
5214 Entry.isNest = false;
5215 Entry.isByVal = false;
5216 Entry.Alignment = Align;
5217 Args.push_back(Entry);
5218 RetTy = Type::getVoidTy(FTy->getContext());
5219 }
5220
Dan Gohman46510a72010-04-15 01:51:59 +00005221 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005222 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005223 const Value *V = *i;
5224
5225 // Skip empty types
5226 if (V->getType()->isEmptyTy())
5227 continue;
5228
5229 SDValue ArgNode = getValue(V);
5230 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005231
5232 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005233 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5234 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5235 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5236 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5237 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5238 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005239 Entry.Alignment = CS.getParamAlignment(attrInd);
5240 Args.push_back(Entry);
5241 }
5242
Chris Lattner512063d2010-04-05 06:19:28 +00005243 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005244 // Insert a label before the invoke call to mark the try range. This can be
5245 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005246 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005247
Jim Grosbachca752c92010-01-28 01:45:32 +00005248 // For SjLj, keep track of which landing pads go with which invokes
5249 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005250 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005251 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005252 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00005253 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005254 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005255 }
5256
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005257 // Both PendingLoads and PendingExports must be flushed here;
5258 // this call might not return.
5259 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005260 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005261 }
5262
Dan Gohman98ca4f22009-08-05 01:29:28 +00005263 // Check if target-independent constraints permit a tail call here.
5264 // Target-dependent constraints are checked within TLI.LowerCallTo.
5265 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005266 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005267 isTailCall = false;
5268
Dan Gohmanbadcda42010-08-28 00:51:03 +00005269 // If there's a possibility that fast-isel has already selected some amount
5270 // of the current basic block, don't emit a tail call.
5271 if (isTailCall && EnableFastISel)
5272 isTailCall = false;
5273
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005274 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005275 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005276 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005277 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005278 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005279 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005280 isTailCall,
5281 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005282 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005283 assert((isTailCall || Result.second.getNode()) &&
5284 "Non-null chain expected with non-tail call!");
5285 assert((Result.second.getNode() || !Result.first.getNode()) &&
5286 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005287 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005288 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005289 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005290 // The instruction result is the result of loading from the
5291 // hidden sret parameter.
5292 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005293 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005294
5295 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5296 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5297 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005298 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005299 SmallVector<SDValue, 4> Values(NumValues);
5300 SmallVector<SDValue, 4> Chains(NumValues);
5301
5302 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005303 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5304 DemoteStackSlot,
5305 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005306 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005307 Add,
5308 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
5309 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005310 Values[i] = L;
5311 Chains[i] = L.getValue(1);
5312 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005313
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005314 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5315 MVT::Other, &Chains[0], NumValues);
5316 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005317
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005318 // Collect the legal value parts into potentially illegal values
5319 // that correspond to the original function's return values.
5320 SmallVector<EVT, 4> RetTys;
5321 RetTy = FTy->getReturnType();
5322 ComputeValueVTs(TLI, RetTy, RetTys);
5323 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5324 SmallVector<SDValue, 4> ReturnValues;
5325 unsigned CurReg = 0;
5326 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5327 EVT VT = RetTys[I];
5328 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5329 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005330
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005331 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005332 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005333 RegisterVT, VT, AssertOp);
5334 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005335 CurReg += NumRegs;
5336 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005337
Bill Wendling4533cac2010-01-28 21:51:40 +00005338 setValue(CS.getInstruction(),
5339 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5340 DAG.getVTList(&RetTys[0], RetTys.size()),
5341 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005342 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005343
Evan Chengc249e482011-04-01 19:57:01 +00005344 // Assign order to nodes here. If the call does not produce a result, it won't
5345 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005346 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005347 // As a special case, a null chain means that a tail call has been emitted and
5348 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005349 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005350 ++SDNodeOrder;
5351 AssignOrderingToNode(DAG.getRoot().getNode());
5352 } else {
5353 DAG.setRoot(Result.second);
5354 ++SDNodeOrder;
5355 AssignOrderingToNode(Result.second.getNode());
5356 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005357
Chris Lattner512063d2010-04-05 06:19:28 +00005358 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005359 // Insert a label at the end of the invoke call to mark the try range. This
5360 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005361 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005362 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005363
5364 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005365 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005366 }
5367}
5368
Chris Lattner8047d9a2009-12-24 00:37:38 +00005369/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5370/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005371static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5372 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005373 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005374 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005375 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005376 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005377 if (C->isNullValue())
5378 continue;
5379 // Unknown instruction.
5380 return false;
5381 }
5382 return true;
5383}
5384
Dan Gohman46510a72010-04-15 01:51:59 +00005385static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005386 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005387 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005388
Chris Lattner8047d9a2009-12-24 00:37:38 +00005389 // Check to see if this load can be trivially constant folded, e.g. if the
5390 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005391 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005392 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005393 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005394 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005395
Dan Gohman46510a72010-04-15 01:51:59 +00005396 if (const Constant *LoadCst =
5397 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5398 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005399 return Builder.getValue(LoadCst);
5400 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005401
Chris Lattner8047d9a2009-12-24 00:37:38 +00005402 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5403 // still constant memory, the input chain can be the entry node.
5404 SDValue Root;
5405 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005406
Chris Lattner8047d9a2009-12-24 00:37:38 +00005407 // Do not serialize (non-volatile) loads of constant memory with anything.
5408 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5409 Root = Builder.DAG.getEntryNode();
5410 ConstantMemory = true;
5411 } else {
5412 // Do not serialize non-volatile loads against each other.
5413 Root = Builder.DAG.getRoot();
5414 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005415
Chris Lattner8047d9a2009-12-24 00:37:38 +00005416 SDValue Ptr = Builder.getValue(PtrVal);
5417 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005418 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005419 false /*volatile*/,
5420 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005421
Chris Lattner8047d9a2009-12-24 00:37:38 +00005422 if (!ConstantMemory)
5423 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5424 return LoadVal;
5425}
5426
5427
5428/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5429/// If so, return true and lower it, otherwise return false and it will be
5430/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005431bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005432 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005433 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005434 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005435
Gabor Greif0635f352010-06-25 09:38:13 +00005436 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005437 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005438 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005439 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005440 return false;
5441
Gabor Greif0635f352010-06-25 09:38:13 +00005442 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005443
Chris Lattner8047d9a2009-12-24 00:37:38 +00005444 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5445 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005446 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5447 bool ActuallyDoIt = true;
5448 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005449 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005450 switch (Size->getZExtValue()) {
5451 default:
5452 LoadVT = MVT::Other;
5453 LoadTy = 0;
5454 ActuallyDoIt = false;
5455 break;
5456 case 2:
5457 LoadVT = MVT::i16;
5458 LoadTy = Type::getInt16Ty(Size->getContext());
5459 break;
5460 case 4:
5461 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005462 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005463 break;
5464 case 8:
5465 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005466 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005467 break;
5468 /*
5469 case 16:
5470 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005471 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005472 LoadTy = VectorType::get(LoadTy, 4);
5473 break;
5474 */
5475 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005476
Chris Lattner04b091a2009-12-24 01:07:17 +00005477 // This turns into unaligned loads. We only do this if the target natively
5478 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5479 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005480
Chris Lattner04b091a2009-12-24 01:07:17 +00005481 // Require that we can find a legal MVT, and only do this if the target
5482 // supports unaligned loads of that type. Expanding into byte loads would
5483 // bloat the code.
5484 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5485 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5486 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5487 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5488 ActuallyDoIt = false;
5489 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005490
Chris Lattner04b091a2009-12-24 01:07:17 +00005491 if (ActuallyDoIt) {
5492 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5493 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005494
Chris Lattner04b091a2009-12-24 01:07:17 +00005495 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5496 ISD::SETNE);
5497 EVT CallVT = TLI.getValueType(I.getType(), true);
5498 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5499 return true;
5500 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005501 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005502
5503
Chris Lattner8047d9a2009-12-24 00:37:38 +00005504 return false;
5505}
5506
5507
Dan Gohman46510a72010-04-15 01:51:59 +00005508void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005509 // Handle inline assembly differently.
5510 if (isa<InlineAsm>(I.getCalledValue())) {
5511 visitInlineAsm(&I);
5512 return;
5513 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005514
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005515 // See if any floating point values are being passed to this function. This is
5516 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005517 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005518 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5519 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5520 if (FT->isVarArg() &&
5521 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5522 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005523 Type* T = I.getArgOperand(i)->getType();
5524 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005525 i != e; ++i) {
5526 if (!i->isFloatingPointTy()) continue;
5527 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5528 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005529 }
5530 }
5531 }
5532
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533 const char *RenameFn = 0;
5534 if (Function *F = I.getCalledFunction()) {
5535 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005536 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005537 if (unsigned IID = II->getIntrinsicID(F)) {
5538 RenameFn = visitIntrinsicCall(I, IID);
5539 if (!RenameFn)
5540 return;
5541 }
5542 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005543 if (unsigned IID = F->getIntrinsicID()) {
5544 RenameFn = visitIntrinsicCall(I, IID);
5545 if (!RenameFn)
5546 return;
5547 }
5548 }
5549
5550 // Check for well-known libc/libm calls. If the function is internal, it
5551 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005552 if (!F->hasLocalLinkage() && F->hasName()) {
5553 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005554 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005555 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005556 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5557 I.getType() == I.getArgOperand(0)->getType() &&
5558 I.getType() == I.getArgOperand(1)->getType()) {
5559 SDValue LHS = getValue(I.getArgOperand(0));
5560 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005561 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5562 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005563 return;
5564 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005565 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005566 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005567 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5568 I.getType() == I.getArgOperand(0)->getType()) {
5569 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005570 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5571 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572 return;
5573 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005574 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005575 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005576 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5577 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005578 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005579 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005580 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5581 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582 return;
5583 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005584 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005585 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005586 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5587 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005588 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005589 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005590 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5591 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005592 return;
5593 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005594 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005595 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005596 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5597 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005598 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005599 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005600 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5601 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005602 return;
5603 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005604 } else if (Name == "memcmp") {
5605 if (visitMemCmpCall(I))
5606 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005607 }
5608 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005609 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005610
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611 SDValue Callee;
5612 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005613 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005614 else
Bill Wendling056292f2008-09-16 21:48:12 +00005615 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005616
Bill Wendling0d580132009-12-23 01:28:19 +00005617 // Check if we can potentially perform a tail call. More detailed checking is
5618 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005619 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005620}
5621
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005622namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005623
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005624/// AsmOperandInfo - This contains information for each constraint that we are
5625/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005626class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005627public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005628 /// CallOperand - If this is the result output operand or a clobber
5629 /// this is null, otherwise it is the incoming operand to the CallInst.
5630 /// This gets modified as the asm is processed.
5631 SDValue CallOperand;
5632
5633 /// AssignedRegs - If this is a register or register class operand, this
5634 /// contains the set of register corresponding to the operand.
5635 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005636
John Thompsoneac6e1d2010-09-13 18:15:37 +00005637 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005638 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5639 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005640
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005641 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5642 /// busy in OutputRegs/InputRegs.
5643 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005644 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005645 std::set<unsigned> &InputRegs,
5646 const TargetRegisterInfo &TRI) const {
5647 if (isOutReg) {
5648 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5649 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5650 }
5651 if (isInReg) {
5652 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5653 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5654 }
5655 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005656
Owen Andersone50ed302009-08-10 22:56:29 +00005657 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005658 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005660 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005661 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005662 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005664
Chris Lattner81249c92008-10-17 17:05:25 +00005665 if (isa<BasicBlock>(CallOperandVal))
5666 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005667
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005668 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005669
Eric Christophercef81b72011-05-09 20:04:43 +00005670 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005671 // If this is an indirect operand, the operand is a pointer to the
5672 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005673 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005674 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005675 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005676 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005677 OpTy = PtrTy->getElementType();
5678 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005679
Eric Christophercef81b72011-05-09 20:04:43 +00005680 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005681 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005682 if (STy->getNumElements() == 1)
5683 OpTy = STy->getElementType(0);
5684
Chris Lattner81249c92008-10-17 17:05:25 +00005685 // If OpTy is not a single value, it may be a struct/union that we
5686 // can tile with integers.
5687 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5688 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5689 switch (BitSize) {
5690 default: break;
5691 case 1:
5692 case 8:
5693 case 16:
5694 case 32:
5695 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005696 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005697 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005698 break;
5699 }
5700 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005701
Chris Lattner81249c92008-10-17 17:05:25 +00005702 return TLI.getValueType(OpTy, true);
5703 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005704
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005705private:
5706 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5707 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005708 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005709 const TargetRegisterInfo &TRI) {
5710 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5711 Regs.insert(Reg);
5712 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5713 for (; *Aliases; ++Aliases)
5714 Regs.insert(*Aliases);
5715 }
5716};
Dan Gohman462f6b52010-05-29 17:53:24 +00005717
John Thompson44ab89e2010-10-29 17:29:13 +00005718typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5719
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005720} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005721
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005722/// GetRegistersForValue - Assign registers (virtual or physical) for the
5723/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005724/// register allocator to handle the assignment process. However, if the asm
5725/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005726/// allocation. This produces generally horrible, but correct, code.
5727///
5728/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005729/// Input and OutputRegs are the set of already allocated physical registers.
5730///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005731static void GetRegistersForValue(SelectionDAG &DAG,
5732 const TargetLowering &TLI,
5733 DebugLoc DL,
5734 SDISelAsmOperandInfo &OpInfo,
5735 std::set<unsigned> &OutputRegs,
5736 std::set<unsigned> &InputRegs) {
5737 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005738
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005739 // Compute whether this value requires an input register, an output register,
5740 // or both.
5741 bool isOutReg = false;
5742 bool isInReg = false;
5743 switch (OpInfo.Type) {
5744 case InlineAsm::isOutput:
5745 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005746
5747 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005748 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005749 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005750 break;
5751 case InlineAsm::isInput:
5752 isInReg = true;
5753 isOutReg = false;
5754 break;
5755 case InlineAsm::isClobber:
5756 isOutReg = true;
5757 isInReg = true;
5758 break;
5759 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005760
5761
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005762 MachineFunction &MF = DAG.getMachineFunction();
5763 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005764
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005765 // If this is a constraint for a single physreg, or a constraint for a
5766 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005767 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005768 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5769 OpInfo.ConstraintVT);
5770
5771 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005773 // If this is a FP input in an integer register (or visa versa) insert a bit
5774 // cast of the input value. More generally, handle any case where the input
5775 // value disagrees with the register class we plan to stick this in.
5776 if (OpInfo.Type == InlineAsm::isInput &&
5777 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005778 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005779 // types are identical size, use a bitcast to convert (e.g. two differing
5780 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005781 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005782 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005783 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005784 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005785 OpInfo.ConstraintVT = RegVT;
5786 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5787 // If the input is a FP value and we want it in FP registers, do a
5788 // bitcast to the corresponding integer type. This turns an f64 value
5789 // into i64, which can be passed with two i32 values on a 32-bit
5790 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005791 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005792 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005793 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005794 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005795 OpInfo.ConstraintVT = RegVT;
5796 }
5797 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005798
Owen Anderson23b9b192009-08-12 00:36:31 +00005799 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005800 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005801
Owen Andersone50ed302009-08-10 22:56:29 +00005802 EVT RegVT;
5803 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005804
5805 // If this is a constraint for a specific physical register, like {r17},
5806 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005807 if (unsigned AssignedReg = PhysReg.first) {
5808 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005809 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005810 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005811
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005812 // Get the actual register value type. This is important, because the user
5813 // may have asked for (e.g.) the AX register in i32 type. We need to
5814 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005815 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005816
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005817 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005818 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005819
5820 // If this is an expanded reference, add the rest of the regs to Regs.
5821 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005822 TargetRegisterClass::iterator I = RC->begin();
5823 for (; *I != AssignedReg; ++I)
5824 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005826 // Already added the first reg.
5827 --NumRegs; ++I;
5828 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005829 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005830 Regs.push_back(*I);
5831 }
5832 }
Bill Wendling651ad132009-12-22 01:25:10 +00005833
Dan Gohman7451d3e2010-05-29 17:03:36 +00005834 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005835 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5836 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5837 return;
5838 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005839
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005840 // Otherwise, if this was a reference to an LLVM register class, create vregs
5841 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005842 if (const TargetRegisterClass *RC = PhysReg.second) {
5843 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005844 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005845 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005846
Evan Chengfb112882009-03-23 08:01:15 +00005847 // Create the appropriate number of virtual registers.
5848 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5849 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005850 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005851
Dan Gohman7451d3e2010-05-29 17:03:36 +00005852 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005853 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005854 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856 // Otherwise, we couldn't allocate enough registers for this.
5857}
5858
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005859/// visitInlineAsm - Handle a call to an InlineAsm object.
5860///
Dan Gohman46510a72010-04-15 01:51:59 +00005861void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5862 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005863
5864 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005865 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005866
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005867 std::set<unsigned> OutputRegs, InputRegs;
5868
Evan Chengce1cdac2011-05-06 20:52:23 +00005869 TargetLowering::AsmOperandInfoVector
5870 TargetConstraints = TLI.ParseConstraints(CS);
5871
John Thompsoneac6e1d2010-09-13 18:15:37 +00005872 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005873
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005874 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5875 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005876 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5877 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005879
Owen Anderson825b72b2009-08-11 20:47:22 +00005880 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881
5882 // Compute the value type for each operand.
5883 switch (OpInfo.Type) {
5884 case InlineAsm::isOutput:
5885 // Indirect outputs just consume an argument.
5886 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005887 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005888 break;
5889 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005890
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005891 // The return value of the call is this value. As such, there is no
5892 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005893 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005894 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005895 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5896 } else {
5897 assert(ResNo == 0 && "Asm only has one result!");
5898 OpVT = TLI.getValueType(CS.getType());
5899 }
5900 ++ResNo;
5901 break;
5902 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005903 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005904 break;
5905 case InlineAsm::isClobber:
5906 // Nothing to do.
5907 break;
5908 }
5909
5910 // If this is an input or an indirect output, process the call argument.
5911 // BasicBlocks are labels, currently appearing only in asm's.
5912 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005913 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005914 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005915 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005916 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005917 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005918
Owen Anderson1d0be152009-08-13 21:58:54 +00005919 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005920 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005921
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005922 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005923
John Thompsoneac6e1d2010-09-13 18:15:37 +00005924 // Indirect operand accesses access memory.
5925 if (OpInfo.isIndirect)
5926 hasMemory = true;
5927 else {
5928 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005929 TargetLowering::ConstraintType
5930 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005931 if (CType == TargetLowering::C_Memory) {
5932 hasMemory = true;
5933 break;
5934 }
5935 }
5936 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005937 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005938
John Thompsoneac6e1d2010-09-13 18:15:37 +00005939 SDValue Chain, Flag;
5940
5941 // We won't need to flush pending loads if this asm doesn't touch
5942 // memory and is nonvolatile.
5943 if (hasMemory || IA->hasSideEffects())
5944 Chain = getRoot();
5945 else
5946 Chain = DAG.getRoot();
5947
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005948 // Second pass over the constraints: compute which constraint option to use
5949 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005950 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005951 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005952
John Thompson54584742010-09-24 22:24:05 +00005953 // If this is an output operand with a matching input operand, look up the
5954 // matching input. If their types mismatch, e.g. one is an integer, the
5955 // other is floating point, or their sizes are different, flag it as an
5956 // error.
5957 if (OpInfo.hasMatchingInput()) {
5958 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005959
John Thompson54584742010-09-24 22:24:05 +00005960 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005961 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005962 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5963 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00005964 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005965 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
5966 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005967 if ((OpInfo.ConstraintVT.isInteger() !=
5968 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005969 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005970 report_fatal_error("Unsupported asm: input constraint"
5971 " with a matching output constraint of"
5972 " incompatible type!");
5973 }
5974 Input.ConstraintVT = OpInfo.ConstraintVT;
5975 }
5976 }
5977
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005979 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005981 // If this is a memory input, and if the operand is not indirect, do what we
5982 // need to to provide an address for the memory input.
5983 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5984 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005985 assert((OpInfo.isMultipleAlternative ||
5986 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005987 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989 // Memory operands really want the address of the value. If we don't have
5990 // an indirect input, put it in the constpool if we can, otherwise spill
5991 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005992 // TODO: This isn't quite right. We need to handle these according to
5993 // the addressing mode that the constraint wants. Also, this may take
5994 // an additional register for the computation and we don't want that
5995 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005996
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 // If the operand is a float, integer, or vector constant, spill to a
5998 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005999 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006000 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
6001 isa<ConstantVector>(OpVal)) {
6002 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
6003 TLI.getPointerTy());
6004 } else {
6005 // Otherwise, create a stack slot and emit a store to it before the
6006 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006007 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00006008 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006009 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
6010 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006011 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006012 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006013 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006014 OpInfo.CallOperand, StackSlot,
6015 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006016 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006017 OpInfo.CallOperand = StackSlot;
6018 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006019
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006020 // There is no longer a Value* corresponding to this operand.
6021 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006022
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006023 // It is now an indirect operand.
6024 OpInfo.isIndirect = true;
6025 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006027 // If this constraint is for a specific register, allocate it before
6028 // anything else.
6029 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006030 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6031 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006032 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006034 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006035 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006036 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6037 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006039 // C_Register operands have already been allocated, Other/Memory don't need
6040 // to be.
6041 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006042 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6043 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006044 }
6045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6047 std::vector<SDValue> AsmNodeOperands;
6048 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6049 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006050 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6051 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006052
Chris Lattnerdecc2672010-04-07 05:20:54 +00006053 // If we have a !srcloc metadata node associated with it, we want to attach
6054 // this to the ultimately generated inline asm machineinstr. To do this, we
6055 // pass in the third operand as this (potentially null) inline asm MDNode.
6056 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6057 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006058
Evan Chengc36b7062011-01-07 23:50:32 +00006059 // Remember the HasSideEffect and AlignStack bits as operand 3.
6060 unsigned ExtraInfo = 0;
6061 if (IA->hasSideEffects())
6062 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6063 if (IA->isAlignStack())
6064 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6065 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6066 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006067
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006068 // Loop over all of the inputs, copying the operand values into the
6069 // appropriate registers and processing the output regs.
6070 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006071
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006072 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6073 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006075 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6076 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6077
6078 switch (OpInfo.Type) {
6079 case InlineAsm::isOutput: {
6080 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6081 OpInfo.ConstraintType != TargetLowering::C_Register) {
6082 // Memory output, or 'other' output (e.g. 'X' constraint).
6083 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6084
6085 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006086 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6087 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006088 TLI.getPointerTy()));
6089 AsmNodeOperands.push_back(OpInfo.CallOperand);
6090 break;
6091 }
6092
6093 // Otherwise, this is a register or register class output.
6094
6095 // Copy the output from the appropriate register. Find a register that
6096 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006097 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006098 report_fatal_error("Couldn't allocate output reg for constraint '" +
6099 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006100
6101 // If this is an indirect operand, store through the pointer after the
6102 // asm.
6103 if (OpInfo.isIndirect) {
6104 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6105 OpInfo.CallOperandVal));
6106 } else {
6107 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006108 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006109 // Concatenate this output onto the outputs list.
6110 RetValRegs.append(OpInfo.AssignedRegs);
6111 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006112
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006113 // Add information to the INLINEASM node to know that this register is
6114 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006115 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006116 InlineAsm::Kind_RegDefEarlyClobber :
6117 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006118 false,
6119 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006120 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006121 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006122 break;
6123 }
6124 case InlineAsm::isInput: {
6125 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006126
Chris Lattner6bdcda32008-10-17 16:47:46 +00006127 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006128 // If this is required to match an output register we have already set,
6129 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006130 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006131
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006132 // Scan until we find the definition we already emitted of this operand.
6133 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006134 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006135 for (; OperandNo; --OperandNo) {
6136 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006137 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006138 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006139 assert((InlineAsm::isRegDefKind(OpFlag) ||
6140 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6141 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006142 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 }
6144
Evan Cheng697cbbf2009-03-20 18:03:34 +00006145 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006146 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006147 if (InlineAsm::isRegDefKind(OpFlag) ||
6148 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006149 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006150 if (OpInfo.isIndirect) {
6151 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006152 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006153 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6154 " don't know how to handle tied "
6155 "indirect register inputs");
6156 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006157
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006158 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006159 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006160 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006161 MatchedRegs.RegVTs.push_back(RegVT);
6162 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006163 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006164 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006165 MatchedRegs.Regs.push_back
6166 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006167
6168 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006169 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006170 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006171 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006172 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006173 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006174 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006175 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006176
Chris Lattnerdecc2672010-04-07 05:20:54 +00006177 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6178 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6179 "Unexpected number of operands");
6180 // Add information to the INLINEASM node to know about this input.
6181 // See InlineAsm.h isUseOperandTiedToDef.
6182 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6183 OpInfo.getMatchedOperand());
6184 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6185 TLI.getPointerTy()));
6186 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6187 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006188 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006189
Dale Johannesenb5611a62010-07-13 20:17:05 +00006190 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006191 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6192 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006193 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006194
Dale Johannesenb5611a62010-07-13 20:17:05 +00006195 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006196 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006197 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006198 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00006199 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006200 report_fatal_error("Invalid operand for inline asm constraint '" +
6201 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006203 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006204 unsigned ResOpType =
6205 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006206 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006207 TLI.getPointerTy()));
6208 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6209 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006210 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006211
Chris Lattnerdecc2672010-04-07 05:20:54 +00006212 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006213 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6214 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6215 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006217 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006218 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006219 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006220 TLI.getPointerTy()));
6221 AsmNodeOperands.push_back(InOperandVal);
6222 break;
6223 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006224
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006225 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6226 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6227 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006228 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006229 "Don't know how to handle indirect register inputs yet!");
6230
6231 // Copy the input into the appropriate registers.
Eric Christopher5427ede2011-07-14 20:13:52 +00006232 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006233 report_fatal_error("Couldn't allocate input reg for constraint '" +
6234 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006235
Dale Johannesen66978ee2009-01-31 02:22:37 +00006236 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006237 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006238
Chris Lattnerdecc2672010-04-07 05:20:54 +00006239 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006240 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006241 break;
6242 }
6243 case InlineAsm::isClobber: {
6244 // Add the clobbered value to the operand list, so that the register
6245 // allocator is aware that the physreg got clobbered.
6246 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006247 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006248 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006249 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006250 break;
6251 }
6252 }
6253 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006254
Chris Lattnerdecc2672010-04-07 05:20:54 +00006255 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006256 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006257 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006258
Dale Johannesen66978ee2009-01-31 02:22:37 +00006259 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006260 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006261 &AsmNodeOperands[0], AsmNodeOperands.size());
6262 Flag = Chain.getValue(1);
6263
6264 // If this asm returns a register value, copy the result from that register
6265 // and set it as the value of the call.
6266 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006267 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006268 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006269
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006270 // FIXME: Why don't we do this for inline asms with MRVs?
6271 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006272 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006273
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006274 // If any of the results of the inline asm is a vector, it may have the
6275 // wrong width/num elts. This can happen for register classes that can
6276 // contain multiple different value types. The preg or vreg allocated may
6277 // not have the same VT as was expected. Convert it to the right type
6278 // with bit_convert.
6279 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006280 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006281 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006282
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006283 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006284 ResultType.isInteger() && Val.getValueType().isInteger()) {
6285 // If a result value was tied to an input value, the computed result may
6286 // have a wider width than the expected result. Extract the relevant
6287 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006288 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006289 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006290
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006291 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006292 }
Dan Gohman95915732008-10-18 01:03:45 +00006293
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006294 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006295 // Don't need to use this as a chain in this case.
6296 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6297 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006298 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006299
Dan Gohman46510a72010-04-15 01:51:59 +00006300 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006302 // Process indirect outputs, first output all of the flagged copies out of
6303 // physregs.
6304 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6305 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006306 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006307 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006308 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006309 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6310 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006311
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006312 // Emit the non-flagged stores from the physregs.
6313 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006314 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6315 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6316 StoresToEmit[i].first,
6317 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006318 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006319 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006320 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006321 }
6322
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006323 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006324 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006325 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006326
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006327 DAG.setRoot(Chain);
6328}
6329
Dan Gohman46510a72010-04-15 01:51:59 +00006330void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006331 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6332 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006333 getValue(I.getArgOperand(0)),
6334 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006335}
6336
Dan Gohman46510a72010-04-15 01:51:59 +00006337void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006338 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006339 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6340 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006341 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006342 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006343 setValue(&I, V);
6344 DAG.setRoot(V.getValue(1));
6345}
6346
Dan Gohman46510a72010-04-15 01:51:59 +00006347void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006348 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6349 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006350 getValue(I.getArgOperand(0)),
6351 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006352}
6353
Dan Gohman46510a72010-04-15 01:51:59 +00006354void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006355 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6356 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006357 getValue(I.getArgOperand(0)),
6358 getValue(I.getArgOperand(1)),
6359 DAG.getSrcValue(I.getArgOperand(0)),
6360 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006361}
6362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006363/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006364/// implementation, which just calls LowerCall.
6365/// FIXME: When all targets are
6366/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006367std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006368TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006369 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006370 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006371 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006372 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006373 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006374 ArgListTy &Args, SelectionDAG &DAG,
6375 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006376 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006377 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006378 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006379 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006380 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006381 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6382 for (unsigned Value = 0, NumValues = ValueVTs.size();
6383 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006384 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006385 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006386 SDValue Op = SDValue(Args[i].Node.getNode(),
6387 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006388 ISD::ArgFlagsTy Flags;
6389 unsigned OriginalAlignment =
6390 getTargetData()->getABITypeAlignment(ArgTy);
6391
6392 if (Args[i].isZExt)
6393 Flags.setZExt();
6394 if (Args[i].isSExt)
6395 Flags.setSExt();
6396 if (Args[i].isInReg)
6397 Flags.setInReg();
6398 if (Args[i].isSRet)
6399 Flags.setSRet();
6400 if (Args[i].isByVal) {
6401 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006402 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6403 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006404 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006405 // For ByVal, alignment should come from FE. BE will guess if this
6406 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006407 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006408 if (Args[i].Alignment)
6409 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006410 else
6411 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006412 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006413 }
6414 if (Args[i].isNest)
6415 Flags.setNest();
6416 Flags.setOrigAlign(OriginalAlignment);
6417
Owen Anderson23b9b192009-08-12 00:36:31 +00006418 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6419 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006420 SmallVector<SDValue, 4> Parts(NumParts);
6421 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6422
6423 if (Args[i].isSExt)
6424 ExtendKind = ISD::SIGN_EXTEND;
6425 else if (Args[i].isZExt)
6426 ExtendKind = ISD::ZERO_EXTEND;
6427
Bill Wendling46ada192010-03-02 01:55:18 +00006428 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006429 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006430
Dan Gohman98ca4f22009-08-05 01:29:28 +00006431 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006432 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006433 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6434 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006435 if (NumParts > 1 && j == 0)
6436 MyFlags.Flags.setSplit();
6437 else if (j != 0)
6438 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006439
Dan Gohman98ca4f22009-08-05 01:29:28 +00006440 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006441 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006442 }
6443 }
6444 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006445
Dan Gohman98ca4f22009-08-05 01:29:28 +00006446 // Handle the incoming return values from the call.
6447 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006448 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006449 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006450 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006451 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006452 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6453 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006454 for (unsigned i = 0; i != NumRegs; ++i) {
6455 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006456 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006457 MyFlags.Used = isReturnValueUsed;
6458 if (RetSExt)
6459 MyFlags.Flags.setSExt();
6460 if (RetZExt)
6461 MyFlags.Flags.setZExt();
6462 if (isInreg)
6463 MyFlags.Flags.setInReg();
6464 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006465 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006466 }
6467
Dan Gohman98ca4f22009-08-05 01:29:28 +00006468 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006469 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006470 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006471
6472 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006473 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006474 "LowerCall didn't return a valid chain!");
6475 assert((!isTailCall || InVals.empty()) &&
6476 "LowerCall emitted a return value for a tail call!");
6477 assert((isTailCall || InVals.size() == Ins.size()) &&
6478 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006479
6480 // For a tail call, the return value is merely live-out and there aren't
6481 // any nodes in the DAG representing it. Return a special value to
6482 // indicate that a tail call has been emitted and no more Instructions
6483 // should be processed in the current block.
6484 if (isTailCall) {
6485 DAG.setRoot(Chain);
6486 return std::make_pair(SDValue(), SDValue());
6487 }
6488
Evan Chengaf1871f2010-03-11 19:38:18 +00006489 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6490 assert(InVals[i].getNode() &&
6491 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006492 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006493 "LowerCall emitted a value with the wrong type!");
6494 });
6495
Dan Gohman98ca4f22009-08-05 01:29:28 +00006496 // Collect the legal value parts into potentially illegal values
6497 // that correspond to the original function's return values.
6498 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6499 if (RetSExt)
6500 AssertOp = ISD::AssertSext;
6501 else if (RetZExt)
6502 AssertOp = ISD::AssertZext;
6503 SmallVector<SDValue, 4> ReturnValues;
6504 unsigned CurReg = 0;
6505 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006506 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006507 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6508 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006509
Bill Wendling46ada192010-03-02 01:55:18 +00006510 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006511 NumRegs, RegisterVT, VT,
6512 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006513 CurReg += NumRegs;
6514 }
6515
6516 // For a function returning void, there is no return value. We can't create
6517 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006518 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006519 if (ReturnValues.empty())
6520 return std::make_pair(SDValue(), Chain);
6521
6522 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6523 DAG.getVTList(&RetTys[0], RetTys.size()),
6524 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006525 return std::make_pair(Res, Chain);
6526}
6527
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006528void TargetLowering::LowerOperationWrapper(SDNode *N,
6529 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006530 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006531 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006532 if (Res.getNode())
6533 Results.push_back(Res);
6534}
6535
Dan Gohmand858e902010-04-17 15:26:15 +00006536SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006537 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006538 return SDValue();
6539}
6540
Dan Gohman46510a72010-04-15 01:51:59 +00006541void
6542SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006543 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006544 assert((Op.getOpcode() != ISD::CopyFromReg ||
6545 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6546 "Copy from a reg to the same reg!");
6547 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6548
Owen Anderson23b9b192009-08-12 00:36:31 +00006549 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006550 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006551 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006552 PendingExports.push_back(Chain);
6553}
6554
6555#include "llvm/CodeGen/SelectionDAGISel.h"
6556
Eli Friedman23d32432011-05-05 16:53:34 +00006557/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6558/// entry block, return true. This includes arguments used by switches, since
6559/// the switch may expand into multiple basic blocks.
6560static bool isOnlyUsedInEntryBlock(const Argument *A) {
6561 // With FastISel active, we may be splitting blocks, so force creation
6562 // of virtual registers for all non-dead arguments.
6563 if (EnableFastISel)
6564 return A->use_empty();
6565
6566 const BasicBlock *Entry = A->getParent()->begin();
6567 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6568 UI != E; ++UI) {
6569 const User *U = *UI;
6570 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6571 return false; // Use not in entry block.
6572 }
6573 return true;
6574}
6575
Dan Gohman46510a72010-04-15 01:51:59 +00006576void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006577 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006578 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006579 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006580 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006581 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006582 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006583
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006584 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006585 SmallVector<ISD::OutputArg, 4> Outs;
6586 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6587 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006588
Dan Gohman7451d3e2010-05-29 17:03:36 +00006589 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006590 // Put in an sret pointer parameter before all the other parameters.
6591 SmallVector<EVT, 1> ValueVTs;
6592 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6593
6594 // NOTE: Assuming that a pointer will never break down to more than one VT
6595 // or one register.
6596 ISD::ArgFlagsTy Flags;
6597 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006598 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006599 ISD::InputArg RetArg(Flags, RegisterVT, true);
6600 Ins.push_back(RetArg);
6601 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006602
Dan Gohman98ca4f22009-08-05 01:29:28 +00006603 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006604 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006605 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006606 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006607 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006608 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6609 bool isArgValueUsed = !I->use_empty();
6610 for (unsigned Value = 0, NumValues = ValueVTs.size();
6611 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006612 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006613 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006614 ISD::ArgFlagsTy Flags;
6615 unsigned OriginalAlignment =
6616 TD->getABITypeAlignment(ArgTy);
6617
6618 if (F.paramHasAttr(Idx, Attribute::ZExt))
6619 Flags.setZExt();
6620 if (F.paramHasAttr(Idx, Attribute::SExt))
6621 Flags.setSExt();
6622 if (F.paramHasAttr(Idx, Attribute::InReg))
6623 Flags.setInReg();
6624 if (F.paramHasAttr(Idx, Attribute::StructRet))
6625 Flags.setSRet();
6626 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6627 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006628 PointerType *Ty = cast<PointerType>(I->getType());
6629 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006630 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006631 // For ByVal, alignment should be passed from FE. BE will guess if
6632 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006633 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006634 if (F.getParamAlignment(Idx))
6635 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006636 else
6637 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006638 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006639 }
6640 if (F.paramHasAttr(Idx, Attribute::Nest))
6641 Flags.setNest();
6642 Flags.setOrigAlign(OriginalAlignment);
6643
Owen Anderson23b9b192009-08-12 00:36:31 +00006644 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6645 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006646 for (unsigned i = 0; i != NumRegs; ++i) {
6647 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6648 if (NumRegs > 1 && i == 0)
6649 MyFlags.Flags.setSplit();
6650 // if it isn't first piece, alignment must be 1
6651 else if (i > 0)
6652 MyFlags.Flags.setOrigAlign(1);
6653 Ins.push_back(MyFlags);
6654 }
6655 }
6656 }
6657
6658 // Call the target to set up the argument values.
6659 SmallVector<SDValue, 8> InVals;
6660 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6661 F.isVarArg(), Ins,
6662 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006663
6664 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006665 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006666 "LowerFormalArguments didn't return a valid chain!");
6667 assert(InVals.size() == Ins.size() &&
6668 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006669 DEBUG({
6670 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6671 assert(InVals[i].getNode() &&
6672 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006673 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006674 "LowerFormalArguments emitted a value with the wrong type!");
6675 }
6676 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006677
Dan Gohman5e866062009-08-06 15:37:27 +00006678 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006679 DAG.setRoot(NewRoot);
6680
6681 // Set up the argument values.
6682 unsigned i = 0;
6683 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006684 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006685 // Create a virtual register for the sret pointer, and put in a copy
6686 // from the sret argument into it.
6687 SmallVector<EVT, 1> ValueVTs;
6688 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6689 EVT VT = ValueVTs[0];
6690 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6691 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006692 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006693 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006694
Dan Gohman2048b852009-11-23 18:04:58 +00006695 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006696 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6697 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006698 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006699 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6700 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006701 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006702
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006703 // i indexes lowered arguments. Bump it past the hidden sret argument.
6704 // Idx indexes LLVM arguments. Don't touch it.
6705 ++i;
6706 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006707
Dan Gohman46510a72010-04-15 01:51:59 +00006708 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006709 ++I, ++Idx) {
6710 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006711 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006712 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006713 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006714
6715 // If this argument is unused then remember its value. It is used to generate
6716 // debugging information.
6717 if (I->use_empty() && NumValues)
6718 SDB->setUnusedArgValue(I, InVals[i]);
6719
Eli Friedman23d32432011-05-05 16:53:34 +00006720 for (unsigned Val = 0; Val != NumValues; ++Val) {
6721 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006722 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6723 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006724
6725 if (!I->use_empty()) {
6726 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6727 if (F.paramHasAttr(Idx, Attribute::SExt))
6728 AssertOp = ISD::AssertSext;
6729 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6730 AssertOp = ISD::AssertZext;
6731
Bill Wendling46ada192010-03-02 01:55:18 +00006732 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006733 NumParts, PartVT, VT,
6734 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006735 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006736
Dan Gohman98ca4f22009-08-05 01:29:28 +00006737 i += NumParts;
6738 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006739
Eli Friedman23d32432011-05-05 16:53:34 +00006740 // We don't need to do anything else for unused arguments.
6741 if (ArgValues.empty())
6742 continue;
6743
Devang Patel9aee3352011-09-08 22:59:09 +00006744 // Note down frame index.
6745 if (FrameIndexSDNode *FI =
6746 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6747 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006748
Eli Friedman23d32432011-05-05 16:53:34 +00006749 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6750 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006751
Eli Friedman23d32432011-05-05 16:53:34 +00006752 SDB->setValue(I, Res);
Devang Patel9aee3352011-09-08 22:59:09 +00006753 if (!EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
6754 if (LoadSDNode *LNode =
6755 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6756 if (FrameIndexSDNode *FI =
6757 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6758 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6759 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006760
Eli Friedman23d32432011-05-05 16:53:34 +00006761 // If this argument is live outside of the entry block, insert a copy from
6762 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006763 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006764 // If we can, though, try to skip creating an unnecessary vreg.
6765 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006766 // general. It's also subtly incompatible with the hacks FastISel
6767 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006768 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6769 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6770 FuncInfo->ValueMap[I] = Reg;
6771 continue;
6772 }
6773 }
6774 if (!isOnlyUsedInEntryBlock(I)) {
6775 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006776 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006777 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006778 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006779
Dan Gohman98ca4f22009-08-05 01:29:28 +00006780 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006781
6782 // Finally, if the target has anything special to do, allow it to do so.
6783 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006784 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006785}
6786
6787/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6788/// ensure constants are generated when needed. Remember the virtual registers
6789/// that need to be added to the Machine PHI nodes as input. We cannot just
6790/// directly add them, because expansion might result in multiple MBB's for one
6791/// BB. As such, the start of the BB might correspond to a different MBB than
6792/// the end.
6793///
6794void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006795SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006796 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006797
6798 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6799
6800 // Check successor nodes' PHI nodes that expect a constant to be available
6801 // from this block.
6802 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006803 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006804 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006805 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006806
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006807 // If this terminator has multiple identical successors (common for
6808 // switches), only handle each succ once.
6809 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006811 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006812
6813 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6814 // nodes and Machine PHI nodes, but the incoming operands have not been
6815 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006816 for (BasicBlock::const_iterator I = SuccBB->begin();
6817 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006818 // Ignore dead phi's.
6819 if (PN->use_empty()) continue;
6820
Rafael Espindola3fa82832011-05-13 15:18:06 +00006821 // Skip empty types
6822 if (PN->getType()->isEmptyTy())
6823 continue;
6824
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006825 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006826 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006827
Dan Gohman46510a72010-04-15 01:51:59 +00006828 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006829 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006830 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006831 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006832 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006833 }
6834 Reg = RegOut;
6835 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006836 DenseMap<const Value *, unsigned>::iterator I =
6837 FuncInfo.ValueMap.find(PHIOp);
6838 if (I != FuncInfo.ValueMap.end())
6839 Reg = I->second;
6840 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006841 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006842 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006843 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006844 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006845 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006846 }
6847 }
6848
6849 // Remember that this register needs to added to the machine PHI node as
6850 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006851 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006852 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6853 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006854 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006855 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006856 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006857 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006858 Reg += NumRegisters;
6859 }
6860 }
6861 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006862 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006863}