blob: d37ecf80899df834130b1452d7e92e575744cc9c [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//==- X86InstrFPStack.td - Describe the X86 Instruction Set --*- tablegen -*-=//
Evan Chengffcb95b2006-02-21 19:13:53 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chengffcb95b2006-02-21 19:13:53 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 x87 FPU instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng06a8aa12006-03-17 19:55:52 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// FPStack specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Chris Lattner6fa2f9c2008-03-09 07:05:32 +000020def SDTX86FpGet2 : SDTypeProfile<2, 0, [SDTCisVT<0, f80>,
21 SDTCisVT<1, f80>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000022def SDTX86Fld : SDTypeProfile<1, 2, [SDTCisFP<0>,
Dale Johannesenbf6b8272007-07-10 20:53:41 +000023 SDTCisPtrTy<1>,
24 SDTCisVT<2, OtherVT>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000025def SDTX86Fst : SDTypeProfile<0, 3, [SDTCisFP<0>,
Dale Johannesenbf6b8272007-07-10 20:53:41 +000026 SDTCisPtrTy<1>,
27 SDTCisVT<2, OtherVT>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000028def SDTX86Fild : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisPtrTy<1>,
29 SDTCisVT<2, OtherVT>]>;
30def SDTX86FpToIMem : SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisPtrTy<1>]>;
Evan Cheng2246f842006-03-18 01:23:20 +000031
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000032def SDTX86CwdStore : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
33
Chris Lattnerba7e7562008-01-10 07:59:24 +000034def X86fld : SDNode<"X86ISD::FLD", SDTX86Fld,
35 [SDNPHasChain, SDNPMayLoad]>;
36def X86fst : SDNode<"X86ISD::FST", SDTX86Fst,
37 [SDNPHasChain, SDNPInFlag, SDNPMayStore]>;
38def X86fild : SDNode<"X86ISD::FILD", SDTX86Fild,
39 [SDNPHasChain, SDNPMayLoad]>;
40def X86fildflag : SDNode<"X86ISD::FILD_FLAG", SDTX86Fild,
41 [SDNPHasChain, SDNPOutFlag, SDNPMayLoad]>;
Evan Cheng2246f842006-03-18 01:23:20 +000042def X86fp_to_i16mem : SDNode<"X86ISD::FP_TO_INT16_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000043 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng2246f842006-03-18 01:23:20 +000044def X86fp_to_i32mem : SDNode<"X86ISD::FP_TO_INT32_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000045 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng2246f842006-03-18 01:23:20 +000046def X86fp_to_i64mem : SDNode<"X86ISD::FP_TO_INT64_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000047 [SDNPHasChain, SDNPMayStore]>;
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000048def X86fp_cwd_get16 : SDNode<"X86ISD::FNSTCW16m", SDTX86CwdStore,
Chris Lattnerba7e7562008-01-10 07:59:24 +000049 [SDNPHasChain, SDNPMayStore, SDNPSideEffect]>;
Evan Cheng2246f842006-03-18 01:23:20 +000050
51//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000052// FPStack pattern fragments
53//===----------------------------------------------------------------------===//
54
Dale Johannesen849f2142007-07-03 00:53:03 +000055def fpimm0 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000056 return N->isExactlyValue(+0.0);
57}]>;
58
Dale Johannesen849f2142007-07-03 00:53:03 +000059def fpimmneg0 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000060 return N->isExactlyValue(-0.0);
61}]>;
62
Dale Johannesen849f2142007-07-03 00:53:03 +000063def fpimm1 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000064 return N->isExactlyValue(+1.0);
65}]>;
66
Dale Johannesen849f2142007-07-03 00:53:03 +000067def fpimmneg1 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000068 return N->isExactlyValue(-1.0);
69}]>;
70
Evan Cheng4e4c71e2006-02-21 20:00:20 +000071// Some 'special' instructions
72let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
Dale Johannesen849f2142007-07-03 00:53:03 +000073 def FP32_TO_INT16_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000074 (outs), (ins i16mem:$dst, RFP32:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000075 "#FP32_TO_INT16_IN_MEM PSEUDO!",
76 [(X86fp_to_i16mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000077 def FP32_TO_INT32_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000078 (outs), (ins i32mem:$dst, RFP32:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000079 "#FP32_TO_INT32_IN_MEM PSEUDO!",
80 [(X86fp_to_i32mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000081 def FP32_TO_INT64_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000082 (outs), (ins i64mem:$dst, RFP32:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000083 "#FP32_TO_INT64_IN_MEM PSEUDO!",
84 [(X86fp_to_i64mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000085 def FP64_TO_INT16_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000086 (outs), (ins i16mem:$dst, RFP64:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000087 "#FP64_TO_INT16_IN_MEM PSEUDO!",
88 [(X86fp_to_i16mem RFP64:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000089 def FP64_TO_INT32_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000090 (outs), (ins i32mem:$dst, RFP64:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000091 "#FP64_TO_INT32_IN_MEM PSEUDO!",
92 [(X86fp_to_i32mem RFP64:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000093 def FP64_TO_INT64_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000094 (outs), (ins i64mem:$dst, RFP64:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000095 "#FP64_TO_INT64_IN_MEM PSEUDO!",
96 [(X86fp_to_i64mem RFP64:$src, addr:$dst)]>;
Dale Johannesena996d522007-08-07 01:17:37 +000097 def FP80_TO_INT16_IN_MEM : I<0, Pseudo,
98 (outs), (ins i16mem:$dst, RFP80:$src),
99 "#FP80_TO_INT16_IN_MEM PSEUDO!",
100 [(X86fp_to_i16mem RFP80:$src, addr:$dst)]>;
101 def FP80_TO_INT32_IN_MEM : I<0, Pseudo,
102 (outs), (ins i32mem:$dst, RFP80:$src),
103 "#FP80_TO_INT32_IN_MEM PSEUDO!",
104 [(X86fp_to_i32mem RFP80:$src, addr:$dst)]>;
105 def FP80_TO_INT64_IN_MEM : I<0, Pseudo,
106 (outs), (ins i64mem:$dst, RFP80:$src),
107 "#FP80_TO_INT64_IN_MEM PSEUDO!",
108 [(X86fp_to_i64mem RFP80:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000109}
110
111let isTerminator = 1 in
112 let Defs = [FP0, FP1, FP2, FP3, FP4, FP5, FP6] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000113 def FP_REG_KILL : I<0, Pseudo, (outs), (ins), "#FP_REG_KILL", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000114
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000115// All FP Stack operations are represented with four instructions here. The
116// first three instructions, generated by the instruction selector, use "RFP32"
117// "RFP64" or "RFP80" registers: traditional register files to reference 32-bit,
118// 64-bit or 80-bit floating point values. These sizes apply to the values,
119// not the registers, which are always 80 bits; RFP32, RFP64 and RFP80 can be
120// copied to each other without losing information. These instructions are all
121// pseudo instructions and use the "_Fp" suffix.
122// In some cases there are additional variants with a mixture of different
123// register sizes.
Evan Chengffcb95b2006-02-21 19:13:53 +0000124// The second instruction is defined with FPI, which is the actual instruction
Dale Johannesene377d4d2007-07-04 21:07:47 +0000125// emitted by the assembler. These use "RST" registers, although frequently
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000126// the actual register(s) used are implicit. These are always 80 bits.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000127// The FP stackifier pass converts one to the other after register allocation
128// occurs.
Evan Chengffcb95b2006-02-21 19:13:53 +0000129//
130// Note that the FpI instruction should have instruction selection info (e.g.
131// a pattern) and the FPI instruction should have emission info (e.g. opcode
132// encoding and asm printing info).
133
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000134// Pseudo Instructions for FP stack return values.
Chris Lattner8e6da152008-03-10 21:08:41 +0000135def FpGET_ST0_32 : FpI_<(outs RFP32:$dst), (ins), SpecialFP, []>; // FPR = ST(0)
136def FpGET_ST0_64 : FpI_<(outs RFP64:$dst), (ins), SpecialFP, []>; // FPR = ST(0)
137def FpGET_ST0_80 : FpI_<(outs RFP80:$dst), (ins), SpecialFP, []>; // FPR = ST(0)
Evan Chengffcb95b2006-02-21 19:13:53 +0000138
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000139def FpGET_ST0_ST1 : FpI_<(outs RFP80:$dst1, RFP80:$dst2), (ins), SpecialFP,
140 []>; // FPR = ST(0), FPR = ST(1)
Evan Cheng0d9e9762008-01-29 19:34:22 +0000141
142
Evan Cheng071a2792007-09-11 19:55:27 +0000143let Defs = [ST0] in {
Chris Lattner8e6da152008-03-10 21:08:41 +0000144def FpSET_ST0_32 : FpI_<(outs), (ins RFP32:$src), SpecialFP, []>; // ST(0) = FPR
145def FpSET_ST0_64 : FpI_<(outs), (ins RFP64:$src), SpecialFP, []>; // ST(0) = FPR
146def FpSET_ST0_80 : FpI_<(outs), (ins RFP80:$src), SpecialFP, []>; // ST(0) = FPR
Evan Cheng071a2792007-09-11 19:55:27 +0000147}
Dale Johannesen6a308112007-08-06 21:31:06 +0000148
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000149// FpIf32, FpIf64 - Floating Point Psuedo Instruction template.
150// f32 instructions can use SSE1 and are predicated on FPStackf32 == !SSE1.
151// f64 instructions can use SSE2 and are predicated on FPStackf64 == !SSE2.
152// f80 instructions cannot use SSE and use neither of these.
153class FpIf32<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
154 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32]>;
155class FpIf64<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
156 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000157
Dale Johannesen59a58732007-08-05 18:49:15 +0000158// Register copies. Just copies, the shortening ones do not truncate.
Chris Lattnera731c9f2008-01-11 07:18:17 +0000159let neverHasSideEffects = 1 in {
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000160 def MOV_Fp3232 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), SpecialFP, []>;
161 def MOV_Fp3264 : FpIf32<(outs RFP64:$dst), (ins RFP32:$src), SpecialFP, []>;
162 def MOV_Fp6432 : FpIf32<(outs RFP32:$dst), (ins RFP64:$src), SpecialFP, []>;
163 def MOV_Fp6464 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), SpecialFP, []>;
164 def MOV_Fp8032 : FpIf32<(outs RFP32:$dst), (ins RFP80:$src), SpecialFP, []>;
165 def MOV_Fp3280 : FpIf32<(outs RFP80:$dst), (ins RFP32:$src), SpecialFP, []>;
166 def MOV_Fp8064 : FpIf64<(outs RFP64:$dst), (ins RFP80:$src), SpecialFP, []>;
167 def MOV_Fp6480 : FpIf64<(outs RFP80:$dst), (ins RFP64:$src), SpecialFP, []>;
168 def MOV_Fp8080 : FpI_ <(outs RFP80:$dst), (ins RFP80:$src), SpecialFP, []>;
Chris Lattnera731c9f2008-01-11 07:18:17 +0000169}
Evan Chengffcb95b2006-02-21 19:13:53 +0000170
Dale Johannesene377d4d2007-07-04 21:07:47 +0000171// Factoring for arithmetic.
172multiclass FPBinary_rr<SDNode OpNode> {
173// Register op register -> register
174// These are separated out because they have no reversed form.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000175def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), TwoArgFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000176 [(set RFP32:$dst, (OpNode RFP32:$src1, RFP32:$src2))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000177def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), TwoArgFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000178 [(set RFP64:$dst, (OpNode RFP64:$src1, RFP64:$src2))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000179def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), TwoArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000180 [(set RFP80:$dst, (OpNode RFP80:$src1, RFP80:$src2))]>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000181}
182// The FopST0 series are not included here because of the irregularities
183// in where the 'r' goes in assembly output.
Dale Johannesen59a58732007-08-05 18:49:15 +0000184// These instructions cannot address 80-bit memory.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000185multiclass FPBinary<SDNode OpNode, Format fp, string asmstring> {
186// ST(0) = ST(0) + [mem]
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187def _Fp32m : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000188 [(set RFP32:$dst,
189 (OpNode RFP32:$src1, (loadf32 addr:$src2)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000190def _Fp64m : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000191 [(set RFP64:$dst,
192 (OpNode RFP64:$src1, (loadf64 addr:$src2)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000193def _Fp64m32: FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000194 [(set RFP64:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000195 (OpNode RFP64:$src1, (f64 (extloadf32 addr:$src2))))]>;
196def _Fp80m32: FpI_<(outs RFP80:$dst), (ins RFP80:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000197 [(set RFP80:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000198 (OpNode RFP80:$src1, (f80 (extloadf32 addr:$src2))))]>;
199def _Fp80m64: FpI_<(outs RFP80:$dst), (ins RFP80:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000200 [(set RFP80:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000201 (OpNode RFP80:$src1, (f80 (extloadf64 addr:$src2))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000202def _F32m : FPI<0xD8, fp, (outs), (ins f32mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000203 !strconcat("f", !strconcat(asmstring, "{s}\t$src"))> { let mayLoad = 1; }
Evan Cheng64d80e32007-07-19 01:14:50 +0000204def _F64m : FPI<0xDC, fp, (outs), (ins f64mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000205 !strconcat("f", !strconcat(asmstring, "{l}\t$src"))> { let mayLoad = 1; }
Dale Johannesene377d4d2007-07-04 21:07:47 +0000206// ST(0) = ST(0) + [memint]
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000207def _FpI16m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i16mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000208 [(set RFP32:$dst, (OpNode RFP32:$src1,
209 (X86fild addr:$src2, i16)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000210def _FpI32m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i32mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000211 [(set RFP32:$dst, (OpNode RFP32:$src1,
212 (X86fild addr:$src2, i32)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000213def _FpI16m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i16mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000214 [(set RFP64:$dst, (OpNode RFP64:$src1,
215 (X86fild addr:$src2, i16)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000216def _FpI32m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i32mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000217 [(set RFP64:$dst, (OpNode RFP64:$src1,
218 (X86fild addr:$src2, i32)))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000219def _FpI16m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i16mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000220 [(set RFP80:$dst, (OpNode RFP80:$src1,
221 (X86fild addr:$src2, i16)))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000222def _FpI32m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i32mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000223 [(set RFP80:$dst, (OpNode RFP80:$src1,
224 (X86fild addr:$src2, i32)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000225def _FI16m : FPI<0xDE, fp, (outs), (ins i16mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000226 !strconcat("fi", !strconcat(asmstring, "{s}\t$src"))> { let mayLoad = 1; }
Evan Cheng64d80e32007-07-19 01:14:50 +0000227def _FI32m : FPI<0xDA, fp, (outs), (ins i32mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000228 !strconcat("fi", !strconcat(asmstring, "{l}\t$src"))> { let mayLoad = 1; }
Dale Johannesene377d4d2007-07-04 21:07:47 +0000229}
230
231defm ADD : FPBinary_rr<fadd>;
232defm SUB : FPBinary_rr<fsub>;
233defm MUL : FPBinary_rr<fmul>;
234defm DIV : FPBinary_rr<fdiv>;
235defm ADD : FPBinary<fadd, MRM0m, "add">;
236defm SUB : FPBinary<fsub, MRM4m, "sub">;
237defm SUBR: FPBinary<fsub ,MRM5m, "subr">;
238defm MUL : FPBinary<fmul, MRM1m, "mul">;
239defm DIV : FPBinary<fdiv, MRM6m, "div">;
240defm DIVR: FPBinary<fdiv, MRM7m, "divr">;
Evan Chengffcb95b2006-02-21 19:13:53 +0000241
242class FPST0rInst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000243 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, D8;
Evan Chengffcb95b2006-02-21 19:13:53 +0000244class FPrST0Inst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000245 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DC;
Evan Chengffcb95b2006-02-21 19:13:53 +0000246class FPrST0PInst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000247 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DE;
Evan Chengffcb95b2006-02-21 19:13:53 +0000248
Evan Chengffcb95b2006-02-21 19:13:53 +0000249// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
250// of some of the 'reverse' forms of the fsub and fdiv instructions. As such,
251// we have to put some 'r's in and take them out of weird places.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000252def ADD_FST0r : FPST0rInst <0xC0, "fadd\t$op">;
253def ADD_FrST0 : FPrST0Inst <0xC0, "fadd\t{%st(0), $op|$op, %ST(0)}">;
254def ADD_FPrST0 : FPrST0PInst<0xC0, "faddp\t$op">;
255def SUBR_FST0r : FPST0rInst <0xE8, "fsubr\t$op">;
256def SUB_FrST0 : FPrST0Inst <0xE8, "fsub{r}\t{%st(0), $op|$op, %ST(0)}">;
257def SUB_FPrST0 : FPrST0PInst<0xE8, "fsub{r}p\t$op">;
258def SUB_FST0r : FPST0rInst <0xE0, "fsub\t$op">;
259def SUBR_FrST0 : FPrST0Inst <0xE0, "fsub{|r}\t{%st(0), $op|$op, %ST(0)}">;
260def SUBR_FPrST0 : FPrST0PInst<0xE0, "fsub{|r}p\t$op">;
261def MUL_FST0r : FPST0rInst <0xC8, "fmul\t$op">;
262def MUL_FrST0 : FPrST0Inst <0xC8, "fmul\t{%st(0), $op|$op, %ST(0)}">;
263def MUL_FPrST0 : FPrST0PInst<0xC8, "fmulp\t$op">;
264def DIVR_FST0r : FPST0rInst <0xF8, "fdivr\t$op">;
265def DIV_FrST0 : FPrST0Inst <0xF8, "fdiv{r}\t{%st(0), $op|$op, %ST(0)}">;
266def DIV_FPrST0 : FPrST0PInst<0xF8, "fdiv{r}p\t$op">;
267def DIV_FST0r : FPST0rInst <0xF0, "fdiv\t$op">;
268def DIVR_FrST0 : FPrST0Inst <0xF0, "fdiv{|r}\t{%st(0), $op|$op, %ST(0)}">;
269def DIVR_FPrST0 : FPrST0PInst<0xF0, "fdiv{|r}p\t$op">;
Evan Chengffcb95b2006-02-21 19:13:53 +0000270
Evan Chengffcb95b2006-02-21 19:13:53 +0000271// Unary operations.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000272multiclass FPUnary<SDNode OpNode, bits<8> opcode, string asmstring> {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000273def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000274 [(set RFP32:$dst, (OpNode RFP32:$src))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000275def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000276 [(set RFP64:$dst, (OpNode RFP64:$src))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000277def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000278 [(set RFP80:$dst, (OpNode RFP80:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000279def _F : FPI<opcode, RawFrm, (outs), (ins), asmstring>, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000280}
281
Dale Johannesene377d4d2007-07-04 21:07:47 +0000282defm CHS : FPUnary<fneg, 0xE0, "fchs">;
283defm ABS : FPUnary<fabs, 0xE1, "fabs">;
284defm SQRT: FPUnary<fsqrt,0xFA, "fsqrt">;
285defm SIN : FPUnary<fsin, 0xFE, "fsin">;
286defm COS : FPUnary<fcos, 0xFF, "fcos">;
287
Chris Lattnera731c9f2008-01-11 07:18:17 +0000288let neverHasSideEffects = 1 in {
289def TST_Fp32 : FpIf32<(outs), (ins RFP32:$src), OneArgFP, []>;
290def TST_Fp64 : FpIf64<(outs), (ins RFP64:$src), OneArgFP, []>;
291def TST_Fp80 : FpI_<(outs), (ins RFP80:$src), OneArgFP, []>;
292}
Evan Cheng64d80e32007-07-19 01:14:50 +0000293def TST_F : FPI<0xE4, RawFrm, (outs), (ins), "ftst">, D9;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000294
295// Floating point cmovs.
296multiclass FPCMov<PatLeaf cc> {
Evan Chenge5f62042007-09-29 00:00:36 +0000297 def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2),
298 CondMovFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000299 [(set RFP32:$dst, (X86cmov RFP32:$src1, RFP32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000300 cc, EFLAGS))]>;
301 def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2),
302 CondMovFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000303 [(set RFP64:$dst, (X86cmov RFP64:$src1, RFP64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000304 cc, EFLAGS))]>;
305 def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2),
306 CondMovFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000307 [(set RFP80:$dst, (X86cmov RFP80:$src1, RFP80:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000308 cc, EFLAGS))]>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000309}
Evan Chenge5f62042007-09-29 00:00:36 +0000310let Uses = [EFLAGS], isTwoAddress = 1 in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000311defm CMOVB : FPCMov<X86_COND_B>;
312defm CMOVBE : FPCMov<X86_COND_BE>;
313defm CMOVE : FPCMov<X86_COND_E>;
314defm CMOVP : FPCMov<X86_COND_P>;
315defm CMOVNB : FPCMov<X86_COND_AE>;
316defm CMOVNBE: FPCMov<X86_COND_A>;
317defm CMOVNE : FPCMov<X86_COND_NE>;
318defm CMOVNP : FPCMov<X86_COND_NP>;
319}
320
321// These are not factored because there's no clean way to pass DA/DB.
Evan Cheng64d80e32007-07-19 01:14:50 +0000322def CMOVB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000323 "fcmovb\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000324def CMOVBE_F : FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000325 "fcmovbe\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000326def CMOVE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000327 "fcmove\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000328def CMOVP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000329 "fcmovu\t {$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000330def CMOVNB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000331 "fcmovnb\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000332def CMOVNBE_F: FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000333 "fcmovnbe\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000334def CMOVNE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000335 "fcmovne\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000336def CMOVNP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000337 "fcmovnu\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Chengffcb95b2006-02-21 19:13:53 +0000338
339// Floating point loads & stores.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000340let isSimpleLoad = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000341def LD_Fp32m : FpIf32<(outs RFP32:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000342 [(set RFP32:$dst, (loadf32 addr:$src))]>;
Bill Wendling627c00b2007-12-17 23:07:56 +0000343let isReMaterializable = 1, mayHaveSideEffects = 1 in
Bill Wendling691de382007-12-17 22:17:14 +0000344 def LD_Fp64m : FpIf64<(outs RFP64:$dst), (ins f64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000345 [(set RFP64:$dst, (loadf64 addr:$src))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000346def LD_Fp80m : FpI_<(outs RFP80:$dst), (ins f80mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000347 [(set RFP80:$dst, (loadf80 addr:$src))]>;
Evan Cheng2f394262007-08-30 05:49:43 +0000348}
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000349def LD_Fp32m64 : FpIf64<(outs RFP64:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000350 [(set RFP64:$dst, (f64 (extloadf32 addr:$src)))]>;
351def LD_Fp64m80 : FpI_<(outs RFP80:$dst), (ins f64mem:$src), ZeroArgFP,
352 [(set RFP80:$dst, (f80 (extloadf64 addr:$src)))]>;
353def LD_Fp32m80 : FpI_<(outs RFP80:$dst), (ins f32mem:$src), ZeroArgFP,
354 [(set RFP80:$dst, (f80 (extloadf32 addr:$src)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000355def ILD_Fp16m32: FpIf32<(outs RFP32:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000356 [(set RFP32:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000357def ILD_Fp32m32: FpIf32<(outs RFP32:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000358 [(set RFP32:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000359def ILD_Fp64m32: FpIf32<(outs RFP32:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000360 [(set RFP32:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000361def ILD_Fp16m64: FpIf64<(outs RFP64:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000362 [(set RFP64:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000363def ILD_Fp32m64: FpIf64<(outs RFP64:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000364 [(set RFP64:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000365def ILD_Fp64m64: FpIf64<(outs RFP64:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000366 [(set RFP64:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000367def ILD_Fp16m80: FpI_<(outs RFP80:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000368 [(set RFP80:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000369def ILD_Fp32m80: FpI_<(outs RFP80:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000370 [(set RFP80:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000371def ILD_Fp64m80: FpI_<(outs RFP80:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000372 [(set RFP80:$dst, (X86fild addr:$src, i64))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000373
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000374def ST_Fp32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000375 [(store RFP32:$src, addr:$op)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000376def ST_Fp64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000377 [(truncstoref32 RFP64:$src, addr:$op)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000378def ST_Fp64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000379 [(store RFP64:$src, addr:$op)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000380def ST_Fp80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000381 [(truncstoref32 RFP80:$src, addr:$op)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000382def ST_Fp80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000383 [(truncstoref64 RFP80:$src, addr:$op)]>;
384// FST does not support 80-bit memory target; FSTP must be used.
Evan Chengffcb95b2006-02-21 19:13:53 +0000385
Chris Lattnera731c9f2008-01-11 07:18:17 +0000386let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000387def ST_FpP32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, []>;
388def ST_FpP64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, []>;
389def ST_FpP64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, []>;
390def ST_FpP80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, []>;
391def ST_FpP80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000392}
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000393def ST_FpP80m : FpI_<(outs), (ins f80mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000394 [(store RFP80:$src, addr:$op)]>;
Chris Lattnera731c9f2008-01-11 07:18:17 +0000395let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000396def IST_Fp16m32 : FpIf32<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, []>;
397def IST_Fp32m32 : FpIf32<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP, []>;
398def IST_Fp64m32 : FpIf32<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP, []>;
399def IST_Fp16m64 : FpIf64<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, []>;
400def IST_Fp32m64 : FpIf64<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP, []>;
401def IST_Fp64m64 : FpIf64<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP, []>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000402def IST_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, []>;
403def IST_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP, []>;
404def IST_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000405}
Evan Chengffcb95b2006-02-21 19:13:53 +0000406
Chris Lattnerba7e7562008-01-10 07:59:24 +0000407let mayLoad = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000408def LD_F32m : FPI<0xD9, MRM0m, (outs), (ins f32mem:$src), "fld{s}\t$src">;
409def LD_F64m : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld{l}\t$src">;
Dale Johannesen59a58732007-08-05 18:49:15 +0000410def LD_F80m : FPI<0xDB, MRM5m, (outs), (ins f80mem:$src), "fld{t}\t$src">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000411def ILD_F16m : FPI<0xDF, MRM0m, (outs), (ins i16mem:$src), "fild{s}\t$src">;
412def ILD_F32m : FPI<0xDB, MRM0m, (outs), (ins i32mem:$src), "fild{l}\t$src">;
413def ILD_F64m : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{ll}\t$src">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000414}
415let mayStore = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000416def ST_F32m : FPI<0xD9, MRM2m, (outs), (ins f32mem:$dst), "fst{s}\t$dst">;
417def ST_F64m : FPI<0xDD, MRM2m, (outs), (ins f64mem:$dst), "fst{l}\t$dst">;
418def ST_FP32m : FPI<0xD9, MRM3m, (outs), (ins f32mem:$dst), "fstp{s}\t$dst">;
419def ST_FP64m : FPI<0xDD, MRM3m, (outs), (ins f64mem:$dst), "fstp{l}\t$dst">;
Dale Johannesen59a58732007-08-05 18:49:15 +0000420def ST_FP80m : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000421def IST_F16m : FPI<0xDF, MRM2m, (outs), (ins i16mem:$dst), "fist{s}\t$dst">;
422def IST_F32m : FPI<0xDB, MRM2m, (outs), (ins i32mem:$dst), "fist{l}\t$dst">;
423def IST_FP16m : FPI<0xDF, MRM3m, (outs), (ins i16mem:$dst), "fistp{s}\t$dst">;
424def IST_FP32m : FPI<0xDB, MRM3m, (outs), (ins i32mem:$dst), "fistp{l}\t$dst">;
425def IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000426}
Evan Chengffcb95b2006-02-21 19:13:53 +0000427
428// FISTTP requires SSE3 even though it's a FPStack op.
Evan Cheng64d80e32007-07-19 01:14:50 +0000429def ISTT_Fp16m32 : FpI_<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000430 [(X86fp_to_i16mem RFP32:$src, addr:$op)]>,
431 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000432def ISTT_Fp32m32 : FpI_<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000433 [(X86fp_to_i32mem RFP32:$src, addr:$op)]>,
434 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000435def ISTT_Fp64m32 : FpI_<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000436 [(X86fp_to_i64mem RFP32:$src, addr:$op)]>,
437 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000438def ISTT_Fp16m64 : FpI_<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000439 [(X86fp_to_i16mem RFP64:$src, addr:$op)]>,
440 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000441def ISTT_Fp32m64 : FpI_<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000442 [(X86fp_to_i32mem RFP64:$src, addr:$op)]>,
443 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000444def ISTT_Fp64m64 : FpI_<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000445 [(X86fp_to_i64mem RFP64:$src, addr:$op)]>,
446 Requires<[HasSSE3]>;
Dale Johannesena996d522007-08-07 01:17:37 +0000447def ISTT_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP,
448 [(X86fp_to_i16mem RFP80:$src, addr:$op)]>,
449 Requires<[HasSSE3]>;
450def ISTT_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP,
451 [(X86fp_to_i32mem RFP80:$src, addr:$op)]>,
452 Requires<[HasSSE3]>;
453def ISTT_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP,
454 [(X86fp_to_i64mem RFP80:$src, addr:$op)]>,
455 Requires<[HasSSE3]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000456
Chris Lattnerba7e7562008-01-10 07:59:24 +0000457let mayStore = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000458def ISTT_FP16m : FPI<0xDF, MRM1m, (outs), (ins i16mem:$dst), "fisttp{s}\t$dst">;
459def ISTT_FP32m : FPI<0xDB, MRM1m, (outs), (ins i32mem:$dst), "fisttp{l}\t$dst">;
460def ISTT_FP64m : FPI<0xDD, MRM1m, (outs), (ins i64mem:$dst), "fisttp{ll}\t$dst">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000461}
Evan Chengffcb95b2006-02-21 19:13:53 +0000462
463// FP Stack manipulation instructions.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000464def LD_Frr : FPI<0xC0, AddRegFrm, (outs), (ins RST:$op), "fld\t$op">, D9;
465def ST_Frr : FPI<0xD0, AddRegFrm, (outs), (ins RST:$op), "fst\t$op">, DD;
466def ST_FPrr : FPI<0xD8, AddRegFrm, (outs), (ins RST:$op), "fstp\t$op">, DD;
467def XCH_F : FPI<0xC8, AddRegFrm, (outs), (ins RST:$op), "fxch\t$op">, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000468
469// Floating point constant loads.
Chris Lattnerdd415272008-01-10 05:45:39 +0000470let isReMaterializable = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471def LD_Fp032 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000472 [(set RFP32:$dst, fpimm0)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473def LD_Fp132 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000474 [(set RFP32:$dst, fpimm1)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000475def LD_Fp064 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000476 [(set RFP64:$dst, fpimm0)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477def LD_Fp164 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000478 [(set RFP64:$dst, fpimm1)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000479def LD_Fp080 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000480 [(set RFP80:$dst, fpimm0)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000481def LD_Fp180 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000482 [(set RFP80:$dst, fpimm1)]>;
Dan Gohmand45eddd2007-06-26 00:48:07 +0000483}
Evan Chengffcb95b2006-02-21 19:13:53 +0000484
Evan Cheng64d80e32007-07-19 01:14:50 +0000485def LD_F0 : FPI<0xEE, RawFrm, (outs), (ins), "fldz">, D9;
486def LD_F1 : FPI<0xE8, RawFrm, (outs), (ins), "fld1">, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000487
488
489// Floating point compares.
Evan Cheng4e4d2d72007-09-25 19:08:02 +0000490let Defs = [EFLAGS] in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491def UCOM_Fpr32 : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Chris Lattnera731c9f2008-01-11 07:18:17 +0000492 []>; // FPSW = cmp ST(0) with ST(i)
493def UCOM_Fpr64 : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
494 []>; // FPSW = cmp ST(0) with ST(i)
495def UCOM_Fpr80 : FpI_ <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
496 []>; // FPSW = cmp ST(0) with ST(i)
497
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000498def UCOM_FpIr32: FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000499 [(X86cmp RFP32:$lhs, RFP32:$rhs),
500 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501def UCOM_FpIr64: FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000502 [(X86cmp RFP64:$lhs, RFP64:$rhs),
503 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000504def UCOM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000505 [(X86cmp RFP80:$lhs, RFP80:$rhs),
Evan Cheng4e4d2d72007-09-25 19:08:02 +0000506 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
507}
508
Evan Cheng24f2ea32007-09-14 21:48:26 +0000509let Defs = [EFLAGS], Uses = [ST0] in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000510def UCOM_Fr : FPI<0xE0, AddRegFrm, // FPSW = cmp ST(0) with ST(i)
Evan Cheng64d80e32007-07-19 01:14:50 +0000511 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000512 "fucom\t$reg">, DD;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000513def UCOM_FPr : FPI<0xE8, AddRegFrm, // FPSW = cmp ST(0) with ST(i), pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000514 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000515 "fucomp\t$reg">, DD;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000516def UCOM_FPPr : FPI<0xE9, RawFrm, // cmp ST(0) with ST(1), pop, pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000517 (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000518 "fucompp">, DA;
Evan Chengffcb95b2006-02-21 19:13:53 +0000519
Dale Johannesene377d4d2007-07-04 21:07:47 +0000520def UCOM_FIr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i)
Evan Cheng64d80e32007-07-19 01:14:50 +0000521 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000522 "fucomi\t{$reg, %st(0)|%ST(0), $reg}">, DB;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000523def UCOM_FIPr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i), pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000524 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000525 "fucomip\t{$reg, %st(0)|%ST(0), $reg}">, DF;
526}
Evan Chengffcb95b2006-02-21 19:13:53 +0000527
Evan Chengffcb95b2006-02-21 19:13:53 +0000528// Floating point flag ops.
Evan Cheng071a2792007-09-11 19:55:27 +0000529let Defs = [AX] in
Evan Chengffcb95b2006-02-21 19:13:53 +0000530def FNSTSW8r : I<0xE0, RawFrm, // AX = fp flags
Evan Cheng071a2792007-09-11 19:55:27 +0000531 (outs), (ins), "fnstsw", []>, DF;
Evan Chengffcb95b2006-02-21 19:13:53 +0000532
533def FNSTCW16m : I<0xD9, MRM7m, // [mem16] = X87 control world
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000534 (outs), (ins i16mem:$dst), "fnstcw\t$dst",
535 [(X86fp_cwd_get16 addr:$dst)]>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000536
537let mayLoad = 1 in
Evan Chengffcb95b2006-02-21 19:13:53 +0000538def FLDCW16m : I<0xD9, MRM5m, // X87 control world = [mem16]
Dan Gohmanb1576f52007-07-31 20:11:57 +0000539 (outs), (ins i16mem:$dst), "fldcw\t$dst", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000540
541//===----------------------------------------------------------------------===//
542// Non-Instruction Patterns
543//===----------------------------------------------------------------------===//
544
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000545// Required for RET of f32 / f64 / f80 values.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000546def : Pat<(X86fld addr:$src, f32), (LD_Fp32m addr:$src)>;
547def : Pat<(X86fld addr:$src, f64), (LD_Fp64m addr:$src)>;
Dale Johannesen59a58732007-08-05 18:49:15 +0000548def : Pat<(X86fld addr:$src, f80), (LD_Fp80m addr:$src)>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000549
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000550// Required for CALL which return f32 / f64 / f80 values.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000551def : Pat<(X86fst RFP32:$src, addr:$op, f32), (ST_Fp32m addr:$op, RFP32:$src)>;
552def : Pat<(X86fst RFP64:$src, addr:$op, f32), (ST_Fp64m32 addr:$op, RFP64:$src)>;
553def : Pat<(X86fst RFP64:$src, addr:$op, f64), (ST_Fp64m addr:$op, RFP64:$src)>;
Dale Johannesena996d522007-08-07 01:17:37 +0000554def : Pat<(X86fst RFP80:$src, addr:$op, f32), (ST_Fp80m32 addr:$op, RFP80:$src)>;
555def : Pat<(X86fst RFP80:$src, addr:$op, f64), (ST_Fp80m64 addr:$op, RFP80:$src)>;
556def : Pat<(X86fst RFP80:$src, addr:$op, f80), (ST_FpP80m addr:$op, RFP80:$src)>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000557
558// Floating point constant -0.0 and -1.0
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000559def : Pat<(f32 fpimmneg0), (CHS_Fp32 (LD_Fp032))>, Requires<[FPStackf32]>;
560def : Pat<(f32 fpimmneg1), (CHS_Fp32 (LD_Fp132))>, Requires<[FPStackf32]>;
561def : Pat<(f64 fpimmneg0), (CHS_Fp64 (LD_Fp064))>, Requires<[FPStackf64]>;
562def : Pat<(f64 fpimmneg1), (CHS_Fp64 (LD_Fp164))>, Requires<[FPStackf64]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000563def : Pat<(f80 fpimmneg0), (CHS_Fp80 (LD_Fp080))>;
564def : Pat<(f80 fpimmneg1), (CHS_Fp80 (LD_Fp180))>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000565
566// Used to conv. i64 to f64 since there isn't a SSE version.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000567def : Pat<(X86fildflag addr:$src, i64), (ILD_Fp64m64 addr:$src)>;
Dale Johannesen849f2142007-07-03 00:53:03 +0000568
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000569// FP extensions map onto simple pseudo-value conversions if they are to/from
570// the FP stack.
571def : Pat<(f64 (fextend RFP32:$src)), (MOV_Fp3264 RFP32:$src)>,
572 Requires<[FPStackf32]>;
573def : Pat<(f80 (fextend RFP32:$src)), (MOV_Fp3280 RFP32:$src)>,
574 Requires<[FPStackf32]>;
575def : Pat<(f80 (fextend RFP64:$src)), (MOV_Fp6480 RFP64:$src)>,
576 Requires<[FPStackf64]>;
577
578// FP truncations map onto simple pseudo-value conversions if they are to/from
579// the FP stack. We have validated that only value-preserving truncations make
580// it through isel.
581def : Pat<(f32 (fround RFP64:$src)), (MOV_Fp6432 RFP64:$src)>,
582 Requires<[FPStackf32]>;
583def : Pat<(f32 (fround RFP80:$src)), (MOV_Fp8032 RFP80:$src)>,
584 Requires<[FPStackf32]>;
585def : Pat<(f64 (fround RFP80:$src)), (MOV_Fp8064 RFP80:$src)>,
586 Requires<[FPStackf64]>;