blob: 734b87e62f6258bc733d6d0b4adfbf1e27d5392b [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
Dan Gohmanf451cb82010-02-10 16:03:48 +000012// It also contains implementations of the Spiller interface, which, given a
Chris Lattner8c4d88d2004-09-30 01:54:45 +000013// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Owen Anderson1ed5b712009-03-11 22:31:21 +000019#define DEBUG_TYPE "virtregmap"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Evan Chengc781a242009-05-03 18:32:42 +000022#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000024#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +000027#include "llvm/CodeGen/SlotIndexes.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000028#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000029#include "llvm/Target/TargetInstrInfo.h"
Mike Stumpfe095f32009-05-04 18:40:41 +000030#include "llvm/Target/TargetRegisterInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000032#include "llvm/Support/Compiler.h"
Evan Cheng752272a2009-02-11 08:24:21 +000033#include "llvm/Support/Debug.h"
Daniel Dunbar1cd1d982009-07-24 10:36:58 +000034#include "llvm/Support/raw_ostream.h"
Evan Cheng957840b2007-02-21 02:22:03 +000035#include "llvm/ADT/BitVector.h"
Evan Chengcb742662008-06-04 09:16:33 +000036#include "llvm/ADT/DenseMap.h"
Evan Cheng752272a2009-02-11 08:24:21 +000037#include "llvm/ADT/DepthFirstIterator.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000038#include "llvm/ADT/Statistic.h"
39#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000040#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000041#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000042using namespace llvm;
43
Evan Cheng87bb9912008-06-13 23:58:02 +000044STATISTIC(NumSpills , "Number of register spills");
Dan Gohman844731a2008-05-13 00:00:25 +000045
Chris Lattner8c4d88d2004-09-30 01:54:45 +000046//===----------------------------------------------------------------------===//
47// VirtRegMap implementation
48//===----------------------------------------------------------------------===//
49
Owen Anderson49c8aa02009-03-13 05:55:11 +000050char VirtRegMap::ID = 0;
51
Owen Andersonce665bd2010-10-07 22:25:06 +000052INITIALIZE_PASS(VirtRegMap, "virtregmap", "Virtual Register Map", false, false)
Owen Anderson49c8aa02009-03-13 05:55:11 +000053
54bool VirtRegMap::runOnMachineFunction(MachineFunction &mf) {
Evan Cheng90f95f82009-06-14 20:22:55 +000055 MRI = &mf.getRegInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000056 TII = mf.getTarget().getInstrInfo();
Mike Stumpfe095f32009-05-04 18:40:41 +000057 TRI = mf.getTarget().getRegisterInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000058 MF = &mf;
Lang Hames233a60e2009-11-03 23:52:08 +000059
Owen Anderson49c8aa02009-03-13 05:55:11 +000060 ReMatId = MAX_STACK_SLOT+1;
61 LowSpillSlot = HighSpillSlot = NO_STACK_SLOT;
62
63 Virt2PhysMap.clear();
64 Virt2StackSlotMap.clear();
65 Virt2ReMatIdMap.clear();
66 Virt2SplitMap.clear();
67 Virt2SplitKillMap.clear();
68 ReMatMap.clear();
69 ImplicitDefed.clear();
70 SpillSlotToUsesMap.clear();
71 MI2VirtMap.clear();
72 SpillPt2VirtMap.clear();
73 RestorePt2VirtMap.clear();
74 EmergencySpillMap.clear();
75 EmergencySpillSlots.clear();
76
Evan Chengd3653122008-02-27 03:04:06 +000077 SpillSlotToUsesMap.resize(8);
Jakob Stoklund Olesenc7d67f92011-01-08 23:11:07 +000078 ImplicitDefed.resize(MF->getRegInfo().getNumVirtRegs());
Mike Stumpfe095f32009-05-04 18:40:41 +000079
80 allocatableRCRegs.clear();
81 for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
82 E = TRI->regclass_end(); I != E; ++I)
83 allocatableRCRegs.insert(std::make_pair(*I,
84 TRI->getAllocatableSet(mf, *I)));
85
Chris Lattner29268692006-09-05 02:12:02 +000086 grow();
Owen Anderson49c8aa02009-03-13 05:55:11 +000087
88 return false;
Chris Lattner29268692006-09-05 02:12:02 +000089}
90
Chris Lattner8c4d88d2004-09-30 01:54:45 +000091void VirtRegMap::grow() {
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +000092 unsigned NumRegs = MF->getRegInfo().getNumVirtRegs();
93 Virt2PhysMap.resize(NumRegs);
94 Virt2StackSlotMap.resize(NumRegs);
95 Virt2ReMatIdMap.resize(NumRegs);
96 Virt2SplitMap.resize(NumRegs);
97 Virt2SplitKillMap.resize(NumRegs);
98 ReMatMap.resize(NumRegs);
99 ImplicitDefed.resize(NumRegs);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000100}
101
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +0000102unsigned VirtRegMap::createSpillSlot(const TargetRegisterClass *RC) {
103 int SS = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
104 RC->getAlignment());
105 if (LowSpillSlot == NO_STACK_SLOT)
106 LowSpillSlot = SS;
107 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
108 HighSpillSlot = SS;
109 assert(SS >= LowSpillSlot && "Unexpected low spill slot");
110 unsigned Idx = SS-LowSpillSlot;
111 while (Idx >= SpillSlotToUsesMap.size())
112 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
113 return SS;
114}
115
Evan Cheng90f95f82009-06-14 20:22:55 +0000116unsigned VirtRegMap::getRegAllocPref(unsigned virtReg) {
Evan Cheng358dec52009-06-15 08:28:29 +0000117 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(virtReg);
118 unsigned physReg = Hint.second;
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000119 if (TargetRegisterInfo::isVirtualRegister(physReg) && hasPhys(physReg))
Evan Cheng358dec52009-06-15 08:28:29 +0000120 physReg = getPhys(physReg);
121 if (Hint.first == 0)
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000122 return (TargetRegisterInfo::isPhysicalRegister(physReg))
Evan Cheng358dec52009-06-15 08:28:29 +0000123 ? physReg : 0;
124 return TRI->ResolveRegAllocHint(Hint.first, physReg, *MF);
Evan Cheng90f95f82009-06-14 20:22:55 +0000125}
126
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000127int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000128 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000129 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000130 "attempt to assign stack slot to already spilled register");
Owen Anderson49c8aa02009-03-13 05:55:11 +0000131 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000132 ++NumSpills;
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +0000133 return Virt2StackSlotMap[virtReg] = createSpillSlot(RC);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000134}
135
Evan Chengd3653122008-02-27 03:04:06 +0000136void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000137 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000138 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000139 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000140 assert((SS >= 0 ||
Owen Anderson49c8aa02009-03-13 05:55:11 +0000141 (SS >= MF->getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000142 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000143 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000144}
145
Evan Cheng2638e1a2007-03-20 08:13:50 +0000146int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000147 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000148 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000149 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000150 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000151 return ReMatId++;
152}
153
Evan Cheng549f27d32007-08-13 23:45:17 +0000154void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000155 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000156 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
157 "attempt to assign re-mat id to already spilled register");
158 Virt2ReMatIdMap[virtReg] = id;
159}
160
Evan Cheng676dd7c2008-03-11 07:19:34 +0000161int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
162 std::map<const TargetRegisterClass*, int>::iterator I =
163 EmergencySpillSlots.find(RC);
164 if (I != EmergencySpillSlots.end())
165 return I->second;
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +0000166 return EmergencySpillSlots[RC] = createSpillSlot(RC);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000167}
168
Evan Chengd3653122008-02-27 03:04:06 +0000169void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
Owen Anderson49c8aa02009-03-13 05:55:11 +0000170 if (!MF->getFrameInfo()->isFixedObjectIndex(FI)) {
David Greenecff86082008-05-22 21:12:21 +0000171 // If FI < LowSpillSlot, this stack reference was produced by
172 // instruction selection and is not a spill
173 if (FI >= LowSpillSlot) {
174 assert(FI >= 0 && "Spill slot index should not be negative!");
Bill Wendlingf3061f82008-05-23 01:29:08 +0000175 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000176 && "Invalid spill slot");
177 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
178 }
Evan Chengd3653122008-02-27 03:04:06 +0000179 }
180}
181
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000182void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000183 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000184 // Move previous memory references folded to new instruction.
185 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000186 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000187 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
188 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000189 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000190 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000191
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000192 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000193 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000194}
195
Evan Cheng7f566252007-10-13 02:50:24 +0000196void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
197 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
198 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
199}
200
Evan Chengd3653122008-02-27 03:04:06 +0000201void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
202 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
203 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000204 if (!MO.isFI())
Evan Chengd3653122008-02-27 03:04:06 +0000205 continue;
206 int FI = MO.getIndex();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000207 if (MF->getFrameInfo()->isFixedObjectIndex(FI))
Evan Chengd3653122008-02-27 03:04:06 +0000208 continue;
David Greenecff86082008-05-22 21:12:21 +0000209 // This stack reference was produced by instruction selection and
Bill Wendlinge67f5e42009-03-31 08:41:31 +0000210 // is not a spill
David Greenecff86082008-05-22 21:12:21 +0000211 if (FI < LowSpillSlot)
212 continue;
Bill Wendlingf3061f82008-05-23 01:29:08 +0000213 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000214 && "Invalid spill slot");
Evan Chengd3653122008-02-27 03:04:06 +0000215 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
216 }
217 MI2VirtMap.erase(MI);
218 SpillPt2VirtMap.erase(MI);
219 RestorePt2VirtMap.erase(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000220 EmergencySpillMap.erase(MI);
Evan Chengd3653122008-02-27 03:04:06 +0000221}
222
Evan Chengc781a242009-05-03 18:32:42 +0000223/// FindUnusedRegisters - Gather a list of allocatable registers that
224/// have not been allocated to any virtual register.
Evan Cheng90f95f82009-06-14 20:22:55 +0000225bool VirtRegMap::FindUnusedRegisters(LiveIntervals* LIs) {
Evan Chengc781a242009-05-03 18:32:42 +0000226 unsigned NumRegs = TRI->getNumRegs();
227 UnusedRegs.reset();
228 UnusedRegs.resize(NumRegs);
229
230 BitVector Used(NumRegs);
Jakob Stoklund Olesenc7d67f92011-01-08 23:11:07 +0000231 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
232 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
233 if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG)
234 Used.set(Virt2PhysMap[Reg]);
235 }
Evan Chengc781a242009-05-03 18:32:42 +0000236
237 BitVector Allocatable = TRI->getAllocatableSet(*MF);
238 bool AnyUnused = false;
239 for (unsigned Reg = 1; Reg < NumRegs; ++Reg) {
240 if (Allocatable[Reg] && !Used[Reg] && !LIs->hasInterval(Reg)) {
241 bool ReallyUnused = true;
242 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) {
243 if (Used[*AS] || LIs->hasInterval(*AS)) {
244 ReallyUnused = false;
245 break;
246 }
247 }
248 if (ReallyUnused) {
249 AnyUnused = true;
250 UnusedRegs.set(Reg);
251 }
252 }
253 }
254
255 return AnyUnused;
256}
257
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000258void VirtRegMap::rewrite(SlotIndexes *Indexes) {
259 DEBUG(dbgs() << "********** REWRITE VIRTUAL REGISTERS **********\n"
260 << "********** Function: "
261 << MF->getFunction()->getName() << '\n');
262
263 SmallVector<unsigned, 8> SuperKills;
264
265 for (MachineFunction::iterator MBBI = MF->begin(), MBBE = MF->end();
266 MBBI != MBBE; ++MBBI) {
267 DEBUG(MBBI->print(dbgs(), Indexes));
268 for (MachineBasicBlock::iterator MII = MBBI->begin(), MIE = MBBI->end();
269 MII != MIE;) {
270 MachineInstr *MI = MII;
271 ++MII;
272
273 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
274 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
275 MachineOperand &MO = *MOI;
276 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
277 continue;
278 unsigned VirtReg = MO.getReg();
279 unsigned PhysReg = getPhys(VirtReg);
280 assert(PhysReg != NO_PHYS_REG && "Instruction uses unmapped VirtReg");
281
282 // Preserve semantics of sub-register operands.
283 if (MO.getSubReg()) {
284 // A virtual register kill refers to the whole register, so we may
285 // have to add <imp-use,kill> operands for the super-register.
286 if (MO.isUse() && MO.isKill() && !MO.isUndef())
287 SuperKills.push_back(PhysReg);
288
289 // We don't have to deal with sub-register defs because
290 // LiveIntervalAnalysis already added the necessary <imp-def>
291 // operands.
292
293 // PhysReg operands cannot have subregister indexes.
294 PhysReg = TRI->getSubReg(PhysReg, MO.getSubReg());
295 assert(PhysReg && "Invalid SubReg for physical register");
296 MO.setSubReg(0);
297 }
298 // Rewrite. Note we could have used MachineOperand::substPhysReg(), but
299 // we need the inlining here.
300 MO.setReg(PhysReg);
301 }
302
303 // Add any missing super-register kills after rewriting the whole
304 // instruction.
305 while (!SuperKills.empty())
306 MI->addRegisterKilled(SuperKills.pop_back_val(), TRI, true);
307
308 DEBUG(dbgs() << "> " << *MI);
309
310 // Finally, remove any identity copies.
311 if (MI->isIdentityCopy()) {
312 DEBUG(dbgs() << "Deleting identity copy.\n");
313 RemoveMachineInstrFromMaps(MI);
314 if (Indexes)
315 Indexes->removeMachineInstrFromMaps(MI);
316 // It's safe to erase MI because MII has already been incremented.
317 MI->eraseFromParent();
318 }
319 }
320 }
321
322 // Tell MRI about physical registers in use.
323 for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg)
324 if (!MRI->reg_nodbg_empty(Reg))
325 MRI->setPhysRegUsed(Reg);
326}
327
Daniel Dunbar1cd1d982009-07-24 10:36:58 +0000328void VirtRegMap::print(raw_ostream &OS, const Module* M) const {
Owen Anderson49c8aa02009-03-13 05:55:11 +0000329 const TargetRegisterInfo* TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +0000330 const MachineRegisterInfo &MRI = MF->getRegInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000331
Chris Lattner7f690e62004-09-30 02:15:18 +0000332 OS << "********** REGISTER MAP **********\n";
Jakob Stoklund Olesenc7d67f92011-01-08 23:11:07 +0000333 for (unsigned i = 0, e = MRI.getNumVirtRegs(); i != e; ++i) {
334 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
335 if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000336 OS << '[' << PrintReg(Reg, TRI) << " -> "
337 << PrintReg(Virt2PhysMap[Reg], TRI) << "] "
338 << MRI.getRegClass(Reg)->getName() << "\n";
Jakob Stoklund Olesenc7d67f92011-01-08 23:11:07 +0000339 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000340 }
341
Jakob Stoklund Olesenc7d67f92011-01-08 23:11:07 +0000342 for (unsigned i = 0, e = MRI.getNumVirtRegs(); i != e; ++i) {
343 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
344 if (Virt2StackSlotMap[Reg] != VirtRegMap::NO_STACK_SLOT) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000345 OS << '[' << PrintReg(Reg, TRI) << " -> fi#" << Virt2StackSlotMap[Reg]
Jakob Stoklund Olesenc7d67f92011-01-08 23:11:07 +0000346 << "] " << MRI.getRegClass(Reg)->getName() << "\n";
347 }
348 }
Chris Lattner7f690e62004-09-30 02:15:18 +0000349 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000350}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000351
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000352void VirtRegMap::dump() const {
David Greene0080b1a2010-01-05 01:25:45 +0000353 print(dbgs());
Daniel Dunbarcfbf05e2009-03-14 01:53:05 +0000354}