Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 10 | // This file implements the VirtRegMap class. |
| 11 | // |
Dan Gohman | f451cb8 | 2010-02-10 16:03:48 +0000 | [diff] [blame] | 12 | // It also contains implementations of the Spiller interface, which, given a |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 13 | // virtual register map and a machine function, eliminates all virtual |
| 14 | // references by replacing them with physical register references - adding spill |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 15 | // code as necessary. |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 16 | // |
| 17 | //===----------------------------------------------------------------------===// |
| 18 | |
Owen Anderson | 1ed5b71 | 2009-03-11 22:31:21 +0000 | [diff] [blame] | 19 | #define DEBUG_TYPE "virtregmap" |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 21 | #include "llvm/Function.h" |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineFunction.h" |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Jakob Stoklund Olesen | ba05c01 | 2011-02-18 22:03:18 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/SlotIndexes.h" |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetMachine.h" |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 29 | #include "llvm/Target/TargetInstrInfo.h" |
Mike Stump | fe095f3 | 2009-05-04 18:40:41 +0000 | [diff] [blame] | 30 | #include "llvm/Target/TargetRegisterInfo.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 31 | #include "llvm/Support/CommandLine.h" |
Chris Lattner | a4f0b3a | 2006-08-27 12:54:02 +0000 | [diff] [blame] | 32 | #include "llvm/Support/Compiler.h" |
Evan Cheng | 752272a | 2009-02-11 08:24:21 +0000 | [diff] [blame] | 33 | #include "llvm/Support/Debug.h" |
Daniel Dunbar | 1cd1d98 | 2009-07-24 10:36:58 +0000 | [diff] [blame] | 34 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 957840b | 2007-02-21 02:22:03 +0000 | [diff] [blame] | 35 | #include "llvm/ADT/BitVector.h" |
Evan Cheng | cb74266 | 2008-06-04 09:16:33 +0000 | [diff] [blame] | 36 | #include "llvm/ADT/DenseMap.h" |
Evan Cheng | 752272a | 2009-02-11 08:24:21 +0000 | [diff] [blame] | 37 | #include "llvm/ADT/DepthFirstIterator.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 38 | #include "llvm/ADT/Statistic.h" |
| 39 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | 08a4d5a | 2007-01-23 00:59:48 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/SmallSet.h" |
Chris Lattner | 27f2916 | 2004-10-26 15:35:58 +0000 | [diff] [blame] | 41 | #include <algorithm> |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 42 | using namespace llvm; |
| 43 | |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 44 | STATISTIC(NumSpills , "Number of register spills"); |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 45 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 46 | //===----------------------------------------------------------------------===// |
| 47 | // VirtRegMap implementation |
| 48 | //===----------------------------------------------------------------------===// |
| 49 | |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 50 | char VirtRegMap::ID = 0; |
| 51 | |
Owen Anderson | ce665bd | 2010-10-07 22:25:06 +0000 | [diff] [blame] | 52 | INITIALIZE_PASS(VirtRegMap, "virtregmap", "Virtual Register Map", false, false) |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 53 | |
| 54 | bool VirtRegMap::runOnMachineFunction(MachineFunction &mf) { |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 55 | MRI = &mf.getRegInfo(); |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 56 | TII = mf.getTarget().getInstrInfo(); |
Mike Stump | fe095f3 | 2009-05-04 18:40:41 +0000 | [diff] [blame] | 57 | TRI = mf.getTarget().getRegisterInfo(); |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 58 | MF = &mf; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 59 | |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 60 | ReMatId = MAX_STACK_SLOT+1; |
| 61 | LowSpillSlot = HighSpillSlot = NO_STACK_SLOT; |
| 62 | |
| 63 | Virt2PhysMap.clear(); |
| 64 | Virt2StackSlotMap.clear(); |
| 65 | Virt2ReMatIdMap.clear(); |
| 66 | Virt2SplitMap.clear(); |
| 67 | Virt2SplitKillMap.clear(); |
| 68 | ReMatMap.clear(); |
| 69 | ImplicitDefed.clear(); |
| 70 | SpillSlotToUsesMap.clear(); |
| 71 | MI2VirtMap.clear(); |
| 72 | SpillPt2VirtMap.clear(); |
| 73 | RestorePt2VirtMap.clear(); |
| 74 | EmergencySpillMap.clear(); |
| 75 | EmergencySpillSlots.clear(); |
| 76 | |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 77 | SpillSlotToUsesMap.resize(8); |
Jakob Stoklund Olesen | c7d67f9 | 2011-01-08 23:11:07 +0000 | [diff] [blame] | 78 | ImplicitDefed.resize(MF->getRegInfo().getNumVirtRegs()); |
Mike Stump | fe095f3 | 2009-05-04 18:40:41 +0000 | [diff] [blame] | 79 | |
| 80 | allocatableRCRegs.clear(); |
| 81 | for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(), |
| 82 | E = TRI->regclass_end(); I != E; ++I) |
| 83 | allocatableRCRegs.insert(std::make_pair(*I, |
| 84 | TRI->getAllocatableSet(mf, *I))); |
| 85 | |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 86 | grow(); |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 87 | |
| 88 | return false; |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 89 | } |
| 90 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 91 | void VirtRegMap::grow() { |
Jakob Stoklund Olesen | 42e9c96 | 2011-01-09 21:58:20 +0000 | [diff] [blame] | 92 | unsigned NumRegs = MF->getRegInfo().getNumVirtRegs(); |
| 93 | Virt2PhysMap.resize(NumRegs); |
| 94 | Virt2StackSlotMap.resize(NumRegs); |
| 95 | Virt2ReMatIdMap.resize(NumRegs); |
| 96 | Virt2SplitMap.resize(NumRegs); |
| 97 | Virt2SplitKillMap.resize(NumRegs); |
| 98 | ReMatMap.resize(NumRegs); |
| 99 | ImplicitDefed.resize(NumRegs); |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 100 | } |
| 101 | |
Jakob Stoklund Olesen | b55e91e | 2010-11-16 00:41:01 +0000 | [diff] [blame] | 102 | unsigned VirtRegMap::createSpillSlot(const TargetRegisterClass *RC) { |
| 103 | int SS = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(), |
| 104 | RC->getAlignment()); |
| 105 | if (LowSpillSlot == NO_STACK_SLOT) |
| 106 | LowSpillSlot = SS; |
| 107 | if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot) |
| 108 | HighSpillSlot = SS; |
| 109 | assert(SS >= LowSpillSlot && "Unexpected low spill slot"); |
| 110 | unsigned Idx = SS-LowSpillSlot; |
| 111 | while (Idx >= SpillSlotToUsesMap.size()) |
| 112 | SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2); |
| 113 | return SS; |
| 114 | } |
| 115 | |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 116 | unsigned VirtRegMap::getRegAllocPref(unsigned virtReg) { |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 117 | std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(virtReg); |
| 118 | unsigned physReg = Hint.second; |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 119 | if (TargetRegisterInfo::isVirtualRegister(physReg) && hasPhys(physReg)) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 120 | physReg = getPhys(physReg); |
| 121 | if (Hint.first == 0) |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 122 | return (TargetRegisterInfo::isPhysicalRegister(physReg)) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 123 | ? physReg : 0; |
| 124 | return TRI->ResolveRegAllocHint(Hint.first, physReg, *MF); |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 125 | } |
| 126 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 127 | int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 128 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 129 | assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT && |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 130 | "attempt to assign stack slot to already spilled register"); |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 131 | const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 132 | ++NumSpills; |
Jakob Stoklund Olesen | b55e91e | 2010-11-16 00:41:01 +0000 | [diff] [blame] | 133 | return Virt2StackSlotMap[virtReg] = createSpillSlot(RC); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 134 | } |
| 135 | |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 136 | void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 137 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 138 | assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT && |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 139 | "attempt to assign stack slot to already spilled register"); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 140 | assert((SS >= 0 || |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 141 | (SS >= MF->getFrameInfo()->getObjectIndexBegin())) && |
Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 142 | "illegal fixed frame index"); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 143 | Virt2StackSlotMap[virtReg] = SS; |
Alkis Evlogimenos | 38af59a | 2004-05-29 20:38:05 +0000 | [diff] [blame] | 144 | } |
| 145 | |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 146 | int VirtRegMap::assignVirtReMatId(unsigned virtReg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 147 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 148 | assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT && |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 149 | "attempt to assign re-mat id to already spilled register"); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 150 | Virt2ReMatIdMap[virtReg] = ReMatId; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 151 | return ReMatId++; |
| 152 | } |
| 153 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 154 | void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 155 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 156 | assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT && |
| 157 | "attempt to assign re-mat id to already spilled register"); |
| 158 | Virt2ReMatIdMap[virtReg] = id; |
| 159 | } |
| 160 | |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 161 | int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) { |
| 162 | std::map<const TargetRegisterClass*, int>::iterator I = |
| 163 | EmergencySpillSlots.find(RC); |
| 164 | if (I != EmergencySpillSlots.end()) |
| 165 | return I->second; |
Jakob Stoklund Olesen | b55e91e | 2010-11-16 00:41:01 +0000 | [diff] [blame] | 166 | return EmergencySpillSlots[RC] = createSpillSlot(RC); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 167 | } |
| 168 | |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 169 | void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) { |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 170 | if (!MF->getFrameInfo()->isFixedObjectIndex(FI)) { |
David Greene | cff8608 | 2008-05-22 21:12:21 +0000 | [diff] [blame] | 171 | // If FI < LowSpillSlot, this stack reference was produced by |
| 172 | // instruction selection and is not a spill |
| 173 | if (FI >= LowSpillSlot) { |
| 174 | assert(FI >= 0 && "Spill slot index should not be negative!"); |
Bill Wendling | f3061f8 | 2008-05-23 01:29:08 +0000 | [diff] [blame] | 175 | assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size() |
David Greene | cff8608 | 2008-05-22 21:12:21 +0000 | [diff] [blame] | 176 | && "Invalid spill slot"); |
| 177 | SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI); |
| 178 | } |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 179 | } |
| 180 | } |
| 181 | |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 182 | void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI, |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 183 | MachineInstr *NewMI, ModRef MRInfo) { |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 184 | // Move previous memory references folded to new instruction. |
| 185 | MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 186 | for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI), |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 187 | E = MI2VirtMap.end(); I != E && I->first == OldMI; ) { |
| 188 | MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second)); |
Chris Lattner | dbea973 | 2004-09-30 16:35:08 +0000 | [diff] [blame] | 189 | MI2VirtMap.erase(I++); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 190 | } |
Chris Lattner | dbea973 | 2004-09-30 16:35:08 +0000 | [diff] [blame] | 191 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 192 | // add new memory reference |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 193 | MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo))); |
Alkis Evlogimenos | 5f37502 | 2004-03-01 20:05:10 +0000 | [diff] [blame] | 194 | } |
| 195 | |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 196 | void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) { |
| 197 | MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI); |
| 198 | MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo))); |
| 199 | } |
| 200 | |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 201 | void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) { |
| 202 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 203 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 204 | if (!MO.isFI()) |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 205 | continue; |
| 206 | int FI = MO.getIndex(); |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 207 | if (MF->getFrameInfo()->isFixedObjectIndex(FI)) |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 208 | continue; |
David Greene | cff8608 | 2008-05-22 21:12:21 +0000 | [diff] [blame] | 209 | // This stack reference was produced by instruction selection and |
Bill Wendling | e67f5e4 | 2009-03-31 08:41:31 +0000 | [diff] [blame] | 210 | // is not a spill |
David Greene | cff8608 | 2008-05-22 21:12:21 +0000 | [diff] [blame] | 211 | if (FI < LowSpillSlot) |
| 212 | continue; |
Bill Wendling | f3061f8 | 2008-05-23 01:29:08 +0000 | [diff] [blame] | 213 | assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size() |
David Greene | cff8608 | 2008-05-22 21:12:21 +0000 | [diff] [blame] | 214 | && "Invalid spill slot"); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 215 | SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI); |
| 216 | } |
| 217 | MI2VirtMap.erase(MI); |
| 218 | SpillPt2VirtMap.erase(MI); |
| 219 | RestorePt2VirtMap.erase(MI); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 220 | EmergencySpillMap.erase(MI); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 221 | } |
| 222 | |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 223 | /// FindUnusedRegisters - Gather a list of allocatable registers that |
| 224 | /// have not been allocated to any virtual register. |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 225 | bool VirtRegMap::FindUnusedRegisters(LiveIntervals* LIs) { |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 226 | unsigned NumRegs = TRI->getNumRegs(); |
| 227 | UnusedRegs.reset(); |
| 228 | UnusedRegs.resize(NumRegs); |
| 229 | |
| 230 | BitVector Used(NumRegs); |
Jakob Stoklund Olesen | c7d67f9 | 2011-01-08 23:11:07 +0000 | [diff] [blame] | 231 | for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { |
| 232 | unsigned Reg = TargetRegisterInfo::index2VirtReg(i); |
| 233 | if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG) |
| 234 | Used.set(Virt2PhysMap[Reg]); |
| 235 | } |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 236 | |
| 237 | BitVector Allocatable = TRI->getAllocatableSet(*MF); |
| 238 | bool AnyUnused = false; |
| 239 | for (unsigned Reg = 1; Reg < NumRegs; ++Reg) { |
| 240 | if (Allocatable[Reg] && !Used[Reg] && !LIs->hasInterval(Reg)) { |
| 241 | bool ReallyUnused = true; |
| 242 | for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) { |
| 243 | if (Used[*AS] || LIs->hasInterval(*AS)) { |
| 244 | ReallyUnused = false; |
| 245 | break; |
| 246 | } |
| 247 | } |
| 248 | if (ReallyUnused) { |
| 249 | AnyUnused = true; |
| 250 | UnusedRegs.set(Reg); |
| 251 | } |
| 252 | } |
| 253 | } |
| 254 | |
| 255 | return AnyUnused; |
| 256 | } |
| 257 | |
Jakob Stoklund Olesen | ba05c01 | 2011-02-18 22:03:18 +0000 | [diff] [blame] | 258 | void VirtRegMap::rewrite(SlotIndexes *Indexes) { |
| 259 | DEBUG(dbgs() << "********** REWRITE VIRTUAL REGISTERS **********\n" |
| 260 | << "********** Function: " |
| 261 | << MF->getFunction()->getName() << '\n'); |
| 262 | |
| 263 | SmallVector<unsigned, 8> SuperKills; |
| 264 | |
| 265 | for (MachineFunction::iterator MBBI = MF->begin(), MBBE = MF->end(); |
| 266 | MBBI != MBBE; ++MBBI) { |
| 267 | DEBUG(MBBI->print(dbgs(), Indexes)); |
| 268 | for (MachineBasicBlock::iterator MII = MBBI->begin(), MIE = MBBI->end(); |
| 269 | MII != MIE;) { |
| 270 | MachineInstr *MI = MII; |
| 271 | ++MII; |
| 272 | |
| 273 | for (MachineInstr::mop_iterator MOI = MI->operands_begin(), |
| 274 | MOE = MI->operands_end(); MOI != MOE; ++MOI) { |
| 275 | MachineOperand &MO = *MOI; |
| 276 | if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
| 277 | continue; |
| 278 | unsigned VirtReg = MO.getReg(); |
| 279 | unsigned PhysReg = getPhys(VirtReg); |
| 280 | assert(PhysReg != NO_PHYS_REG && "Instruction uses unmapped VirtReg"); |
| 281 | |
| 282 | // Preserve semantics of sub-register operands. |
| 283 | if (MO.getSubReg()) { |
| 284 | // A virtual register kill refers to the whole register, so we may |
| 285 | // have to add <imp-use,kill> operands for the super-register. |
| 286 | if (MO.isUse() && MO.isKill() && !MO.isUndef()) |
| 287 | SuperKills.push_back(PhysReg); |
| 288 | |
| 289 | // We don't have to deal with sub-register defs because |
| 290 | // LiveIntervalAnalysis already added the necessary <imp-def> |
| 291 | // operands. |
| 292 | |
| 293 | // PhysReg operands cannot have subregister indexes. |
| 294 | PhysReg = TRI->getSubReg(PhysReg, MO.getSubReg()); |
| 295 | assert(PhysReg && "Invalid SubReg for physical register"); |
| 296 | MO.setSubReg(0); |
| 297 | } |
| 298 | // Rewrite. Note we could have used MachineOperand::substPhysReg(), but |
| 299 | // we need the inlining here. |
| 300 | MO.setReg(PhysReg); |
| 301 | } |
| 302 | |
| 303 | // Add any missing super-register kills after rewriting the whole |
| 304 | // instruction. |
| 305 | while (!SuperKills.empty()) |
| 306 | MI->addRegisterKilled(SuperKills.pop_back_val(), TRI, true); |
| 307 | |
| 308 | DEBUG(dbgs() << "> " << *MI); |
| 309 | |
| 310 | // Finally, remove any identity copies. |
| 311 | if (MI->isIdentityCopy()) { |
| 312 | DEBUG(dbgs() << "Deleting identity copy.\n"); |
| 313 | RemoveMachineInstrFromMaps(MI); |
| 314 | if (Indexes) |
| 315 | Indexes->removeMachineInstrFromMaps(MI); |
| 316 | // It's safe to erase MI because MII has already been incremented. |
| 317 | MI->eraseFromParent(); |
| 318 | } |
| 319 | } |
| 320 | } |
| 321 | |
| 322 | // Tell MRI about physical registers in use. |
| 323 | for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg) |
| 324 | if (!MRI->reg_nodbg_empty(Reg)) |
| 325 | MRI->setPhysRegUsed(Reg); |
| 326 | } |
| 327 | |
Daniel Dunbar | 1cd1d98 | 2009-07-24 10:36:58 +0000 | [diff] [blame] | 328 | void VirtRegMap::print(raw_ostream &OS, const Module* M) const { |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 329 | const TargetRegisterInfo* TRI = MF->getTarget().getRegisterInfo(); |
Jakob Stoklund Olesen | 2432966 | 2010-02-26 21:09:24 +0000 | [diff] [blame] | 330 | const MachineRegisterInfo &MRI = MF->getRegInfo(); |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 331 | |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 332 | OS << "********** REGISTER MAP **********\n"; |
Jakob Stoklund Olesen | c7d67f9 | 2011-01-08 23:11:07 +0000 | [diff] [blame] | 333 | for (unsigned i = 0, e = MRI.getNumVirtRegs(); i != e; ++i) { |
| 334 | unsigned Reg = TargetRegisterInfo::index2VirtReg(i); |
| 335 | if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG) { |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 336 | OS << '[' << PrintReg(Reg, TRI) << " -> " |
| 337 | << PrintReg(Virt2PhysMap[Reg], TRI) << "] " |
| 338 | << MRI.getRegClass(Reg)->getName() << "\n"; |
Jakob Stoklund Olesen | c7d67f9 | 2011-01-08 23:11:07 +0000 | [diff] [blame] | 339 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 340 | } |
| 341 | |
Jakob Stoklund Olesen | c7d67f9 | 2011-01-08 23:11:07 +0000 | [diff] [blame] | 342 | for (unsigned i = 0, e = MRI.getNumVirtRegs(); i != e; ++i) { |
| 343 | unsigned Reg = TargetRegisterInfo::index2VirtReg(i); |
| 344 | if (Virt2StackSlotMap[Reg] != VirtRegMap::NO_STACK_SLOT) { |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 345 | OS << '[' << PrintReg(Reg, TRI) << " -> fi#" << Virt2StackSlotMap[Reg] |
Jakob Stoklund Olesen | c7d67f9 | 2011-01-08 23:11:07 +0000 | [diff] [blame] | 346 | << "] " << MRI.getRegClass(Reg)->getName() << "\n"; |
| 347 | } |
| 348 | } |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 349 | OS << '\n'; |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 350 | } |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 351 | |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 352 | void VirtRegMap::dump() const { |
David Greene | 0080b1a | 2010-01-05 01:25:45 +0000 | [diff] [blame] | 353 | print(dbgs()); |
Daniel Dunbar | cfbf05e | 2009-03-14 01:53:05 +0000 | [diff] [blame] | 354 | } |