blob: 742dc64a6be3b9f266d5abd22d559031cc3cb6e8 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Evan Cheng752195e2009-09-14 21:33:42 +000053STATISTIC(numIntervals , "Number of original intervals");
54STATISTIC(numFolds , "Number of loads/stores folded into instructions");
55STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000056
Devang Patel19974732007-05-03 01:11:54 +000057char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000058static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000059
Chris Lattnerf7da2c72006-08-24 22:43:55 +000060void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000061 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000062 AU.addRequired<AliasAnalysis>();
63 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000064 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000065 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000066 AU.addPreservedID(MachineLoopInfoID);
67 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000068
69 if (!StrongPHIElim) {
70 AU.addPreservedID(PHIEliminationID);
71 AU.addRequiredID(PHIEliminationID);
72 }
73
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000074 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000075 AU.addPreserved<ProcessImplicitDefs>();
76 AU.addRequired<ProcessImplicitDefs>();
77 AU.addPreserved<SlotIndexes>();
78 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000079 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000080}
81
Chris Lattnerf7da2c72006-08-24 22:43:55 +000082void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000083 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000084 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000085 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000086 delete I->second;
87
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000088 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000089
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000090 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
91 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +000092 while (!CloneMIs.empty()) {
93 MachineInstr *MI = CloneMIs.back();
94 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000095 mf_->DeleteMachineInstr(MI);
96 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000097}
98
Owen Anderson80b3ce62008-05-28 20:54:50 +000099/// runOnMachineFunction - Register allocate the whole function
100///
101bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
102 mf_ = &fn;
103 mri_ = &mf_->getRegInfo();
104 tm_ = &fn.getTarget();
105 tri_ = tm_->getRegisterInfo();
106 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000107 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000108 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000109 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000110 allocatableRegs_ = tri_->getAllocatableSet(fn);
111
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000112 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000113
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000114 numIntervals += getNumIntervals();
115
Chris Lattner70ca3582004-09-30 15:59:17 +0000116 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000118}
119
Chris Lattner70ca3582004-09-30 15:59:17 +0000120/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000121void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000122 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000123 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000124 I->second->print(OS, tri_);
125 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000127
Evan Cheng752195e2009-09-14 21:33:42 +0000128 printInstrs(OS);
129}
130
131void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000132 OS << "********** MACHINEINSTRS **********\n";
133
Chris Lattner3380d5c2009-07-21 21:12:58 +0000134 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
135 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000136 OS << "BB#" << mbbi->getNumber()
137 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000138 for (MachineBasicBlock::iterator mii = mbbi->begin(),
139 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner518bb532010-02-09 19:54:29 +0000140 if (mii->isDebugValue())
Evan Cheng4507f082010-03-16 21:51:27 +0000141 OS << " \t" << *mii;
Dale Johannesen1caedd02010-01-22 22:38:21 +0000142 else
143 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000144 }
145 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000146}
147
Evan Cheng752195e2009-09-14 21:33:42 +0000148void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000149 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000150}
151
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000152bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
153 VirtRegMap &vrm, unsigned reg) {
154 // We don't handle fancy stuff crossing basic block boundaries
155 if (li.ranges.size() != 1)
156 return true;
157 const LiveRange &range = li.ranges.front();
158 SlotIndex idx = range.start.getBaseIndex();
159 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000160
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000161 // Skip deleted instructions
162 MachineInstr *firstMI = getInstructionFromIndex(idx);
163 while (!firstMI && idx != end) {
164 idx = idx.getNextIndex();
165 firstMI = getInstructionFromIndex(idx);
166 }
167 if (!firstMI)
168 return false;
169
170 // Find last instruction in range
171 SlotIndex lastIdx = end.getPrevIndex();
172 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
173 while (!lastMI && lastIdx != idx) {
174 lastIdx = lastIdx.getPrevIndex();
175 lastMI = getInstructionFromIndex(lastIdx);
176 }
177 if (!lastMI)
178 return false;
179
180 // Range cannot cross basic block boundaries or terminators
181 MachineBasicBlock *MBB = firstMI->getParent();
182 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
183 return true;
184
185 MachineBasicBlock::const_iterator E = lastMI;
186 ++E;
187 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
188 const MachineInstr &MI = *I;
189
190 // Allow copies to and from li.reg
191 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
192 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
193 if (SrcReg == li.reg || DstReg == li.reg)
194 continue;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000195 if (MI.isCopy() && MI.getOperand(0).getReg() == li.reg &&
196 MI.getOperand(1).getReg() == li.reg)
197 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000198
199 // Check for operands using reg
200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand& mop = MI.getOperand(i);
202 if (!mop.isReg())
203 continue;
204 unsigned PhysReg = mop.getReg();
205 if (PhysReg == 0 || PhysReg == li.reg)
206 continue;
207 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
208 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000209 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000210 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000212 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
213 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000214 }
215 }
216
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000217 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000218 return false;
219}
220
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000221bool LiveIntervals::conflictsWithAliasRef(LiveInterval &li, unsigned Reg,
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000222 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
223 for (LiveInterval::Ranges::const_iterator
224 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000225 for (SlotIndex index = I->start.getBaseIndex(),
226 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
227 index != end;
228 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000229 MachineInstr *MI = getInstructionFromIndex(index);
230 if (!MI)
231 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000232
233 if (JoinedCopies.count(MI))
234 continue;
235 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
236 MachineOperand& MO = MI->getOperand(i);
237 if (!MO.isReg())
238 continue;
Jakob Stoklund Olesenb8ac3b02010-06-24 00:52:22 +0000239 unsigned PhysReg = MO.getReg();
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000240 if (PhysReg == 0 || PhysReg == Reg ||
241 TargetRegisterInfo::isVirtualRegister(PhysReg))
Jakob Stoklund Olesenb8ac3b02010-06-24 00:52:22 +0000242 continue;
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000243 if (tri_->regsOverlap(Reg, PhysReg))
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000244 return true;
245 }
246 }
247 }
248
249 return false;
250}
251
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000252#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000253static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000254 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000255 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000256 else
David Greene8a342292010-01-04 22:49:02 +0000257 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000258}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000259#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000260
Evan Chengafff40a2010-05-04 20:26:52 +0000261static
Evan Cheng37499432010-05-05 18:27:40 +0000262bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000263 unsigned Reg = MI.getOperand(MOIdx).getReg();
264 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
265 const MachineOperand &MO = MI.getOperand(i);
266 if (!MO.isReg())
267 continue;
268 if (MO.getReg() == Reg && MO.isDef()) {
269 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
270 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000271 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000272 return true;
273 }
274 }
275 return false;
276}
277
Evan Cheng37499432010-05-05 18:27:40 +0000278/// isPartialRedef - Return true if the specified def at the specific index is
279/// partially re-defining the specified live interval. A common case of this is
280/// a definition of the sub-register.
281bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
282 LiveInterval &interval) {
283 if (!MO.getSubReg() || MO.isEarlyClobber())
284 return false;
285
286 SlotIndex RedefIndex = MIIdx.getDefIndex();
287 const LiveRange *OldLR =
288 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
289 if (OldLR->valno->isDefAccurate()) {
290 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
291 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
292 }
293 return false;
294}
295
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000296void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000297 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000298 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000299 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000300 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000301 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000302 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000303 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000304 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000305 });
Evan Cheng419852c2008-04-03 16:39:43 +0000306
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000307 // Virtual registers may be defined multiple times (due to phi
308 // elimination and 2-addr elimination). Much of what we do only has to be
309 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000310 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000311 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000312 if (interval.empty()) {
313 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000314 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000315 // Earlyclobbers move back one, so that they overlap the live range
316 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000317 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000318 defIndex = MIIdx.getUseIndex();
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000319
320 // Make sure the first definition is not a partial redefinition. Add an
321 // <imp-def> of the full register.
322 if (MO.getSubReg())
323 mi->addRegisterDefined(interval.reg);
324
Evan Chengc8d044e2008-02-15 18:24:29 +0000325 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000326 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000327 if (mi->isCopyLike() ||
Jakob Stoklund Olesen0465bcf2010-06-18 22:29:44 +0000328 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000329 CopyMI = mi;
Jakob Stoklund Olesen0465bcf2010-06-18 22:29:44 +0000330 }
331
Evan Cheng37499432010-05-05 18:27:40 +0000332 VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, true,
333 VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000334 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000335
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000336 // Loop over all of the blocks that the vreg is defined in. There are
337 // two cases we have to handle here. The most common case is a vreg
338 // whose lifetime is contained within a basic block. In this case there
339 // will be a single kill, in MBB, which comes after the definition.
340 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
341 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000342 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000343 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000344 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000345 else
Lang Hames233a60e2009-11-03 23:52:08 +0000346 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000347
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000348 // If the kill happens after the definition, we have an intra-block
349 // live range.
350 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000351 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000352 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000353 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000354 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000355 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000356 return;
357 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000358 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000359
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000360 // The other case we handle is when a virtual register lives to the end
361 // of the defining block, potentially live across some blocks, then is
362 // live into some number of blocks, but gets killed. Start by adding a
363 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000364 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000365 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000366 interval.addRange(NewLR);
367
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000368 bool PHIJoin = lv_->isPHIJoin(interval.reg);
369
370 if (PHIJoin) {
371 // A phi join register is killed at the end of the MBB and revived as a new
372 // valno in the killing blocks.
373 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
374 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000375 ValNo->setHasPHIKill(true);
376 } else {
377 // Iterate over all of the blocks that the variable is completely
378 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
379 // live interval.
380 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
381 E = vi.AliveBlocks.end(); I != E; ++I) {
382 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
383 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
384 interval.addRange(LR);
385 DEBUG(dbgs() << " +" << LR);
386 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000387 }
388
389 // Finally, this virtual register is live from the start of any killing
390 // block to the 'use' slot of the killing instruction.
391 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
392 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000393 SlotIndex Start = getMBBStartIdx(Kill->getParent());
394 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
395
396 // Create interval with one of a NEW value number. Note that this value
397 // number isn't actually defined by an instruction, weird huh? :)
398 if (PHIJoin) {
399 ValNo = interval.getNextValue(SlotIndex(Start, true), 0, false,
400 VNInfoAllocator);
401 ValNo->setIsPHIDef(true);
402 }
403 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000404 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000405 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000406 }
407
408 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000409 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000410 // Multiple defs of the same virtual register by the same instruction.
411 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000412 // This is likely due to elimination of REG_SEQUENCE instructions. Return
413 // here since there is nothing to do.
414 return;
415
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000416 // If this is the second time we see a virtual register definition, it
417 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000418 // the result of two address elimination, then the vreg is one of the
419 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000420
421 // It may also be partial redef like this:
422 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
423 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
424 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
425 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000426 // If this is a two-address definition, then we have already processed
427 // the live range. The only problem is that we didn't realize there
428 // are actually two values in the live interval. Because of this we
429 // need to take the LiveRegion that defines this register and split it
430 // into two values.
Lang Hames233a60e2009-11-03 23:52:08 +0000431 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000432 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000433 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000434
Lang Hames35f291d2009-09-12 03:34:03 +0000435 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000436 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000437 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000438 SlotIndex DefIndex = OldValNo->def.getDefIndex();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000439
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000440 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000441 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000442 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000443
Chris Lattner91725b72006-08-31 05:54:43 +0000444 // The new value number (#1) is defined by the instruction we claimed
445 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000446 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000447 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000448 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000449 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
450
Chris Lattner91725b72006-08-31 05:54:43 +0000451 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000452 OldValNo->def = RedefIndex;
Evan Chengad6c5a22010-05-17 01:47:47 +0000453 OldValNo->setCopy(0);
454
455 // A re-def may be a copy. e.g. %reg1030:6<def> = VMOVD %reg1026, ...
456 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000457 if (PartReDef && (mi->isCopyLike() ||
458 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)))
Evan Chengad6c5a22010-05-17 01:47:47 +0000459 OldValNo->setCopy(&*mi);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000460
461 // Add the new live interval which replaces the range for the input copy.
462 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000463 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000464 interval.addRange(LR);
465
466 // If this redefinition is dead, we need to add a dummy unit live
467 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000468 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000469 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
470 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000471
Bill Wendling8e6179f2009-08-22 20:18:03 +0000472 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000473 dbgs() << " RESULT: ";
474 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000475 });
Evan Cheng37499432010-05-05 18:27:40 +0000476 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000477 // In the case of PHI elimination, each variable definition is only
478 // live until the end of the block. We've already taken care of the
479 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000480
Lang Hames233a60e2009-11-03 23:52:08 +0000481 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000482 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000483 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000484
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000485 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000486 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000487 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000488 if (mi->isCopyLike() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000489 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000490 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000491 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000492
Lang Hames74ab5ee2009-12-22 00:11:50 +0000493 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000494 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000495 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000496 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000497 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000498 } else {
499 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000500 }
501 }
502
David Greene8a342292010-01-04 22:49:02 +0000503 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000504}
505
Chris Lattnerf35fef72004-07-23 21:24:19 +0000506void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000507 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000508 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000509 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000510 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000511 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000512 // A physical register cannot be live across basic block, so its
513 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000514 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000515 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000516 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000517 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000518
Lang Hames233a60e2009-11-03 23:52:08 +0000519 SlotIndex baseIndex = MIIdx;
520 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000521 // Earlyclobbers move back one.
522 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000523 start = MIIdx.getUseIndex();
524 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000525
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000526 // If it is not used after definition, it is considered dead at
527 // the instruction defining it. Hence its interval is:
528 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000529 // For earlyclobbers, the defSlot was pushed back one; the extra
530 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000531 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000532 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000533 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000534 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000535 }
536
537 // If it is not dead on definition, it must be killed by a
538 // subsequent instruction. Hence its interval is:
539 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000540 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000541 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000542
Dale Johannesenbd635202010-02-10 00:55:42 +0000543 if (mi->isDebugValue())
544 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000545 if (getInstructionFromIndex(baseIndex) == 0)
546 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
547
Evan Cheng6130f662008-03-05 00:59:57 +0000548 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000549 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000550 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000551 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000552 } else {
Evan Cheng1015ba72010-05-21 20:53:24 +0000553 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_);
Evan Chengc45288e2009-04-27 20:42:46 +0000554 if (DefIdx != -1) {
555 if (mi->isRegTiedToUseOperand(DefIdx)) {
556 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000557 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000558 } else {
559 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000560 // Then the register is essentially dead at the instruction that
561 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000562 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000563 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000564 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000565 }
566 goto exit;
567 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000568 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000569
Lang Hames233a60e2009-11-03 23:52:08 +0000570 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000571 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000572
573 // The only case we should have a dead physreg here without a killing or
574 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000575 // and never used. Another possible case is the implicit use of the
576 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000577 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000578
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000579exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000580 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000581
Evan Cheng24a3cc42007-04-25 07:30:23 +0000582 // Already exists? Extend old live interval.
583 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000584 bool Extend = OldLR != interval.end();
585 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000586 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000587 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000588 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000589 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000590 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000591 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000592}
593
Chris Lattnerf35fef72004-07-23 21:24:19 +0000594void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
595 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000596 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000597 MachineOperand& MO,
598 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000599 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000600 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000601 getOrCreateInterval(MO.getReg()));
602 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000603 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000604 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000605 if (MI->isCopyLike() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000606 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000607 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000608 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000609 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000610 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000611 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000612 // If MI also modifies the sub-register explicitly, avoid processing it
613 // more than once. Do not pass in TRI here so it checks for exact match.
Evan Cheng1015ba72010-05-21 20:53:24 +0000614 if (!MI->definesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000615 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000616 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000617 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000618}
619
Evan Chengb371f452007-02-19 21:49:54 +0000620void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000621 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000622 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000623 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000624 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000625 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000626 });
Evan Chengb371f452007-02-19 21:49:54 +0000627
628 // Look for kills, if it reaches a def before it's killed, then it shouldn't
629 // be considered a livein.
630 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000631 MachineBasicBlock::iterator E = MBB->end();
632 // Skip over DBG_VALUE at the start of the MBB.
633 if (mi != E && mi->isDebugValue()) {
634 while (++mi != E && mi->isDebugValue())
635 ;
636 if (mi == E)
637 // MBB is empty except for DBG_VALUE's.
638 return;
639 }
640
Lang Hames233a60e2009-11-03 23:52:08 +0000641 SlotIndex baseIndex = MIIdx;
642 SlotIndex start = baseIndex;
643 if (getInstructionFromIndex(baseIndex) == 0)
644 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
645
646 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000647 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000648
Dale Johannesenbd635202010-02-10 00:55:42 +0000649 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000650 if (mi->killsRegister(interval.reg, tri_)) {
651 DEBUG(dbgs() << " killed");
652 end = baseIndex.getDefIndex();
653 SeenDefUse = true;
654 break;
Evan Cheng1015ba72010-05-21 20:53:24 +0000655 } else if (mi->definesRegister(interval.reg, tri_)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000656 // Another instruction redefines the register before it is ever read.
657 // Then the register is essentially dead at the instruction that defines
658 // it. Hence its interval is:
659 // [defSlot(def), defSlot(def)+1)
660 DEBUG(dbgs() << " dead");
661 end = start.getStoreIndex();
662 SeenDefUse = true;
663 break;
664 }
665
Evan Cheng4507f082010-03-16 21:51:27 +0000666 while (++mi != E && mi->isDebugValue())
667 // Skip over DBG_VALUE.
668 ;
669 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000670 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000671 }
672
Evan Cheng75611fb2007-06-27 01:16:36 +0000673 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000674 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000675 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000676 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000677 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000678 } else {
David Greene8a342292010-01-04 22:49:02 +0000679 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000680 end = baseIndex;
681 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000682 }
683
Lang Hames10382fb2009-06-19 02:17:53 +0000684 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000685 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000686 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000687 vni->setIsPHIDef(true);
688 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000689
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000690 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000691 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000692}
693
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000694/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000695/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000696/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000697/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000698void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000699 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000700 << "********** Function: "
701 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000702
703 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000704 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
705 MBBI != E; ++MBBI) {
706 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000707 if (MBB->empty())
708 continue;
709
Owen Anderson134eb732008-09-21 20:43:24 +0000710 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000711 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000712 DEBUG(dbgs() << "BB#" << MBB->getNumber()
713 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000714
Dan Gohmancb406c22007-10-03 19:26:29 +0000715 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000716 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000717 LE = MBB->livein_end(); LI != LE; ++LI) {
718 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
719 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000720 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000721 if (!hasInterval(*AS))
722 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
723 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000724 }
725
Owen Anderson99500ae2008-09-15 22:00:38 +0000726 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000727 if (getInstructionFromIndex(MIIndex) == 0)
728 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000729
Dale Johannesen1caedd02010-01-22 22:38:21 +0000730 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
731 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000732 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000733 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000734 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000735
Evan Cheng438f7bc2006-11-10 08:43:01 +0000736 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000737 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
738 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000739 if (!MO.isReg() || !MO.getReg())
740 continue;
741
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000742 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000743 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000744 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000745 else if (MO.isUndef())
746 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000747 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000748
Lang Hames233a60e2009-11-03 23:52:08 +0000749 // Move to the next instr slot.
750 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000751 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000752 }
Evan Chengd129d732009-07-17 19:43:40 +0000753
754 // Create empty intervals for registers defined by implicit_def's (except
755 // for those implicit_def that define values which are liveout of their
756 // blocks.
757 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
758 unsigned UndefReg = UndefUses[i];
759 (void)getOrCreateInterval(UndefReg);
760 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000761}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000762
Owen Anderson03857b22008-08-13 21:49:13 +0000763LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000764 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000765 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000766}
Evan Chengf2fbca62007-11-12 06:35:08 +0000767
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000768/// dupInterval - Duplicate a live interval. The caller is responsible for
769/// managing the allocated memory.
770LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
771 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000772 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000773 return NewLI;
774}
775
Evan Chengf2fbca62007-11-12 06:35:08 +0000776//===----------------------------------------------------------------------===//
777// Register allocator hooks.
778//
779
Evan Chengd70dbb52008-02-22 09:24:50 +0000780/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
781/// allow one) virtual register operand, then its uses are implicitly using
782/// the register. Returns the virtual register.
783unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
784 MachineInstr *MI) const {
785 unsigned RegOp = 0;
786 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
787 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000788 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000789 continue;
790 unsigned Reg = MO.getReg();
791 if (Reg == 0 || Reg == li.reg)
792 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000793
794 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
795 !allocatableRegs_[Reg])
796 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000797 // FIXME: For now, only remat MI with at most one register operand.
798 assert(!RegOp &&
799 "Can't rematerialize instruction with multiple register operand!");
800 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000801#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000802 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000803#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000804 }
805 return RegOp;
806}
807
808/// isValNoAvailableAt - Return true if the val# of the specified interval
809/// which reaches the given instruction also reaches the specified use index.
810bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000811 SlotIndex UseIdx) const {
812 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000813 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
814 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
815 return UI != li.end() && UI->valno == ValNo;
816}
817
Evan Chengf2fbca62007-11-12 06:35:08 +0000818/// isReMaterializable - Returns true if the definition MI of the specified
819/// val# of the specified interval is re-materializable.
820bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000821 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000822 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000823 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000824 if (DisableReMat)
825 return false;
826
Dan Gohmana70dca12009-10-09 23:27:56 +0000827 if (!tii_->isTriviallyReMaterializable(MI, aa_))
828 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000829
Dan Gohmana70dca12009-10-09 23:27:56 +0000830 // Target-specific code can mark an instruction as being rematerializable
831 // if it has one virtual reg use, though it had better be something like
832 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000833 unsigned ImpUse = getReMatImplicitUse(li, MI);
834 if (ImpUse) {
835 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +0000836 for (MachineRegisterInfo::use_nodbg_iterator
837 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
838 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000839 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000840 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000841 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
842 continue;
843 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
844 return false;
845 }
Evan Chengdc377862008-09-30 15:44:16 +0000846
847 // If a register operand of the re-materialized instruction is going to
848 // be spilled next, then it's not legal to re-materialize this instruction.
849 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
850 if (ImpUse == SpillIs[i]->reg)
851 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000852 }
853 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000854}
855
Evan Cheng06587492008-10-24 02:05:00 +0000856/// isReMaterializable - Returns true if the definition MI of the specified
857/// val# of the specified interval is re-materializable.
858bool LiveIntervals::isReMaterializable(const LiveInterval &li,
859 const VNInfo *ValNo, MachineInstr *MI) {
860 SmallVector<LiveInterval*, 4> Dummy1;
861 bool Dummy2;
862 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
863}
864
Evan Cheng5ef3a042007-12-06 00:01:56 +0000865/// isReMaterializable - Returns true if every definition of MI of every
866/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000867bool LiveIntervals::isReMaterializable(const LiveInterval &li,
868 SmallVectorImpl<LiveInterval*> &SpillIs,
869 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000870 isLoad = false;
871 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
872 i != e; ++i) {
873 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000874 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000875 continue; // Dead val#.
876 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000877 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000878 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000879 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000880 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000881 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000882 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000883 return false;
884 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000885 }
886 return true;
887}
888
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000889/// FilterFoldedOps - Filter out two-address use operands. Return
890/// true if it finds any issue with the operands that ought to prevent
891/// folding.
892static bool FilterFoldedOps(MachineInstr *MI,
893 SmallVector<unsigned, 2> &Ops,
894 unsigned &MRInfo,
895 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000896 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000897 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
898 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000899 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000900 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000901 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000902 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000903 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000904 MRInfo |= (unsigned)VirtRegMap::isMod;
905 else {
906 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000907 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000908 MRInfo = VirtRegMap::isModRef;
909 continue;
910 }
911 MRInfo |= (unsigned)VirtRegMap::isRef;
912 }
913 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000914 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000915 return false;
916}
917
918
919/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
920/// slot / to reg or any rematerialized load into ith operand of specified
921/// MI. If it is successul, MI is updated with the newly created MI and
922/// returns true.
923bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
924 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000925 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000926 SmallVector<unsigned, 2> &Ops,
927 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000928 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +0000929 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000930 RemoveMachineInstrFromMaps(MI);
931 vrm.RemoveMachineInstrFromMaps(MI);
932 MI->eraseFromParent();
933 ++numFolds;
934 return true;
935 }
936
937 // Filter the list of operand indexes that are to be folded. Abort if
938 // any operand will prevent folding.
939 unsigned MRInfo = 0;
940 SmallVector<unsigned, 2> FoldOps;
941 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
942 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000943
Evan Cheng427f4c12008-03-31 23:19:51 +0000944 // The only time it's safe to fold into a two address instruction is when
945 // it's folding reload and spill from / into a spill stack slot.
946 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000947 return false;
948
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000949 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(MI, FoldOps, Slot)
950 : tii_->foldMemoryOperand(MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000951 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000952 // Remember this instruction uses the spill slot.
953 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
954
Evan Chengf2fbca62007-11-12 06:35:08 +0000955 // Attempt to fold the memory reference into the instruction. If
956 // we can do this, we don't need to insert spill code.
Evan Cheng84802932008-01-10 08:24:38 +0000957 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000958 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000959 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000960 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000961 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000962 ReplaceMachineInstrInMaps(MI, fmi);
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000963 MI->eraseFromParent();
964 MI = fmi;
Evan Cheng0cbb1162007-11-29 01:06:25 +0000965 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000966 return true;
967 }
968 return false;
969}
970
Evan Cheng018f9b02007-12-05 03:22:34 +0000971/// canFoldMemoryOperand - Returns true if the specified load / store
972/// folding is possible.
973bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000974 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000975 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000976 // Filter the list of operand indexes that are to be folded. Abort if
977 // any operand will prevent folding.
978 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000979 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000980 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
981 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000982
Evan Cheng3c75ba82008-04-01 21:37:32 +0000983 // It's only legal to remat for a use, not a def.
984 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000985 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000986
Evan Chengd70dbb52008-02-22 09:24:50 +0000987 return tii_->canFoldMemoryOperand(MI, FoldOps);
988}
989
Evan Cheng81a03822007-11-17 00:40:40 +0000990bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +0000991 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
992
993 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
994
995 if (mbb == 0)
996 return false;
997
998 for (++itr; itr != li.ranges.end(); ++itr) {
999 MachineBasicBlock *mbb2 =
1000 indexes_->getMBBCoveringRange(itr->start, itr->end);
1001
1002 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +00001003 return false;
1004 }
Lang Hames233a60e2009-11-03 23:52:08 +00001005
Evan Cheng81a03822007-11-17 00:40:40 +00001006 return true;
1007}
1008
Evan Chengd70dbb52008-02-22 09:24:50 +00001009/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1010/// interval on to-be re-materialized operands of MI) with new register.
1011void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1012 MachineInstr *MI, unsigned NewVReg,
1013 VirtRegMap &vrm) {
1014 // There is an implicit use. That means one of the other operand is
1015 // being remat'ed and the remat'ed instruction has li.reg as an
1016 // use operand. Make sure we rewrite that as well.
1017 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1018 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001019 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001020 continue;
1021 unsigned Reg = MO.getReg();
1022 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1023 continue;
1024 if (!vrm.isReMaterialized(Reg))
1025 continue;
1026 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001027 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1028 if (UseMO)
1029 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001030 }
1031}
1032
Evan Chengf2fbca62007-11-12 06:35:08 +00001033/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1034/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001035bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001036rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001037 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001038 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001039 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001040 unsigned Slot, int LdSlot,
1041 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001042 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001043 const TargetRegisterClass* rc,
1044 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001045 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001046 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001047 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001048 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001049 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001050 RestartInstruction:
1051 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1052 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001053 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001054 continue;
1055 unsigned Reg = mop.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001056 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001057 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001058 if (Reg != li.reg)
1059 continue;
1060
1061 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001062 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001063 int FoldSlot = Slot;
1064 if (DefIsReMat) {
1065 // If this is the rematerializable definition MI itself and
1066 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001067 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001068 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Evan Cheng28a1e482010-03-30 05:49:07 +00001069 << *MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001070 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001071 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001072 MI->eraseFromParent();
1073 break;
1074 }
1075
1076 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001077 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001078 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001079 if (isLoad) {
1080 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1081 FoldSS = isLoadSS;
1082 FoldSlot = LdSlot;
1083 }
1084 }
1085
Evan Chengf2fbca62007-11-12 06:35:08 +00001086 // Scan all of the operands of this instruction rewriting operands
1087 // to use NewVReg instead of li.reg as appropriate. We do this for
1088 // two reasons:
1089 //
1090 // 1. If the instr reads the same spilled vreg multiple times, we
1091 // want to reuse the NewVReg.
1092 // 2. If the instr is a two-addr instruction, we are required to
1093 // keep the src/dst regs pinned.
1094 //
1095 // Keep track of whether we replace a use and/or def so that we can
1096 // create the spill interval with the appropriate range.
Evan Chengaee4af62007-12-02 08:30:39 +00001097 SmallVector<unsigned, 2> Ops;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001098 tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(Reg, &Ops);
Evan Chengf2fbca62007-11-12 06:35:08 +00001099
David Greene26b86a02008-10-27 17:38:59 +00001100 // Create a new virtual register for the spill interval.
1101 // Create the new register now so we can map the fold instruction
1102 // to the new register so when it is unfolded we get the correct
1103 // answer.
1104 bool CreatedNewVReg = false;
1105 if (NewVReg == 0) {
1106 NewVReg = mri_->createVirtualRegister(rc);
1107 vrm.grow();
1108 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001109
1110 // The new virtual register should get the same allocation hints as the
1111 // old one.
1112 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1113 if (Hint.first || Hint.second)
1114 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001115 }
1116
Evan Cheng9c3c2212008-06-06 07:54:39 +00001117 if (!TryFold)
1118 CanFold = false;
1119 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001120 // Do not fold load / store here if we are splitting. We'll find an
1121 // optimal point to insert a load / store later.
1122 if (!TrySplit) {
1123 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001124 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001125 // Folding the load/store can completely change the instruction in
1126 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001127
1128 if (FoldSS) {
1129 // We need to give the new vreg the same stack slot as the
1130 // spilled interval.
1131 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1132 }
1133
Evan Cheng018f9b02007-12-05 03:22:34 +00001134 HasUse = false;
1135 HasDef = false;
1136 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001137 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001138 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001139 goto RestartInstruction;
1140 }
1141 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001142 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001143 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001144 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001145 }
Evan Chengcddbb832007-11-30 21:23:43 +00001146
Evan Chengcddbb832007-11-30 21:23:43 +00001147 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001148 if (mop.isImplicit())
1149 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001150
1151 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001152 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1153 MachineOperand &mopj = MI->getOperand(Ops[j]);
1154 mopj.setReg(NewVReg);
1155 if (mopj.isImplicit())
1156 rewriteImplicitOps(li, MI, NewVReg, vrm);
1157 }
Evan Chengcddbb832007-11-30 21:23:43 +00001158
Evan Cheng81a03822007-11-17 00:40:40 +00001159 if (CreatedNewVReg) {
1160 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001161 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001162 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001163 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001164 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001165 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001166 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001167 }
1168 if (!CanDelete || (HasUse && HasDef)) {
1169 // If this is a two-addr instruction then its use operands are
1170 // rematerializable but its def is not. It should be assigned a
1171 // stack slot.
1172 vrm.assignVirt2StackSlot(NewVReg, Slot);
1173 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001174 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001175 vrm.assignVirt2StackSlot(NewVReg, Slot);
1176 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001177 } else if (HasUse && HasDef &&
1178 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1179 // If this interval hasn't been assigned a stack slot (because earlier
1180 // def is a deleted remat def), do it now.
1181 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1182 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001183 }
1184
Evan Cheng313d4b82008-02-23 00:33:04 +00001185 // Re-matting an instruction with virtual register use. Add the
1186 // register as an implicit use on the use MI.
1187 if (DefIsReMat && ImpUse)
1188 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1189
Evan Cheng5b69eba2009-04-21 22:46:52 +00001190 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001191 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001192 if (CreatedNewVReg) {
1193 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001194 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001195 if (TrySplit)
1196 vrm.setIsSplitFromReg(NewVReg, li.reg);
1197 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001198
1199 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001200 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001201 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1202 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001203 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001204 nI.addRange(LR);
1205 } else {
1206 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001207 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001208 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1209 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001210 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001211 nI.addRange(LR);
1212 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001213 }
1214 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001215 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1216 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001217 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001218 nI.addRange(LR);
1219 }
Evan Cheng81a03822007-11-17 00:40:40 +00001220
Bill Wendling8e6179f2009-08-22 20:18:03 +00001221 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001222 dbgs() << "\t\t\t\tAdded new interval: ";
1223 nI.print(dbgs(), tri_);
1224 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001225 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001226 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001227 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001228}
Evan Cheng81a03822007-11-17 00:40:40 +00001229bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001230 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001231 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001232 SlotIndex Idx) const {
Jakob Stoklund Olesen15a57142010-06-25 22:53:05 +00001233 return li.killedInRange(Idx.getNextSlot(), getMBBEndIdx(MBB));
Evan Cheng81a03822007-11-17 00:40:40 +00001234}
1235
Evan Cheng063284c2008-02-21 00:34:19 +00001236/// RewriteInfo - Keep track of machine instrs that will be rewritten
1237/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001238namespace {
1239 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001240 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001241 MachineInstr *MI;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001242 RewriteInfo(SlotIndex i, MachineInstr *mi) : Index(i), MI(mi) {}
Dan Gohman844731a2008-05-13 00:00:25 +00001243 };
Evan Cheng063284c2008-02-21 00:34:19 +00001244
Dan Gohman844731a2008-05-13 00:00:25 +00001245 struct RewriteInfoCompare {
1246 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1247 return LHS.Index < RHS.Index;
1248 }
1249 };
1250}
Evan Cheng063284c2008-02-21 00:34:19 +00001251
Evan Chengf2fbca62007-11-12 06:35:08 +00001252void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001253rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001254 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001255 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001256 unsigned Slot, int LdSlot,
1257 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001258 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001259 const TargetRegisterClass* rc,
1260 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001261 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001262 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001263 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001264 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001265 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1266 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001267 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001268 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001269 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001270 SlotIndex start = I->start.getBaseIndex();
1271 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001272
Evan Cheng063284c2008-02-21 00:34:19 +00001273 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001274 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001275 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001276 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1277 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001278 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001279 MachineOperand &O = ri.getOperand();
1280 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001281 if (MI->isDebugValue()) {
Evan Cheng962021b2010-04-26 07:38:55 +00001282 // Modify DBG_VALUE now that the value is in a spill slot.
Evan Cheng6691a892010-04-28 23:52:26 +00001283 if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) {
Evan Cheng6fa76362010-04-26 18:37:21 +00001284 uint64_t Offset = MI->getOperand(1).getImm();
1285 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
1286 DebugLoc DL = MI->getDebugLoc();
Evan Cheng6691a892010-04-28 23:52:26 +00001287 int FI = isLoadSS ? LdSlot : (int)Slot;
1288 if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI,
Evan Cheng6fa76362010-04-26 18:37:21 +00001289 Offset, MDPtr, DL)) {
1290 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
1291 ReplaceMachineInstrInMaps(MI, NewDV);
1292 MachineBasicBlock *MBB = MI->getParent();
1293 MBB->insert(MBB->erase(MI), NewDV);
1294 continue;
1295 }
Evan Cheng962021b2010-04-26 07:38:55 +00001296 }
Evan Cheng6fa76362010-04-26 18:37:21 +00001297
1298 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1299 RemoveMachineInstrFromMaps(MI);
1300 vrm.RemoveMachineInstrFromMaps(MI);
1301 MI->eraseFromParent();
Dale Johannesenbd635202010-02-10 00:55:42 +00001302 continue;
1303 }
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001304 assert(!(O.isImplicit() && O.isUse()) &&
1305 "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001306 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001307 if (index < start || index >= end)
1308 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001309
1310 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001311 // Must be defined by an implicit def. It should not be spilled. Note,
1312 // this is for correctness reason. e.g.
1313 // 8 %reg1024<def> = IMPLICIT_DEF
1314 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1315 // The live range [12, 14) are not part of the r1024 live interval since
1316 // it's defined by an implicit def. It will not conflicts with live
1317 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001318 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001319 // the INSERT_SUBREG and both target registers that would overlap.
1320 continue;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001321 RewriteMIs.push_back(RewriteInfo(index, MI));
Evan Cheng063284c2008-02-21 00:34:19 +00001322 }
1323 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1324
Evan Cheng313d4b82008-02-23 00:33:04 +00001325 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001326 // Now rewrite the defs and uses.
1327 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1328 RewriteInfo &rwi = RewriteMIs[i];
1329 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001330 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001331 MachineInstr *MI = rwi.MI;
1332 // If MI def and/or use the same register multiple times, then there
1333 // are multiple entries.
1334 while (i != e && RewriteMIs[i].MI == MI) {
1335 assert(RewriteMIs[i].Index == index);
Evan Cheng063284c2008-02-21 00:34:19 +00001336 ++i;
1337 }
Evan Cheng81a03822007-11-17 00:40:40 +00001338 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001339
Evan Cheng0a891ed2008-05-23 23:00:04 +00001340 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001341 // Re-matting an instruction with virtual register use. Prevent interval
1342 // from being spilled.
1343 getInterval(ImpUse).markNotSpillable();
Evan Cheng313d4b82008-02-23 00:33:04 +00001344 }
1345
Evan Cheng063284c2008-02-21 00:34:19 +00001346 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001347 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001348 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001349 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001350 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001351 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001352 // One common case:
1353 // x = use
1354 // ...
1355 // ...
1356 // def = ...
1357 // = use
1358 // It's better to start a new interval to avoid artifically
1359 // extend the new interval.
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001360 if (MI->readsWritesVirtualRegister(li.reg) ==
1361 std::make_pair(false,true)) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001362 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001363 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001364 }
1365 }
Evan Chengcada2452007-11-28 01:28:46 +00001366 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001367
1368 bool IsNew = ThisVReg == 0;
1369 if (IsNew) {
1370 // This ends the previous live interval. If all of its def / use
1371 // can be folded, give it a low spill weight.
1372 if (NewVReg && TrySplit && AllCanFold) {
1373 LiveInterval &nI = getOrCreateInterval(NewVReg);
1374 nI.weight /= 10.0F;
1375 }
1376 AllCanFold = true;
1377 }
1378 NewVReg = ThisVReg;
1379
Evan Cheng81a03822007-11-17 00:40:40 +00001380 bool HasDef = false;
1381 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001382 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001383 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1384 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1385 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001386 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001387 if (!HasDef && !HasUse)
1388 continue;
1389
Evan Cheng018f9b02007-12-05 03:22:34 +00001390 AllCanFold &= CanFold;
1391
Evan Cheng81a03822007-11-17 00:40:40 +00001392 // Update weight of spill interval.
1393 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001394 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001395 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001396 nI.markNotSpillable();
Evan Cheng0cbb1162007-11-29 01:06:25 +00001397 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001398 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001399
1400 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001401 if (HasDef) {
1402 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001403 bool HasKill = false;
1404 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001405 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001406 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001407 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001408 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001409 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001410 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001411 }
Owen Anderson28998312008-08-13 22:28:50 +00001412 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001413 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001414 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001415 if (SII == SpillIdxes.end()) {
1416 std::vector<SRInfo> S;
1417 S.push_back(SRInfo(index, NewVReg, true));
1418 SpillIdxes.insert(std::make_pair(MBBId, S));
1419 } else if (SII->second.back().vreg != NewVReg) {
1420 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001421 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001422 // If there is an earlier def and this is a two-address
1423 // instruction, then it's not possible to fold the store (which
1424 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001425 SRInfo &Info = SII->second.back();
1426 Info.index = index;
1427 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001428 }
1429 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001430 } else if (SII != SpillIdxes.end() &&
1431 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001432 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001433 // There is an earlier def that's not killed (must be two-address).
1434 // The spill is no longer needed.
1435 SII->second.pop_back();
1436 if (SII->second.empty()) {
1437 SpillIdxes.erase(MBBId);
1438 SpillMBBs.reset(MBBId);
1439 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001440 }
1441 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001442 }
1443
1444 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001445 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001446 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001447 if (SII != SpillIdxes.end() &&
1448 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001449 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001450 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001451 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001452 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001453 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001454 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001455 // If we are splitting live intervals, only fold if it's the first
1456 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001457 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001458 else if (IsNew) {
1459 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001460 if (RII == RestoreIdxes.end()) {
1461 std::vector<SRInfo> Infos;
1462 Infos.push_back(SRInfo(index, NewVReg, true));
1463 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1464 } else {
1465 RII->second.push_back(SRInfo(index, NewVReg, true));
1466 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001467 RestoreMBBs.set(MBBId);
1468 }
1469 }
1470
1471 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001472 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001473 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001474 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001475
1476 if (NewVReg && TrySplit && AllCanFold) {
1477 // If all of its def / use can be folded, give it a low spill weight.
1478 LiveInterval &nI = getOrCreateInterval(NewVReg);
1479 nI.weight /= 10.0F;
1480 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001481}
1482
Lang Hames233a60e2009-11-03 23:52:08 +00001483bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001484 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001485 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001486 if (!RestoreMBBs[Id])
1487 return false;
1488 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1489 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1490 if (Restores[i].index == index &&
1491 Restores[i].vreg == vr &&
1492 Restores[i].canFold)
1493 return true;
1494 return false;
1495}
1496
Lang Hames233a60e2009-11-03 23:52:08 +00001497void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001498 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001499 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001500 if (!RestoreMBBs[Id])
1501 return;
1502 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1503 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1504 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001505 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001506}
Evan Cheng81a03822007-11-17 00:40:40 +00001507
Evan Cheng4cce6b42008-04-11 17:53:36 +00001508/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1509/// spilled and create empty intervals for their uses.
1510void
1511LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1512 const TargetRegisterClass* rc,
1513 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001514 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1515 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001516 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001517 MachineInstr *MI = &*ri;
1518 ++ri;
Evan Cheng28a1e482010-03-30 05:49:07 +00001519 if (MI->isDebugValue()) {
1520 // Remove debug info for now.
1521 O.setReg(0U);
1522 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1523 continue;
1524 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001525 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001526 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001527 "Register def was not rewritten?");
1528 RemoveMachineInstrFromMaps(MI);
1529 vrm.RemoveMachineInstrFromMaps(MI);
1530 MI->eraseFromParent();
1531 } else {
1532 // This must be an use of an implicit_def so it's not part of the live
1533 // interval. Create a new empty live interval for it.
1534 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1535 unsigned NewVReg = mri_->createVirtualRegister(rc);
1536 vrm.grow();
1537 vrm.setIsImplicitlyDefined(NewVReg);
1538 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1539 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1540 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001541 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001542 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001543 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001544 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001545 }
1546 }
Evan Cheng419852c2008-04-03 16:39:43 +00001547 }
1548}
1549
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001550float
1551LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1552 // Limit the loop depth ridiculousness.
1553 if (loopDepth > 200)
1554 loopDepth = 200;
1555
1556 // The loop depth is used to roughly estimate the number of times the
1557 // instruction is executed. Something like 10^d is simple, but will quickly
1558 // overflow a float. This expression behaves like 10^d for small d, but is
1559 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1560 // headroom before overflow.
Chris Lattner87565c12010-05-15 17:10:24 +00001561 float lc = std::pow(1 + (100.0f / (loopDepth+10)), (float)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001562
1563 return (isDef + isUse) * lc;
1564}
1565
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001566void
1567LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
1568 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1569 normalizeSpillWeight(*NewLIs[i]);
1570}
1571
Evan Chengf2fbca62007-11-12 06:35:08 +00001572std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001573addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001574 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001575 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001576 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengf2fbca62007-11-12 06:35:08 +00001577
Bill Wendling8e6179f2009-08-22 20:18:03 +00001578 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001579 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1580 li.print(dbgs(), tri_);
1581 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001582 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001583
Evan Cheng72eeb942008-12-05 17:00:16 +00001584 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001585 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001586 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001587 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001588 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1589 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001590 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001591 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001592
1593 unsigned NumValNums = li.getNumValNums();
1594 SmallVector<MachineInstr*, 4> ReMatDefs;
1595 ReMatDefs.resize(NumValNums, NULL);
1596 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1597 ReMatOrigDefs.resize(NumValNums, NULL);
1598 SmallVector<int, 4> ReMatIds;
1599 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1600 BitVector ReMatDelete(NumValNums);
1601 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1602
Evan Cheng81a03822007-11-17 00:40:40 +00001603 // Spilling a split live interval. It cannot be split any further. Also,
1604 // it's also guaranteed to be a single val# / range interval.
1605 if (vrm.getPreSplitReg(li.reg)) {
1606 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001607 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001608 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1609 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001610 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1611 assert(KillMI && "Last use disappeared?");
1612 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1613 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001614 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001615 }
Evan Chengadf85902007-12-05 09:51:10 +00001616 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001617 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1618 Slot = vrm.getStackSlot(li.reg);
1619 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1620 MachineInstr *ReMatDefMI = DefIsReMat ?
1621 vrm.getReMaterializedMI(li.reg) : NULL;
1622 int LdSlot = 0;
1623 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1624 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001625 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001626 bool IsFirstRange = true;
1627 for (LiveInterval::Ranges::const_iterator
1628 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1629 // If this is a split live interval with multiple ranges, it means there
1630 // are two-address instructions that re-defined the value. Only the
1631 // first def can be rematerialized!
1632 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001633 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001634 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1635 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001636 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001637 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001638 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001639 } else {
1640 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1641 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001642 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001643 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001644 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001645 }
1646 IsFirstRange = false;
1647 }
Evan Cheng419852c2008-04-03 16:39:43 +00001648
Evan Cheng4cce6b42008-04-11 17:53:36 +00001649 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001650 normalizeSpillWeights(NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001651 return NewLIs;
1652 }
1653
Evan Cheng752195e2009-09-14 21:33:42 +00001654 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001655 if (TrySplit)
1656 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001657 bool NeedStackSlot = false;
1658 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1659 i != e; ++i) {
1660 const VNInfo *VNI = *i;
1661 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001662 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001663 continue; // Dead val#.
1664 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001665 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1666 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001667 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001668 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001669 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001670 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001671 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001672 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001673 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001674 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001675
1676 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001677 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001678 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001679 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001680 CanDelete = false;
1681 // Need a stack slot if there is any live range where uses cannot be
1682 // rematerialized.
1683 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001684 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001685 if (CanDelete)
1686 ReMatDelete.set(VN);
1687 } else {
1688 // Need a stack slot if there is any live range where uses cannot be
1689 // rematerialized.
1690 NeedStackSlot = true;
1691 }
1692 }
1693
1694 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001695 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1696 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1697 Slot = vrm.assignVirt2StackSlot(li.reg);
1698
1699 // This case only occurs when the prealloc splitter has already assigned
1700 // a stack slot to this vreg.
1701 else
1702 Slot = vrm.getStackSlot(li.reg);
1703 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001704
1705 // Create new intervals and rewrite defs and uses.
1706 for (LiveInterval::Ranges::const_iterator
1707 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001708 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1709 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1710 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001711 bool CanDelete = ReMatDelete[I->valno->id];
1712 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001713 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001714 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001715 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001716 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001717 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001718 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001719 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001720 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001721 }
1722
Evan Cheng0cbb1162007-11-29 01:06:25 +00001723 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001724 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001725 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001726 normalizeSpillWeights(NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001727 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001728 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001729
Evan Chengb50bb8c2007-12-05 08:16:32 +00001730 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001731 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001732 if (NeedStackSlot) {
1733 int Id = SpillMBBs.find_first();
1734 while (Id != -1) {
1735 std::vector<SRInfo> &spills = SpillIdxes[Id];
1736 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001737 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001738 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001739 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001740 bool isReMat = vrm.isReMaterialized(VReg);
1741 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001742 bool CanFold = false;
1743 bool FoundUse = false;
1744 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001745 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001746 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001747 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1748 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001749 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001750 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001751
1752 Ops.push_back(j);
1753 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001754 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001755 if (isReMat ||
1756 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1757 RestoreMBBs, RestoreIdxes))) {
1758 // MI has two-address uses of the same register. If the use
1759 // isn't the first and only use in the BB, then we can't fold
1760 // it. FIXME: Move this to rewriteInstructionsForSpills.
1761 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001762 break;
1763 }
Evan Chengaee4af62007-12-02 08:30:39 +00001764 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001765 }
1766 }
1767 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001768 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001769 if (CanFold && !Ops.empty()) {
1770 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001771 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001772 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001773 // Also folded uses, do not issue a load.
1774 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001775 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001776 }
Lang Hames233a60e2009-11-03 23:52:08 +00001777 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001778 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001779 }
1780
Evan Cheng7e073ba2008-04-09 20:57:25 +00001781 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001782 if (!Folded) {
1783 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001784 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001785 if (!MI->registerDefIsDead(nI.reg))
1786 // No need to spill a dead def.
1787 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001788 if (isKill)
1789 AddedKill.insert(&nI);
1790 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001791 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001792 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001793 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001794 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001795
Evan Cheng1953d0c2007-11-29 10:12:14 +00001796 int Id = RestoreMBBs.find_first();
1797 while (Id != -1) {
1798 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1799 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001800 SlotIndex index = restores[i].index;
1801 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001802 continue;
1803 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001804 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001805 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001806 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001807 bool CanFold = false;
1808 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001809 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001810 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001811 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1812 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001813 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001814 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001815
Evan Cheng0cbb1162007-11-29 01:06:25 +00001816 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001817 // If this restore were to be folded, it would have been folded
1818 // already.
1819 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001820 break;
1821 }
Evan Chengaee4af62007-12-02 08:30:39 +00001822 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001823 }
1824 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001825
1826 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001827 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001828 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001829 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001830 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1831 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001832 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1833 int LdSlot = 0;
1834 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1835 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001836 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001837 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1838 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001839 if (!Folded) {
1840 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1841 if (ImpUse) {
1842 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001843 // register as an implicit use on the use MI and mark the register
1844 // interval as unspillable.
Evan Cheng650d7f32008-12-05 17:41:31 +00001845 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001846 ImpLi.markNotSpillable();
Evan Cheng650d7f32008-12-05 17:41:31 +00001847 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1848 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001849 }
Evan Chengaee4af62007-12-02 08:30:39 +00001850 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001851 }
1852 // If folding is not possible / failed, then tell the spiller to issue a
1853 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001854 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001855 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001856 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001857 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001858 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001859 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001860 }
1861
Evan Chengb50bb8c2007-12-05 08:16:32 +00001862 // Finalize intervals: add kills, finalize spill weights, and filter out
1863 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001864 std::vector<LiveInterval*> RetNewLIs;
1865 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1866 LiveInterval *LI = NewLIs[i];
1867 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00001868 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001869 if (!AddedKill.count(LI)) {
1870 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001871 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00001872 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001873 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001874 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00001875 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001876 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001877 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001878 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001879 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001880 RetNewLIs.push_back(LI);
1881 }
1882 }
Evan Cheng81a03822007-11-17 00:40:40 +00001883
Evan Cheng4cce6b42008-04-11 17:53:36 +00001884 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001885 normalizeSpillWeights(RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001886 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001887}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001888
1889/// hasAllocatableSuperReg - Return true if the specified physical register has
1890/// any super register that's allocatable.
1891bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1892 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1893 if (allocatableRegs_[*AS] && hasInterval(*AS))
1894 return true;
1895 return false;
1896}
1897
1898/// getRepresentativeReg - Find the largest super register of the specified
1899/// physical register.
1900unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
1901 // Find the largest super-register that is allocatable.
1902 unsigned BestReg = Reg;
1903 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1904 unsigned SuperReg = *AS;
1905 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1906 BestReg = SuperReg;
1907 break;
1908 }
1909 }
1910 return BestReg;
1911}
1912
1913/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
1914/// specified interval that conflicts with the specified physical register.
1915unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
1916 unsigned PhysReg) const {
1917 unsigned NumConflicts = 0;
1918 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
1919 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1920 E = mri_->reg_end(); I != E; ++I) {
1921 MachineOperand &O = I.getOperand();
1922 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00001923 if (MI->isDebugValue())
1924 continue;
Lang Hames233a60e2009-11-03 23:52:08 +00001925 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001926 if (pli.liveAt(Index))
1927 ++NumConflicts;
1928 }
1929 return NumConflicts;
1930}
1931
1932/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00001933/// around all defs and uses of the specified interval. Return true if it
1934/// was able to cut its interval.
1935bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00001936 unsigned PhysReg, VirtRegMap &vrm) {
1937 unsigned SpillReg = getRepresentativeReg(PhysReg);
1938
1939 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
1940 // If there are registers which alias PhysReg, but which are not a
1941 // sub-register of the chosen representative super register. Assert
1942 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00001943 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00001944 tri_->isSuperRegister(*AS, SpillReg));
1945
Evan Cheng2824a652009-03-23 18:24:37 +00001946 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00001947 SmallVector<unsigned, 4> PRegs;
1948 if (hasInterval(SpillReg))
1949 PRegs.push_back(SpillReg);
1950 else {
1951 SmallSet<unsigned, 4> Added;
1952 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
1953 if (Added.insert(*AS) && hasInterval(*AS)) {
1954 PRegs.push_back(*AS);
1955 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
1956 Added.insert(*ASS);
1957 }
1958 }
1959
Evan Cheng676dd7c2008-03-11 07:19:34 +00001960 SmallPtrSet<MachineInstr*, 8> SeenMIs;
1961 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1962 E = mri_->reg_end(); I != E; ++I) {
1963 MachineOperand &O = I.getOperand();
1964 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00001965 if (MI->isDebugValue() || SeenMIs.count(MI))
Evan Cheng676dd7c2008-03-11 07:19:34 +00001966 continue;
1967 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00001968 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00001969 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
1970 unsigned PReg = PRegs[i];
1971 LiveInterval &pli = getInterval(PReg);
1972 if (!pli.liveAt(Index))
1973 continue;
1974 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00001975 SlotIndex StartIdx = Index.getLoadIndex();
1976 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00001977 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00001978 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00001979 Cut = true;
1980 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00001981 std::string msg;
1982 raw_string_ostream Msg(msg);
1983 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00001984 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00001985 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00001986 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00001987 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00001988 }
Chris Lattner75361b62010-04-07 22:58:41 +00001989 report_fatal_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00001990 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00001991 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00001992 if (!hasInterval(*AS))
1993 continue;
1994 LiveInterval &spli = getInterval(*AS);
1995 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00001996 spli.removeRange(Index.getLoadIndex(),
1997 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00001998 }
1999 }
2000 }
Evan Cheng2824a652009-03-23 18:24:37 +00002001 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002002}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002003
2004LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002005 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002006 LiveInterval& Interval = getOrCreateInterval(reg);
2007 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002008 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002009 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002010 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +00002011 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002012 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002013 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002014 Interval.addRange(LR);
2015
2016 return LR;
2017}
David Greeneb5257662009-08-03 21:55:09 +00002018