blob: 10261691517a12061f90ffc8609f21a96914fdf8 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Owen Anderson07000c62006-05-12 06:33:49 +000016#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000020#include "llvm/Target/TargetSubtarget.h"
Dan Gohman707e0182008-04-12 04:36:06 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000022#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000024#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000025#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000026#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000027#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000028using namespace llvm;
29
Rafael Espindola9a580232009-02-27 13:37:18 +000030namespace llvm {
31TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
32 bool isLocal = GV->hasLocalLinkage();
33 bool isDeclaration = GV->isDeclaration();
34 // FIXME: what should we do for protected and internal visibility?
35 // For variables, is internal different from hidden?
36 bool isHidden = GV->hasHiddenVisibility();
37
38 if (reloc == Reloc::PIC_) {
39 if (isLocal || isHidden)
40 return TLSModel::LocalDynamic;
41 else
42 return TLSModel::GeneralDynamic;
43 } else {
44 if (!isDeclaration || isHidden)
45 return TLSModel::LocalExec;
46 else
47 return TLSModel::InitialExec;
48 }
49}
50}
51
Evan Cheng56966222007-01-12 02:11:51 +000052/// InitLibcallNames - Set default libcall names.
53///
Evan Cheng79cca502007-01-12 22:51:10 +000054static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000055 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000056 Names[RTLIB::SHL_I32] = "__ashlsi3";
57 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000058 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000059 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000060 Names[RTLIB::SRL_I32] = "__lshrsi3";
61 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000062 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000063 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000064 Names[RTLIB::SRA_I32] = "__ashrsi3";
65 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000066 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000067 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000068 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000069 Names[RTLIB::MUL_I32] = "__mulsi3";
70 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000071 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000072 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000073 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000074 Names[RTLIB::SDIV_I32] = "__divsi3";
75 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000076 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000077 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000078 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000079 Names[RTLIB::UDIV_I32] = "__udivsi3";
80 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000081 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000082 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000083 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000084 Names[RTLIB::SREM_I32] = "__modsi3";
85 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000086 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000087 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000088 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000089 Names[RTLIB::UREM_I32] = "__umodsi3";
90 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000091 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::NEG_I32] = "__negsi2";
93 Names[RTLIB::NEG_I64] = "__negdi2";
94 Names[RTLIB::ADD_F32] = "__addsf3";
95 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000096 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000097 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000098 Names[RTLIB::SUB_F32] = "__subsf3";
99 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000100 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000101 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000102 Names[RTLIB::MUL_F32] = "__mulsf3";
103 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000104 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000105 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000106 Names[RTLIB::DIV_F32] = "__divsf3";
107 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000108 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000109 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000110 Names[RTLIB::REM_F32] = "fmodf";
111 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000112 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000113 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000114 Names[RTLIB::POWI_F32] = "__powisf2";
115 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000116 Names[RTLIB::POWI_F80] = "__powixf2";
117 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000118 Names[RTLIB::SQRT_F32] = "sqrtf";
119 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000120 Names[RTLIB::SQRT_F80] = "sqrtl";
121 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000122 Names[RTLIB::LOG_F32] = "logf";
123 Names[RTLIB::LOG_F64] = "log";
124 Names[RTLIB::LOG_F80] = "logl";
125 Names[RTLIB::LOG_PPCF128] = "logl";
126 Names[RTLIB::LOG2_F32] = "log2f";
127 Names[RTLIB::LOG2_F64] = "log2";
128 Names[RTLIB::LOG2_F80] = "log2l";
129 Names[RTLIB::LOG2_PPCF128] = "log2l";
130 Names[RTLIB::LOG10_F32] = "log10f";
131 Names[RTLIB::LOG10_F64] = "log10";
132 Names[RTLIB::LOG10_F80] = "log10l";
133 Names[RTLIB::LOG10_PPCF128] = "log10l";
134 Names[RTLIB::EXP_F32] = "expf";
135 Names[RTLIB::EXP_F64] = "exp";
136 Names[RTLIB::EXP_F80] = "expl";
137 Names[RTLIB::EXP_PPCF128] = "expl";
138 Names[RTLIB::EXP2_F32] = "exp2f";
139 Names[RTLIB::EXP2_F64] = "exp2";
140 Names[RTLIB::EXP2_F80] = "exp2l";
141 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000142 Names[RTLIB::SIN_F32] = "sinf";
143 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000144 Names[RTLIB::SIN_F80] = "sinl";
145 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000146 Names[RTLIB::COS_F32] = "cosf";
147 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000148 Names[RTLIB::COS_F80] = "cosl";
149 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000150 Names[RTLIB::POW_F32] = "powf";
151 Names[RTLIB::POW_F64] = "pow";
152 Names[RTLIB::POW_F80] = "powl";
153 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000154 Names[RTLIB::CEIL_F32] = "ceilf";
155 Names[RTLIB::CEIL_F64] = "ceil";
156 Names[RTLIB::CEIL_F80] = "ceill";
157 Names[RTLIB::CEIL_PPCF128] = "ceill";
158 Names[RTLIB::TRUNC_F32] = "truncf";
159 Names[RTLIB::TRUNC_F64] = "trunc";
160 Names[RTLIB::TRUNC_F80] = "truncl";
161 Names[RTLIB::TRUNC_PPCF128] = "truncl";
162 Names[RTLIB::RINT_F32] = "rintf";
163 Names[RTLIB::RINT_F64] = "rint";
164 Names[RTLIB::RINT_F80] = "rintl";
165 Names[RTLIB::RINT_PPCF128] = "rintl";
166 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
167 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
168 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
169 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
170 Names[RTLIB::FLOOR_F32] = "floorf";
171 Names[RTLIB::FLOOR_F64] = "floor";
172 Names[RTLIB::FLOOR_F80] = "floorl";
173 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000174 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
175 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000176 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
177 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
178 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
179 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000180 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
181 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000182 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
183 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000184 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000185 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
186 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000187 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000188 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000189 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000190 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000191 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000192 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000194 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
195 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000196 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
197 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000198 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000199 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
200 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000201 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000202 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
203 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000204 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000205 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000206 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000207 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000208 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
209 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000210 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
211 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000212 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
213 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000214 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
215 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000216 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
217 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
218 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
219 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000220 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
221 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000222 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
223 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000224 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
225 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000226 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
227 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
228 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
229 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
230 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
231 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000232 Names[RTLIB::OEQ_F32] = "__eqsf2";
233 Names[RTLIB::OEQ_F64] = "__eqdf2";
234 Names[RTLIB::UNE_F32] = "__nesf2";
235 Names[RTLIB::UNE_F64] = "__nedf2";
236 Names[RTLIB::OGE_F32] = "__gesf2";
237 Names[RTLIB::OGE_F64] = "__gedf2";
238 Names[RTLIB::OLT_F32] = "__ltsf2";
239 Names[RTLIB::OLT_F64] = "__ltdf2";
240 Names[RTLIB::OLE_F32] = "__lesf2";
241 Names[RTLIB::OLE_F64] = "__ledf2";
242 Names[RTLIB::OGT_F32] = "__gtsf2";
243 Names[RTLIB::OGT_F64] = "__gtdf2";
244 Names[RTLIB::UO_F32] = "__unordsf2";
245 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000246 Names[RTLIB::O_F32] = "__unordsf2";
247 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000248 Names[RTLIB::MEMCPY] = "memcpy";
249 Names[RTLIB::MEMMOVE] = "memmove";
250 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000251 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000252}
253
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000254/// InitLibcallCallingConvs - Set default libcall CallingConvs.
255///
256static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
257 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
258 CCs[i] = CallingConv::C;
259 }
260}
261
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000262/// getFPEXT - Return the FPEXT_*_* value for the given types, or
263/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000264RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 if (OpVT == MVT::f32) {
266 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000267 return FPEXT_F32_F64;
268 }
269 return UNKNOWN_LIBCALL;
270}
271
272/// getFPROUND - Return the FPROUND_*_* value for the given types, or
273/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000274RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 if (RetVT == MVT::f32) {
276 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000277 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000279 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000281 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 } else if (RetVT == MVT::f64) {
283 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000284 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000286 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000287 }
288 return UNKNOWN_LIBCALL;
289}
290
291/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
292/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000293RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 if (OpVT == MVT::f32) {
295 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000296 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000298 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000300 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000302 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000304 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 } else if (OpVT == MVT::f64) {
306 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000307 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000309 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000311 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 } else if (OpVT == MVT::f80) {
313 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000314 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000316 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000318 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 } else if (OpVT == MVT::ppcf128) {
320 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000321 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000323 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000325 return FPTOSINT_PPCF128_I128;
326 }
327 return UNKNOWN_LIBCALL;
328}
329
330/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
331/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000332RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 if (OpVT == MVT::f32) {
334 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000335 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000337 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000339 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000341 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000343 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 } else if (OpVT == MVT::f64) {
345 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000346 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000348 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000350 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 } else if (OpVT == MVT::f80) {
352 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000353 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000355 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000357 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 } else if (OpVT == MVT::ppcf128) {
359 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000360 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000362 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000364 return FPTOUINT_PPCF128_I128;
365 }
366 return UNKNOWN_LIBCALL;
367}
368
369/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
370/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000371RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 if (OpVT == MVT::i32) {
373 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000374 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000376 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000378 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000380 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 } else if (OpVT == MVT::i64) {
382 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000383 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000385 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000387 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000389 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 } else if (OpVT == MVT::i128) {
391 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000392 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000394 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000396 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000398 return SINTTOFP_I128_PPCF128;
399 }
400 return UNKNOWN_LIBCALL;
401}
402
403/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
404/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000405RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 if (OpVT == MVT::i32) {
407 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000408 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000410 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000412 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000414 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 } else if (OpVT == MVT::i64) {
416 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000417 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000419 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000421 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000423 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 } else if (OpVT == MVT::i128) {
425 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000426 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000428 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000430 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000432 return UINTTOFP_I128_PPCF128;
433 }
434 return UNKNOWN_LIBCALL;
435}
436
Evan Chengd385fd62007-01-31 09:29:11 +0000437/// InitCmpLibcallCCs - Set default comparison libcall CC.
438///
439static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
440 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
441 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
442 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
443 CCs[RTLIB::UNE_F32] = ISD::SETNE;
444 CCs[RTLIB::UNE_F64] = ISD::SETNE;
445 CCs[RTLIB::OGE_F32] = ISD::SETGE;
446 CCs[RTLIB::OGE_F64] = ISD::SETGE;
447 CCs[RTLIB::OLT_F32] = ISD::SETLT;
448 CCs[RTLIB::OLT_F64] = ISD::SETLT;
449 CCs[RTLIB::OLE_F32] = ISD::SETLE;
450 CCs[RTLIB::OLE_F64] = ISD::SETLE;
451 CCs[RTLIB::OGT_F32] = ISD::SETGT;
452 CCs[RTLIB::OGT_F64] = ISD::SETGT;
453 CCs[RTLIB::UO_F32] = ISD::SETNE;
454 CCs[RTLIB::UO_F64] = ISD::SETNE;
455 CCs[RTLIB::O_F32] = ISD::SETEQ;
456 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000457}
458
Chris Lattnerf0144122009-07-28 03:13:23 +0000459/// NOTE: The constructor takes ownership of TLOF.
460TargetLowering::TargetLowering(TargetMachine &tm,TargetLoweringObjectFile *tlof)
461 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000462 // All operations default to being supported.
463 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000464 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000465 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000466 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
467 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000468 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000469
Chris Lattner1a3048b2007-12-22 20:47:56 +0000470 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000472 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000473 for (unsigned IM = (unsigned)ISD::PRE_INC;
474 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
476 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000477 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000478
479 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
481 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000482 }
Evan Chengd2cde682008-03-10 19:38:10 +0000483
484 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000486
487 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000488 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000489 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
491 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
492 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000493
Dale Johannesen0bb41602008-09-22 21:57:32 +0000494 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FLOG , MVT::f64, Expand);
496 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
497 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
498 setOperationAction(ISD::FEXP , MVT::f64, Expand);
499 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
500 setOperationAction(ISD::FLOG , MVT::f32, Expand);
501 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
502 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
503 setOperationAction(ISD::FEXP , MVT::f32, Expand);
504 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000505
Chris Lattner41bab0b2008-01-15 21:58:08 +0000506 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000508
Owen Andersona69571c2006-05-03 01:29:57 +0000509 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000510 UsesGlobalOffsetTable = false;
Owen Anderson1d0be152009-08-13 21:58:54 +0000511 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000513 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000514 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000515 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000516 UseUnderscoreSetJmp = false;
517 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000518 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000519 IntDivIsCheap = false;
520 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000521 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000522 ExceptionPointerRegister = 0;
523 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000524 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000525 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000526 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000527 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000528 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000529 IfCvtDupBlockSizeLimit = 0;
530 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000531
532 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000533 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000534 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000535}
536
Chris Lattnerf0144122009-07-28 03:13:23 +0000537TargetLowering::~TargetLowering() {
538 delete &TLOF;
539}
Chris Lattnercba82f92005-01-16 07:28:11 +0000540
Owen Anderson23b9b192009-08-12 00:36:31 +0000541static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
542 unsigned &NumIntermediates,
543 EVT &RegisterVT,
544 TargetLowering* TLI) {
545 // Figure out the right, legal destination reg to copy into.
546 unsigned NumElts = VT.getVectorNumElements();
547 MVT EltTy = VT.getVectorElementType();
548
549 unsigned NumVectorRegs = 1;
550
551 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
552 // could break down into LHS/RHS like LegalizeDAG does.
553 if (!isPowerOf2_32(NumElts)) {
554 NumVectorRegs = NumElts;
555 NumElts = 1;
556 }
557
558 // Divide the input until we get to a supported size. This will always
559 // end with a scalar if the target doesn't support vectors.
560 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
561 NumElts >>= 1;
562 NumVectorRegs <<= 1;
563 }
564
565 NumIntermediates = NumVectorRegs;
566
567 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
568 if (!TLI->isTypeLegal(NewVT))
569 NewVT = EltTy;
570 IntermediateVT = NewVT;
571
572 EVT DestVT = TLI->getRegisterType(NewVT);
573 RegisterVT = DestVT;
574 if (EVT(DestVT).bitsLT(NewVT)) {
575 // Value is expanded, e.g. i64 -> i16.
576 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
577 } else {
578 // Otherwise, promotion or legal types use the same number of registers as
579 // the vector decimated to the appropriate level.
580 return NumVectorRegs;
581 }
582
583 return 1;
584}
585
Chris Lattner310968c2005-01-07 07:44:53 +0000586/// computeRegisterProperties - Once all of the register classes are added,
587/// this allows us to compute derived properties we expose.
588void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000590 "Too many value types for ValueTypeActions to hold!");
591
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000592 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000593 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000594 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000596 }
597 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000599
Chris Lattner310968c2005-01-07 07:44:53 +0000600 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000602 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000604
605 // Every integer value type larger than this largest register takes twice as
606 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000607 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000608 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
609 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000610 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000611 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
613 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Dan Gohman8a55ce42009-09-23 21:02:20 +0000614 ValueTypeActions.setTypeAction(ExpandedVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000615 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000616
617 // Inspect all of the ValueType's smaller than the largest integer
618 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000619 unsigned LegalIntReg = LargestIntReg;
620 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 IntReg >= (unsigned)MVT::i1; --IntReg) {
622 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000623 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000624 LegalIntReg = IntReg;
625 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000626 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000628 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000629 }
630 }
631
Dale Johannesen161e8972007-10-05 20:04:43 +0000632 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 if (!isTypeLegal(MVT::ppcf128)) {
634 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
635 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
636 TransformToType[MVT::ppcf128] = MVT::f64;
637 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000638 }
639
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000640 // Decide how to handle f64. If the target does not have native f64 support,
641 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 if (!isTypeLegal(MVT::f64)) {
643 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
644 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
645 TransformToType[MVT::f64] = MVT::i64;
646 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000647 }
648
649 // Decide how to handle f32. If the target does not have native support for
650 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 if (!isTypeLegal(MVT::f32)) {
652 if (isTypeLegal(MVT::f64)) {
653 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
654 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
655 TransformToType[MVT::f32] = MVT::f64;
656 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000657 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
659 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
660 TransformToType[MVT::f32] = MVT::i32;
661 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000662 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000663 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000664
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000665 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
667 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000668 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000669 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000670 MVT IntermediateVT;
671 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000672 unsigned NumIntermediates;
673 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000674 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
675 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000676 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000677
678 // Determine if there is a legal wider type.
679 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000680 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000681 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
683 EVT SVT = (MVT::SimpleValueType)nVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000684 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
685 SVT.getVectorNumElements() > NElts) {
686 TransformToType[i] = SVT;
687 ValueTypeActions.setTypeAction(VT, Promote);
688 IsLegalWiderType = true;
689 break;
690 }
691 }
692 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000693 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000694 if (NVT == VT) {
695 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000697 ValueTypeActions.setTypeAction(VT, Expand);
698 } else {
699 TransformToType[i] = NVT;
700 ValueTypeActions.setTypeAction(VT, Promote);
701 }
702 }
Dan Gohman7f321562007-06-25 16:23:39 +0000703 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000704 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000705}
Chris Lattnercba82f92005-01-16 07:28:11 +0000706
Evan Cheng72261582005-12-20 06:22:03 +0000707const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
708 return NULL;
709}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000710
Scott Michel5b8f82e2008-03-10 15:42:14 +0000711
Owen Anderson825b72b2009-08-11 20:47:22 +0000712MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000713 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000714}
715
Dan Gohman7f321562007-06-25 16:23:39 +0000716/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000717/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
718/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
719/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000720///
Dan Gohman7f321562007-06-25 16:23:39 +0000721/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000722/// register. It also returns the VT and quantity of the intermediate values
723/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000724///
Owen Anderson23b9b192009-08-12 00:36:31 +0000725unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000726 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000727 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000728 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000729 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000730 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000731 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000732
733 unsigned NumVectorRegs = 1;
734
Nate Begemand73ab882007-11-27 19:28:48 +0000735 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
736 // could break down into LHS/RHS like LegalizeDAG does.
737 if (!isPowerOf2_32(NumElts)) {
738 NumVectorRegs = NumElts;
739 NumElts = 1;
740 }
741
Chris Lattnerdc879292006-03-31 00:28:56 +0000742 // Divide the input until we get to a supported size. This will always
743 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000744 while (NumElts > 1 && !isTypeLegal(
745 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000746 NumElts >>= 1;
747 NumVectorRegs <<= 1;
748 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000749
750 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000751
Owen Anderson23b9b192009-08-12 00:36:31 +0000752 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000753 if (!isTypeLegal(NewVT))
754 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000755 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000756
Owen Anderson23b9b192009-08-12 00:36:31 +0000757 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000758 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000759 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000760 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000761 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000762 } else {
763 // Otherwise, promotion or legal types use the same number of registers as
764 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000765 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000766 }
767
Evan Chenge9b3da12006-05-17 18:10:06 +0000768 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000769}
770
Mon P Wang0c397192008-10-30 08:01:45 +0000771/// getWidenVectorType: given a vector type, returns the type to widen to
772/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000773/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000774/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000775/// scalarizing vs using the wider vector type.
Owen Andersone50ed302009-08-10 22:56:29 +0000776EVT TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000777 assert(VT.isVector());
778 if (isTypeLegal(VT))
779 return VT;
780
781 // Default is not to widen until moved to LegalizeTypes
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +0000783}
784
Evan Cheng3ae05432008-01-24 00:22:01 +0000785/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000786/// function arguments in the caller parameter area. This is the actual
787/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000788unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000789 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000790}
791
Dan Gohman475871a2008-07-27 21:46:04 +0000792SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
793 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000794 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000795 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000796 return Table;
797}
798
Dan Gohman6520e202008-10-18 02:06:02 +0000799bool
800TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
801 // Assume that everything is safe in static mode.
802 if (getTargetMachine().getRelocationModel() == Reloc::Static)
803 return true;
804
805 // In dynamic-no-pic mode, assume that known defined values are safe.
806 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
807 GA &&
808 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000809 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000810 return true;
811
812 // Otherwise assume nothing is safe.
813 return false;
814}
815
Chris Lattnereb8146b2006-02-04 02:13:02 +0000816//===----------------------------------------------------------------------===//
817// Optimization Methods
818//===----------------------------------------------------------------------===//
819
Nate Begeman368e18d2006-02-16 21:11:51 +0000820/// ShrinkDemandedConstant - Check to see if the specified operand of the
821/// specified instruction is a constant integer. If so, check to see if there
822/// are any bits set in the constant that are not demanded. If so, shrink the
823/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000824bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000825 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000826 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000827
Chris Lattnerec665152006-02-26 23:36:02 +0000828 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000829 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000830 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000831 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000832 case ISD::AND:
833 case ISD::OR: {
834 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
835 if (!C) return false;
836
837 if (Op.getOpcode() == ISD::XOR &&
838 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
839 return false;
840
841 // if we can expand it to have all bits set, do it
842 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000843 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000844 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
845 DAG.getConstant(Demanded &
846 C->getAPIntValue(),
847 VT));
848 return CombineTo(Op, New);
849 }
850
Nate Begemande996292006-02-03 22:24:05 +0000851 break;
852 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000853 }
854
Nate Begemande996292006-02-03 22:24:05 +0000855 return false;
856}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000857
Dan Gohman97121ba2009-04-08 00:15:30 +0000858/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
859/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
860/// cast, but it could be generalized for targets with other types of
861/// implicit widening casts.
862bool
863TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
864 unsigned BitWidth,
865 const APInt &Demanded,
866 DebugLoc dl) {
867 assert(Op.getNumOperands() == 2 &&
868 "ShrinkDemandedOp only supports binary operators!");
869 assert(Op.getNode()->getNumValues() == 1 &&
870 "ShrinkDemandedOp only supports nodes with one result!");
871
872 // Don't do this if the node has another user, which may require the
873 // full value.
874 if (!Op.getNode()->hasOneUse())
875 return false;
876
877 // Search for the smallest integer type with free casts to and from
878 // Op's type. For expedience, just check power-of-2 integer types.
879 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
880 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
881 if (!isPowerOf2_32(SmallVTBits))
882 SmallVTBits = NextPowerOf2(SmallVTBits);
883 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000884 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000885 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
886 TLI.isZExtFree(SmallVT, Op.getValueType())) {
887 // We found a type with free casts.
888 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
889 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
890 Op.getNode()->getOperand(0)),
891 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
892 Op.getNode()->getOperand(1)));
893 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
894 return CombineTo(Op, Z);
895 }
896 }
897 return false;
898}
899
Nate Begeman368e18d2006-02-16 21:11:51 +0000900/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
901/// DemandedMask bits of the result of Op are ever used downstream. If we can
902/// use this information to simplify Op, create a new simplified DAG node and
903/// return true, returning the original and new nodes in Old and New. Otherwise,
904/// analyze the expression and return a mask of KnownOne and KnownZero bits for
905/// the expression (used to simplify the caller). The KnownZero/One bits may
906/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000907bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000908 const APInt &DemandedMask,
909 APInt &KnownZero,
910 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000911 TargetLoweringOpt &TLO,
912 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000913 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000914 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000915 "Mask size mismatches value type size!");
916 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000917 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000918
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000919 // Don't know anything.
920 KnownZero = KnownOne = APInt(BitWidth, 0);
921
Nate Begeman368e18d2006-02-16 21:11:51 +0000922 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000923 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000924 if (Depth != 0) {
925 // If not at the root, Just compute the KnownZero/KnownOne bits to
926 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000927 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000928 return false;
929 }
930 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000931 // just set the NewMask to all bits.
932 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000933 } else if (DemandedMask == 0) {
934 // Not demanding any bits from Op.
935 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000936 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000937 return false;
938 } else if (Depth == 6) { // Limit search depth.
939 return false;
940 }
941
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000942 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000943 switch (Op.getOpcode()) {
944 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000945 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000946 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
947 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000948 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000949 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000950 // If the RHS is a constant, check to see if the LHS would be zero without
951 // using the bits from the RHS. Below, we use knowledge about the RHS to
952 // simplify the LHS, here we're using information from the LHS to simplify
953 // the RHS.
954 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000955 APInt LHSZero, LHSOne;
956 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000957 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000958 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000959 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000960 return TLO.CombineTo(Op, Op.getOperand(0));
961 // If any of the set bits in the RHS are known zero on the LHS, shrink
962 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000963 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000964 return true;
965 }
966
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000967 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000968 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000969 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000970 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000971 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000972 KnownZero2, KnownOne2, TLO, Depth+1))
973 return true;
974 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
975
976 // If all of the demanded bits are known one on one side, return the other.
977 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000978 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000979 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000980 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000981 return TLO.CombineTo(Op, Op.getOperand(1));
982 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000983 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000984 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
985 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000986 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000987 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000988 // If the operation can be done in a smaller type, do so.
989 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
990 return true;
991
Nate Begeman368e18d2006-02-16 21:11:51 +0000992 // Output known-1 bits are only known if set in both the LHS & RHS.
993 KnownOne &= KnownOne2;
994 // Output known-0 are known to be clear if zero in either the LHS | RHS.
995 KnownZero |= KnownZero2;
996 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000997 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000998 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000999 KnownOne, TLO, Depth+1))
1000 return true;
1001 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001002 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001003 KnownZero2, KnownOne2, TLO, Depth+1))
1004 return true;
1005 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1006
1007 // If all of the demanded bits are known zero on one side, return the other.
1008 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001009 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001010 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001011 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001012 return TLO.CombineTo(Op, Op.getOperand(1));
1013 // If all of the potentially set bits on one side are known to be set on
1014 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001015 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001016 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001017 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001018 return TLO.CombineTo(Op, Op.getOperand(1));
1019 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001020 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001021 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001022 // If the operation can be done in a smaller type, do so.
1023 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1024 return true;
1025
Nate Begeman368e18d2006-02-16 21:11:51 +00001026 // Output known-0 bits are only known if clear in both the LHS & RHS.
1027 KnownZero &= KnownZero2;
1028 // Output known-1 are known to be set if set in either the LHS | RHS.
1029 KnownOne |= KnownOne2;
1030 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001031 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001032 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001033 KnownOne, TLO, Depth+1))
1034 return true;
1035 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001036 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001037 KnownOne2, TLO, Depth+1))
1038 return true;
1039 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1040
1041 // If all of the demanded bits are known zero on one side, return the other.
1042 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001043 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001044 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001045 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001046 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001047 // If the operation can be done in a smaller type, do so.
1048 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1049 return true;
1050
Chris Lattner3687c1a2006-11-27 21:50:02 +00001051 // If all of the unknown bits are known to be zero on one side or the other
1052 // (but not both) turn this into an *inclusive* or.
1053 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001054 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001055 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001056 Op.getOperand(0),
1057 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001058
1059 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1060 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1061 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1062 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1063
Nate Begeman368e18d2006-02-16 21:11:51 +00001064 // If all of the demanded bits on one side are known, and all of the set
1065 // bits on that side are also known to be set on the other side, turn this
1066 // into an AND, as we know the bits will be cleared.
1067 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001068 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001069 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001070 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001071 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001072 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1073 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001074 }
1075 }
1076
1077 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001078 // for XOR, we prefer to force bits to 1 if they will make a -1.
1079 // if we can't force bits, try to shrink constant
1080 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1081 APInt Expanded = C->getAPIntValue() | (~NewMask);
1082 // if we can expand it to have all bits set, do it
1083 if (Expanded.isAllOnesValue()) {
1084 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001085 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001086 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001087 TLO.DAG.getConstant(Expanded, VT));
1088 return TLO.CombineTo(Op, New);
1089 }
1090 // if it already has all the bits set, nothing to change
1091 // but don't shrink either!
1092 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1093 return true;
1094 }
1095 }
1096
Nate Begeman368e18d2006-02-16 21:11:51 +00001097 KnownZero = KnownZeroOut;
1098 KnownOne = KnownOneOut;
1099 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001100 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001101 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001102 KnownOne, TLO, Depth+1))
1103 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001104 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001105 KnownOne2, TLO, Depth+1))
1106 return true;
1107 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1108 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1109
1110 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001111 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001112 return true;
1113
1114 // Only known if known in both the LHS and RHS.
1115 KnownOne &= KnownOne2;
1116 KnownZero &= KnownZero2;
1117 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001118 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001119 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001120 KnownOne, TLO, Depth+1))
1121 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001122 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001123 KnownOne2, TLO, Depth+1))
1124 return true;
1125 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1126 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1127
1128 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001129 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001130 return true;
1131
1132 // Only known if known in both the LHS and RHS.
1133 KnownOne &= KnownOne2;
1134 KnownZero &= KnownZero2;
1135 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001136 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001137 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001138 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001139 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001140
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001141 // If the shift count is an invalid immediate, don't do anything.
1142 if (ShAmt >= BitWidth)
1143 break;
1144
Chris Lattner895c4ab2007-04-17 21:14:16 +00001145 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1146 // single shift. We can do this if the bottom bits (which are shifted
1147 // out) are never demanded.
1148 if (InOp.getOpcode() == ISD::SRL &&
1149 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001150 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001151 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001152 unsigned Opc = ISD::SHL;
1153 int Diff = ShAmt-C1;
1154 if (Diff < 0) {
1155 Diff = -Diff;
1156 Opc = ISD::SRL;
1157 }
1158
Dan Gohman475871a2008-07-27 21:46:04 +00001159 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001160 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001161 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001162 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001163 InOp.getOperand(0), NewSA));
1164 }
1165 }
1166
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001167 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001168 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001169 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001170 KnownZero <<= SA->getZExtValue();
1171 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001172 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001173 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001174 }
1175 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001176 case ISD::SRL:
1177 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001178 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001179 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001180 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001181 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001182
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001183 // If the shift count is an invalid immediate, don't do anything.
1184 if (ShAmt >= BitWidth)
1185 break;
1186
Chris Lattner895c4ab2007-04-17 21:14:16 +00001187 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1188 // single shift. We can do this if the top bits (which are shifted out)
1189 // are never demanded.
1190 if (InOp.getOpcode() == ISD::SHL &&
1191 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001192 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001193 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001194 unsigned Opc = ISD::SRL;
1195 int Diff = ShAmt-C1;
1196 if (Diff < 0) {
1197 Diff = -Diff;
1198 Opc = ISD::SHL;
1199 }
1200
Dan Gohman475871a2008-07-27 21:46:04 +00001201 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001202 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001203 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001204 InOp.getOperand(0), NewSA));
1205 }
1206 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001207
1208 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001209 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001210 KnownZero, KnownOne, TLO, Depth+1))
1211 return true;
1212 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001213 KnownZero = KnownZero.lshr(ShAmt);
1214 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001215
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001216 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001217 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001218 }
1219 break;
1220 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001221 // If this is an arithmetic shift right and only the low-bit is set, we can
1222 // always convert this into a logical shr, even if the shift amount is
1223 // variable. The low bit of the shift cannot be an input sign bit unless
1224 // the shift amount is >= the size of the datatype, which is undefined.
1225 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001226 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001227 Op.getOperand(0), Op.getOperand(1)));
1228
Nate Begeman368e18d2006-02-16 21:11:51 +00001229 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001230 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001231 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001232
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001233 // If the shift count is an invalid immediate, don't do anything.
1234 if (ShAmt >= BitWidth)
1235 break;
1236
1237 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001238
1239 // If any of the demanded bits are produced by the sign extension, we also
1240 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001241 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1242 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001243 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001244
1245 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001246 KnownZero, KnownOne, TLO, Depth+1))
1247 return true;
1248 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001249 KnownZero = KnownZero.lshr(ShAmt);
1250 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001251
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001252 // Handle the sign bit, adjusted to where it is now in the mask.
1253 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001254
1255 // If the input sign bit is known to be zero, or if none of the top bits
1256 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001257 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001258 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1259 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001260 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001261 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001262 KnownOne |= HighBits;
1263 }
1264 }
1265 break;
1266 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001267 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001268
Chris Lattnerec665152006-02-26 23:36:02 +00001269 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001270 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001271 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001272 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001273 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001274
Chris Lattnerec665152006-02-26 23:36:02 +00001275 // If none of the extended bits are demanded, eliminate the sextinreg.
1276 if (NewBits == 0)
1277 return TLO.CombineTo(Op, Op.getOperand(0));
1278
Duncan Sands83ec4b62008-06-06 12:08:01 +00001279 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001280 InSignBit.zext(BitWidth);
1281 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001282 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001283 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001284
Chris Lattnerec665152006-02-26 23:36:02 +00001285 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001286 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001287 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001288
1289 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1290 KnownZero, KnownOne, TLO, Depth+1))
1291 return true;
1292 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1293
1294 // If the sign bit of the input is known set or clear, then we know the
1295 // top bits of the result.
1296
Chris Lattnerec665152006-02-26 23:36:02 +00001297 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001298 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001299 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001300 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001301
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001302 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001303 KnownOne |= NewBits;
1304 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001305 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001306 KnownZero &= ~NewBits;
1307 KnownOne &= ~NewBits;
1308 }
1309 break;
1310 }
Chris Lattnerec665152006-02-26 23:36:02 +00001311 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001312 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1313 APInt InMask = NewMask;
1314 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001315
1316 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001317 APInt NewBits =
1318 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1319 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001320 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001321 Op.getValueType(),
1322 Op.getOperand(0)));
1323
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001324 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001325 KnownZero, KnownOne, TLO, Depth+1))
1326 return true;
1327 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001328 KnownZero.zext(BitWidth);
1329 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001330 KnownZero |= NewBits;
1331 break;
1332 }
1333 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001334 EVT InVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001335 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001336 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001337 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001338 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001339
1340 // If none of the top bits are demanded, convert this into an any_extend.
1341 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001342 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1343 Op.getValueType(),
1344 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001345
1346 // Since some of the sign extended bits are demanded, we know that the sign
1347 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001348 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001349 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001350 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001351
1352 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1353 KnownOne, TLO, Depth+1))
1354 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001355 KnownZero.zext(BitWidth);
1356 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001357
1358 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001359 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001360 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001361 Op.getValueType(),
1362 Op.getOperand(0)));
1363
1364 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001365 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001366 KnownOne |= NewBits;
1367 KnownZero &= ~NewBits;
1368 } else { // Otherwise, top bits aren't known.
1369 KnownOne &= ~NewBits;
1370 KnownZero &= ~NewBits;
1371 }
1372 break;
1373 }
1374 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001375 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1376 APInt InMask = NewMask;
1377 InMask.trunc(OperandBitWidth);
1378 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001379 KnownZero, KnownOne, TLO, Depth+1))
1380 return true;
1381 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001382 KnownZero.zext(BitWidth);
1383 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001384 break;
1385 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001386 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001387 // Simplify the input, using demanded bit information, and compute the known
1388 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001389 APInt TruncMask = NewMask;
1390 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1391 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001392 KnownZero, KnownOne, TLO, Depth+1))
1393 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001394 KnownZero.trunc(BitWidth);
1395 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001396
1397 // If the input is only used by this truncate, see if we can shrink it based
1398 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001399 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001400 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001401 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001402 switch (In.getOpcode()) {
1403 default: break;
1404 case ISD::SRL:
1405 // Shrink SRL by a constant if none of the high bits shifted in are
1406 // demanded.
1407 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001408 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1409 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001410 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001411 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001412
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001413 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001414 // None of the shifted in bits are needed. Add a truncate of the
1415 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001416 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001417 Op.getValueType(),
1418 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001419 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1420 Op.getValueType(),
1421 NewTrunc,
1422 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001423 }
1424 }
1425 break;
1426 }
1427 }
1428
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001429 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001430 break;
1431 }
Chris Lattnerec665152006-02-26 23:36:02 +00001432 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001433 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001434 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001435 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001436 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001437 KnownZero, KnownOne, TLO, Depth+1))
1438 return true;
1439 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001440 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001441 break;
1442 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001443 case ISD::BIT_CONVERT:
1444#if 0
1445 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1446 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001447 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001448 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1449 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001450 // Only do this xform if FGETSIGN is valid or if before legalize.
1451 if (!TLO.AfterLegalize ||
1452 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1453 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1454 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001455 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001456 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001457 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001458 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001459 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1460 Sign, ShAmt));
1461 }
1462 }
1463#endif
1464 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001465 case ISD::ADD:
1466 case ISD::MUL:
1467 case ISD::SUB: {
1468 // Add, Sub, and Mul don't demand any bits in positions beyond that
1469 // of the highest bit demanded of them.
1470 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1471 BitWidth - NewMask.countLeadingZeros());
1472 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1473 KnownOne2, TLO, Depth+1))
1474 return true;
1475 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1476 KnownOne2, TLO, Depth+1))
1477 return true;
1478 // See if the operation should be performed at a smaller bit width.
1479 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1480 return true;
1481 }
1482 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001483 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001484 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001485 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001486 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001487 }
Chris Lattnerec665152006-02-26 23:36:02 +00001488
1489 // If we know the value of all of the demanded bits, return this as a
1490 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001491 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001492 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1493
Nate Begeman368e18d2006-02-16 21:11:51 +00001494 return false;
1495}
1496
Nate Begeman368e18d2006-02-16 21:11:51 +00001497/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1498/// in Mask are known to be either zero or one and return them in the
1499/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001500void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001501 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001502 APInt &KnownZero,
1503 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001504 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001505 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001506 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1507 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1508 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1509 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001510 "Should use MaskedValueIsZero if you don't know whether Op"
1511 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001512 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001513}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001514
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001515/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1516/// targets that want to expose additional information about sign bits to the
1517/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001518unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001519 unsigned Depth) const {
1520 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1521 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1522 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1523 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1524 "Should use ComputeNumSignBits if you don't know whether Op"
1525 " is a target node!");
1526 return 1;
1527}
1528
Dan Gohman97d11632009-02-15 23:59:32 +00001529/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1530/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1531/// determine which bit is set.
1532///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001533static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001534 // A left-shift of a constant one will have exactly one bit set, because
1535 // shifting the bit off the end is undefined.
1536 if (Val.getOpcode() == ISD::SHL)
1537 if (ConstantSDNode *C =
1538 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1539 if (C->getAPIntValue() == 1)
1540 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001541
Dan Gohman97d11632009-02-15 23:59:32 +00001542 // Similarly, a right-shift of a constant sign-bit will have exactly
1543 // one bit set.
1544 if (Val.getOpcode() == ISD::SRL)
1545 if (ConstantSDNode *C =
1546 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1547 if (C->getAPIntValue().isSignBit())
1548 return true;
1549
1550 // More could be done here, though the above checks are enough
1551 // to handle some common cases.
1552
1553 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001554 EVT OpVT = Val.getValueType();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001555 unsigned BitWidth = OpVT.getSizeInBits();
1556 APInt Mask = APInt::getAllOnesValue(BitWidth);
1557 APInt KnownZero, KnownOne;
1558 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001559 return (KnownZero.countPopulation() == BitWidth - 1) &&
1560 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001561}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001562
Evan Chengfa1eb272007-02-08 22:13:59 +00001563/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001564/// and cc. If it is unable to simplify it, return a null SDValue.
1565SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001566TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001567 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001568 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001569 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001570 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001571
1572 // These setcc operations always fold.
1573 switch (Cond) {
1574 default: break;
1575 case ISD::SETFALSE:
1576 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1577 case ISD::SETTRUE:
1578 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1579 }
1580
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001581 if (isa<ConstantSDNode>(N0.getNode())) {
1582 // Ensure that the constant occurs on the RHS, and fold constant
1583 // comparisons.
1584 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1585 }
1586
Gabor Greifba36cb52008-08-28 21:40:38 +00001587 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001588 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001589
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001590 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1591 // equality comparison, then we're just comparing whether X itself is
1592 // zero.
1593 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1594 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1595 N0.getOperand(1).getOpcode() == ISD::Constant) {
1596 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1597 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1598 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1599 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1600 // (srl (ctlz x), 5) == 0 -> X != 0
1601 // (srl (ctlz x), 5) != 1 -> X != 0
1602 Cond = ISD::SETNE;
1603 } else {
1604 // (srl (ctlz x), 5) != 0 -> X == 0
1605 // (srl (ctlz x), 5) == 1 -> X == 0
1606 Cond = ISD::SETEQ;
1607 }
1608 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1609 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1610 Zero, Cond);
1611 }
1612 }
1613
1614 // If the LHS is '(and load, const)', the RHS is 0,
1615 // the test is for equality or unsigned, and all 1 bits of the const are
1616 // in the same partial word, see if we can shorten the load.
1617 if (DCI.isBeforeLegalize() &&
1618 N0.getOpcode() == ISD::AND && C1 == 0 &&
1619 N0.getNode()->hasOneUse() &&
1620 isa<LoadSDNode>(N0.getOperand(0)) &&
1621 N0.getOperand(0).getNode()->hasOneUse() &&
1622 isa<ConstantSDNode>(N0.getOperand(1))) {
1623 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
1624 uint64_t bestMask = 0;
1625 unsigned bestWidth = 0, bestOffset = 0;
1626 if (!Lod->isVolatile() && Lod->isUnindexed() &&
1627 // FIXME: This uses getZExtValue() below so it only works on i64 and
1628 // below.
1629 N0.getValueType().getSizeInBits() <= 64) {
1630 unsigned origWidth = N0.getValueType().getSizeInBits();
1631 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1632 // 8 bits, but have to be careful...
1633 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1634 origWidth = Lod->getMemoryVT().getSizeInBits();
1635 uint64_t Mask =cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1636 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1637 uint64_t newMask = (1ULL << width) - 1;
1638 for (unsigned offset=0; offset<origWidth/width; offset++) {
1639 if ((newMask & Mask) == Mask) {
1640 if (!TD->isLittleEndian())
1641 bestOffset = (origWidth/width - offset - 1) * (width/8);
1642 else
1643 bestOffset = (uint64_t)offset * (width/8);
1644 bestMask = Mask >> (offset * (width/8) * 8);
1645 bestWidth = width;
1646 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001647 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001648 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001649 }
1650 }
1651 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001652 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001653 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001654 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001655 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001656 SDValue Ptr = Lod->getBasePtr();
1657 if (bestOffset != 0)
1658 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1659 DAG.getConstant(bestOffset, PtrType));
1660 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1661 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1662 Lod->getSrcValue(),
1663 Lod->getSrcValueOffset() + bestOffset,
1664 false, NewAlign);
1665 return DAG.getSetCC(dl, VT,
1666 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
1667 DAG.getConstant(bestMask, newVT)),
1668 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001669 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001670 }
1671 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001672
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001673 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1674 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1675 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1676
1677 // If the comparison constant has bits in the upper part, the
1678 // zero-extended value could never match.
1679 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1680 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001681 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001682 case ISD::SETUGT:
1683 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001684 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001685 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001686 case ISD::SETULE:
1687 case ISD::SETNE: return DAG.getConstant(1, VT);
1688 case ISD::SETGT:
1689 case ISD::SETGE:
1690 // True if the sign bit of C1 is set.
1691 return DAG.getConstant(C1.isNegative(), VT);
1692 case ISD::SETLT:
1693 case ISD::SETLE:
1694 // True if the sign bit of C1 isn't set.
1695 return DAG.getConstant(C1.isNonNegative(), VT);
1696 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001697 break;
1698 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001699 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001700
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001701 // Otherwise, we can perform the comparison with the low bits.
1702 switch (Cond) {
1703 case ISD::SETEQ:
1704 case ISD::SETNE:
1705 case ISD::SETUGT:
1706 case ISD::SETUGE:
1707 case ISD::SETULT:
1708 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001709 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001710 if (DCI.isBeforeLegalizeOps() ||
1711 (isOperationLegal(ISD::SETCC, newVT) &&
1712 getCondCodeAction(Cond, newVT)==Legal))
1713 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1714 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1715 Cond);
1716 break;
1717 }
1718 default:
1719 break; // todo, be more careful with signed comparisons
1720 }
1721 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1722 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001723 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001724 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001725 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001726 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1727
1728 // If the extended part has any inconsistent bits, it cannot ever
1729 // compare equal. In other words, they have to be all ones or all
1730 // zeros.
1731 APInt ExtBits =
1732 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1733 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1734 return DAG.getConstant(Cond == ISD::SETNE, VT);
1735
1736 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001737 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001738 if (Op0Ty == ExtSrcTy) {
1739 ZextOp = N0.getOperand(0);
1740 } else {
1741 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1742 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1743 DAG.getConstant(Imm, Op0Ty));
1744 }
1745 if (!DCI.isCalledByLegalizer())
1746 DCI.AddToWorklist(ZextOp.getNode());
1747 // Otherwise, make this a use of a zext.
1748 return DAG.getSetCC(dl, VT, ZextOp,
1749 DAG.getConstant(C1 & APInt::getLowBitsSet(
1750 ExtDstTyBits,
1751 ExtSrcTyBits),
1752 ExtDstTy),
1753 Cond);
1754 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1755 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1756
1757 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1758 if (N0.getOpcode() == ISD::SETCC) {
1759 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
1760 if (TrueWhenTrue)
1761 return N0;
Evan Chengfa1eb272007-02-08 22:13:59 +00001762
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001763 // Invert the condition.
1764 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1765 CC = ISD::getSetCCInverse(CC,
1766 N0.getOperand(0).getValueType().isInteger());
1767 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001768 }
1769
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001770 if ((N0.getOpcode() == ISD::XOR ||
1771 (N0.getOpcode() == ISD::AND &&
1772 N0.getOperand(0).getOpcode() == ISD::XOR &&
1773 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1774 isa<ConstantSDNode>(N0.getOperand(1)) &&
1775 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1776 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1777 // can only do this if the top bits are known zero.
1778 unsigned BitWidth = N0.getValueSizeInBits();
1779 if (DAG.MaskedValueIsZero(N0,
1780 APInt::getHighBitsSet(BitWidth,
1781 BitWidth-1))) {
1782 // Okay, get the un-inverted input value.
1783 SDValue Val;
1784 if (N0.getOpcode() == ISD::XOR)
1785 Val = N0.getOperand(0);
1786 else {
1787 assert(N0.getOpcode() == ISD::AND &&
1788 N0.getOperand(0).getOpcode() == ISD::XOR);
1789 // ((X^1)&1)^1 -> X & 1
1790 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1791 N0.getOperand(0).getOperand(0),
1792 N0.getOperand(1));
1793 }
1794 return DAG.getSetCC(dl, VT, Val, N1,
1795 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1796 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001797 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001798 }
1799
1800 APInt MinVal, MaxVal;
1801 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1802 if (ISD::isSignedIntSetCC(Cond)) {
1803 MinVal = APInt::getSignedMinValue(OperandBitSize);
1804 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1805 } else {
1806 MinVal = APInt::getMinValue(OperandBitSize);
1807 MaxVal = APInt::getMaxValue(OperandBitSize);
1808 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001809
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001810 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1811 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1812 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1813 // X >= C0 --> X > (C0-1)
1814 return DAG.getSetCC(dl, VT, N0,
1815 DAG.getConstant(C1-1, N1.getValueType()),
1816 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1817 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001818
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001819 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1820 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1821 // X <= C0 --> X < (C0+1)
1822 return DAG.getSetCC(dl, VT, N0,
1823 DAG.getConstant(C1+1, N1.getValueType()),
1824 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1825 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001826
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001827 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1828 return DAG.getConstant(0, VT); // X < MIN --> false
1829 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1830 return DAG.getConstant(1, VT); // X >= MIN --> true
1831 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1832 return DAG.getConstant(0, VT); // X > MAX --> false
1833 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1834 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001835
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001836 // Canonicalize setgt X, Min --> setne X, Min
1837 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1838 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1839 // Canonicalize setlt X, Max --> setne X, Max
1840 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1841 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001842
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001843 // If we have setult X, 1, turn it into seteq X, 0
1844 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1845 return DAG.getSetCC(dl, VT, N0,
1846 DAG.getConstant(MinVal, N0.getValueType()),
1847 ISD::SETEQ);
1848 // If we have setugt X, Max-1, turn it into seteq X, Max
1849 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1850 return DAG.getSetCC(dl, VT, N0,
1851 DAG.getConstant(MaxVal, N0.getValueType()),
1852 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001853
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001854 // If we have "setcc X, C0", check to see if we can shrink the immediate
1855 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001856
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001857 // SETUGT X, SINTMAX -> SETLT X, 0
1858 if (Cond == ISD::SETUGT &&
1859 C1 == APInt::getSignedMaxValue(OperandBitSize))
1860 return DAG.getSetCC(dl, VT, N0,
1861 DAG.getConstant(0, N1.getValueType()),
1862 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001863
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001864 // SETULT X, SINTMIN -> SETGT X, -1
1865 if (Cond == ISD::SETULT &&
1866 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1867 SDValue ConstMinusOne =
1868 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1869 N1.getValueType());
1870 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1871 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001872
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001873 // Fold bit comparisons when we can.
1874 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1875 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1876 if (ConstantSDNode *AndRHS =
1877 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001878 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001879 getPointerTy() : getShiftAmountTy();
1880 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1881 // Perform the xform if the AND RHS is a single bit.
1882 if (isPowerOf2_64(AndRHS->getZExtValue())) {
1883 return DAG.getNode(ISD::SRL, dl, VT, N0,
1884 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
1885 ShiftTy));
1886 }
1887 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
1888 // (X & 8) == 8 --> (X & 8) >> 3
1889 // Perform the xform if C1 is a single bit.
1890 if (C1.isPowerOf2()) {
1891 return DAG.getNode(ISD::SRL, dl, VT, N0,
1892 DAG.getConstant(C1.logBase2(), ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001893 }
1894 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001895 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001896 }
1897
Gabor Greifba36cb52008-08-28 21:40:38 +00001898 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001899 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001900 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001901 if (O.getNode()) return O;
1902 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001903 // If the RHS of an FP comparison is a constant, simplify it away in
1904 // some cases.
1905 if (CFP->getValueAPF().isNaN()) {
1906 // If an operand is known to be a nan, we can fold it.
1907 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001908 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001909 case 0: // Known false.
1910 return DAG.getConstant(0, VT);
1911 case 1: // Known true.
1912 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001913 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001914 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001915 }
1916 }
1917
1918 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1919 // constant if knowing that the operand is non-nan is enough. We prefer to
1920 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1921 // materialize 0.0.
1922 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001923 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00001924
1925 // If the condition is not legal, see if we can find an equivalent one
1926 // which is legal.
1927 if (!isCondCodeLegal(Cond, N0.getValueType())) {
1928 // If the comparison was an awkward floating-point == or != and one of
1929 // the comparison operands is infinity or negative infinity, convert the
1930 // condition to a less-awkward <= or >=.
1931 if (CFP->getValueAPF().isInfinity()) {
1932 if (CFP->getValueAPF().isNegative()) {
1933 if (Cond == ISD::SETOEQ &&
1934 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
1935 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1936 if (Cond == ISD::SETUEQ &&
1937 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
1938 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1939 if (Cond == ISD::SETUNE &&
1940 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
1941 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1942 if (Cond == ISD::SETONE &&
1943 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
1944 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1945 } else {
1946 if (Cond == ISD::SETOEQ &&
1947 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
1948 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1949 if (Cond == ISD::SETUEQ &&
1950 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
1951 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1952 if (Cond == ISD::SETUNE &&
1953 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
1954 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1955 if (Cond == ISD::SETONE &&
1956 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
1957 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1958 }
1959 }
1960 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001961 }
1962
1963 if (N0 == N1) {
1964 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001965 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001966 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1967 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1968 if (UOF == 2) // FP operators that are undefined on NaNs.
1969 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1970 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1971 return DAG.getConstant(UOF, VT);
1972 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1973 // if it is not already.
1974 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1975 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001976 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001977 }
1978
1979 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001980 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001981 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1982 N0.getOpcode() == ISD::XOR) {
1983 // Simplify (X+Y) == (X+Z) --> Y == Z
1984 if (N0.getOpcode() == N1.getOpcode()) {
1985 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001986 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001987 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001988 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001989 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1990 // If X op Y == Y op X, try other combinations.
1991 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001992 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
1993 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001994 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001995 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
1996 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001997 }
1998 }
1999
2000 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2001 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2002 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002003 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002004 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002005 DAG.getConstant(RHSC->getAPIntValue()-
2006 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002007 N0.getValueType()), Cond);
2008 }
2009
2010 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2011 if (N0.getOpcode() == ISD::XOR)
2012 // If we know that all of the inverted bits are zero, don't bother
2013 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002014 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2015 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002016 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002017 DAG.getConstant(LHSR->getAPIntValue() ^
2018 RHSC->getAPIntValue(),
2019 N0.getValueType()),
2020 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002021 }
2022
2023 // Turn (C1-X) == C2 --> X == C1-C2
2024 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002025 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002026 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002027 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002028 DAG.getConstant(SUBC->getAPIntValue() -
2029 RHSC->getAPIntValue(),
2030 N0.getValueType()),
2031 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002032 }
2033 }
2034 }
2035
2036 // Simplify (X+Z) == X --> Z == 0
2037 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002038 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002039 DAG.getConstant(0, N0.getValueType()), Cond);
2040 if (N0.getOperand(1) == N1) {
2041 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002042 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002043 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002044 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002045 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2046 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002047 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002048 N1,
2049 DAG.getConstant(1, getShiftAmountTy()));
2050 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002051 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002052 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002053 }
2054 }
2055 }
2056
2057 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2058 N1.getOpcode() == ISD::XOR) {
2059 // Simplify X == (X+Z) --> Z == 0
2060 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002061 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002062 DAG.getConstant(0, N1.getValueType()), Cond);
2063 } else if (N1.getOperand(1) == N0) {
2064 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002065 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002066 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002067 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002068 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2069 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002070 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002071 DAG.getConstant(1, getShiftAmountTy()));
2072 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002073 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002074 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002075 }
2076 }
2077 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002078
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002079 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002080 // Note that where y is variable and is known to have at most
2081 // one bit set (for example, if it is z&1) we cannot do this;
2082 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002083 if (N0.getOpcode() == ISD::AND)
2084 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002085 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002086 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2087 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002088 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002089 }
2090 }
2091 if (N1.getOpcode() == ISD::AND)
2092 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002093 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002094 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2095 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002096 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002097 }
2098 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002099 }
2100
2101 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002102 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002104 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002105 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002106 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2108 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002109 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002110 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002111 break;
2112 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002114 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002115 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2116 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 Temp = DAG.getNOT(dl, N0, MVT::i1);
2118 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002119 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002120 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002121 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002122 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2123 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 Temp = DAG.getNOT(dl, N1, MVT::i1);
2125 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002126 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002127 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002128 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002129 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2130 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 Temp = DAG.getNOT(dl, N0, MVT::i1);
2132 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002133 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002134 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002135 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002136 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2137 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 Temp = DAG.getNOT(dl, N1, MVT::i1);
2139 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002140 break;
2141 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002143 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002144 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002145 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002146 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002147 }
2148 return N0;
2149 }
2150
2151 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002152 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002153}
2154
Evan Chengad4196b2008-05-12 19:56:52 +00002155/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2156/// node is a GlobalAddress + offset.
2157bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2158 int64_t &Offset) const {
2159 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002160 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2161 GA = GASD->getGlobal();
2162 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002163 return true;
2164 }
2165
2166 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002167 SDValue N1 = N->getOperand(0);
2168 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002169 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002170 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2171 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002172 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002173 return true;
2174 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002175 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002176 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2177 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002178 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002179 return true;
2180 }
2181 }
2182 }
2183 return false;
2184}
2185
2186
Dan Gohman475871a2008-07-27 21:46:04 +00002187SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002188PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2189 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002190 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002191}
2192
Chris Lattnereb8146b2006-02-04 02:13:02 +00002193//===----------------------------------------------------------------------===//
2194// Inline Assembler Implementation Methods
2195//===----------------------------------------------------------------------===//
2196
Chris Lattner4376fea2008-04-27 00:09:47 +00002197
Chris Lattnereb8146b2006-02-04 02:13:02 +00002198TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002199TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002200 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002201 if (Constraint.size() == 1) {
2202 switch (Constraint[0]) {
2203 default: break;
2204 case 'r': return C_RegisterClass;
2205 case 'm': // memory
2206 case 'o': // offsetable
2207 case 'V': // not offsetable
2208 return C_Memory;
2209 case 'i': // Simple Integer or Relocatable Constant
2210 case 'n': // Simple Integer
2211 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002212 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002213 case 'I': // Target registers.
2214 case 'J':
2215 case 'K':
2216 case 'L':
2217 case 'M':
2218 case 'N':
2219 case 'O':
2220 case 'P':
2221 return C_Other;
2222 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002223 }
Chris Lattner065421f2007-03-25 02:18:14 +00002224
2225 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2226 Constraint[Constraint.size()-1] == '}')
2227 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002228 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002229}
2230
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002231/// LowerXConstraint - try to replace an X constraint, which matches anything,
2232/// with another that has more specific requirements based on the type of the
2233/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002234const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002235 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002236 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002237 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002238 return "f"; // works for many targets
2239 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002240}
2241
Chris Lattner48884cd2007-08-25 00:47:38 +00002242/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2243/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002244void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002245 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002246 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002247 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002248 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002249 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002250 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002251 case 'X': // Allows any operand; labels (basic block) use this.
2252 if (Op.getOpcode() == ISD::BasicBlock) {
2253 Ops.push_back(Op);
2254 return;
2255 }
2256 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002257 case 'i': // Simple Integer or Relocatable Constant
2258 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002259 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002260 // These operands are interested in values of the form (GV+C), where C may
2261 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2262 // is possible and fine if either GV or C are missing.
2263 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2264 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2265
2266 // If we have "(add GV, C)", pull out GV/C
2267 if (Op.getOpcode() == ISD::ADD) {
2268 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2269 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2270 if (C == 0 || GA == 0) {
2271 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2272 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2273 }
2274 if (C == 0 || GA == 0)
2275 C = 0, GA = 0;
2276 }
2277
2278 // If we find a valid operand, map to the TargetXXX version so that the
2279 // value itself doesn't get selected.
2280 if (GA) { // Either &GV or &GV+C
2281 if (ConstraintLetter != 'n') {
2282 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002283 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002284 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2285 Op.getValueType(), Offs));
2286 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002287 }
2288 }
2289 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002290 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002291 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002292 // gcc prints these as sign extended. Sign extend value to 64 bits
2293 // now; without this it would get ZExt'd later in
2294 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2295 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002296 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002297 return;
2298 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002299 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002300 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002301 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002302 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002303}
2304
Chris Lattner4ccb0702006-01-26 20:37:03 +00002305std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002306getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002307 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002308 return std::vector<unsigned>();
2309}
2310
2311
2312std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002313getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002314 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002315 if (Constraint[0] != '{')
2316 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002317 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2318
2319 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002320 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002321
2322 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002323 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2324 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002325 E = RI->regclass_end(); RCI != E; ++RCI) {
2326 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002327
2328 // If none of the the value types for this register class are valid, we
2329 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2330 bool isLegal = false;
2331 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2332 I != E; ++I) {
2333 if (isTypeLegal(*I)) {
2334 isLegal = true;
2335 break;
2336 }
2337 }
2338
2339 if (!isLegal) continue;
2340
Chris Lattner1efa40f2006-02-22 00:56:39 +00002341 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2342 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002343 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002344 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002345 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002346 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002347
Chris Lattner1efa40f2006-02-22 00:56:39 +00002348 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002349}
Evan Cheng30b37b52006-03-13 23:18:16 +00002350
2351//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002352// Constraint Selection.
2353
Chris Lattner6bdcda32008-10-17 16:47:46 +00002354/// isMatchingInputConstraint - Return true of this is an input operand that is
2355/// a matching constraint like "4".
2356bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002357 assert(!ConstraintCode.empty() && "No known constraint!");
2358 return isdigit(ConstraintCode[0]);
2359}
2360
2361/// getMatchedOperand - If this is an input matching constraint, this method
2362/// returns the output operand it matches.
2363unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2364 assert(!ConstraintCode.empty() && "No known constraint!");
2365 return atoi(ConstraintCode.c_str());
2366}
2367
2368
Chris Lattner4376fea2008-04-27 00:09:47 +00002369/// getConstraintGenerality - Return an integer indicating how general CT
2370/// is.
2371static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2372 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002373 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002374 case TargetLowering::C_Other:
2375 case TargetLowering::C_Unknown:
2376 return 0;
2377 case TargetLowering::C_Register:
2378 return 1;
2379 case TargetLowering::C_RegisterClass:
2380 return 2;
2381 case TargetLowering::C_Memory:
2382 return 3;
2383 }
2384}
2385
2386/// ChooseConstraint - If there are multiple different constraints that we
2387/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002388/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002389/// Other -> immediates and magic values
2390/// Register -> one specific register
2391/// RegisterClass -> a group of regs
2392/// Memory -> memory
2393/// Ideally, we would pick the most specific constraint possible: if we have
2394/// something that fits into a register, we would pick it. The problem here
2395/// is that if we have something that could either be in a register or in
2396/// memory that use of the register could cause selection of *other*
2397/// operands to fail: they might only succeed if we pick memory. Because of
2398/// this the heuristic we use is:
2399///
2400/// 1) If there is an 'other' constraint, and if the operand is valid for
2401/// that constraint, use it. This makes us take advantage of 'i'
2402/// constraints when available.
2403/// 2) Otherwise, pick the most general constraint present. This prefers
2404/// 'm' over 'r', for example.
2405///
2406static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002407 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002408 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002409 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2410 unsigned BestIdx = 0;
2411 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2412 int BestGenerality = -1;
2413
2414 // Loop over the options, keeping track of the most general one.
2415 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2416 TargetLowering::ConstraintType CType =
2417 TLI.getConstraintType(OpInfo.Codes[i]);
2418
Chris Lattner5a096902008-04-27 00:37:18 +00002419 // If this is an 'other' constraint, see if the operand is valid for it.
2420 // For example, on X86 we might have an 'rI' constraint. If the operand
2421 // is an integer in the range [0..31] we want to use I (saving a load
2422 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002423 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002424 assert(OpInfo.Codes[i].size() == 1 &&
2425 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002426 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002427 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002428 ResultOps, *DAG);
2429 if (!ResultOps.empty()) {
2430 BestType = CType;
2431 BestIdx = i;
2432 break;
2433 }
2434 }
2435
Chris Lattner4376fea2008-04-27 00:09:47 +00002436 // This constraint letter is more general than the previous one, use it.
2437 int Generality = getConstraintGenerality(CType);
2438 if (Generality > BestGenerality) {
2439 BestType = CType;
2440 BestIdx = i;
2441 BestGenerality = Generality;
2442 }
2443 }
2444
2445 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2446 OpInfo.ConstraintType = BestType;
2447}
2448
2449/// ComputeConstraintToUse - Determines the constraint code and constraint
2450/// type to use for the specific AsmOperandInfo, setting
2451/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002452void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002453 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002454 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002455 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002456 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2457
2458 // Single-letter constraints ('r') are very common.
2459 if (OpInfo.Codes.size() == 1) {
2460 OpInfo.ConstraintCode = OpInfo.Codes[0];
2461 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2462 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002463 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002464 }
2465
2466 // 'X' matches anything.
2467 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2468 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002469 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002470 // the result, which is not what we want to look at; leave them alone.
2471 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002472 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2473 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002474 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002475 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002476
2477 // Otherwise, try to resolve it to something we know about by looking at
2478 // the actual operand type.
2479 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2480 OpInfo.ConstraintCode = Repl;
2481 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2482 }
2483 }
2484}
2485
2486//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002487// Loop Strength Reduction hooks
2488//===----------------------------------------------------------------------===//
2489
Chris Lattner1436bb62007-03-30 23:14:50 +00002490/// isLegalAddressingMode - Return true if the addressing mode represented
2491/// by AM is legal for this target, for a load/store of the specified type.
2492bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2493 const Type *Ty) const {
2494 // The default implementation of this implements a conservative RISCy, r+r and
2495 // r+i addr mode.
2496
2497 // Allows a sign-extended 16-bit immediate field.
2498 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2499 return false;
2500
2501 // No global is ever allowed as a base.
2502 if (AM.BaseGV)
2503 return false;
2504
2505 // Only support r+r,
2506 switch (AM.Scale) {
2507 case 0: // "r+i" or just "i", depending on HasBaseReg.
2508 break;
2509 case 1:
2510 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2511 return false;
2512 // Otherwise we have r+r or r+i.
2513 break;
2514 case 2:
2515 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2516 return false;
2517 // Allow 2*r as r+r.
2518 break;
2519 }
2520
2521 return true;
2522}
2523
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002524/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2525/// return a DAG expression to select that will generate the same value by
2526/// multiplying by a magic number. See:
2527/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002528SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2529 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002530 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002531 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002532
2533 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002534 // FIXME: We should be more aggressive here.
2535 if (!isTypeLegal(VT))
2536 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002537
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002538 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002539 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002540
2541 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002542 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002543 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002544 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002545 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002546 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002547 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002548 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002549 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002550 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002551 else
Dan Gohman475871a2008-07-27 21:46:04 +00002552 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002553 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002554 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002555 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002556 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002557 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002558 }
2559 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002560 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002561 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002562 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002563 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002564 }
2565 // Shift right algebraic if shift value is nonzero
2566 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002567 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002568 DAG.getConstant(magics.s, getShiftAmountTy()));
2569 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002570 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002571 }
2572 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002573 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002574 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002575 getShiftAmountTy()));
2576 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002577 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002578 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002579}
2580
2581/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2582/// return a DAG expression to select that will generate the same value by
2583/// multiplying by a magic number. See:
2584/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002585SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2586 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002587 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002588 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002589
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002590 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002591 // FIXME: We should be more aggressive here.
2592 if (!isTypeLegal(VT))
2593 return SDValue();
2594
2595 // FIXME: We should use a narrower constant when the upper
2596 // bits are known to be zero.
2597 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002598 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002599
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002600 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002601 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002602 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002603 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002604 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002605 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002606 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002607 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002608 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002609 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002610 else
Dan Gohman475871a2008-07-27 21:46:04 +00002611 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002612 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002613 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002614
2615 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002616 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2617 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002618 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002619 DAG.getConstant(magics.s, getShiftAmountTy()));
2620 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002621 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002622 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002623 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002624 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002625 DAG.getConstant(1, getShiftAmountTy()));
2626 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002627 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002628 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002629 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002630 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002631 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002632 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2633 }
2634}