blob: a976626b78d5b97df65b1be5eb41bf2c0842b1ee [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00009//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner61b08f12004-02-10 21:18:55 +000031#include "llvm/Target/MRegisterInfo.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000032#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000033#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/DepthFirstIterator.h"
35#include "llvm/ADT/STLExtras.h"
Chris Lattner6fcd8d82004-10-25 18:44:14 +000036#include "llvm/Config/alloca.h"
Chris Lattner657b4d12005-08-24 00:09:33 +000037#include <algorithm>
Chris Lattner49a5aaa2004-01-30 22:08:53 +000038using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000039
Chris Lattner5d8925c2006-08-27 22:30:17 +000040static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
Chris Lattnerbc40e892003-01-13 20:01:16 +000041
Chris Lattnerdacceef2006-01-04 05:40:30 +000042void LiveVariables::VarInfo::dump() const {
Bill Wendlingbcd24982006-12-07 20:28:15 +000043 cerr << "Register Defined by: ";
Chris Lattnerdacceef2006-01-04 05:40:30 +000044 if (DefInst)
Bill Wendlingbcd24982006-12-07 20:28:15 +000045 cerr << *DefInst;
Chris Lattnerdacceef2006-01-04 05:40:30 +000046 else
Bill Wendlingbcd24982006-12-07 20:28:15 +000047 cerr << "<null>\n";
48 cerr << " Alive in blocks: ";
Chris Lattnerdacceef2006-01-04 05:40:30 +000049 for (unsigned i = 0, e = AliveBlocks.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000050 if (AliveBlocks[i]) cerr << i << ", ";
51 cerr << "\n Killed by:";
Chris Lattnerdacceef2006-01-04 05:40:30 +000052 if (Kills.empty())
Bill Wendlingbcd24982006-12-07 20:28:15 +000053 cerr << " No instructions.\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000054 else {
55 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000056 cerr << "\n #" << i << ": " << *Kills[i];
57 cerr << "\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000058 }
59}
60
Chris Lattnerfb2cb692003-05-12 14:24:00 +000061LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Chris Lattneref09c632004-01-31 21:27:19 +000062 assert(MRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000063 "getVarInfo: not a virtual register!");
64 RegIdx -= MRegisterInfo::FirstVirtualRegister;
65 if (RegIdx >= VirtRegInfo.size()) {
66 if (RegIdx >= 2*VirtRegInfo.size())
67 VirtRegInfo.resize(RegIdx*2);
68 else
69 VirtRegInfo.resize(2*VirtRegInfo.size());
70 }
71 return VirtRegInfo[RegIdx];
72}
73
Chris Lattner657b4d12005-08-24 00:09:33 +000074bool LiveVariables::KillsRegister(MachineInstr *MI, unsigned Reg) const {
Evan Chenga6c4c1e2006-11-15 20:51:59 +000075 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
76 MachineOperand &MO = MI->getOperand(i);
77 if (MO.isReg() && MO.isKill()) {
Evan Chengb371f452007-02-19 21:49:54 +000078 if (RegInfo->regsOverlap(Reg, MO.getReg()))
Evan Chenga6c4c1e2006-11-15 20:51:59 +000079 return true;
80 }
81 }
82 return false;
Chris Lattner657b4d12005-08-24 00:09:33 +000083}
84
85bool LiveVariables::RegisterDefIsDead(MachineInstr *MI, unsigned Reg) const {
Evan Chenga6c4c1e2006-11-15 20:51:59 +000086 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
87 MachineOperand &MO = MI->getOperand(i);
88 if (MO.isReg() && MO.isDead())
Evan Chengb371f452007-02-19 21:49:54 +000089 if (RegInfo->regsOverlap(Reg, MO.getReg()))
Evan Chenga6c4c1e2006-11-15 20:51:59 +000090 return true;
91 }
92 return false;
93}
94
95bool LiveVariables::ModifiesRegister(MachineInstr *MI, unsigned Reg) const {
96 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
97 MachineOperand &MO = MI->getOperand(i);
98 if (MO.isReg() && MO.isDef()) {
Evan Chengb371f452007-02-19 21:49:54 +000099 if (RegInfo->regsOverlap(Reg, MO.getReg()))
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000100 return true;
101 }
102 }
103 return false;
Chris Lattner657b4d12005-08-24 00:09:33 +0000104}
Chris Lattnerfb2cb692003-05-12 14:24:00 +0000105
Chris Lattnerbc40e892003-01-13 20:01:16 +0000106void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Misha Brukman09ba9062004-06-24 21:31:16 +0000107 MachineBasicBlock *MBB) {
Chris Lattner8ba97712004-07-01 04:29:47 +0000108 unsigned BBNum = MBB->getNumber();
Chris Lattnerbc40e892003-01-13 20:01:16 +0000109
110 // Check to see if this basic block is one of the killing blocks. If so,
111 // remove it...
112 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000113 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000114 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
115 break;
116 }
117
Chris Lattner73d4adf2004-07-19 06:26:50 +0000118 if (MBB == VRInfo.DefInst->getParent()) return; // Terminate recursion
Chris Lattnerbc40e892003-01-13 20:01:16 +0000119
120 if (VRInfo.AliveBlocks.size() <= BBNum)
121 VRInfo.AliveBlocks.resize(BBNum+1); // Make space...
122
123 if (VRInfo.AliveBlocks[BBNum])
124 return; // We already know the block is live
125
126 // Mark the variable known alive in this bb
127 VRInfo.AliveBlocks[BBNum] = true;
128
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000129 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
130 E = MBB->pred_end(); PI != E; ++PI)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000131 MarkVirtRegAliveInBlock(VRInfo, *PI);
132}
133
134void LiveVariables::HandleVirtRegUse(VarInfo &VRInfo, MachineBasicBlock *MBB,
Misha Brukman09ba9062004-06-24 21:31:16 +0000135 MachineInstr *MI) {
Alkis Evlogimenos2e58a412004-09-01 22:34:52 +0000136 assert(VRInfo.DefInst && "Register use before def!");
137
Chris Lattnerbc40e892003-01-13 20:01:16 +0000138 // Check to see if this basic block is already a kill block...
Chris Lattner74de8b12004-07-19 07:04:55 +0000139 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000140 // Yes, this register is killed in this basic block already. Increase the
141 // live range by updating the kill instruction.
Chris Lattner74de8b12004-07-19 07:04:55 +0000142 VRInfo.Kills.back() = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000143 return;
144 }
145
146#ifndef NDEBUG
147 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000148 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000149#endif
150
Misha Brukmanedf128a2005-04-21 22:36:52 +0000151 assert(MBB != VRInfo.DefInst->getParent() &&
Chris Lattner73d4adf2004-07-19 06:26:50 +0000152 "Should have kill for defblock!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000153
154 // Add a new kill entry for this basic block.
Chris Lattner74de8b12004-07-19 07:04:55 +0000155 VRInfo.Kills.push_back(MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000156
157 // Update all dominating blocks to mark them known live.
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000158 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
159 E = MBB->pred_end(); PI != E; ++PI)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000160 MarkVirtRegAliveInBlock(VRInfo, *PI);
161}
162
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000163void LiveVariables::addRegisterKilled(unsigned IncomingReg, MachineInstr *MI) {
164 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
165 MachineOperand &MO = MI->getOperand(i);
166 if (MO.isReg() && MO.isUse() && MO.getReg() == IncomingReg) {
167 MO.setIsKill();
168 break;
169 }
170 }
171}
172
173void LiveVariables::addRegisterDead(unsigned IncomingReg, MachineInstr *MI) {
174 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
175 MachineOperand &MO = MI->getOperand(i);
176 if (MO.isReg() && MO.isDef() && MO.getReg() == IncomingReg) {
177 MO.setIsDead();
178 break;
179 }
180 }
181}
182
Chris Lattnerbc40e892003-01-13 20:01:16 +0000183void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Alkis Evlogimenosc55640f2004-01-13 21:16:25 +0000184 PhysRegInfo[Reg] = MI;
185 PhysRegUsed[Reg] = true;
Chris Lattner6d3848d2004-05-10 05:12:43 +0000186
187 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
188 unsigned Alias = *AliasSet; ++AliasSet) {
189 PhysRegInfo[Alias] = MI;
190 PhysRegUsed[Alias] = true;
191 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000192}
193
194void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
195 // Does this kill a previous version of this register?
196 if (MachineInstr *LastUse = PhysRegInfo[Reg]) {
197 if (PhysRegUsed[Reg])
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000198 addRegisterKilled(Reg, LastUse);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000199 else
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000200 addRegisterDead(Reg, LastUse);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000201 }
202 PhysRegInfo[Reg] = MI;
203 PhysRegUsed[Reg] = false;
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000204
205 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
Chris Lattner6d3848d2004-05-10 05:12:43 +0000206 unsigned Alias = *AliasSet; ++AliasSet) {
Chris Lattner49948772004-02-09 01:43:23 +0000207 if (MachineInstr *LastUse = PhysRegInfo[Alias]) {
208 if (PhysRegUsed[Alias])
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000209 addRegisterKilled(Alias, LastUse);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000210 else
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000211 addRegisterDead(Alias, LastUse);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000212 }
Chris Lattner49948772004-02-09 01:43:23 +0000213 PhysRegInfo[Alias] = MI;
214 PhysRegUsed[Alias] = false;
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000215 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000216}
217
218bool LiveVariables::runOnMachineFunction(MachineFunction &MF) {
Chris Lattner9bcdcd12004-06-02 05:57:12 +0000219 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000220 RegInfo = MF.getTarget().getRegisterInfo();
221 assert(RegInfo && "Target doesn't have register information?");
222
Evan Chengb371f452007-02-19 21:49:54 +0000223 ReservedRegisters = RegInfo->getReservedRegs(MF);
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000224
Chris Lattnerbc40e892003-01-13 20:01:16 +0000225 // PhysRegInfo - Keep track of which instruction was the last use of a
226 // physical register. This is a purely local property, because all physical
227 // register references as presumed dead across basic blocks.
228 //
Misha Brukmanedf128a2005-04-21 22:36:52 +0000229 PhysRegInfo = (MachineInstr**)alloca(sizeof(MachineInstr*) *
Chris Lattner6fcd8d82004-10-25 18:44:14 +0000230 RegInfo->getNumRegs());
231 PhysRegUsed = (bool*)alloca(sizeof(bool)*RegInfo->getNumRegs());
232 std::fill(PhysRegInfo, PhysRegInfo+RegInfo->getNumRegs(), (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000233
Chris Lattnerbc40e892003-01-13 20:01:16 +0000234 /// Get some space for a respectable number of registers...
235 VirtRegInfo.resize(64);
Chris Lattnerd493b342005-04-09 15:23:25 +0000236
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000237 analyzePHINodes(MF);
238
Chris Lattnerbc40e892003-01-13 20:01:16 +0000239 // Calculate live variable information in depth first order on the CFG of the
240 // function. This guarantees that we will see the definition of a virtual
241 // register before its uses due to dominance properties of SSA (except for PHI
242 // nodes, which are treated as a special case).
243 //
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000244 MachineBasicBlock *Entry = MF.begin();
Chris Lattnera5287a62004-07-01 04:24:29 +0000245 std::set<MachineBasicBlock*> Visited;
246 for (df_ext_iterator<MachineBasicBlock*> DFI = df_ext_begin(Entry, Visited),
247 E = df_ext_end(Entry, Visited); DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000248 MachineBasicBlock *MBB = *DFI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000249
Evan Chengb371f452007-02-19 21:49:54 +0000250 // Mark live-in registers as live-in.
251 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000252 EE = MBB->livein_end(); II != EE; ++II) {
253 assert(MRegisterInfo::isPhysicalRegister(*II) &&
254 "Cannot have a live-in virtual register!");
255 HandlePhysRegDef(*II, 0);
256 }
257
Chris Lattnerbc40e892003-01-13 20:01:16 +0000258 // Loop over all of the instructions, processing them.
259 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman09ba9062004-06-24 21:31:16 +0000260 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000261 MachineInstr *MI = I;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000262
263 // Process all of the operands of the instruction...
264 unsigned NumOperandsToProcess = MI->getNumOperands();
265
266 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
267 // of the uses. They will be handled in other basic blocks.
Misha Brukmanedf128a2005-04-21 22:36:52 +0000268 if (MI->getOpcode() == TargetInstrInfo::PHI)
Misha Brukman09ba9062004-06-24 21:31:16 +0000269 NumOperandsToProcess = 1;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000270
Evan Cheng438f7bc2006-11-10 08:43:01 +0000271 // Process all uses...
Chris Lattnerbc40e892003-01-13 20:01:16 +0000272 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000273 MachineOperand &MO = MI->getOperand(i);
Chris Lattnerd8f44e02006-09-05 20:19:27 +0000274 if (MO.isRegister() && MO.isUse() && MO.getReg()) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000275 if (MRegisterInfo::isVirtualRegister(MO.getReg())){
276 HandleVirtRegUse(getVarInfo(MO.getReg()), MBB, MI);
277 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Evan Chengb371f452007-02-19 21:49:54 +0000278 !ReservedRegisters[MO.getReg()]) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000279 HandlePhysRegUse(MO.getReg(), MI);
280 }
281 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000282 }
283
Evan Cheng438f7bc2006-11-10 08:43:01 +0000284 // Process all defs...
Chris Lattnerbc40e892003-01-13 20:01:16 +0000285 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000286 MachineOperand &MO = MI->getOperand(i);
Chris Lattnerd8f44e02006-09-05 20:19:27 +0000287 if (MO.isRegister() && MO.isDef() && MO.getReg()) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000288 if (MRegisterInfo::isVirtualRegister(MO.getReg())) {
289 VarInfo &VRInfo = getVarInfo(MO.getReg());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000290
Chris Lattner73d4adf2004-07-19 06:26:50 +0000291 assert(VRInfo.DefInst == 0 && "Variable multiply defined!");
Misha Brukman09ba9062004-06-24 21:31:16 +0000292 VRInfo.DefInst = MI;
Chris Lattner472405e2004-07-19 06:55:21 +0000293 // Defaults to dead
Chris Lattner74de8b12004-07-19 07:04:55 +0000294 VRInfo.Kills.push_back(MI);
Misha Brukman09ba9062004-06-24 21:31:16 +0000295 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Evan Chengb371f452007-02-19 21:49:54 +0000296 !ReservedRegisters[MO.getReg()]) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000297 HandlePhysRegDef(MO.getReg(), MI);
298 }
299 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000300 }
301 }
302
303 // Handle any virtual assignments from PHI nodes which might be at the
304 // bottom of this basic block. We check all of our successor blocks to see
305 // if they have PHI nodes, and if so, we simulate an assignment at the end
306 // of the current block.
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000307 if (!PHIVarInfo[MBB].empty()) {
308 std::vector<unsigned>& VarInfoVec = PHIVarInfo[MBB];
Misha Brukmanedf128a2005-04-21 22:36:52 +0000309
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000310 for (std::vector<unsigned>::iterator I = VarInfoVec.begin(),
311 E = VarInfoVec.end(); I != E; ++I) {
312 VarInfo& VRInfo = getVarInfo(*I);
313 assert(VRInfo.DefInst && "Register use before def (or no def)!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000314
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000315 // Only mark it alive only in the block we are representing.
316 MarkVirtRegAliveInBlock(VRInfo, MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000317 }
318 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000319
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000320 // Finally, if the last instruction in the block is a return, make sure to mark
Chris Lattnerd493b342005-04-09 15:23:25 +0000321 // it as using all of the live-out values in the function.
322 if (!MBB->empty() && TII.isReturn(MBB->back().getOpcode())) {
323 MachineInstr *Ret = &MBB->back();
Chris Lattner712ad0c2005-05-13 07:08:07 +0000324 for (MachineFunction::liveout_iterator I = MF.liveout_begin(),
Chris Lattnerd493b342005-04-09 15:23:25 +0000325 E = MF.liveout_end(); I != E; ++I) {
326 assert(MRegisterInfo::isPhysicalRegister(*I) &&
327 "Cannot have a live-in virtual register!");
328 HandlePhysRegUse(*I, Ret);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000329 // Add live-out registers as implicit uses.
330 Ret->addRegOperand(*I, false, true);
Chris Lattnerd493b342005-04-09 15:23:25 +0000331 }
332 }
333
Chris Lattnerbc40e892003-01-13 20:01:16 +0000334 // Loop over PhysRegInfo, killing any registers that are available at the
335 // end of the basic block. This also resets the PhysRegInfo map.
Chris Lattner96aef892004-02-09 01:35:21 +0000336 for (unsigned i = 0, e = RegInfo->getNumRegs(); i != e; ++i)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000337 if (PhysRegInfo[i])
Misha Brukman09ba9062004-06-24 21:31:16 +0000338 HandlePhysRegDef(i, 0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000339 }
340
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000341 // Convert and transfer the dead / killed information we have gathered into
342 // VirtRegInfo onto MI's.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000343 //
344 for (unsigned i = 0, e = VirtRegInfo.size(); i != e; ++i)
345 for (unsigned j = 0, e = VirtRegInfo[i].Kills.size(); j != e; ++j) {
Chris Lattner74de8b12004-07-19 07:04:55 +0000346 if (VirtRegInfo[i].Kills[j] == VirtRegInfo[i].DefInst)
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000347 addRegisterDead(i + MRegisterInfo::FirstVirtualRegister,
348 VirtRegInfo[i].Kills[j]);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000349 else
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000350 addRegisterKilled(i + MRegisterInfo::FirstVirtualRegister,
351 VirtRegInfo[i].Kills[j]);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000352 }
Chris Lattnera5287a62004-07-01 04:24:29 +0000353
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000354 // Check to make sure there are no unreachable blocks in the MC CFG for the
355 // function. If so, it is due to a bug in the instruction selector or some
356 // other part of the code generator if this happens.
357#ifndef NDEBUG
Misha Brukmanedf128a2005-04-21 22:36:52 +0000358 for(MachineFunction::iterator i = MF.begin(), e = MF.end(); i != e; ++i)
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000359 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
360#endif
361
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000362 PHIVarInfo.clear();
Chris Lattnerbc40e892003-01-13 20:01:16 +0000363 return false;
364}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000365
366/// instructionChanged - When the address of an instruction changes, this
367/// method should be called so that live variables can update its internal
368/// data structures. This removes the records for OldMI, transfering them to
369/// the records for NewMI.
370void LiveVariables::instructionChanged(MachineInstr *OldMI,
371 MachineInstr *NewMI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000372 // If the instruction defines any virtual registers, update the VarInfo,
373 // kill and dead information for the instruction.
Alkis Evlogimenosa8db01a2004-03-30 22:44:39 +0000374 for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) {
375 MachineOperand &MO = OldMI->getOperand(i);
Chris Lattnerd45be362005-01-19 17:09:15 +0000376 if (MO.isRegister() && MO.getReg() &&
Chris Lattner5ed001b2004-02-19 18:28:02 +0000377 MRegisterInfo::isVirtualRegister(MO.getReg())) {
378 unsigned Reg = MO.getReg();
379 VarInfo &VI = getVarInfo(Reg);
Chris Lattnerd45be362005-01-19 17:09:15 +0000380 if (MO.isDef()) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000381 if (MO.isDead()) {
382 MO.unsetIsDead();
383 addVirtualRegisterDead(Reg, NewMI);
384 }
Chris Lattnerd45be362005-01-19 17:09:15 +0000385 // Update the defining instruction.
386 if (VI.DefInst == OldMI)
387 VI.DefInst = NewMI;
Chris Lattner2a6e1632005-01-19 17:11:51 +0000388 }
389 if (MO.isUse()) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000390 if (MO.isKill()) {
391 MO.unsetIsKill();
392 addVirtualRegisterKilled(Reg, NewMI);
393 }
Chris Lattnerd45be362005-01-19 17:09:15 +0000394 // If this is a kill of the value, update the VI kills list.
395 if (VI.removeKill(OldMI))
396 VI.Kills.push_back(NewMI); // Yes, there was a kill of it
397 }
Chris Lattner5ed001b2004-02-19 18:28:02 +0000398 }
399 }
Chris Lattner5ed001b2004-02-19 18:28:02 +0000400}
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000401
402/// removeVirtualRegistersKilled - Remove all killed info for the specified
403/// instruction.
404void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000405 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
406 MachineOperand &MO = MI->getOperand(i);
407 if (MO.isReg() && MO.isKill()) {
408 MO.unsetIsKill();
409 unsigned Reg = MO.getReg();
410 if (MRegisterInfo::isVirtualRegister(Reg)) {
411 bool removed = getVarInfo(Reg).removeKill(MI);
412 assert(removed && "kill not in register's VarInfo?");
413 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000414 }
415 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000416}
417
418/// removeVirtualRegistersDead - Remove all of the dead registers for the
419/// specified instruction from the live variable information.
420void LiveVariables::removeVirtualRegistersDead(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000421 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
422 MachineOperand &MO = MI->getOperand(i);
423 if (MO.isReg() && MO.isDead()) {
424 MO.unsetIsDead();
425 unsigned Reg = MO.getReg();
426 if (MRegisterInfo::isVirtualRegister(Reg)) {
427 bool removed = getVarInfo(Reg).removeKill(MI);
428 assert(removed && "kill not in register's VarInfo?");
429 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000430 }
431 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000432}
433
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000434/// analyzePHINodes - Gather information about the PHI nodes in here. In
435/// particular, we want to map the variable information of a virtual
436/// register which is used in a PHI node. We map that to the BB the vreg is
437/// coming from.
438///
439void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
440 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
441 I != E; ++I)
442 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
443 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
444 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
445 PHIVarInfo[BBI->getOperand(i + 1).getMachineBasicBlock()].
446 push_back(BBI->getOperand(i).getReg());
447}