blob: 956f16bf78f6baf726a4a30a765a1a91a001ac8c [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindolaa4e64352006-07-11 11:36:48 +000015// Address operands
Rafael Espindola7cca7c52006-09-11 17:25:40 +000016def op_addr_mode1 : Operand<iPTR> {
17 let PrintMethod = "printAddrMode1";
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000018 let NumMIOperands = 3;
19 let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm);
Rafael Espindola7cca7c52006-09-11 17:25:40 +000020}
21
Rafael Espindolaa4e64352006-07-11 11:36:48 +000022def memri : Operand<iPTR> {
23 let PrintMethod = "printMemRegImm";
24 let NumMIOperands = 2;
25 let MIOperandInfo = (ops i32imm, ptr_rc);
26}
27
Rafael Espindolaaefe1422006-07-10 01:41:35 +000028// Define ARM specific addressing mode.
Rafael Espindola7cca7c52006-09-11 17:25:40 +000029//Addressing Mode 1: data processing operands
Evan Chengaf9db752006-10-11 21:03:53 +000030def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl],
31 []>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000032
Rafael Espindolaa4e64352006-07-11 11:36:48 +000033//register plus/minus 12 bit offset
Evan Chengaf9db752006-10-11 21:03:53 +000034def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex], []>;
Rafael Espindolaa4e64352006-07-11 11:36:48 +000035//register plus scaled register
Evan Chengaf9db752006-10-11 21:03:53 +000036//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", [], []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037
38//===----------------------------------------------------------------------===//
Rafael Espindola15a6c3e2006-10-16 17:57:20 +000039// Instruction Class Templates
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000040//===----------------------------------------------------------------------===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000041class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
42 let Namespace = "ARM";
43
44 dag OperandList = ops;
45 let AsmString = asmstr;
46 let Pattern = pattern;
47}
48
Rafael Espindola15a6c3e2006-10-16 17:57:20 +000049class IntBinOp<string OpcStr, SDNode OpNode> :
50 InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
51 !strconcat(OpcStr, " $dst, $a, $b"),
52 [(set IntRegs:$dst, (OpNode IntRegs:$a, IntRegs:$b))]>;
53
54//===----------------------------------------------------------------------===//
55// Instructions
56//===----------------------------------------------------------------------===//
57
Rafael Espindola687bc492006-08-24 13:45:55 +000058def brtarget : Operand<OtherVT>;
59
Rafael Espindola6f602de2006-08-24 16:13:15 +000060// Operand for printing out a condition code.
61let PrintMethod = "printCCOperand" in
62 def CCOp : Operand<i32>;
63
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000064def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Chengbb7b8442006-08-11 09:03:33 +000065def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
66 [SDNPHasChain, SDNPOutFlag]>;
67def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
68 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000069
Rafael Espindola84b19be2006-07-16 01:02:57 +000070def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
71def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
72 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaf4fda802006-08-03 17:02:20 +000073def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
74 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +000075
76def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +000077def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +000078
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000079def SDTarmfmstat : SDTypeProfile<0, 0, []>;
80def armfmstat : SDNode<"ARMISD::FMSTAT", SDTarmfmstat, [SDNPInFlag, SDNPOutFlag]>;
81
Rafael Espindola6f602de2006-08-24 16:13:15 +000082def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindola687bc492006-08-24 13:45:55 +000083def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
84
Rafael Espindola3c000bf2006-08-21 22:00:32 +000085def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
86def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +000087
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000088def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +000089def armftosis : SDNode<"ARMISD::FTOSIS", SDTUnaryOp>;
Rafael Espindola9e071f02006-10-02 19:30:56 +000090def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +000091def armftosid : SDNode<"ARMISD::FTOSID", SDTUnaryOp>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000092def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +000093def armftouis : SDNode<"ARMISD::FTOUIS", SDTUnaryOp>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000094def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +000095def armftouid : SDNode<"ARMISD::FTOUID", SDTUnaryOp>;
Rafael Espindola9e071f02006-10-02 19:30:56 +000096
97def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>;
Rafael Espindola935b1f82006-10-06 20:33:26 +000098def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd,
99 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000100
Rafael Espindolaa2845842006-10-05 16:48:49 +0000101def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>;
102def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>;
103
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000104def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
105 "!ADJCALLSTACKUP $amt",
Chris Lattner65d8c1e2006-10-12 18:00:26 +0000106 [(callseq_end imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000107
108def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
109 "!ADJCALLSTACKDOWN $amt",
Chris Lattner65d8c1e2006-10-12 18:00:26 +0000110 [(callseq_start imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000111
Rafael Espindola35574632006-07-18 17:00:30 +0000112let isReturn = 1 in {
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000113 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindola35574632006-07-18 17:00:30 +0000114}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000115
Rafael Espindolaec46ea32006-08-16 14:43:33 +0000116let Defs = [R0, R1, R2, R3, R14] in {
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000117 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>;
118}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000119
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000120def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000121 "ldr $dst, $addr",
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000122 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000123
Rafael Espindola82c678b2006-10-16 17:17:22 +0000124def LDRB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000125 "ldrb $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000126 [(set IntRegs:$dst, (zextloadi8 IntRegs:$addr))]>;
127
128def LDRSB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000129 "ldrsb $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000130 [(set IntRegs:$dst, (sextloadi8 IntRegs:$addr))]>;
131
132def LDRH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000133 "ldrh $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000134 [(set IntRegs:$dst, (zextloadi16 IntRegs:$addr))]>;
135
136def LDRSH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000137 "ldrsh $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000138 [(set IntRegs:$dst, (sextloadi16 IntRegs:$addr))]>;
139
Rafael Espindola46adf812006-08-08 20:35:03 +0000140def str : InstARM<(ops IntRegs:$src, memri:$addr),
141 "str $src, $addr",
142 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000143
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000144def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
145 "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000146
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000147def ADD : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola58421d72006-06-18 00:08:07 +0000148 "add $dst, $a, $b",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000149 [(set IntRegs:$dst, (add IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola44819cb2006-07-21 12:26:16 +0000150
Rafael Espindolaecdb9f92006-10-09 17:18:28 +0000151def ADCS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
152 "adcs $dst, $a, $b",
153 [(set IntRegs:$dst, (adde IntRegs:$a, addr_mode1:$b))]>;
154
155def ADDS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
156 "adds $dst, $a, $b",
157 [(set IntRegs:$dst, (addc IntRegs:$a, addr_mode1:$b))]>;
158
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000159// "LEA" forms of add
160def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
161 "add $dst, ${addr:arith}",
162 [(set IntRegs:$dst, iaddr:$addr)]>;
163
164
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000165def SUB : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola44819cb2006-07-21 12:26:16 +0000166 "sub $dst, $a, $b",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000167 [(set IntRegs:$dst, (sub IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindolaa5dfc832006-08-21 13:58:59 +0000168
Rafael Espindola53955382006-10-13 17:19:20 +0000169def SBCS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
170 "sbcs $dst, $a, $b",
171 [(set IntRegs:$dst, (sube IntRegs:$a, addr_mode1:$b))]>;
172
173def SUBS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
174 "subs $dst, $a, $b",
175 [(set IntRegs:$dst, (subc IntRegs:$a, addr_mode1:$b))]>;
176
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000177def AND : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
178 "and $dst, $a, $b",
179 [(set IntRegs:$dst, (and IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola0a200602006-09-08 17:36:23 +0000180
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000181def EOR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
182 "eor $dst, $a, $b",
183 [(set IntRegs:$dst, (xor IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola0a200602006-09-08 17:36:23 +0000184
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000185def ORR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
186 "orr $dst, $a, $b",
187 [(set IntRegs:$dst, (or IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000188
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000189let isTwoAddress = 1 in {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000190 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false,
191 op_addr_mode1:$true, CCOp:$cc),
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000192 "mov$cc $dst, $true",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000193 [(set IntRegs:$dst, (armselect addr_mode1:$true,
194 IntRegs:$false, imm:$cc))]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000195}
196
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000197def MUL : IntBinOp<"mul", mul>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000198
Rafael Espindolabec2e382006-10-16 16:33:29 +0000199let Defs = [R0] in {
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000200 def SMULL : IntBinOp<"smull r12,", mulhs>;
201 def UMULL : IntBinOp<"umull r12,", mulhu>;
Rafael Espindolabec2e382006-10-16 16:33:29 +0000202}
203
Rafael Espindola6f602de2006-08-24 16:13:15 +0000204def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
205 "b$cc $dst",
206 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000207
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +0000208def b : InstARM<(ops brtarget:$dst),
209 "b $dst",
210 [(br bb:$dst)]>;
211
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000212def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000213 "cmp $a, $b",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000214 [(armcmp IntRegs:$a, addr_mode1:$b)]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000215
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000216// Floating Point Compare
Rafael Espindola42b62f32006-10-13 13:14:59 +0000217def fcmps : InstARM<(ops FPRegs:$a, FPRegs:$b),
218 "fcmps $a, $b",
219 [(armcmp FPRegs:$a, FPRegs:$b)]>;
220
Rafael Espindola42b62f32006-10-13 13:14:59 +0000221def fcmpd : InstARM<(ops DFPRegs:$a, DFPRegs:$b),
222 "fcmpd $a, $b",
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000223 [(armcmp DFPRegs:$a, DFPRegs:$b)]>;
224
Rafael Espindola27185192006-09-29 21:20:16 +0000225// Floating Point Conversion
226// We use bitconvert for moving the data between the register classes.
227// The format conversion is done with ARM specific nodes
228
229def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src),
230 "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>;
231
232def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src),
233 "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>;
234
Rafael Espindola9e071f02006-10-02 19:30:56 +0000235def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src),
236 "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>;
237
Rafael Espindolaa2845842006-10-05 16:48:49 +0000238def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1),
239 "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>;
240
Rafael Espindola27185192006-09-29 21:20:16 +0000241def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
242 "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000243
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000244def FTOSIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
245 "ftosis $dst, $src", [(set FPRegs:$dst, (armftosis FPRegs:$src))]>;
246
Rafael Espindola9e071f02006-10-02 19:30:56 +0000247def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
248 "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>;
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000249
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000250def FTOSID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
251 "ftosid $dst, $src", [(set FPRegs:$dst, (armftosid DFPRegs:$src))]>;
252
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000253def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
254 "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>;
255
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000256def FTOUIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
257 "ftouis $dst, $src", [(set FPRegs:$dst, (armftouis FPRegs:$src))]>;
258
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000259def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
260 "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>;
261
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000262def FTOUID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
263 "ftouid $dst, $src", [(set FPRegs:$dst, (armftouid DFPRegs:$src))]>;
264
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +0000265def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
266 "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
267
268def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
269 "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000270
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000271def FMSTAT : InstARM<(ops ), "fmstat", [(armfmstat)]>;
272
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000273// Floating Point Arithmetic
274def FADDS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
275 "fadds $dst, $a, $b",
276 [(set FPRegs:$dst, (fadd FPRegs:$a, FPRegs:$b))]>;
277
278def FADDD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
279 "faddd $dst, $a, $b",
280 [(set DFPRegs:$dst, (fadd DFPRegs:$a, DFPRegs:$b))]>;
281
Rafael Espindola667c3492006-10-10 19:35:01 +0000282def FSUBS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
283 "fsubs $dst, $a, $b",
284 [(set FPRegs:$dst, (fsub FPRegs:$a, FPRegs:$b))]>;
285
286def FSUBD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
287 "fsubd $dst, $a, $b",
288 [(set DFPRegs:$dst, (fsub DFPRegs:$a, DFPRegs:$b))]>;
289
Rafael Espindola33d06bc2006-10-13 17:37:35 +0000290def FNEGS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
291 "fnegs $dst, $src",
292 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
293
294def FNEGD : InstARM<(ops DFPRegs:$dst, DFPRegs:$src),
295 "fnegd $dst, $src",
296 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
297
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000298def FMULS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
299 "fmuls $dst, $a, $b",
300 [(set FPRegs:$dst, (fmul FPRegs:$a, FPRegs:$b))]>;
301
302def FMULD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
303 "fmuld $dst, $a, $b",
304 [(set DFPRegs:$dst, (fmul DFPRegs:$a, DFPRegs:$b))]>;
Rafael Espindola5aca9272006-10-07 14:03:39 +0000305
306
307// Floating Point Load
308def FLDS : InstARM<(ops FPRegs:$dst, IntRegs:$addr),
309 "flds $dst, $addr",
310 [(set FPRegs:$dst, (load IntRegs:$addr))]>;
311
312def FLDD : InstARM<(ops DFPRegs:$dst, IntRegs:$addr),
313 "fldd $dst, $addr",
314 [(set DFPRegs:$dst, (load IntRegs:$addr))]>;