blob: c07e6d5645cc0360c04c59c7afe72cb475c7c436 [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Scott Michelf0569be2008-12-27 04:51:36 +000018#include "llvm/ADT/APInt.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000019#include "llvm/ADT/VectorExtras.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000020#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000021#include "llvm/CodeGen/CallingConvLower.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000026#include "llvm/CodeGen/SelectionDAG.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/Constants.h"
28#include "llvm/Function.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/MathExtras.h"
32#include "llvm/Target/TargetOptions.h"
33
34#include <map>
35
36using namespace llvm;
37
38// Used in getTargetNodeName() below
39namespace {
40 std::map<unsigned, const char *> node_names;
41
Duncan Sands83ec4b62008-06-06 12:08:01 +000042 //! MVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000043 struct valtype_map_s {
Scott Michel7a1c9e92008-11-22 23:50:42 +000044 const MVT valtype;
45 const int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000046 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000047
Scott Michel266bc8f2007-12-04 22:23:35 +000048 const valtype_map_s valtype_map[] = {
49 { MVT::i1, 3 },
50 { MVT::i8, 3 },
51 { MVT::i16, 2 },
52 { MVT::i32, 0 },
53 { MVT::f32, 0 },
54 { MVT::i64, 0 },
55 { MVT::f64, 0 },
56 { MVT::i128, 0 }
57 };
58
59 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
60
Duncan Sands83ec4b62008-06-06 12:08:01 +000061 const valtype_map_s *getValueTypeMapEntry(MVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000062 const valtype_map_s *retval = 0;
63
64 for (size_t i = 0; i < n_valtype_map; ++i) {
65 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000066 retval = valtype_map + i;
67 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000068 }
69 }
70
71#ifndef NDEBUG
72 if (retval == 0) {
73 cerr << "getValueTypeMapEntry returns NULL for "
Duncan Sands83ec4b62008-06-06 12:08:01 +000074 << VT.getMVTString()
Scott Michel7f9ba9b2008-01-30 02:55:46 +000075 << "\n";
Scott Michel266bc8f2007-12-04 22:23:35 +000076 abort();
77 }
78#endif
79
80 return retval;
81 }
Scott Michel94bd57e2009-01-15 04:41:47 +000082
Scott Michelc9c8b2a2009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
92 bool isSigned, SDValue &Hi, SPUTargetLowering &TLI) {
93 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
101 MVT ArgVT = Op.getOperand(i).getValueType();
102 const Type *ArgTy = ArgVT.getTypeForMVT();
103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
113 const Type *RetTy = Op.getNode()->getValueType(0).getTypeForMVT();
114 std::pair<SDValue, SDValue> CallInfo =
115 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000116 CallingConv::C, false, Callee, Args, DAG,
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000117 Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000118
119 return CallInfo.first;
120 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000121}
122
123SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
124 : TargetLowering(TM),
125 SPUTM(TM)
126{
127 // Fold away setcc operations if possible.
128 setPow2DivIsCheap();
129
130 // Use _setjmp/_longjmp instead of setjmp/longjmp.
131 setUseUnderscoreSetJmp(true);
132 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000133
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000134 // Set RTLIB libcall names as used by SPU:
135 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
136
Scott Michel266bc8f2007-12-04 22:23:35 +0000137 // Set up the SPU's register classes:
Scott Michel504c3692007-12-17 22:32:34 +0000138 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
139 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
140 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
141 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
142 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
143 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000144 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000145
Scott Michel266bc8f2007-12-04 22:23:35 +0000146 // SPU has no sign or zero extended loads for i1, i8, i16:
Evan Cheng03294662008-10-14 21:26:46 +0000147 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
148 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000150
Scott Michelf0569be2008-12-27 04:51:36 +0000151 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
152 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000153
Scott Michel266bc8f2007-12-04 22:23:35 +0000154 // SPU constant load actions are custom lowered:
Nate Begemanccef5802008-02-14 18:43:04 +0000155 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000156 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
157
158 // SPU's loads and stores have to be custom lowered:
Scott Micheldd950092009-01-06 03:36:14 +0000159 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000160 ++sctype) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000161 MVT VT = (MVT::SimpleValueType)sctype;
162
Scott Michelf0569be2008-12-27 04:51:36 +0000163 setOperationAction(ISD::LOAD, VT, Custom);
164 setOperationAction(ISD::STORE, VT, Custom);
165 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
166 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
167 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
168
169 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
170 MVT StoreVT = (MVT::SimpleValueType) stype;
171 setTruncStoreAction(VT, StoreVT, Expand);
172 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000173 }
174
Scott Michelf0569be2008-12-27 04:51:36 +0000175 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
176 ++sctype) {
177 MVT VT = (MVT::SimpleValueType) sctype;
178
179 setOperationAction(ISD::LOAD, VT, Custom);
180 setOperationAction(ISD::STORE, VT, Custom);
181
182 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
183 MVT StoreVT = (MVT::SimpleValueType) stype;
184 setTruncStoreAction(VT, StoreVT, Expand);
185 }
186 }
187
Scott Michel266bc8f2007-12-04 22:23:35 +0000188 // Expand the jumptable branches
189 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
190 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000191
192 // Custom lower SELECT_CC for most cases, but expand by default
Scott Michel5af8f0e2008-07-16 17:17:29 +0000193 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000194 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
195 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
196 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
197 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000198
199 // SPU has no intrinsics for these particular operations:
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000200 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
201
Scott Michelf0569be2008-12-27 04:51:36 +0000202 // SPU has no SREM/UREM instructions
Scott Michel266bc8f2007-12-04 22:23:35 +0000203 setOperationAction(ISD::SREM, MVT::i32, Expand);
204 setOperationAction(ISD::UREM, MVT::i32, Expand);
205 setOperationAction(ISD::SREM, MVT::i64, Expand);
206 setOperationAction(ISD::UREM, MVT::i64, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000207
Scott Michel266bc8f2007-12-04 22:23:35 +0000208 // We don't support sin/cos/sqrt/fmod
209 setOperationAction(ISD::FSIN , MVT::f64, Expand);
210 setOperationAction(ISD::FCOS , MVT::f64, Expand);
211 setOperationAction(ISD::FREM , MVT::f64, Expand);
212 setOperationAction(ISD::FSIN , MVT::f32, Expand);
213 setOperationAction(ISD::FCOS , MVT::f32, Expand);
214 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000215
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000216 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
217 // for f32!)
Scott Michel266bc8f2007-12-04 22:23:35 +0000218 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
219 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000220
Scott Michel266bc8f2007-12-04 22:23:35 +0000221 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
222 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
223
224 // SPU can do rotate right and left, so legalize it... but customize for i8
225 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000226
227 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
228 // .td files.
229 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
230 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
231 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
232
Scott Michel266bc8f2007-12-04 22:23:35 +0000233 setOperationAction(ISD::ROTL, MVT::i32, Legal);
234 setOperationAction(ISD::ROTL, MVT::i16, Legal);
235 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000236
Scott Michel266bc8f2007-12-04 22:23:35 +0000237 // SPU has no native version of shift left/right for i8
238 setOperationAction(ISD::SHL, MVT::i8, Custom);
239 setOperationAction(ISD::SRL, MVT::i8, Custom);
240 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000241
Scott Michel02d711b2008-12-30 23:28:25 +0000242 // Make these operations legal and handle them during instruction selection:
243 setOperationAction(ISD::SHL, MVT::i64, Legal);
244 setOperationAction(ISD::SRL, MVT::i64, Legal);
245 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000246
Scott Michel5af8f0e2008-07-16 17:17:29 +0000247 // Custom lower i8, i32 and i64 multiplications
248 setOperationAction(ISD::MUL, MVT::i8, Custom);
Scott Michel1df30c42008-12-29 03:23:36 +0000249 setOperationAction(ISD::MUL, MVT::i32, Legal);
Scott Michel94bd57e2009-01-15 04:41:47 +0000250 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000251
Scott Michel8bf61e82008-06-02 22:18:03 +0000252 // Need to custom handle (some) common i8, i64 math ops
Scott Michel02d711b2008-12-30 23:28:25 +0000253 setOperationAction(ISD::ADD, MVT::i8, Custom);
Scott Michel94bd57e2009-01-15 04:41:47 +0000254 setOperationAction(ISD::ADD, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000255 setOperationAction(ISD::SUB, MVT::i8, Custom);
Scott Michel94bd57e2009-01-15 04:41:47 +0000256 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000257
Scott Michel266bc8f2007-12-04 22:23:35 +0000258 // SPU does not have BSWAP. It does have i32 support CTLZ.
259 // CTPOP has to be custom lowered.
260 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
261 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
262
263 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
264 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
265 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
266 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
267
268 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
269 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
270
271 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000272
Scott Michel8bf61e82008-06-02 22:18:03 +0000273 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000274 // select ought to work:
Scott Michel78c47fa2008-03-10 16:58:52 +0000275 setOperationAction(ISD::SELECT, MVT::i8, Legal);
Scott Michelad2715e2008-03-05 23:02:02 +0000276 setOperationAction(ISD::SELECT, MVT::i16, Legal);
277 setOperationAction(ISD::SELECT, MVT::i32, Legal);
Scott Michelf0569be2008-12-27 04:51:36 +0000278 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000279
Scott Michel78c47fa2008-03-10 16:58:52 +0000280 setOperationAction(ISD::SETCC, MVT::i8, Legal);
281 setOperationAction(ISD::SETCC, MVT::i16, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000282 setOperationAction(ISD::SETCC, MVT::i32, Legal);
283 setOperationAction(ISD::SETCC, MVT::i64, Legal);
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000284 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000285
Scott Michelf0569be2008-12-27 04:51:36 +0000286 // Custom lower i128 -> i64 truncates
Scott Michelb30e8f62008-12-02 19:53:53 +0000287 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
288
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000289 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
290 // to expand to a libcall, hence the custom lowering:
291 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
292 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000293
294 // FDIV on SPU requires custom lowering
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000295 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000296
Scott Michel9de57a92009-01-26 22:33:37 +0000297 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000298 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000299 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000300 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
301 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000302 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000303 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000304 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
305 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
306
Scott Michel86c041f2007-12-20 00:44:13 +0000307 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
308 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
309 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
310 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000311
312 // We cannot sextinreg(i1). Expand to shifts.
313 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000314
Scott Michel266bc8f2007-12-04 22:23:35 +0000315 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000316 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000317 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000318
319 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000320 // appropriate instructions to materialize the address.
Scott Michel9c0c6b22008-11-21 02:56:16 +0000321 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000322 ++sctype) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000323 MVT VT = (MVT::SimpleValueType)sctype;
324
Scott Michel1df30c42008-12-29 03:23:36 +0000325 setOperationAction(ISD::GlobalAddress, VT, Custom);
326 setOperationAction(ISD::ConstantPool, VT, Custom);
327 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000328 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000329
330 // RET must be custom lowered, to meet ABI requirements
331 setOperationAction(ISD::RET, MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000332
Scott Michel266bc8f2007-12-04 22:23:35 +0000333 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
334 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000335
Scott Michel266bc8f2007-12-04 22:23:35 +0000336 // Use the default implementation.
337 setOperationAction(ISD::VAARG , MVT::Other, Expand);
338 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
339 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000340 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000341 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
342 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
343 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
344
345 // Cell SPU has instructions for converting between i64 and fp.
346 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
347 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000348
Scott Michel266bc8f2007-12-04 22:23:35 +0000349 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
350 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
351
352 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
353 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
354
355 // First set operation action for all vector types to expand. Then we
356 // will selectively turn on ones that can be effectively codegen'd.
357 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
358 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
359 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
360 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
361 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
362 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
363
Scott Michel21213e72009-01-06 23:10:38 +0000364 // "Odd size" vector classes that we're willing to support:
365 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
366
Duncan Sands83ec4b62008-06-06 12:08:01 +0000367 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
368 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
369 MVT VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000370
Duncan Sands83ec4b62008-06-06 12:08:01 +0000371 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000372 setOperationAction(ISD::ADD, VT, Legal);
373 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000374 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000375 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000376
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000377 setOperationAction(ISD::AND, VT, Legal);
378 setOperationAction(ISD::OR, VT, Legal);
379 setOperationAction(ISD::XOR, VT, Legal);
380 setOperationAction(ISD::LOAD, VT, Legal);
381 setOperationAction(ISD::SELECT, VT, Legal);
382 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000383
Scott Michel266bc8f2007-12-04 22:23:35 +0000384 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000385 setOperationAction(ISD::SDIV, VT, Expand);
386 setOperationAction(ISD::SREM, VT, Expand);
387 setOperationAction(ISD::UDIV, VT, Expand);
388 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000389
390 // Custom lower build_vector, constant pool spills, insert and
391 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000392 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
393 setOperationAction(ISD::ConstantPool, VT, Custom);
394 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
395 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
396 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
397 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000398 }
399
Scott Michel266bc8f2007-12-04 22:23:35 +0000400 setOperationAction(ISD::AND, MVT::v16i8, Custom);
401 setOperationAction(ISD::OR, MVT::v16i8, Custom);
402 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
403 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000404
Scott Michel02d711b2008-12-30 23:28:25 +0000405 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000406
Scott Michel266bc8f2007-12-04 22:23:35 +0000407 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000408 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000409
Scott Michel266bc8f2007-12-04 22:23:35 +0000410 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000411
Scott Michel266bc8f2007-12-04 22:23:35 +0000412 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000413 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000414 setTargetDAGCombine(ISD::ZERO_EXTEND);
415 setTargetDAGCombine(ISD::SIGN_EXTEND);
416 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000417
Scott Michel266bc8f2007-12-04 22:23:35 +0000418 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000419
Scott Michele07d3de2008-12-09 03:37:19 +0000420 // Set pre-RA register scheduler default to BURR, which produces slightly
421 // better code than the default (could also be TDRR, but TargetLowering.h
422 // needs a mod to support that model):
423 setSchedulingPreference(SchedulingForRegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000424}
425
426const char *
427SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
428{
429 if (node_names.empty()) {
430 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
431 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
432 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
433 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000434 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000435 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000436 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
437 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
438 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000439 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000440 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000441 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000442 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000443 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
444 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000445 node_names[(unsigned) SPUISD::VEC_SHL] = "SPUISD::VEC_SHL";
446 node_names[(unsigned) SPUISD::VEC_SRL] = "SPUISD::VEC_SRL";
447 node_names[(unsigned) SPUISD::VEC_SRA] = "SPUISD::VEC_SRA";
448 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
449 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000450 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
451 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
452 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000453 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000454 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000455 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
456 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
457 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000458 }
459
460 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
461
462 return ((i != node_names.end()) ? i->second : 0);
463}
464
Scott Michelf0569be2008-12-27 04:51:36 +0000465//===----------------------------------------------------------------------===//
466// Return the Cell SPU's SETCC result type
467//===----------------------------------------------------------------------===//
468
Duncan Sands5480c042009-01-01 15:52:00 +0000469MVT SPUTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000470 // i16 and i32 are valid SETCC result types
471 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ? VT : MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000472}
473
Scott Michel266bc8f2007-12-04 22:23:35 +0000474//===----------------------------------------------------------------------===//
475// Calling convention code:
476//===----------------------------------------------------------------------===//
477
478#include "SPUGenCallingConv.inc"
479
480//===----------------------------------------------------------------------===//
481// LowerOperation implementation
482//===----------------------------------------------------------------------===//
483
484/// Custom lower loads for CellSPU
485/*!
486 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
487 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000488
489 For extending loads, we also want to ensure that the following sequence is
490 emitted, e.g. for MVT::f32 extending load to MVT::f64:
491
492\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000493%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000494%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000495%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000496%4 f32 = vec2perfslot %3
497%5 f64 = fp_extend %4
498\endverbatim
499*/
Dan Gohman475871a2008-07-27 21:46:04 +0000500static SDValue
501LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000502 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000503 SDValue the_chain = LN->getChain();
Scott Michelf0569be2008-12-27 04:51:36 +0000504 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel30ee7df2008-12-04 03:02:42 +0000505 MVT InVT = LN->getMemoryVT();
506 MVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000507 ISD::LoadExtType ExtType = LN->getExtensionType();
508 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000509 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000510 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000511
Scott Michel266bc8f2007-12-04 22:23:35 +0000512 switch (LN->getAddressingMode()) {
513 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000514 SDValue result;
515 SDValue basePtr = LN->getBasePtr();
516 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000517
Scott Michelf0569be2008-12-27 04:51:36 +0000518 if (alignment == 16) {
519 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000520
Scott Michelf0569be2008-12-27 04:51:36 +0000521 // Special cases for a known aligned load to simplify the base pointer
522 // and the rotation amount:
523 if (basePtr.getOpcode() == ISD::ADD
524 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
525 // Known offset into basePtr
526 int64_t offset = CN->getSExtValue();
527 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000528
Scott Michelf0569be2008-12-27 04:51:36 +0000529 if (rotamt < 0)
530 rotamt += 16;
531
532 rotate = DAG.getConstant(rotamt, MVT::i16);
533
534 // Simplify the base pointer for this case:
535 basePtr = basePtr.getOperand(0);
536 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000537 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000538 basePtr,
539 DAG.getConstant((offset & ~0xf), PtrVT));
540 }
541 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
542 || (basePtr.getOpcode() == SPUISD::IndirectAddr
543 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
544 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
545 // Plain aligned a-form address: rotate into preferred slot
546 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
547 int64_t rotamt = -vtm->prefslot_byte;
548 if (rotamt < 0)
549 rotamt += 16;
550 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000551 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000552 // Offset the rotate amount by the basePtr and the preferred slot
553 // byte offset
554 int64_t rotamt = -vtm->prefslot_byte;
555 if (rotamt < 0)
556 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000557 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000558 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000559 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000560 }
Scott Michelf0569be2008-12-27 04:51:36 +0000561 } else {
562 // Unaligned load: must be more pessimistic about addressing modes:
563 if (basePtr.getOpcode() == ISD::ADD) {
564 MachineFunction &MF = DAG.getMachineFunction();
565 MachineRegisterInfo &RegInfo = MF.getRegInfo();
566 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
567 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000568
Scott Michelf0569be2008-12-27 04:51:36 +0000569 SDValue Op0 = basePtr.getOperand(0);
570 SDValue Op1 = basePtr.getOperand(1);
571
572 if (isa<ConstantSDNode>(Op1)) {
573 // Convert the (add <ptr>, <const>) to an indirect address contained
574 // in a register. Note that this is done because we need to avoid
575 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000576 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000577 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
578 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000579 } else {
580 // Convert the (add <arg1>, <arg2>) to an indirect address, which
581 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000582 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000583 }
584 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000585 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000586 basePtr,
587 DAG.getConstant(0, PtrVT));
588 }
589
590 // Offset the rotate amount by the basePtr and the preferred slot
591 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000592 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000593 basePtr,
594 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000595 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000596
Scott Michelf0569be2008-12-27 04:51:36 +0000597 // Re-emit as a v16i8 vector load
Dale Johannesen33c960f2009-02-04 20:06:27 +0000598 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000599 LN->getSrcValue(), LN->getSrcValueOffset(),
600 LN->isVolatile(), 16);
601
602 // Update the chain
603 the_chain = result.getValue(1);
604
605 // Rotate into the preferred slot:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000606 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000607 result.getValue(0), rotate);
608
Scott Michel30ee7df2008-12-04 03:02:42 +0000609 // Convert the loaded v16i8 vector to the appropriate vector type
610 // specified by the operand:
611 MVT vecVT = MVT::getVectorVT(InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000612 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
613 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000614
Scott Michel30ee7df2008-12-04 03:02:42 +0000615 // Handle extending loads by extending the scalar result:
616 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000617 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000618 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000619 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000620 } else if (ExtType == ISD::EXTLOAD) {
621 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000622
Scott Michel30ee7df2008-12-04 03:02:42 +0000623 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000624 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000625
Dale Johannesen33c960f2009-02-04 20:06:27 +0000626 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000627 }
628
Scott Michel30ee7df2008-12-04 03:02:42 +0000629 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000630 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000631 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000632 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000633 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000634
Dale Johannesen33c960f2009-02-04 20:06:27 +0000635 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000636 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000637 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000638 }
639 case ISD::PRE_INC:
640 case ISD::PRE_DEC:
641 case ISD::POST_INC:
642 case ISD::POST_DEC:
643 case ISD::LAST_INDEXED_MODE:
644 cerr << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
645 "UNINDEXED\n";
646 cerr << (unsigned) LN->getAddressingMode() << "\n";
647 abort();
648 /*NOTREACHED*/
649 }
650
Dan Gohman475871a2008-07-27 21:46:04 +0000651 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000652}
653
654/// Custom lower stores for CellSPU
655/*!
656 All CellSPU stores are aligned to 16-byte boundaries, so for elements
657 within a 16-byte block, we have to generate a shuffle to insert the
658 requested element into its place, then store the resulting block.
659 */
Dan Gohman475871a2008-07-27 21:46:04 +0000660static SDValue
661LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000662 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000663 SDValue Value = SN->getValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000664 MVT VT = Value.getValueType();
665 MVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
666 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000667 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000668 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000669
670 switch (SN->getAddressingMode()) {
671 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000672 // The vector type we really want to load from the 16-byte chunk.
Scott Michel719b0e12008-11-19 17:45:08 +0000673 MVT vecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits())),
674 stVecVT = MVT::getVectorVT(StVT, (128 / StVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000675
Scott Michelf0569be2008-12-27 04:51:36 +0000676 SDValue alignLoadVec;
677 SDValue basePtr = SN->getBasePtr();
678 SDValue the_chain = SN->getChain();
679 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000680
Scott Michelf0569be2008-12-27 04:51:36 +0000681 if (alignment == 16) {
682 ConstantSDNode *CN;
683
684 // Special cases for a known aligned load to simplify the base pointer
685 // and insertion byte:
686 if (basePtr.getOpcode() == ISD::ADD
687 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
688 // Known offset into basePtr
689 int64_t offset = CN->getSExtValue();
690
691 // Simplify the base pointer for this case:
692 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000693 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000694 basePtr,
695 DAG.getConstant((offset & 0xf), PtrVT));
696
697 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000698 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000699 basePtr,
700 DAG.getConstant((offset & ~0xf), PtrVT));
701 }
702 } else {
703 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000704 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000705 basePtr,
706 DAG.getConstant(0, PtrVT));
707 }
708 } else {
709 // Unaligned load: must be more pessimistic about addressing modes:
710 if (basePtr.getOpcode() == ISD::ADD) {
711 MachineFunction &MF = DAG.getMachineFunction();
712 MachineRegisterInfo &RegInfo = MF.getRegInfo();
713 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
714 SDValue Flag;
715
716 SDValue Op0 = basePtr.getOperand(0);
717 SDValue Op1 = basePtr.getOperand(1);
718
719 if (isa<ConstantSDNode>(Op1)) {
720 // Convert the (add <ptr>, <const>) to an indirect address contained
721 // in a register. Note that this is done because we need to avoid
722 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000723 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000724 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
725 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000726 } else {
727 // Convert the (add <arg1>, <arg2>) to an indirect address, which
728 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000729 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000730 }
731 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000732 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000733 basePtr,
734 DAG.getConstant(0, PtrVT));
735 }
736
737 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000738 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000739 basePtr,
740 DAG.getConstant(0, PtrVT));
741 }
742
743 // Re-emit as a v16i8 vector load
Dale Johannesen33c960f2009-02-04 20:06:27 +0000744 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000745 SN->getSrcValue(), SN->getSrcValueOffset(),
746 SN->isVolatile(), 16);
747
748 // Update the chain
749 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000750
Scott Michel9de5d0d2008-01-11 02:53:15 +0000751 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000752 SDValue theValue = SN->getValue();
753 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000754
755 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000756 && (theValue.getOpcode() == ISD::AssertZext
757 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000758 // Drill down and get the value for zero- and sign-extended
759 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000760 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000761 }
762
Scott Michel9de5d0d2008-01-11 02:53:15 +0000763 // If the base pointer is already a D-form address, then just create
764 // a new D-form address with a slot offset and the orignal base pointer.
765 // Otherwise generate a D-form address with the slot offset relative
766 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000767#if !defined(NDEBUG)
768 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
769 cerr << "CellSPU LowerSTORE: basePtr = ";
770 basePtr.getNode()->dump(&DAG);
771 cerr << "\n";
772 }
773#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000774
Scott Michel430a5552008-11-19 15:24:16 +0000775 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000776 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000777 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000778 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000779
Dale Johannesen33c960f2009-02-04 20:06:27 +0000780 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000781 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000782 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000783 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000784
Dale Johannesen33c960f2009-02-04 20:06:27 +0000785 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000786 LN->getSrcValue(), LN->getSrcValueOffset(),
787 LN->isVolatile(), LN->getAlignment());
788
Scott Michel23f2ff72008-12-04 17:16:59 +0000789#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000790 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
791 const SDValue &currentRoot = DAG.getRoot();
792
793 DAG.setRoot(result);
794 cerr << "------- CellSPU:LowerStore result:\n";
795 DAG.dump();
796 cerr << "-------\n";
797 DAG.setRoot(currentRoot);
798 }
799#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000800
Scott Michel266bc8f2007-12-04 22:23:35 +0000801 return result;
802 /*UNREACHED*/
803 }
804 case ISD::PRE_INC:
805 case ISD::PRE_DEC:
806 case ISD::POST_INC:
807 case ISD::POST_DEC:
808 case ISD::LAST_INDEXED_MODE:
809 cerr << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
810 "UNINDEXED\n";
811 cerr << (unsigned) SN->getAddressingMode() << "\n";
812 abort();
813 /*NOTREACHED*/
814 }
815
Dan Gohman475871a2008-07-27 21:46:04 +0000816 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000817}
818
Scott Michel94bd57e2009-01-15 04:41:47 +0000819//! Generate the address of a constant pool entry.
820SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000821LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000822 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000823 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
824 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000825 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
826 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000827 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000828 // FIXME there is no actual debug info here
829 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000830
831 if (TM.getRelocationModel() == Reloc::Static) {
832 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000833 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000834 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000835 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000836 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
837 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
838 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000839 }
840 }
841
842 assert(0 &&
Gabor Greif93c53e52008-08-31 15:37:04 +0000843 "LowerConstantPool: Relocation model other than static"
844 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000845 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000846}
847
Scott Michel94bd57e2009-01-15 04:41:47 +0000848//! Alternate entry point for generating the address of a constant pool entry
849SDValue
850SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
851 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
852}
853
Dan Gohman475871a2008-07-27 21:46:04 +0000854static SDValue
855LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000856 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000857 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000858 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
859 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000860 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000861 // FIXME there is no actual debug info here
862 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000863
864 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000865 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000866 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000867 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000868 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
869 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
870 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000871 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000872 }
873
874 assert(0 &&
875 "LowerJumpTable: Relocation model other than static not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000876 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000877}
878
Dan Gohman475871a2008-07-27 21:46:04 +0000879static SDValue
880LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000881 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000882 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
883 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000884 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000885 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000886 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000887 // FIXME there is no actual debug info here
888 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000889
Scott Michel266bc8f2007-12-04 22:23:35 +0000890 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000891 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000892 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000893 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000894 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
895 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
896 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000897 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000898 } else {
899 cerr << "LowerGlobalAddress: Relocation model other than static not "
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000900 << "supported.\n";
Scott Michel266bc8f2007-12-04 22:23:35 +0000901 abort();
902 /*NOTREACHED*/
903 }
904
Dan Gohman475871a2008-07-27 21:46:04 +0000905 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000906}
907
Nate Begemanccef5802008-02-14 18:43:04 +0000908//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000909static SDValue
910LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000911 MVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000912 // FIXME there is no actual debug info here
913 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000914
Nate Begemanccef5802008-02-14 18:43:04 +0000915 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000916 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
917
918 assert((FP != 0) &&
919 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +0000920
Scott Michel170783a2007-12-19 20:15:47 +0000921 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Scott Michel1a6cdb62008-12-01 17:56:02 +0000922 SDValue T = DAG.getConstant(dbits, MVT::i64);
Evan Chenga87008d2009-02-25 22:49:59 +0000923 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +0000924 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000925 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +0000926 }
927
Dan Gohman475871a2008-07-27 21:46:04 +0000928 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000929}
930
Dan Gohman475871a2008-07-27 21:46:04 +0000931static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000932LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG, int &VarArgsFrameIndex)
Scott Michel266bc8f2007-12-04 22:23:35 +0000933{
934 MachineFunction &MF = DAG.getMachineFunction();
935 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +0000936 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Micheld976c212008-10-30 01:51:48 +0000937 SmallVector<SDValue, 48> ArgValues;
Dan Gohman475871a2008-07-27 21:46:04 +0000938 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000939 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000940 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000941
942 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
943 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000944
Scott Michel266bc8f2007-12-04 22:23:35 +0000945 unsigned ArgOffset = SPUFrameInfo::minStackSize();
946 unsigned ArgRegIdx = 0;
947 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000948
Duncan Sands83ec4b62008-06-06 12:08:01 +0000949 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000950
Scott Michel266bc8f2007-12-04 22:23:35 +0000951 // Add DAG nodes to load the arguments or copy them out of registers.
Gabor Greif93c53e52008-08-31 15:37:04 +0000952 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
953 ArgNo != e; ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000954 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
955 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +0000956 SDValue ArgVal;
Scott Michel266bc8f2007-12-04 22:23:35 +0000957
Scott Micheld976c212008-10-30 01:51:48 +0000958 if (ArgRegIdx < NumArgRegs) {
959 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +0000960
Scott Micheld976c212008-10-30 01:51:48 +0000961 switch (ObjectVT.getSimpleVT()) {
962 default: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000963 cerr << "LowerFORMAL_ARGUMENTS Unhandled argument type: "
964 << ObjectVT.getMVTString()
965 << "\n";
966 abort();
Scott Micheld976c212008-10-30 01:51:48 +0000967 }
968 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +0000969 ArgRegClass = &SPU::R8CRegClass;
970 break;
Scott Micheld976c212008-10-30 01:51:48 +0000971 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +0000972 ArgRegClass = &SPU::R16CRegClass;
973 break;
Scott Micheld976c212008-10-30 01:51:48 +0000974 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +0000975 ArgRegClass = &SPU::R32CRegClass;
976 break;
Scott Micheld976c212008-10-30 01:51:48 +0000977 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +0000978 ArgRegClass = &SPU::R64CRegClass;
979 break;
Scott Micheldd950092009-01-06 03:36:14 +0000980 case MVT::i128:
981 ArgRegClass = &SPU::GPRCRegClass;
982 break;
Scott Micheld976c212008-10-30 01:51:48 +0000983 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +0000984 ArgRegClass = &SPU::R32FPRegClass;
985 break;
Scott Micheld976c212008-10-30 01:51:48 +0000986 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +0000987 ArgRegClass = &SPU::R64FPRegClass;
988 break;
Scott Micheld976c212008-10-30 01:51:48 +0000989 case MVT::v2f64:
990 case MVT::v4f32:
991 case MVT::v2i64:
992 case MVT::v4i32:
993 case MVT::v8i16:
994 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +0000995 ArgRegClass = &SPU::VECREGRegClass;
996 break;
Scott Micheld976c212008-10-30 01:51:48 +0000997 }
998
999 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1000 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001001 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001002 ++ArgRegIdx;
1003 } else {
1004 // We need to load the argument to a virtual register if we determined
1005 // above that we ran out of physical registers of the appropriate type
1006 // or we're forced to do vararg
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001007 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001008 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001009 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001010 ArgOffset += StackSlotSize;
1011 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001012
Scott Michel266bc8f2007-12-04 22:23:35 +00001013 ArgValues.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001014 // Update the chain
1015 Root = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001016 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001017
Scott Micheld976c212008-10-30 01:51:48 +00001018 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001019 if (isVarArg) {
Scott Micheld976c212008-10-30 01:51:48 +00001020 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1021 // We will spill (79-3)+1 registers to the stack
1022 SmallVector<SDValue, 79-3+1> MemOps;
1023
1024 // Create the frame slot
1025
Scott Michel266bc8f2007-12-04 22:23:35 +00001026 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Scott Micheld976c212008-10-30 01:51:48 +00001027 VarArgsFrameIndex = MFI->CreateFixedObject(StackSlotSize, ArgOffset);
1028 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1029 SDValue ArgVal = DAG.getRegister(ArgRegs[ArgRegIdx], MVT::v16i8);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001030 SDValue Store = DAG.getStore(Root, dl, ArgVal, FIN, NULL, 0);
Scott Micheld976c212008-10-30 01:51:48 +00001031 Root = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001032 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001033
1034 // Increment address by stack slot size for the next stored argument
1035 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001036 }
1037 if (!MemOps.empty())
Scott Michel6e1d1472009-03-16 18:47:25 +00001038 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001039 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001040 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001041
Scott Michel266bc8f2007-12-04 22:23:35 +00001042 ArgValues.push_back(Root);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001043
Scott Michel266bc8f2007-12-04 22:23:35 +00001044 // Return the new list of results.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001045 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001046 &ArgValues[0], ArgValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001047}
1048
1049/// isLSAAddress - Return the immediate to use if the specified
1050/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001051static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001052 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001053 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001054
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001055 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001056 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1057 (Addr << 14 >> 14) != Addr)
1058 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001059
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001060 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001061}
1062
Scott Michel21213e72009-01-06 23:10:38 +00001063static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001064LowerCALL(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Dan Gohman095cc292008-09-13 01:54:27 +00001065 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1066 SDValue Chain = TheCall->getChain();
Dan Gohman095cc292008-09-13 01:54:27 +00001067 SDValue Callee = TheCall->getCallee();
1068 unsigned NumOps = TheCall->getNumArgs();
Scott Michel266bc8f2007-12-04 22:23:35 +00001069 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1070 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1071 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001072 DebugLoc dl = TheCall->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001073
1074 // Handy pointer type
Duncan Sands83ec4b62008-06-06 12:08:01 +00001075 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001076
Scott Michel266bc8f2007-12-04 22:23:35 +00001077 // Accumulate how many bytes are to be pushed on the stack, including the
1078 // linkage area, and parameter passing area. According to the SPU ABI,
1079 // we minimally need space for [LR] and [SP]
1080 unsigned NumStackBytes = SPUFrameInfo::minStackSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001081
Scott Michel266bc8f2007-12-04 22:23:35 +00001082 // Set up a copy of the stack pointer for use loading and storing any
1083 // arguments that may not fit in the registers available for argument
1084 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00001085 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001086
Scott Michel266bc8f2007-12-04 22:23:35 +00001087 // Figure out which arguments are going to go in registers, and which in
1088 // memory.
1089 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1090 unsigned ArgRegIdx = 0;
1091
1092 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001093 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001094 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001095 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001096
1097 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001098 SDValue Arg = TheCall->getArg(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001099
Scott Michel266bc8f2007-12-04 22:23:35 +00001100 // PtrOff will be used to store the current argument to the stack if a
1101 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001102 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001103 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001104
Duncan Sands83ec4b62008-06-06 12:08:01 +00001105 switch (Arg.getValueType().getSimpleVT()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001106 default: assert(0 && "Unexpected ValueType for argument!");
Scott Micheldd950092009-01-06 03:36:14 +00001107 case MVT::i8:
1108 case MVT::i16:
Scott Michel266bc8f2007-12-04 22:23:35 +00001109 case MVT::i32:
1110 case MVT::i64:
1111 case MVT::i128:
1112 if (ArgRegIdx != NumArgRegs) {
1113 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1114 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001115 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001116 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001117 }
1118 break;
1119 case MVT::f32:
1120 case MVT::f64:
1121 if (ArgRegIdx != NumArgRegs) {
1122 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1123 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001124 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001125 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001126 }
1127 break;
Scott Michelcc188272008-12-04 21:01:44 +00001128 case MVT::v2i64:
1129 case MVT::v2f64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001130 case MVT::v4f32:
1131 case MVT::v4i32:
1132 case MVT::v8i16:
1133 case MVT::v16i8:
1134 if (ArgRegIdx != NumArgRegs) {
1135 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1136 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001137 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001138 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001139 }
1140 break;
1141 }
1142 }
1143
1144 // Update number of stack bytes actually used, insert a call sequence start
1145 NumStackBytes = (ArgOffset - SPUFrameInfo::minStackSize());
Chris Lattnere563bbc2008-10-11 22:08:30 +00001146 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1147 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001148
1149 if (!MemOpChains.empty()) {
1150 // Adjust the stack pointer for the stack arguments.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001151 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001152 &MemOpChains[0], MemOpChains.size());
1153 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001154
Scott Michel266bc8f2007-12-04 22:23:35 +00001155 // Build a sequence of copy-to-reg nodes chained together with token chain
1156 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001157 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001158 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001159 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001160 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001161 InFlag = Chain.getValue(1);
1162 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001163
Dan Gohman475871a2008-07-27 21:46:04 +00001164 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001165 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001166
Bill Wendling056292f2008-09-16 21:48:12 +00001167 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1168 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1169 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001170 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001171 GlobalValue *GV = G->getGlobal();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001172 MVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001173 SDValue Zero = DAG.getConstant(0, PtrVT);
1174 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001175
Scott Michel9de5d0d2008-01-11 02:53:15 +00001176 if (!ST->usingLargeMem()) {
1177 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1178 // style calls, otherwise, external symbols are BRASL calls. This assumes
1179 // that declared/defined symbols are in the same compilation unit and can
1180 // be reached through PC-relative jumps.
1181 //
1182 // NOTE:
1183 // This may be an unsafe assumption for JIT and really large compilation
1184 // units.
1185 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001186 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001187 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001188 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001189 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001190 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001191 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1192 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001193 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001194 }
Scott Michel1df30c42008-12-29 03:23:36 +00001195 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1196 MVT CalleeVT = Callee.getValueType();
1197 SDValue Zero = DAG.getConstant(0, PtrVT);
1198 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1199 Callee.getValueType());
1200
1201 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001202 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001203 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001204 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001205 }
1206 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001207 // If this is an absolute destination address that appears to be a legal
1208 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001209 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001210 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001211
1212 Ops.push_back(Chain);
1213 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001214
Scott Michel266bc8f2007-12-04 22:23:35 +00001215 // Add argument registers to the end of the list so that they are known live
1216 // into the call.
1217 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001218 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001219 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001220
Gabor Greifba36cb52008-08-28 21:40:38 +00001221 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001222 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001223 // Returns a chain and a flag for retval copy to use.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001224 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001225 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001226 InFlag = Chain.getValue(1);
1227
Chris Lattnere563bbc2008-10-11 22:08:30 +00001228 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1229 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00001230 if (TheCall->getValueType(0) != MVT::Other)
Evan Chengebaaa912008-02-05 22:44:06 +00001231 InFlag = Chain.getValue(1);
1232
Dan Gohman475871a2008-07-27 21:46:04 +00001233 SDValue ResultVals[3];
Scott Michel266bc8f2007-12-04 22:23:35 +00001234 unsigned NumResults = 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001235
Scott Michel266bc8f2007-12-04 22:23:35 +00001236 // If the call has results, copy the values out of the ret val registers.
Dan Gohman095cc292008-09-13 01:54:27 +00001237 switch (TheCall->getValueType(0).getSimpleVT()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001238 default: assert(0 && "Unexpected ret value!");
1239 case MVT::Other: break;
1240 case MVT::i32:
Dan Gohman095cc292008-09-13 01:54:27 +00001241 if (TheCall->getValueType(1) == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001242 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001243 MVT::i32, InFlag).getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +00001244 ResultVals[0] = Chain.getValue(0);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001245 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001246 Chain.getValue(2)).getValue(1);
1247 ResultVals[1] = Chain.getValue(0);
1248 NumResults = 2;
Scott Michel266bc8f2007-12-04 22:23:35 +00001249 } else {
Scott Michel6e1d1472009-03-16 18:47:25 +00001250 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001251 InFlag).getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +00001252 ResultVals[0] = Chain.getValue(0);
1253 NumResults = 1;
1254 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001255 break;
1256 case MVT::i64:
Scott Michel6e1d1472009-03-16 18:47:25 +00001257 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001258 InFlag).getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +00001259 ResultVals[0] = Chain.getValue(0);
1260 NumResults = 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00001261 break;
Scott Micheldd950092009-01-06 03:36:14 +00001262 case MVT::i128:
Scott Michel6e1d1472009-03-16 18:47:25 +00001263 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i128,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001264 InFlag).getValue(1);
Scott Micheldd950092009-01-06 03:36:14 +00001265 ResultVals[0] = Chain.getValue(0);
1266 NumResults = 1;
1267 break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001268 case MVT::f32:
1269 case MVT::f64:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001270 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, TheCall->getValueType(0),
Scott Michel266bc8f2007-12-04 22:23:35 +00001271 InFlag).getValue(1);
1272 ResultVals[0] = Chain.getValue(0);
1273 NumResults = 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00001274 break;
1275 case MVT::v2f64:
Scott Michelcc188272008-12-04 21:01:44 +00001276 case MVT::v2i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001277 case MVT::v4f32:
1278 case MVT::v4i32:
1279 case MVT::v8i16:
1280 case MVT::v16i8:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001281 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, TheCall->getValueType(0),
Scott Michel266bc8f2007-12-04 22:23:35 +00001282 InFlag).getValue(1);
1283 ResultVals[0] = Chain.getValue(0);
1284 NumResults = 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00001285 break;
1286 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001287
Scott Michel266bc8f2007-12-04 22:23:35 +00001288 // If the function returns void, just return the chain.
1289 if (NumResults == 0)
1290 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001291
Scott Michel266bc8f2007-12-04 22:23:35 +00001292 // Otherwise, merge everything together with a MERGE_VALUES node.
1293 ResultVals[NumResults++] = Chain;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001294 SDValue Res = DAG.getMergeValues(ResultVals, NumResults, dl);
Gabor Greif99a6cb92008-08-26 22:36:50 +00001295 return Res.getValue(Op.getResNo());
Scott Michel266bc8f2007-12-04 22:23:35 +00001296}
1297
Dan Gohman475871a2008-07-27 21:46:04 +00001298static SDValue
1299LowerRET(SDValue Op, SelectionDAG &DAG, TargetMachine &TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001300 SmallVector<CCValAssign, 16> RVLocs;
1301 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
1302 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesena05dca42009-02-04 23:02:30 +00001303 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001304 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00001305 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001306
Scott Michel266bc8f2007-12-04 22:23:35 +00001307 // If this is the first return lowered for this function, add the regs to the
1308 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001309 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001310 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001311 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001312 }
1313
Dan Gohman475871a2008-07-27 21:46:04 +00001314 SDValue Chain = Op.getOperand(0);
1315 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001316
Scott Michel266bc8f2007-12-04 22:23:35 +00001317 // Copy the result values into the output registers.
1318 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1319 CCValAssign &VA = RVLocs[i];
1320 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001321 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1322 Op.getOperand(i*2+1), Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001323 Flag = Chain.getValue(1);
1324 }
1325
Gabor Greifba36cb52008-08-28 21:40:38 +00001326 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00001327 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001328 else
Dale Johannesena05dca42009-02-04 23:02:30 +00001329 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001330}
1331
1332
1333//===----------------------------------------------------------------------===//
1334// Vector related lowering:
1335//===----------------------------------------------------------------------===//
1336
1337static ConstantSDNode *
1338getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001339 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001340
Scott Michel266bc8f2007-12-04 22:23:35 +00001341 // Check to see if this buildvec has a single non-undef value in its elements.
1342 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1343 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001344 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001345 OpVal = N->getOperand(i);
1346 else if (OpVal != N->getOperand(i))
1347 return 0;
1348 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001349
Gabor Greifba36cb52008-08-28 21:40:38 +00001350 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001351 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001352 return CN;
1353 }
1354 }
1355
Scott Michel7ea02ff2009-03-17 01:15:45 +00001356 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001357}
1358
1359/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1360/// and the value fits into an unsigned 18-bit constant, and if so, return the
1361/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001362SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001363 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001364 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001365 uint64_t Value = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001366 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001367 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001368 uint32_t upper = uint32_t(UValue >> 32);
1369 uint32_t lower = uint32_t(UValue);
1370 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001371 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001372 Value = Value >> 32;
1373 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001374 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001375 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001376 }
1377
Dan Gohman475871a2008-07-27 21:46:04 +00001378 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001379}
1380
1381/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1382/// and the value fits into a signed 16-bit constant, and if so, return the
1383/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001384SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001385 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001386 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001387 int64_t Value = CN->getSExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001388 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001389 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001390 uint32_t upper = uint32_t(UValue >> 32);
1391 uint32_t lower = uint32_t(UValue);
1392 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001393 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001394 Value = Value >> 32;
1395 }
Scott Michelad2715e2008-03-05 23:02:02 +00001396 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001397 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001398 }
1399 }
1400
Dan Gohman475871a2008-07-27 21:46:04 +00001401 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001402}
1403
1404/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1405/// and the value fits into a signed 10-bit constant, and if so, return the
1406/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001407SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001408 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001409 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001410 int64_t Value = CN->getSExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001411 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001412 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001413 uint32_t upper = uint32_t(UValue >> 32);
1414 uint32_t lower = uint32_t(UValue);
1415 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001416 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001417 Value = Value >> 32;
1418 }
Scott Michelad2715e2008-03-05 23:02:02 +00001419 if (isS10Constant(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001420 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001421 }
1422
Dan Gohman475871a2008-07-27 21:46:04 +00001423 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001424}
1425
1426/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1427/// and the value fits into a signed 8-bit constant, and if so, return the
1428/// constant.
1429///
1430/// @note: The incoming vector is v16i8 because that's the only way we can load
1431/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1432/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001433SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001434 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001435 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001436 int Value = (int) CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001437 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001438 && Value <= 0xffff /* truncated from uint64_t */
1439 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001440 return DAG.getTargetConstant(Value & 0xff, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001441 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001442 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001443 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001444 }
1445
Dan Gohman475871a2008-07-27 21:46:04 +00001446 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001447}
1448
1449/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1450/// and the value fits into a signed 16-bit constant, and if so, return the
1451/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001452SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001453 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001454 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001455 uint64_t Value = CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001456 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001457 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
1458 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001459 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001460 }
1461
Dan Gohman475871a2008-07-27 21:46:04 +00001462 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001463}
1464
1465/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001466SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001467 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001468 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001469 }
1470
Dan Gohman475871a2008-07-27 21:46:04 +00001471 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001472}
1473
1474/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001475SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001476 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001477 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001478 }
1479
Dan Gohman475871a2008-07-27 21:46:04 +00001480 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001481}
1482
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001483//! Lower a BUILD_VECTOR instruction creatively:
1484SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001485LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001486 MVT VT = Op.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001487 MVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001488 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001489 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1490 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1491 unsigned minSplatBits = EltVT.getSizeInBits();
1492
1493 if (minSplatBits < 16)
1494 minSplatBits = 16;
1495
1496 APInt APSplatBits, APSplatUndef;
1497 unsigned SplatBitSize;
1498 bool HasAnyUndefs;
1499
1500 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1501 HasAnyUndefs, minSplatBits)
1502 || minSplatBits < SplatBitSize)
1503 return SDValue(); // Wasn't a constant vector or splat exceeded min
1504
1505 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001506
Duncan Sands83ec4b62008-06-06 12:08:01 +00001507 switch (VT.getSimpleVT()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001508 default:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001509 cerr << "CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = "
1510 << VT.getMVTString()
1511 << "\n";
1512 abort();
1513 /*NOTREACHED*/
Scott Michel266bc8f2007-12-04 22:23:35 +00001514 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001515 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001516 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001517 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001518 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Dan Gohman475871a2008-07-27 21:46:04 +00001519 SDValue T = DAG.getConstant(Value32, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001520 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001521 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001522 break;
1523 }
1524 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001525 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001526 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001527 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001528 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Dan Gohman475871a2008-07-27 21:46:04 +00001529 SDValue T = DAG.getConstant(f64val, MVT::i64);
Dale Johannesened2eee62009-02-06 01:31:28 +00001530 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
Evan Chenga87008d2009-02-25 22:49:59 +00001531 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001532 break;
1533 }
1534 case MVT::v16i8: {
1535 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001536 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1537 SmallVector<SDValue, 8> Ops;
1538
1539 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001540 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001541 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001542 }
1543 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001544 unsigned short Value16 = SplatBits;
1545 SDValue T = DAG.getConstant(Value16, EltVT);
1546 SmallVector<SDValue, 8> Ops;
1547
1548 Ops.assign(8, T);
1549 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001550 }
1551 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001552 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001553 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001554 }
Scott Michel21213e72009-01-06 23:10:38 +00001555 case MVT::v2i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001556 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001557 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel21213e72009-01-06 23:10:38 +00001558 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001559 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001560 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001561 }
1562 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001563
Dan Gohman475871a2008-07-27 21:46:04 +00001564 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001565}
1566
Scott Michel7ea02ff2009-03-17 01:15:45 +00001567/*!
1568 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001569SDValue
Scott Michel7ea02ff2009-03-17 01:15:45 +00001570SPU::LowerV2I64Splat(MVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
1571 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001572 uint32_t upper = uint32_t(SplatVal >> 32);
1573 uint32_t lower = uint32_t(SplatVal);
1574
1575 if (upper == lower) {
1576 // Magic constant that can be matched by IL, ILA, et. al.
1577 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001578 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001579 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1580 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001581 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001582 bool upper_special, lower_special;
1583
1584 // NOTE: This code creates common-case shuffle masks that can be easily
1585 // detected as common expressions. It is not attempting to create highly
1586 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1587
1588 // Detect if the upper or lower half is a special shuffle mask pattern:
1589 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1590 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1591
Scott Michel7ea02ff2009-03-17 01:15:45 +00001592 // Both upper and lower are special, lower to a constant pool load:
1593 if (lower_special && upper_special) {
1594 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1595 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
1596 SplatValCN, SplatValCN);
1597 }
1598
1599 SDValue LO32;
1600 SDValue HI32;
1601 SmallVector<SDValue, 16> ShufBytes;
1602 SDValue Result;
1603
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001604 // Create lower vector if not a special pattern
1605 if (!lower_special) {
1606 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001607 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001608 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1609 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001610 }
1611
1612 // Create upper vector if not a special pattern
1613 if (!upper_special) {
1614 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001615 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001616 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1617 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001618 }
1619
1620 // If either upper or lower are special, then the two input operands are
1621 // the same (basically, one of them is a "don't care")
1622 if (lower_special)
1623 LO32 = HI32;
1624 if (upper_special)
1625 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001626
1627 for (int i = 0; i < 4; ++i) {
1628 uint64_t val = 0;
1629 for (int j = 0; j < 4; ++j) {
1630 SDValue V;
1631 bool process_upper, process_lower;
1632 val <<= 8;
1633 process_upper = (upper_special && (i & 1) == 0);
1634 process_lower = (lower_special && (i & 1) == 1);
1635
1636 if (process_upper || process_lower) {
1637 if ((process_upper && upper == 0)
1638 || (process_lower && lower == 0))
1639 val |= 0x80;
1640 else if ((process_upper && upper == 0xffffffff)
1641 || (process_lower && lower == 0xffffffff))
1642 val |= 0xc0;
1643 else if ((process_upper && upper == 0x80000000)
1644 || (process_lower && lower == 0x80000000))
1645 val |= (j == 0 ? 0xe0 : 0x80);
1646 } else
1647 val |= i * 4 + j + ((i & 1) * 16);
1648 }
1649
1650 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
1651 }
1652
Dale Johannesened2eee62009-02-06 01:31:28 +00001653 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Evan Chenga87008d2009-02-25 22:49:59 +00001654 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1655 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001656 }
1657}
1658
Scott Michel266bc8f2007-12-04 22:23:35 +00001659/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1660/// which the Cell can operate. The code inspects V3 to ascertain whether the
1661/// permutation vector, V3, is monotonically increasing with one "exception"
1662/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001663/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001664/// In either case, the net result is going to eventually invoke SHUFB to
1665/// permute/shuffle the bytes from V1 and V2.
1666/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001667/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001668/// control word for byte/halfword/word insertion. This takes care of a single
1669/// element move from V2 into V1.
1670/// \note
1671/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001672static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
1673 SDValue V1 = Op.getOperand(0);
1674 SDValue V2 = Op.getOperand(1);
Rafael Espindola15684b22009-04-24 12:40:33 +00001675 SDValue PermMask = Op.getOperand(2);
Dale Johannesena05dca42009-02-04 23:02:30 +00001676 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001677
Scott Michel266bc8f2007-12-04 22:23:35 +00001678 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001679
Scott Michel266bc8f2007-12-04 22:23:35 +00001680 // If we have a single element being moved from V1 to V2, this can be handled
1681 // using the C*[DX] compute mask instructions, but the vector elements have
1682 // to be monotonically increasing with one exception element.
Scott Michelcc188272008-12-04 21:01:44 +00001683 MVT VecVT = V1.getValueType();
1684 MVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001685 unsigned EltsFromV2 = 0;
1686 unsigned V2Elt = 0;
1687 unsigned V2EltIdx0 = 0;
1688 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001689 unsigned MaxElts = VecVT.getVectorNumElements();
1690 unsigned PrevElt = 0;
1691 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001692 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001693 bool rotate = true;
1694
1695 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001696 V2EltIdx0 = 16;
Scott Michelcc188272008-12-04 21:01:44 +00001697 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001698 V2EltIdx0 = 8;
Scott Michelcc188272008-12-04 21:01:44 +00001699 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001700 V2EltIdx0 = 4;
Scott Michelcc188272008-12-04 21:01:44 +00001701 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
1702 V2EltIdx0 = 2;
1703 } else
Scott Michel266bc8f2007-12-04 22:23:35 +00001704 assert(0 && "Unhandled vector type in LowerVECTOR_SHUFFLE");
1705
Rafael Espindola15684b22009-04-24 12:40:33 +00001706 for (unsigned i = 0; i != PermMask.getNumOperands(); ++i) {
1707 if (PermMask.getOperand(i).getOpcode() != ISD::UNDEF) {
1708 unsigned SrcElt = cast<ConstantSDNode > (PermMask.getOperand(i))->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001709
Rafael Espindola15684b22009-04-24 12:40:33 +00001710 if (monotonic) {
1711 if (SrcElt >= V2EltIdx0) {
1712 if (1 >= (++EltsFromV2)) {
1713 V2Elt = (V2EltIdx0 - SrcElt) << 2;
1714 }
1715 } else if (CurrElt != SrcElt) {
1716 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001717 }
Rafael Espindola15684b22009-04-24 12:40:33 +00001718
1719 ++CurrElt;
Scott Michelcc188272008-12-04 21:01:44 +00001720 }
1721
Rafael Espindola15684b22009-04-24 12:40:33 +00001722 if (rotate) {
1723 if (PrevElt > 0 && SrcElt < MaxElts) {
1724 if ((PrevElt == SrcElt - 1)
1725 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
1726 PrevElt = SrcElt;
1727 if (SrcElt == 0)
1728 V0Elt = i;
1729 } else {
1730 rotate = false;
1731 }
1732 } else if (PrevElt == 0) {
1733 // First time through, need to keep track of previous element
Scott Michelcc188272008-12-04 21:01:44 +00001734 PrevElt = SrcElt;
1735 } else {
Rafael Espindola15684b22009-04-24 12:40:33 +00001736 // This isn't a rotation, takes elements from vector 2
Scott Michelcc188272008-12-04 21:01:44 +00001737 rotate = false;
1738 }
1739 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001740 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001741 }
1742
1743 if (EltsFromV2 == 1 && monotonic) {
1744 // Compute mask and shuffle
1745 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00001746 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1747 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001748 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00001749 // Initialize temporary register to 0
Dan Gohman475871a2008-07-27 21:46:04 +00001750 SDValue InitTempReg =
Dale Johannesena05dca42009-02-04 23:02:30 +00001751 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001752 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman475871a2008-07-27 21:46:04 +00001753 SDValue ShufMaskOp =
Dale Johannesena05dca42009-02-04 23:02:30 +00001754 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001755 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00001756 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +00001757 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001758 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001759 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001760 } else if (rotate) {
1761 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001762
Dale Johannesena05dca42009-02-04 23:02:30 +00001763 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Scott Michelcc188272008-12-04 21:01:44 +00001764 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001765 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001766 // Convert the SHUFFLE_VECTOR mask's input element units to the
1767 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001768 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001769
Dan Gohman475871a2008-07-27 21:46:04 +00001770 SmallVector<SDValue, 16> ResultMask;
Rafael Espindola15684b22009-04-24 12:40:33 +00001771 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
1772 unsigned SrcElt;
1773 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
1774 SrcElt = 0;
1775 else
1776 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001777
Scott Michela59d4692008-02-23 18:41:37 +00001778 for (unsigned j = 0; j < BytesPerElement; ++j) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001779 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
1780 MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001781 }
1782 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001783
Evan Chenga87008d2009-02-25 22:49:59 +00001784 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
1785 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001786 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001787 }
1788}
1789
Dan Gohman475871a2008-07-27 21:46:04 +00001790static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1791 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001792 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001793
Gabor Greifba36cb52008-08-28 21:40:38 +00001794 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001795 // For a constant, build the appropriate constant vector, which will
1796 // eventually simplify to a vector register load.
1797
Gabor Greifba36cb52008-08-28 21:40:38 +00001798 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001799 SmallVector<SDValue, 16> ConstVecValues;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001800 MVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001801 size_t n_copies;
1802
1803 // Create a constant vector:
Duncan Sands83ec4b62008-06-06 12:08:01 +00001804 switch (Op.getValueType().getSimpleVT()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001805 default: assert(0 && "Unexpected constant value type in "
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001806 "LowerSCALAR_TO_VECTOR");
Scott Michel266bc8f2007-12-04 22:23:35 +00001807 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1808 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1809 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1810 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1811 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1812 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
1813 }
1814
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001815 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001816 for (size_t j = 0; j < n_copies; ++j)
1817 ConstVecValues.push_back(CValue);
1818
Evan Chenga87008d2009-02-25 22:49:59 +00001819 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1820 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001821 } else {
1822 // Otherwise, copy the value from one register to another:
Duncan Sands83ec4b62008-06-06 12:08:01 +00001823 switch (Op0.getValueType().getSimpleVT()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001824 default: assert(0 && "Unexpected value type in LowerSCALAR_TO_VECTOR");
1825 case MVT::i8:
1826 case MVT::i16:
1827 case MVT::i32:
1828 case MVT::i64:
1829 case MVT::f32:
1830 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001831 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001832 }
1833 }
1834
Dan Gohman475871a2008-07-27 21:46:04 +00001835 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001836}
1837
Dan Gohman475871a2008-07-27 21:46:04 +00001838static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001839 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001840 SDValue N = Op.getOperand(0);
1841 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001842 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001843 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001844
Scott Michel7a1c9e92008-11-22 23:50:42 +00001845 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1846 // Constant argument:
1847 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001848
Scott Michel7a1c9e92008-11-22 23:50:42 +00001849 // sanity checks:
1850 if (VT == MVT::i8 && EltNo >= 16)
1851 assert(0 && "SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
1852 else if (VT == MVT::i16 && EltNo >= 8)
1853 assert(0 && "SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
1854 else if (VT == MVT::i32 && EltNo >= 4)
1855 assert(0 && "SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
1856 else if (VT == MVT::i64 && EltNo >= 2)
1857 assert(0 && "SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001858
Scott Michel7a1c9e92008-11-22 23:50:42 +00001859 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
1860 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001861 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001862 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001863
Scott Michel7a1c9e92008-11-22 23:50:42 +00001864 // Need to generate shuffle mask and extract:
1865 int prefslot_begin = -1, prefslot_end = -1;
1866 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1867
1868 switch (VT.getSimpleVT()) {
1869 default:
1870 assert(false && "Invalid value type!");
1871 case MVT::i8: {
1872 prefslot_begin = prefslot_end = 3;
1873 break;
1874 }
1875 case MVT::i16: {
1876 prefslot_begin = 2; prefslot_end = 3;
1877 break;
1878 }
1879 case MVT::i32:
1880 case MVT::f32: {
1881 prefslot_begin = 0; prefslot_end = 3;
1882 break;
1883 }
1884 case MVT::i64:
1885 case MVT::f64: {
1886 prefslot_begin = 0; prefslot_end = 7;
1887 break;
1888 }
1889 }
1890
1891 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1892 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1893
1894 unsigned int ShufBytes[16];
1895 for (int i = 0; i < 16; ++i) {
1896 // zero fill uppper part of preferred slot, don't care about the
1897 // other slots:
1898 unsigned int mask_val;
1899 if (i <= prefslot_end) {
1900 mask_val =
1901 ((i < prefslot_begin)
1902 ? 0x80
1903 : elt_byte + (i - prefslot_begin));
1904
1905 ShufBytes[i] = mask_val;
1906 } else
1907 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1908 }
1909
1910 SDValue ShufMask[4];
1911 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001912 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001913 unsigned int bits = ((ShufBytes[bidx] << 24) |
1914 (ShufBytes[bidx+1] << 16) |
1915 (ShufBytes[bidx+2] << 8) |
1916 ShufBytes[bidx+3]);
1917 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
1918 }
1919
Scott Michel7ea02ff2009-03-17 01:15:45 +00001920 SDValue ShufMaskVec =
1921 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1922 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001923
Dale Johannesened2eee62009-02-06 01:31:28 +00001924 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1925 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00001926 N, N, ShufMaskVec));
1927 } else {
1928 // Variable index: Rotate the requested element into slot 0, then replicate
1929 // slot 0 across the vector
1930 MVT VecVT = N.getValueType();
1931 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
1932 cerr << "LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit vector type!\n";
1933 abort();
1934 }
1935
1936 // Make life easier by making sure the index is zero-extended to i32
1937 if (Elt.getValueType() != MVT::i32)
Dale Johannesened2eee62009-02-06 01:31:28 +00001938 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001939
1940 // Scale the index to a bit/byte shift quantity
1941 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00001942 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
1943 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001944 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001945
Scott Michel104de432008-11-24 17:11:17 +00001946 if (scaleShift > 0) {
1947 // Scale the shift factor:
Dale Johannesened2eee62009-02-06 01:31:28 +00001948 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
Scott Michel1a6cdb62008-12-01 17:56:02 +00001949 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001950 }
1951
Dale Johannesened2eee62009-02-06 01:31:28 +00001952 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00001953
1954 // Replicate the bytes starting at byte 0 across the entire vector (for
1955 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00001956 SDValue replicate;
1957
1958 switch (VT.getSimpleVT()) {
1959 default:
1960 cerr << "LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector type\n";
1961 abort();
1962 /*NOTREACHED*/
1963 case MVT::i8: {
Scott Michel104de432008-11-24 17:11:17 +00001964 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00001965 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1966 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001967 break;
1968 }
1969 case MVT::i16: {
Scott Michel104de432008-11-24 17:11:17 +00001970 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00001971 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1972 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001973 break;
1974 }
1975 case MVT::i32:
1976 case MVT::f32: {
1977 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00001978 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1979 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001980 break;
1981 }
1982 case MVT::i64:
1983 case MVT::f64: {
1984 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
1985 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00001986 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001987 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001988 break;
1989 }
1990 }
1991
Dale Johannesened2eee62009-02-06 01:31:28 +00001992 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1993 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00001994 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00001995 }
1996
Scott Michel7a1c9e92008-11-22 23:50:42 +00001997 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001998}
1999
Dan Gohman475871a2008-07-27 21:46:04 +00002000static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2001 SDValue VecOp = Op.getOperand(0);
2002 SDValue ValOp = Op.getOperand(1);
2003 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002004 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002005 MVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002006
2007 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2008 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2009
Duncan Sands83ec4b62008-06-06 12:08:01 +00002010 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002011 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002012 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002013 DAG.getRegister(SPU::R1, PtrVT),
2014 DAG.getConstant(CN->getSExtValue(), PtrVT));
Dale Johannesened2eee62009-02-06 01:31:28 +00002015 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002016
Dan Gohman475871a2008-07-27 21:46:04 +00002017 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002018 DAG.getNode(SPUISD::SHUFB, dl, VT,
2019 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002020 VecOp,
Dale Johannesened2eee62009-02-06 01:31:28 +00002021 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002022
2023 return result;
2024}
2025
Scott Michelf0569be2008-12-27 04:51:36 +00002026static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2027 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002028{
Dan Gohman475871a2008-07-27 21:46:04 +00002029 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002030 DebugLoc dl = Op.getDebugLoc();
Scott Michelf0569be2008-12-27 04:51:36 +00002031 MVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002032
2033 assert(Op.getValueType() == MVT::i8);
2034 switch (Opc) {
2035 default:
2036 assert(0 && "Unhandled i8 math operator");
2037 /*NOTREACHED*/
2038 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002039 case ISD::ADD: {
2040 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2041 // the result:
2042 SDValue N1 = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002043 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2044 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2045 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2046 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002047
2048 }
2049
Scott Michel266bc8f2007-12-04 22:23:35 +00002050 case ISD::SUB: {
2051 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2052 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002053 SDValue N1 = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002054 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2055 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2056 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2057 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002058 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002059 case ISD::ROTR:
2060 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002061 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002062 MVT N1VT = N1.getValueType();
2063
2064 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
2065 if (!N1VT.bitsEq(ShiftVT)) {
2066 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2067 ? ISD::ZERO_EXTEND
2068 : ISD::TRUNCATE;
2069 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2070 }
2071
2072 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002073 SDValue ExpandArg =
Dale Johannesened2eee62009-02-06 01:31:28 +00002074 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2075 DAG.getNode(ISD::SHL, dl, MVT::i16,
Duncan Sandsfa7935f2008-10-30 19:24:28 +00002076 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002077
2078 // Truncate back down to i8
Dale Johannesened2eee62009-02-06 01:31:28 +00002079 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2080 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002081 }
2082 case ISD::SRL:
2083 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002084 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002085 MVT N1VT = N1.getValueType();
2086
2087 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
2088 if (!N1VT.bitsEq(ShiftVT)) {
2089 unsigned N1Opc = ISD::ZERO_EXTEND;
2090
2091 if (N1.getValueType().bitsGT(ShiftVT))
2092 N1Opc = ISD::TRUNCATE;
2093
2094 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2095 }
2096
Dale Johannesened2eee62009-02-06 01:31:28 +00002097 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2098 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002099 }
2100 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002102 MVT N1VT = N1.getValueType();
2103
2104 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2105 if (!N1VT.bitsEq(ShiftVT)) {
2106 unsigned N1Opc = ISD::SIGN_EXTEND;
2107
2108 if (N1VT.bitsGT(ShiftVT))
2109 N1Opc = ISD::TRUNCATE;
2110 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2111 }
2112
Dale Johannesened2eee62009-02-06 01:31:28 +00002113 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2114 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002115 }
2116 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002117 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002118
2119 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2120 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002121 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2122 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002123 break;
2124 }
2125 }
2126
Dan Gohman475871a2008-07-27 21:46:04 +00002127 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002128}
2129
2130//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002131static SDValue
2132LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2133 SDValue ConstVec;
2134 SDValue Arg;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002135 MVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002136 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002137
2138 ConstVec = Op.getOperand(0);
2139 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002140 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2141 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002142 ConstVec = ConstVec.getOperand(0);
2143 } else {
2144 ConstVec = Op.getOperand(1);
2145 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002146 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002147 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002148 }
2149 }
2150 }
2151
Gabor Greifba36cb52008-08-28 21:40:38 +00002152 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002153 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2154 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002155
Scott Michel7ea02ff2009-03-17 01:15:45 +00002156 APInt APSplatBits, APSplatUndef;
2157 unsigned SplatBitSize;
2158 bool HasAnyUndefs;
2159 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2160
2161 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2162 HasAnyUndefs, minSplatBits)
2163 && minSplatBits <= SplatBitSize) {
2164 uint64_t SplatBits = APSplatBits.getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00002165 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002166
Scott Michel7ea02ff2009-03-17 01:15:45 +00002167 SmallVector<SDValue, 16> tcVec;
2168 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002169 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002170 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002171 }
2172 }
Scott Michel9de57a92009-01-26 22:33:37 +00002173
Nate Begeman24dc3462008-07-29 19:07:27 +00002174 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2175 // lowered. Return the operation, rather than a null SDValue.
2176 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002177}
2178
Scott Michel266bc8f2007-12-04 22:23:35 +00002179//! Custom lowering for CTPOP (count population)
2180/*!
2181 Custom lowering code that counts the number ones in the input
2182 operand. SPU has such an instruction, but it counts the number of
2183 ones per byte, which then have to be accumulated.
2184*/
Dan Gohman475871a2008-07-27 21:46:04 +00002185static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002186 MVT VT = Op.getValueType();
2187 MVT vecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002188 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002189
Duncan Sands83ec4b62008-06-06 12:08:01 +00002190 switch (VT.getSimpleVT()) {
2191 default:
2192 assert(false && "Invalid value type!");
Scott Michel266bc8f2007-12-04 22:23:35 +00002193 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002194 SDValue N = Op.getOperand(0);
2195 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002196
Dale Johannesena05dca42009-02-04 23:02:30 +00002197 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2198 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002199
Dale Johannesena05dca42009-02-04 23:02:30 +00002200 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002201 }
2202
2203 case MVT::i16: {
2204 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002205 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002206
Chris Lattner84bc5422007-12-31 04:13:23 +00002207 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002208
Dan Gohman475871a2008-07-27 21:46:04 +00002209 SDValue N = Op.getOperand(0);
2210 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2211 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
Duncan Sandsfa7935f2008-10-30 19:24:28 +00002212 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002213
Dale Johannesena05dca42009-02-04 23:02:30 +00002214 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2215 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002216
2217 // CNTB_result becomes the chain to which all of the virtual registers
2218 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002219 SDValue CNTB_result =
Dale Johannesena05dca42009-02-04 23:02:30 +00002220 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002221
Dan Gohman475871a2008-07-27 21:46:04 +00002222 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002223 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002224
Dale Johannesena05dca42009-02-04 23:02:30 +00002225 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002226
Dale Johannesena05dca42009-02-04 23:02:30 +00002227 return DAG.getNode(ISD::AND, dl, MVT::i16,
2228 DAG.getNode(ISD::ADD, dl, MVT::i16,
2229 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002230 Tmp1, Shift1),
2231 Tmp1),
2232 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002233 }
2234
2235 case MVT::i32: {
2236 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002237 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002238
Chris Lattner84bc5422007-12-31 04:13:23 +00002239 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2240 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002241
Dan Gohman475871a2008-07-27 21:46:04 +00002242 SDValue N = Op.getOperand(0);
2243 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2244 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2245 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2246 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002247
Dale Johannesena05dca42009-02-04 23:02:30 +00002248 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2249 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002250
2251 // CNTB_result becomes the chain to which all of the virtual registers
2252 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002253 SDValue CNTB_result =
Dale Johannesena05dca42009-02-04 23:02:30 +00002254 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002255
Dan Gohman475871a2008-07-27 21:46:04 +00002256 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002257 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002258
Dan Gohman475871a2008-07-27 21:46:04 +00002259 SDValue Comp1 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002260 DAG.getNode(ISD::SRL, dl, MVT::i32,
Scott Michel6e1d1472009-03-16 18:47:25 +00002261 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002262 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002263
Dan Gohman475871a2008-07-27 21:46:04 +00002264 SDValue Sum1 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002265 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2266 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002267
Dan Gohman475871a2008-07-27 21:46:04 +00002268 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002269 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002270
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue Comp2 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002272 DAG.getNode(ISD::SRL, dl, MVT::i32,
2273 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002274 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002275 SDValue Sum2 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002276 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2277 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002278
Dale Johannesena05dca42009-02-04 23:02:30 +00002279 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002280 }
2281
2282 case MVT::i64:
2283 break;
2284 }
2285
Dan Gohman475871a2008-07-27 21:46:04 +00002286 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002287}
2288
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002289//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002290/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002291 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2292 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002293 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002294static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2295 SPUTargetLowering &TLI) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002296 MVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002297 SDValue Op0 = Op.getOperand(0);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002298 MVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002299
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002300 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2301 || OpVT == MVT::i64) {
2302 // Convert f32 / f64 to i32 / i64 via libcall.
2303 RTLIB::Libcall LC =
2304 (Op.getOpcode() == ISD::FP_TO_SINT)
2305 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2306 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2307 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2308 SDValue Dummy;
2309 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2310 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002311
Scott Michel7ea02ff2009-03-17 01:15:45 +00002312 return SDValue();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002313}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002314
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002315//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2316/*!
2317 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2318 All conversions from i64 are expanded to a libcall.
2319 */
2320static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2321 SPUTargetLowering &TLI) {
2322 MVT OpVT = Op.getValueType();
2323 SDValue Op0 = Op.getOperand(0);
2324 MVT Op0VT = Op0.getValueType();
2325
2326 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2327 || Op0VT == MVT::i64) {
2328 // Convert i32, i64 to f64 via libcall:
2329 RTLIB::Libcall LC =
2330 (Op.getOpcode() == ISD::SINT_TO_FP)
2331 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2332 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2333 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2334 SDValue Dummy;
2335 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2336 }
2337
Scott Michel7ea02ff2009-03-17 01:15:45 +00002338 return SDValue();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002339}
2340
2341//! Lower ISD::SETCC
2342/*!
2343 This handles MVT::f64 (double floating point) condition lowering
2344 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002345static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2346 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002347 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002348 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002349 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2350
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002351 SDValue lhs = Op.getOperand(0);
2352 SDValue rhs = Op.getOperand(1);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002353 MVT lhsVT = lhs.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002354 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
2355
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002356 MVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
2357 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
2358 MVT IntVT(MVT::i64);
2359
2360 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2361 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002362 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002363 SDValue lhsHi32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002364 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
2365 DAG.getNode(ISD::SRL, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002366 i64lhs, DAG.getConstant(32, MVT::i32)));
2367 SDValue lhsHi32abs =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002368 DAG.getNode(ISD::AND, dl, MVT::i32,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002369 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
2370 SDValue lhsLo32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002371 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002372
2373 // SETO and SETUO only use the lhs operand:
2374 if (CC->get() == ISD::SETO) {
2375 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2376 // SETUO
2377 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002378 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2379 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002380 lhs, DAG.getConstantFP(0.0, lhsVT),
2381 ISD::SETUO),
2382 DAG.getConstant(ccResultAllOnes, ccResultVT));
2383 } else if (CC->get() == ISD::SETUO) {
2384 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002385 return DAG.getNode(ISD::AND, dl, ccResultVT,
2386 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002387 lhsHi32abs,
2388 DAG.getConstant(0x7ff00000, MVT::i32),
2389 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002390 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002391 lhsLo32,
2392 DAG.getConstant(0, MVT::i32),
2393 ISD::SETGT));
2394 }
2395
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002396 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002397 SDValue rhsHi32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002398 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
2399 DAG.getNode(ISD::SRL, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002400 i64rhs, DAG.getConstant(32, MVT::i32)));
2401
2402 // If a value is negative, subtract from the sign magnitude constant:
2403 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2404
2405 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002406 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002407 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002408 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002409 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002410 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002411 lhsSelectMask, lhsSignMag2TC, i64lhs);
2412
Dale Johannesenf5d97892009-02-04 01:48:28 +00002413 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002414 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002415 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002416 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002417 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002418 rhsSelectMask, rhsSignMag2TC, i64rhs);
2419
2420 unsigned compareOp;
2421
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002422 switch (CC->get()) {
2423 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002424 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002425 compareOp = ISD::SETEQ; break;
2426 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002427 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002428 compareOp = ISD::SETGT; break;
2429 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002430 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002431 compareOp = ISD::SETGE; break;
2432 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002433 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002434 compareOp = ISD::SETLT; break;
2435 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002436 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002437 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002438 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002439 case ISD::SETONE:
2440 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002441 default:
2442 cerr << "CellSPU ISel Select: unimplemented f64 condition\n";
2443 abort();
2444 break;
2445 }
2446
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002447 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002448 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002449 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002450
2451 if ((CC->get() & 0x8) == 0) {
2452 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002453 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002454 lhs, DAG.getConstantFP(0.0, MVT::f64),
2455 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002456 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002457 rhs, DAG.getConstantFP(0.0, MVT::f64),
2458 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002459 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002460
Dale Johannesenf5d97892009-02-04 01:48:28 +00002461 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002462 }
2463
2464 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002465}
2466
Scott Michel7a1c9e92008-11-22 23:50:42 +00002467//! Lower ISD::SELECT_CC
2468/*!
2469 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2470 SELB instruction.
2471
2472 \note Need to revisit this in the future: if the code path through the true
2473 and false value computations is longer than the latency of a branch (6
2474 cycles), then it would be more advantageous to branch and insert a new basic
2475 block and branch on the condition. However, this code does not make that
2476 assumption, given the simplisitc uses so far.
2477 */
2478
Scott Michelf0569be2008-12-27 04:51:36 +00002479static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2480 const TargetLowering &TLI) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002481 MVT VT = Op.getValueType();
2482 SDValue lhs = Op.getOperand(0);
2483 SDValue rhs = Op.getOperand(1);
2484 SDValue trueval = Op.getOperand(2);
2485 SDValue falseval = Op.getOperand(3);
2486 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002487 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002488
Scott Michelf0569be2008-12-27 04:51:36 +00002489 // NOTE: SELB's arguments: $rA, $rB, $mask
2490 //
2491 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2492 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2493 // condition was true and 0s where the condition was false. Hence, the
2494 // arguments to SELB get reversed.
2495
Scott Michel7a1c9e92008-11-22 23:50:42 +00002496 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2497 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2498 // with another "cannot select select_cc" assert:
2499
Dale Johannesende064702009-02-06 21:50:26 +00002500 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002501 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002502 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002503 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002504}
2505
Scott Michelb30e8f62008-12-02 19:53:53 +00002506//! Custom lower ISD::TRUNCATE
2507static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2508{
Scott Michel6e1d1472009-03-16 18:47:25 +00002509 // Type to truncate to
Scott Michelb30e8f62008-12-02 19:53:53 +00002510 MVT VT = Op.getValueType();
2511 MVT::SimpleValueType simpleVT = VT.getSimpleVT();
2512 MVT VecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002513 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002514
Scott Michel6e1d1472009-03-16 18:47:25 +00002515 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002516 SDValue Op0 = Op.getOperand(0);
2517 MVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002518
Scott Michelf0569be2008-12-27 04:51:36 +00002519 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002520 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002521 unsigned maskHigh = 0x08090a0b;
2522 unsigned maskLow = 0x0c0d0e0f;
2523 // Use a shuffle to perform the truncation
Evan Chenga87008d2009-02-25 22:49:59 +00002524 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2525 DAG.getConstant(maskHigh, MVT::i32),
2526 DAG.getConstant(maskLow, MVT::i32),
2527 DAG.getConstant(maskHigh, MVT::i32),
2528 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002529
Scott Michel6e1d1472009-03-16 18:47:25 +00002530 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2531 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002532
Scott Michel6e1d1472009-03-16 18:47:25 +00002533 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002534 }
2535
Scott Michelf0569be2008-12-27 04:51:36 +00002536 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002537}
2538
Scott Michel7a1c9e92008-11-22 23:50:42 +00002539//! Custom (target-specific) lowering entry point
2540/*!
2541 This is where LLVM's DAG selection process calls to do target-specific
2542 lowering of nodes.
2543 */
Dan Gohman475871a2008-07-27 21:46:04 +00002544SDValue
2545SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
Scott Michel266bc8f2007-12-04 22:23:35 +00002546{
Scott Michela59d4692008-02-23 18:41:37 +00002547 unsigned Opc = (unsigned) Op.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002548 MVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002549
2550 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002551 default: {
2552 cerr << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
Scott Michela59d4692008-02-23 18:41:37 +00002553 cerr << "Op.getOpcode() = " << Opc << "\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002554 cerr << "*Op.getNode():\n";
2555 Op.getNode()->dump();
Scott Michel266bc8f2007-12-04 22:23:35 +00002556 abort();
2557 }
2558 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002559 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002560 case ISD::SEXTLOAD:
2561 case ISD::ZEXTLOAD:
2562 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2563 case ISD::STORE:
2564 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2565 case ISD::ConstantPool:
2566 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2567 case ISD::GlobalAddress:
2568 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2569 case ISD::JumpTable:
2570 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002571 case ISD::ConstantFP:
2572 return LowerConstantFP(Op, DAG);
2573 case ISD::FORMAL_ARGUMENTS:
Scott Michel58c58182008-01-17 20:38:41 +00002574 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Scott Michel266bc8f2007-12-04 22:23:35 +00002575 case ISD::CALL:
Scott Michel9de5d0d2008-01-11 02:53:15 +00002576 return LowerCALL(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002577 case ISD::RET:
2578 return LowerRET(Op, DAG, getTargetMachine());
2579
Scott Michel02d711b2008-12-30 23:28:25 +00002580 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002581 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002582 case ISD::SUB:
2583 case ISD::ROTR:
2584 case ISD::ROTL:
2585 case ISD::SRL:
2586 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002587 case ISD::SRA: {
Scott Michela59d4692008-02-23 18:41:37 +00002588 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002589 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002590 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002591 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002592
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002593 case ISD::FP_TO_SINT:
2594 case ISD::FP_TO_UINT:
2595 return LowerFP_TO_INT(Op, DAG, *this);
2596
2597 case ISD::SINT_TO_FP:
2598 case ISD::UINT_TO_FP:
2599 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002600
Scott Michel266bc8f2007-12-04 22:23:35 +00002601 // Vector-related lowering.
2602 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002603 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002604 case ISD::SCALAR_TO_VECTOR:
2605 return LowerSCALAR_TO_VECTOR(Op, DAG);
2606 case ISD::VECTOR_SHUFFLE:
2607 return LowerVECTOR_SHUFFLE(Op, DAG);
2608 case ISD::EXTRACT_VECTOR_ELT:
2609 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2610 case ISD::INSERT_VECTOR_ELT:
2611 return LowerINSERT_VECTOR_ELT(Op, DAG);
2612
2613 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2614 case ISD::AND:
2615 case ISD::OR:
2616 case ISD::XOR:
2617 return LowerByteImmed(Op, DAG);
2618
2619 // Vector and i8 multiply:
2620 case ISD::MUL:
Scott Michel02d711b2008-12-30 23:28:25 +00002621 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002622 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002623
Scott Michel266bc8f2007-12-04 22:23:35 +00002624 case ISD::CTPOP:
2625 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002626
2627 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002628 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002629
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002630 case ISD::SETCC:
2631 return LowerSETCC(Op, DAG, *this);
2632
Scott Michelb30e8f62008-12-02 19:53:53 +00002633 case ISD::TRUNCATE:
2634 return LowerTRUNCATE(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002635 }
2636
Dan Gohman475871a2008-07-27 21:46:04 +00002637 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002638}
2639
Duncan Sands1607f052008-12-01 11:39:25 +00002640void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2641 SmallVectorImpl<SDValue>&Results,
2642 SelectionDAG &DAG)
Scott Michel73ce1c52008-11-10 23:43:06 +00002643{
2644#if 0
2645 unsigned Opc = (unsigned) N->getOpcode();
2646 MVT OpVT = N->getValueType(0);
2647
2648 switch (Opc) {
2649 default: {
2650 cerr << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2651 cerr << "Op.getOpcode() = " << Opc << "\n";
2652 cerr << "*Op.getNode():\n";
2653 N->dump();
2654 abort();
2655 /*NOTREACHED*/
2656 }
2657 }
2658#endif
2659
2660 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002661}
2662
Scott Michel266bc8f2007-12-04 22:23:35 +00002663//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002664// Target Optimization Hooks
2665//===----------------------------------------------------------------------===//
2666
Dan Gohman475871a2008-07-27 21:46:04 +00002667SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002668SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2669{
2670#if 0
2671 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002672#endif
2673 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002674 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002675 SDValue Op0 = N->getOperand(0); // everything has at least one operand
2676 MVT NodeVT = N->getValueType(0); // The node's value type
Scott Michelf0569be2008-12-27 04:51:36 +00002677 MVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002678 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002679 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002680
2681 switch (N->getOpcode()) {
2682 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002683 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002684 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002685
Scott Michelf0569be2008-12-27 04:51:36 +00002686 if (Op0.getOpcode() == SPUISD::IndirectAddr
2687 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2688 // Normalize the operands to reduce repeated code
2689 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002690
Scott Michelf0569be2008-12-27 04:51:36 +00002691 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2692 IndirectArg = Op1;
2693 AddArg = Op0;
2694 }
2695
2696 if (isa<ConstantSDNode>(AddArg)) {
2697 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2698 SDValue IndOp1 = IndirectArg.getOperand(1);
2699
2700 if (CN0->isNullValue()) {
2701 // (add (SPUindirect <arg>, <arg>), 0) ->
2702 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002703
Scott Michel23f2ff72008-12-04 17:16:59 +00002704#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002705 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Scott Michel30ee7df2008-12-04 03:02:42 +00002706 cerr << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002707 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2708 << "With: (SPUindirect <arg>, <arg>)\n";
2709 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002710#endif
2711
Scott Michelf0569be2008-12-27 04:51:36 +00002712 return IndirectArg;
2713 } else if (isa<ConstantSDNode>(IndOp1)) {
2714 // (add (SPUindirect <arg>, <const>), <const>) ->
2715 // (SPUindirect <arg>, <const + const>)
2716 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2717 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2718 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002719
Scott Michelf0569be2008-12-27 04:51:36 +00002720#if !defined(NDEBUG)
2721 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
2722 cerr << "\n"
2723 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2724 << "), " << CN0->getSExtValue() << ")\n"
2725 << "With: (SPUindirect <arg>, "
2726 << combinedConst << ")\n";
2727 }
2728#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002729
Dale Johannesende064702009-02-06 21:50:26 +00002730 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002731 IndirectArg, combinedValue);
2732 }
Scott Michel053c1da2008-01-29 02:16:57 +00002733 }
2734 }
Scott Michela59d4692008-02-23 18:41:37 +00002735 break;
2736 }
2737 case ISD::SIGN_EXTEND:
2738 case ISD::ZERO_EXTEND:
2739 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002740 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002741 // (any_extend (SPUextract_elt0 <arg>)) ->
2742 // (SPUextract_elt0 <arg>)
2743 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002744#if !defined(NDEBUG)
2745 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Scott Michel30ee7df2008-12-04 03:02:42 +00002746 cerr << "\nReplace: ";
2747 N->dump(&DAG);
2748 cerr << "\nWith: ";
2749 Op0.getNode()->dump(&DAG);
2750 cerr << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002751 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002752#endif
Scott Michela59d4692008-02-23 18:41:37 +00002753
2754 return Op0;
2755 }
2756 break;
2757 }
2758 case SPUISD::IndirectAddr: {
2759 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002760 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2761 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michela59d4692008-02-23 18:41:37 +00002762 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2763 // (SPUaform <addr>, 0)
2764
2765 DEBUG(cerr << "Replace: ");
2766 DEBUG(N->dump(&DAG));
2767 DEBUG(cerr << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002768 DEBUG(Op0.getNode()->dump(&DAG));
Scott Michela59d4692008-02-23 18:41:37 +00002769 DEBUG(cerr << "\n");
2770
2771 return Op0;
2772 }
Scott Michelf0569be2008-12-27 04:51:36 +00002773 } else if (Op0.getOpcode() == ISD::ADD) {
2774 SDValue Op1 = N->getOperand(1);
2775 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2776 // (SPUindirect (add <arg>, <arg>), 0) ->
2777 // (SPUindirect <arg>, <arg>)
2778 if (CN1->isNullValue()) {
2779
2780#if !defined(NDEBUG)
2781 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
2782 cerr << "\n"
2783 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2784 << "With: (SPUindirect <arg>, <arg>)\n";
2785 }
2786#endif
2787
Dale Johannesende064702009-02-06 21:50:26 +00002788 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002789 Op0.getOperand(0), Op0.getOperand(1));
2790 }
2791 }
Scott Michela59d4692008-02-23 18:41:37 +00002792 }
2793 break;
2794 }
2795 case SPUISD::SHLQUAD_L_BITS:
2796 case SPUISD::SHLQUAD_L_BYTES:
2797 case SPUISD::VEC_SHL:
2798 case SPUISD::VEC_SRL:
2799 case SPUISD::VEC_SRA:
Scott Michelf0569be2008-12-27 04:51:36 +00002800 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002801 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002802
Scott Michelf0569be2008-12-27 04:51:36 +00002803 // Kill degenerate vector shifts:
2804 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2805 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002806 Result = Op0;
2807 }
2808 }
2809 break;
2810 }
Scott Michelf0569be2008-12-27 04:51:36 +00002811 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002812 switch (Op0.getOpcode()) {
2813 default:
2814 break;
2815 case ISD::ANY_EXTEND:
2816 case ISD::ZERO_EXTEND:
2817 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002818 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002819 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002820 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002821 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002822 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002823 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002824 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002825 Result = Op000;
2826 }
2827 }
2828 break;
2829 }
Scott Michel104de432008-11-24 17:11:17 +00002830 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002831 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002832 // <arg>
2833 Result = Op0.getOperand(0);
2834 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002835 }
Scott Michela59d4692008-02-23 18:41:37 +00002836 }
2837 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002838 }
2839 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002840
Scott Michel58c58182008-01-17 20:38:41 +00002841 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002842#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002843 if (Result.getNode()) {
Scott Michela59d4692008-02-23 18:41:37 +00002844 DEBUG(cerr << "\nReplace.SPU: ");
2845 DEBUG(N->dump(&DAG));
2846 DEBUG(cerr << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002847 DEBUG(Result.getNode()->dump(&DAG));
Scott Michela59d4692008-02-23 18:41:37 +00002848 DEBUG(cerr << "\n");
2849 }
2850#endif
2851
2852 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002853}
2854
2855//===----------------------------------------------------------------------===//
2856// Inline Assembly Support
2857//===----------------------------------------------------------------------===//
2858
2859/// getConstraintType - Given a constraint letter, return the type of
2860/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002861SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002862SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2863 if (ConstraintLetter.size() == 1) {
2864 switch (ConstraintLetter[0]) {
2865 default: break;
2866 case 'b':
2867 case 'r':
2868 case 'f':
2869 case 'v':
2870 case 'y':
2871 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002872 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002873 }
2874 return TargetLowering::getConstraintType(ConstraintLetter);
2875}
2876
Scott Michel5af8f0e2008-07-16 17:17:29 +00002877std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00002878SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002879 MVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002880{
2881 if (Constraint.size() == 1) {
2882 // GCC RS6000 Constraint Letters
2883 switch (Constraint[0]) {
2884 case 'b': // R1-R31
2885 case 'r': // R0-R31
2886 if (VT == MVT::i64)
2887 return std::make_pair(0U, SPU::R64CRegisterClass);
2888 return std::make_pair(0U, SPU::R32CRegisterClass);
2889 case 'f':
2890 if (VT == MVT::f32)
2891 return std::make_pair(0U, SPU::R32FPRegisterClass);
2892 else if (VT == MVT::f64)
2893 return std::make_pair(0U, SPU::R64FPRegisterClass);
2894 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002895 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00002896 return std::make_pair(0U, SPU::GPRCRegisterClass);
2897 }
2898 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00002899
Scott Michel266bc8f2007-12-04 22:23:35 +00002900 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2901}
2902
Scott Michela59d4692008-02-23 18:41:37 +00002903//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00002904void
Dan Gohman475871a2008-07-27 21:46:04 +00002905SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00002906 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00002907 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00002908 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002909 const SelectionDAG &DAG,
2910 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00002911#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00002912 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00002913
2914 switch (Op.getOpcode()) {
2915 default:
2916 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
2917 break;
Scott Michela59d4692008-02-23 18:41:37 +00002918 case CALL:
2919 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00002920 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00002921 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002922 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00002923 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002924 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00002925 case SPUISD::SHLQUAD_L_BITS:
2926 case SPUISD::SHLQUAD_L_BYTES:
2927 case SPUISD::VEC_SHL:
2928 case SPUISD::VEC_SRL:
2929 case SPUISD::VEC_SRA:
2930 case SPUISD::VEC_ROTL:
2931 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00002932 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00002933 case SPUISD::SELECT_MASK:
2934 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00002935 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002936#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00002937}
Scott Michel02d711b2008-12-30 23:28:25 +00002938
Scott Michelf0569be2008-12-27 04:51:36 +00002939unsigned
2940SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
2941 unsigned Depth) const {
2942 switch (Op.getOpcode()) {
2943 default:
2944 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00002945
Scott Michelf0569be2008-12-27 04:51:36 +00002946 case ISD::SETCC: {
2947 MVT VT = Op.getValueType();
2948
2949 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
2950 VT = MVT::i32;
2951 }
2952 return VT.getSizeInBits();
2953 }
2954 }
2955}
Scott Michel1df30c42008-12-29 03:23:36 +00002956
Scott Michel203b2d62008-04-30 00:30:08 +00002957// LowerAsmOperandForConstraint
2958void
Dan Gohman475871a2008-07-27 21:46:04 +00002959SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00002960 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002961 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002962 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00002963 SelectionDAG &DAG) const {
2964 // Default, for the time being, to the base class handler
Evan Chengda43bcf2008-09-24 00:05:32 +00002965 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
2966 Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00002967}
2968
Scott Michel266bc8f2007-12-04 22:23:35 +00002969/// isLegalAddressImmediate - Return true if the integer value can be used
2970/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00002971bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
2972 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00002973 // SPU's addresses are 256K:
2974 return (V > -(1 << 18) && V < (1 << 18) - 1);
2975}
2976
2977bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00002978 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00002979}
Dan Gohman6520e202008-10-18 02:06:02 +00002980
2981bool
2982SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2983 // The SPU target isn't yet aware of offsets.
2984 return false;
2985}