blob: 5ff641c7c8445ddc743918afa35f88bcd1121777 [file] [log] [blame]
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +00001//=- llvm/CodeGen/DFAPacketizer.cpp - DFA Packetizer for VLIW -*- C++ -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This class implements a deterministic finite automaton (DFA) based
10// packetizing mechanism for VLIW architectures. It provides APIs to
11// determine whether there exists a legal mapping of instructions to
12// functional unit assignments in a packet. The DFA is auto-generated from
13// the target's Schedule.td file.
14//
15// A DFA consists of 3 major elements: states, inputs, and transitions. For
16// the packetizing mechanism, the input is the set of instruction classes for
17// a target. The state models all possible combinations of functional unit
18// consumption for a given set of instructions in a packet. A transition
19// models the addition of an instruction to a packet. In the DFA constructed
20// by this class, if an instruction can be added to a packet, then a valid
21// transition exists from the corresponding state. Invalid transitions
22// indicate that the instruction cannot be added to the current packet.
23//
24//===----------------------------------------------------------------------===//
25
26#include "llvm/CodeGen/DFAPacketizer.h"
27#include "llvm/CodeGen/MachineInstr.h"
Andrew Trickebafa0c2012-02-15 18:55:14 +000028#include "llvm/CodeGen/MachineInstrBundle.h"
Chandler Carruthe3fd2a32012-04-23 18:28:57 +000029#include "llvm/CodeGen/ScheduleDAGInstrs.h"
Andrew Trickebafa0c2012-02-15 18:55:14 +000030#include "llvm/Target/TargetInstrInfo.h"
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000031#include "llvm/MC/MCInstrItineraries.h"
32using namespace llvm;
33
34DFAPacketizer::DFAPacketizer(const InstrItineraryData *I, const int (*SIT)[2],
Sebastian Pop464f3a32011-12-06 17:34:16 +000035 const unsigned *SET):
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000036 InstrItins(I), CurrentState(0), DFAStateInputTable(SIT),
37 DFAStateEntryTable(SET) {}
38
39
40//
Sebastian Popf6f77e92011-12-06 17:34:11 +000041// ReadTable - Read the DFA transition table and update CachedTable.
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000042//
43// Format of the transition tables:
44// DFAStateInputTable[][2] = pairs of <Input, Transition> for all valid
45// transitions
46// DFAStateEntryTable[i] = Index of the first entry in DFAStateInputTable
47// for the ith state
48//
49void DFAPacketizer::ReadTable(unsigned int state) {
50 unsigned ThisState = DFAStateEntryTable[state];
51 unsigned NextStateInTable = DFAStateEntryTable[state+1];
52 // Early exit in case CachedTable has already contains this
Sebastian Popf6f77e92011-12-06 17:34:11 +000053 // state's transitions.
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000054 if (CachedTable.count(UnsignPair(state,
55 DFAStateInputTable[ThisState][0])))
56 return;
57
58 for (unsigned i = ThisState; i < NextStateInTable; i++)
59 CachedTable[UnsignPair(state, DFAStateInputTable[i][0])] =
60 DFAStateInputTable[i][1];
61}
62
63
64// canReserveResources - Check if the resources occupied by a MCInstrDesc
Sebastian Popf6f77e92011-12-06 17:34:11 +000065// are available in the current state.
Sebastian Pop464f3a32011-12-06 17:34:16 +000066bool DFAPacketizer::canReserveResources(const llvm::MCInstrDesc *MID) {
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000067 unsigned InsnClass = MID->getSchedClass();
Sebastian Pop464f3a32011-12-06 17:34:16 +000068 const llvm::InstrStage *IS = InstrItins->beginStage(InsnClass);
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000069 unsigned FuncUnits = IS->getUnits();
70 UnsignPair StateTrans = UnsignPair(CurrentState, FuncUnits);
71 ReadTable(CurrentState);
72 return (CachedTable.count(StateTrans) != 0);
73}
74
75
76// reserveResources - Reserve the resources occupied by a MCInstrDesc and
Sebastian Popf6f77e92011-12-06 17:34:11 +000077// change the current state to reflect that change.
Sebastian Pop464f3a32011-12-06 17:34:16 +000078void DFAPacketizer::reserveResources(const llvm::MCInstrDesc *MID) {
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000079 unsigned InsnClass = MID->getSchedClass();
Sebastian Pop464f3a32011-12-06 17:34:16 +000080 const llvm::InstrStage *IS = InstrItins->beginStage(InsnClass);
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000081 unsigned FuncUnits = IS->getUnits();
82 UnsignPair StateTrans = UnsignPair(CurrentState, FuncUnits);
83 ReadTable(CurrentState);
84 assert(CachedTable.count(StateTrans) != 0);
85 CurrentState = CachedTable[StateTrans];
86}
87
88
89// canReserveResources - Check if the resources occupied by a machine
Sebastian Popf6f77e92011-12-06 17:34:11 +000090// instruction are available in the current state.
Sebastian Pop464f3a32011-12-06 17:34:16 +000091bool DFAPacketizer::canReserveResources(llvm::MachineInstr *MI) {
92 const llvm::MCInstrDesc &MID = MI->getDesc();
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000093 return canReserveResources(&MID);
94}
95
96// reserveResources - Reserve the resources occupied by a machine
Sebastian Popf6f77e92011-12-06 17:34:11 +000097// instruction and change the current state to reflect that change.
Sebastian Pop464f3a32011-12-06 17:34:16 +000098void DFAPacketizer::reserveResources(llvm::MachineInstr *MI) {
99 const llvm::MCInstrDesc &MID = MI->getDesc();
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +0000100 reserveResources(&MID);
101}
Andrew Trickebafa0c2012-02-15 18:55:14 +0000102
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000103namespace {
Andrew Trickebafa0c2012-02-15 18:55:14 +0000104// DefaultVLIWScheduler - This class extends ScheduleDAGInstrs and overrides
105// Schedule method to build the dependence graph.
106class DefaultVLIWScheduler : public ScheduleDAGInstrs {
107public:
108 DefaultVLIWScheduler(MachineFunction &MF, MachineLoopInfo &MLI,
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000109 MachineDominatorTree &MDT, bool IsPostRA);
Andrew Trickebafa0c2012-02-15 18:55:14 +0000110 // Schedule - Actual scheduling work.
Andrew Trick953be892012-03-07 23:00:49 +0000111 void schedule();
Andrew Trickebafa0c2012-02-15 18:55:14 +0000112};
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000113} // end anonymous namespace
Andrew Tricke7461862012-02-15 23:34:15 +0000114
Andrew Trickebafa0c2012-02-15 18:55:14 +0000115DefaultVLIWScheduler::DefaultVLIWScheduler(
116 MachineFunction &MF, MachineLoopInfo &MLI, MachineDominatorTree &MDT,
117 bool IsPostRA) :
118 ScheduleDAGInstrs(MF, MLI, MDT, IsPostRA) {
119}
120
Andrew Trick953be892012-03-07 23:00:49 +0000121void DefaultVLIWScheduler::schedule() {
Andrew Trickebafa0c2012-02-15 18:55:14 +0000122 // Build the scheduling graph.
Andrew Trick953be892012-03-07 23:00:49 +0000123 buildSchedGraph(0);
Andrew Trickebafa0c2012-02-15 18:55:14 +0000124}
125
126// VLIWPacketizerList Ctor
127VLIWPacketizerList::VLIWPacketizerList(
128 MachineFunction &MF, MachineLoopInfo &MLI, MachineDominatorTree &MDT,
129 bool IsPostRA) : TM(MF.getTarget()), MF(MF) {
130 TII = TM.getInstrInfo();
131 ResourceTracker = TII->CreateTargetScheduleState(&TM, 0);
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000132 SchedulerImpl = new DefaultVLIWScheduler(MF, MLI, MDT, IsPostRA);
Andrew Trickebafa0c2012-02-15 18:55:14 +0000133}
134
135// VLIWPacketizerList Dtor
136VLIWPacketizerList::~VLIWPacketizerList() {
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000137 delete SchedulerImpl;
138 delete ResourceTracker;
139}
Andrew Trickebafa0c2012-02-15 18:55:14 +0000140
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000141// ignorePseudoInstruction - ignore pseudo instructions.
142bool VLIWPacketizerList::ignorePseudoInstruction(MachineInstr *MI,
143 MachineBasicBlock *MBB) {
144 if (MI->isDebugValue())
145 return true;
146
147 if (TII->isSchedulingBoundary(MI, MBB, MF))
148 return true;
149
150 return false;
151}
152
153// isSoloInstruction - return true if instruction I must end previous
154// packet.
155bool VLIWPacketizerList::isSoloInstruction(MachineInstr *I) {
156 if (I->isInlineAsm())
157 return true;
158
159 return false;
160}
161
162// addToPacket - Add I to the current packet and reserve resource.
163void VLIWPacketizerList::addToPacket(MachineInstr *MI) {
164 CurrentPacketMIs.push_back(MI);
165 ResourceTracker->reserveResources(MI);
Andrew Trickebafa0c2012-02-15 18:55:14 +0000166}
167
168// endPacket - End the current packet, bundle packet instructions and reset
169// DFA state.
170void VLIWPacketizerList::endPacket(MachineBasicBlock *MBB,
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000171 MachineInstr *I) {
Andrew Trickebafa0c2012-02-15 18:55:14 +0000172 if (CurrentPacketMIs.size() > 1) {
173 MachineInstr *MIFirst = CurrentPacketMIs.front();
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000174 finalizeBundle(*MBB, MIFirst, I);
Andrew Trickebafa0c2012-02-15 18:55:14 +0000175 }
176 CurrentPacketMIs.clear();
177 ResourceTracker->clearResources();
178}
179
180// PacketizeMIs - Bundle machine instructions into packets.
181void VLIWPacketizerList::PacketizeMIs(MachineBasicBlock *MBB,
182 MachineBasicBlock::iterator BeginItr,
183 MachineBasicBlock::iterator EndItr) {
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000184 assert(MBB->end() == EndItr && "Bad EndIndex");
Andrew Trick7afcda02012-03-07 23:01:09 +0000185
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000186 SchedulerImpl->enterRegion(MBB, BeginItr, EndItr, MBB->size());
187
188 // Build the DAG without reordering instructions.
189 SchedulerImpl->schedule();
190
191 // Remember scheduling units.
192 SUnits = SchedulerImpl->SUnits;
Andrew Trickebafa0c2012-02-15 18:55:14 +0000193
194 // The main packetizer loop.
195 for (; BeginItr != EndItr; ++BeginItr) {
196 MachineInstr *MI = BeginItr;
197
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000198 // Ignore pseudo instructions.
199 if (ignorePseudoInstruction(MI, MBB))
200 continue;
Andrew Trickebafa0c2012-02-15 18:55:14 +0000201
202 // End the current packet if needed.
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000203 if (isSoloInstruction(MI)) {
Andrew Trickebafa0c2012-02-15 18:55:14 +0000204 endPacket(MBB, MI);
205 continue;
206 }
207
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000208 SUnit *SUI = SchedulerImpl->getSUnit(MI);
Andrew Trickebafa0c2012-02-15 18:55:14 +0000209 assert(SUI && "Missing SUnit Info!");
210
211 // Ask DFA if machine resource is available for MI.
212 bool ResourceAvail = ResourceTracker->canReserveResources(MI);
213 if (ResourceAvail) {
214 // Dependency check for MI with instructions in CurrentPacketMIs.
215 for (std::vector<MachineInstr*>::iterator VI = CurrentPacketMIs.begin(),
216 VE = CurrentPacketMIs.end(); VI != VE; ++VI) {
217 MachineInstr *MJ = *VI;
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000218 SUnit *SUJ = SchedulerImpl->getSUnit(MJ);
Andrew Trickebafa0c2012-02-15 18:55:14 +0000219 assert(SUJ && "Missing SUnit Info!");
220
221 // Is it legal to packetize SUI and SUJ together.
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000222 if (!isLegalToPacketizeTogether(SUI, SUJ)) {
Andrew Trickebafa0c2012-02-15 18:55:14 +0000223 // Allow packetization if dependency can be pruned.
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000224 if (!isLegalToPruneDependencies(SUI, SUJ)) {
Andrew Trickebafa0c2012-02-15 18:55:14 +0000225 // End the packet if dependency cannot be pruned.
226 endPacket(MBB, MI);
227 break;
228 } // !isLegalToPruneDependencies.
229 } // !isLegalToPacketizeTogether.
230 } // For all instructions in CurrentPacketMIs.
231 } else {
232 // End the packet if resource is not available.
233 endPacket(MBB, MI);
234 }
235
236 // Add MI to the current packet.
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000237 addToPacket(MI);
Andrew Trickebafa0c2012-02-15 18:55:14 +0000238 } // For all instructions in BB.
239
240 // End any packet left behind.
241 endPacket(MBB, EndItr);
Chandler Carruthe3fd2a32012-04-23 18:28:57 +0000242
243 SchedulerImpl->exitRegion();
Andrew Trickebafa0c2012-02-15 18:55:14 +0000244}