blob: d05de21be3d608bb3facb985556e38f26692dc68 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Mon P Wangcd6e7252009-11-30 02:42:02 +00001004 // Divide and reminder operations have no vector equivalent and can
1005 // trap. Do a custom widening for these operations in which we never
1006 // generate more divides/remainder than the original vector width.
1007 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1008 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1009 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1010 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1011 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1014 }
1015 }
1016
Evan Cheng87ed7162006-02-14 08:25:08 +00001017 // FIXME: These should be based on subtarget info. Plus, the values should
1018 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001019 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1020 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1021 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001022 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001023 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024}
1025
Scott Michel5b8f82e2008-03-10 15:42:14 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1028 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029}
1030
1031
Evan Cheng29286502008-01-23 23:17:41 +00001032/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1033/// the desired ByVal argument alignment.
1034static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1035 if (MaxAlign == 16)
1036 return;
1037 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1038 if (VTy->getBitWidth() == 128)
1039 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001040 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1041 unsigned EltAlign = 0;
1042 getMaxByValAlign(ATy->getElementType(), EltAlign);
1043 if (EltAlign > MaxAlign)
1044 MaxAlign = EltAlign;
1045 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1046 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1047 unsigned EltAlign = 0;
1048 getMaxByValAlign(STy->getElementType(i), EltAlign);
1049 if (EltAlign > MaxAlign)
1050 MaxAlign = EltAlign;
1051 if (MaxAlign == 16)
1052 break;
1053 }
1054 }
1055 return;
1056}
1057
1058/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1059/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001060/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1061/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001062unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001063 if (Subtarget->is64Bit()) {
1064 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001065 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (TyAlign > 8)
1067 return TyAlign;
1068 return 8;
1069 }
1070
Evan Cheng29286502008-01-23 23:17:41 +00001071 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001072 if (Subtarget->hasSSE1())
1073 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001074 return Align;
1075}
Chris Lattner2b02a442007-02-25 08:29:00 +00001076
Evan Chengf0df0312008-05-15 08:39:06 +00001077/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001078/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001079/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001081EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001083 bool isSrcConst, bool isSrcStr,
1084 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1086 // linux. This is because the stack realignment code can't handle certain
1087 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001088 const Function *F = DAG.getMachineFunction().getFunction();
1089 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1090 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001091 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001093 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001095 }
Evan Chengf0df0312008-05-15 08:39:06 +00001096 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 return MVT::i64;
1098 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001099}
1100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1102/// current function. The returned value is a member of the
1103/// MachineJumpTableInfo::JTEntryKind enum.
1104unsigned X86TargetLowering::getJumpTableEncoding() const {
1105 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1106 // symbol.
1107 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001109 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001110
1111 // Otherwise, use the normal jump table encoding heuristics.
1112 return TargetLowering::getJumpTableEncoding();
1113}
1114
Chris Lattner589c6f62010-01-26 06:28:43 +00001115/// getPICBaseSymbol - Return the X86-32 PIC base.
1116MCSymbol *
1117X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1118 MCContext &Ctx) const {
1119 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1120 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1121 Twine(MF->getFunctionNumber())+"$pb");
1122}
1123
1124
Chris Lattnerc64daab2010-01-26 05:02:42 +00001125const MCExpr *
1126X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1127 const MachineBasicBlock *MBB,
1128 unsigned uid,MCContext &Ctx) const{
1129 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1130 Subtarget->isPICStyleGOT());
1131 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1132 // entries.
1133
1134 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1135 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1136 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1137}
1138
Evan Chengcc415862007-11-09 01:32:10 +00001139/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1140/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001141SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001142 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001143 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001144 // This doesn't have DebugLoc associated with it, but is not really the
1145 // same as a Register.
1146 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1147 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001148 return Table;
1149}
1150
Chris Lattner589c6f62010-01-26 06:28:43 +00001151/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1152/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1153/// MCExpr.
1154const MCExpr *X86TargetLowering::
1155getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1156 MCContext &Ctx) const {
1157 // X86-64 uses RIP relative addressing based on the jump table label.
1158 if (Subtarget->isPICStyleRIPRel())
1159 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1160
1161 // Otherwise, the reference is relative to the PIC base.
1162 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1163}
1164
Bill Wendlingb4202b82009-07-01 18:50:55 +00001165/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001166unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001167 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001168}
1169
Chris Lattner2b02a442007-02-25 08:29:00 +00001170//===----------------------------------------------------------------------===//
1171// Return Value Calling Convention Implementation
1172//===----------------------------------------------------------------------===//
1173
Chris Lattner59ed56b2007-02-28 04:55:35 +00001174#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001175
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001176bool
1177X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1178 const SmallVectorImpl<EVT> &OutTys,
1179 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1180 SelectionDAG &DAG) {
1181 SmallVector<CCValAssign, 16> RVLocs;
1182 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1183 RVLocs, *DAG.getContext());
1184 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1185}
1186
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187SDValue
1188X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001189 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 const SmallVectorImpl<ISD::OutputArg> &Outs,
1191 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattner9774c912007-02-27 05:28:59 +00001193 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001198 // If this is the first return lowered for this function, add the regs to the
1199 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001200 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001201 for (unsigned i = 0; i != RVLocs.size(); ++i)
1202 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001203 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001205
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001207
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001209 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1210 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001211 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001212
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001213 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1215 CCValAssign &VA = RVLocs[i];
1216 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattner447ff682008-03-11 03:23:40 +00001219 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1220 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001221 if (VA.getLocReg() == X86::ST0 ||
1222 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001223 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1224 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001225 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001227 RetOps.push_back(ValToCopy);
1228 // Don't emit a copytoreg.
1229 continue;
1230 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001231
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1233 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001234 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001235 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001240 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001241 }
1242
Dale Johannesendd64c412009-02-04 00:33:20 +00001243 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001244 Flag = Chain.getValue(1);
1245 }
Dan Gohman61a92132008-04-21 23:59:07 +00001246
1247 // The x86-64 ABI for returning structs by value requires that we copy
1248 // the sret argument into %rax for the return. We saved the argument into
1249 // a virtual register in the entry block, so now we copy the value out
1250 // and into %rax.
1251 if (Subtarget->is64Bit() &&
1252 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1253 MachineFunction &MF = DAG.getMachineFunction();
1254 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1255 unsigned Reg = FuncInfo->getSRetReturnReg();
1256 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001258 FuncInfo->setSRetReturnReg(Reg);
1259 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001260 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001261
Dale Johannesendd64c412009-02-04 00:33:20 +00001262 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001263 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001264
1265 // RAX now acts like a return value.
1266 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001268
Chris Lattner447ff682008-03-11 03:23:40 +00001269 RetOps[0] = Chain; // Update chain.
1270
1271 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001272 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001273 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001274
1275 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279/// LowerCallResult - Lower the result values of a call into the
1280/// appropriate copies out of appropriate physical registers.
1281///
1282SDValue
1283X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001284 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 const SmallVectorImpl<ISD::InputArg> &Ins,
1286 DebugLoc dl, SelectionDAG &DAG,
1287 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001288
Chris Lattnere32bbf62007-02-28 07:09:55 +00001289 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001290 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001291 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001293 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Chris Lattner3085e152007-02-25 08:59:22 +00001296 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001297 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001298 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001299 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Torok Edwin3f142c32009-02-01 18:15:56 +00001301 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001303 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001304 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001305 }
1306
Chris Lattner8e6da152008-03-10 21:08:41 +00001307 // If this is a call to a function that returns an fp value on the floating
1308 // point stack, but where we prefer to use the value in xmm registers, copy
1309 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001310 if ((VA.getLocReg() == X86::ST0 ||
1311 VA.getLocReg() == X86::ST1) &&
1312 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001314 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001315
Evan Cheng79fb3b42009-02-20 20:43:02 +00001316 SDValue Val;
1317 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001318 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1319 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1320 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001322 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1324 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001325 } else {
1326 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001328 Val = Chain.getValue(0);
1329 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001330 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1331 } else {
1332 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1333 CopyVT, InFlag).getValue(1);
1334 Val = Chain.getValue(0);
1335 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001336 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001337
Dan Gohman37eed792009-02-04 17:28:58 +00001338 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001339 // Round the F80 the right size, which also moves to the appropriate xmm
1340 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001341 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001342 // This truncation won't change the value.
1343 DAG.getIntPtrConstant(1));
1344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001345
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001347 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001348
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001350}
1351
1352
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001353//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001354// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001355//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001356// StdCall calling convention seems to be standard for many Windows' API
1357// routines and around. It differs from C calling convention just a little:
1358// callee should clean up the stack, not caller. Symbols should be also
1359// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001360// For info on fast calling convention see Fast Calling Convention (tail call)
1361// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001364/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1366 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001367 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001368
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001370}
1371
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001372/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001373/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374static bool
1375ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1376 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001377 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001378
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001380}
1381
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001382/// IsCalleePop - Determines whether the callee is required to pop its
1383/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001384bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001385 if (IsVarArg)
1386 return false;
1387
Dan Gohman095cc292008-09-13 01:54:27 +00001388 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001389 default:
1390 return false;
1391 case CallingConv::X86_StdCall:
1392 return !Subtarget->is64Bit();
1393 case CallingConv::X86_FastCall:
1394 return !Subtarget->is64Bit();
1395 case CallingConv::Fast:
1396 return PerformTailCallOpt;
1397 }
1398}
1399
Dan Gohman095cc292008-09-13 01:54:27 +00001400/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1401/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001402CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001403 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001404 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001405 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001406 else
1407 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001408 }
1409
Gordon Henriksen86737662008-01-05 16:56:59 +00001410 if (CC == CallingConv::X86_FastCall)
1411 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001412 else if (CC == CallingConv::Fast)
1413 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 else
1415 return CC_X86_32_C;
1416}
1417
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418/// NameDecorationForCallConv - Selects the appropriate decoration to
1419/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001420NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001421X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 return StdCall;
1426 return None;
1427}
1428
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001429
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001430/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1431/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001432/// the specific parameter attribute. The copy will be passed as a byval
1433/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001434static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001435CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001436 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1437 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001438 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001439 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001440 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001441}
1442
Evan Cheng0c439eb2010-01-27 00:07:07 +00001443/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1444/// a tailcall target by changing its ABI.
1445static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1446 return PerformTailCallOpt && CC == CallingConv::Fast;
1447}
1448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449SDValue
1450X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001451 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 const SmallVectorImpl<ISD::InputArg> &Ins,
1453 DebugLoc dl, SelectionDAG &DAG,
1454 const CCValAssign &VA,
1455 MachineFrameInfo *MFI,
1456 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001457 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001459 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001460 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001461 EVT ValVT;
1462
1463 // If value is passed by pointer we have address passed instead of the value
1464 // itself.
1465 if (VA.getLocInfo() == CCValAssign::Indirect)
1466 ValVT = VA.getLocVT();
1467 else
1468 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001469
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001470 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001471 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001472 // In case of tail call optimization mark all arguments mutable. Since they
1473 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001474 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001475 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001476 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001477 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001478 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001479 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001480 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001481}
1482
Dan Gohman475871a2008-07-27 21:46:04 +00001483SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001485 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486 bool isVarArg,
1487 const SmallVectorImpl<ISD::InputArg> &Ins,
1488 DebugLoc dl,
1489 SelectionDAG &DAG,
1490 SmallVectorImpl<SDValue> &InVals) {
1491
Evan Cheng1bc78042006-04-26 01:20:17 +00001492 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Gordon Henriksen86737662008-01-05 16:56:59 +00001495 const Function* Fn = MF.getFunction();
1496 if (Fn->hasExternalLinkage() &&
1497 Subtarget->isTargetCygMing() &&
1498 Fn->getName() == "main")
1499 FuncInfo->setForceFramePointer(true);
1500
1501 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Evan Cheng1bc78042006-04-26 01:20:17 +00001504 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001505 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001506 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001507
Dan Gohman98ca4f22009-08-05 01:29:28 +00001508 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001509 "Var args not supported with calling convention fastcc");
1510
Chris Lattner638402b2007-02-28 07:00:42 +00001511 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001512 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1514 ArgLocs, *DAG.getContext());
1515 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Chris Lattnerf39f7712007-02-28 05:46:49 +00001517 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001518 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1520 CCValAssign &VA = ArgLocs[i];
1521 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1522 // places.
1523 assert(VA.getValNo() != LastVal &&
1524 "Don't support value assigned to multiple locs yet");
1525 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001526
Chris Lattnerf39f7712007-02-28 05:46:49 +00001527 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001528 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001529 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001530 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001533 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001538 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001539 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1541 RC = X86::VR64RegisterClass;
1542 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001543 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001544
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001545 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Chris Lattnerf39f7712007-02-28 05:46:49 +00001548 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1549 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1550 // right size.
1551 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001552 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001553 DAG.getValueType(VA.getValVT()));
1554 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001555 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001556 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001557 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001558 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001559
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001560 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001561 // Handle MMX values passed in XMM regs.
1562 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1564 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001565 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1566 } else
1567 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001568 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001569 } else {
1570 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001572 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001573
1574 // If value is passed via pointer - do a load.
1575 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001576 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001577
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001579 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001580
Dan Gohman61a92132008-04-21 23:59:07 +00001581 // The x86-64 ABI for returning structs by value requires that we copy
1582 // the sret argument into %rax for the return. Save the argument into
1583 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001584 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001585 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1586 unsigned Reg = FuncInfo->getSRetReturnReg();
1587 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001589 FuncInfo->setSRetReturnReg(Reg);
1590 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001593 }
1594
Chris Lattnerf39f7712007-02-28 05:46:49 +00001595 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001596 // Align stack specially for tail calls.
1597 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001599
Evan Cheng1bc78042006-04-26 01:20:17 +00001600 // If the function takes variable number of arguments, make a frame index for
1601 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001602 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001603 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001604 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001605 }
1606 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001607 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1608
1609 // FIXME: We should really autogenerate these arrays
1610 static const unsigned GPR64ArgRegsWin64[] = {
1611 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001613 static const unsigned XMMArgRegsWin64[] = {
1614 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1615 };
1616 static const unsigned GPR64ArgRegs64Bit[] = {
1617 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1618 };
1619 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001620 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1621 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1622 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001623 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1624
1625 if (IsWin64) {
1626 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1627 GPR64ArgRegs = GPR64ArgRegsWin64;
1628 XMMArgRegs = XMMArgRegsWin64;
1629 } else {
1630 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1631 GPR64ArgRegs = GPR64ArgRegs64Bit;
1632 XMMArgRegs = XMMArgRegs64Bit;
1633 }
1634 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1635 TotalNumIntRegs);
1636 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1637 TotalNumXMMRegs);
1638
Devang Patel578efa92009-06-05 21:57:13 +00001639 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001640 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001641 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001642 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001643 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001644 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001645 // Kernel mode asks for SSE to be disabled, so don't push them
1646 // on the stack.
1647 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001648
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 // For X86-64, if there are vararg parameters that are passed via
1650 // registers, then we must store them to their spots on the stack so they
1651 // may be loaded by deferencing the result of va_next.
1652 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001653 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1654 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001655 TotalNumXMMRegs * 16, 16,
1656 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001657
Gordon Henriksen86737662008-01-05 16:56:59 +00001658 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001659 SmallVector<SDValue, 8> MemOps;
1660 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001661 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001662 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001663 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1664 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001665 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1666 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001668 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001669 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001670 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001671 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001675
Dan Gohmanface41a2009-08-16 21:24:25 +00001676 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1677 // Now store the XMM (fp + vector) parameter registers.
1678 SmallVector<SDValue, 11> SaveXMMOps;
1679 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001680
Dan Gohmanface41a2009-08-16 21:24:25 +00001681 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1682 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1683 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001684
Dan Gohmanface41a2009-08-16 21:24:25 +00001685 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1686 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001687
Dan Gohmanface41a2009-08-16 21:24:25 +00001688 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1689 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1690 X86::VR128RegisterClass);
1691 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1692 SaveXMMOps.push_back(Val);
1693 }
1694 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1695 MVT::Other,
1696 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001697 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001698
1699 if (!MemOps.empty())
1700 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1701 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001703 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001708 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001709 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001710 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001712 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001713 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001714
Gordon Henriksen86737662008-01-05 16:56:59 +00001715 if (!Is64Bit) {
1716 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1719 }
Evan Cheng25caf632006-05-23 21:06:34 +00001720
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001721 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001722
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724}
1725
Dan Gohman475871a2008-07-27 21:46:04 +00001726SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1728 SDValue StackPtr, SDValue Arg,
1729 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001730 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001732 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001733 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001734 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001735 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001736 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001737 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001738 }
Dale Johannesenace16102009-02-03 19:33:06 +00001739 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001740 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001741}
1742
Bill Wendling64e87322009-01-16 19:25:27 +00001743/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001744/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001745SDValue
1746X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001747 SDValue &OutRetAddr, SDValue Chain,
1748 bool IsTailCall, bool Is64Bit,
1749 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001750 if (!IsTailCall || FPDiff==0) return Chain;
1751
1752 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001754 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001755
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001756 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001757 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001758 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001759}
1760
1761/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1762/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001763static SDValue
1764EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001766 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001767 // Store the return address to the appropriate stack slot.
1768 if (!FPDiff) return Chain;
1769 // Calculate the new stack slot for the return address.
1770 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001771 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001772 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001775 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001776 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001777 return Chain;
1778}
1779
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001781X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001782 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001783 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 const SmallVectorImpl<ISD::OutputArg> &Outs,
1785 const SmallVectorImpl<ISD::InputArg> &Ins,
1786 DebugLoc dl, SelectionDAG &DAG,
1787 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788 MachineFunction &MF = DAG.getMachineFunction();
1789 bool Is64Bit = Subtarget->is64Bit();
1790 bool IsStructRet = CallIsStructReturn(Outs);
1791
Evan Cheng0c439eb2010-01-27 00:07:07 +00001792 if (isTailCall)
1793 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001794 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1795 Outs, Ins, DAG);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001798 "Var args not supported with calling convention fastcc");
1799
Chris Lattner638402b2007-02-28 07:00:42 +00001800 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1803 ArgLocs, *DAG.getContext());
1804 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Chris Lattner423c5f42007-02-28 05:31:48 +00001806 // Get a count of how many bytes are to be pushed on the stack.
1807 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001808 if (FuncIsMadeTailCallSafe(CallConv))
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001809 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Evan Chengb2c92902010-02-02 02:22:50 +00001810 else if (isTailCall && !PerformTailCallOpt)
1811 // This is a sibcall. The memory operands are available in caller's
1812 // own caller's stack.
1813 NumBytes = 0;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001816 if (isTailCall) {
Evan Chengb1712452010-01-27 06:25:16 +00001817 ++NumTailCalls;
1818
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001820 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001821 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1822 FPDiff = NumBytesCallerPushed - NumBytes;
1823
1824 // Set the delta of movement of the returnaddr stackslot.
1825 // But only set if delta is greater than previous delta.
1826 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1827 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1828 }
1829
Chris Lattnere563bbc2008-10-11 22:08:30 +00001830 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001831
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001833 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001834 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001835 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001836
Dan Gohman475871a2008-07-27 21:46:04 +00001837 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1838 SmallVector<SDValue, 8> MemOpChains;
1839 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001840
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001841 // Walk the register/memloc assignments, inserting copies/loads. In the case
1842 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001843 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1844 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001845 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 SDValue Arg = Outs[i].Val;
1847 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001848 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001849
Chris Lattner423c5f42007-02-28 05:31:48 +00001850 // Promote the value if needed.
1851 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001852 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001853 case CCValAssign::Full: break;
1854 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001855 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001856 break;
1857 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001858 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001859 break;
1860 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001861 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1862 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001863 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1864 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1865 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001866 } else
1867 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1868 break;
1869 case CCValAssign::BCvt:
1870 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001871 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001872 case CCValAssign::Indirect: {
1873 // Store the argument.
1874 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001875 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001876 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001877 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001878 Arg = SpillSlot;
1879 break;
1880 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001881 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001882
Chris Lattner423c5f42007-02-28 05:31:48 +00001883 if (VA.isRegLoc()) {
1884 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1885 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001886 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001887 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001888 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001889 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001890
Dan Gohman98ca4f22009-08-05 01:29:28 +00001891 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1892 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001893 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001894 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001895 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001896
Evan Cheng32fe1032006-05-25 00:59:30 +00001897 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001898 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001899 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001900
Evan Cheng347d5f72006-04-28 21:29:37 +00001901 // Build a sequence of copy-to-reg nodes chained together with token chain
1902 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001903 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001904 // Tail call byval lowering might overwrite argument registers so in case of
1905 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001907 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001908 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001909 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001910 InFlag = Chain.getValue(1);
1911 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001912
Eric Christopherfd179292009-08-27 18:07:15 +00001913
Chris Lattner88e1fd52009-07-09 04:24:46 +00001914 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001915 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1916 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001917 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001918 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1919 DAG.getNode(X86ISD::GlobalBaseReg,
1920 DebugLoc::getUnknownLoc(),
1921 getPointerTy()),
1922 InFlag);
1923 InFlag = Chain.getValue(1);
1924 } else {
1925 // If we are tail calling and generating PIC/GOT style code load the
1926 // address of the callee into ECX. The value in ecx is used as target of
1927 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1928 // for tail calls on PIC/GOT architectures. Normally we would just put the
1929 // address of GOT into ebx and then call target@PLT. But for tail calls
1930 // ebx would be restored (since ebx is callee saved) before jumping to the
1931 // target@PLT.
1932
1933 // Note: The actual moving to ECX is done further down.
1934 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1935 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1936 !G->getGlobal()->hasProtectedVisibility())
1937 Callee = LowerGlobalAddress(Callee, DAG);
1938 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001939 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001940 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001941 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001942
Gordon Henriksen86737662008-01-05 16:56:59 +00001943 if (Is64Bit && isVarArg) {
1944 // From AMD64 ABI document:
1945 // For calls that may call functions that use varargs or stdargs
1946 // (prototype-less calls or calls to functions containing ellipsis (...) in
1947 // the declaration) %al is used as hidden argument to specify the number
1948 // of SSE registers used. The contents of %al do not need to match exactly
1949 // the number of registers, but must be an ubound on the number of SSE
1950 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951
1952 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001953 // Count the number of XMM registers allocated.
1954 static const unsigned XMMArgRegs[] = {
1955 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1956 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1957 };
1958 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001959 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001960 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001961
Dale Johannesendd64c412009-02-04 00:33:20 +00001962 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001963 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001964 InFlag = Chain.getValue(1);
1965 }
1966
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001967
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001968 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001969 if (isTailCall) {
1970 // Force all the incoming stack arguments to be loaded from the stack
1971 // before any new outgoing arguments are stored to the stack, because the
1972 // outgoing stack slots may alias the incoming argument stack slots, and
1973 // the alias isn't otherwise explicit. This is slightly more conservative
1974 // than necessary, because it means that each store effectively depends
1975 // on every argument instead of just those arguments it would clobber.
1976 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1977
Dan Gohman475871a2008-07-27 21:46:04 +00001978 SmallVector<SDValue, 8> MemOpChains2;
1979 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001980 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001981 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001982 InFlag = SDValue();
Evan Chengb2c92902010-02-02 02:22:50 +00001983 if (PerformTailCallOpt) {
1984 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1985 CCValAssign &VA = ArgLocs[i];
1986 if (VA.isRegLoc())
1987 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001988 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001989 SDValue Arg = Outs[i].Val;
1990 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001991 // Create frame index.
1992 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001993 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001994 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001995 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001996
Duncan Sands276dcbd2008-03-21 09:14:45 +00001997 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001998 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001999 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002000 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002001 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002002 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002003 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002004
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2006 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002007 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002009 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002010 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002012 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002013 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 }
2015 }
2016
2017 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002019 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002020
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002021 // Copy arguments to their registers.
2022 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002023 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002024 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002025 InFlag = Chain.getValue(1);
2026 }
Dan Gohman475871a2008-07-27 21:46:04 +00002027 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002028
Gordon Henriksen86737662008-01-05 16:56:59 +00002029 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002030 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002031 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 }
2033
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002034 bool WasGlobalOrExternal = false;
2035 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2036 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2037 // In the 64-bit large code model, we have to make all calls
2038 // through a register, since the call instruction's 32-bit
2039 // pc-relative offset may not be large enough to hold the whole
2040 // address.
2041 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2042 WasGlobalOrExternal = true;
2043 // If the callee is a GlobalAddress node (quite common, every direct call
2044 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2045 // it.
2046
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002047 // We should use extra load for direct calls to dllimported functions in
2048 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002049 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002050 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002051 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002052
Chris Lattner48a7d022009-07-09 05:02:21 +00002053 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2054 // external symbols most go through the PLT in PIC mode. If the symbol
2055 // has hidden or protected visibility, or if it is static or local, then
2056 // we don't need to use the PLT - we can directly call it.
2057 if (Subtarget->isTargetELF() &&
2058 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002059 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002060 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002061 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002062 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2063 Subtarget->getDarwinVers() < 9) {
2064 // PC-relative references to external symbols should go through $stub,
2065 // unless we're building with the leopard linker or later, which
2066 // automatically synthesizes these stubs.
2067 OpFlags = X86II::MO_DARWIN_STUB;
2068 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002069
Chris Lattner74e726e2009-07-09 05:27:35 +00002070 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002071 G->getOffset(), OpFlags);
2072 }
Bill Wendling056292f2008-09-16 21:48:12 +00002073 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002074 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002075 unsigned char OpFlags = 0;
2076
2077 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2078 // symbols should go through the PLT.
2079 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002080 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002081 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002082 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002083 Subtarget->getDarwinVers() < 9) {
2084 // PC-relative references to external symbols should go through $stub,
2085 // unless we're building with the leopard linker or later, which
2086 // automatically synthesizes these stubs.
2087 OpFlags = X86II::MO_DARWIN_STUB;
2088 }
Eric Christopherfd179292009-08-27 18:07:15 +00002089
Chris Lattner48a7d022009-07-09 05:02:21 +00002090 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2091 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002092 }
2093
2094 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002095 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002096
Dale Johannesendd64c412009-02-04 00:33:20 +00002097 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002098 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002099 Callee,InFlag);
2100 Callee = DAG.getRegister(Opc, getPointerTy());
2101 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002102 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002103 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002104
Chris Lattnerd96d0722007-02-25 06:40:16 +00002105 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002108
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002110 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2111 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002112 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002113 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002114
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002115 Ops.push_back(Chain);
2116 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002117
Dan Gohman98ca4f22009-08-05 01:29:28 +00002118 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002120
Gordon Henriksen86737662008-01-05 16:56:59 +00002121 // Add argument registers to the end of the list so that they are known live
2122 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002123 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2124 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2125 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002126
Evan Cheng586ccac2008-03-18 23:36:35 +00002127 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002129 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2130
2131 // Add an implicit use of AL for x86 vararg functions.
2132 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002134
Gabor Greifba36cb52008-08-28 21:40:38 +00002135 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002136 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002137
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 if (isTailCall) {
2139 // If this is the first return lowered for this function, add the regs
2140 // to the liveout set for the function.
2141 if (MF.getRegInfo().liveout_empty()) {
2142 SmallVector<CCValAssign, 16> RVLocs;
2143 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2144 *DAG.getContext());
2145 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2146 for (unsigned i = 0; i != RVLocs.size(); ++i)
2147 if (RVLocs[i].isRegLoc())
2148 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002150
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 assert(((Callee.getOpcode() == ISD::Register &&
2152 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002153 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002154 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2155 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002156 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002157
2158 return DAG.getNode(X86ISD::TC_RETURN, dl,
2159 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002160 }
2161
Dale Johannesenace16102009-02-03 19:33:06 +00002162 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002163 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002164
Chris Lattner2d297092006-05-23 18:50:38 +00002165 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002166 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002168 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002169 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002170 // If this is is a call to a struct-return function, the callee
2171 // pops the hidden struct pointer, so we have to push it back.
2172 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002173 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002175 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002176
Gordon Henriksenae636f82008-01-03 16:47:34 +00002177 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002178 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002179 DAG.getIntPtrConstant(NumBytes, true),
2180 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2181 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002182 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002183 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002184
Chris Lattner3085e152007-02-25 08:59:22 +00002185 // Handle result values, copying them out of physregs into vregs that we
2186 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002187 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2188 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002189}
2190
Evan Cheng25ab6902006-09-08 06:48:29 +00002191
2192//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002193// Fast Calling Convention (tail call) implementation
2194//===----------------------------------------------------------------------===//
2195
2196// Like std call, callee cleans arguments, convention except that ECX is
2197// reserved for storing the tail called function address. Only 2 registers are
2198// free for argument passing (inreg). Tail call optimization is performed
2199// provided:
2200// * tailcallopt is enabled
2201// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002202// On X86_64 architecture with GOT-style position independent code only local
2203// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002204// To keep the stack aligned according to platform abi the function
2205// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2206// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002207// If a tail called function callee has more arguments than the caller the
2208// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002209// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002210// original REtADDR, but before the saved framepointer or the spilled registers
2211// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2212// stack layout:
2213// arg1
2214// arg2
2215// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002216// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002217// move area ]
2218// (possible EBP)
2219// ESI
2220// EDI
2221// local1 ..
2222
2223/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2224/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002225unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002226 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002227 MachineFunction &MF = DAG.getMachineFunction();
2228 const TargetMachine &TM = MF.getTarget();
2229 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2230 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002231 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002232 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002233 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002234 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2235 // Number smaller than 12 so just add the difference.
2236 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2237 } else {
2238 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002239 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002240 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002241 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002242 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002243}
2244
Dan Gohman98ca4f22009-08-05 01:29:28 +00002245/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2246/// for tail call optimization. Targets which want to do tail call
2247/// optimization should implement this function.
2248bool
2249X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002250 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002251 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002252 const SmallVectorImpl<ISD::OutputArg> &Outs,
2253 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002254 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002255 if (CalleeCC != CallingConv::Fast &&
2256 CalleeCC != CallingConv::C)
2257 return false;
2258
Evan Cheng7096ae42010-01-29 06:45:59 +00002259 // If -tailcallopt is specified, make fastcc functions tail-callable.
2260 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng843bd692010-01-31 06:44:49 +00002261 if (PerformTailCallOpt) {
2262 if (CalleeCC == CallingConv::Fast &&
2263 CallerF->getCallingConv() == CalleeCC)
2264 return true;
2265 return false;
2266 }
2267
Evan Chengb2c92902010-02-02 02:22:50 +00002268
2269 // Look for obvious safe cases to perform tail call optimization that does not
2270 // requite ABI changes. This is what gcc calls sibcall.
2271
Evan Cheng843bd692010-01-31 06:44:49 +00002272 // Do not tail call optimize vararg calls for now.
2273 if (isVarArg)
2274 return false;
2275
Evan Chenga6bff982010-01-30 01:22:00 +00002276 // If the callee takes no arguments then go on to check the results of the
2277 // call.
2278 if (!Outs.empty()) {
2279 // Check if stack adjustment is needed. For now, do not do this if any
2280 // argument is passed on the stack.
2281 SmallVector<CCValAssign, 16> ArgLocs;
2282 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2283 ArgLocs, *DAG.getContext());
2284 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002285 if (CCInfo.getNextStackOffset()) {
2286 MachineFunction &MF = DAG.getMachineFunction();
2287 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2288 return false;
2289 if (Subtarget->isTargetWin64())
2290 // Win64 ABI has additional complications.
2291 return false;
2292
2293 // Check if the arguments are already laid out in the right way as
2294 // the caller's fixed stack objects.
2295 MachineFrameInfo *MFI = MF.getFrameInfo();
2296 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2297 CCValAssign &VA = ArgLocs[i];
2298 EVT RegVT = VA.getLocVT();
2299 SDValue Arg = Outs[i].Val;
2300 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2301 if (Flags.isByVal())
2302 return false; // TODO
2303 if (VA.getLocInfo() == CCValAssign::Indirect)
2304 return false;
2305 if (!VA.isRegLoc()) {
2306 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2307 if (!Ld)
2308 return false;
2309 SDValue Ptr = Ld->getBasePtr();
2310 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2311 if (!FINode)
2312 return false;
2313 int FI = FINode->getIndex();
2314 if (!MFI->isFixedObjectIndex(FI))
2315 return false;
2316 if (VA.getLocMemOffset() != MFI->getObjectOffset(FI))
2317 return false;
2318 }
2319 }
2320 }
Evan Chenga6bff982010-01-30 01:22:00 +00002321 }
Evan Chengb1712452010-01-27 06:25:16 +00002322
Evan Cheng7096ae42010-01-29 06:45:59 +00002323 // If the caller does not return a value, then this is obviously safe.
2324 // This is one case where it's safe to perform this optimization even
2325 // if the return types do not match.
2326 const Type *CallerRetTy = CallerF->getReturnType();
2327 if (CallerRetTy->isVoidTy())
2328 return true;
Evan Chengb1712452010-01-27 06:25:16 +00002329
Evan Cheng7096ae42010-01-29 06:45:59 +00002330 // If the return types match, then it's safe.
Evan Cheng022d9e12010-02-02 23:55:14 +00002331 // Don't tail call optimize recursive call.
2332 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2333 if (!G) return false; // FIXME: common external symbols?
2334 if (const Function *CalleeF = dyn_cast<Function>(G->getGlobal())) {
2335 const Type *CalleeRetTy = CalleeF->getReturnType();
2336 return CallerRetTy == CalleeRetTy;
2337 }
2338 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002339}
2340
Dan Gohman3df24e62008-09-03 23:12:08 +00002341FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002342X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2343 DwarfWriter *dw,
2344 DenseMap<const Value *, unsigned> &vm,
2345 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2346 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002347#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002348 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002349#endif
2350 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002351 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002352#ifndef NDEBUG
2353 , cil
2354#endif
2355 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002356}
2357
2358
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002359//===----------------------------------------------------------------------===//
2360// Other Lowering Hooks
2361//===----------------------------------------------------------------------===//
2362
2363
Dan Gohman475871a2008-07-27 21:46:04 +00002364SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002365 MachineFunction &MF = DAG.getMachineFunction();
2366 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2367 int ReturnAddrIndex = FuncInfo->getRAIndex();
2368
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002369 if (ReturnAddrIndex == 0) {
2370 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002371 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002372 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2373 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002374 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002375 }
2376
Evan Cheng25ab6902006-09-08 06:48:29 +00002377 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002378}
2379
2380
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002381bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2382 bool hasSymbolicDisplacement) {
2383 // Offset should fit into 32 bit immediate field.
2384 if (!isInt32(Offset))
2385 return false;
2386
2387 // If we don't have a symbolic displacement - we don't have any extra
2388 // restrictions.
2389 if (!hasSymbolicDisplacement)
2390 return true;
2391
2392 // FIXME: Some tweaks might be needed for medium code model.
2393 if (M != CodeModel::Small && M != CodeModel::Kernel)
2394 return false;
2395
2396 // For small code model we assume that latest object is 16MB before end of 31
2397 // bits boundary. We may also accept pretty large negative constants knowing
2398 // that all objects are in the positive half of address space.
2399 if (M == CodeModel::Small && Offset < 16*1024*1024)
2400 return true;
2401
2402 // For kernel code model we know that all object resist in the negative half
2403 // of 32bits address space. We may not accept negative offsets, since they may
2404 // be just off and we may accept pretty large positive ones.
2405 if (M == CodeModel::Kernel && Offset > 0)
2406 return true;
2407
2408 return false;
2409}
2410
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002411/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2412/// specific condition code, returning the condition code and the LHS/RHS of the
2413/// comparison to make.
2414static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2415 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002416 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002417 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2418 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2419 // X > -1 -> X == 0, jump !sign.
2420 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002421 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002422 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2423 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002424 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002425 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002426 // X < 1 -> X <= 0
2427 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002428 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002429 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002430 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002431
Evan Chengd9558e02006-01-06 00:43:03 +00002432 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002433 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002434 case ISD::SETEQ: return X86::COND_E;
2435 case ISD::SETGT: return X86::COND_G;
2436 case ISD::SETGE: return X86::COND_GE;
2437 case ISD::SETLT: return X86::COND_L;
2438 case ISD::SETLE: return X86::COND_LE;
2439 case ISD::SETNE: return X86::COND_NE;
2440 case ISD::SETULT: return X86::COND_B;
2441 case ISD::SETUGT: return X86::COND_A;
2442 case ISD::SETULE: return X86::COND_BE;
2443 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002444 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002445 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002446
Chris Lattner4c78e022008-12-23 23:42:27 +00002447 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002448
Chris Lattner4c78e022008-12-23 23:42:27 +00002449 // If LHS is a foldable load, but RHS is not, flip the condition.
2450 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2451 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2452 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2453 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002454 }
2455
Chris Lattner4c78e022008-12-23 23:42:27 +00002456 switch (SetCCOpcode) {
2457 default: break;
2458 case ISD::SETOLT:
2459 case ISD::SETOLE:
2460 case ISD::SETUGT:
2461 case ISD::SETUGE:
2462 std::swap(LHS, RHS);
2463 break;
2464 }
2465
2466 // On a floating point condition, the flags are set as follows:
2467 // ZF PF CF op
2468 // 0 | 0 | 0 | X > Y
2469 // 0 | 0 | 1 | X < Y
2470 // 1 | 0 | 0 | X == Y
2471 // 1 | 1 | 1 | unordered
2472 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002473 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002474 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002475 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002476 case ISD::SETOLT: // flipped
2477 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002478 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002479 case ISD::SETOLE: // flipped
2480 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002481 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002482 case ISD::SETUGT: // flipped
2483 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002484 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002485 case ISD::SETUGE: // flipped
2486 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002487 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002488 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002489 case ISD::SETNE: return X86::COND_NE;
2490 case ISD::SETUO: return X86::COND_P;
2491 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002492 case ISD::SETOEQ:
2493 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002494 }
Evan Chengd9558e02006-01-06 00:43:03 +00002495}
2496
Evan Cheng4a460802006-01-11 00:33:36 +00002497/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2498/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002499/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002500static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002501 switch (X86CC) {
2502 default:
2503 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002504 case X86::COND_B:
2505 case X86::COND_BE:
2506 case X86::COND_E:
2507 case X86::COND_P:
2508 case X86::COND_A:
2509 case X86::COND_AE:
2510 case X86::COND_NE:
2511 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002512 return true;
2513 }
2514}
2515
Evan Chengeb2f9692009-10-27 19:56:55 +00002516/// isFPImmLegal - Returns true if the target can instruction select the
2517/// specified FP immediate natively. If false, the legalizer will
2518/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002519bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002520 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2521 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2522 return true;
2523 }
2524 return false;
2525}
2526
Nate Begeman9008ca62009-04-27 18:41:29 +00002527/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2528/// the specified range (L, H].
2529static bool isUndefOrInRange(int Val, int Low, int Hi) {
2530 return (Val < 0) || (Val >= Low && Val < Hi);
2531}
2532
2533/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2534/// specified value.
2535static bool isUndefOrEqual(int Val, int CmpVal) {
2536 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002537 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002538 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002539}
2540
Nate Begeman9008ca62009-04-27 18:41:29 +00002541/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2542/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2543/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002544static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002545 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002546 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002547 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002548 return (Mask[0] < 2 && Mask[1] < 2);
2549 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002550}
2551
Nate Begeman9008ca62009-04-27 18:41:29 +00002552bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002553 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002554 N->getMask(M);
2555 return ::isPSHUFDMask(M, N->getValueType(0));
2556}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002557
Nate Begeman9008ca62009-04-27 18:41:29 +00002558/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2559/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002560static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002562 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002563
Nate Begeman9008ca62009-04-27 18:41:29 +00002564 // Lower quadword copied in order or undef.
2565 for (int i = 0; i != 4; ++i)
2566 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002567 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002568
Evan Cheng506d3df2006-03-29 23:07:14 +00002569 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002570 for (int i = 4; i != 8; ++i)
2571 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002572 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002573
Evan Cheng506d3df2006-03-29 23:07:14 +00002574 return true;
2575}
2576
Nate Begeman9008ca62009-04-27 18:41:29 +00002577bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002578 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002579 N->getMask(M);
2580 return ::isPSHUFHWMask(M, N->getValueType(0));
2581}
Evan Cheng506d3df2006-03-29 23:07:14 +00002582
Nate Begeman9008ca62009-04-27 18:41:29 +00002583/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2584/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002585static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002586 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002587 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002588
Rafael Espindola15684b22009-04-24 12:40:33 +00002589 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002590 for (int i = 4; i != 8; ++i)
2591 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002592 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002593
Rafael Espindola15684b22009-04-24 12:40:33 +00002594 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002595 for (int i = 0; i != 4; ++i)
2596 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002597 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002598
Rafael Espindola15684b22009-04-24 12:40:33 +00002599 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002600}
2601
Nate Begeman9008ca62009-04-27 18:41:29 +00002602bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002603 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002604 N->getMask(M);
2605 return ::isPSHUFLWMask(M, N->getValueType(0));
2606}
2607
Nate Begemana09008b2009-10-19 02:17:23 +00002608/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2609/// is suitable for input to PALIGNR.
2610static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2611 bool hasSSSE3) {
2612 int i, e = VT.getVectorNumElements();
2613
2614 // Do not handle v2i64 / v2f64 shuffles with palignr.
2615 if (e < 4 || !hasSSSE3)
2616 return false;
2617
2618 for (i = 0; i != e; ++i)
2619 if (Mask[i] >= 0)
2620 break;
2621
2622 // All undef, not a palignr.
2623 if (i == e)
2624 return false;
2625
2626 // Determine if it's ok to perform a palignr with only the LHS, since we
2627 // don't have access to the actual shuffle elements to see if RHS is undef.
2628 bool Unary = Mask[i] < (int)e;
2629 bool NeedsUnary = false;
2630
2631 int s = Mask[i] - i;
2632
2633 // Check the rest of the elements to see if they are consecutive.
2634 for (++i; i != e; ++i) {
2635 int m = Mask[i];
2636 if (m < 0)
2637 continue;
2638
2639 Unary = Unary && (m < (int)e);
2640 NeedsUnary = NeedsUnary || (m < s);
2641
2642 if (NeedsUnary && !Unary)
2643 return false;
2644 if (Unary && m != ((s+i) & (e-1)))
2645 return false;
2646 if (!Unary && m != (s+i))
2647 return false;
2648 }
2649 return true;
2650}
2651
2652bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2653 SmallVector<int, 8> M;
2654 N->getMask(M);
2655 return ::isPALIGNRMask(M, N->getValueType(0), true);
2656}
2657
Evan Cheng14aed5e2006-03-24 01:18:28 +00002658/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2659/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002660static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002661 int NumElems = VT.getVectorNumElements();
2662 if (NumElems != 2 && NumElems != 4)
2663 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002664
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 int Half = NumElems / 2;
2666 for (int i = 0; i < Half; ++i)
2667 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002668 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002669 for (int i = Half; i < NumElems; ++i)
2670 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002671 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002672
Evan Cheng14aed5e2006-03-24 01:18:28 +00002673 return true;
2674}
2675
Nate Begeman9008ca62009-04-27 18:41:29 +00002676bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2677 SmallVector<int, 8> M;
2678 N->getMask(M);
2679 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002680}
2681
Evan Cheng213d2cf2007-05-17 18:45:50 +00002682/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002683/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2684/// half elements to come from vector 1 (which would equal the dest.) and
2685/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002686static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002688
2689 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002690 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002691
Nate Begeman9008ca62009-04-27 18:41:29 +00002692 int Half = NumElems / 2;
2693 for (int i = 0; i < Half; ++i)
2694 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002695 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002696 for (int i = Half; i < NumElems; ++i)
2697 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002698 return false;
2699 return true;
2700}
2701
Nate Begeman9008ca62009-04-27 18:41:29 +00002702static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2703 SmallVector<int, 8> M;
2704 N->getMask(M);
2705 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002706}
2707
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002708/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2709/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002710bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2711 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002712 return false;
2713
Evan Cheng2064a2b2006-03-28 06:50:32 +00002714 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002715 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2716 isUndefOrEqual(N->getMaskElt(1), 7) &&
2717 isUndefOrEqual(N->getMaskElt(2), 2) &&
2718 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002719}
2720
Nate Begeman0b10b912009-11-07 23:17:15 +00002721/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2722/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2723/// <2, 3, 2, 3>
2724bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2725 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2726
2727 if (NumElems != 4)
2728 return false;
2729
2730 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2731 isUndefOrEqual(N->getMaskElt(1), 3) &&
2732 isUndefOrEqual(N->getMaskElt(2), 2) &&
2733 isUndefOrEqual(N->getMaskElt(3), 3);
2734}
2735
Evan Cheng5ced1d82006-04-06 23:23:56 +00002736/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2737/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002738bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2739 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002740
Evan Cheng5ced1d82006-04-06 23:23:56 +00002741 if (NumElems != 2 && NumElems != 4)
2742 return false;
2743
Evan Chengc5cdff22006-04-07 21:53:05 +00002744 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002745 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002746 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002747
Evan Chengc5cdff22006-04-07 21:53:05 +00002748 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002749 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002750 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002751
2752 return true;
2753}
2754
Nate Begeman0b10b912009-11-07 23:17:15 +00002755/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2756/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2757bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002759
Evan Cheng5ced1d82006-04-06 23:23:56 +00002760 if (NumElems != 2 && NumElems != 4)
2761 return false;
2762
Evan Chengc5cdff22006-04-07 21:53:05 +00002763 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002764 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002765 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002766
Nate Begeman9008ca62009-04-27 18:41:29 +00002767 for (unsigned i = 0; i < NumElems/2; ++i)
2768 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002769 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002770
2771 return true;
2772}
2773
Evan Cheng0038e592006-03-28 00:39:58 +00002774/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2775/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002776static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002777 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002779 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002780 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002781
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2783 int BitI = Mask[i];
2784 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002785 if (!isUndefOrEqual(BitI, j))
2786 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002787 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002788 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002789 return false;
2790 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002791 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002792 return false;
2793 }
Evan Cheng0038e592006-03-28 00:39:58 +00002794 }
Evan Cheng0038e592006-03-28 00:39:58 +00002795 return true;
2796}
2797
Nate Begeman9008ca62009-04-27 18:41:29 +00002798bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2799 SmallVector<int, 8> M;
2800 N->getMask(M);
2801 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002802}
2803
Evan Cheng4fcb9222006-03-28 02:43:26 +00002804/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2805/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002806static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002807 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002808 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002809 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002810 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002811
Nate Begeman9008ca62009-04-27 18:41:29 +00002812 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2813 int BitI = Mask[i];
2814 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002815 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002816 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002817 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002818 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002819 return false;
2820 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002821 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002822 return false;
2823 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002824 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002825 return true;
2826}
2827
Nate Begeman9008ca62009-04-27 18:41:29 +00002828bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2829 SmallVector<int, 8> M;
2830 N->getMask(M);
2831 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002832}
2833
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002834/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2835/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2836/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002837static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002838 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002839 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002840 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002841
Nate Begeman9008ca62009-04-27 18:41:29 +00002842 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2843 int BitI = Mask[i];
2844 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002845 if (!isUndefOrEqual(BitI, j))
2846 return false;
2847 if (!isUndefOrEqual(BitI1, j))
2848 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002849 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002850 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002851}
2852
Nate Begeman9008ca62009-04-27 18:41:29 +00002853bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2854 SmallVector<int, 8> M;
2855 N->getMask(M);
2856 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2857}
2858
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002859/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2860/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2861/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002862static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002864 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2865 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002866
Nate Begeman9008ca62009-04-27 18:41:29 +00002867 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2868 int BitI = Mask[i];
2869 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002870 if (!isUndefOrEqual(BitI, j))
2871 return false;
2872 if (!isUndefOrEqual(BitI1, j))
2873 return false;
2874 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002875 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002876}
2877
Nate Begeman9008ca62009-04-27 18:41:29 +00002878bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2879 SmallVector<int, 8> M;
2880 N->getMask(M);
2881 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2882}
2883
Evan Cheng017dcc62006-04-21 01:05:10 +00002884/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2885/// specifies a shuffle of elements that is suitable for input to MOVSS,
2886/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002887static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002888 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002889 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002890
2891 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002892
Nate Begeman9008ca62009-04-27 18:41:29 +00002893 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002894 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002895
Nate Begeman9008ca62009-04-27 18:41:29 +00002896 for (int i = 1; i < NumElts; ++i)
2897 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002898 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002899
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002900 return true;
2901}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002902
Nate Begeman9008ca62009-04-27 18:41:29 +00002903bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2904 SmallVector<int, 8> M;
2905 N->getMask(M);
2906 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002907}
2908
Evan Cheng017dcc62006-04-21 01:05:10 +00002909/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2910/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002911/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002912static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002913 bool V2IsSplat = false, bool V2IsUndef = false) {
2914 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002915 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002916 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002917
Nate Begeman9008ca62009-04-27 18:41:29 +00002918 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002919 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002920
Nate Begeman9008ca62009-04-27 18:41:29 +00002921 for (int i = 1; i < NumOps; ++i)
2922 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2923 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2924 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002925 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002926
Evan Cheng39623da2006-04-20 08:58:49 +00002927 return true;
2928}
2929
Nate Begeman9008ca62009-04-27 18:41:29 +00002930static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002931 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 SmallVector<int, 8> M;
2933 N->getMask(M);
2934 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002935}
2936
Evan Chengd9539472006-04-14 21:59:03 +00002937/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2938/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002939bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2940 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002941 return false;
2942
2943 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002944 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 int Elt = N->getMaskElt(i);
2946 if (Elt >= 0 && Elt != 1)
2947 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002948 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002949
2950 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002951 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 int Elt = N->getMaskElt(i);
2953 if (Elt >= 0 && Elt != 3)
2954 return false;
2955 if (Elt == 3)
2956 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002957 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002958 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002960 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002961}
2962
2963/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2964/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002965bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2966 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002967 return false;
2968
2969 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 for (unsigned i = 0; i < 2; ++i)
2971 if (N->getMaskElt(i) > 0)
2972 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002973
2974 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002975 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 int Elt = N->getMaskElt(i);
2977 if (Elt >= 0 && Elt != 2)
2978 return false;
2979 if (Elt == 2)
2980 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002981 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002983 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002984}
2985
Evan Cheng0b457f02008-09-25 20:50:48 +00002986/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2987/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002988bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2989 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002990
Nate Begeman9008ca62009-04-27 18:41:29 +00002991 for (int i = 0; i < e; ++i)
2992 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002993 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002994 for (int i = 0; i < e; ++i)
2995 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002996 return false;
2997 return true;
2998}
2999
Evan Cheng63d33002006-03-22 08:01:21 +00003000/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003001/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003002unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003003 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3004 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3005
Evan Chengb9df0ca2006-03-22 02:53:00 +00003006 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3007 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003008 for (int i = 0; i < NumOperands; ++i) {
3009 int Val = SVOp->getMaskElt(NumOperands-i-1);
3010 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003011 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003012 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003013 if (i != NumOperands - 1)
3014 Mask <<= Shift;
3015 }
Evan Cheng63d33002006-03-22 08:01:21 +00003016 return Mask;
3017}
3018
Evan Cheng506d3df2006-03-29 23:07:14 +00003019/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003020/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003021unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003023 unsigned Mask = 0;
3024 // 8 nodes, but we only care about the last 4.
3025 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003026 int Val = SVOp->getMaskElt(i);
3027 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003028 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003029 if (i != 4)
3030 Mask <<= 2;
3031 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003032 return Mask;
3033}
3034
3035/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003036/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003037unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003039 unsigned Mask = 0;
3040 // 8 nodes, but we only care about the first 4.
3041 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003042 int Val = SVOp->getMaskElt(i);
3043 if (Val >= 0)
3044 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003045 if (i != 0)
3046 Mask <<= 2;
3047 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003048 return Mask;
3049}
3050
Nate Begemana09008b2009-10-19 02:17:23 +00003051/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3052/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3053unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3054 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3055 EVT VVT = N->getValueType(0);
3056 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3057 int Val = 0;
3058
3059 unsigned i, e;
3060 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3061 Val = SVOp->getMaskElt(i);
3062 if (Val >= 0)
3063 break;
3064 }
3065 return (Val - i) * EltSize;
3066}
3067
Evan Cheng37b73872009-07-30 08:33:02 +00003068/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3069/// constant +0.0.
3070bool X86::isZeroNode(SDValue Elt) {
3071 return ((isa<ConstantSDNode>(Elt) &&
3072 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3073 (isa<ConstantFPSDNode>(Elt) &&
3074 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3075}
3076
Nate Begeman9008ca62009-04-27 18:41:29 +00003077/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3078/// their permute mask.
3079static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3080 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003081 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003082 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003084
Nate Begeman5a5ca152009-04-29 05:20:52 +00003085 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 int idx = SVOp->getMaskElt(i);
3087 if (idx < 0)
3088 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003089 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003091 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003092 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003093 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003094 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3095 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003096}
3097
Evan Cheng779ccea2007-12-07 21:30:01 +00003098/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3099/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003100static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003101 unsigned NumElems = VT.getVectorNumElements();
3102 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 int idx = Mask[i];
3104 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003105 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003106 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003107 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003108 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003110 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003111}
3112
Evan Cheng533a0aa2006-04-19 20:35:22 +00003113/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3114/// match movhlps. The lower half elements should come from upper half of
3115/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003116/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003117static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3118 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003119 return false;
3120 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003122 return false;
3123 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003124 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003125 return false;
3126 return true;
3127}
3128
Evan Cheng5ced1d82006-04-06 23:23:56 +00003129/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003130/// is promoted to a vector. It also returns the LoadSDNode by reference if
3131/// required.
3132static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003133 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3134 return false;
3135 N = N->getOperand(0).getNode();
3136 if (!ISD::isNON_EXTLoad(N))
3137 return false;
3138 if (LD)
3139 *LD = cast<LoadSDNode>(N);
3140 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003141}
3142
Evan Cheng533a0aa2006-04-19 20:35:22 +00003143/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3144/// match movlp{s|d}. The lower half elements should come from lower half of
3145/// V1 (and in order), and the upper half elements should come from the upper
3146/// half of V2 (and in order). And since V1 will become the source of the
3147/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003148static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3149 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003150 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003151 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003152 // Is V2 is a vector load, don't do this transformation. We will try to use
3153 // load folding shufps op.
3154 if (ISD::isNON_EXTLoad(V2))
3155 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003156
Nate Begeman5a5ca152009-04-29 05:20:52 +00003157 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003158
Evan Cheng533a0aa2006-04-19 20:35:22 +00003159 if (NumElems != 2 && NumElems != 4)
3160 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003161 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003163 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003164 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003165 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003166 return false;
3167 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003168}
3169
Evan Cheng39623da2006-04-20 08:58:49 +00003170/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3171/// all the same.
3172static bool isSplatVector(SDNode *N) {
3173 if (N->getOpcode() != ISD::BUILD_VECTOR)
3174 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003175
Dan Gohman475871a2008-07-27 21:46:04 +00003176 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003177 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3178 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003179 return false;
3180 return true;
3181}
3182
Evan Cheng213d2cf2007-05-17 18:45:50 +00003183/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003184/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003185/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003186static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003187 SDValue V1 = N->getOperand(0);
3188 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003189 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3190 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003192 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003194 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3195 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003196 if (Opc != ISD::BUILD_VECTOR ||
3197 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 return false;
3199 } else if (Idx >= 0) {
3200 unsigned Opc = V1.getOpcode();
3201 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3202 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003203 if (Opc != ISD::BUILD_VECTOR ||
3204 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003205 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003206 }
3207 }
3208 return true;
3209}
3210
3211/// getZeroVector - Returns a vector of specified type with all zero elements.
3212///
Owen Andersone50ed302009-08-10 22:56:29 +00003213static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003214 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003215 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003216
Chris Lattner8a594482007-11-25 00:24:49 +00003217 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3218 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003219 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003220 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003221 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3222 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003223 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003224 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3225 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003226 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003227 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3228 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003229 }
Dale Johannesenace16102009-02-03 19:33:06 +00003230 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003231}
3232
Chris Lattner8a594482007-11-25 00:24:49 +00003233/// getOnesVector - Returns a vector of specified type with all bits set.
3234///
Owen Andersone50ed302009-08-10 22:56:29 +00003235static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003236 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003237
Chris Lattner8a594482007-11-25 00:24:49 +00003238 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3239 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003241 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003242 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003244 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003246 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003247}
3248
3249
Evan Cheng39623da2006-04-20 08:58:49 +00003250/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3251/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003252static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003253 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003254 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003255
Evan Cheng39623da2006-04-20 08:58:49 +00003256 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003257 SmallVector<int, 8> MaskVec;
3258 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003259
Nate Begeman5a5ca152009-04-29 05:20:52 +00003260 for (unsigned i = 0; i != NumElems; ++i) {
3261 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003262 MaskVec[i] = NumElems;
3263 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003264 }
Evan Cheng39623da2006-04-20 08:58:49 +00003265 }
Evan Cheng39623da2006-04-20 08:58:49 +00003266 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003267 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3268 SVOp->getOperand(1), &MaskVec[0]);
3269 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003270}
3271
Evan Cheng017dcc62006-04-21 01:05:10 +00003272/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3273/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003274static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003275 SDValue V2) {
3276 unsigned NumElems = VT.getVectorNumElements();
3277 SmallVector<int, 8> Mask;
3278 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003279 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003280 Mask.push_back(i);
3281 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003282}
3283
Nate Begeman9008ca62009-04-27 18:41:29 +00003284/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003285static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003286 SDValue V2) {
3287 unsigned NumElems = VT.getVectorNumElements();
3288 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003289 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003290 Mask.push_back(i);
3291 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003292 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003293 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003294}
3295
Nate Begeman9008ca62009-04-27 18:41:29 +00003296/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003297static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003298 SDValue V2) {
3299 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003300 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003302 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003303 Mask.push_back(i + Half);
3304 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003305 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003306 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003307}
3308
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003309/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003310static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003311 bool HasSSE2) {
3312 if (SV->getValueType(0).getVectorNumElements() <= 4)
3313 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003314
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003316 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003317 DebugLoc dl = SV->getDebugLoc();
3318 SDValue V1 = SV->getOperand(0);
3319 int NumElems = VT.getVectorNumElements();
3320 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003321
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 // unpack elements to the correct location
3323 while (NumElems > 4) {
3324 if (EltNo < NumElems/2) {
3325 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3326 } else {
3327 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3328 EltNo -= NumElems/2;
3329 }
3330 NumElems >>= 1;
3331 }
Eric Christopherfd179292009-08-27 18:07:15 +00003332
Nate Begeman9008ca62009-04-27 18:41:29 +00003333 // Perform the splat.
3334 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003335 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3337 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003338}
3339
Evan Chengba05f722006-04-21 23:03:30 +00003340/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003341/// vector of zero or undef vector. This produces a shuffle where the low
3342/// element of V2 is swizzled into the zero/undef vector, landing at element
3343/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003344static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003345 bool isZero, bool HasSSE2,
3346 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003347 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003348 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003349 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3350 unsigned NumElems = VT.getVectorNumElements();
3351 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003352 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003353 // If this is the insertion idx, put the low elt of V2 here.
3354 MaskVec.push_back(i == Idx ? NumElems : i);
3355 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003356}
3357
Evan Chengf26ffe92008-05-29 08:22:04 +00003358/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3359/// a shuffle that is zero.
3360static
Nate Begeman9008ca62009-04-27 18:41:29 +00003361unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3362 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003363 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003364 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003365 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 int Idx = SVOp->getMaskElt(Index);
3367 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003368 ++NumZeros;
3369 continue;
3370 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003372 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003373 ++NumZeros;
3374 else
3375 break;
3376 }
3377 return NumZeros;
3378}
3379
3380/// isVectorShift - Returns true if the shuffle can be implemented as a
3381/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003382/// FIXME: split into pslldqi, psrldqi, palignr variants.
3383static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003384 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003386
3387 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003389 if (!NumZeros) {
3390 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003392 if (!NumZeros)
3393 return false;
3394 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003395 bool SeenV1 = false;
3396 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003397 for (int i = NumZeros; i < NumElems; ++i) {
3398 int Val = isLeft ? (i - NumZeros) : i;
3399 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3400 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003401 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003402 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003403 SeenV1 = true;
3404 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003406 SeenV2 = true;
3407 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003409 return false;
3410 }
3411 if (SeenV1 && SeenV2)
3412 return false;
3413
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003415 ShAmt = NumZeros;
3416 return true;
3417}
3418
3419
Evan Chengc78d3b42006-04-24 18:01:45 +00003420/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3421///
Dan Gohman475871a2008-07-27 21:46:04 +00003422static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003423 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003424 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003425 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003426 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003427
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003428 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003429 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003430 bool First = true;
3431 for (unsigned i = 0; i < 16; ++i) {
3432 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3433 if (ThisIsNonZero && First) {
3434 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003435 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003436 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003438 First = false;
3439 }
3440
3441 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003442 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003443 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3444 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003445 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003446 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003447 }
3448 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3450 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3451 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003452 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003454 } else
3455 ThisElt = LastElt;
3456
Gabor Greifba36cb52008-08-28 21:40:38 +00003457 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003459 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003460 }
3461 }
3462
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003464}
3465
Bill Wendlinga348c562007-03-22 18:42:45 +00003466/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003467///
Dan Gohman475871a2008-07-27 21:46:04 +00003468static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003469 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003470 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003471 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003472 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003473
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003474 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003475 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003476 bool First = true;
3477 for (unsigned i = 0; i < 8; ++i) {
3478 bool isNonZero = (NonZeros & (1 << i)) != 0;
3479 if (isNonZero) {
3480 if (First) {
3481 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003483 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003485 First = false;
3486 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003487 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003489 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003490 }
3491 }
3492
3493 return V;
3494}
3495
Evan Chengf26ffe92008-05-29 08:22:04 +00003496/// getVShift - Return a vector logical shift node.
3497///
Owen Andersone50ed302009-08-10 22:56:29 +00003498static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003499 unsigned NumBits, SelectionDAG &DAG,
3500 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003501 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003502 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003503 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003504 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3505 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3506 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003507 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003508}
3509
Dan Gohman475871a2008-07-27 21:46:04 +00003510SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003511X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3512 SelectionDAG &DAG) {
3513
3514 // Check if the scalar load can be widened into a vector load. And if
3515 // the address is "base + cst" see if the cst can be "absorbed" into
3516 // the shuffle mask.
3517 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3518 SDValue Ptr = LD->getBasePtr();
3519 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3520 return SDValue();
3521 EVT PVT = LD->getValueType(0);
3522 if (PVT != MVT::i32 && PVT != MVT::f32)
3523 return SDValue();
3524
3525 int FI = -1;
3526 int64_t Offset = 0;
3527 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3528 FI = FINode->getIndex();
3529 Offset = 0;
3530 } else if (Ptr.getOpcode() == ISD::ADD &&
3531 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3532 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3533 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3534 Offset = Ptr.getConstantOperandVal(1);
3535 Ptr = Ptr.getOperand(0);
3536 } else {
3537 return SDValue();
3538 }
3539
3540 SDValue Chain = LD->getChain();
3541 // Make sure the stack object alignment is at least 16.
3542 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3543 if (DAG.InferPtrAlignment(Ptr) < 16) {
3544 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003545 // Can't change the alignment. FIXME: It's possible to compute
3546 // the exact stack offset and reference FI + adjust offset instead.
3547 // If someone *really* cares about this. That's the way to implement it.
3548 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003549 } else {
3550 MFI->setObjectAlignment(FI, 16);
3551 }
3552 }
3553
3554 // (Offset % 16) must be multiple of 4. Then address is then
3555 // Ptr + (Offset & ~15).
3556 if (Offset < 0)
3557 return SDValue();
3558 if ((Offset % 16) & 3)
3559 return SDValue();
3560 int64_t StartOffset = Offset & ~15;
3561 if (StartOffset)
3562 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3563 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3564
3565 int EltNo = (Offset - StartOffset) >> 2;
3566 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3567 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3568 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3569 // Canonicalize it to a v4i32 shuffle.
3570 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3571 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3572 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3573 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3574 }
3575
3576 return SDValue();
3577}
3578
3579SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003580X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003581 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003582 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003583 if (ISD::isBuildVectorAllZeros(Op.getNode())
3584 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003585 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3586 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3587 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003589 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003590
Gabor Greifba36cb52008-08-28 21:40:38 +00003591 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003592 return getOnesVector(Op.getValueType(), DAG, dl);
3593 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003594 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003595
Owen Andersone50ed302009-08-10 22:56:29 +00003596 EVT VT = Op.getValueType();
3597 EVT ExtVT = VT.getVectorElementType();
3598 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003599
3600 unsigned NumElems = Op.getNumOperands();
3601 unsigned NumZero = 0;
3602 unsigned NumNonZero = 0;
3603 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003604 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003605 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003606 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003607 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003608 if (Elt.getOpcode() == ISD::UNDEF)
3609 continue;
3610 Values.insert(Elt);
3611 if (Elt.getOpcode() != ISD::Constant &&
3612 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003613 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003614 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003615 NumZero++;
3616 else {
3617 NonZeros |= (1 << i);
3618 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003619 }
3620 }
3621
Dan Gohman7f321562007-06-25 16:23:39 +00003622 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003623 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003624 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003625 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003626
Chris Lattner67f453a2008-03-09 05:42:06 +00003627 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003628 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003629 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003630 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003631
Chris Lattner62098042008-03-09 01:05:04 +00003632 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3633 // the value are obviously zero, truncate the value to i32 and do the
3634 // insertion that way. Only do this if the value is non-constant or if the
3635 // value is a constant being inserted into element 0. It is cheaper to do
3636 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003638 (!IsAllConstants || Idx == 0)) {
3639 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3640 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3642 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003643
Chris Lattner62098042008-03-09 01:05:04 +00003644 // Truncate the value (which may itself be a constant) to i32, and
3645 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003647 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003648 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3649 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003650
Chris Lattner62098042008-03-09 01:05:04 +00003651 // Now we have our 32-bit value zero extended in the low element of
3652 // a vector. If Idx != 0, swizzle it into place.
3653 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003654 SmallVector<int, 4> Mask;
3655 Mask.push_back(Idx);
3656 for (unsigned i = 1; i != VecElts; ++i)
3657 Mask.push_back(i);
3658 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003659 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003660 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003661 }
Dale Johannesenace16102009-02-03 19:33:06 +00003662 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003663 }
3664 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003665
Chris Lattner19f79692008-03-08 22:59:52 +00003666 // If we have a constant or non-constant insertion into the low element of
3667 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3668 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003669 // depending on what the source datatype is.
3670 if (Idx == 0) {
3671 if (NumZero == 0) {
3672 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3674 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003675 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3676 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3677 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3678 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3680 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3681 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003682 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3683 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3684 Subtarget->hasSSE2(), DAG);
3685 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3686 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003687 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003688
3689 // Is it a vector logical left shift?
3690 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003691 X86::isZeroNode(Op.getOperand(0)) &&
3692 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003693 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003694 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003695 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003696 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003697 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003698 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003699
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003700 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003701 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003702
Chris Lattner19f79692008-03-08 22:59:52 +00003703 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3704 // is a non-constant being inserted into an element other than the low one,
3705 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3706 // movd/movss) to move this into the low element, then shuffle it into
3707 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003708 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003709 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003710
Evan Cheng0db9fe62006-04-25 20:13:52 +00003711 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003712 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3713 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003714 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003715 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003716 MaskVec.push_back(i == Idx ? 0 : 1);
3717 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003718 }
3719 }
3720
Chris Lattner67f453a2008-03-09 05:42:06 +00003721 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003722 if (Values.size() == 1) {
3723 if (EVTBits == 32) {
3724 // Instead of a shuffle like this:
3725 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3726 // Check if it's possible to issue this instead.
3727 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3728 unsigned Idx = CountTrailingZeros_32(NonZeros);
3729 SDValue Item = Op.getOperand(Idx);
3730 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3731 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3732 }
Dan Gohman475871a2008-07-27 21:46:04 +00003733 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003734 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003735
Dan Gohmana3941172007-07-24 22:55:08 +00003736 // A vector full of immediates; various special cases are already
3737 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003738 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003739 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003740
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003741 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003742 if (EVTBits == 64) {
3743 if (NumNonZero == 1) {
3744 // One half is zero or undef.
3745 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003746 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003747 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003748 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3749 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003750 }
Dan Gohman475871a2008-07-27 21:46:04 +00003751 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003752 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003753
3754 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003755 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003756 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003757 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003758 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003759 }
3760
Bill Wendling826f36f2007-03-28 00:57:11 +00003761 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003762 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003763 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003764 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003765 }
3766
3767 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003768 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003769 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003770 if (NumElems == 4 && NumZero > 0) {
3771 for (unsigned i = 0; i < 4; ++i) {
3772 bool isZero = !(NonZeros & (1 << i));
3773 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003774 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003775 else
Dale Johannesenace16102009-02-03 19:33:06 +00003776 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003777 }
3778
3779 for (unsigned i = 0; i < 2; ++i) {
3780 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3781 default: break;
3782 case 0:
3783 V[i] = V[i*2]; // Must be a zero vector.
3784 break;
3785 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003786 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003787 break;
3788 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003789 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003790 break;
3791 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003792 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003793 break;
3794 }
3795 }
3796
Nate Begeman9008ca62009-04-27 18:41:29 +00003797 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003798 bool Reverse = (NonZeros & 0x3) == 2;
3799 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003800 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003801 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3802 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003803 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3804 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003805 }
3806
3807 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003808 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3809 // values to be inserted is equal to the number of elements, in which case
3810 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003811 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003812 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003813 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003814 getSubtarget()->hasSSE41()) {
3815 V[0] = DAG.getUNDEF(VT);
3816 for (unsigned i = 0; i < NumElems; ++i)
3817 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3818 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3819 Op.getOperand(i), DAG.getIntPtrConstant(i));
3820 return V[0];
3821 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003822 // Expand into a number of unpckl*.
3823 // e.g. for v4f32
3824 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3825 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3826 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003827 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003828 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003829 NumElems >>= 1;
3830 while (NumElems != 0) {
3831 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003832 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003833 NumElems >>= 1;
3834 }
3835 return V[0];
3836 }
3837
Dan Gohman475871a2008-07-27 21:46:04 +00003838 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003839}
3840
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003841SDValue
3842X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3843 // We support concatenate two MMX registers and place them in a MMX
3844 // register. This is better than doing a stack convert.
3845 DebugLoc dl = Op.getDebugLoc();
3846 EVT ResVT = Op.getValueType();
3847 assert(Op.getNumOperands() == 2);
3848 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3849 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3850 int Mask[2];
3851 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3852 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3853 InVec = Op.getOperand(1);
3854 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3855 unsigned NumElts = ResVT.getVectorNumElements();
3856 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3857 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3858 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3859 } else {
3860 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3861 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3862 Mask[0] = 0; Mask[1] = 2;
3863 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3864 }
3865 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3866}
3867
Nate Begemanb9a47b82009-02-23 08:49:38 +00003868// v8i16 shuffles - Prefer shuffles in the following order:
3869// 1. [all] pshuflw, pshufhw, optional move
3870// 2. [ssse3] 1 x pshufb
3871// 3. [ssse3] 2 x pshufb + 1 x por
3872// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003873static
Nate Begeman9008ca62009-04-27 18:41:29 +00003874SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3875 SelectionDAG &DAG, X86TargetLowering &TLI) {
3876 SDValue V1 = SVOp->getOperand(0);
3877 SDValue V2 = SVOp->getOperand(1);
3878 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003879 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003880
Nate Begemanb9a47b82009-02-23 08:49:38 +00003881 // Determine if more than 1 of the words in each of the low and high quadwords
3882 // of the result come from the same quadword of one of the two inputs. Undef
3883 // mask values count as coming from any quadword, for better codegen.
3884 SmallVector<unsigned, 4> LoQuad(4);
3885 SmallVector<unsigned, 4> HiQuad(4);
3886 BitVector InputQuads(4);
3887 for (unsigned i = 0; i < 8; ++i) {
3888 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003889 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003890 MaskVals.push_back(EltIdx);
3891 if (EltIdx < 0) {
3892 ++Quad[0];
3893 ++Quad[1];
3894 ++Quad[2];
3895 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003896 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003897 }
3898 ++Quad[EltIdx / 4];
3899 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003900 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003901
Nate Begemanb9a47b82009-02-23 08:49:38 +00003902 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003903 unsigned MaxQuad = 1;
3904 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003905 if (LoQuad[i] > MaxQuad) {
3906 BestLoQuad = i;
3907 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003908 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003909 }
3910
Nate Begemanb9a47b82009-02-23 08:49:38 +00003911 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003912 MaxQuad = 1;
3913 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003914 if (HiQuad[i] > MaxQuad) {
3915 BestHiQuad = i;
3916 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003917 }
3918 }
3919
Nate Begemanb9a47b82009-02-23 08:49:38 +00003920 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003921 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003922 // single pshufb instruction is necessary. If There are more than 2 input
3923 // quads, disable the next transformation since it does not help SSSE3.
3924 bool V1Used = InputQuads[0] || InputQuads[1];
3925 bool V2Used = InputQuads[2] || InputQuads[3];
3926 if (TLI.getSubtarget()->hasSSSE3()) {
3927 if (InputQuads.count() == 2 && V1Used && V2Used) {
3928 BestLoQuad = InputQuads.find_first();
3929 BestHiQuad = InputQuads.find_next(BestLoQuad);
3930 }
3931 if (InputQuads.count() > 2) {
3932 BestLoQuad = -1;
3933 BestHiQuad = -1;
3934 }
3935 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003936
Nate Begemanb9a47b82009-02-23 08:49:38 +00003937 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3938 // the shuffle mask. If a quad is scored as -1, that means that it contains
3939 // words from all 4 input quadwords.
3940 SDValue NewV;
3941 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003942 SmallVector<int, 8> MaskV;
3943 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3944 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003945 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3947 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3948 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003949
Nate Begemanb9a47b82009-02-23 08:49:38 +00003950 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3951 // source words for the shuffle, to aid later transformations.
3952 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003953 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003954 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003955 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003956 if (idx != (int)i)
3957 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003958 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003959 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003960 AllWordsInNewV = false;
3961 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003962 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003963
Nate Begemanb9a47b82009-02-23 08:49:38 +00003964 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3965 if (AllWordsInNewV) {
3966 for (int i = 0; i != 8; ++i) {
3967 int idx = MaskVals[i];
3968 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003969 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003970 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003971 if ((idx != i) && idx < 4)
3972 pshufhw = false;
3973 if ((idx != i) && idx > 3)
3974 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003975 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003976 V1 = NewV;
3977 V2Used = false;
3978 BestLoQuad = 0;
3979 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003980 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003981
Nate Begemanb9a47b82009-02-23 08:49:38 +00003982 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3983 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003984 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003985 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003987 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003988 }
Eric Christopherfd179292009-08-27 18:07:15 +00003989
Nate Begemanb9a47b82009-02-23 08:49:38 +00003990 // If we have SSSE3, and all words of the result are from 1 input vector,
3991 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3992 // is present, fall back to case 4.
3993 if (TLI.getSubtarget()->hasSSSE3()) {
3994 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003995
Nate Begemanb9a47b82009-02-23 08:49:38 +00003996 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003997 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003998 // mask, and elements that come from V1 in the V2 mask, so that the two
3999 // results can be OR'd together.
4000 bool TwoInputs = V1Used && V2Used;
4001 for (unsigned i = 0; i != 8; ++i) {
4002 int EltIdx = MaskVals[i] * 2;
4003 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4005 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004006 continue;
4007 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004008 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4009 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004010 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004012 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004013 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004015 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004017
Nate Begemanb9a47b82009-02-23 08:49:38 +00004018 // Calculate the shuffle mask for the second input, shuffle it, and
4019 // OR it with the first shuffled input.
4020 pshufbMask.clear();
4021 for (unsigned i = 0; i != 8; ++i) {
4022 int EltIdx = MaskVals[i] * 2;
4023 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4025 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004026 continue;
4027 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4029 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004030 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004031 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004032 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004033 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 MVT::v16i8, &pshufbMask[0], 16));
4035 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4036 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004037 }
4038
4039 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4040 // and update MaskVals with new element order.
4041 BitVector InOrder(8);
4042 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004043 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004044 for (int i = 0; i != 4; ++i) {
4045 int idx = MaskVals[i];
4046 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004048 InOrder.set(i);
4049 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004051 InOrder.set(i);
4052 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004054 }
4055 }
4056 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004060 }
Eric Christopherfd179292009-08-27 18:07:15 +00004061
Nate Begemanb9a47b82009-02-23 08:49:38 +00004062 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4063 // and update MaskVals with the new element order.
4064 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004066 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068 for (unsigned i = 4; i != 8; ++i) {
4069 int idx = MaskVals[i];
4070 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004072 InOrder.set(i);
4073 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 InOrder.set(i);
4076 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004078 }
4079 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004080 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004082 }
Eric Christopherfd179292009-08-27 18:07:15 +00004083
Nate Begemanb9a47b82009-02-23 08:49:38 +00004084 // In case BestHi & BestLo were both -1, which means each quadword has a word
4085 // from each of the four input quadwords, calculate the InOrder bitvector now
4086 // before falling through to the insert/extract cleanup.
4087 if (BestLoQuad == -1 && BestHiQuad == -1) {
4088 NewV = V1;
4089 for (int i = 0; i != 8; ++i)
4090 if (MaskVals[i] < 0 || MaskVals[i] == i)
4091 InOrder.set(i);
4092 }
Eric Christopherfd179292009-08-27 18:07:15 +00004093
Nate Begemanb9a47b82009-02-23 08:49:38 +00004094 // The other elements are put in the right place using pextrw and pinsrw.
4095 for (unsigned i = 0; i != 8; ++i) {
4096 if (InOrder[i])
4097 continue;
4098 int EltIdx = MaskVals[i];
4099 if (EltIdx < 0)
4100 continue;
4101 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004102 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004103 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004105 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004107 DAG.getIntPtrConstant(i));
4108 }
4109 return NewV;
4110}
4111
4112// v16i8 shuffles - Prefer shuffles in the following order:
4113// 1. [ssse3] 1 x pshufb
4114// 2. [ssse3] 2 x pshufb + 1 x por
4115// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4116static
Nate Begeman9008ca62009-04-27 18:41:29 +00004117SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4118 SelectionDAG &DAG, X86TargetLowering &TLI) {
4119 SDValue V1 = SVOp->getOperand(0);
4120 SDValue V2 = SVOp->getOperand(1);
4121 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004122 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004123 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004124
Nate Begemanb9a47b82009-02-23 08:49:38 +00004125 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004126 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004127 // present, fall back to case 3.
4128 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4129 bool V1Only = true;
4130 bool V2Only = true;
4131 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004132 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004133 if (EltIdx < 0)
4134 continue;
4135 if (EltIdx < 16)
4136 V2Only = false;
4137 else
4138 V1Only = false;
4139 }
Eric Christopherfd179292009-08-27 18:07:15 +00004140
Nate Begemanb9a47b82009-02-23 08:49:38 +00004141 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4142 if (TLI.getSubtarget()->hasSSSE3()) {
4143 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004144
Nate Begemanb9a47b82009-02-23 08:49:38 +00004145 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004146 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 //
4148 // Otherwise, we have elements from both input vectors, and must zero out
4149 // elements that come from V2 in the first mask, and V1 in the second mask
4150 // so that we can OR them together.
4151 bool TwoInputs = !(V1Only || V2Only);
4152 for (unsigned i = 0; i != 16; ++i) {
4153 int EltIdx = MaskVals[i];
4154 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004156 continue;
4157 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004159 }
4160 // If all the elements are from V2, assign it to V1 and return after
4161 // building the first pshufb.
4162 if (V2Only)
4163 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004165 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004166 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004167 if (!TwoInputs)
4168 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004169
Nate Begemanb9a47b82009-02-23 08:49:38 +00004170 // Calculate the shuffle mask for the second input, shuffle it, and
4171 // OR it with the first shuffled input.
4172 pshufbMask.clear();
4173 for (unsigned i = 0; i != 16; ++i) {
4174 int EltIdx = MaskVals[i];
4175 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004176 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 continue;
4178 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004180 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004182 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 MVT::v16i8, &pshufbMask[0], 16));
4184 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004185 }
Eric Christopherfd179292009-08-27 18:07:15 +00004186
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 // No SSSE3 - Calculate in place words and then fix all out of place words
4188 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4189 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4191 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004192 SDValue NewV = V2Only ? V2 : V1;
4193 for (int i = 0; i != 8; ++i) {
4194 int Elt0 = MaskVals[i*2];
4195 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004196
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 // This word of the result is all undef, skip it.
4198 if (Elt0 < 0 && Elt1 < 0)
4199 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004200
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 // This word of the result is already in the correct place, skip it.
4202 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4203 continue;
4204 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4205 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004206
Nate Begemanb9a47b82009-02-23 08:49:38 +00004207 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4208 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4209 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004210
4211 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4212 // using a single extract together, load it and store it.
4213 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004215 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004217 DAG.getIntPtrConstant(i));
4218 continue;
4219 }
4220
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004222 // source byte is not also odd, shift the extracted word left 8 bits
4223 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004224 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004225 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004226 DAG.getIntPtrConstant(Elt1 / 2));
4227 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004229 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004230 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4232 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 }
4234 // If Elt0 is defined, extract it from the appropriate source. If the
4235 // source byte is not also even, shift the extracted word right 8 bits. If
4236 // Elt1 was also defined, OR the extracted values together before
4237 // inserting them in the result.
4238 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004240 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4241 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004243 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004244 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4246 DAG.getConstant(0x00FF, MVT::i16));
4247 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 : InsElt0;
4249 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004251 DAG.getIntPtrConstant(i));
4252 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004254}
4255
Evan Cheng7a831ce2007-12-15 03:00:47 +00004256/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4257/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4258/// done when every pair / quad of shuffle mask elements point to elements in
4259/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004260/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4261static
Nate Begeman9008ca62009-04-27 18:41:29 +00004262SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4263 SelectionDAG &DAG,
4264 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004265 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 SDValue V1 = SVOp->getOperand(0);
4267 SDValue V2 = SVOp->getOperand(1);
4268 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004269 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004271 EVT MaskEltVT = MaskVT.getVectorElementType();
4272 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004274 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004275 case MVT::v4f32: NewVT = MVT::v2f64; break;
4276 case MVT::v4i32: NewVT = MVT::v2i64; break;
4277 case MVT::v8i16: NewVT = MVT::v4i32; break;
4278 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004279 }
4280
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004281 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004282 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004284 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004286 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004287 int Scale = NumElems / NewWidth;
4288 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004289 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 int StartIdx = -1;
4291 for (int j = 0; j < Scale; ++j) {
4292 int EltIdx = SVOp->getMaskElt(i+j);
4293 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004294 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004296 StartIdx = EltIdx - (EltIdx % Scale);
4297 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004298 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004299 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 if (StartIdx == -1)
4301 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004302 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004303 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004304 }
4305
Dale Johannesenace16102009-02-03 19:33:06 +00004306 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4307 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004309}
4310
Evan Chengd880b972008-05-09 21:53:03 +00004311/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004312///
Owen Andersone50ed302009-08-10 22:56:29 +00004313static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 SDValue SrcOp, SelectionDAG &DAG,
4315 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004317 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004318 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004319 LD = dyn_cast<LoadSDNode>(SrcOp);
4320 if (!LD) {
4321 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4322 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004323 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4324 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004325 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4326 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004327 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004328 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004330 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4331 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4332 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4333 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004334 SrcOp.getOperand(0)
4335 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004336 }
4337 }
4338 }
4339
Dale Johannesenace16102009-02-03 19:33:06 +00004340 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4341 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004342 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004343 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004344}
4345
Evan Chengace3c172008-07-22 21:13:36 +00004346/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4347/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004348static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004349LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4350 SDValue V1 = SVOp->getOperand(0);
4351 SDValue V2 = SVOp->getOperand(1);
4352 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004353 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004354
Evan Chengace3c172008-07-22 21:13:36 +00004355 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004356 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 SmallVector<int, 8> Mask1(4U, -1);
4358 SmallVector<int, 8> PermMask;
4359 SVOp->getMask(PermMask);
4360
Evan Chengace3c172008-07-22 21:13:36 +00004361 unsigned NumHi = 0;
4362 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004363 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 int Idx = PermMask[i];
4365 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004366 Locs[i] = std::make_pair(-1, -1);
4367 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004368 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4369 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004370 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004372 NumLo++;
4373 } else {
4374 Locs[i] = std::make_pair(1, NumHi);
4375 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004377 NumHi++;
4378 }
4379 }
4380 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004381
Evan Chengace3c172008-07-22 21:13:36 +00004382 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004383 // If no more than two elements come from either vector. This can be
4384 // implemented with two shuffles. First shuffle gather the elements.
4385 // The second shuffle, which takes the first shuffle as both of its
4386 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004387 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004388
Nate Begeman9008ca62009-04-27 18:41:29 +00004389 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004390
Evan Chengace3c172008-07-22 21:13:36 +00004391 for (unsigned i = 0; i != 4; ++i) {
4392 if (Locs[i].first == -1)
4393 continue;
4394 else {
4395 unsigned Idx = (i < 2) ? 0 : 4;
4396 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004397 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004398 }
4399 }
4400
Nate Begeman9008ca62009-04-27 18:41:29 +00004401 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004402 } else if (NumLo == 3 || NumHi == 3) {
4403 // Otherwise, we must have three elements from one vector, call it X, and
4404 // one element from the other, call it Y. First, use a shufps to build an
4405 // intermediate vector with the one element from Y and the element from X
4406 // that will be in the same half in the final destination (the indexes don't
4407 // matter). Then, use a shufps to build the final vector, taking the half
4408 // containing the element from Y from the intermediate, and the other half
4409 // from X.
4410 if (NumHi == 3) {
4411 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004412 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004413 std::swap(V1, V2);
4414 }
4415
4416 // Find the element from V2.
4417 unsigned HiIndex;
4418 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004419 int Val = PermMask[HiIndex];
4420 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004421 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004422 if (Val >= 4)
4423 break;
4424 }
4425
Nate Begeman9008ca62009-04-27 18:41:29 +00004426 Mask1[0] = PermMask[HiIndex];
4427 Mask1[1] = -1;
4428 Mask1[2] = PermMask[HiIndex^1];
4429 Mask1[3] = -1;
4430 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004431
4432 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 Mask1[0] = PermMask[0];
4434 Mask1[1] = PermMask[1];
4435 Mask1[2] = HiIndex & 1 ? 6 : 4;
4436 Mask1[3] = HiIndex & 1 ? 4 : 6;
4437 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004438 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004439 Mask1[0] = HiIndex & 1 ? 2 : 0;
4440 Mask1[1] = HiIndex & 1 ? 0 : 2;
4441 Mask1[2] = PermMask[2];
4442 Mask1[3] = PermMask[3];
4443 if (Mask1[2] >= 0)
4444 Mask1[2] += 4;
4445 if (Mask1[3] >= 0)
4446 Mask1[3] += 4;
4447 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004448 }
Evan Chengace3c172008-07-22 21:13:36 +00004449 }
4450
4451 // Break it into (shuffle shuffle_hi, shuffle_lo).
4452 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 SmallVector<int,8> LoMask(4U, -1);
4454 SmallVector<int,8> HiMask(4U, -1);
4455
4456 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004457 unsigned MaskIdx = 0;
4458 unsigned LoIdx = 0;
4459 unsigned HiIdx = 2;
4460 for (unsigned i = 0; i != 4; ++i) {
4461 if (i == 2) {
4462 MaskPtr = &HiMask;
4463 MaskIdx = 1;
4464 LoIdx = 0;
4465 HiIdx = 2;
4466 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004467 int Idx = PermMask[i];
4468 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004469 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004470 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004471 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004472 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004473 LoIdx++;
4474 } else {
4475 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004476 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004477 HiIdx++;
4478 }
4479 }
4480
Nate Begeman9008ca62009-04-27 18:41:29 +00004481 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4482 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4483 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004484 for (unsigned i = 0; i != 4; ++i) {
4485 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004486 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004487 } else {
4488 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004490 }
4491 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004493}
4494
Dan Gohman475871a2008-07-27 21:46:04 +00004495SDValue
4496X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004498 SDValue V1 = Op.getOperand(0);
4499 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004500 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004501 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004502 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004503 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004504 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4505 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004506 bool V1IsSplat = false;
4507 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004508
Nate Begeman9008ca62009-04-27 18:41:29 +00004509 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004510 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004511
Nate Begeman9008ca62009-04-27 18:41:29 +00004512 // Promote splats to v4f32.
4513 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004514 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004515 return Op;
4516 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004517 }
4518
Evan Cheng7a831ce2007-12-15 03:00:47 +00004519 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4520 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004521 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004522 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004523 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004524 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004525 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004526 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004527 // FIXME: Figure out a cleaner way to do this.
4528 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004529 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004530 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004531 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004532 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4533 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4534 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004535 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004536 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4538 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004539 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004540 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004541 }
4542 }
Eric Christopherfd179292009-08-27 18:07:15 +00004543
Nate Begeman9008ca62009-04-27 18:41:29 +00004544 if (X86::isPSHUFDMask(SVOp))
4545 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004546
Evan Chengf26ffe92008-05-29 08:22:04 +00004547 // Check if this can be converted into a logical shift.
4548 bool isLeft = false;
4549 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004550 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004551 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004552 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004553 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004554 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004555 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004556 EVT EltVT = VT.getVectorElementType();
4557 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004558 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004559 }
Eric Christopherfd179292009-08-27 18:07:15 +00004560
Nate Begeman9008ca62009-04-27 18:41:29 +00004561 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004562 if (V1IsUndef)
4563 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004564 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004565 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004566 if (!isMMX)
4567 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004568 }
Eric Christopherfd179292009-08-27 18:07:15 +00004569
Nate Begeman9008ca62009-04-27 18:41:29 +00004570 // FIXME: fold these into legal mask.
4571 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4572 X86::isMOVSLDUPMask(SVOp) ||
4573 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004574 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004575 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004576 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004577
Nate Begeman9008ca62009-04-27 18:41:29 +00004578 if (ShouldXformToMOVHLPS(SVOp) ||
4579 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4580 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004581
Evan Chengf26ffe92008-05-29 08:22:04 +00004582 if (isShift) {
4583 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004584 EVT EltVT = VT.getVectorElementType();
4585 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004586 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004587 }
Eric Christopherfd179292009-08-27 18:07:15 +00004588
Evan Cheng9eca5e82006-10-25 21:49:50 +00004589 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004590 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4591 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004592 V1IsSplat = isSplatVector(V1.getNode());
4593 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004594
Chris Lattner8a594482007-11-25 00:24:49 +00004595 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004596 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004597 Op = CommuteVectorShuffle(SVOp, DAG);
4598 SVOp = cast<ShuffleVectorSDNode>(Op);
4599 V1 = SVOp->getOperand(0);
4600 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004601 std::swap(V1IsSplat, V2IsSplat);
4602 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004603 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004604 }
4605
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4607 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004608 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004609 return V1;
4610 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4611 // the instruction selector will not match, so get a canonical MOVL with
4612 // swapped operands to undo the commute.
4613 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004614 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004615
Nate Begeman9008ca62009-04-27 18:41:29 +00004616 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4617 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4618 X86::isUNPCKLMask(SVOp) ||
4619 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004620 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004621
Evan Cheng9bbbb982006-10-25 20:48:19 +00004622 if (V2IsSplat) {
4623 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004624 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004625 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 SDValue NewMask = NormalizeMask(SVOp, DAG);
4627 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4628 if (NSVOp != SVOp) {
4629 if (X86::isUNPCKLMask(NSVOp, true)) {
4630 return NewMask;
4631 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4632 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004633 }
4634 }
4635 }
4636
Evan Cheng9eca5e82006-10-25 21:49:50 +00004637 if (Commuted) {
4638 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004639 // FIXME: this seems wrong.
4640 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4641 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4642 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4643 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4644 X86::isUNPCKLMask(NewSVOp) ||
4645 X86::isUNPCKHMask(NewSVOp))
4646 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004647 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004648
Nate Begemanb9a47b82009-02-23 08:49:38 +00004649 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004650
4651 // Normalize the node to match x86 shuffle ops if needed
4652 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4653 return CommuteVectorShuffle(SVOp, DAG);
4654
4655 // Check for legal shuffle and return?
4656 SmallVector<int, 16> PermMask;
4657 SVOp->getMask(PermMask);
4658 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004659 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004660
Evan Cheng14b32e12007-12-11 01:46:18 +00004661 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004663 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004664 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004665 return NewOp;
4666 }
4667
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004669 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004670 if (NewOp.getNode())
4671 return NewOp;
4672 }
Eric Christopherfd179292009-08-27 18:07:15 +00004673
Evan Chengace3c172008-07-22 21:13:36 +00004674 // Handle all 4 wide cases with a number of shuffles except for MMX.
4675 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004676 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004677
Dan Gohman475871a2008-07-27 21:46:04 +00004678 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004679}
4680
Dan Gohman475871a2008-07-27 21:46:04 +00004681SDValue
4682X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004683 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004684 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004685 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004686 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004688 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004689 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004690 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004691 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004692 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004693 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4694 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4695 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4697 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004698 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004699 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004700 Op.getOperand(0)),
4701 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004702 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004703 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004704 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004705 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004706 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004707 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004708 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4709 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004710 // result has a single use which is a store or a bitcast to i32. And in
4711 // the case of a store, it's not worth it if the index is a constant 0,
4712 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004713 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004714 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004715 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004716 if ((User->getOpcode() != ISD::STORE ||
4717 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4718 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004719 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004720 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004721 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004722 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4723 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004724 Op.getOperand(0)),
4725 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4727 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004728 // ExtractPS works with constant index.
4729 if (isa<ConstantSDNode>(Op.getOperand(1)))
4730 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004731 }
Dan Gohman475871a2008-07-27 21:46:04 +00004732 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004733}
4734
4735
Dan Gohman475871a2008-07-27 21:46:04 +00004736SDValue
4737X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004738 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004739 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004740
Evan Cheng62a3f152008-03-24 21:52:23 +00004741 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004742 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004743 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004744 return Res;
4745 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004746
Owen Andersone50ed302009-08-10 22:56:29 +00004747 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004748 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004749 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004750 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004751 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004752 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004753 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004754 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4755 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004756 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004757 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004758 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004759 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004760 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004761 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004762 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004763 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004764 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004765 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004766 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004767 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004768 if (Idx == 0)
4769 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004770
Evan Cheng0db9fe62006-04-25 20:13:52 +00004771 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004772 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004773 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004774 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004775 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004776 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004777 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004778 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004779 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4780 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4781 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004782 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004783 if (Idx == 0)
4784 return Op;
4785
4786 // UNPCKHPD the element to the lowest double word, then movsd.
4787 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4788 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004789 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004790 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004791 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004792 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004793 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004794 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004795 }
4796
Dan Gohman475871a2008-07-27 21:46:04 +00004797 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004798}
4799
Dan Gohman475871a2008-07-27 21:46:04 +00004800SDValue
4801X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004802 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004803 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004804 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004805
Dan Gohman475871a2008-07-27 21:46:04 +00004806 SDValue N0 = Op.getOperand(0);
4807 SDValue N1 = Op.getOperand(1);
4808 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004809
Dan Gohman8a55ce42009-09-23 21:02:20 +00004810 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004811 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004812 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4813 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004814 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4815 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 if (N1.getValueType() != MVT::i32)
4817 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4818 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004819 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004820 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004821 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004822 // Bits [7:6] of the constant are the source select. This will always be
4823 // zero here. The DAG Combiner may combine an extract_elt index into these
4824 // bits. For example (insert (extract, 3), 2) could be matched by putting
4825 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004826 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004827 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004828 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004829 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004830 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004831 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004832 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004833 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004834 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004835 // PINSR* works with constant index.
4836 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004837 }
Dan Gohman475871a2008-07-27 21:46:04 +00004838 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004839}
4840
Dan Gohman475871a2008-07-27 21:46:04 +00004841SDValue
4842X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004843 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004844 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004845
4846 if (Subtarget->hasSSE41())
4847 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4848
Dan Gohman8a55ce42009-09-23 21:02:20 +00004849 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004850 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004851
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004852 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004853 SDValue N0 = Op.getOperand(0);
4854 SDValue N1 = Op.getOperand(1);
4855 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004856
Dan Gohman8a55ce42009-09-23 21:02:20 +00004857 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004858 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4859 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004860 if (N1.getValueType() != MVT::i32)
4861 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4862 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004863 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004864 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004865 }
Dan Gohman475871a2008-07-27 21:46:04 +00004866 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004867}
4868
Dan Gohman475871a2008-07-27 21:46:04 +00004869SDValue
4870X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004871 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 if (Op.getValueType() == MVT::v2f32)
4873 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4874 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4875 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004876 Op.getOperand(0))));
4877
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4879 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004880
Owen Anderson825b72b2009-08-11 20:47:22 +00004881 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4882 EVT VT = MVT::v2i32;
4883 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004884 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004885 case MVT::v16i8:
4886 case MVT::v8i16:
4887 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004888 break;
4889 }
Dale Johannesenace16102009-02-03 19:33:06 +00004890 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4891 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004892}
4893
Bill Wendling056292f2008-09-16 21:48:12 +00004894// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4895// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4896// one of the above mentioned nodes. It has to be wrapped because otherwise
4897// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4898// be used to form addressing mode. These wrapped nodes will be selected
4899// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004900SDValue
4901X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004902 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004903
Chris Lattner41621a22009-06-26 19:22:52 +00004904 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4905 // global base reg.
4906 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004907 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004908 CodeModel::Model M = getTargetMachine().getCodeModel();
4909
Chris Lattner4f066492009-07-11 20:29:19 +00004910 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004911 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004912 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004913 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004914 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004915 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004916 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004917
Evan Cheng1606e8e2009-03-13 07:51:59 +00004918 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004919 CP->getAlignment(),
4920 CP->getOffset(), OpFlag);
4921 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004922 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004923 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004924 if (OpFlag) {
4925 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004926 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004927 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004928 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004929 }
4930
4931 return Result;
4932}
4933
Chris Lattner18c59872009-06-27 04:16:01 +00004934SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4935 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004936
Chris Lattner18c59872009-06-27 04:16:01 +00004937 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4938 // global base reg.
4939 unsigned char OpFlag = 0;
4940 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004941 CodeModel::Model M = getTargetMachine().getCodeModel();
4942
Chris Lattner4f066492009-07-11 20:29:19 +00004943 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004944 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004945 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004946 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004947 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004948 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004949 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004950
Chris Lattner18c59872009-06-27 04:16:01 +00004951 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4952 OpFlag);
4953 DebugLoc DL = JT->getDebugLoc();
4954 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004955
Chris Lattner18c59872009-06-27 04:16:01 +00004956 // With PIC, the address is actually $g + Offset.
4957 if (OpFlag) {
4958 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4959 DAG.getNode(X86ISD::GlobalBaseReg,
4960 DebugLoc::getUnknownLoc(), getPointerTy()),
4961 Result);
4962 }
Eric Christopherfd179292009-08-27 18:07:15 +00004963
Chris Lattner18c59872009-06-27 04:16:01 +00004964 return Result;
4965}
4966
4967SDValue
4968X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4969 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004970
Chris Lattner18c59872009-06-27 04:16:01 +00004971 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4972 // global base reg.
4973 unsigned char OpFlag = 0;
4974 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004975 CodeModel::Model M = getTargetMachine().getCodeModel();
4976
Chris Lattner4f066492009-07-11 20:29:19 +00004977 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004978 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004979 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004980 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004981 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004982 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004983 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004984
Chris Lattner18c59872009-06-27 04:16:01 +00004985 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004986
Chris Lattner18c59872009-06-27 04:16:01 +00004987 DebugLoc DL = Op.getDebugLoc();
4988 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004989
4990
Chris Lattner18c59872009-06-27 04:16:01 +00004991 // With PIC, the address is actually $g + Offset.
4992 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004993 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004994 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4995 DAG.getNode(X86ISD::GlobalBaseReg,
4996 DebugLoc::getUnknownLoc(),
4997 getPointerTy()),
4998 Result);
4999 }
Eric Christopherfd179292009-08-27 18:07:15 +00005000
Chris Lattner18c59872009-06-27 04:16:01 +00005001 return Result;
5002}
5003
Dan Gohman475871a2008-07-27 21:46:04 +00005004SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005005X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005006 // Create the TargetBlockAddressAddress node.
5007 unsigned char OpFlags =
5008 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005009 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005010 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5011 DebugLoc dl = Op.getDebugLoc();
5012 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5013 /*isTarget=*/true, OpFlags);
5014
Dan Gohmanf705adb2009-10-30 01:28:02 +00005015 if (Subtarget->isPICStyleRIPRel() &&
5016 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005017 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5018 else
5019 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005020
Dan Gohman29cbade2009-11-20 23:18:13 +00005021 // With PIC, the address is actually $g + Offset.
5022 if (isGlobalRelativeToPICBase(OpFlags)) {
5023 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5024 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5025 Result);
5026 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005027
5028 return Result;
5029}
5030
5031SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005032X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005033 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005034 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005035 // Create the TargetGlobalAddress node, folding in the constant
5036 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005037 unsigned char OpFlags =
5038 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005039 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005040 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005041 if (OpFlags == X86II::MO_NO_FLAG &&
5042 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005043 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005044 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005045 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005046 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005047 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005048 }
Eric Christopherfd179292009-08-27 18:07:15 +00005049
Chris Lattner4f066492009-07-11 20:29:19 +00005050 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005051 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005052 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5053 else
5054 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005055
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005056 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005057 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005058 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5059 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005060 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005061 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005062
Chris Lattner36c25012009-07-10 07:34:39 +00005063 // For globals that require a load from a stub to get the address, emit the
5064 // load.
5065 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005066 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005067 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005068
Dan Gohman6520e202008-10-18 02:06:02 +00005069 // If there was a non-zero offset that we didn't fold, create an explicit
5070 // addition for it.
5071 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005072 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005073 DAG.getConstant(Offset, getPointerTy()));
5074
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075 return Result;
5076}
5077
Evan Chengda43bcf2008-09-24 00:05:32 +00005078SDValue
5079X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5080 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005081 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005082 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005083}
5084
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005085static SDValue
5086GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005087 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005088 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005089 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005091 DebugLoc dl = GA->getDebugLoc();
5092 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5093 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005094 GA->getOffset(),
5095 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005096 if (InFlag) {
5097 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005098 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005099 } else {
5100 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005101 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005102 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005103
5104 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5105 MFI->setHasCalls(true);
5106
Rafael Espindola15f1b662009-04-24 12:59:40 +00005107 SDValue Flag = Chain.getValue(1);
5108 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005109}
5110
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005111// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005112static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005113LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005114 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005115 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005116 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5117 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005118 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005119 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005120 PtrVT), InFlag);
5121 InFlag = Chain.getValue(1);
5122
Chris Lattnerb903bed2009-06-26 21:20:29 +00005123 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005124}
5125
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005126// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005127static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005128LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005129 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005130 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5131 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005132}
5133
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005134// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5135// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005136static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005137 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005138 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005139 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005140 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005141 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5142 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005143 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005144 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005145
5146 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5147 NULL, 0);
5148
Chris Lattnerb903bed2009-06-26 21:20:29 +00005149 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005150 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5151 // initialexec.
5152 unsigned WrapperKind = X86ISD::Wrapper;
5153 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005154 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005155 } else if (is64Bit) {
5156 assert(model == TLSModel::InitialExec);
5157 OperandFlags = X86II::MO_GOTTPOFF;
5158 WrapperKind = X86ISD::WrapperRIP;
5159 } else {
5160 assert(model == TLSModel::InitialExec);
5161 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005162 }
Eric Christopherfd179292009-08-27 18:07:15 +00005163
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005164 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5165 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005166 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005167 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005168 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005169
Rafael Espindola9a580232009-02-27 13:37:18 +00005170 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005171 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005172 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005173
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005174 // The address of the thread local variable is the add of the thread
5175 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005176 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005177}
5178
Dan Gohman475871a2008-07-27 21:46:04 +00005179SDValue
5180X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005181 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005182 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005183 assert(Subtarget->isTargetELF() &&
5184 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005185 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005186 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005187
Chris Lattnerb903bed2009-06-26 21:20:29 +00005188 // If GV is an alias then use the aliasee for determining
5189 // thread-localness.
5190 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5191 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005192
Chris Lattnerb903bed2009-06-26 21:20:29 +00005193 TLSModel::Model model = getTLSModel(GV,
5194 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005195
Chris Lattnerb903bed2009-06-26 21:20:29 +00005196 switch (model) {
5197 case TLSModel::GeneralDynamic:
5198 case TLSModel::LocalDynamic: // not implemented
5199 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005200 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005201 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005202
Chris Lattnerb903bed2009-06-26 21:20:29 +00005203 case TLSModel::InitialExec:
5204 case TLSModel::LocalExec:
5205 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5206 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005207 }
Eric Christopherfd179292009-08-27 18:07:15 +00005208
Torok Edwinc23197a2009-07-14 16:55:14 +00005209 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005210 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005211}
5212
Evan Cheng0db9fe62006-04-25 20:13:52 +00005213
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005214/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005215/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005216SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005217 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005218 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005219 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005220 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005221 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005222 SDValue ShOpLo = Op.getOperand(0);
5223 SDValue ShOpHi = Op.getOperand(1);
5224 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005225 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005227 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005228
Dan Gohman475871a2008-07-27 21:46:04 +00005229 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005230 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005231 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5232 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005233 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005234 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5235 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005236 }
Evan Chenge3413162006-01-09 18:33:28 +00005237
Owen Anderson825b72b2009-08-11 20:47:22 +00005238 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5239 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005240 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005241 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005242
Dan Gohman475871a2008-07-27 21:46:04 +00005243 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005244 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005245 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5246 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005247
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005248 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005249 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5250 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005251 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005252 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5253 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005254 }
5255
Dan Gohman475871a2008-07-27 21:46:04 +00005256 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005257 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258}
Evan Chenga3195e82006-01-12 22:54:21 +00005259
Dan Gohman475871a2008-07-27 21:46:04 +00005260SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005261 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005262
5263 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005264 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005265 return Op;
5266 }
5267 return SDValue();
5268 }
5269
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005271 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005272
Eli Friedman36df4992009-05-27 00:47:34 +00005273 // These are really Legal; return the operand so the caller accepts it as
5274 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005275 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005276 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005277 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005278 Subtarget->is64Bit()) {
5279 return Op;
5280 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005281
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005282 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005283 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005284 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005285 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005286 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005287 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005288 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005289 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005290 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5291}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005292
Owen Andersone50ed302009-08-10 22:56:29 +00005293SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005294 SDValue StackSlot,
5295 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005297 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005298 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005299 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005300 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005301 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005302 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005303 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005304 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005305 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005306 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005307
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005308 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005309 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005310 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005311
5312 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5313 // shouldn't be necessary except that RFP cannot be live across
5314 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005315 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005316 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005317 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005318 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005319 SDValue Ops[] = {
5320 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5321 };
5322 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005323 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005324 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005325 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005326
Evan Cheng0db9fe62006-04-25 20:13:52 +00005327 return Result;
5328}
5329
Bill Wendling8b8a6362009-01-17 03:56:04 +00005330// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5331SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5332 // This algorithm is not obvious. Here it is in C code, more or less:
5333 /*
5334 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5335 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5336 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005337
Bill Wendling8b8a6362009-01-17 03:56:04 +00005338 // Copy ints to xmm registers.
5339 __m128i xh = _mm_cvtsi32_si128( hi );
5340 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005341
Bill Wendling8b8a6362009-01-17 03:56:04 +00005342 // Combine into low half of a single xmm register.
5343 __m128i x = _mm_unpacklo_epi32( xh, xl );
5344 __m128d d;
5345 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005346
Bill Wendling8b8a6362009-01-17 03:56:04 +00005347 // Merge in appropriate exponents to give the integer bits the right
5348 // magnitude.
5349 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005350
Bill Wendling8b8a6362009-01-17 03:56:04 +00005351 // Subtract away the biases to deal with the IEEE-754 double precision
5352 // implicit 1.
5353 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005354
Bill Wendling8b8a6362009-01-17 03:56:04 +00005355 // All conversions up to here are exact. The correctly rounded result is
5356 // calculated using the current rounding mode using the following
5357 // horizontal add.
5358 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5359 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5360 // store doesn't really need to be here (except
5361 // maybe to zero the other double)
5362 return sd;
5363 }
5364 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005365
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005366 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005367 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005368
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005369 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005370 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005371 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5372 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5373 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5374 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005375 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005376 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005377
Bill Wendling8b8a6362009-01-17 03:56:04 +00005378 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005379 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005380 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005381 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005382 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005383 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005384 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005385
Owen Anderson825b72b2009-08-11 20:47:22 +00005386 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5387 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005388 Op.getOperand(0),
5389 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005390 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5391 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005392 Op.getOperand(0),
5393 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5395 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005396 PseudoSourceValue::getConstantPool(), 0,
5397 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005398 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5399 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5400 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005401 PseudoSourceValue::getConstantPool(), 0,
5402 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005403 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005404
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005405 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005406 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005407 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5408 DAG.getUNDEF(MVT::v2f64), ShufMask);
5409 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5410 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005411 DAG.getIntPtrConstant(0));
5412}
5413
Bill Wendling8b8a6362009-01-17 03:56:04 +00005414// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5415SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005416 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005417 // FP constant to bias correct the final result.
5418 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005419 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005420
5421 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5423 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005424 Op.getOperand(0),
5425 DAG.getIntPtrConstant(0)));
5426
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5428 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005429 DAG.getIntPtrConstant(0));
5430
5431 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005432 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5433 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005434 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 MVT::v2f64, Load)),
5436 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005437 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005438 MVT::v2f64, Bias)));
5439 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5440 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005441 DAG.getIntPtrConstant(0));
5442
5443 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005444 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005445
5446 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005447 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005448
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005450 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005451 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005453 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005454 }
5455
5456 // Handle final rounding.
5457 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005458}
5459
5460SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005461 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005462 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005463
Evan Chenga06ec9e2009-01-19 08:08:22 +00005464 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5465 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5466 // the optimization here.
5467 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005468 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005469
Owen Andersone50ed302009-08-10 22:56:29 +00005470 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005471 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005472 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005473 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005474 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005475
Bill Wendling8b8a6362009-01-17 03:56:04 +00005476 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005478 return LowerUINT_TO_FP_i32(Op, DAG);
5479 }
5480
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005482
5483 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005484 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005485 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5486 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5487 getPointerTy(), StackSlot, WordOff);
5488 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5489 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005490 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005491 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005493}
5494
Dan Gohman475871a2008-07-27 21:46:04 +00005495std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005496FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005497 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005498
Owen Andersone50ed302009-08-10 22:56:29 +00005499 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005500
5501 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5503 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005504 }
5505
Owen Anderson825b72b2009-08-11 20:47:22 +00005506 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5507 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005508 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005509
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005510 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005511 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005512 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005513 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005514 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005515 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005516 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005517 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005518
Evan Cheng87c89352007-10-15 20:11:21 +00005519 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5520 // stack slot.
5521 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005522 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005523 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005524 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005525
Evan Cheng0db9fe62006-04-25 20:13:52 +00005526 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005528 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5530 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5531 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005532 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005533
Dan Gohman475871a2008-07-27 21:46:04 +00005534 SDValue Chain = DAG.getEntryNode();
5535 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005536 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005538 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005539 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005540 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005541 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005542 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5543 };
Dale Johannesenace16102009-02-03 19:33:06 +00005544 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005545 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005546 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005547 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5548 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005549
Evan Cheng0db9fe62006-04-25 20:13:52 +00005550 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005551 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005553
Chris Lattner27a6c732007-11-24 07:07:01 +00005554 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005555}
5556
Dan Gohman475871a2008-07-27 21:46:04 +00005557SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005558 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 if (Op.getValueType() == MVT::v2i32 &&
5560 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005561 return Op;
5562 }
5563 return SDValue();
5564 }
5565
Eli Friedman948e95a2009-05-23 09:59:16 +00005566 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005567 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005568 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5569 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005570
Chris Lattner27a6c732007-11-24 07:07:01 +00005571 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005572 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005573 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005574}
5575
Eli Friedman948e95a2009-05-23 09:59:16 +00005576SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5577 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5578 SDValue FIST = Vals.first, StackSlot = Vals.second;
5579 assert(FIST.getNode() && "Unexpected failure");
5580
5581 // Load the result.
5582 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5583 FIST, StackSlot, NULL, 0);
5584}
5585
Dan Gohman475871a2008-07-27 21:46:04 +00005586SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005587 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005588 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005589 EVT VT = Op.getValueType();
5590 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005591 if (VT.isVector())
5592 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005593 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005595 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005596 CV.push_back(C);
5597 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005598 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005599 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005600 CV.push_back(C);
5601 CV.push_back(C);
5602 CV.push_back(C);
5603 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005604 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005605 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005606 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005607 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005608 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005609 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005610 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005611}
5612
Dan Gohman475871a2008-07-27 21:46:04 +00005613SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005614 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005615 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005616 EVT VT = Op.getValueType();
5617 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005618 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005619 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005620 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005622 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005623 CV.push_back(C);
5624 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005625 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005626 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005627 CV.push_back(C);
5628 CV.push_back(C);
5629 CV.push_back(C);
5630 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005631 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005632 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005633 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005634 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005635 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005636 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005637 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005638 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5640 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005641 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005643 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005644 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005645 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005646}
5647
Dan Gohman475871a2008-07-27 21:46:04 +00005648SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005649 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005650 SDValue Op0 = Op.getOperand(0);
5651 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005652 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005653 EVT VT = Op.getValueType();
5654 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005655
5656 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005657 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005658 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005659 SrcVT = VT;
5660 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005661 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005662 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005663 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005664 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005665 }
5666
5667 // At this point the operands and the result should have the same
5668 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005669
Evan Cheng68c47cb2007-01-05 07:55:56 +00005670 // First get the sign bit of second operand.
5671 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005673 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5674 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005675 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005676 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5677 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5678 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5679 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005680 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005681 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005682 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005683 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005684 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005685 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005686 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005687
5688 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005689 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 // Op0 is MVT::f32, Op1 is MVT::f64.
5691 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5692 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5693 DAG.getConstant(32, MVT::i32));
5694 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5695 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005696 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005697 }
5698
Evan Cheng73d6cf12007-01-05 21:37:56 +00005699 // Clear first operand sign bit.
5700 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005701 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005702 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5703 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005704 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005705 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5706 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5707 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5708 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005709 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005710 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005711 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005712 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005713 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005714 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005715 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005716
5717 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005718 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005719}
5720
Dan Gohman076aee32009-03-04 19:44:21 +00005721/// Emit nodes that will be selected as "test Op0,Op0", or something
5722/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005723SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5724 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005725 DebugLoc dl = Op.getDebugLoc();
5726
Dan Gohman31125812009-03-07 01:58:32 +00005727 // CF and OF aren't always set the way we want. Determine which
5728 // of these we need.
5729 bool NeedCF = false;
5730 bool NeedOF = false;
5731 switch (X86CC) {
5732 case X86::COND_A: case X86::COND_AE:
5733 case X86::COND_B: case X86::COND_BE:
5734 NeedCF = true;
5735 break;
5736 case X86::COND_G: case X86::COND_GE:
5737 case X86::COND_L: case X86::COND_LE:
5738 case X86::COND_O: case X86::COND_NO:
5739 NeedOF = true;
5740 break;
5741 default: break;
5742 }
5743
Dan Gohman076aee32009-03-04 19:44:21 +00005744 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005745 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5746 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5747 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005748 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005749 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005750 switch (Op.getNode()->getOpcode()) {
5751 case ISD::ADD:
5752 // Due to an isel shortcoming, be conservative if this add is likely to
5753 // be selected as part of a load-modify-store instruction. When the root
5754 // node in a match is a store, isel doesn't know how to remap non-chain
5755 // non-flag uses of other nodes in the match, such as the ADD in this
5756 // case. This leads to the ADD being left around and reselected, with
5757 // the result being two adds in the output.
5758 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5759 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5760 if (UI->getOpcode() == ISD::STORE)
5761 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005762 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005763 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5764 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005765 if (C->getAPIntValue() == 1) {
5766 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005767 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005768 break;
5769 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005770 // An add of negative one (subtract of one) will be selected as a DEC.
5771 if (C->getAPIntValue().isAllOnesValue()) {
5772 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005773 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005774 break;
5775 }
5776 }
Dan Gohman076aee32009-03-04 19:44:21 +00005777 // Otherwise use a regular EFLAGS-setting add.
5778 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005779 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005780 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005781 case ISD::AND: {
5782 // If the primary and result isn't used, don't bother using X86ISD::AND,
5783 // because a TEST instruction will be better.
5784 bool NonFlagUse = false;
5785 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005786 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5787 SDNode *User = *UI;
5788 unsigned UOpNo = UI.getOperandNo();
5789 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5790 // Look pass truncate.
5791 UOpNo = User->use_begin().getOperandNo();
5792 User = *User->use_begin();
5793 }
5794 if (User->getOpcode() != ISD::BRCOND &&
5795 User->getOpcode() != ISD::SETCC &&
5796 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005797 NonFlagUse = true;
5798 break;
5799 }
Evan Cheng17751da2010-01-07 00:54:06 +00005800 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005801 if (!NonFlagUse)
5802 break;
5803 }
5804 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005805 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005806 case ISD::OR:
5807 case ISD::XOR:
5808 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005809 // likely to be selected as part of a load-modify-store instruction.
5810 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5811 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5812 if (UI->getOpcode() == ISD::STORE)
5813 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005814 // Otherwise use a regular EFLAGS-setting instruction.
5815 switch (Op.getNode()->getOpcode()) {
5816 case ISD::SUB: Opcode = X86ISD::SUB; break;
5817 case ISD::OR: Opcode = X86ISD::OR; break;
5818 case ISD::XOR: Opcode = X86ISD::XOR; break;
5819 case ISD::AND: Opcode = X86ISD::AND; break;
5820 default: llvm_unreachable("unexpected operator!");
5821 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005822 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005823 break;
5824 case X86ISD::ADD:
5825 case X86ISD::SUB:
5826 case X86ISD::INC:
5827 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005828 case X86ISD::OR:
5829 case X86ISD::XOR:
5830 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005831 return SDValue(Op.getNode(), 1);
5832 default:
5833 default_case:
5834 break;
5835 }
5836 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005838 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005839 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005840 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005841 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005842 DAG.ReplaceAllUsesWith(Op, New);
5843 return SDValue(New.getNode(), 1);
5844 }
5845 }
5846
5847 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005849 DAG.getConstant(0, Op.getValueType()));
5850}
5851
5852/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5853/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005854SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5855 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005856 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5857 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005858 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005859
5860 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005862}
5863
Evan Chengd40d03e2010-01-06 19:38:29 +00005864/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5865/// if it's possible.
5866static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005867 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005868 SDValue LHS, RHS;
5869 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5870 if (ConstantSDNode *Op010C =
5871 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5872 if (Op010C->getZExtValue() == 1) {
5873 LHS = Op0.getOperand(0);
5874 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005875 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005876 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5877 if (ConstantSDNode *Op000C =
5878 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5879 if (Op000C->getZExtValue() == 1) {
5880 LHS = Op0.getOperand(1);
5881 RHS = Op0.getOperand(0).getOperand(1);
5882 }
5883 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5884 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5885 SDValue AndLHS = Op0.getOperand(0);
5886 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5887 LHS = AndLHS.getOperand(0);
5888 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005889 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005890 }
Evan Cheng0488db92007-09-25 01:57:46 +00005891
Evan Chengd40d03e2010-01-06 19:38:29 +00005892 if (LHS.getNode()) {
5893 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5894 // instruction. Since the shift amount is in-range-or-undefined, we know
5895 // that doing a bittest on the i16 value is ok. We extend to i32 because
5896 // the encoding for the i16 version is larger than the i32 version.
5897 if (LHS.getValueType() == MVT::i8)
5898 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005899
Evan Chengd40d03e2010-01-06 19:38:29 +00005900 // If the operand types disagree, extend the shift amount to match. Since
5901 // BT ignores high bits (like shifts) we can use anyextend.
5902 if (LHS.getValueType() != RHS.getValueType())
5903 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005904
Evan Chengd40d03e2010-01-06 19:38:29 +00005905 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5906 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5907 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5908 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005909 }
5910
Evan Cheng54de3ea2010-01-05 06:52:31 +00005911 return SDValue();
5912}
5913
5914SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5915 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5916 SDValue Op0 = Op.getOperand(0);
5917 SDValue Op1 = Op.getOperand(1);
5918 DebugLoc dl = Op.getDebugLoc();
5919 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5920
5921 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005922 // Lower (X & (1 << N)) == 0 to BT(X, N).
5923 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5924 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5925 if (Op0.getOpcode() == ISD::AND &&
5926 Op0.hasOneUse() &&
5927 Op1.getOpcode() == ISD::Constant &&
5928 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5929 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5930 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5931 if (NewSetCC.getNode())
5932 return NewSetCC;
5933 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005934
Chris Lattnere55484e2008-12-25 05:34:37 +00005935 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5936 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005937 if (X86CC == X86::COND_INVALID)
5938 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005939
Dan Gohman31125812009-03-07 01:58:32 +00005940 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005941
5942 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005943 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005944 return DAG.getNode(ISD::AND, dl, MVT::i8,
5945 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5946 DAG.getConstant(X86CC, MVT::i8), Cond),
5947 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005948
Owen Anderson825b72b2009-08-11 20:47:22 +00005949 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5950 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005951}
5952
Dan Gohman475871a2008-07-27 21:46:04 +00005953SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5954 SDValue Cond;
5955 SDValue Op0 = Op.getOperand(0);
5956 SDValue Op1 = Op.getOperand(1);
5957 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005958 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005959 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5960 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005961 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005962
5963 if (isFP) {
5964 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005965 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005966 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5967 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005968 bool Swap = false;
5969
5970 switch (SetCCOpcode) {
5971 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005972 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005973 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005974 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005975 case ISD::SETGT: Swap = true; // Fallthrough
5976 case ISD::SETLT:
5977 case ISD::SETOLT: SSECC = 1; break;
5978 case ISD::SETOGE:
5979 case ISD::SETGE: Swap = true; // Fallthrough
5980 case ISD::SETLE:
5981 case ISD::SETOLE: SSECC = 2; break;
5982 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005983 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005984 case ISD::SETNE: SSECC = 4; break;
5985 case ISD::SETULE: Swap = true;
5986 case ISD::SETUGE: SSECC = 5; break;
5987 case ISD::SETULT: Swap = true;
5988 case ISD::SETUGT: SSECC = 6; break;
5989 case ISD::SETO: SSECC = 7; break;
5990 }
5991 if (Swap)
5992 std::swap(Op0, Op1);
5993
Nate Begemanfb8ead02008-07-25 19:05:58 +00005994 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005995 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005996 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005997 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005998 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5999 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006000 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006001 }
6002 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006003 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006004 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6005 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006006 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006007 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006008 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006009 }
6010 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006011 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006012 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006013
Nate Begeman30a0de92008-07-17 16:51:19 +00006014 // We are handling one of the integer comparisons here. Since SSE only has
6015 // GT and EQ comparisons for integer, swapping operands and multiple
6016 // operations may be required for some comparisons.
6017 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6018 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006019
Owen Anderson825b72b2009-08-11 20:47:22 +00006020 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006021 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006022 case MVT::v8i8:
6023 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6024 case MVT::v4i16:
6025 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6026 case MVT::v2i32:
6027 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6028 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006030
Nate Begeman30a0de92008-07-17 16:51:19 +00006031 switch (SetCCOpcode) {
6032 default: break;
6033 case ISD::SETNE: Invert = true;
6034 case ISD::SETEQ: Opc = EQOpc; break;
6035 case ISD::SETLT: Swap = true;
6036 case ISD::SETGT: Opc = GTOpc; break;
6037 case ISD::SETGE: Swap = true;
6038 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6039 case ISD::SETULT: Swap = true;
6040 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6041 case ISD::SETUGE: Swap = true;
6042 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6043 }
6044 if (Swap)
6045 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006046
Nate Begeman30a0de92008-07-17 16:51:19 +00006047 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6048 // bits of the inputs before performing those operations.
6049 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006050 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006051 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6052 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006053 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006054 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6055 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006056 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6057 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006058 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006059
Dale Johannesenace16102009-02-03 19:33:06 +00006060 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006061
6062 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006063 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006064 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006065
Nate Begeman30a0de92008-07-17 16:51:19 +00006066 return Result;
6067}
Evan Cheng0488db92007-09-25 01:57:46 +00006068
Evan Cheng370e5342008-12-03 08:38:43 +00006069// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006070static bool isX86LogicalCmp(SDValue Op) {
6071 unsigned Opc = Op.getNode()->getOpcode();
6072 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6073 return true;
6074 if (Op.getResNo() == 1 &&
6075 (Opc == X86ISD::ADD ||
6076 Opc == X86ISD::SUB ||
6077 Opc == X86ISD::SMUL ||
6078 Opc == X86ISD::UMUL ||
6079 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006080 Opc == X86ISD::DEC ||
6081 Opc == X86ISD::OR ||
6082 Opc == X86ISD::XOR ||
6083 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006084 return true;
6085
6086 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006087}
6088
Dan Gohman475871a2008-07-27 21:46:04 +00006089SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006090 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006091 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006092 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006093 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006094
Dan Gohman1a492952009-10-20 16:22:37 +00006095 if (Cond.getOpcode() == ISD::SETCC) {
6096 SDValue NewCond = LowerSETCC(Cond, DAG);
6097 if (NewCond.getNode())
6098 Cond = NewCond;
6099 }
Evan Cheng734503b2006-09-11 02:19:56 +00006100
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006101 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6102 SDValue Op1 = Op.getOperand(1);
6103 SDValue Op2 = Op.getOperand(2);
6104 if (Cond.getOpcode() == X86ISD::SETCC &&
6105 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6106 SDValue Cmp = Cond.getOperand(1);
6107 if (Cmp.getOpcode() == X86ISD::CMP) {
6108 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6109 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6110 ConstantSDNode *RHSC =
6111 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6112 if (N1C && N1C->isAllOnesValue() &&
6113 N2C && N2C->isNullValue() &&
6114 RHSC && RHSC->isNullValue()) {
6115 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006116 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006117 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6118 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6119 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6120 }
6121 }
6122 }
6123
Evan Chengad9c0a32009-12-15 00:53:42 +00006124 // Look pass (and (setcc_carry (cmp ...)), 1).
6125 if (Cond.getOpcode() == ISD::AND &&
6126 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6127 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6128 if (C && C->getAPIntValue() == 1)
6129 Cond = Cond.getOperand(0);
6130 }
6131
Evan Cheng3f41d662007-10-08 22:16:29 +00006132 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6133 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006134 if (Cond.getOpcode() == X86ISD::SETCC ||
6135 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006136 CC = Cond.getOperand(0);
6137
Dan Gohman475871a2008-07-27 21:46:04 +00006138 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006139 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006140 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006141
Evan Cheng3f41d662007-10-08 22:16:29 +00006142 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006143 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006144 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006145 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006146
Chris Lattnerd1980a52009-03-12 06:52:53 +00006147 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6148 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006149 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006150 addTest = false;
6151 }
6152 }
6153
6154 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006155 // Look pass the truncate.
6156 if (Cond.getOpcode() == ISD::TRUNCATE)
6157 Cond = Cond.getOperand(0);
6158
6159 // We know the result of AND is compared against zero. Try to match
6160 // it to BT.
6161 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6162 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6163 if (NewSetCC.getNode()) {
6164 CC = NewSetCC.getOperand(0);
6165 Cond = NewSetCC.getOperand(1);
6166 addTest = false;
6167 }
6168 }
6169 }
6170
6171 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006172 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006173 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006174 }
6175
Evan Cheng0488db92007-09-25 01:57:46 +00006176 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6177 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006178 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6179 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006180 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006181}
6182
Evan Cheng370e5342008-12-03 08:38:43 +00006183// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6184// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6185// from the AND / OR.
6186static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6187 Opc = Op.getOpcode();
6188 if (Opc != ISD::OR && Opc != ISD::AND)
6189 return false;
6190 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6191 Op.getOperand(0).hasOneUse() &&
6192 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6193 Op.getOperand(1).hasOneUse());
6194}
6195
Evan Cheng961d6d42009-02-02 08:19:07 +00006196// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6197// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006198static bool isXor1OfSetCC(SDValue Op) {
6199 if (Op.getOpcode() != ISD::XOR)
6200 return false;
6201 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6202 if (N1C && N1C->getAPIntValue() == 1) {
6203 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6204 Op.getOperand(0).hasOneUse();
6205 }
6206 return false;
6207}
6208
Dan Gohman475871a2008-07-27 21:46:04 +00006209SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006210 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006211 SDValue Chain = Op.getOperand(0);
6212 SDValue Cond = Op.getOperand(1);
6213 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006214 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006215 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006216
Dan Gohman1a492952009-10-20 16:22:37 +00006217 if (Cond.getOpcode() == ISD::SETCC) {
6218 SDValue NewCond = LowerSETCC(Cond, DAG);
6219 if (NewCond.getNode())
6220 Cond = NewCond;
6221 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006222#if 0
6223 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006224 else if (Cond.getOpcode() == X86ISD::ADD ||
6225 Cond.getOpcode() == X86ISD::SUB ||
6226 Cond.getOpcode() == X86ISD::SMUL ||
6227 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006228 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006229#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006230
Evan Chengad9c0a32009-12-15 00:53:42 +00006231 // Look pass (and (setcc_carry (cmp ...)), 1).
6232 if (Cond.getOpcode() == ISD::AND &&
6233 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6234 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6235 if (C && C->getAPIntValue() == 1)
6236 Cond = Cond.getOperand(0);
6237 }
6238
Evan Cheng3f41d662007-10-08 22:16:29 +00006239 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6240 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006241 if (Cond.getOpcode() == X86ISD::SETCC ||
6242 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006243 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006244
Dan Gohman475871a2008-07-27 21:46:04 +00006245 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006246 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006247 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006248 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006249 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006250 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006251 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006252 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006253 default: break;
6254 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006255 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006256 // These can only come from an arithmetic instruction with overflow,
6257 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006258 Cond = Cond.getNode()->getOperand(1);
6259 addTest = false;
6260 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006261 }
Evan Cheng0488db92007-09-25 01:57:46 +00006262 }
Evan Cheng370e5342008-12-03 08:38:43 +00006263 } else {
6264 unsigned CondOpc;
6265 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6266 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006267 if (CondOpc == ISD::OR) {
6268 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6269 // two branches instead of an explicit OR instruction with a
6270 // separate test.
6271 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006272 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006273 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006274 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006275 Chain, Dest, CC, Cmp);
6276 CC = Cond.getOperand(1).getOperand(0);
6277 Cond = Cmp;
6278 addTest = false;
6279 }
6280 } else { // ISD::AND
6281 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6282 // two branches instead of an explicit AND instruction with a
6283 // separate test. However, we only do this if this block doesn't
6284 // have a fall-through edge, because this requires an explicit
6285 // jmp when the condition is false.
6286 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006287 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006288 Op.getNode()->hasOneUse()) {
6289 X86::CondCode CCode =
6290 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6291 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006292 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006293 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6294 // Look for an unconditional branch following this conditional branch.
6295 // We need this because we need to reverse the successors in order
6296 // to implement FCMP_OEQ.
6297 if (User.getOpcode() == ISD::BR) {
6298 SDValue FalseBB = User.getOperand(1);
6299 SDValue NewBR =
6300 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6301 assert(NewBR == User);
6302 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006303
Dale Johannesene4d209d2009-02-03 20:21:25 +00006304 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006305 Chain, Dest, CC, Cmp);
6306 X86::CondCode CCode =
6307 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6308 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006309 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006310 Cond = Cmp;
6311 addTest = false;
6312 }
6313 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006314 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006315 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6316 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6317 // It should be transformed during dag combiner except when the condition
6318 // is set by a arithmetics with overflow node.
6319 X86::CondCode CCode =
6320 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6321 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006322 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006323 Cond = Cond.getOperand(0).getOperand(1);
6324 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006325 }
Evan Cheng0488db92007-09-25 01:57:46 +00006326 }
6327
6328 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006329 // Look pass the truncate.
6330 if (Cond.getOpcode() == ISD::TRUNCATE)
6331 Cond = Cond.getOperand(0);
6332
6333 // We know the result of AND is compared against zero. Try to match
6334 // it to BT.
6335 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6336 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6337 if (NewSetCC.getNode()) {
6338 CC = NewSetCC.getOperand(0);
6339 Cond = NewSetCC.getOperand(1);
6340 addTest = false;
6341 }
6342 }
6343 }
6344
6345 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006346 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006347 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006348 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006349 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006350 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006351}
6352
Anton Korobeynikove060b532007-04-17 19:34:00 +00006353
6354// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6355// Calls to _alloca is needed to probe the stack when allocating more than 4k
6356// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6357// that the guard pages used by the OS virtual memory manager are allocated in
6358// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006359SDValue
6360X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006361 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006362 assert(Subtarget->isTargetCygMing() &&
6363 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006364 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006365
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006366 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006367 SDValue Chain = Op.getOperand(0);
6368 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006369 // FIXME: Ensure alignment here
6370
Dan Gohman475871a2008-07-27 21:46:04 +00006371 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006372
Owen Andersone50ed302009-08-10 22:56:29 +00006373 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006374 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006375
Chris Lattnere563bbc2008-10-11 22:08:30 +00006376 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006377
Dale Johannesendd64c412009-02-04 00:33:20 +00006378 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006379 Flag = Chain.getValue(1);
6380
Owen Anderson825b72b2009-08-11 20:47:22 +00006381 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006382 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006383 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006384 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006385 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006386 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006387 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006388 Flag = Chain.getValue(1);
6389
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006390 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006391 DAG.getIntPtrConstant(0, true),
6392 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006393 Flag);
6394
Dale Johannesendd64c412009-02-04 00:33:20 +00006395 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006396
Dan Gohman475871a2008-07-27 21:46:04 +00006397 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006398 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006399}
6400
Dan Gohman475871a2008-07-27 21:46:04 +00006401SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006402X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006403 SDValue Chain,
6404 SDValue Dst, SDValue Src,
6405 SDValue Size, unsigned Align,
6406 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006407 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006408 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006409
Bill Wendling6f287b22008-09-30 21:22:07 +00006410 // If not DWORD aligned or size is more than the threshold, call the library.
6411 // The libc version is likely to be faster for these cases. It can use the
6412 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006413 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006414 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006415 ConstantSize->getZExtValue() >
6416 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006417 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006418
6419 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006420 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006421
Bill Wendling6158d842008-10-01 00:59:58 +00006422 if (const char *bzeroEntry = V &&
6423 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006424 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006425 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006426 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006427 TargetLowering::ArgListEntry Entry;
6428 Entry.Node = Dst;
6429 Entry.Ty = IntPtrTy;
6430 Args.push_back(Entry);
6431 Entry.Node = Size;
6432 Args.push_back(Entry);
6433 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006434 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6435 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006436 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006437 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6438 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006439 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006440 }
6441
Dan Gohman707e0182008-04-12 04:36:06 +00006442 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006443 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006444 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006445
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006446 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006447 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006448 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006449 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006450 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006451 unsigned BytesLeft = 0;
6452 bool TwoRepStos = false;
6453 if (ValC) {
6454 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006455 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006456
Evan Cheng0db9fe62006-04-25 20:13:52 +00006457 // If the value is a constant, then we can potentially use larger sets.
6458 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006459 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006460 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006461 ValReg = X86::AX;
6462 Val = (Val << 8) | Val;
6463 break;
6464 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006465 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006466 ValReg = X86::EAX;
6467 Val = (Val << 8) | Val;
6468 Val = (Val << 16) | Val;
6469 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006470 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006471 ValReg = X86::RAX;
6472 Val = (Val << 32) | Val;
6473 }
6474 break;
6475 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006476 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006477 ValReg = X86::AL;
6478 Count = DAG.getIntPtrConstant(SizeVal);
6479 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006480 }
6481
Owen Anderson825b72b2009-08-11 20:47:22 +00006482 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006483 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006484 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6485 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006486 }
6487
Dale Johannesen0f502f62009-02-03 22:26:09 +00006488 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006489 InFlag);
6490 InFlag = Chain.getValue(1);
6491 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006492 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006493 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006494 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006495 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006496 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006497
Scott Michelfdc40a02009-02-17 22:15:04 +00006498 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006499 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006500 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006501 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006502 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006503 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006504 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006505 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006506
Owen Anderson825b72b2009-08-11 20:47:22 +00006507 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006508 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6509 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006510
Evan Cheng0db9fe62006-04-25 20:13:52 +00006511 if (TwoRepStos) {
6512 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006513 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006514 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006515 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006516 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6517 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006518 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006519 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006520 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006521 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006522 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6523 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006524 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006525 // Handle the last 1 - 7 bytes.
6526 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006527 EVT AddrVT = Dst.getValueType();
6528 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006529
Dale Johannesen0f502f62009-02-03 22:26:09 +00006530 Chain = DAG.getMemset(Chain, dl,
6531 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006532 DAG.getConstant(Offset, AddrVT)),
6533 Src,
6534 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006535 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006536 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006537
Dan Gohman707e0182008-04-12 04:36:06 +00006538 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006539 return Chain;
6540}
Evan Cheng11e15b32006-04-03 20:53:28 +00006541
Dan Gohman475871a2008-07-27 21:46:04 +00006542SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006543X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006544 SDValue Chain, SDValue Dst, SDValue Src,
6545 SDValue Size, unsigned Align,
6546 bool AlwaysInline,
6547 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006548 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006549 // This requires the copy size to be a constant, preferrably
6550 // within a subtarget-specific limit.
6551 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6552 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006553 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006554 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006555 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006556 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006557
Evan Cheng1887c1c2008-08-21 21:00:15 +00006558 /// If not DWORD aligned, call the library.
6559 if ((Align & 3) != 0)
6560 return SDValue();
6561
6562 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006563 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006564 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006565 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006566
Duncan Sands83ec4b62008-06-06 12:08:01 +00006567 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006568 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006569 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006570 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006571
Dan Gohman475871a2008-07-27 21:46:04 +00006572 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006573 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006574 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006575 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006576 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006577 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006578 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006579 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006580 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006581 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006582 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006583 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006584 InFlag = Chain.getValue(1);
6585
Owen Anderson825b72b2009-08-11 20:47:22 +00006586 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006587 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6588 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6589 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006590
Dan Gohman475871a2008-07-27 21:46:04 +00006591 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006592 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006593 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006594 // Handle the last 1 - 7 bytes.
6595 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006596 EVT DstVT = Dst.getValueType();
6597 EVT SrcVT = Src.getValueType();
6598 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006599 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006600 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006601 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006602 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006603 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006604 DAG.getConstant(BytesLeft, SizeVT),
6605 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006606 DstSV, DstSVOff + Offset,
6607 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006608 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006609
Owen Anderson825b72b2009-08-11 20:47:22 +00006610 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006611 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006612}
6613
Dan Gohman475871a2008-07-27 21:46:04 +00006614SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006615 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006616 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006617
Evan Cheng25ab6902006-09-08 06:48:29 +00006618 if (!Subtarget->is64Bit()) {
6619 // vastart just stores the address of the VarArgsFrameIndex slot into the
6620 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006621 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006622 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006623 }
6624
6625 // __va_list_tag:
6626 // gp_offset (0 - 6 * 8)
6627 // fp_offset (48 - 48 + 8 * 16)
6628 // overflow_arg_area (point to parameters coming in memory).
6629 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006630 SmallVector<SDValue, 8> MemOps;
6631 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006632 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006633 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006634 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006635 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006636 MemOps.push_back(Store);
6637
6638 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006639 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006640 FIN, DAG.getIntPtrConstant(4));
6641 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006642 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006643 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006644 MemOps.push_back(Store);
6645
6646 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006647 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006648 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006649 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006650 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006651 MemOps.push_back(Store);
6652
6653 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006654 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006655 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006656 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006657 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006658 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006659 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006660 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006661}
6662
Dan Gohman475871a2008-07-27 21:46:04 +00006663SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006664 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6665 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006666 SDValue Chain = Op.getOperand(0);
6667 SDValue SrcPtr = Op.getOperand(1);
6668 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006669
Torok Edwindac237e2009-07-08 20:53:28 +00006670 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006671 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006672}
6673
Dan Gohman475871a2008-07-27 21:46:04 +00006674SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006675 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006676 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006677 SDValue Chain = Op.getOperand(0);
6678 SDValue DstPtr = Op.getOperand(1);
6679 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006680 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6681 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006682 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006683
Dale Johannesendd64c412009-02-04 00:33:20 +00006684 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006685 DAG.getIntPtrConstant(24), 8, false,
6686 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006687}
6688
Dan Gohman475871a2008-07-27 21:46:04 +00006689SDValue
6690X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006691 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006692 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006693 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006694 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006695 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006696 case Intrinsic::x86_sse_comieq_ss:
6697 case Intrinsic::x86_sse_comilt_ss:
6698 case Intrinsic::x86_sse_comile_ss:
6699 case Intrinsic::x86_sse_comigt_ss:
6700 case Intrinsic::x86_sse_comige_ss:
6701 case Intrinsic::x86_sse_comineq_ss:
6702 case Intrinsic::x86_sse_ucomieq_ss:
6703 case Intrinsic::x86_sse_ucomilt_ss:
6704 case Intrinsic::x86_sse_ucomile_ss:
6705 case Intrinsic::x86_sse_ucomigt_ss:
6706 case Intrinsic::x86_sse_ucomige_ss:
6707 case Intrinsic::x86_sse_ucomineq_ss:
6708 case Intrinsic::x86_sse2_comieq_sd:
6709 case Intrinsic::x86_sse2_comilt_sd:
6710 case Intrinsic::x86_sse2_comile_sd:
6711 case Intrinsic::x86_sse2_comigt_sd:
6712 case Intrinsic::x86_sse2_comige_sd:
6713 case Intrinsic::x86_sse2_comineq_sd:
6714 case Intrinsic::x86_sse2_ucomieq_sd:
6715 case Intrinsic::x86_sse2_ucomilt_sd:
6716 case Intrinsic::x86_sse2_ucomile_sd:
6717 case Intrinsic::x86_sse2_ucomigt_sd:
6718 case Intrinsic::x86_sse2_ucomige_sd:
6719 case Intrinsic::x86_sse2_ucomineq_sd: {
6720 unsigned Opc = 0;
6721 ISD::CondCode CC = ISD::SETCC_INVALID;
6722 switch (IntNo) {
6723 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006724 case Intrinsic::x86_sse_comieq_ss:
6725 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006726 Opc = X86ISD::COMI;
6727 CC = ISD::SETEQ;
6728 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006729 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006730 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006731 Opc = X86ISD::COMI;
6732 CC = ISD::SETLT;
6733 break;
6734 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006735 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006736 Opc = X86ISD::COMI;
6737 CC = ISD::SETLE;
6738 break;
6739 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006740 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006741 Opc = X86ISD::COMI;
6742 CC = ISD::SETGT;
6743 break;
6744 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006745 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006746 Opc = X86ISD::COMI;
6747 CC = ISD::SETGE;
6748 break;
6749 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006750 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006751 Opc = X86ISD::COMI;
6752 CC = ISD::SETNE;
6753 break;
6754 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006755 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006756 Opc = X86ISD::UCOMI;
6757 CC = ISD::SETEQ;
6758 break;
6759 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006760 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006761 Opc = X86ISD::UCOMI;
6762 CC = ISD::SETLT;
6763 break;
6764 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006765 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006766 Opc = X86ISD::UCOMI;
6767 CC = ISD::SETLE;
6768 break;
6769 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006770 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006771 Opc = X86ISD::UCOMI;
6772 CC = ISD::SETGT;
6773 break;
6774 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006775 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006776 Opc = X86ISD::UCOMI;
6777 CC = ISD::SETGE;
6778 break;
6779 case Intrinsic::x86_sse_ucomineq_ss:
6780 case Intrinsic::x86_sse2_ucomineq_sd:
6781 Opc = X86ISD::UCOMI;
6782 CC = ISD::SETNE;
6783 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006784 }
Evan Cheng734503b2006-09-11 02:19:56 +00006785
Dan Gohman475871a2008-07-27 21:46:04 +00006786 SDValue LHS = Op.getOperand(1);
6787 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006788 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006789 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006790 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6791 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6792 DAG.getConstant(X86CC, MVT::i8), Cond);
6793 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006794 }
Eric Christopher71c67532009-07-29 00:28:05 +00006795 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006796 // an integer value, not just an instruction so lower it to the ptest
6797 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006798 case Intrinsic::x86_sse41_ptestz:
6799 case Intrinsic::x86_sse41_ptestc:
6800 case Intrinsic::x86_sse41_ptestnzc:{
6801 unsigned X86CC = 0;
6802 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006803 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006804 case Intrinsic::x86_sse41_ptestz:
6805 // ZF = 1
6806 X86CC = X86::COND_E;
6807 break;
6808 case Intrinsic::x86_sse41_ptestc:
6809 // CF = 1
6810 X86CC = X86::COND_B;
6811 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006812 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006813 // ZF and CF = 0
6814 X86CC = X86::COND_A;
6815 break;
6816 }
Eric Christopherfd179292009-08-27 18:07:15 +00006817
Eric Christopher71c67532009-07-29 00:28:05 +00006818 SDValue LHS = Op.getOperand(1);
6819 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006820 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6821 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6822 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6823 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006824 }
Evan Cheng5759f972008-05-04 09:15:50 +00006825
6826 // Fix vector shift instructions where the last operand is a non-immediate
6827 // i32 value.
6828 case Intrinsic::x86_sse2_pslli_w:
6829 case Intrinsic::x86_sse2_pslli_d:
6830 case Intrinsic::x86_sse2_pslli_q:
6831 case Intrinsic::x86_sse2_psrli_w:
6832 case Intrinsic::x86_sse2_psrli_d:
6833 case Intrinsic::x86_sse2_psrli_q:
6834 case Intrinsic::x86_sse2_psrai_w:
6835 case Intrinsic::x86_sse2_psrai_d:
6836 case Intrinsic::x86_mmx_pslli_w:
6837 case Intrinsic::x86_mmx_pslli_d:
6838 case Intrinsic::x86_mmx_pslli_q:
6839 case Intrinsic::x86_mmx_psrli_w:
6840 case Intrinsic::x86_mmx_psrli_d:
6841 case Intrinsic::x86_mmx_psrli_q:
6842 case Intrinsic::x86_mmx_psrai_w:
6843 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006844 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006845 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006846 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006847
6848 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006849 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006850 switch (IntNo) {
6851 case Intrinsic::x86_sse2_pslli_w:
6852 NewIntNo = Intrinsic::x86_sse2_psll_w;
6853 break;
6854 case Intrinsic::x86_sse2_pslli_d:
6855 NewIntNo = Intrinsic::x86_sse2_psll_d;
6856 break;
6857 case Intrinsic::x86_sse2_pslli_q:
6858 NewIntNo = Intrinsic::x86_sse2_psll_q;
6859 break;
6860 case Intrinsic::x86_sse2_psrli_w:
6861 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6862 break;
6863 case Intrinsic::x86_sse2_psrli_d:
6864 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6865 break;
6866 case Intrinsic::x86_sse2_psrli_q:
6867 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6868 break;
6869 case Intrinsic::x86_sse2_psrai_w:
6870 NewIntNo = Intrinsic::x86_sse2_psra_w;
6871 break;
6872 case Intrinsic::x86_sse2_psrai_d:
6873 NewIntNo = Intrinsic::x86_sse2_psra_d;
6874 break;
6875 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006876 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006877 switch (IntNo) {
6878 case Intrinsic::x86_mmx_pslli_w:
6879 NewIntNo = Intrinsic::x86_mmx_psll_w;
6880 break;
6881 case Intrinsic::x86_mmx_pslli_d:
6882 NewIntNo = Intrinsic::x86_mmx_psll_d;
6883 break;
6884 case Intrinsic::x86_mmx_pslli_q:
6885 NewIntNo = Intrinsic::x86_mmx_psll_q;
6886 break;
6887 case Intrinsic::x86_mmx_psrli_w:
6888 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6889 break;
6890 case Intrinsic::x86_mmx_psrli_d:
6891 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6892 break;
6893 case Intrinsic::x86_mmx_psrli_q:
6894 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6895 break;
6896 case Intrinsic::x86_mmx_psrai_w:
6897 NewIntNo = Intrinsic::x86_mmx_psra_w;
6898 break;
6899 case Intrinsic::x86_mmx_psrai_d:
6900 NewIntNo = Intrinsic::x86_mmx_psra_d;
6901 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006902 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006903 }
6904 break;
6905 }
6906 }
Mon P Wangefa42202009-09-03 19:56:25 +00006907
6908 // The vector shift intrinsics with scalars uses 32b shift amounts but
6909 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6910 // to be zero.
6911 SDValue ShOps[4];
6912 ShOps[0] = ShAmt;
6913 ShOps[1] = DAG.getConstant(0, MVT::i32);
6914 if (ShAmtVT == MVT::v4i32) {
6915 ShOps[2] = DAG.getUNDEF(MVT::i32);
6916 ShOps[3] = DAG.getUNDEF(MVT::i32);
6917 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6918 } else {
6919 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6920 }
6921
Owen Andersone50ed302009-08-10 22:56:29 +00006922 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006923 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006924 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006925 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006926 Op.getOperand(1), ShAmt);
6927 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006928 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006929}
Evan Cheng72261582005-12-20 06:22:03 +00006930
Dan Gohman475871a2008-07-27 21:46:04 +00006931SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006932 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006933 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006934
6935 if (Depth > 0) {
6936 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6937 SDValue Offset =
6938 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006939 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006940 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006941 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006942 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006943 NULL, 0);
6944 }
6945
6946 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006947 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006948 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006949 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006950}
6951
Dan Gohman475871a2008-07-27 21:46:04 +00006952SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006953 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6954 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006955 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006956 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006957 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6958 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006959 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006960 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006961 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006962 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006963}
6964
Dan Gohman475871a2008-07-27 21:46:04 +00006965SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006966 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006967 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006968}
6969
Dan Gohman475871a2008-07-27 21:46:04 +00006970SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006971{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006972 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006973 SDValue Chain = Op.getOperand(0);
6974 SDValue Offset = Op.getOperand(1);
6975 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006976 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006977
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006978 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6979 getPointerTy());
6980 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006981
Dale Johannesene4d209d2009-02-03 20:21:25 +00006982 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006983 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006984 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6985 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006986 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006987 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006988
Dale Johannesene4d209d2009-02-03 20:21:25 +00006989 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006990 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006991 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006992}
6993
Dan Gohman475871a2008-07-27 21:46:04 +00006994SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006995 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006996 SDValue Root = Op.getOperand(0);
6997 SDValue Trmp = Op.getOperand(1); // trampoline
6998 SDValue FPtr = Op.getOperand(2); // nested function
6999 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007000 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007001
Dan Gohman69de1932008-02-06 22:27:42 +00007002 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007003
Duncan Sands339e14f2008-01-16 22:55:25 +00007004 const X86InstrInfo *TII =
7005 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
7006
Duncan Sandsb116fac2007-07-27 20:02:49 +00007007 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007008 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007009
7010 // Large code-model.
7011
7012 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
7013 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
7014
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007015 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7016 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007017
7018 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7019
7020 // Load the pointer to the nested function into R11.
7021 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007022 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007023 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007024 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007025
Owen Anderson825b72b2009-08-11 20:47:22 +00007026 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7027 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007028 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007029
7030 // Load the 'nest' parameter value into R10.
7031 // R10 is specified in X86CallingConv.td
7032 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007033 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7034 DAG.getConstant(10, MVT::i64));
7035 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007036 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00007037
Owen Anderson825b72b2009-08-11 20:47:22 +00007038 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7039 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007040 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007041
7042 // Jump to the nested function.
7043 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007044 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7045 DAG.getConstant(20, MVT::i64));
7046 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007047 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00007048
7049 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007050 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7051 DAG.getConstant(22, MVT::i64));
7052 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007053 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007054
Dan Gohman475871a2008-07-27 21:46:04 +00007055 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007056 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007057 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007058 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007059 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007060 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007061 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007062 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007063
7064 switch (CC) {
7065 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007066 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007067 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007068 case CallingConv::X86_StdCall: {
7069 // Pass 'nest' parameter in ECX.
7070 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007071 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007072
7073 // Check that ECX wasn't needed by an 'inreg' parameter.
7074 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007075 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007076
Chris Lattner58d74912008-03-12 17:45:29 +00007077 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007078 unsigned InRegCount = 0;
7079 unsigned Idx = 1;
7080
7081 for (FunctionType::param_iterator I = FTy->param_begin(),
7082 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007083 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007084 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007085 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007086
7087 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007088 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007089 }
7090 }
7091 break;
7092 }
7093 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007094 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007095 // Pass 'nest' parameter in EAX.
7096 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007097 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007098 break;
7099 }
7100
Dan Gohman475871a2008-07-27 21:46:04 +00007101 SDValue OutChains[4];
7102 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007103
Owen Anderson825b72b2009-08-11 20:47:22 +00007104 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7105 DAG.getConstant(10, MVT::i32));
7106 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007107
Duncan Sands339e14f2008-01-16 22:55:25 +00007108 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007109 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007110 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007111 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007112 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007113
Owen Anderson825b72b2009-08-11 20:47:22 +00007114 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7115 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007116 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007117
Duncan Sands339e14f2008-01-16 22:55:25 +00007118 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00007119 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7120 DAG.getConstant(5, MVT::i32));
7121 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007122 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007123
Owen Anderson825b72b2009-08-11 20:47:22 +00007124 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7125 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007126 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007127
Dan Gohman475871a2008-07-27 21:46:04 +00007128 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007129 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007130 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007131 }
7132}
7133
Dan Gohman475871a2008-07-27 21:46:04 +00007134SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007135 /*
7136 The rounding mode is in bits 11:10 of FPSR, and has the following
7137 settings:
7138 00 Round to nearest
7139 01 Round to -inf
7140 10 Round to +inf
7141 11 Round to 0
7142
7143 FLT_ROUNDS, on the other hand, expects the following:
7144 -1 Undefined
7145 0 Round to 0
7146 1 Round to nearest
7147 2 Round to +inf
7148 3 Round to -inf
7149
7150 To perform the conversion, we do:
7151 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7152 */
7153
7154 MachineFunction &MF = DAG.getMachineFunction();
7155 const TargetMachine &TM = MF.getTarget();
7156 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7157 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007158 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007159 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007160
7161 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007162 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007163 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007164
Owen Anderson825b72b2009-08-11 20:47:22 +00007165 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007166 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007167
7168 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007170
7171 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007172 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007173 DAG.getNode(ISD::SRL, dl, MVT::i16,
7174 DAG.getNode(ISD::AND, dl, MVT::i16,
7175 CWD, DAG.getConstant(0x800, MVT::i16)),
7176 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007177 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007178 DAG.getNode(ISD::SRL, dl, MVT::i16,
7179 DAG.getNode(ISD::AND, dl, MVT::i16,
7180 CWD, DAG.getConstant(0x400, MVT::i16)),
7181 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007182
Dan Gohman475871a2008-07-27 21:46:04 +00007183 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007184 DAG.getNode(ISD::AND, dl, MVT::i16,
7185 DAG.getNode(ISD::ADD, dl, MVT::i16,
7186 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7187 DAG.getConstant(1, MVT::i16)),
7188 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007189
7190
Duncan Sands83ec4b62008-06-06 12:08:01 +00007191 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007192 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007193}
7194
Dan Gohman475871a2008-07-27 21:46:04 +00007195SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007196 EVT VT = Op.getValueType();
7197 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007198 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007199 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007200
7201 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007202 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007203 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007204 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007205 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007206 }
Evan Cheng18efe262007-12-14 02:13:44 +00007207
Evan Cheng152804e2007-12-14 08:30:15 +00007208 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007209 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007210 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007211
7212 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007213 SDValue Ops[] = {
7214 Op,
7215 DAG.getConstant(NumBits+NumBits-1, OpVT),
7216 DAG.getConstant(X86::COND_E, MVT::i8),
7217 Op.getValue(1)
7218 };
7219 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007220
7221 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007222 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007223
Owen Anderson825b72b2009-08-11 20:47:22 +00007224 if (VT == MVT::i8)
7225 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007226 return Op;
7227}
7228
Dan Gohman475871a2008-07-27 21:46:04 +00007229SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007230 EVT VT = Op.getValueType();
7231 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007232 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007233 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007234
7235 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007236 if (VT == MVT::i8) {
7237 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007238 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007239 }
Evan Cheng152804e2007-12-14 08:30:15 +00007240
7241 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007242 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007243 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007244
7245 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007246 SDValue Ops[] = {
7247 Op,
7248 DAG.getConstant(NumBits, OpVT),
7249 DAG.getConstant(X86::COND_E, MVT::i8),
7250 Op.getValue(1)
7251 };
7252 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007253
Owen Anderson825b72b2009-08-11 20:47:22 +00007254 if (VT == MVT::i8)
7255 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007256 return Op;
7257}
7258
Mon P Wangaf9b9522008-12-18 21:42:19 +00007259SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007260 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007261 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007262 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007263
Mon P Wangaf9b9522008-12-18 21:42:19 +00007264 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7265 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7266 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7267 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7268 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7269 //
7270 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7271 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7272 // return AloBlo + AloBhi + AhiBlo;
7273
7274 SDValue A = Op.getOperand(0);
7275 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007276
Dale Johannesene4d209d2009-02-03 20:21:25 +00007277 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007278 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7279 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007280 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007281 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7282 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007283 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007284 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007285 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007286 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007287 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007288 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007289 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007290 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007291 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007292 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007293 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7294 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007295 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007296 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7297 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007298 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7299 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007300 return Res;
7301}
7302
7303
Bill Wendling74c37652008-12-09 22:08:41 +00007304SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7305 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7306 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007307 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7308 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007309 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007310 SDValue LHS = N->getOperand(0);
7311 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007312 unsigned BaseOp = 0;
7313 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007314 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007315
7316 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007317 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007318 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007319 // A subtract of one will be selected as a INC. Note that INC doesn't
7320 // set CF, so we can't do this for UADDO.
7321 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7322 if (C->getAPIntValue() == 1) {
7323 BaseOp = X86ISD::INC;
7324 Cond = X86::COND_O;
7325 break;
7326 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007327 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007328 Cond = X86::COND_O;
7329 break;
7330 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007331 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007332 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007333 break;
7334 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007335 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7336 // set CF, so we can't do this for USUBO.
7337 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7338 if (C->getAPIntValue() == 1) {
7339 BaseOp = X86ISD::DEC;
7340 Cond = X86::COND_O;
7341 break;
7342 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007343 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007344 Cond = X86::COND_O;
7345 break;
7346 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007347 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007348 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007349 break;
7350 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007351 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007352 Cond = X86::COND_O;
7353 break;
7354 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007355 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007356 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007357 break;
7358 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007359
Bill Wendling61edeb52008-12-02 01:06:39 +00007360 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007361 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007362 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007363
Bill Wendling61edeb52008-12-02 01:06:39 +00007364 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007365 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007366 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007367
Bill Wendling61edeb52008-12-02 01:06:39 +00007368 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7369 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007370}
7371
Dan Gohman475871a2008-07-27 21:46:04 +00007372SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007373 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007374 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007375 unsigned Reg = 0;
7376 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007377 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007378 default:
7379 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007380 case MVT::i8: Reg = X86::AL; size = 1; break;
7381 case MVT::i16: Reg = X86::AX; size = 2; break;
7382 case MVT::i32: Reg = X86::EAX; size = 4; break;
7383 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007384 assert(Subtarget->is64Bit() && "Node not type legal!");
7385 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007386 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007387 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007388 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007389 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007390 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007391 Op.getOperand(1),
7392 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007393 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007394 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007395 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007396 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007397 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007398 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007399 return cpOut;
7400}
7401
Duncan Sands1607f052008-12-01 11:39:25 +00007402SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007403 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007404 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007405 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007406 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007407 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007409 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7410 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007411 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007412 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7413 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007414 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007415 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007416 rdx.getValue(1)
7417 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007418 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007419}
7420
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007421SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7422 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007423 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007424 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007426 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007427 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007428 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007429 Node->getOperand(0),
7430 Node->getOperand(1), negOp,
7431 cast<AtomicSDNode>(Node)->getSrcValue(),
7432 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007433}
7434
Evan Cheng0db9fe62006-04-25 20:13:52 +00007435/// LowerOperation - Provide custom lowering hooks for some operations.
7436///
Dan Gohman475871a2008-07-27 21:46:04 +00007437SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007438 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007439 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007440 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7441 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007442 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007443 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007444 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7445 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7446 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7447 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7448 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7449 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007450 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007451 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007452 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007453 case ISD::SHL_PARTS:
7454 case ISD::SRA_PARTS:
7455 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7456 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007457 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007458 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007459 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007460 case ISD::FABS: return LowerFABS(Op, DAG);
7461 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007462 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007463 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007464 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007465 case ISD::SELECT: return LowerSELECT(Op, DAG);
7466 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007467 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007468 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007469 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007470 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007471 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007472 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7473 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007474 case ISD::FRAME_TO_ARGS_OFFSET:
7475 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007476 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007477 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007478 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007479 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007480 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7481 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007482 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007483 case ISD::SADDO:
7484 case ISD::UADDO:
7485 case ISD::SSUBO:
7486 case ISD::USUBO:
7487 case ISD::SMULO:
7488 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007489 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007490 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007491}
7492
Duncan Sands1607f052008-12-01 11:39:25 +00007493void X86TargetLowering::
7494ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7495 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007496 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007497 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007499
7500 SDValue Chain = Node->getOperand(0);
7501 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007502 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007503 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007504 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007505 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007506 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007507 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007508 SDValue Result =
7509 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7510 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007511 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007512 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007513 Results.push_back(Result.getValue(2));
7514}
7515
Duncan Sands126d9072008-07-04 11:47:58 +00007516/// ReplaceNodeResults - Replace a node with an illegal result type
7517/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007518void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7519 SmallVectorImpl<SDValue>&Results,
7520 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007521 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007522 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007523 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007524 assert(false && "Do not know how to custom type legalize this operation!");
7525 return;
7526 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007527 std::pair<SDValue,SDValue> Vals =
7528 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007529 SDValue FIST = Vals.first, StackSlot = Vals.second;
7530 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007531 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007532 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007533 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007534 }
7535 return;
7536 }
7537 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007538 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007539 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007540 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007541 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007542 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007544 eax.getValue(2));
7545 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7546 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007547 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007548 Results.push_back(edx.getValue(1));
7549 return;
7550 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007551 case ISD::SDIV:
7552 case ISD::UDIV:
7553 case ISD::SREM:
7554 case ISD::UREM: {
7555 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7556 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7557 return;
7558 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007559 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007560 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007562 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007563 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7564 DAG.getConstant(0, MVT::i32));
7565 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7566 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007567 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7568 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007569 cpInL.getValue(1));
7570 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007571 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7572 DAG.getConstant(0, MVT::i32));
7573 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7574 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007575 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007576 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007577 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007578 swapInL.getValue(1));
7579 SDValue Ops[] = { swapInH.getValue(0),
7580 N->getOperand(1),
7581 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007582 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007583 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007584 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007585 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007586 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007587 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007588 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007590 Results.push_back(cpOutH.getValue(1));
7591 return;
7592 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007593 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007594 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7595 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007596 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007597 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7598 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007599 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007600 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7601 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007602 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007603 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7604 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007605 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007606 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7607 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007608 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007609 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7610 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007611 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007612 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7613 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007614 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007615}
7616
Evan Cheng72261582005-12-20 06:22:03 +00007617const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7618 switch (Opcode) {
7619 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007620 case X86ISD::BSF: return "X86ISD::BSF";
7621 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007622 case X86ISD::SHLD: return "X86ISD::SHLD";
7623 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007624 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007625 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007626 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007627 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007628 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007629 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007630 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7631 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7632 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007633 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007634 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007635 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007636 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007637 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007638 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007639 case X86ISD::COMI: return "X86ISD::COMI";
7640 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007641 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007642 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007643 case X86ISD::CMOV: return "X86ISD::CMOV";
7644 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007645 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007646 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7647 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007648 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007649 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007650 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007651 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007652 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007653 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7654 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007655 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007656 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007657 case X86ISD::FMAX: return "X86ISD::FMAX";
7658 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007659 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7660 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007661 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007662 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007663 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007664 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007665 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007666 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7667 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007668 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7669 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7670 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7671 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7672 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7673 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007674 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7675 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007676 case X86ISD::VSHL: return "X86ISD::VSHL";
7677 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007678 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7679 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7680 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7681 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7682 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7683 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7684 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7685 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7686 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7687 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007688 case X86ISD::ADD: return "X86ISD::ADD";
7689 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007690 case X86ISD::SMUL: return "X86ISD::SMUL";
7691 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007692 case X86ISD::INC: return "X86ISD::INC";
7693 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007694 case X86ISD::OR: return "X86ISD::OR";
7695 case X86ISD::XOR: return "X86ISD::XOR";
7696 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007697 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007698 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007699 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007700 }
7701}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007702
Chris Lattnerc9addb72007-03-30 23:15:24 +00007703// isLegalAddressingMode - Return true if the addressing mode represented
7704// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007705bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007706 const Type *Ty) const {
7707 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007708 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007709
Chris Lattnerc9addb72007-03-30 23:15:24 +00007710 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007711 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007712 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007713
Chris Lattnerc9addb72007-03-30 23:15:24 +00007714 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007715 unsigned GVFlags =
7716 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007717
Chris Lattnerdfed4132009-07-10 07:38:24 +00007718 // If a reference to this global requires an extra load, we can't fold it.
7719 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007720 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007721
Chris Lattnerdfed4132009-07-10 07:38:24 +00007722 // If BaseGV requires a register for the PIC base, we cannot also have a
7723 // BaseReg specified.
7724 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007725 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007726
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007727 // If lower 4G is not available, then we must use rip-relative addressing.
7728 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7729 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007730 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007731
Chris Lattnerc9addb72007-03-30 23:15:24 +00007732 switch (AM.Scale) {
7733 case 0:
7734 case 1:
7735 case 2:
7736 case 4:
7737 case 8:
7738 // These scales always work.
7739 break;
7740 case 3:
7741 case 5:
7742 case 9:
7743 // These scales are formed with basereg+scalereg. Only accept if there is
7744 // no basereg yet.
7745 if (AM.HasBaseReg)
7746 return false;
7747 break;
7748 default: // Other stuff never works.
7749 return false;
7750 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007751
Chris Lattnerc9addb72007-03-30 23:15:24 +00007752 return true;
7753}
7754
7755
Evan Cheng2bd122c2007-10-26 01:56:11 +00007756bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7757 if (!Ty1->isInteger() || !Ty2->isInteger())
7758 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007759 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7760 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007761 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007762 return false;
7763 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007764}
7765
Owen Andersone50ed302009-08-10 22:56:29 +00007766bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007767 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007768 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007769 unsigned NumBits1 = VT1.getSizeInBits();
7770 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007771 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007772 return false;
7773 return Subtarget->is64Bit() || NumBits1 < 64;
7774}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007775
Dan Gohman97121ba2009-04-08 00:15:30 +00007776bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007777 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007778 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007779}
7780
Owen Andersone50ed302009-08-10 22:56:29 +00007781bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007782 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007783 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007784}
7785
Owen Andersone50ed302009-08-10 22:56:29 +00007786bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007787 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007788 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007789}
7790
Evan Cheng60c07e12006-07-05 22:17:51 +00007791/// isShuffleMaskLegal - Targets can use this to indicate that they only
7792/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7793/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7794/// are assumed to be legal.
7795bool
Eric Christopherfd179292009-08-27 18:07:15 +00007796X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007797 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007798 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007799 if (VT.getSizeInBits() == 64)
7800 return false;
7801
Nate Begemana09008b2009-10-19 02:17:23 +00007802 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007803 return (VT.getVectorNumElements() == 2 ||
7804 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7805 isMOVLMask(M, VT) ||
7806 isSHUFPMask(M, VT) ||
7807 isPSHUFDMask(M, VT) ||
7808 isPSHUFHWMask(M, VT) ||
7809 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007810 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007811 isUNPCKLMask(M, VT) ||
7812 isUNPCKHMask(M, VT) ||
7813 isUNPCKL_v_undef_Mask(M, VT) ||
7814 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007815}
7816
Dan Gohman7d8143f2008-04-09 20:09:42 +00007817bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007818X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007819 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007820 unsigned NumElts = VT.getVectorNumElements();
7821 // FIXME: This collection of masks seems suspect.
7822 if (NumElts == 2)
7823 return true;
7824 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7825 return (isMOVLMask(Mask, VT) ||
7826 isCommutedMOVLMask(Mask, VT, true) ||
7827 isSHUFPMask(Mask, VT) ||
7828 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007829 }
7830 return false;
7831}
7832
7833//===----------------------------------------------------------------------===//
7834// X86 Scheduler Hooks
7835//===----------------------------------------------------------------------===//
7836
Mon P Wang63307c32008-05-05 19:05:59 +00007837// private utility function
7838MachineBasicBlock *
7839X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7840 MachineBasicBlock *MBB,
7841 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007842 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007843 unsigned LoadOpc,
7844 unsigned CXchgOpc,
7845 unsigned copyOpc,
7846 unsigned notOpc,
7847 unsigned EAXreg,
7848 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007849 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007850 // For the atomic bitwise operator, we generate
7851 // thisMBB:
7852 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007853 // ld t1 = [bitinstr.addr]
7854 // op t2 = t1, [bitinstr.val]
7855 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007856 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7857 // bz newMBB
7858 // fallthrough -->nextMBB
7859 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7860 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007861 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007862 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007863
Mon P Wang63307c32008-05-05 19:05:59 +00007864 /// First build the CFG
7865 MachineFunction *F = MBB->getParent();
7866 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007867 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7868 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7869 F->insert(MBBIter, newMBB);
7870 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007871
Mon P Wang63307c32008-05-05 19:05:59 +00007872 // Move all successors to thisMBB to nextMBB
7873 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007874
Mon P Wang63307c32008-05-05 19:05:59 +00007875 // Update thisMBB to fall through to newMBB
7876 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007877
Mon P Wang63307c32008-05-05 19:05:59 +00007878 // newMBB jumps to itself and fall through to nextMBB
7879 newMBB->addSuccessor(nextMBB);
7880 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007881
Mon P Wang63307c32008-05-05 19:05:59 +00007882 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007883 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007884 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007885 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007886 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007887 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007888 int numArgs = bInstr->getNumOperands() - 1;
7889 for (int i=0; i < numArgs; ++i)
7890 argOpers[i] = &bInstr->getOperand(i+1);
7891
7892 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007893 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7894 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007895
Dale Johannesen140be2d2008-08-19 18:47:28 +00007896 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007897 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007898 for (int i=0; i <= lastAddrIndx; ++i)
7899 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007900
Dale Johannesen140be2d2008-08-19 18:47:28 +00007901 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007902 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007903 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007904 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007905 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007906 tt = t1;
7907
Dale Johannesen140be2d2008-08-19 18:47:28 +00007908 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007909 assert((argOpers[valArgIndx]->isReg() ||
7910 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007911 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007912 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007913 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007914 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007915 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007916 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007917 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007918
Dale Johannesene4d209d2009-02-03 20:21:25 +00007919 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007920 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007921
Dale Johannesene4d209d2009-02-03 20:21:25 +00007922 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007923 for (int i=0; i <= lastAddrIndx; ++i)
7924 (*MIB).addOperand(*argOpers[i]);
7925 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007926 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007927 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7928 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007929
Dale Johannesene4d209d2009-02-03 20:21:25 +00007930 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007931 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007932
Mon P Wang63307c32008-05-05 19:05:59 +00007933 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007934 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007935
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007936 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007937 return nextMBB;
7938}
7939
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007940// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007941MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007942X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7943 MachineBasicBlock *MBB,
7944 unsigned regOpcL,
7945 unsigned regOpcH,
7946 unsigned immOpcL,
7947 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007948 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007949 // For the atomic bitwise operator, we generate
7950 // thisMBB (instructions are in pairs, except cmpxchg8b)
7951 // ld t1,t2 = [bitinstr.addr]
7952 // newMBB:
7953 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7954 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007955 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007956 // mov ECX, EBX <- t5, t6
7957 // mov EAX, EDX <- t1, t2
7958 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7959 // mov t3, t4 <- EAX, EDX
7960 // bz newMBB
7961 // result in out1, out2
7962 // fallthrough -->nextMBB
7963
7964 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7965 const unsigned LoadOpc = X86::MOV32rm;
7966 const unsigned copyOpc = X86::MOV32rr;
7967 const unsigned NotOpc = X86::NOT32r;
7968 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7969 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7970 MachineFunction::iterator MBBIter = MBB;
7971 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007972
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007973 /// First build the CFG
7974 MachineFunction *F = MBB->getParent();
7975 MachineBasicBlock *thisMBB = MBB;
7976 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7977 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7978 F->insert(MBBIter, newMBB);
7979 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007980
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007981 // Move all successors to thisMBB to nextMBB
7982 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007983
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007984 // Update thisMBB to fall through to newMBB
7985 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007986
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007987 // newMBB jumps to itself and fall through to nextMBB
7988 newMBB->addSuccessor(nextMBB);
7989 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007990
Dale Johannesene4d209d2009-02-03 20:21:25 +00007991 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007992 // Insert instructions into newMBB based on incoming instruction
7993 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007994 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007995 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007996 MachineOperand& dest1Oper = bInstr->getOperand(0);
7997 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007998 MachineOperand* argOpers[2 + X86AddrNumOperands];
7999 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008000 argOpers[i] = &bInstr->getOperand(i+2);
8001
Evan Chengad5b52f2010-01-08 19:14:57 +00008002 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008003 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008004
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008005 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008006 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008007 for (int i=0; i <= lastAddrIndx; ++i)
8008 (*MIB).addOperand(*argOpers[i]);
8009 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008010 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008011 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008012 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008013 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008014 MachineOperand newOp3 = *(argOpers[3]);
8015 if (newOp3.isImm())
8016 newOp3.setImm(newOp3.getImm()+4);
8017 else
8018 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008019 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008020 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008021
8022 // t3/4 are defined later, at the bottom of the loop
8023 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8024 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008025 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008026 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008027 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008028 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8029
Evan Cheng306b4ca2010-01-08 23:41:50 +00008030 // The subsequent operations should be using the destination registers of
8031 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008032 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008033 t1 = F->getRegInfo().createVirtualRegister(RC);
8034 t2 = F->getRegInfo().createVirtualRegister(RC);
8035 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8036 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008037 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008038 t1 = dest1Oper.getReg();
8039 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008040 }
8041
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008042 int valArgIndx = lastAddrIndx + 1;
8043 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008044 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008045 "invalid operand");
8046 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8047 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008048 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008049 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008050 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008051 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008052 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008053 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008054 (*MIB).addOperand(*argOpers[valArgIndx]);
8055 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008056 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008057 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008058 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008059 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008060 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008061 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008062 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008063 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008064 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008065 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008066
Dale Johannesene4d209d2009-02-03 20:21:25 +00008067 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008068 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008069 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008070 MIB.addReg(t2);
8071
Dale Johannesene4d209d2009-02-03 20:21:25 +00008072 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008073 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008074 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008075 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008076
Dale Johannesene4d209d2009-02-03 20:21:25 +00008077 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008078 for (int i=0; i <= lastAddrIndx; ++i)
8079 (*MIB).addOperand(*argOpers[i]);
8080
8081 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008082 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8083 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008084
Dale Johannesene4d209d2009-02-03 20:21:25 +00008085 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008086 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008087 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008088 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008089
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008090 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008091 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008092
8093 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8094 return nextMBB;
8095}
8096
8097// private utility function
8098MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008099X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8100 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008101 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008102 // For the atomic min/max operator, we generate
8103 // thisMBB:
8104 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008105 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008106 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008107 // cmp t1, t2
8108 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008109 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008110 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8111 // bz newMBB
8112 // fallthrough -->nextMBB
8113 //
8114 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8115 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008116 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008117 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008118
Mon P Wang63307c32008-05-05 19:05:59 +00008119 /// First build the CFG
8120 MachineFunction *F = MBB->getParent();
8121 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008122 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8123 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8124 F->insert(MBBIter, newMBB);
8125 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Dan Gohmand6708ea2009-08-15 01:38:56 +00008127 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008128 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008129
Mon P Wang63307c32008-05-05 19:05:59 +00008130 // Update thisMBB to fall through to newMBB
8131 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008132
Mon P Wang63307c32008-05-05 19:05:59 +00008133 // newMBB jumps to newMBB and fall through to nextMBB
8134 newMBB->addSuccessor(nextMBB);
8135 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008136
Dale Johannesene4d209d2009-02-03 20:21:25 +00008137 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008138 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008139 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008140 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008141 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008142 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008143 int numArgs = mInstr->getNumOperands() - 1;
8144 for (int i=0; i < numArgs; ++i)
8145 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008146
Mon P Wang63307c32008-05-05 19:05:59 +00008147 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008148 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8149 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008150
Mon P Wangab3e7472008-05-05 22:56:23 +00008151 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008152 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008153 for (int i=0; i <= lastAddrIndx; ++i)
8154 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008155
Mon P Wang63307c32008-05-05 19:05:59 +00008156 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008157 assert((argOpers[valArgIndx]->isReg() ||
8158 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008159 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008160
8161 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008162 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008163 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008164 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008165 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008166 (*MIB).addOperand(*argOpers[valArgIndx]);
8167
Dale Johannesene4d209d2009-02-03 20:21:25 +00008168 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008169 MIB.addReg(t1);
8170
Dale Johannesene4d209d2009-02-03 20:21:25 +00008171 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008172 MIB.addReg(t1);
8173 MIB.addReg(t2);
8174
8175 // Generate movc
8176 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008177 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008178 MIB.addReg(t2);
8179 MIB.addReg(t1);
8180
8181 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008182 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008183 for (int i=0; i <= lastAddrIndx; ++i)
8184 (*MIB).addOperand(*argOpers[i]);
8185 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008186 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008187 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8188 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008189
Dale Johannesene4d209d2009-02-03 20:21:25 +00008190 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008191 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008192
Mon P Wang63307c32008-05-05 19:05:59 +00008193 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008194 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008195
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008196 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008197 return nextMBB;
8198}
8199
Eric Christopherf83a5de2009-08-27 18:08:16 +00008200// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8201// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008202MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008203X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008204 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008205
8206 MachineFunction *F = BB->getParent();
8207 DebugLoc dl = MI->getDebugLoc();
8208 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8209
8210 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008211 if (memArg)
8212 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8213 else
8214 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008215
8216 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8217
8218 for (unsigned i = 0; i < numArgs; ++i) {
8219 MachineOperand &Op = MI->getOperand(i+1);
8220
8221 if (!(Op.isReg() && Op.isImplicit()))
8222 MIB.addOperand(Op);
8223 }
8224
8225 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8226 .addReg(X86::XMM0);
8227
8228 F->DeleteMachineInstr(MI);
8229
8230 return BB;
8231}
8232
8233MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008234X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8235 MachineInstr *MI,
8236 MachineBasicBlock *MBB) const {
8237 // Emit code to save XMM registers to the stack. The ABI says that the
8238 // number of registers to save is given in %al, so it's theoretically
8239 // possible to do an indirect jump trick to avoid saving all of them,
8240 // however this code takes a simpler approach and just executes all
8241 // of the stores if %al is non-zero. It's less code, and it's probably
8242 // easier on the hardware branch predictor, and stores aren't all that
8243 // expensive anyway.
8244
8245 // Create the new basic blocks. One block contains all the XMM stores,
8246 // and one block is the final destination regardless of whether any
8247 // stores were performed.
8248 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8249 MachineFunction *F = MBB->getParent();
8250 MachineFunction::iterator MBBIter = MBB;
8251 ++MBBIter;
8252 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8253 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8254 F->insert(MBBIter, XMMSaveMBB);
8255 F->insert(MBBIter, EndMBB);
8256
8257 // Set up the CFG.
8258 // Move any original successors of MBB to the end block.
8259 EndMBB->transferSuccessors(MBB);
8260 // The original block will now fall through to the XMM save block.
8261 MBB->addSuccessor(XMMSaveMBB);
8262 // The XMMSaveMBB will fall through to the end block.
8263 XMMSaveMBB->addSuccessor(EndMBB);
8264
8265 // Now add the instructions.
8266 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8267 DebugLoc DL = MI->getDebugLoc();
8268
8269 unsigned CountReg = MI->getOperand(0).getReg();
8270 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8271 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8272
8273 if (!Subtarget->isTargetWin64()) {
8274 // If %al is 0, branch around the XMM save block.
8275 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8276 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8277 MBB->addSuccessor(EndMBB);
8278 }
8279
8280 // In the XMM save block, save all the XMM argument registers.
8281 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8282 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008283 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008284 F->getMachineMemOperand(
8285 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8286 MachineMemOperand::MOStore, Offset,
8287 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008288 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8289 .addFrameIndex(RegSaveFrameIndex)
8290 .addImm(/*Scale=*/1)
8291 .addReg(/*IndexReg=*/0)
8292 .addImm(/*Disp=*/Offset)
8293 .addReg(/*Segment=*/0)
8294 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008295 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008296 }
8297
8298 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8299
8300 return EndMBB;
8301}
Mon P Wang63307c32008-05-05 19:05:59 +00008302
Evan Cheng60c07e12006-07-05 22:17:51 +00008303MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008304X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008305 MachineBasicBlock *BB,
8306 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008307 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8308 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008309
Chris Lattner52600972009-09-02 05:57:00 +00008310 // To "insert" a SELECT_CC instruction, we actually have to insert the
8311 // diamond control-flow pattern. The incoming instruction knows the
8312 // destination vreg to set, the condition code register to branch on, the
8313 // true/false values to select between, and a branch opcode to use.
8314 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8315 MachineFunction::iterator It = BB;
8316 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008317
Chris Lattner52600972009-09-02 05:57:00 +00008318 // thisMBB:
8319 // ...
8320 // TrueVal = ...
8321 // cmpTY ccX, r1, r2
8322 // bCC copy1MBB
8323 // fallthrough --> copy0MBB
8324 MachineBasicBlock *thisMBB = BB;
8325 MachineFunction *F = BB->getParent();
8326 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8327 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8328 unsigned Opc =
8329 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8330 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8331 F->insert(It, copy0MBB);
8332 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008333 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008334 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008335 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008336 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008337 E = BB->succ_end(); I != E; ++I) {
8338 EM->insert(std::make_pair(*I, sinkMBB));
8339 sinkMBB->addSuccessor(*I);
8340 }
8341 // Next, remove all successors of the current block, and add the true
8342 // and fallthrough blocks as its successors.
8343 while (!BB->succ_empty())
8344 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008345 // Add the true and fallthrough blocks as its successors.
8346 BB->addSuccessor(copy0MBB);
8347 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008348
Chris Lattner52600972009-09-02 05:57:00 +00008349 // copy0MBB:
8350 // %FalseValue = ...
8351 // # fallthrough to sinkMBB
8352 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008353
Chris Lattner52600972009-09-02 05:57:00 +00008354 // Update machine-CFG edges
8355 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008356
Chris Lattner52600972009-09-02 05:57:00 +00008357 // sinkMBB:
8358 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8359 // ...
8360 BB = sinkMBB;
8361 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8362 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8363 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8364
8365 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8366 return BB;
8367}
8368
8369
8370MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008371X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008372 MachineBasicBlock *BB,
8373 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008374 switch (MI->getOpcode()) {
8375 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008376 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008377 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008378 case X86::CMOV_FR32:
8379 case X86::CMOV_FR64:
8380 case X86::CMOV_V4F32:
8381 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008382 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008383 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008384
Dale Johannesen849f2142007-07-03 00:53:03 +00008385 case X86::FP32_TO_INT16_IN_MEM:
8386 case X86::FP32_TO_INT32_IN_MEM:
8387 case X86::FP32_TO_INT64_IN_MEM:
8388 case X86::FP64_TO_INT16_IN_MEM:
8389 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008390 case X86::FP64_TO_INT64_IN_MEM:
8391 case X86::FP80_TO_INT16_IN_MEM:
8392 case X86::FP80_TO_INT32_IN_MEM:
8393 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008394 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8395 DebugLoc DL = MI->getDebugLoc();
8396
Evan Cheng60c07e12006-07-05 22:17:51 +00008397 // Change the floating point control register to use "round towards zero"
8398 // mode when truncating to an integer value.
8399 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008400 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008401 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008402
8403 // Load the old value of the high byte of the control word...
8404 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008405 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008406 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008407 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008408
8409 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008410 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008411 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008412
8413 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008414 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008415
8416 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008417 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008418 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008419
8420 // Get the X86 opcode to use.
8421 unsigned Opc;
8422 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008423 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008424 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8425 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8426 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8427 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8428 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8429 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008430 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8431 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8432 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008433 }
8434
8435 X86AddressMode AM;
8436 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008437 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008438 AM.BaseType = X86AddressMode::RegBase;
8439 AM.Base.Reg = Op.getReg();
8440 } else {
8441 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008442 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008443 }
8444 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008445 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008446 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008447 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008448 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008449 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008450 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008451 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008452 AM.GV = Op.getGlobal();
8453 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008454 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008455 }
Chris Lattner52600972009-09-02 05:57:00 +00008456 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008457 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008458
8459 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008460 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008461
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008462 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008463 return BB;
8464 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008465 // String/text processing lowering.
8466 case X86::PCMPISTRM128REG:
8467 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8468 case X86::PCMPISTRM128MEM:
8469 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8470 case X86::PCMPESTRM128REG:
8471 return EmitPCMP(MI, BB, 5, false /* in mem */);
8472 case X86::PCMPESTRM128MEM:
8473 return EmitPCMP(MI, BB, 5, true /* in mem */);
8474
8475 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008476 case X86::ATOMAND32:
8477 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008478 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008479 X86::LCMPXCHG32, X86::MOV32rr,
8480 X86::NOT32r, X86::EAX,
8481 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008482 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008483 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8484 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008485 X86::LCMPXCHG32, X86::MOV32rr,
8486 X86::NOT32r, X86::EAX,
8487 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008488 case X86::ATOMXOR32:
8489 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008490 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008491 X86::LCMPXCHG32, X86::MOV32rr,
8492 X86::NOT32r, X86::EAX,
8493 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008494 case X86::ATOMNAND32:
8495 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008496 X86::AND32ri, X86::MOV32rm,
8497 X86::LCMPXCHG32, X86::MOV32rr,
8498 X86::NOT32r, X86::EAX,
8499 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008500 case X86::ATOMMIN32:
8501 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8502 case X86::ATOMMAX32:
8503 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8504 case X86::ATOMUMIN32:
8505 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8506 case X86::ATOMUMAX32:
8507 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008508
8509 case X86::ATOMAND16:
8510 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8511 X86::AND16ri, X86::MOV16rm,
8512 X86::LCMPXCHG16, X86::MOV16rr,
8513 X86::NOT16r, X86::AX,
8514 X86::GR16RegisterClass);
8515 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008516 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008517 X86::OR16ri, X86::MOV16rm,
8518 X86::LCMPXCHG16, X86::MOV16rr,
8519 X86::NOT16r, X86::AX,
8520 X86::GR16RegisterClass);
8521 case X86::ATOMXOR16:
8522 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8523 X86::XOR16ri, X86::MOV16rm,
8524 X86::LCMPXCHG16, X86::MOV16rr,
8525 X86::NOT16r, X86::AX,
8526 X86::GR16RegisterClass);
8527 case X86::ATOMNAND16:
8528 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8529 X86::AND16ri, X86::MOV16rm,
8530 X86::LCMPXCHG16, X86::MOV16rr,
8531 X86::NOT16r, X86::AX,
8532 X86::GR16RegisterClass, true);
8533 case X86::ATOMMIN16:
8534 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8535 case X86::ATOMMAX16:
8536 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8537 case X86::ATOMUMIN16:
8538 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8539 case X86::ATOMUMAX16:
8540 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8541
8542 case X86::ATOMAND8:
8543 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8544 X86::AND8ri, X86::MOV8rm,
8545 X86::LCMPXCHG8, X86::MOV8rr,
8546 X86::NOT8r, X86::AL,
8547 X86::GR8RegisterClass);
8548 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008549 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008550 X86::OR8ri, X86::MOV8rm,
8551 X86::LCMPXCHG8, X86::MOV8rr,
8552 X86::NOT8r, X86::AL,
8553 X86::GR8RegisterClass);
8554 case X86::ATOMXOR8:
8555 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8556 X86::XOR8ri, X86::MOV8rm,
8557 X86::LCMPXCHG8, X86::MOV8rr,
8558 X86::NOT8r, X86::AL,
8559 X86::GR8RegisterClass);
8560 case X86::ATOMNAND8:
8561 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8562 X86::AND8ri, X86::MOV8rm,
8563 X86::LCMPXCHG8, X86::MOV8rr,
8564 X86::NOT8r, X86::AL,
8565 X86::GR8RegisterClass, true);
8566 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008567 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008568 case X86::ATOMAND64:
8569 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008570 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008571 X86::LCMPXCHG64, X86::MOV64rr,
8572 X86::NOT64r, X86::RAX,
8573 X86::GR64RegisterClass);
8574 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008575 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8576 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008577 X86::LCMPXCHG64, X86::MOV64rr,
8578 X86::NOT64r, X86::RAX,
8579 X86::GR64RegisterClass);
8580 case X86::ATOMXOR64:
8581 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008582 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008583 X86::LCMPXCHG64, X86::MOV64rr,
8584 X86::NOT64r, X86::RAX,
8585 X86::GR64RegisterClass);
8586 case X86::ATOMNAND64:
8587 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8588 X86::AND64ri32, X86::MOV64rm,
8589 X86::LCMPXCHG64, X86::MOV64rr,
8590 X86::NOT64r, X86::RAX,
8591 X86::GR64RegisterClass, true);
8592 case X86::ATOMMIN64:
8593 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8594 case X86::ATOMMAX64:
8595 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8596 case X86::ATOMUMIN64:
8597 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8598 case X86::ATOMUMAX64:
8599 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008600
8601 // This group does 64-bit operations on a 32-bit host.
8602 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008603 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008604 X86::AND32rr, X86::AND32rr,
8605 X86::AND32ri, X86::AND32ri,
8606 false);
8607 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008608 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008609 X86::OR32rr, X86::OR32rr,
8610 X86::OR32ri, X86::OR32ri,
8611 false);
8612 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008613 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008614 X86::XOR32rr, X86::XOR32rr,
8615 X86::XOR32ri, X86::XOR32ri,
8616 false);
8617 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008618 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008619 X86::AND32rr, X86::AND32rr,
8620 X86::AND32ri, X86::AND32ri,
8621 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008622 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008623 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008624 X86::ADD32rr, X86::ADC32rr,
8625 X86::ADD32ri, X86::ADC32ri,
8626 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008627 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008628 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008629 X86::SUB32rr, X86::SBB32rr,
8630 X86::SUB32ri, X86::SBB32ri,
8631 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008632 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008633 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008634 X86::MOV32rr, X86::MOV32rr,
8635 X86::MOV32ri, X86::MOV32ri,
8636 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008637 case X86::VASTART_SAVE_XMM_REGS:
8638 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008639 }
8640}
8641
8642//===----------------------------------------------------------------------===//
8643// X86 Optimization Hooks
8644//===----------------------------------------------------------------------===//
8645
Dan Gohman475871a2008-07-27 21:46:04 +00008646void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008647 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008648 APInt &KnownZero,
8649 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008650 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008651 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008652 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008653 assert((Opc >= ISD::BUILTIN_OP_END ||
8654 Opc == ISD::INTRINSIC_WO_CHAIN ||
8655 Opc == ISD::INTRINSIC_W_CHAIN ||
8656 Opc == ISD::INTRINSIC_VOID) &&
8657 "Should use MaskedValueIsZero if you don't know whether Op"
8658 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008659
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008660 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008661 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008662 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008663 case X86ISD::ADD:
8664 case X86ISD::SUB:
8665 case X86ISD::SMUL:
8666 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008667 case X86ISD::INC:
8668 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008669 case X86ISD::OR:
8670 case X86ISD::XOR:
8671 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008672 // These nodes' second result is a boolean.
8673 if (Op.getResNo() == 0)
8674 break;
8675 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008676 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008677 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8678 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008679 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008680 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008681}
Chris Lattner259e97c2006-01-31 19:43:35 +00008682
Evan Cheng206ee9d2006-07-07 08:33:52 +00008683/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008684/// node is a GlobalAddress + offset.
8685bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8686 GlobalValue* &GA, int64_t &Offset) const{
8687 if (N->getOpcode() == X86ISD::Wrapper) {
8688 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008689 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008690 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008691 return true;
8692 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008693 }
Evan Chengad4196b2008-05-12 19:56:52 +00008694 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008695}
8696
Nate Begeman9008ca62009-04-27 18:41:29 +00008697static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008698 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008699 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008700 SelectionDAG &DAG, MachineFrameInfo *MFI,
8701 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008702 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008703 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008704 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008705 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008706 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008707 return false;
8708 continue;
8709 }
8710
Dan Gohman475871a2008-07-27 21:46:04 +00008711 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008712 if (!Elt.getNode() ||
8713 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008714 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008715 if (!LDBase) {
8716 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008717 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008718 LDBase = cast<LoadSDNode>(Elt.getNode());
8719 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008720 continue;
8721 }
8722 if (Elt.getOpcode() == ISD::UNDEF)
8723 continue;
8724
Nate Begemanabc01992009-06-05 21:37:30 +00008725 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008726 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008727 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008728 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008729 }
8730 return true;
8731}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008732
8733/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8734/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8735/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008736/// order. In the case of v2i64, it will see if it can rewrite the
8737/// shuffle to be an appropriate build vector so it can take advantage of
8738// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008739static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008740 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008741 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008742 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008743 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008744 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8745 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008746
Eli Friedman7a5e5552009-06-07 06:52:44 +00008747 if (VT.getSizeInBits() != 128)
8748 return SDValue();
8749
Mon P Wang1e955802009-04-03 02:43:30 +00008750 // Try to combine a vector_shuffle into a 128-bit load.
8751 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008752 LoadSDNode *LD = NULL;
8753 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008754 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008755 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008756 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008757
Eli Friedman7a5e5552009-06-07 06:52:44 +00008758 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008759 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008760 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8761 LD->getSrcValue(), LD->getSrcValueOffset(),
8762 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008763 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008764 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008765 LD->isVolatile(), LD->getAlignment());
8766 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008767 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008768 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8769 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008770 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8771 }
8772 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008773}
Evan Chengd880b972008-05-09 21:53:03 +00008774
Chris Lattner83e6c992006-10-04 06:57:07 +00008775/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008776static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008777 const X86Subtarget *Subtarget) {
8778 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008779 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008780 // Get the LHS/RHS of the select.
8781 SDValue LHS = N->getOperand(1);
8782 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008783
Dan Gohman670e5392009-09-21 18:03:22 +00008784 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8785 // instructions have the peculiarity that if either operand is a NaN,
8786 // they chose what we call the RHS operand (and as such are not symmetric).
8787 // It happens that this matches the semantics of the common C idiom
8788 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008789 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008790 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008791 Cond.getOpcode() == ISD::SETCC) {
8792 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008793
Chris Lattner47b4ce82009-03-11 05:48:52 +00008794 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008795 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008796 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8797 switch (CC) {
8798 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008799 case ISD::SETULT:
8800 // This can be a min if we can prove that at least one of the operands
8801 // is not a nan.
8802 if (!FiniteOnlyFPMath()) {
8803 if (DAG.isKnownNeverNaN(RHS)) {
8804 // Put the potential NaN in the RHS so that SSE will preserve it.
8805 std::swap(LHS, RHS);
8806 } else if (!DAG.isKnownNeverNaN(LHS))
8807 break;
8808 }
8809 Opcode = X86ISD::FMIN;
8810 break;
8811 case ISD::SETOLE:
8812 // This can be a min if we can prove that at least one of the operands
8813 // is not a nan.
8814 if (!FiniteOnlyFPMath()) {
8815 if (DAG.isKnownNeverNaN(LHS)) {
8816 // Put the potential NaN in the RHS so that SSE will preserve it.
8817 std::swap(LHS, RHS);
8818 } else if (!DAG.isKnownNeverNaN(RHS))
8819 break;
8820 }
8821 Opcode = X86ISD::FMIN;
8822 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008823 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008824 // This can be a min, but if either operand is a NaN we need it to
8825 // preserve the original LHS.
8826 std::swap(LHS, RHS);
8827 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008828 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008829 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008830 Opcode = X86ISD::FMIN;
8831 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008832
Dan Gohman670e5392009-09-21 18:03:22 +00008833 case ISD::SETOGE:
8834 // This can be a max if we can prove that at least one of the operands
8835 // is not a nan.
8836 if (!FiniteOnlyFPMath()) {
8837 if (DAG.isKnownNeverNaN(LHS)) {
8838 // Put the potential NaN in the RHS so that SSE will preserve it.
8839 std::swap(LHS, RHS);
8840 } else if (!DAG.isKnownNeverNaN(RHS))
8841 break;
8842 }
8843 Opcode = X86ISD::FMAX;
8844 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008845 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008846 // This can be a max if we can prove that at least one of the operands
8847 // is not a nan.
8848 if (!FiniteOnlyFPMath()) {
8849 if (DAG.isKnownNeverNaN(RHS)) {
8850 // Put the potential NaN in the RHS so that SSE will preserve it.
8851 std::swap(LHS, RHS);
8852 } else if (!DAG.isKnownNeverNaN(LHS))
8853 break;
8854 }
8855 Opcode = X86ISD::FMAX;
8856 break;
8857 case ISD::SETUGE:
8858 // This can be a max, but if either operand is a NaN we need it to
8859 // preserve the original LHS.
8860 std::swap(LHS, RHS);
8861 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008862 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008863 case ISD::SETGE:
8864 Opcode = X86ISD::FMAX;
8865 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008866 }
Dan Gohman670e5392009-09-21 18:03:22 +00008867 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008868 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8869 switch (CC) {
8870 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008871 case ISD::SETOGE:
8872 // This can be a min if we can prove that at least one of the operands
8873 // is not a nan.
8874 if (!FiniteOnlyFPMath()) {
8875 if (DAG.isKnownNeverNaN(RHS)) {
8876 // Put the potential NaN in the RHS so that SSE will preserve it.
8877 std::swap(LHS, RHS);
8878 } else if (!DAG.isKnownNeverNaN(LHS))
8879 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008880 }
Dan Gohman670e5392009-09-21 18:03:22 +00008881 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008882 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008883 case ISD::SETUGT:
8884 // This can be a min if we can prove that at least one of the operands
8885 // is not a nan.
8886 if (!FiniteOnlyFPMath()) {
8887 if (DAG.isKnownNeverNaN(LHS)) {
8888 // Put the potential NaN in the RHS so that SSE will preserve it.
8889 std::swap(LHS, RHS);
8890 } else if (!DAG.isKnownNeverNaN(RHS))
8891 break;
8892 }
8893 Opcode = X86ISD::FMIN;
8894 break;
8895 case ISD::SETUGE:
8896 // This can be a min, but if either operand is a NaN we need it to
8897 // preserve the original LHS.
8898 std::swap(LHS, RHS);
8899 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008900 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008901 case ISD::SETGE:
8902 Opcode = X86ISD::FMIN;
8903 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008904
Dan Gohman670e5392009-09-21 18:03:22 +00008905 case ISD::SETULT:
8906 // This can be a max if we can prove that at least one of the operands
8907 // is not a nan.
8908 if (!FiniteOnlyFPMath()) {
8909 if (DAG.isKnownNeverNaN(LHS)) {
8910 // Put the potential NaN in the RHS so that SSE will preserve it.
8911 std::swap(LHS, RHS);
8912 } else if (!DAG.isKnownNeverNaN(RHS))
8913 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008914 }
Dan Gohman670e5392009-09-21 18:03:22 +00008915 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008916 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008917 case ISD::SETOLE:
8918 // This can be a max if we can prove that at least one of the operands
8919 // is not a nan.
8920 if (!FiniteOnlyFPMath()) {
8921 if (DAG.isKnownNeverNaN(RHS)) {
8922 // Put the potential NaN in the RHS so that SSE will preserve it.
8923 std::swap(LHS, RHS);
8924 } else if (!DAG.isKnownNeverNaN(LHS))
8925 break;
8926 }
8927 Opcode = X86ISD::FMAX;
8928 break;
8929 case ISD::SETULE:
8930 // This can be a max, but if either operand is a NaN we need it to
8931 // preserve the original LHS.
8932 std::swap(LHS, RHS);
8933 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008934 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008935 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008936 Opcode = X86ISD::FMAX;
8937 break;
8938 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008939 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008940
Chris Lattner47b4ce82009-03-11 05:48:52 +00008941 if (Opcode)
8942 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008943 }
Eric Christopherfd179292009-08-27 18:07:15 +00008944
Chris Lattnerd1980a52009-03-12 06:52:53 +00008945 // If this is a select between two integer constants, try to do some
8946 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008947 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8948 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008949 // Don't do this for crazy integer types.
8950 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8951 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008952 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008953 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008954
Chris Lattnercee56e72009-03-13 05:53:31 +00008955 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008956 // Efficiently invertible.
8957 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8958 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8959 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8960 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008961 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008962 }
Eric Christopherfd179292009-08-27 18:07:15 +00008963
Chris Lattnerd1980a52009-03-12 06:52:53 +00008964 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008965 if (FalseC->getAPIntValue() == 0 &&
8966 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008967 if (NeedsCondInvert) // Invert the condition if needed.
8968 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8969 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008970
Chris Lattnerd1980a52009-03-12 06:52:53 +00008971 // Zero extend the condition if needed.
8972 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008973
Chris Lattnercee56e72009-03-13 05:53:31 +00008974 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008975 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008976 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008977 }
Eric Christopherfd179292009-08-27 18:07:15 +00008978
Chris Lattner97a29a52009-03-13 05:22:11 +00008979 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008980 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008981 if (NeedsCondInvert) // Invert the condition if needed.
8982 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8983 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008984
Chris Lattner97a29a52009-03-13 05:22:11 +00008985 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008986 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8987 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008988 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008989 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008990 }
Eric Christopherfd179292009-08-27 18:07:15 +00008991
Chris Lattnercee56e72009-03-13 05:53:31 +00008992 // Optimize cases that will turn into an LEA instruction. This requires
8993 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008994 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008995 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008996 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008997
Chris Lattnercee56e72009-03-13 05:53:31 +00008998 bool isFastMultiplier = false;
8999 if (Diff < 10) {
9000 switch ((unsigned char)Diff) {
9001 default: break;
9002 case 1: // result = add base, cond
9003 case 2: // result = lea base( , cond*2)
9004 case 3: // result = lea base(cond, cond*2)
9005 case 4: // result = lea base( , cond*4)
9006 case 5: // result = lea base(cond, cond*4)
9007 case 8: // result = lea base( , cond*8)
9008 case 9: // result = lea base(cond, cond*8)
9009 isFastMultiplier = true;
9010 break;
9011 }
9012 }
Eric Christopherfd179292009-08-27 18:07:15 +00009013
Chris Lattnercee56e72009-03-13 05:53:31 +00009014 if (isFastMultiplier) {
9015 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9016 if (NeedsCondInvert) // Invert the condition if needed.
9017 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9018 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009019
Chris Lattnercee56e72009-03-13 05:53:31 +00009020 // Zero extend the condition if needed.
9021 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9022 Cond);
9023 // Scale the condition by the difference.
9024 if (Diff != 1)
9025 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9026 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009027
Chris Lattnercee56e72009-03-13 05:53:31 +00009028 // Add the base if non-zero.
9029 if (FalseC->getAPIntValue() != 0)
9030 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9031 SDValue(FalseC, 0));
9032 return Cond;
9033 }
Eric Christopherfd179292009-08-27 18:07:15 +00009034 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009035 }
9036 }
Eric Christopherfd179292009-08-27 18:07:15 +00009037
Dan Gohman475871a2008-07-27 21:46:04 +00009038 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009039}
9040
Chris Lattnerd1980a52009-03-12 06:52:53 +00009041/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9042static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9043 TargetLowering::DAGCombinerInfo &DCI) {
9044 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009045
Chris Lattnerd1980a52009-03-12 06:52:53 +00009046 // If the flag operand isn't dead, don't touch this CMOV.
9047 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9048 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009049
Chris Lattnerd1980a52009-03-12 06:52:53 +00009050 // If this is a select between two integer constants, try to do some
9051 // optimizations. Note that the operands are ordered the opposite of SELECT
9052 // operands.
9053 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9054 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9055 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9056 // larger than FalseC (the false value).
9057 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009058
Chris Lattnerd1980a52009-03-12 06:52:53 +00009059 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9060 CC = X86::GetOppositeBranchCondition(CC);
9061 std::swap(TrueC, FalseC);
9062 }
Eric Christopherfd179292009-08-27 18:07:15 +00009063
Chris Lattnerd1980a52009-03-12 06:52:53 +00009064 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009065 // This is efficient for any integer data type (including i8/i16) and
9066 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009067 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9068 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009069 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9070 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009071
Chris Lattnerd1980a52009-03-12 06:52:53 +00009072 // Zero extend the condition if needed.
9073 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009074
Chris Lattnerd1980a52009-03-12 06:52:53 +00009075 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9076 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009077 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009078 if (N->getNumValues() == 2) // Dead flag value?
9079 return DCI.CombineTo(N, Cond, SDValue());
9080 return Cond;
9081 }
Eric Christopherfd179292009-08-27 18:07:15 +00009082
Chris Lattnercee56e72009-03-13 05:53:31 +00009083 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9084 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009085 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9086 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009087 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9088 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009089
Chris Lattner97a29a52009-03-13 05:22:11 +00009090 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009091 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9092 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009093 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9094 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009095
Chris Lattner97a29a52009-03-13 05:22:11 +00009096 if (N->getNumValues() == 2) // Dead flag value?
9097 return DCI.CombineTo(N, Cond, SDValue());
9098 return Cond;
9099 }
Eric Christopherfd179292009-08-27 18:07:15 +00009100
Chris Lattnercee56e72009-03-13 05:53:31 +00009101 // Optimize cases that will turn into an LEA instruction. This requires
9102 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009103 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009104 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009105 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009106
Chris Lattnercee56e72009-03-13 05:53:31 +00009107 bool isFastMultiplier = false;
9108 if (Diff < 10) {
9109 switch ((unsigned char)Diff) {
9110 default: break;
9111 case 1: // result = add base, cond
9112 case 2: // result = lea base( , cond*2)
9113 case 3: // result = lea base(cond, cond*2)
9114 case 4: // result = lea base( , cond*4)
9115 case 5: // result = lea base(cond, cond*4)
9116 case 8: // result = lea base( , cond*8)
9117 case 9: // result = lea base(cond, cond*8)
9118 isFastMultiplier = true;
9119 break;
9120 }
9121 }
Eric Christopherfd179292009-08-27 18:07:15 +00009122
Chris Lattnercee56e72009-03-13 05:53:31 +00009123 if (isFastMultiplier) {
9124 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9125 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009126 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9127 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009128 // Zero extend the condition if needed.
9129 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9130 Cond);
9131 // Scale the condition by the difference.
9132 if (Diff != 1)
9133 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9134 DAG.getConstant(Diff, Cond.getValueType()));
9135
9136 // Add the base if non-zero.
9137 if (FalseC->getAPIntValue() != 0)
9138 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9139 SDValue(FalseC, 0));
9140 if (N->getNumValues() == 2) // Dead flag value?
9141 return DCI.CombineTo(N, Cond, SDValue());
9142 return Cond;
9143 }
Eric Christopherfd179292009-08-27 18:07:15 +00009144 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009145 }
9146 }
9147 return SDValue();
9148}
9149
9150
Evan Cheng0b0cd912009-03-28 05:57:29 +00009151/// PerformMulCombine - Optimize a single multiply with constant into two
9152/// in order to implement it with two cheaper instructions, e.g.
9153/// LEA + SHL, LEA + LEA.
9154static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9155 TargetLowering::DAGCombinerInfo &DCI) {
9156 if (DAG.getMachineFunction().
9157 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9158 return SDValue();
9159
9160 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9161 return SDValue();
9162
Owen Andersone50ed302009-08-10 22:56:29 +00009163 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009164 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009165 return SDValue();
9166
9167 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9168 if (!C)
9169 return SDValue();
9170 uint64_t MulAmt = C->getZExtValue();
9171 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9172 return SDValue();
9173
9174 uint64_t MulAmt1 = 0;
9175 uint64_t MulAmt2 = 0;
9176 if ((MulAmt % 9) == 0) {
9177 MulAmt1 = 9;
9178 MulAmt2 = MulAmt / 9;
9179 } else if ((MulAmt % 5) == 0) {
9180 MulAmt1 = 5;
9181 MulAmt2 = MulAmt / 5;
9182 } else if ((MulAmt % 3) == 0) {
9183 MulAmt1 = 3;
9184 MulAmt2 = MulAmt / 3;
9185 }
9186 if (MulAmt2 &&
9187 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9188 DebugLoc DL = N->getDebugLoc();
9189
9190 if (isPowerOf2_64(MulAmt2) &&
9191 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9192 // If second multiplifer is pow2, issue it first. We want the multiply by
9193 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9194 // is an add.
9195 std::swap(MulAmt1, MulAmt2);
9196
9197 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009198 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009199 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009200 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009201 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009202 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009203 DAG.getConstant(MulAmt1, VT));
9204
Eric Christopherfd179292009-08-27 18:07:15 +00009205 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009206 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009207 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009208 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009209 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009210 DAG.getConstant(MulAmt2, VT));
9211
9212 // Do not add new nodes to DAG combiner worklist.
9213 DCI.CombineTo(N, NewMul, false);
9214 }
9215 return SDValue();
9216}
9217
Evan Chengad9c0a32009-12-15 00:53:42 +00009218static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9219 SDValue N0 = N->getOperand(0);
9220 SDValue N1 = N->getOperand(1);
9221 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9222 EVT VT = N0.getValueType();
9223
9224 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9225 // since the result of setcc_c is all zero's or all ones.
9226 if (N1C && N0.getOpcode() == ISD::AND &&
9227 N0.getOperand(1).getOpcode() == ISD::Constant) {
9228 SDValue N00 = N0.getOperand(0);
9229 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9230 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9231 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9232 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9233 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9234 APInt ShAmt = N1C->getAPIntValue();
9235 Mask = Mask.shl(ShAmt);
9236 if (Mask != 0)
9237 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9238 N00, DAG.getConstant(Mask, VT));
9239 }
9240 }
9241
9242 return SDValue();
9243}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009244
Nate Begeman740ab032009-01-26 00:52:55 +00009245/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9246/// when possible.
9247static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9248 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009249 EVT VT = N->getValueType(0);
9250 if (!VT.isVector() && VT.isInteger() &&
9251 N->getOpcode() == ISD::SHL)
9252 return PerformSHLCombine(N, DAG);
9253
Nate Begeman740ab032009-01-26 00:52:55 +00009254 // On X86 with SSE2 support, we can transform this to a vector shift if
9255 // all elements are shifted by the same amount. We can't do this in legalize
9256 // because the a constant vector is typically transformed to a constant pool
9257 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009258 if (!Subtarget->hasSSE2())
9259 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009260
Owen Anderson825b72b2009-08-11 20:47:22 +00009261 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009262 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009263
Mon P Wang3becd092009-01-28 08:12:05 +00009264 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009265 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009266 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009267 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009268 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9269 unsigned NumElts = VT.getVectorNumElements();
9270 unsigned i = 0;
9271 for (; i != NumElts; ++i) {
9272 SDValue Arg = ShAmtOp.getOperand(i);
9273 if (Arg.getOpcode() == ISD::UNDEF) continue;
9274 BaseShAmt = Arg;
9275 break;
9276 }
9277 for (; i != NumElts; ++i) {
9278 SDValue Arg = ShAmtOp.getOperand(i);
9279 if (Arg.getOpcode() == ISD::UNDEF) continue;
9280 if (Arg != BaseShAmt) {
9281 return SDValue();
9282 }
9283 }
9284 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009285 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009286 SDValue InVec = ShAmtOp.getOperand(0);
9287 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9288 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9289 unsigned i = 0;
9290 for (; i != NumElts; ++i) {
9291 SDValue Arg = InVec.getOperand(i);
9292 if (Arg.getOpcode() == ISD::UNDEF) continue;
9293 BaseShAmt = Arg;
9294 break;
9295 }
9296 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9297 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9298 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9299 if (C->getZExtValue() == SplatIdx)
9300 BaseShAmt = InVec.getOperand(1);
9301 }
9302 }
9303 if (BaseShAmt.getNode() == 0)
9304 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9305 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009306 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009307 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009308
Mon P Wangefa42202009-09-03 19:56:25 +00009309 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009310 if (EltVT.bitsGT(MVT::i32))
9311 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9312 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009313 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009314
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009315 // The shift amount is identical so we can do a vector shift.
9316 SDValue ValOp = N->getOperand(0);
9317 switch (N->getOpcode()) {
9318 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009319 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009320 break;
9321 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009322 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009323 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009324 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009325 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009326 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009327 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009328 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009329 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009330 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009331 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009332 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009333 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009334 break;
9335 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009336 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009337 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009338 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009339 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009340 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009341 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009342 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009343 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009344 break;
9345 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009346 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009347 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009348 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009349 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009350 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009351 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009352 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009353 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009354 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009355 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009356 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009357 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009358 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009359 }
9360 return SDValue();
9361}
9362
Evan Cheng760d1942010-01-04 21:22:48 +00009363static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9364 const X86Subtarget *Subtarget) {
9365 EVT VT = N->getValueType(0);
9366 if (VT != MVT::i64 || !Subtarget->is64Bit())
9367 return SDValue();
9368
9369 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9370 SDValue N0 = N->getOperand(0);
9371 SDValue N1 = N->getOperand(1);
9372 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9373 std::swap(N0, N1);
9374 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9375 return SDValue();
9376
9377 SDValue ShAmt0 = N0.getOperand(1);
9378 if (ShAmt0.getValueType() != MVT::i8)
9379 return SDValue();
9380 SDValue ShAmt1 = N1.getOperand(1);
9381 if (ShAmt1.getValueType() != MVT::i8)
9382 return SDValue();
9383 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9384 ShAmt0 = ShAmt0.getOperand(0);
9385 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9386 ShAmt1 = ShAmt1.getOperand(0);
9387
9388 DebugLoc DL = N->getDebugLoc();
9389 unsigned Opc = X86ISD::SHLD;
9390 SDValue Op0 = N0.getOperand(0);
9391 SDValue Op1 = N1.getOperand(0);
9392 if (ShAmt0.getOpcode() == ISD::SUB) {
9393 Opc = X86ISD::SHRD;
9394 std::swap(Op0, Op1);
9395 std::swap(ShAmt0, ShAmt1);
9396 }
9397
9398 if (ShAmt1.getOpcode() == ISD::SUB) {
9399 SDValue Sum = ShAmt1.getOperand(0);
9400 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9401 if (SumC->getSExtValue() == 64 &&
9402 ShAmt1.getOperand(1) == ShAmt0)
9403 return DAG.getNode(Opc, DL, VT,
9404 Op0, Op1,
9405 DAG.getNode(ISD::TRUNCATE, DL,
9406 MVT::i8, ShAmt0));
9407 }
9408 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9409 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9410 if (ShAmt0C &&
9411 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9412 return DAG.getNode(Opc, DL, VT,
9413 N0.getOperand(0), N1.getOperand(0),
9414 DAG.getNode(ISD::TRUNCATE, DL,
9415 MVT::i8, ShAmt0));
9416 }
9417
9418 return SDValue();
9419}
9420
Chris Lattner149a4e52008-02-22 02:09:43 +00009421/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009422static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009423 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009424 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9425 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009426 // A preferable solution to the general problem is to figure out the right
9427 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009428
9429 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009430 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009431 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009432 if (VT.getSizeInBits() != 64)
9433 return SDValue();
9434
Devang Patel578efa92009-06-05 21:57:13 +00009435 const Function *F = DAG.getMachineFunction().getFunction();
9436 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009437 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009438 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009439 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009440 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009441 isa<LoadSDNode>(St->getValue()) &&
9442 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9443 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009444 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009445 LoadSDNode *Ld = 0;
9446 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009447 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009448 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009449 // Must be a store of a load. We currently handle two cases: the load
9450 // is a direct child, and it's under an intervening TokenFactor. It is
9451 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009452 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009453 Ld = cast<LoadSDNode>(St->getChain());
9454 else if (St->getValue().hasOneUse() &&
9455 ChainVal->getOpcode() == ISD::TokenFactor) {
9456 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009457 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009458 TokenFactorIndex = i;
9459 Ld = cast<LoadSDNode>(St->getValue());
9460 } else
9461 Ops.push_back(ChainVal->getOperand(i));
9462 }
9463 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009464
Evan Cheng536e6672009-03-12 05:59:15 +00009465 if (!Ld || !ISD::isNormalLoad(Ld))
9466 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009467
Evan Cheng536e6672009-03-12 05:59:15 +00009468 // If this is not the MMX case, i.e. we are just turning i64 load/store
9469 // into f64 load/store, avoid the transformation if there are multiple
9470 // uses of the loaded value.
9471 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9472 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009473
Evan Cheng536e6672009-03-12 05:59:15 +00009474 DebugLoc LdDL = Ld->getDebugLoc();
9475 DebugLoc StDL = N->getDebugLoc();
9476 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9477 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9478 // pair instead.
9479 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009480 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009481 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9482 Ld->getBasePtr(), Ld->getSrcValue(),
9483 Ld->getSrcValueOffset(), Ld->isVolatile(),
9484 Ld->getAlignment());
9485 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009486 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009487 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009488 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009489 Ops.size());
9490 }
Evan Cheng536e6672009-03-12 05:59:15 +00009491 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009492 St->getSrcValue(), St->getSrcValueOffset(),
9493 St->isVolatile(), St->getAlignment());
9494 }
Evan Cheng536e6672009-03-12 05:59:15 +00009495
9496 // Otherwise, lower to two pairs of 32-bit loads / stores.
9497 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009498 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9499 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009500
Owen Anderson825b72b2009-08-11 20:47:22 +00009501 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009502 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9503 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009504 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009505 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9506 Ld->isVolatile(),
9507 MinAlign(Ld->getAlignment(), 4));
9508
9509 SDValue NewChain = LoLd.getValue(1);
9510 if (TokenFactorIndex != -1) {
9511 Ops.push_back(LoLd);
9512 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009513 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009514 Ops.size());
9515 }
9516
9517 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009518 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9519 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009520
9521 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9522 St->getSrcValue(), St->getSrcValueOffset(),
9523 St->isVolatile(), St->getAlignment());
9524 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9525 St->getSrcValue(),
9526 St->getSrcValueOffset() + 4,
9527 St->isVolatile(),
9528 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009530 }
Dan Gohman475871a2008-07-27 21:46:04 +00009531 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009532}
9533
Chris Lattner6cf73262008-01-25 06:14:17 +00009534/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9535/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009536static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009537 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9538 // F[X]OR(0.0, x) -> x
9539 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009540 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9541 if (C->getValueAPF().isPosZero())
9542 return N->getOperand(1);
9543 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9544 if (C->getValueAPF().isPosZero())
9545 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009546 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009547}
9548
9549/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009550static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009551 // FAND(0.0, x) -> 0.0
9552 // FAND(x, 0.0) -> 0.0
9553 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9554 if (C->getValueAPF().isPosZero())
9555 return N->getOperand(0);
9556 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9557 if (C->getValueAPF().isPosZero())
9558 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009559 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009560}
9561
Dan Gohmane5af2d32009-01-29 01:59:02 +00009562static SDValue PerformBTCombine(SDNode *N,
9563 SelectionDAG &DAG,
9564 TargetLowering::DAGCombinerInfo &DCI) {
9565 // BT ignores high bits in the bit index operand.
9566 SDValue Op1 = N->getOperand(1);
9567 if (Op1.hasOneUse()) {
9568 unsigned BitWidth = Op1.getValueSizeInBits();
9569 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9570 APInt KnownZero, KnownOne;
9571 TargetLowering::TargetLoweringOpt TLO(DAG);
9572 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9573 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9574 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9575 DCI.CommitTargetLoweringOpt(TLO);
9576 }
9577 return SDValue();
9578}
Chris Lattner83e6c992006-10-04 06:57:07 +00009579
Eli Friedman7a5e5552009-06-07 06:52:44 +00009580static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9581 SDValue Op = N->getOperand(0);
9582 if (Op.getOpcode() == ISD::BIT_CONVERT)
9583 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009584 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009585 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009586 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009587 OpVT.getVectorElementType().getSizeInBits()) {
9588 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9589 }
9590 return SDValue();
9591}
9592
Owen Anderson99177002009-06-29 18:04:45 +00009593// On X86 and X86-64, atomic operations are lowered to locked instructions.
9594// Locked instructions, in turn, have implicit fence semantics (all memory
9595// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009596// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009597// fence-atomic-fence.
9598static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9599 SDValue atomic = N->getOperand(0);
9600 switch (atomic.getOpcode()) {
9601 case ISD::ATOMIC_CMP_SWAP:
9602 case ISD::ATOMIC_SWAP:
9603 case ISD::ATOMIC_LOAD_ADD:
9604 case ISD::ATOMIC_LOAD_SUB:
9605 case ISD::ATOMIC_LOAD_AND:
9606 case ISD::ATOMIC_LOAD_OR:
9607 case ISD::ATOMIC_LOAD_XOR:
9608 case ISD::ATOMIC_LOAD_NAND:
9609 case ISD::ATOMIC_LOAD_MIN:
9610 case ISD::ATOMIC_LOAD_MAX:
9611 case ISD::ATOMIC_LOAD_UMIN:
9612 case ISD::ATOMIC_LOAD_UMAX:
9613 break;
9614 default:
9615 return SDValue();
9616 }
Eric Christopherfd179292009-08-27 18:07:15 +00009617
Owen Anderson99177002009-06-29 18:04:45 +00009618 SDValue fence = atomic.getOperand(0);
9619 if (fence.getOpcode() != ISD::MEMBARRIER)
9620 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009621
Owen Anderson99177002009-06-29 18:04:45 +00009622 switch (atomic.getOpcode()) {
9623 case ISD::ATOMIC_CMP_SWAP:
9624 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9625 atomic.getOperand(1), atomic.getOperand(2),
9626 atomic.getOperand(3));
9627 case ISD::ATOMIC_SWAP:
9628 case ISD::ATOMIC_LOAD_ADD:
9629 case ISD::ATOMIC_LOAD_SUB:
9630 case ISD::ATOMIC_LOAD_AND:
9631 case ISD::ATOMIC_LOAD_OR:
9632 case ISD::ATOMIC_LOAD_XOR:
9633 case ISD::ATOMIC_LOAD_NAND:
9634 case ISD::ATOMIC_LOAD_MIN:
9635 case ISD::ATOMIC_LOAD_MAX:
9636 case ISD::ATOMIC_LOAD_UMIN:
9637 case ISD::ATOMIC_LOAD_UMAX:
9638 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9639 atomic.getOperand(1), atomic.getOperand(2));
9640 default:
9641 return SDValue();
9642 }
9643}
9644
Evan Cheng2e489c42009-12-16 00:53:11 +00009645static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9646 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9647 // (and (i32 x86isd::setcc_carry), 1)
9648 // This eliminates the zext. This transformation is necessary because
9649 // ISD::SETCC is always legalized to i8.
9650 DebugLoc dl = N->getDebugLoc();
9651 SDValue N0 = N->getOperand(0);
9652 EVT VT = N->getValueType(0);
9653 if (N0.getOpcode() == ISD::AND &&
9654 N0.hasOneUse() &&
9655 N0.getOperand(0).hasOneUse()) {
9656 SDValue N00 = N0.getOperand(0);
9657 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9658 return SDValue();
9659 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9660 if (!C || C->getZExtValue() != 1)
9661 return SDValue();
9662 return DAG.getNode(ISD::AND, dl, VT,
9663 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9664 N00.getOperand(0), N00.getOperand(1)),
9665 DAG.getConstant(1, VT));
9666 }
9667
9668 return SDValue();
9669}
9670
Dan Gohman475871a2008-07-27 21:46:04 +00009671SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009672 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009673 SelectionDAG &DAG = DCI.DAG;
9674 switch (N->getOpcode()) {
9675 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009676 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009677 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009678 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009679 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009680 case ISD::SHL:
9681 case ISD::SRA:
9682 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009683 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009684 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009685 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009686 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9687 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009688 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009689 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009690 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009691 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009692 }
9693
Dan Gohman475871a2008-07-27 21:46:04 +00009694 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009695}
9696
Evan Cheng60c07e12006-07-05 22:17:51 +00009697//===----------------------------------------------------------------------===//
9698// X86 Inline Assembly Support
9699//===----------------------------------------------------------------------===//
9700
Chris Lattnerb8105652009-07-20 17:51:36 +00009701static bool LowerToBSwap(CallInst *CI) {
9702 // FIXME: this should verify that we are targetting a 486 or better. If not,
9703 // we will turn this bswap into something that will be lowered to logical ops
9704 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9705 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009706
Chris Lattnerb8105652009-07-20 17:51:36 +00009707 // Verify this is a simple bswap.
9708 if (CI->getNumOperands() != 2 ||
9709 CI->getType() != CI->getOperand(1)->getType() ||
9710 !CI->getType()->isInteger())
9711 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009712
Chris Lattnerb8105652009-07-20 17:51:36 +00009713 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9714 if (!Ty || Ty->getBitWidth() % 16 != 0)
9715 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009716
Chris Lattnerb8105652009-07-20 17:51:36 +00009717 // Okay, we can do this xform, do so now.
9718 const Type *Tys[] = { Ty };
9719 Module *M = CI->getParent()->getParent()->getParent();
9720 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009721
Chris Lattnerb8105652009-07-20 17:51:36 +00009722 Value *Op = CI->getOperand(1);
9723 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009724
Chris Lattnerb8105652009-07-20 17:51:36 +00009725 CI->replaceAllUsesWith(Op);
9726 CI->eraseFromParent();
9727 return true;
9728}
9729
9730bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9731 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9732 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9733
9734 std::string AsmStr = IA->getAsmString();
9735
9736 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009737 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009738 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9739
9740 switch (AsmPieces.size()) {
9741 default: return false;
9742 case 1:
9743 AsmStr = AsmPieces[0];
9744 AsmPieces.clear();
9745 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9746
9747 // bswap $0
9748 if (AsmPieces.size() == 2 &&
9749 (AsmPieces[0] == "bswap" ||
9750 AsmPieces[0] == "bswapq" ||
9751 AsmPieces[0] == "bswapl") &&
9752 (AsmPieces[1] == "$0" ||
9753 AsmPieces[1] == "${0:q}")) {
9754 // No need to check constraints, nothing other than the equivalent of
9755 // "=r,0" would be valid here.
9756 return LowerToBSwap(CI);
9757 }
9758 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009759 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009760 AsmPieces.size() == 3 &&
9761 AsmPieces[0] == "rorw" &&
9762 AsmPieces[1] == "$$8," &&
9763 AsmPieces[2] == "${0:w}" &&
9764 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9765 return LowerToBSwap(CI);
9766 }
9767 break;
9768 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009769 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009770 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009771 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9772 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9773 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009774 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009775 SplitString(AsmPieces[0], Words, " \t");
9776 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9777 Words.clear();
9778 SplitString(AsmPieces[1], Words, " \t");
9779 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9780 Words.clear();
9781 SplitString(AsmPieces[2], Words, " \t,");
9782 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9783 Words[2] == "%edx") {
9784 return LowerToBSwap(CI);
9785 }
9786 }
9787 }
9788 }
9789 break;
9790 }
9791 return false;
9792}
9793
9794
9795
Chris Lattnerf4dff842006-07-11 02:54:03 +00009796/// getConstraintType - Given a constraint letter, return the type of
9797/// constraint it is for this target.
9798X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009799X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9800 if (Constraint.size() == 1) {
9801 switch (Constraint[0]) {
9802 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009803 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009804 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009805 case 'r':
9806 case 'R':
9807 case 'l':
9808 case 'q':
9809 case 'Q':
9810 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009811 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009812 case 'Y':
9813 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009814 case 'e':
9815 case 'Z':
9816 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009817 default:
9818 break;
9819 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009820 }
Chris Lattner4234f572007-03-25 02:14:49 +00009821 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009822}
9823
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009824/// LowerXConstraint - try to replace an X constraint, which matches anything,
9825/// with another that has more specific requirements based on the type of the
9826/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009827const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009828LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009829 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9830 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009831 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009832 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009833 return "Y";
9834 if (Subtarget->hasSSE1())
9835 return "x";
9836 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009837
Chris Lattner5e764232008-04-26 23:02:14 +00009838 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009839}
9840
Chris Lattner48884cd2007-08-25 00:47:38 +00009841/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9842/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009843void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009844 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009845 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009846 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009847 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009848 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009849
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009850 switch (Constraint) {
9851 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009852 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009853 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009854 if (C->getZExtValue() <= 31) {
9855 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009856 break;
9857 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009858 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009859 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009860 case 'J':
9861 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009862 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009863 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9864 break;
9865 }
9866 }
9867 return;
9868 case 'K':
9869 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009870 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009871 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9872 break;
9873 }
9874 }
9875 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009876 case 'N':
9877 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009878 if (C->getZExtValue() <= 255) {
9879 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009880 break;
9881 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009882 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009883 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009884 case 'e': {
9885 // 32-bit signed value
9886 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9887 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009888 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9889 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009890 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009891 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009892 break;
9893 }
9894 // FIXME gcc accepts some relocatable values here too, but only in certain
9895 // memory models; it's complicated.
9896 }
9897 return;
9898 }
9899 case 'Z': {
9900 // 32-bit unsigned value
9901 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9902 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009903 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9904 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009905 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9906 break;
9907 }
9908 }
9909 // FIXME gcc accepts some relocatable values here too, but only in certain
9910 // memory models; it's complicated.
9911 return;
9912 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009913 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009914 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009915 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009916 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009917 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009918 break;
9919 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009920
Chris Lattnerdc43a882007-05-03 16:52:29 +00009921 // If we are in non-pic codegen mode, we allow the address of a global (with
9922 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009923 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009924 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009925
Chris Lattner49921962009-05-08 18:23:14 +00009926 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9927 while (1) {
9928 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9929 Offset += GA->getOffset();
9930 break;
9931 } else if (Op.getOpcode() == ISD::ADD) {
9932 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9933 Offset += C->getZExtValue();
9934 Op = Op.getOperand(0);
9935 continue;
9936 }
9937 } else if (Op.getOpcode() == ISD::SUB) {
9938 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9939 Offset += -C->getZExtValue();
9940 Op = Op.getOperand(0);
9941 continue;
9942 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009943 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009944
Chris Lattner49921962009-05-08 18:23:14 +00009945 // Otherwise, this isn't something we can handle, reject it.
9946 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009947 }
Eric Christopherfd179292009-08-27 18:07:15 +00009948
Chris Lattner36c25012009-07-10 07:34:39 +00009949 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009950 // If we require an extra load to get this address, as in PIC mode, we
9951 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009952 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9953 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009954 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009955
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009956 if (hasMemory)
9957 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9958 else
9959 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009960 Result = Op;
9961 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009962 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009963 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009964
Gabor Greifba36cb52008-08-28 21:40:38 +00009965 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009966 Ops.push_back(Result);
9967 return;
9968 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009969 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9970 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009971}
9972
Chris Lattner259e97c2006-01-31 19:43:35 +00009973std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009974getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009975 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009976 if (Constraint.size() == 1) {
9977 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009978 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009979 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009980 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9981 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009982 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009983 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9984 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9985 X86::R10D,X86::R11D,X86::R12D,
9986 X86::R13D,X86::R14D,X86::R15D,
9987 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009988 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009989 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9990 X86::SI, X86::DI, X86::R8W,X86::R9W,
9991 X86::R10W,X86::R11W,X86::R12W,
9992 X86::R13W,X86::R14W,X86::R15W,
9993 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009994 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009995 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9996 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9997 X86::R10B,X86::R11B,X86::R12B,
9998 X86::R13B,X86::R14B,X86::R15B,
9999 X86::BPL, X86::SPL, 0);
10000
Owen Anderson825b72b2009-08-11 20:47:22 +000010001 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010002 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10003 X86::RSI, X86::RDI, X86::R8, X86::R9,
10004 X86::R10, X86::R11, X86::R12,
10005 X86::R13, X86::R14, X86::R15,
10006 X86::RBP, X86::RSP, 0);
10007
10008 break;
10009 }
Eric Christopherfd179292009-08-27 18:07:15 +000010010 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010011 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010012 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010013 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010014 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010015 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010016 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010017 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010018 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010019 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10020 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010021 }
10022 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010023
Chris Lattner1efa40f2006-02-22 00:56:39 +000010024 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010025}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010026
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010027std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010028X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010029 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010030 // First, see if this is a constraint that directly corresponds to an LLVM
10031 // register class.
10032 if (Constraint.size() == 1) {
10033 // GCC Constraint Letters
10034 switch (Constraint[0]) {
10035 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010036 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010037 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010038 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010039 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010040 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010041 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010042 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010043 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010044 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010045 case 'R': // LEGACY_REGS
10046 if (VT == MVT::i8)
10047 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10048 if (VT == MVT::i16)
10049 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10050 if (VT == MVT::i32 || !Subtarget->is64Bit())
10051 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10052 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010053 case 'f': // FP Stack registers.
10054 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10055 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010056 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010057 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010058 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010059 return std::make_pair(0U, X86::RFP64RegisterClass);
10060 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010061 case 'y': // MMX_REGS if MMX allowed.
10062 if (!Subtarget->hasMMX()) break;
10063 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010064 case 'Y': // SSE_REGS if SSE2 allowed
10065 if (!Subtarget->hasSSE2()) break;
10066 // FALL THROUGH.
10067 case 'x': // SSE_REGS if SSE1 allowed
10068 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010069
Owen Anderson825b72b2009-08-11 20:47:22 +000010070 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010071 default: break;
10072 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010073 case MVT::f32:
10074 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010075 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010076 case MVT::f64:
10077 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010078 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010079 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010080 case MVT::v16i8:
10081 case MVT::v8i16:
10082 case MVT::v4i32:
10083 case MVT::v2i64:
10084 case MVT::v4f32:
10085 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010086 return std::make_pair(0U, X86::VR128RegisterClass);
10087 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010088 break;
10089 }
10090 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010091
Chris Lattnerf76d1802006-07-31 23:26:50 +000010092 // Use the default implementation in TargetLowering to convert the register
10093 // constraint into a member of a register class.
10094 std::pair<unsigned, const TargetRegisterClass*> Res;
10095 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010096
10097 // Not found as a standard register?
10098 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010099 // Map st(0) -> st(7) -> ST0
10100 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10101 tolower(Constraint[1]) == 's' &&
10102 tolower(Constraint[2]) == 't' &&
10103 Constraint[3] == '(' &&
10104 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10105 Constraint[5] == ')' &&
10106 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010107
Chris Lattner56d77c72009-09-13 22:41:48 +000010108 Res.first = X86::ST0+Constraint[4]-'0';
10109 Res.second = X86::RFP80RegisterClass;
10110 return Res;
10111 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010112
Chris Lattner56d77c72009-09-13 22:41:48 +000010113 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010114 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010115 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010116 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010117 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010118 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010119
10120 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010121 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010122 Res.first = X86::EFLAGS;
10123 Res.second = X86::CCRRegisterClass;
10124 return Res;
10125 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010126
Dale Johannesen330169f2008-11-13 21:52:36 +000010127 // 'A' means EAX + EDX.
10128 if (Constraint == "A") {
10129 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010130 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010131 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010132 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010133 return Res;
10134 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010135
Chris Lattnerf76d1802006-07-31 23:26:50 +000010136 // Otherwise, check to see if this is a register class of the wrong value
10137 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10138 // turn into {ax},{dx}.
10139 if (Res.second->hasType(VT))
10140 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010141
Chris Lattnerf76d1802006-07-31 23:26:50 +000010142 // All of the single-register GCC register classes map their values onto
10143 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10144 // really want an 8-bit or 32-bit register, map to the appropriate register
10145 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010146 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010147 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010148 unsigned DestReg = 0;
10149 switch (Res.first) {
10150 default: break;
10151 case X86::AX: DestReg = X86::AL; break;
10152 case X86::DX: DestReg = X86::DL; break;
10153 case X86::CX: DestReg = X86::CL; break;
10154 case X86::BX: DestReg = X86::BL; break;
10155 }
10156 if (DestReg) {
10157 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010158 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010159 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010160 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010161 unsigned DestReg = 0;
10162 switch (Res.first) {
10163 default: break;
10164 case X86::AX: DestReg = X86::EAX; break;
10165 case X86::DX: DestReg = X86::EDX; break;
10166 case X86::CX: DestReg = X86::ECX; break;
10167 case X86::BX: DestReg = X86::EBX; break;
10168 case X86::SI: DestReg = X86::ESI; break;
10169 case X86::DI: DestReg = X86::EDI; break;
10170 case X86::BP: DestReg = X86::EBP; break;
10171 case X86::SP: DestReg = X86::ESP; break;
10172 }
10173 if (DestReg) {
10174 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010175 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010176 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010177 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010178 unsigned DestReg = 0;
10179 switch (Res.first) {
10180 default: break;
10181 case X86::AX: DestReg = X86::RAX; break;
10182 case X86::DX: DestReg = X86::RDX; break;
10183 case X86::CX: DestReg = X86::RCX; break;
10184 case X86::BX: DestReg = X86::RBX; break;
10185 case X86::SI: DestReg = X86::RSI; break;
10186 case X86::DI: DestReg = X86::RDI; break;
10187 case X86::BP: DestReg = X86::RBP; break;
10188 case X86::SP: DestReg = X86::RSP; break;
10189 }
10190 if (DestReg) {
10191 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010192 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010193 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010194 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010195 } else if (Res.second == X86::FR32RegisterClass ||
10196 Res.second == X86::FR64RegisterClass ||
10197 Res.second == X86::VR128RegisterClass) {
10198 // Handle references to XMM physical registers that got mapped into the
10199 // wrong class. This can happen with constraints like {xmm0} where the
10200 // target independent register mapper will just pick the first match it can
10201 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010202 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010203 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010204 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010205 Res.second = X86::FR64RegisterClass;
10206 else if (X86::VR128RegisterClass->hasType(VT))
10207 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010208 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010209
Chris Lattnerf76d1802006-07-31 23:26:50 +000010210 return Res;
10211}
Mon P Wang0c397192008-10-30 08:01:45 +000010212
10213//===----------------------------------------------------------------------===//
10214// X86 Widen vector type
10215//===----------------------------------------------------------------------===//
10216
10217/// getWidenVectorType: given a vector type, returns the type to widen
10218/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010219/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010220/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010221/// scalarizing vs using the wider vector type.
10222
Owen Andersone50ed302009-08-10 22:56:29 +000010223EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010224 assert(VT.isVector());
10225 if (isTypeLegal(VT))
10226 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010227
Mon P Wang0c397192008-10-30 08:01:45 +000010228 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10229 // type based on element type. This would speed up our search (though
10230 // it may not be worth it since the size of the list is relatively
10231 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010232 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010233 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010234
Mon P Wang0c397192008-10-30 08:01:45 +000010235 // On X86, it make sense to widen any vector wider than 1
10236 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010237 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010238
Owen Anderson825b72b2009-08-11 20:47:22 +000010239 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10240 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10241 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010242
10243 if (isTypeLegal(SVT) &&
10244 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010245 SVT.getVectorNumElements() > NElts)
10246 return SVT;
10247 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010248 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010249}