blob: 6c12f68c1d062f64293a65b094c822d19228de51 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkel46479192013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkel8049ab12013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendlingc69107c2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnera17b1552006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner90564f22006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000040]>;
41
Dan Gohmanc76909a2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkelefdd4672013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000044]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkelefdd4672013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000047]>;
48
Evan Cheng53301922008-07-12 02:23:19 +000049def SDT_PPClarx : SDTypeProfile<1, 1, [
50 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000051]>;
Evan Cheng53301922008-07-12 02:23:19 +000052def SDT_PPCstcx : SDTypeProfile<0, 2, [
53 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000054]>;
55
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000056def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
57 SDTCisPtrTy<0>, SDTCisVT<1, i32>
58]>;
59
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000060
Chris Lattner51269842006-03-01 05:50:56 +000061//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000062// PowerPC specific DAG Nodes.
63//
64
Hal Finkel827307b2013-04-03 04:01:11 +000065def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
66def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
67
Hal Finkel46479192013-04-01 17:52:07 +000068def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
69def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
70def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
71def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnere6115b32005-10-25 20:41:46 +000072def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
73def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkel46479192013-04-01 17:52:07 +000074def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
75def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000076def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
77 [SDNPHasChain, SDNPMayStore]>;
Hal Finkel46479192013-04-01 17:52:07 +000078def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
79 [SDNPHasChain, SDNPMayLoad]>;
80def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkel8049ab12013-03-31 10:12:51 +000081 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000082
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +000083// Extract FPSCR (not modeled at the DAG level).
84def PPCmffs : SDNode<"PPCISD::MFFS",
85 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
86
87// Perform FADD in round-to-zero mode.
88def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
89
Dale Johannesen6eaeff22007-10-10 01:01:31 +000090
Chris Lattner9c73f092005-10-25 20:55:47 +000091def PPCfsel : SDNode<"PPCISD::FSEL",
92 // Type constraint for fsel.
93 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
94 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000095
Nate Begeman993aeb22005-12-13 22:55:22 +000096def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
97def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000098def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000099def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
100def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +0000101
Bill Schmidtb453e162012-12-14 17:02:38 +0000102def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
103def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
104 [SDNPMayLoad]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000105def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000106def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
107def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
108def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt349c2782012-12-12 19:29:35 +0000109def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
110def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
111def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
112def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
113 [SDNPHasChain]>;
114def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000115
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000116def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000117
Chris Lattner4172b102005-12-06 02:10:38 +0000118// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
119// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +0000120def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
121def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
122def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000123
Chris Lattner937a79d2005-12-04 19:01:59 +0000124// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000125def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000126 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000127def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000128 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000129
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000130def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000131def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
132 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
133 SDNPVariadic]>;
134def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
135 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
136 SDNPVariadic]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000137def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000138 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000139def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000140 [SDNPHasChain, SDNPSideEffect,
141 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000142def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000143 [SDNPHasChain, SDNPSideEffect,
144 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000145def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000146 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000147def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
148 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
149 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000150
Chris Lattner48be23c2008-01-15 22:02:54 +0000151def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000152 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000153
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000154def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000156
Hal Finkel7ee74a62013-03-21 21:37:52 +0000157def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
158 SDTypeProfile<1, 1, [SDTCisInt<0>,
159 SDTCisPtrTy<1>]>,
160 [SDNPHasChain, SDNPSideEffect]>;
161def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
162 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
163 [SDNPHasChain, SDNPSideEffect]>;
164
Chris Lattnera17b1552006-03-31 05:13:27 +0000165def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner036609b2010-12-23 18:28:41 +0000166def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000167
Chris Lattner90564f22006-04-18 17:59:36 +0000168def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner036609b2010-12-23 18:28:41 +0000169 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner90564f22006-04-18 17:59:36 +0000170
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000171def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
172 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000173def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
174 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000175
Hal Finkel82b38212012-08-28 02:10:27 +0000176// Instructions to set/unset CR bit 6 for SVR4 vararg calls
177def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
178 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
179def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
180 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
181
Evan Cheng53301922008-07-12 02:23:19 +0000182// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000183def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
184 [SDNPHasChain, SDNPMayLoad]>;
185def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
186 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000187
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000188// Instructions to support medium and large code model
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000189def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
190def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
191def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
192
193
Jim Laskey2f616bf2006-11-16 22:43:37 +0000194// Instructions to support dynamic alloca.
195def SDTDynOp : SDTypeProfile<1, 2, []>;
196def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
197
Chris Lattner47f01f12005-09-08 19:50:41 +0000198//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000199// PowerPC specific transformation functions and pattern fragments.
200//
Nate Begeman8d948322005-10-19 01:12:32 +0000201
Nate Begeman2d5aff72005-10-19 18:42:01 +0000202def SHL32 : SDNodeXForm<imm, [{
203 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000205}]>;
206
Nate Begeman2d5aff72005-10-19 18:42:01 +0000207def SRL32 : SDNodeXForm<imm, [{
208 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000210}]>;
211
Chris Lattner2eb25172005-09-09 00:39:56 +0000212def LO16 : SDNodeXForm<imm, [{
213 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000215}]>;
216
217def HI16 : SDNodeXForm<imm, [{
218 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000220}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000221
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000222def HA16 : SDNodeXForm<imm, [{
223 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000225 return getI32Imm((Val - (signed short)Val) >> 16);
226}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000227def MB : SDNodeXForm<imm, [{
228 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000229 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000230 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000231 return getI32Imm(mb);
232}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000233
Nate Begemanf42f1332006-09-22 05:01:56 +0000234def ME : SDNodeXForm<imm, [{
235 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000236 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000237 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000238 return getI32Imm(me);
239}]>;
240def maskimm32 : PatLeaf<(imm), [{
241 // maskImm predicate - True if immediate is a run of ones.
242 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000244 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000245 else
246 return false;
247}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000248
Chris Lattner3e63ead2005-09-08 17:33:10 +0000249def immSExt16 : PatLeaf<(imm), [{
250 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
251 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000253 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000254 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000255 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000256}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000257def immZExt16 : PatLeaf<(imm), [{
258 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
259 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000260 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000261}], LO16>;
262
Chris Lattner0ea70b22006-06-20 22:34:10 +0000263// imm16Shifted* - These match immediates where the low 16-bits are zero. There
264// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
265// identical in 32-bit mode, but in 64-bit mode, they return true if the
266// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
267// clear).
268def imm16ShiftedZExt : PatLeaf<(imm), [{
269 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
270 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000271 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000272}], HI16>;
273
274def imm16ShiftedSExt : PatLeaf<(imm), [{
275 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
276 // immediate are set. Used by instructions like 'addis'. Identical to
277 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000280 return true;
281 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000282 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000283}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000284
Hal Finkel08a215c2013-03-18 23:00:58 +0000285// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
286// restricted memrix (offset/4) constants are alignment sensitive. If these
287// offsets are hidden behind TOC entries than the values of the lower-order
288// bits cannot be checked directly. As a result, we need to also incorporate
289// an alignment check into the relevant patterns.
290
291def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
292 return cast<LoadSDNode>(N)->getAlignment() >= 4;
293}]>;
294def aligned4store : PatFrag<(ops node:$val, node:$ptr),
295 (store node:$val, node:$ptr), [{
296 return cast<StoreSDNode>(N)->getAlignment() >= 4;
297}]>;
298def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
299 return cast<LoadSDNode>(N)->getAlignment() >= 4;
300}]>;
301def aligned4pre_store : PatFrag<
302 (ops node:$val, node:$base, node:$offset),
303 (pre_store node:$val, node:$base, node:$offset), [{
304 return cast<StoreSDNode>(N)->getAlignment() >= 4;
305}]>;
306
307def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
308 return cast<LoadSDNode>(N)->getAlignment() < 4;
309}]>;
310def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
311 (store node:$val, node:$ptr), [{
312 return cast<StoreSDNode>(N)->getAlignment() < 4;
313}]>;
314def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
315 return cast<LoadSDNode>(N)->getAlignment() < 4;
316}]>;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000317
Chris Lattner47f01f12005-09-08 19:50:41 +0000318//===----------------------------------------------------------------------===//
319// PowerPC Flag Definitions.
320
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000321class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000322class isDOT {
323 list<Register> Defs = [CR0];
324 bit RC = 1;
325}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000326
Chris Lattner302bf9c2006-11-08 02:13:12 +0000327class RegConstraint<string C> {
328 string Constraints = C;
329}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000330class NoEncode<string E> {
331 string DisableEncoding = E;
332}
Chris Lattner47f01f12005-09-08 19:50:41 +0000333
334
335//===----------------------------------------------------------------------===//
336// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000337
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000338def s5imm : Operand<i32> {
339 let PrintMethod = "printS5ImmOperand";
340}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000341def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000342 let PrintMethod = "printU5ImmOperand";
343}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000344def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000345 let PrintMethod = "printU6ImmOperand";
346}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000347def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000348 let PrintMethod = "printS16ImmOperand";
349}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000350def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000351 let PrintMethod = "printU16ImmOperand";
352}
Chris Lattner8d704112010-11-15 06:09:35 +0000353def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000354 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000355 let EncoderMethod = "getDirectBrEncoding";
356}
357def condbrtarget : Operand<OtherVT> {
Chris Lattnerb8efa6b2010-11-16 01:45:05 +0000358 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000359 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000360}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000361def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000362 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000363}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000364def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000365 let PrintMethod = "printAbsAddrOperand";
366}
Nate Begemaned428532004-09-04 05:00:00 +0000367def symbolHi: Operand<i32> {
368 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000369 let EncoderMethod = "getHA16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000370}
371def symbolLo: Operand<i32> {
372 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000373 let EncoderMethod = "getLO16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000374}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000375def crbitm: Operand<i8> {
376 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000377 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000378}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000379// Address operands
Hal Finkela548afc2013-03-19 18:51:05 +0000380// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
381def ptr_rc_nor0 : PointerLikeRegClass<1>;
382
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000383def dispRI : Operand<iPTR>;
384def dispRIX : Operand<iPTR>;
385
Chris Lattner059ca0f2006-06-16 21:01:35 +0000386def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000387 let PrintMethod = "printMemRegImm";
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000388 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerb7035d02010-11-15 08:22:03 +0000389 let EncoderMethod = "getMemRIEncoding";
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000390}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000391def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000392 let PrintMethod = "printMemRegReg";
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000393 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc:$offreg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000394}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000395def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000396 let PrintMethod = "printMemRegImmShifted";
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000397 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner17e2c182010-11-15 08:02:41 +0000398 let EncoderMethod = "getMemRIXEncoding";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000399}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000400
Hal Finkel7ee74a62013-03-21 21:37:52 +0000401// A single-register address. This is used with the SjLj
402// pseudo-instructions.
403def memr : Operand<iPTR> {
404 let MIOperandInfo = (ops ptr_rc:$ptrreg);
405}
406
Ulrich Weigand3b255292013-03-26 10:53:27 +0000407// PowerPC Predicate operand.
408def pred : Operand<OtherVT> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000409 let PrintMethod = "printPredicateOperand";
Ulrich Weigand3b255292013-03-26 10:53:27 +0000410 let MIOperandInfo = (ops i32imm:$bibo, CRRC:$reg);
Chris Lattneraf53a872006-11-04 05:27:39 +0000411}
Chris Lattner0638b262006-11-03 23:53:25 +0000412
Chris Lattnera613d262006-01-12 02:05:36 +0000413// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000414def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
415def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
416def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
417def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000418
Hal Finkel7ee74a62013-03-21 21:37:52 +0000419// The address in a single register. This is used with the SjLj
420// pseudo-instructions.
421def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
422
Chris Lattner74531e42006-11-16 00:41:37 +0000423/// This is just the offset part of iaddr, used for preinc.
424def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000425
Evan Cheng8c75ef92005-12-14 22:07:12 +0000426//===----------------------------------------------------------------------===//
427// PowerPC Instruction Predicate Definitions.
Evan Cheng152b7e12007-10-23 06:42:42 +0000428def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
429def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkelc6d08f12011-10-17 04:03:49 +0000430def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000431
Chris Lattner47f01f12005-09-08 19:50:41 +0000432//===----------------------------------------------------------------------===//
433// PowerPC Instruction Definitions.
434
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000435// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000436
Chris Lattner88d211f2006-03-12 09:13:49 +0000437let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000438let Defs = [R1], Uses = [R1] in {
Will Schmidt91638152012-10-04 18:14:28 +0000439def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000440 [(callseq_start timm:$amt)]>;
Will Schmidt91638152012-10-04 18:14:28 +0000441def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000442 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000443}
Chris Lattner1877ec92006-03-13 21:52:10 +0000444
Evan Cheng64d80e32007-07-19 01:14:50 +0000445def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000446 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000447}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000448
Evan Cheng071a2792007-09-11 19:55:27 +0000449let Defs = [R1], Uses = [R1] in
Will Schmidt91638152012-10-04 18:14:28 +0000450def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000451 [(set i32:$result,
452 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000453
Dan Gohman533297b2009-10-29 18:10:34 +0000454// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
455// instruction selection into a branch sequence.
456let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000457 PPC970_Single = 1 in {
Hal Finkelab42ec22013-03-27 05:57:58 +0000458 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
459 // because either operand might become the first operand in an isel, and
460 // that operand cannot be r0.
461 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond,
462 GPRC_NOR0:$T, GPRC_NOR0:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000463 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner54689662006-09-27 02:55:21 +0000464 []>;
Hal Finkelab42ec22013-03-27 05:57:58 +0000465 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond,
466 G8RC_NOX0:$T, G8RC_NOX0:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000467 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner54689662006-09-27 02:55:21 +0000468 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000469 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000470 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner54689662006-09-27 02:55:21 +0000471 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000472 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000473 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner54689662006-09-27 02:55:21 +0000474 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000475 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000476 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner54689662006-09-27 02:55:21 +0000477 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000478}
479
Bill Wendling7194aaf2008-03-03 22:19:16 +0000480// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
481// scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000482let mayStore = 1 in
483def SPILL_CR : Pseudo<(outs), (ins CRRC:$cond, memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000484 "#SPILL_CR", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000485
Hal Finkeld21e9302011-12-06 20:55:36 +0000486// RESTORE_CR - Indicate that we're restoring the CR register (previously
487// spilled), so we'll need to scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000488let mayLoad = 1 in
489def RESTORE_CR : Pseudo<(outs CRRC:$cond), (ins memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000490 "#RESTORE_CR", []>;
Hal Finkeld21e9302011-12-06 20:55:36 +0000491
Evan Chengffbacca2007-07-21 00:34:19 +0000492let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand3b255292013-03-26 10:53:27 +0000493 let isReturn = 1, Uses = [LR, RM] in
494 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", BrB,
495 [(retflag)]>;
Hal Finkel90dd7fd2013-04-10 06:42:34 +0000496 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Owen Anderson20ab2902007-11-12 07:39:39 +0000497 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Hal Finkel90dd7fd2013-04-10 06:42:34 +0000498
499 def BCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
500 "b${cond:cc}ctr ${cond:reg}", BrB, []>;
501 }
Chris Lattner47f01f12005-09-08 19:50:41 +0000502}
503
Chris Lattner7a823bd2005-02-15 20:26:49 +0000504let Defs = [LR] in
Will Schmidt91638152012-10-04 18:14:28 +0000505 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000506 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000507
Evan Chengffbacca2007-07-21 00:34:19 +0000508let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000509 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000510 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000511 "b $dst", BrB,
512 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000513 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000514
Chris Lattner18258c62006-11-17 22:37:34 +0000515 // BCC represents an arbitrary conditional branch on a predicate.
516 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidtd8755332012-10-05 15:16:11 +0000517 // a two-value operand where a dag node expects two operands. :(
Hal Finkel5ee67e82013-04-08 16:24:03 +0000518 let isCodeGenOnly = 1 in {
Will Schmidtd8755332012-10-05 15:16:11 +0000519 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
520 "b${cond:cc} ${cond:reg}, $dst"
521 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Hal Finkel5ee67e82013-04-08 16:24:03 +0000522 let isReturn = 1, Uses = [LR, RM] in
523 def BCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
524 "b${cond:cc}lr ${cond:reg}", BrB, []>;
Hal Finkel7eb0d812013-04-09 22:58:37 +0000525
526 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
527 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
528 "bdzlr", BrB, []>;
529 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
530 "bdnzlr", BrB, []>;
531 }
Hal Finkel5ee67e82013-04-08 16:24:03 +0000532 }
Hal Finkel99f823f2012-06-08 15:38:21 +0000533
534 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000535 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
536 "bdz $dst">;
537 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
538 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000539 }
Misha Brukmanb2edb442004-06-28 18:23:35 +0000540}
541
Hal Finkelcaeeb182013-04-04 22:55:54 +0000542// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigand3d386422013-03-26 10:57:16 +0000543let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000544 let Defs = [LR], Uses = [RM] in {
Hal Finkelcaeeb182013-04-04 22:55:54 +0000545 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
546 "bcl 20, 31, $dst">;
Hal Finkel7ee74a62013-03-21 21:37:52 +0000547 }
548}
549
Roman Divackye46137f2012-03-06 16:41:49 +0000550let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000551 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000552 let Uses = [RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000553 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
554 "bl $func", BrB, []>; // See Pat patterns below.
555 def BLA : IForm<18, 1, 1, (outs), (ins aaddr:$func),
556 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000557 }
558 let Uses = [CTR, RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000559 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
560 "bctrl", BrB, [(PPCbctrl)]>,
561 Requires<[In32BitMode]>;
Hal Finkel90dd7fd2013-04-10 06:42:34 +0000562 def BCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
563 "b${cond:cc}ctrl ${cond:reg}", BrB, []>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000564 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000565}
566
Dale Johannesenb384ab92008-10-29 18:26:45 +0000567let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000568def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000569 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000570 "#TC_RETURNd $dst $offset",
571 []>;
572
573
Dale Johannesenb384ab92008-10-29 18:26:45 +0000574let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000575def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000576 "#TC_RETURNa $func $offset",
577 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
578
Dale Johannesenb384ab92008-10-29 18:26:45 +0000579let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000580def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000581 "#TC_RETURNr $dst $offset",
582 []>;
583
584
Ulrich Weigand3d386422013-03-26 10:57:16 +0000585let isCodeGenOnly = 1 in {
586
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000587let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000588 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000589def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
590 Requires<[In32BitMode]>;
591
592
593
594let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000595 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000596def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
597 "b $dst", BrB,
598 []>;
599
Ulrich Weigand3d386422013-03-26 10:57:16 +0000600}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000601
602let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000603 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000604def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
605 "ba $dst", BrB,
606 []>;
607
Ulrich Weigand3d386422013-03-26 10:57:16 +0000608let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000609 def EH_SjLj_SetJmp32 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
610 "#EH_SJLJ_SETJMP32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000611 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel7ee74a62013-03-21 21:37:52 +0000612 Requires<[In32BitMode]>;
613 let isTerminator = 1 in
614 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
615 "#EH_SJLJ_LONGJMP32",
616 [(PPCeh_sjlj_longjmp addr:$buf)]>,
617 Requires<[In32BitMode]>;
618}
619
Ulrich Weigand3d386422013-03-26 10:57:16 +0000620let isBranch = 1, isTerminator = 1 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000621 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
622 "#EH_SjLj_Setup\t$dst", []>;
623}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000624
Chris Lattner001db452006-06-06 21:29:23 +0000625// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000626def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000627 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
628 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000629def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000630 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
631 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000632def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000633 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
634 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000635def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000636 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
637 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000638def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000639 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
640 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000641def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000642 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
643 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000644def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000645 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
646 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000647def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000648 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
649 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000650
Hal Finkel19aa2b52012-04-01 20:08:17 +0000651def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
652 (DCBT xoaddr:$dst)>;
653
Evan Cheng53301922008-07-12 02:23:19 +0000654// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000655let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000656 let Defs = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000657 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000658 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000659 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000660 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000661 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000662 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000663 def ATOMIC_LOAD_AND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000664 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000665 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000666 def ATOMIC_LOAD_OR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000667 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000668 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000669 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000670 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000671 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000672 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000673 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000674 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000675 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000676 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000677 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000678 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000679 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000680 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000681 def ATOMIC_LOAD_AND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000682 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000683 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000684 def ATOMIC_LOAD_OR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000685 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000686 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000687 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000688 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000689 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000690 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000691 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000692 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000693 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000694 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000695 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000696 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000697 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000698 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000699 def ATOMIC_LOAD_AND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000700 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000701 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000702 def ATOMIC_LOAD_OR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000703 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000704 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000705 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000706 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000707 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000708 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000709 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000710 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000711
Dale Johannesen97efa362008-08-28 17:53:09 +0000712 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000713 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000714 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000715 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000716 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000717 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000718 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000719 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000720 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000721
Dale Johannesen97efa362008-08-28 17:53:09 +0000722 def ATOMIC_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000723 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000724 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000725 def ATOMIC_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000726 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000727 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000728 def ATOMIC_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000729 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000730 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000731 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000732}
733
Evan Cheng53301922008-07-12 02:23:19 +0000734// Instructions to support atomic operations
735def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
736 "lwarx $rD, $src", LdStLWARX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000737 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000738
739let Defs = [CR0] in
740def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
741 "stwcx. $rS, $dst", LdStSTWCX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000742 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng53301922008-07-12 02:23:19 +0000743 isDOT;
744
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000745let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel20b529b2012-04-01 04:44:16 +0000746def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>;
Nate Begeman1db3c922008-08-11 17:36:31 +0000747
Chris Lattner26e552b2006-11-14 19:19:53 +0000748//===----------------------------------------------------------------------===//
749// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000750//
Chris Lattner26e552b2006-11-14 19:19:53 +0000751
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000752// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000753let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000754def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000755 "lbz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000756 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000757def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000758 "lha $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000759 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000760 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000761def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000762 "lhz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000763 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000764def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000765 "lwz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000766 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000767
Evan Cheng64d80e32007-07-19 01:14:50 +0000768def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000769 "lfs $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000770 [(set f32:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000771def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000772 "lfd $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000773 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattner4eab7142006-11-10 02:08:47 +0000774
Chris Lattner4eab7142006-11-10 02:08:47 +0000775
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000776// Unindexed (r+i) Loads with Update (preinc).
Hal Finkelfa1d1022013-04-07 05:46:58 +0000777let mayLoad = 1, neverHasSideEffects = 1 in {
Hal Finkela548afc2013-03-19 18:51:05 +0000778def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000779 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000780 []>, RegConstraint<"$addr.reg = $ea_result">,
781 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000782
Hal Finkela548afc2013-03-19 18:51:05 +0000783def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000784 "lhau $rD, $addr", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000785 []>, RegConstraint<"$addr.reg = $ea_result">,
786 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000787
Hal Finkela548afc2013-03-19 18:51:05 +0000788def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000789 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000790 []>, RegConstraint<"$addr.reg = $ea_result">,
791 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000792
Hal Finkela548afc2013-03-19 18:51:05 +0000793def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000794 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000795 []>, RegConstraint<"$addr.reg = $ea_result">,
796 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000797
Hal Finkela548afc2013-03-19 18:51:05 +0000798def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000799 "lfsu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000800 []>, RegConstraint<"$addr.reg = $ea_result">,
801 NoEncode<"$ea_result">;
802
Hal Finkela548afc2013-03-19 18:51:05 +0000803def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000804 "lfdu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000805 []>, RegConstraint<"$addr.reg = $ea_result">,
806 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000807
808
809// Indexed (r+r) Loads with Update (preinc).
Hal Finkela548afc2013-03-19 18:51:05 +0000810def LBZUX : XForm_1<31, 119, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000811 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000812 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000813 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000814 NoEncode<"$ea_result">;
815
Hal Finkela548afc2013-03-19 18:51:05 +0000816def LHAUX : XForm_1<31, 375, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000817 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000818 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000819 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000820 NoEncode<"$ea_result">;
821
Hal Finkela548afc2013-03-19 18:51:05 +0000822def LHZUX : XForm_1<31, 311, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000823 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000824 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000825 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000826 NoEncode<"$ea_result">;
827
Hal Finkela548afc2013-03-19 18:51:05 +0000828def LWZUX : XForm_1<31, 55, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000829 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000830 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000831 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000832 NoEncode<"$ea_result">;
833
Hal Finkela548afc2013-03-19 18:51:05 +0000834def LFSUX : XForm_1<31, 567, (outs F4RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000835 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000836 "lfsux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000837 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000838 NoEncode<"$ea_result">;
839
Hal Finkela548afc2013-03-19 18:51:05 +0000840def LFDUX : XForm_1<31, 631, (outs F8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000841 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000842 "lfdux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000843 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000844 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000845}
Dan Gohman41474ba2008-12-03 02:30:17 +0000846}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000847
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000848// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000849//
Dan Gohman15511cf2008-12-03 18:15:48 +0000850let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000851def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000852 "lbzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000853 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000854def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000855 "lhax $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000856 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000857 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000858def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000859 "lhzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000860 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000861def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000862 "lwzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000863 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000864
865
Evan Cheng64d80e32007-07-19 01:14:50 +0000866def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000867 "lhbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000868 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000869def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000870 "lwbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000871 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000872
Evan Cheng64d80e32007-07-19 01:14:50 +0000873def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000874 "lfsx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000875 [(set f32:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000876def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000877 "lfdx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000878 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkel8049ab12013-03-31 10:12:51 +0000879
880def LFIWAX : XForm_25<31, 855, (outs F8RC:$frD), (ins memrr:$src),
881 "lfiwax $frD, $src", LdStLFD,
882 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Hal Finkel46479192013-04-01 17:52:07 +0000883def LFIWZX : XForm_25<31, 887, (outs F8RC:$frD), (ins memrr:$src),
884 "lfiwzx $frD, $src", LdStLFD,
885 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000886}
887
888//===----------------------------------------------------------------------===//
889// PPC32 Store Instructions.
890//
891
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000892// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000893let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000894def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000895 "stb $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000896 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000897def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000898 "sth $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000899 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000900def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000901 "stw $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000902 [(store i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000903def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000904 "stfs $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000905 [(store f32:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000906def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000907 "stfd $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000908 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000909}
910
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000911// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000912let PPC970_Unit = 2, mayStore = 1 in {
913def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
914 "stbu $rS, $dst", LdStStoreUpd, []>,
915 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
916def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
917 "sthu $rS, $dst", LdStStoreUpd, []>,
918 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
919def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
920 "stwu $rS, $dst", LdStStoreUpd, []>,
921 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
922def STFSU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memri:$dst),
923 "stfsu $rS, $dst", LdStSTFDU, []>,
924 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
925def STFDU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memri:$dst),
926 "stfdu $rS, $dst", LdStSTFDU, []>,
927 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000928}
929
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000930// Patterns to match the pre-inc stores. We can't put the patterns on
931// the instruction definitions directly as ISel wants the address base
932// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000933def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
934 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
935def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
936 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
937def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
938 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
939def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
940 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
941def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
942 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000943
Chris Lattner26e552b2006-11-14 19:19:53 +0000944// Indexed (r+r) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000945let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000946def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000947 "stbx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000948 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000949 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000950def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000951 "sthx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000952 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000953 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000954def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000955 "stwx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000956 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000957 PPC970_DGroup_Cracked;
Hal Finkelac81cc32012-06-19 02:34:32 +0000958
Evan Cheng64d80e32007-07-19 01:14:50 +0000959def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000960 "sthbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000961 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000962 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000963def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000964 "stwbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000965 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000966 PPC970_DGroup_Cracked;
967
Evan Cheng64d80e32007-07-19 01:14:50 +0000968def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000969 "stfiwx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000970 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000971
Evan Cheng64d80e32007-07-19 01:14:50 +0000972def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000973 "stfsx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000974 [(store f32:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000975def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000976 "stfdx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000977 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000978}
979
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000980// Indexed (r+r) Stores with Update (preinc).
981let PPC970_Unit = 2, mayStore = 1 in {
982def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
983 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000984 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000985 PPC970_DGroup_Cracked;
986def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
987 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000988 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000989 PPC970_DGroup_Cracked;
990def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
991 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000992 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000993 PPC970_DGroup_Cracked;
994def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memrr:$dst),
995 "stfsux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000996 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000997 PPC970_DGroup_Cracked;
998def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memrr:$dst),
999 "stfdux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +00001000 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +00001001 PPC970_DGroup_Cracked;
1002}
1003
1004// Patterns to match the pre-inc stores. We can't put the patterns on
1005// the instruction definitions directly as ISel wants the address base
1006// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001007def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1008 (STBUX $rS, $ptrreg, $ptroff)>;
1009def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1010 (STHUX $rS, $ptrreg, $ptroff)>;
1011def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1012 (STWUX $rS, $ptrreg, $ptroff)>;
1013def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1014 (STFSUX $rS, $ptrreg, $ptroff)>;
1015def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1016 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigand5882e3d2013-03-19 19:52:04 +00001017
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001018def SYNC : XForm_24_sync<31, 598, (outs), (ins),
1019 "sync", LdStSync,
1020 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001021
1022//===----------------------------------------------------------------------===//
1023// PPC32 Arithmetic Instructions.
1024//
Chris Lattner302bf9c2006-11-08 02:13:12 +00001025
Chris Lattner88d211f2006-03-12 09:13:49 +00001026let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand2b0850b2013-03-26 10:55:20 +00001027def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001028 "addi $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001029 [(set i32:$rD, (add i32:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001030let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001031def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001032 "addic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001033 [(set i32:$rD, (addc i32:$rA, immSExt16:$imm))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001034 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001035def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001036 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +00001037 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001038}
Hal Finkela548afc2013-03-19 18:51:05 +00001039def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001040 "addis $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001041 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigand3d386422013-03-26 10:57:16 +00001042let isCodeGenOnly = 1 in
Hal Finkela548afc2013-03-19 18:51:05 +00001043def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +00001044 "la $rD, $sym($rA)", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001045 [(set i32:$rD, (add i32:$rA,
Chris Lattner490ad082005-11-17 17:52:01 +00001046 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001047def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001048 "mulli $rD, $rA, $imm", IntMulLI,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001049 [(set i32:$rD, (mul i32:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001050let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001051def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001052 "subfic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001053 [(set i32:$rD, (subc immSExt16:$imm, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001054}
Bill Wendling0f940c92007-12-07 21:42:31 +00001055
Hal Finkelf3c38282012-08-28 02:10:33 +00001056let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +00001057 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001058 "li $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001059 [(set i32:$rD, immSExt16:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001060 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001061 "lis $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001062 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001063}
Chris Lattner88d211f2006-03-12 09:13:49 +00001064}
Chris Lattner26e552b2006-11-14 19:19:53 +00001065
Chris Lattner88d211f2006-03-12 09:13:49 +00001066let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001067def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001068 "andi. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001069 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001070 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001071def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001072 "andis. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001073 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001074 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001075def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001076 "ori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001077 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001078def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001079 "oris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001080 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001081def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001082 "xori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001083 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001084def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001085 "xoris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001086 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkel16803092012-06-12 19:01:24 +00001087def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntSimple,
Nate Begeman09761222005-12-09 23:54:18 +00001088 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001089def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001090 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001091def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001092 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001093}
Nate Begemaned428532004-09-04 05:00:00 +00001094
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001095
Chris Lattner88d211f2006-03-12 09:13:49 +00001096let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001097def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001098 "nand $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001099 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001100def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001101 "and $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001102 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001103def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001104 "andc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001105 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001106def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001107 "or $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001108 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001109def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001110 "nor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001111 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001112def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001113 "orc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001114 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001115def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001116 "eqv $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001117 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001118def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001119 "xor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001120 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001121def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001122 "slw $rA, $rS, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001123 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001124def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001125 "srw $rA, $rS, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001126 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001127let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001128def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001129 "sraw $rA, $rS, $rB", IntShift,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001130 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001131}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001132}
Chris Lattner26e552b2006-11-14 19:19:53 +00001133
Chris Lattner88d211f2006-03-12 09:13:49 +00001134let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +00001135let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001136def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +00001137 "srawi $rA, $rS, $SH", IntShift,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001138 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001139}
Evan Cheng64d80e32007-07-19 01:14:50 +00001140def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +00001141 "cntlzw $rA, $rS", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001142 [(set i32:$rA, (ctlz i32:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001143def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001144 "extsb $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001145 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001146def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001147 "extsh $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001148 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001149
Evan Cheng64d80e32007-07-19 01:14:50 +00001150def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001151 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001152def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001153 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001154}
1155let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001156//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001157// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001158def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001159 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001160def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001161 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001162
Dale Johannesenb384ab92008-10-29 18:26:45 +00001163let Uses = [RM] in {
1164 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
1165 "fctiwz $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001166 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelf5d5c432013-03-29 08:57:48 +00001167
Dale Johannesenb384ab92008-10-29 18:26:45 +00001168 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
1169 "frsp $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001170 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelf5d5c432013-03-29 08:57:48 +00001171
1172 // The frin -> nearbyint mapping is valid only in fast-math mode.
1173 def FRIND : XForm_26<63, 392, (outs F8RC:$frD), (ins F8RC:$frB),
1174 "frin $frD, $frB", FPGeneral,
1175 [(set f64:$frD, (fnearbyint f64:$frB))]>;
1176 def FRINS : XForm_26<63, 392, (outs F4RC:$frD), (ins F4RC:$frB),
1177 "frin $frD, $frB", FPGeneral,
1178 [(set f32:$frD, (fnearbyint f32:$frB))]>;
1179
Hal Finkel0882fd62013-03-29 19:41:55 +00001180 // These pseudos expand to rint but also set FE_INEXACT when the result does
1181 // not equal the argument.
1182 let usesCustomInserter = 1, Defs = [RM] in { // FIXME: Model FPSCR!
1183 def FRINDrint : Pseudo<(outs F8RC:$frD), (ins F8RC:$frB),
1184 "#FRINDrint", [(set f64:$frD, (frint f64:$frB))]>;
1185 def FRINSrint : Pseudo<(outs F4RC:$frD), (ins F4RC:$frB),
1186 "#FRINSrint", [(set f32:$frD, (frint f32:$frB))]>;
1187 }
1188
Hal Finkelf5d5c432013-03-29 08:57:48 +00001189 def FRIPD : XForm_26<63, 456, (outs F8RC:$frD), (ins F8RC:$frB),
1190 "frip $frD, $frB", FPGeneral,
1191 [(set f64:$frD, (fceil f64:$frB))]>;
1192 def FRIPS : XForm_26<63, 456, (outs F4RC:$frD), (ins F4RC:$frB),
1193 "frip $frD, $frB", FPGeneral,
1194 [(set f32:$frD, (fceil f32:$frB))]>;
1195 def FRIZD : XForm_26<63, 424, (outs F8RC:$frD), (ins F8RC:$frB),
1196 "friz $frD, $frB", FPGeneral,
1197 [(set f64:$frD, (ftrunc f64:$frB))]>;
1198 def FRIZS : XForm_26<63, 424, (outs F4RC:$frD), (ins F4RC:$frB),
1199 "friz $frD, $frB", FPGeneral,
1200 [(set f32:$frD, (ftrunc f32:$frB))]>;
1201 def FRIMD : XForm_26<63, 488, (outs F8RC:$frD), (ins F8RC:$frB),
1202 "frim $frD, $frB", FPGeneral,
1203 [(set f64:$frD, (ffloor f64:$frB))]>;
1204 def FRIMS : XForm_26<63, 488, (outs F4RC:$frD), (ins F4RC:$frB),
1205 "frim $frD, $frB", FPGeneral,
1206 [(set f32:$frD, (ffloor f32:$frB))]>;
1207
Dale Johannesenb384ab92008-10-29 18:26:45 +00001208 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
1209 "fsqrt $frD, $frB", FPSqrt,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001210 [(set f64:$frD, (fsqrt f64:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001211 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1212 "fsqrts $frD, $frB", FPSqrt,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001213 [(set f32:$frD, (fsqrt f32:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001214 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001215}
Chris Lattner919c0322005-10-01 01:35:02 +00001216
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001217/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001218/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001219/// that they will fill slots (which could cause the load of a LSU reject to
1220/// sneak into a d-group with a store).
Hal Finkelfa1cac22013-04-07 04:56:16 +00001221let neverHasSideEffects = 1 in
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001222def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1223 "fmr $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001224 []>, // (set f32:$frD, f32:$frB)
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001225 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001226
Chris Lattner88d211f2006-03-12 09:13:49 +00001227let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001228// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001229def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001230 "fabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001231 [(set f32:$frD, (fabs f32:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001232def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001233 "fabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001234 [(set f64:$frD, (fabs f64:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001235def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001236 "fnabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001237 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001238def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001239 "fnabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001240 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001241def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001242 "fneg $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001243 [(set f32:$frD, (fneg f32:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001244def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001245 "fneg $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001246 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel827307b2013-04-03 04:01:11 +00001247
1248// Reciprocal estimates.
1249def FRE : XForm_26<63, 24, (outs F8RC:$frD), (ins F8RC:$frB),
1250 "fre $frD, $frB", FPGeneral,
1251 [(set f64:$frD, (PPCfre f64:$frB))]>;
1252def FRES : XForm_26<59, 24, (outs F4RC:$frD), (ins F4RC:$frB),
1253 "fres $frD, $frB", FPGeneral,
1254 [(set f32:$frD, (PPCfre f32:$frB))]>;
1255def FRSQRTE : XForm_26<63, 26, (outs F8RC:$frD), (ins F8RC:$frB),
1256 "frsqrte $frD, $frB", FPGeneral,
1257 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
1258def FRSQRTES : XForm_26<59, 26, (outs F4RC:$frD), (ins F4RC:$frB),
1259 "frsqrtes $frD, $frB", FPGeneral,
1260 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001261}
Nate Begeman6b3dc552004-08-29 22:45:13 +00001262
Nate Begeman07aada82004-08-30 02:28:06 +00001263// XL-Form instructions. condition register logical ops.
1264//
Hal Finkelaecbe242013-04-07 05:16:57 +00001265let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001266def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001267 "mcrf $BF, $BFA", BrMCR>,
1268 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001269
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001270def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1271 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001272 "creqv $CRD, $CRA, $CRB", BrCR,
1273 []>;
1274
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001275def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1276 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1277 "cror $CRD, $CRA, $CRB", BrCR,
1278 []>;
1279
Ulrich Weigand3d386422013-03-26 10:57:16 +00001280let isCodeGenOnly = 1 in {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001281def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001282 "creqv $dst, $dst, $dst", BrCR,
1283 []>;
1284
Roman Divacky0aaa9192011-08-30 17:04:16 +00001285def CRUNSET: XLForm_1_ext<19, 193, (outs CRBITRC:$dst), (ins),
1286 "crxor $dst, $dst, $dst", BrCR,
1287 []>;
1288
Hal Finkel82b38212012-08-28 02:10:27 +00001289let Defs = [CR1EQ], CRD = 6 in {
1290def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
1291 "creqv 6, 6, 6", BrCR,
1292 [(PPCcr6set)]>;
1293
1294def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
1295 "crxor 6, 6, 6", BrCR,
1296 [(PPCcr6unset)]>;
1297}
Ulrich Weigand3d386422013-03-26 10:57:16 +00001298}
Hal Finkel82b38212012-08-28 02:10:27 +00001299
Chris Lattner88d211f2006-03-12 09:13:49 +00001300// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001301//
Dale Johannesen639076f2008-10-23 20:41:28 +00001302let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001303def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1304 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001305 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001306}
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001307let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001308def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1309 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001310 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001311}
Chris Lattner1877ec92006-03-13 21:52:10 +00001312
Dale Johannesen639076f2008-10-23 20:41:28 +00001313let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001314def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1315 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001316 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001317}
1318let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001319def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1320 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001321 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001322}
Chris Lattner1877ec92006-03-13 21:52:10 +00001323
1324// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1325// a GPR on the PPC970. As such, copies in and out have the same performance
1326// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001327def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001328 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001329 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001330def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001331 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001332 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001333
Hal Finkel10f7f2a2013-03-21 19:03:21 +00001334let isCodeGenOnly = 1 in {
1335 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
1336 (outs VRSAVERC:$reg), (ins GPRC:$rS),
1337 "mtspr 256, $rS", IntGeneral>,
1338 PPC970_DGroup_Single, PPC970_Unit_FXU;
1339 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT),
1340 (ins VRSAVERC:$reg),
1341 "mfspr $rT, 256", IntGeneral>,
1342 PPC970_DGroup_First, PPC970_Unit_FXU;
1343}
1344
1345// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
1346// so we'll need to scavenge a register for it.
1347let mayStore = 1 in
1348def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
1349 "#SPILL_VRSAVE", []>;
1350
1351// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
1352// spilled), so we'll need to scavenge a register for it.
1353let mayLoad = 1 in
1354def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
1355 "#RESTORE_VRSAVE", []>;
1356
Hal Finkelf0e3ca02013-04-07 14:33:13 +00001357let neverHasSideEffects = 1 in {
Hal Finkel234bb382011-12-07 06:34:06 +00001358def MTCRF : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001359 "mtcrf $FXM, $rS", BrMCRX>,
1360 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001361
1362// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1363// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001364// vreg = MCRF CR0
1365// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001366// while not declaring it breaks DeadMachineInstructionElimination.
1367// As it turns out, in all cases where we currently use this,
1368// we're only interested in one subregister of it. Represent this in the
1369// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001370//
1371// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Ulrich Weigand3d386422013-03-26 10:57:16 +00001372let isCodeGenOnly = 1 in
Dale Johannesen5f07d522010-05-20 17:48:26 +00001373def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +00001374 "#MFCRpseud", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001375 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001376
Evan Cheng64d80e32007-07-19 01:14:50 +00001377def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Hal Finkel0a1852b2012-06-11 15:43:15 +00001378 "mfocrf $rT, $FXM", SprMFCR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001379 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelf0e3ca02013-04-07 14:33:13 +00001380} // neverHasSideEffects = 1
1381
1382// MFCR uses all CR registers, but marking that explicitly causes
1383// problems because some of them appear to be undefined. Because
1384// this form is used only in prologue code, just mark it as having
1385// side effects.
1386let /* Uses = [CR0, CR1, CR2, CR3, CR4, CR5, CR6] */ hasSideEffects = 1 in
1387def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1388 "mfcr $rT", SprMFCR>,
1389 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001390
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001391// Pseudo instruction to perform FADD in round-to-zero mode.
1392let usesCustomInserter = 1, Uses = [RM] in {
1393 def FADDrtz: Pseudo<(outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB), "",
1394 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
1395}
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001396
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001397// The above pseudo gets expanded to make use of the following instructions
1398// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001399let Uses = [RM], Defs = [RM] in {
1400 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001401 "mtfsb0 $FM", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001402 PPC970_DGroup_Single, PPC970_Unit_FPU;
1403 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001404 "mtfsb1 $FM", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001405 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001406 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, F8RC:$rT),
1407 "mtfsf $FM, $rT", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001408 PPC970_DGroup_Single, PPC970_Unit_FPU;
1409}
1410let Uses = [RM] in {
1411 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1412 "mffs $rT", IntMFFS,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001413 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001414 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001415}
1416
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001417
Chris Lattner88d211f2006-03-12 09:13:49 +00001418let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001419
1420// XO-Form instructions. Arithmetic instructions that can set overflow bit
1421//
Evan Cheng64d80e32007-07-19 01:14:50 +00001422def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001423 "add $rT, $rA, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001424 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001425let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001426def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001427 "addc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001428 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001429 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001430}
Evan Cheng64d80e32007-07-19 01:14:50 +00001431def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001432 "divw $rT, $rA, $rB", IntDivW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001433 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001434 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001435def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001436 "divwu $rT, $rA, $rB", IntDivW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001437 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001438 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001439def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001440 "mulhw $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001441 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001442def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001443 "mulhwu $rT, $rA, $rB", IntMulHWU,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001444 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001445def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001446 "mullw $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001447 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001448def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001449 "subf $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001450 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001451let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001452def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001453 "subfc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001454 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001455 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001456}
1457def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +00001458 "neg $rT, $rA", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001459 [(set i32:$rT, (ineg i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001460let Uses = [CARRY], Defs = [CARRY] in {
1461def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1462 "adde $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001463 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001464def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001465 "addme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001466 [(set i32:$rT, (adde i32:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001467def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001468 "addze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001469 [(set i32:$rT, (adde i32:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001470def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1471 "subfe $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001472 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001473def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001474 "subfme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001475 [(set i32:$rT, (sube -1, i32:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001476def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001477 "subfze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001478 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001479}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001480}
Nate Begeman07aada82004-08-30 02:28:06 +00001481
1482// A-Form instructions. Most of the instructions executed in the FPU are of
1483// this type.
1484//
Chris Lattner88d211f2006-03-12 09:13:49 +00001485let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001486let Uses = [RM] in {
1487 def FMADD : AForm_1<63, 29,
1488 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1489 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001490 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001491 def FMADDS : AForm_1<59, 29,
1492 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1493 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001494 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001495 def FMSUB : AForm_1<63, 28,
1496 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1497 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001498 [(set f64:$FRT,
1499 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001500 def FMSUBS : AForm_1<59, 28,
1501 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1502 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001503 [(set f32:$FRT,
1504 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001505 def FNMADD : AForm_1<63, 31,
1506 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1507 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001508 [(set f64:$FRT,
1509 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001510 def FNMADDS : AForm_1<59, 31,
1511 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1512 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001513 [(set f32:$FRT,
1514 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001515 def FNMSUB : AForm_1<63, 30,
1516 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1517 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001518 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
1519 (fneg f64:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001520 def FNMSUBS : AForm_1<59, 30,
1521 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1522 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001523 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
1524 (fneg f32:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001525}
Chris Lattner43f07a42005-10-02 07:07:49 +00001526// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1527// having 4 of these, force the comparison to always be an 8-byte double (code
1528// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001529// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001530def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001531 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001532 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001533 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001534def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001535 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001536 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001537 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001538let Uses = [RM] in {
1539 def FADD : AForm_2<63, 21,
1540 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001541 "fadd $FRT, $FRA, $FRB", FPAddSub,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001542 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001543 def FADDS : AForm_2<59, 21,
1544 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1545 "fadds $FRT, $FRA, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001546 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001547 def FDIV : AForm_2<63, 18,
1548 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1549 "fdiv $FRT, $FRA, $FRB", FPDivD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001550 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001551 def FDIVS : AForm_2<59, 18,
1552 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1553 "fdivs $FRT, $FRA, $FRB", FPDivS,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001554 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001555 def FMUL : AForm_3<63, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001556 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC),
1557 "fmul $FRT, $FRA, $FRC", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001558 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001559 def FMULS : AForm_3<59, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001560 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC),
1561 "fmuls $FRT, $FRA, $FRC", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001562 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001563 def FSUB : AForm_2<63, 20,
1564 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001565 "fsub $FRT, $FRA, $FRB", FPAddSub,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001566 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001567 def FSUBS : AForm_2<59, 20,
1568 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1569 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001570 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001571 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001572}
Nate Begeman07aada82004-08-30 02:28:06 +00001573
Hal Finkel946a8112013-04-07 15:06:53 +00001574let neverHasSideEffects = 1 in {
Chris Lattner88d211f2006-03-12 09:13:49 +00001575let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel946a8112013-04-07 15:06:53 +00001576 let isSelect = 1 in
Ulrich Weigandbc40df32012-11-13 19:14:19 +00001577 def ISEL : AForm_4<31, 15,
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00001578 (outs GPRC:$rT), (ins GPRC_NOR0:$rA, GPRC:$rB, CRBITRC:$cond),
Hal Finkel009f7af2012-06-22 23:10:08 +00001579 "isel $rT, $rA, $rB, $cond", IntGeneral,
1580 []>;
1581}
1582
1583let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001584// M-Form instructions. rotate and mask instructions.
1585//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001586let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001587// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001588def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001589 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001590 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001591 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1592 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001593}
Chris Lattner14522e32005-04-19 05:21:30 +00001594def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001595 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001596 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001597 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001598def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001599 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001600 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001601 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001602def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001603 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001604 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001605 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001606}
Hal Finkel946a8112013-04-07 15:06:53 +00001607} // neverHasSideEffects = 1
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001608
Chris Lattner2eb25172005-09-09 00:39:56 +00001609//===----------------------------------------------------------------------===//
1610// PowerPC Instruction Patterns
1611//
1612
Chris Lattner30e21a42005-09-26 22:20:16 +00001613// Arbitrary immediate support. Implement in terms of LIS/ORI.
1614def : Pat<(i32 imm:$imm),
1615 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001616
1617// Implement the 'not' operation with the NOR instruction.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001618def NOT : Pat<(not i32:$in),
1619 (NOR $in, $in)>;
Chris Lattner91da8622005-09-28 17:13:15 +00001620
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001621// ADD an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001622def : Pat<(add i32:$in, imm:$imm),
1623 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001624// OR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001625def : Pat<(or i32:$in, imm:$imm),
1626 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001627// XOR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001628def : Pat<(xor i32:$in, imm:$imm),
1629 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001630// SUBFIC
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001631def : Pat<(sub immSExt16:$imm, i32:$in),
1632 (SUBFIC $in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001633
Chris Lattner956f43c2006-06-16 20:22:01 +00001634// SHL/SRL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001635def : Pat<(shl i32:$in, (i32 imm:$imm)),
1636 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
1637def : Pat<(srl i32:$in, (i32 imm:$imm)),
1638 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001639
Nate Begeman35ef9132006-01-11 21:21:00 +00001640// ROTL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001641def : Pat<(rotl i32:$in, i32:$sh),
1642 (RLWNM $in, $sh, 0, 31)>;
1643def : Pat<(rotl i32:$in, (i32 imm:$imm)),
1644 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001645
Nate Begemanf42f1332006-09-22 05:01:56 +00001646// RLWNM
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001647def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
1648 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemanf42f1332006-09-22 05:01:56 +00001649
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001650// Calls
Ulrich Weigand86765fb2013-03-22 15:24:13 +00001651def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
1652 (BL tglobaladdr:$dst)>;
1653def : Pat<(PPCcall (i32 texternalsym:$dst)),
1654 (BL texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001655
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001656
1657def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1658 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1659
1660def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1661 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1662
1663def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1664 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1665
1666
1667
Chris Lattner860e8862005-11-17 07:30:41 +00001668// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001669def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1670def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1671def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1672def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001673def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1674def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001675def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1676def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001677def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
1678 (ADDIS $in, tglobaltlsaddr:$g)>;
1679def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand2b0850b2013-03-26 10:55:20 +00001680 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001681def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
1682 (ADDIS $in, tglobaladdr:$g)>;
1683def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
1684 (ADDIS $in, tconstpool:$g)>;
1685def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
1686 (ADDIS $in, tjumptable:$g)>;
1687def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
1688 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001689
Chris Lattner4172b102005-12-06 02:10:38 +00001690// Standard shifts. These are represented separately from the real shifts above
1691// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1692// amounts.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001693def : Pat<(sra i32:$rS, i32:$rB),
1694 (SRAW $rS, $rB)>;
1695def : Pat<(srl i32:$rS, i32:$rB),
1696 (SRW $rS, $rB)>;
1697def : Pat<(shl i32:$rS, i32:$rB),
1698 (SLW $rS, $rB)>;
Chris Lattner4172b102005-12-06 02:10:38 +00001699
Evan Cheng466685d2006-10-09 20:57:25 +00001700def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001701 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001702def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001703 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001704def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001705 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001706def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001707 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001708def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001709 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001710def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001711 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001712def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001713 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001714def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001715 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001716def : Pat<(f64 (extloadf32 iaddr:$src)),
1717 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1718def : Pat<(f64 (extloadf32 xaddr:$src)),
1719 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1720
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001721def : Pat<(f64 (fextend f32:$src)),
1722 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001723
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001724// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001725def : Pat<(membarrier (i32 imm /*ll*/),
1726 (i32 imm /*ls*/),
1727 (i32 imm /*sl*/),
1728 (i32 imm /*ss*/),
1729 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001730 (SYNC)>;
1731
Eli Friedman14648462011-07-27 22:21:52 +00001732def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
1733
Hal Finkel827307b2013-04-03 04:01:11 +00001734// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
1735def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
1736 (FNMSUB $A, $C, $B)>;
1737def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
1738 (FNMSUB $A, $C, $B)>;
1739def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
1740 (FNMSUBS $A, $C, $B)>;
1741def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
1742 (FNMSUBS $A, $C, $B)>;
1743
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001744include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001745include "PPCInstr64Bit.td"